

### TRADEMARK ACKNOWLEDGEMENTS

Zilog

Z8® MCU Z80® CPU Z8000® CPU Z8001® CPU Z8002® CPU Super-8® MCU Z-BUS® Bus

Z800<sup>™</sup> MPU Z8003<sup>™</sup> VMPU Z8010<sup>™</sup> MMU Z8070<sup>™</sup> FPU Z80,000<sup>™</sup> CPU

asm800<sup>™</sup> Z800<sup>™</sup> Cross-Assembler asm80K<sup>™</sup> Z80,000<sup>™</sup> Cross-Assembler cc800<sup>™</sup> Z80,000<sup>™</sup> C Cross-Compiler cc80K<sup>™</sup> Z80,000<sup>™</sup> C Cross-Compiler pas800<sup>™</sup> Z800<sup>™</sup> Pascal Cross-Compiler pas80K<sup>™</sup> Z80,000<sup>™</sup> Pascal Cross-Compiler Z-SCAN<sup>™</sup> Emulator

#### **Other Companies**

Ada is a registered trademark of the U.S. Government, Ada Joint Program Office (AJPO). C-ISAM is a trademark of Relational Database Systems, Inc. CP/M 80 is a trademark of Digital Research, Inc. CP/M 8000 is a trademark of Digital Research, Inc. IBM is a registered trademark of International Business Machines, Corp. MACRO 80 MAC80 is a trademark of Microsoft Corporation. UNIX is a trademark of AT&T Bell Laboratories; Zilog is licensed by AT&T Technologies, Inc. VAX is a trademark of Digital Equipment Corporation.

© 1982, 1983, 1985 by Zilog, Inc. All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of Zilog

The information contained herein is subject to change without notice Zilog assumes no responsibility for the use of any circuitry other than circuitry embodied in a Zilog product No other circuit patent licenses are implied

All specifications (parameters) are subject to change without notice. The applicable Zilog test documentation will specify which parameters are tested.

### **Table of Contents**

| Z8 Family       Z8601/03 MCU Microcomputer         Z8611/12/13 MCU Microcomputer       Z8611/12/13 MCU Microcomputer         Z8671 MCU Microcomputer with BASIC/Debug Interpreter       Z8681/82 ROMless Microcomputer         Z8681/82 ROMless Microcomputer       Z8681/82 Low Power ROMless Microcomputer         Subset 0 Family       Z86281/85 Low Power ROMless Microcomputer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5<br>. 23<br>. 41<br>. 63<br>. 85                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| *Z8800 Super-8 MCU Microcomputer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 109                                                                                                   |
| Z80 Family       Z8400 CPU Central Processing Unit         Z8410 DMA Direct Memory Access Controller       Z8420 PIO Parallel Input/Output Controller         Z8420 PIO Parallel Input/Output Controller       Z8430 CTC Counter Timer/Circuit         Z8440/1/2/4 SIO Serial Input/Output Controller       Z8440/1/2/4 SIO Serial Input/Output Controller         Z8430 DART Dual Asynchronous Receiver/Transmitter       Z8470 DART Dual Asynchronous Receiver/Transmitter         Z8300 Low Power CPU Central Processing Unit.       Z820 Low Power PIO Parallel Input/Output AC and DC Characteristics         Z8330 Low Power SIO Serial Input/Output AC and DC Characteristics       Z8340 Low Power SIO Serial Input/Output AC and DC Characteristics         Z84C20 CMOS CPU Central Processing Unit.       *         *Z84C30 CMOS CTC Counter/Timer Circuit AC and DC Characteristics       *         *Z84C30 CMOS CTC Counter/Timer Circuit AC and DC Characteristics       *         *Z84C30 CMOS CTC Counter/Timer Circuit AC and DC Characteristics       *         *Z84C30 CMOS SIO Serial Input/Output AC and DC Characteristics       *         *Z84C40/1/2 CMOS SIO Serial Input/Output AC and DC Characteristics       *         *Z84C40/1/2 CMOS SIO Serial Input/Output AC and DC Characteristics       * | <b>139</b><br>141<br>171<br>205<br>217<br>235<br>249<br>271<br>275<br>279<br>287<br>317<br>321<br>325 |
| Z800 Family                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>329</b><br>331                                                                                     |
| Z8000 Family       4         Z8001/2 CPU Central Processing Unit       4         Z8003/4 VMPU Virtual Memory Processing Unit       4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>403</b><br>405<br>441                                                                              |
| Z80,000 Family       4         Z80,000 CPU Central Processing Unit       4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>475</b><br>477                                                                                     |
| Z-BUS Peripherals         Z8070 FPU Floating Point Unit         Z8010 MMU Memory Management Unit         Z8015 PMMU Paged Memory Management Unit         Z8016 Z-DTC Direct Memory Access Transfer Controller         Z8030 Z-SCC Serial Communications Controller         Z8031 Z-ASCC Asynchronous Serial Communications Controller         Z8036 Z-CIO Counter/Timer and Parallel I/O Unit.         Z8038 Z-FIO FIFO Input/Output Interface Unit         Z8060 FIFO Buffer Unit and Z-FIO Expander.         Z8090/4 Z-UPC Universal Peripheral Controller         Z8090/4 Z-UPC Universal Peripheral Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>529</b><br>531<br>559<br>631<br>653<br>673<br>699<br>731<br>739<br>771<br>755                      |

\*New Document

## Table of Contents (Continued)

| Military Products       943         Development Module       953         Z8 Development Module       955         Z400 Development Module       959         Z-UPC Development Module       963         EMS 8000 Emulator       963         Z-SCAN 8 Emulator       963         Z-SCAN 80 Emulator       963         Z-SCAN 80 Emulator       961         System 8000, Model 12       961         System 8000, Model 22       985         System 8000, Model 32       987         System 8000, Model 32       987         System 8000, Model 32       987         System 8000, Model 32       995         Software       991         Z80, 000 Cross Software Package       992         Z80, 000 Cross Software Package       993         Z80, 000 Cross Software Package       1003         Z8 Pin Dual-in-Line Packages       1003         Z8 Pin Dual-in-Line Packages       1024         <                                        | Universal Peripherals       Z8038 Z-FIO FIFO Input/Output Interface Unit         Z8060 FIFO Buffer Unit and Z-FIO Expander       Z8590/4 UPC Universal Peripheral Controller.         *Z8516 DTC Direct Memory Access Transfer Controller       Z8530 SCC Serial Communications Controller.         Z8530 SCC Serial Communications Controller       Z8536 CIO Counter/Timer and Parallel I/O Unit.         Z85381 CGC Clock Generator and Controller       Z8581 CGC Clock Generator and Controller                           | 769<br>399<br>731<br>771<br>797<br>339<br>361<br>381<br>381<br>381<br>381                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Development Products         953           Z8 Development Module         955           Z8000 Development Module         955           Z-UPC Development Module         966           EMS 8000 Emulator         966           Z-SCAN 80 Emulator         966           Z-SCAN 80 Emulator         966           Z-SCAN 80 Emulator         967           Z-SCAN 8000, Model 12         998           System 8000, Model 12         998           System 8000, Model 22         987           System 8000, Model 32         989           Software         991           2800 Cross Software Package         992           2807 Floating-Point Emulation Package         992           2807 Floating-Point Emulation Package         1003           2817 R Pael-Time Software         1011           *Ada         1015           Packaging         1023           18 Pin Dual-in-Line Packages         1023           28-Pin Dual-in-Line Packages         1024           40-Pin Dual-in-Line Packages         1024           40-Pin Dual-in-Line Packages         1024           40-Pin Dual-in-Line Packages         1028           38-Pin Ongl-in-Line Packages         1028           40-P | Military Products                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | )43                                                                                                                                      |
| Software       991         Z800 Cross Software Package       995         *Z80,000 Cross Software Package.       995         Z8070 Floating-Point Emulation Package.       1002         ZRTS Real-Time Software       1011         *Ada       1011         *Ada       1012         Packaging       1022         18-Prin Dual-in-Line Packages.       1022         28-Pin Dual-in-Line Packages.       1024         40-Pin Dual-in-Line Packages.       1024         40-Pin Dual-in-Line Packages.       1026         48-Pin Dual-in-Line Packages.       1026         49-Pin Dual-in-Line Packages.       1026         64-Pin Dual-in-Line Packages.       1026         64-Pin Chip Carriers.       1031         68-Pin Chip Carriers.       1032         Protopacks.       1033         Protopacks.       1033         Pin Grid Array.       1037         Technical Training       1041         Reader's Response Card.       1045         Sa                                            | Development Products       S         Z8 Development Module       S         Z8000 Development Module       S         Z-UPC Development Module       S         EMS 8000 Emulator       S         Z-SCAN 8 Emulator       S         *Z-SCAN 80 Emulator       S         System 8000, Model 12       S         System 8000, Model 32       S                                                                                                                                                                                       | 153<br>159<br>159<br>159<br>159<br>159<br>159<br>159<br>159                                                                              |
| Packaging         1023           18-Pin Dual-in-Line Packages         1023           28-Pin Dual-in-Line Packages         1024           40-Pin Dual-in-Line Packages         1024           40-Pin Dual-in-Line Packages         1026           64-Pin Dual-in-Line Package         1036           64-Pin Chip Carriers         1031           68-Pin Chip Carriers         1031           7 Protopacks         1032           Pin Grid Array         1037           7 Technical Training         1041           Reader's Response Card         1045           Sales Offices         Back Cover                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Software       2800 Cross Software Package       9         * Z80,000 Cross Software Package.       9         28070 Floating-Point Emulation Package.       9         ZRTS Real-Time Software.       10         *Ada       10                                                                                                                                                                                                                                                                                                   | 995<br>995<br>995<br>995<br>995<br>995<br>995<br>995<br>995                                                                              |
| Iechnical Iraining       1041         Reader's Response Card.       1045         Sales Offices.       Back Cover                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Packaging         10           18-Pin Dual-in-Line Packages         10           28-Pin Dual-in-Line Packages         10           40-Pin Dual-in-Line Packages         10           48-Pin Dual-in-Line Packages         10           48-Pin Dual-in-Line Packages         10           64-Pin Dual-in-Line Package         10           64-Pin Chip Carriers         10           68-Pin Chip Carriers         10           68-Pin Grid Array         10           Protopacks         10           Pin Grid Array         10 | 123<br>)24<br>)24<br>)26<br>)26<br>)30<br>)31<br>)32<br>)31<br>)32<br>)31<br>)32<br>)31<br>)32<br>)31<br>)32<br>)31<br>)32<br>)31<br>)32 |
| Reader's Response Card.    1045      Sales Offices.    Back Cover                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Technical Training                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | )41                                                                                                                                      |
| Sales Offices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reader's Response Card                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | )45                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Sales Offices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ve                                                                                                                                       |

\*New Document

.

### **Functional Index**

| Single Chi                                       | p Microcomputers                                                                                                                                                                                                  |                          |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| Z8601                                            | Z8 8-Bit MCU, 2K ROM                                                                                                                                                                                              | . 5                      |
| Z8611                                            | Z8 8-Bit MCU, 4K ROM                                                                                                                                                                                              | 23                       |
| Z8603                                            | Z8 Prototyping Device, 2K External EPROM Interface                                                                                                                                                                | . 5                      |
| Z8613                                            | Z8 Prototyping Device, 4K External EPROM Interface                                                                                                                                                                | 23                       |
| 78612                                            | 78 8-Bit MCU 4K External Memory Interface                                                                                                                                                                         | 23                       |
| 79671                                            | 79.8 Bit MCI with BASIC/Dobust Internation                                                                                                                                                                        | 11                       |
| 70601                                            | 29.9 Bit POMicro MCI                                                                                                                                                                                              | 62                       |
| 20001                                            |                                                                                                                                                                                                                   | 03                       |
| 28682                                            | Z8 8-Bit, Cost-effective, HOMiless MCCU                                                                                                                                                                           | 63                       |
| 286L81                                           | 28 Low Power, 8-Bit, RUMIess MCU.                                                                                                                                                                                 | 85                       |
| Z86L85                                           | Z8 Low Power, Power Down, 8-Bit, ROMIess MCU                                                                                                                                                                      | 85                       |
| Z8090                                            | Z8000 Z-UPC Universal Peripheral Controller                                                                                                                                                                       | 771                      |
| Z8590                                            | UPC Universal Peripheral Controller                                                                                                                                                                               | 771                      |
| Z8094                                            | Z8000 Z-UPC Universal Peripheral Controller, External RAM                                                                                                                                                         | 771                      |
| Z8594                                            | UPC Universal Peripheral Controller, External RAM                                                                                                                                                                 | 771                      |
| Z8800                                            | Super-8 BOMless MCU                                                                                                                                                                                               | 109                      |
| 78801                                            | Super-8 BOMIess MCU                                                                                                                                                                                               | 109                      |
| 78810                                            | Super-8 MCI 1 4K BOM                                                                                                                                                                                              | 100                      |
| 78811                                            |                                                                                                                                                                                                                   | 100                      |
| 79900                                            |                                                                                                                                                                                                                   | 100                      |
| 20020                                            |                                                                                                                                                                                                                   | 109                      |
| 28821                                            | Super-8 MCU, 8K ROM                                                                                                                                                                                               | 109                      |
| 28830                                            | Super-8 MCU, 16K ROM                                                                                                                                                                                              | 109                      |
| Z8831                                            | Super-8 MCU, 16K ROM                                                                                                                                                                                              | 109                      |
| Z8812                                            | Super-8 MCU, 4K External ROM/EPROM 1                                                                                                                                                                              | 109                      |
| Z8813                                            | Super-8 MCU, 4K External ROM/EPROM 1                                                                                                                                                                              | 109                      |
| Z8822                                            | Super-8 MCU, 8K External ROM/EPROM 1                                                                                                                                                                              | 109                      |
| Z8823                                            | Super-8 MCU, 8K External ROM/EPROM 1                                                                                                                                                                              | 109                      |
| Z8832                                            | Super-8 MCU, 16K External ROM/EPROM                                                                                                                                                                               | 109                      |
| Z8833                                            | Super-8 MCU 16K External BOM/EPBOM                                                                                                                                                                                | 109                      |
| 8-Bit Micro<br>Z8108<br>Z8400<br>Z84C00<br>Z8300 | processors         Z800 High Integration MPU.         Z800 PU.           Z80 CPU.         Z80 CMOS CPU.         Z80 CMOS CPU.           Z801 Low Power CPU.         Z80 Low Power CPU.         Z80 Low Power CPU. | 331<br>141<br>287<br>249 |
|                                                  |                                                                                                                                                                                                                   |                          |
| 16-Bit Micr                                      | oprocessors                                                                                                                                                                                                       |                          |
| Z8001                                            | Z8000 Segmented CPU                                                                                                                                                                                               | 105                      |
| Z8002                                            | Z8000 Nonseamented CPU                                                                                                                                                                                            | 105                      |
| Z8003                                            | Z8000 Segmented Virtual Memory Processing Unit                                                                                                                                                                    | 441                      |
| Z8004                                            | Z8000 Nonsegmented Virtual Memory Processing Unit                                                                                                                                                                 | 441                      |
| Z8100                                            | 7800 High Integration MPU                                                                                                                                                                                         | 331                      |
| <b>32-Bit Micr</b><br>Z80,000                    | oprocessor<br>Z80,000 CPU with 32-bit MMU and 256 Byte Instruction/Data Cache                                                                                                                                     | 477                      |
| Devinte                                          |                                                                                                                                                                                                                   |                          |
| Peripherals                                      |                                                                                                                                                                                                                   |                          |
| Animetic I                                       | Foldessing Unit                                                                                                                                                                                                   | -04                      |
| 28070                                            |                                                                                                                                                                                                                   | 531                      |
| Clock Prod<br>Z8581                              | uct<br>CGC Clock Generator and Controller                                                                                                                                                                         | 907                      |
| Serial Com                                       | munication                                                                                                                                                                                                        |                          |
| Z8030<br>Z8530<br>Z8031<br>Z8531                 | Z8000 Z-SCC Dual Channel Serial Communications Controller                                                                                                                                                         | 531<br>339<br>553<br>361 |
| Z8440                                            | 280 SIO/0 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller                                                                                                                                  | 217                      |

### Functional Index (Continued)

| Peripherals (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Z84C40       Z80 CMOS SIO/0 Dual Channel, Synchronous/Asynchronous, Serial Input Output Controller.       32         Z8340       Z80 Low Power SIO/0 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       27         Z8441       Z80 SIO/1 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       21         Z84C41       Z80 CMOS SIO/1 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z84C42       Z80 SIO/2 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z84C42       Z80 SIO/2 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z84C42       Z80 CMOS SIO/2 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z84C42       Z80 SIO/2 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z84C42       Z80 SIO/4 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z84C42       Z80 SIO/4 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z8444       Z80 SIO/4 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller.       32         Z8447       Z80 DART Dual Channel, Asynchronous Receiver/Transmitter.       32         Z8470       Z80 DART Dual Channel, Asynchronous Receiver/Transmitter.       33 | 59757575     |
| Parallel I/O and Counter/Timer       67         Z8036       Z8000 Z-CIO Counter/Timer and Parallel I/O Unit       67         Z8536       CIO Counter/Timer and Parallel I/O Unit       88         Z8038       Z8000 Z-FIO FIFO Input/Output Interface Unit       69         Z8060       Z8000 FIFO Buffer Unit and Z-FIO Expander.       73         Z8420       Z80 CMOS PIO Dual Port, Parallel Input/Output Controller       19         Z8320       Z80 Low Power PIO Dual Port, Parallel Input/Output Controller       31         Z8320       Z80 Low Power PIO Dual Port, Parallel Input/Output Controller       20         Z8420       Z80 CTC Four Channel, Counter/Timer Circuit       32         Z8430       Z80 CTC Four Channel, Counter/Timer Circuit       32         Z8330       Z80 Low Power CTC Four Channel, Counter Timer Circuit       32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3191171515   |
| Z-BUS PeripheralsZ8010Z8000 MMU Memory Management Unit55Z8015Z8000 PMMU Paged Memory Management Unit57Z8016Z8000 Z-DTC Direct Memory Access Transfer Controller59Z8090Z8000 Z-UPC Universal Peripheral Controller77Z8094Z8000 Z-UPC Universal Peripheral Controller, External RAM.77Z8068Z8000 Z-DCP Data Ciphering Processor73Z8070FPU Floating Point Unit53Zilog Z-BUS Component Interconnect Summary75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 97911935     |
| Other Peripheral Products       77         Z8590       UPC Universal Peripheral Controller       77         Z8594       UPC Universal Peripheral Controller, External RAM.       77         Z8016       Z-DTC Direct Memory Access Transfer Controller.       59         Z8516       DTC Direct Memory Access Transfer Controller.       79         Z765A       FDC Floppy Disk Controller.       91         Z8410       DMA Dual Port, Direct Memory Access Controller.       17         Z8070       FPU Floating Point Unit       53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1197513      |
| Development Products       95         Z8 Development Module, 2K Prototyping and Evaluation Board.       95         Z8 Development Module, 4K Prototyping and Evaluation Board.       95         Z-SCAN 8 Emulator.       96         Z-SCAN 80 Emulator.       97         Z8000 Development Module, Prototyping and Evaluation Board       95         Z8001 Development Module, Prototyping and Evaluation Board       95         Z8001 Development Module, Prototyping and Evaluation Board       95         Z8000 Emulator       96         Z-SCAN 8000 Emulator       96         Z-SCAN 8000 Emulator       96         System 8000 Multi-user Development System, Model 12       98         System 8000 Multi-user Development System, Model 32       98                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 559599513579 |
| Software         Z800 Cross Software Package.         280,000 Cross Software Package.         28070 Floating-Point Unit Emulation Package.         2007 Straing-Point Unit Emulation Package.         100         ZRTS Z8000 Real-Time, Multitasking Software Tools         101         Ada High-Level Programming Language         101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 59315        |

### Part Number Index

| Number     | Description                                                |
|------------|------------------------------------------------------------|
| 05-0103-00 | Z-SCAN 8000 Emulator                                       |
| 05-0122-02 | EMS 8000 Emulator without pod, 60 Hz, 115V                 |
| 05-0122-03 | EMS 8000 Emulator without pod, 50 Hz, 230V                 |
| 05-0124-00 | EMS 8000 Emulator, External Probe Interface Board965       |
| 05-0123-00 | EMS 8000 Emulator, Map Memory Board965                     |
| 05-0144-00 | Z-SCAN 8 Emulator                                          |
| 05-0207-00 | Z-UPC Development Module                                   |
| 05-0289-00 | Z8070 Floating-Point Unit Emulation Package                |
| 05-1300-00 | System 8000 Multi-user Development System, Model 12        |
| 05-2300-00 | System 8000 Multi-user Development System, Model 22        |
| 05-3300-00 | System 8000 Multi-user Development System, Model 32        |
| 05-6101-01 | Z8000 Development Module. Prototyping and Evaluation Board |
| 05-6158-01 | Z8 Development Module. 2K Prototyping and Evaluation Board |
| 05-6168-01 | Z8001 Development Module. Prototyping and Evaluation Board |
| 05-6222-00 | 78 Development Module, 4K Prototyping and Evaluation Board |
| 05-6223-00 | Z-SCAN 80 Emulator 115V                                    |
| 05-6223-01 | 7-SCAN 80 Emulator 230V 975                                |
| 07-0106-00 | ZBTS 78000 Real-Time Multitasking Software Tools 1011      |
| 07-0183-00 | 7800 Cross Software Package for System 8000                |
| 07-0103-00 | 780 000 Cross Software Jackage for System 8000             |
| 07-0200-00 | Zeologie of ossistic for a charge for VAX I INIY 900       |
| 07-0203-00 | Zeo Orio Soci Wale Fackage for VAS I INIX                  |
| 07-0211-00 | EMS 9000 Emulator II for System 9000                       |
| 07-0145-00 | Linis doub cilitation in or system doub                    |
| 07-3014-01 | Ada Ni System 6000                                         |
| 07-3014-03 | Ada System 6000 Software Opulate Service                   |
| 07-3013-01 |                                                            |
| 07-3015-05 |                                                            |
| 07-3010-01 |                                                            |
| 77054      |                                                            |
| Z700A      | PDC Floppy Disk Controller                                 |
| 28001      | 28000 Segmented CPU                                        |
| 28002      | 28000 Nonsegmented CPU                                     |
| 28003      | 28000 Segmented Virtual Memory Processing Unit             |
| 28004      | 28000 Nonsegmented Virtual Memory Processing Unit.         |
| 28010      | 28000 MMU Memory Management Unit                           |
| 28015      | 28000 PMMU Paged Memory Management Unit                    |
| 28016      | 28000 2-DIC Direct Memory Access Iransfer Controller       |
| 28030      | 28000 2-SCC Serial Communications Controller               |
| 28031      | 28000 Z-ASCC Asynchronous Serial Communications Controller |
| Z8036      | 28000 2-CIO Counter/ Timer and Parallel I/O Unit           |
| 28038      | 28000 2-FIO FIFO Input/Output Interface Unit               |
| 28060      | 28000 HIFO Butter Unit and Z-HO Expander.                  |
| ∠8068      | 28000 2-DCP Data Ciphering Processor                       |
| 28070      | 28000 FPU Floating-Point Unit                              |
| ∠8090      | 28000 Z-UPC Universal Peripheral Controller                |
| Z8094      | Z-UPC Universal Peripheral Controller, External RAM        |

### Part Number Index (Continued)

| Number  | Description                                                                               |
|---------|-------------------------------------------------------------------------------------------|
| Z8100   | Z800 High Integration MPU, 16-bit Bus Interface                                           |
| Z8108   | Z800 High Integration MPU, 8-bit Bus Interface                                            |
| Z8300   | Z80L Low Power CPU                                                                        |
| Z8320   | Z80L Low Power PIO Dual Port, Parallel Input/Output Controller                            |
| Z8330   | Z80L Low Power CTC Four Channel, Counter Timer Circuit                                    |
| Z8340   | Z80L Low Power SIO Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller |
| Z8400   | Z80 CPU                                                                                   |
| Z8410   | Z80 DMA Dual Port, Direct Memory Access Controller                                        |
| Z8420   | Z80 PIO Dual Port, Parallel Input/Output Controller                                       |
| Z8430   | Z80 CTC Four Channel. Counter/Timer Circuit. 205                                          |
| Z8440   | Z80 SIO/0 Dual Channel. Synchronous/Asynchronous. Serial Input/Output Controller          |
| Z8441   | Z80 SIO/1 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller 217      |
| 78442   | 780 SIO/2 Dual Channel Synchronous/Asynchronous, Serial Input/Output Controller 217       |
| 78444   | 780 SIO/4 Dual Channel, Synchronous/Asynchronous, Serial Input/Output Controller 217      |
| 78470   | 780 DABT Dual Channel Asynchronous Beceiver/Transmitter                                   |
| Z84C00  | 287 CMOS CPU                                                                              |
| 784C20  | 280 CMOS PIO Dual Port Parallel Input/Output Controller 317                               |
| 784020  | 280 CMOS CTC Four Changel Counter/Timer Circuit                                           |
| 784040  | 780 CMOS SIQ/0 Dud Channel, Swashrangug Angersangun Sarrel Input/Output Castrollar        |
| 794040  | 200 CMOS SIO/D Dual Challerie, Shichronous/Asynchronous, Serial Input/Output Controller   |
| 794041  | 200 CMOS SIO/1 Dual Channel, Synchronous/Asynchronous, Serial input/Output Controller     |
| 204042  | Zoo Civico Stol/2 Dida Charine, Synchronous/Asynchronous, Senai mpu/Output Controller     |
| 20010   | Dic Direct Memory Access transfer Controller                                              |
| 20030   | See Serial Communications Controller                                                      |
| 28531   | ASCC Asynchronous Serial Communications Controller                                        |
| 28536   | Ci Counter i imer and Parallel I/O Unit                                                   |
| Z8581   | Geo Clock Generator and Controller. 907                                                   |
| 28590   | UPC Universal Peripheral Controller                                                       |
| 28594   | UPC Universal Peripheral Controller, External RAM                                         |
| 28601   | 28 8-Bit Single Chip MCU, 2K ROM                                                          |
| Z8603   | 28 Prototyping Device with 2K External EPROM Interface                                    |
| Z8611   | Z8 8-Bit Single Chip MCU, 4K ROM                                                          |
| Z8612   | Z8 8-Bit Single Chip MCU, 4K External Memory Interface                                    |
| Z8613   | Z8 Prototyping Device with 4K External EPROM Interface                                    |
| Z8671   | Z8 8-Bit Single Chip MCU with BASIC/Debug Interpreter                                     |
| Z8681   | Z8 8-Bit Single Chip, ROMIess MCU                                                         |
| Z8682   | Z8 8-Bit Single Chip, ROMless MCU                                                         |
| Z86L81  | Z8 Low Power, Power Down, 8-Bit Single Chip ROMless MCU                                   |
| Z86L85  | Z8 Low Power, 8-Bit Single Chip ROMless MCU                                               |
| Z8800   | Super-8 ROMIess MCU                                                                       |
| Z8801   | Super-8 ROMIess MCU                                                                       |
| Z8810   | Super-8 MCU, 4K ROM                                                                       |
| Z8811   | Super-8 MCU, 4K ROM                                                                       |
| Z8812   | Super-8 MCU, 4K External ROM/EPROM                                                        |
| Z8813   | Super-8 MCU. 4K External ROM/EPROM                                                        |
| Z8820   | Super-8 MCU. 8K ROM                                                                       |
| Z8821   | Super-8 MCU, 8K BOM 109                                                                   |
| 78822   | Super-8 MCU 8K External BOM/EPBOM 109                                                     |
| Z8823   | Super-8 MCU 8K External ROM/EPROM                                                         |
| 78830   | Super-8 MCU 16K BOM                                                                       |
| 78831   | Super 8 MCU 16K BOM                                                                       |
| 78832   | Super & MCIL 16K External ROM/EPROM 109                                                   |
| 78833   | Super & MCII 16K External ROM/EPROM 100                                                   |
| 780.000 | 280 00 CPL with 32 bit MML and 256 Byte Instruction/Data Cache                            |
| 200,000 | 200,000 Gr O with 52-bit with 0 and 200 Byte instruction/Data Cache                       |

All 85XX components are compatible with processors other than Zilog's Z8001, Z8002, Z8003, and Z8004. For further information refer to the individual product specifications.

## **Z8**

## Family

## Zilog

.

### Zilog Z8<sup>®</sup> Family

### The Standard For Single-Chip Microcomputers

#### March 1985

In 1976, Zilog emerged into the microprocessor world with its Z80 CPU Family. With this industrystandard classic of 8-bit architecture, Zilog established its design expertise and cost-efficient production capability.

While the Z80 earned and maintained strong customer support. inevitable demands for new applications-intelligent terminals. dedicated control and communication-spawned an accompanying need for a new, lean technology. With an instinct for simplicity and elegance, Zilog architects created a microcomputer with the most sophisticated computing power available on a single chip: the Z8 Family. In a bold departure from the standard A/B accumulator tradition, a fresh, register-oriented architecture was devised that challenges the "multichip solution." Z8-based designs minimize chip-count while offering a configuration that can be easily expanded to meet the requirements of enhancement options and future improvements.

The Z8 Family encompasses the whole spectrum of system development, from prototyping to full production. For prototyping and preproduction, or where code flexibility is important, the Z8603 and Z8613 Protopack EPROM-based parts are the most appropriate. The ROM-based Z8601 and Z8611 microcomputers are used in highvolume production applications after the software has been perfected. The Z8603 is pin-compatible with the Z8601, and the Z8613 is compatible with the Z8611.

For ROMless applications, two versions of the Z8 microcomputer are available: the Z8681 and Z8682 ROMless microcomputers. In addition, there is a military version of the Z8611 4K ROM device, a 40-pin ceramic package.

The newest member of the family, the Z86L81/Z86L85, is a Low Power ROMless microcomputer available in a 40-pin DIP and a 44-pin PCC. The Z8671 MCU is a complete microcomputer pre-programmed with a BASIC/Debug interpreter. This device, operating with both external ROM or RAM and on-chip memory registers, is ideal for most industrial control applications, or whenever fast and efficient program development is necessary.

Dedicated control is the key word for Z8 applications. Since speed is a prime consideration in such applications, the entire Z8 family is available in both 8 and 12 MHz versions, supported by two development tools: the Z8 DM Development Module and the Z-SCAN 8. The DM provides elementary in-circuit emulation (ICE) capability, and the Z-SCAN 8 module provides full ICE capability including trace memory. With these tools, the user is equipped for practically any type of Z8 microcomputer development.

#### Z8 Family of Products UART Hardware, 128 RAM

| Product                      | Number          | ROM<br>Capacity | Maximum<br>Programmable<br>I/O Pins | Dedicated<br>I/O Pins                             | PCB<br>Footprint          | Comments                                                                             |
|------------------------------|-----------------|-----------------|-------------------------------------|---------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------|
| 2K ROM                       | Z8601           | 2K              | 32,4 Ports                          | 8 Power,<br>Control                               | 40-Pin DIP<br>44-Pin PCC  | Masked ROM part used primarily for high-volume production.                           |
| 2K Protopack                 | Z8603           | 0               | 32,4 Ports                          | 8 Power,<br>Control plus<br>24 EPROM              | 40-Pin DIP                | Piggyback part used where program flexibility is required (prototyping).             |
| 2K Protopack,<br>Low Profile | Z8603           | 0               | 32,4 Ports                          | 8 Power,<br>Control plus<br>24 EPROM              | 40-Pın DIP<br>(C.O.B.)    | Low-cost/low-profile chip-on-board                                                   |
| 4K ROM                       | Z8611           | 4K              | 32,4 Ports                          | 8 Power,<br>Control                               | 40-Pin DIP<br>44-Pin PCC  | Masked ROM part, used primarily for high-volume production.                          |
| 4K Development<br>Part       | Z8612           | 0               | 32,4 Ports                          | 8 Power,<br>Control plus<br>24 External<br>Memory | 64-Pin DIP<br>68-Pin PCC  | ROMless part used primarily in development systems.                                  |
| 4K Protopack                 | Z8613           | 0               | 32,4 Ports                          | 8 Power,<br>Control plus<br>24 EPROM              | 40-Pin DIP                | Piggyback part used when program flexibility is required (prototyping).              |
| 4K Protopack,<br>Low Profile | Z8613           | 0               | 32,4 Ports                          | 8 Power,<br>Control Plus<br>24 EPROM              | 40-Pin DIP<br>(C.O.B.)    | Low-cost/low-profile chip-on-board                                                   |
| BASIC/Debug                  | Z8671           | 2K              | 24,3 Ports                          | 8 Power,<br>Control                               | 40-Pin DIP<br>44-Pin PCC  | High level language applications.                                                    |
| ROMIess                      | Z8681/<br>Z8682 | 0               | 24,3 Ports                          | 8 Power,<br>Control Plus<br>8 External<br>Memory  | 40-Pin DIP<br>44-Pin PCC* | Low-cost ROMless production part<br>with reduced I/O. Program memory<br>is external. |
| ROMless,<br>Low Power        | Z86L81          | 0               | 24,3 Ports                          | 8 Power,<br>Control plus<br>8 External<br>Memory  | 40-Pin DIP<br>44-Pin PCC  | Low Power ROMless, 50% of standard current draw.                                     |
| ROMless,<br>Low Power        | Z86L85          | 0               | 24,3 Ports                          | 8 Power,<br>Control plus<br>8 External<br>Memory  | 40-Pin DIP<br>44-Pin PCC  | Low Power ROMless with Power-<br>down option.                                        |

\*Available only for Z8681.

# Zilog

### Z8® Z8601 Z8® Z8603

### Product Specification

grammable prescaler.

register groups in  $l \mu s$ .

ternal clock drive.

remain available for I/O.

compatible.

Z8601 Single-Chip Microcomputer with 2K ROM Z8603 Prototyping Device with EPROM Interface

Full-duplex UART and two programmable

Register Pointer so that short, fast instruc-

On-chip oscillator that accepts crystal or ex-

■ Single +5 V power supply—all pins TTL-

tions can access any of nine working

8-bit counter/timers, each with a 6-bit pro-

### April 1985

- Features Complete microcomputer, 2K bytes of ROM, 128 bytes of RAM, 32 I/O lines, and up to 62K bytes addressable external space each for program and data memory.
  - 144-byte register file, including 124 general-purpose registers, four I/O port registers, and 16 status and control registers.
  - Average instruction execution time of 1.5 μs, maximum of 3 μs.
  - Vectored, priority interrupts for I/O, counter/timers, and UART.
- General Description

The Z8601 microcomputer introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the Z8601 offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.

Under program control, the Z8601 can be tailored to the needs of its user. It can be configured as a stand-alone microcomputer with 2K bytes of internal ROM, a traditional microprocessor that manages up to 124K bytes of external memory, or a parallel-processing element in a system with other processors and peripheral controllers linked by the Z-BUS. In all configurations, a large number of pins



**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ . Under program control,  $\overline{AS}$  can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, P1<sub>0</sub>-P1<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under program control

for I/O or external memory interface.

**RESET.** Reset (input, active Low). RESET initializes the Z8601. When RESET is deactivated, program execution begins from internal program location  $000C_{\rm H}$ .

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (output). R/ $\overline{\mathbf{W}}$  is Low when the Z8601 is writing to external program or data memory.

**XTAL1, XTAL2.** Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel-resonant crystal (8 or 12 MHz maximum) or an external single-phase clock (8 or 12 MHz maximum) to the on-chip clock oscillator and buffer.



Figure 2b. 44-pin Chip Carrier, Pin Assignments

#### Architecture

Z8601 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8601 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z8601 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer to a microprocessor that can address 124K bytes of external memory.

Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of userselectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.





Address Spaces

Program Memory. The 16-bit program counter addresses 64K bytes of program memory space. Program memory can be located in two areas: one internal and the other external (Figure 4). The first 2048 bytes consist of on-chip mask-programmed ROM. At addresses 2048 and greater, the Z8601 executes external program memory fetches.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

Data Memory. The Z8601 can address 62K bytes of external data memory beginning at



Figure 4. Program Memory Map

STACK POINTER (BITS 7-0)

STACK POINTER (BITS 15-8)

REGISTER POINTER

PROGRAM CONTROL FLAGS

INTERRUPT MASK REGISTER

INTERRUPT REQUEST REGISTER

INTERBUPT PRIORITY REGISTER

PORTS 0-1 MODE

PORT 3 MODE

PORT 2 MODE

TO PRESCALER

TIMER/COUNTER 0

**T1 PRESCALER** 

TIMER/COUNTER 1

TIMER MODE

SERIAL I/O

NOT IMPLEMENTED

GENERAL-PURPOSE REGISTERS

PORT 3

PORT 2

PORT 1

SPL

SPH

FLAGS

RP

IMR

IRO

IPR

P01M

P3M

P2M

PREO

PRE1

τn

T1

TMR

sio

P3

P2

P1

PO

LOCATION

255

254

253

252

251

250

249

248

247

246

245

244

243

242

241

240

127

3

2

1 0 location 2048 (Figure 5). External data memory may be included with or separated from the external program memory space. DM, an optional I/O function that can be programmed to appear on pin P34, is used to distinguish between data and program memory space.

**Register File.** The 144-byte register file includes four I/O port registers (R0-R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 6.

Z8601 instructions can access registers



Figure 5. Data Memory Map



PORT 0 Figure 6. Register File

**Figure 7. Register Pointer** 

| Address<br>Spaces<br>(Continued) | directly or indirectly with an 8-bit address<br>field. The Z8601 also allows short 4-bit register<br>addressing using the Register Pointer (one of<br>the control registers). In the 4-bit mode, the<br>register file is divided into nine working-<br>register groups, each occupying 16 contiguous<br>locations (Figure 7). The Register Pointer<br>addresses the starting location of the active<br>working-register group.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <b>Stacks.</b> Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory between locations 2048 and 65535. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).                               |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial<br>Input/<br>Output       | Port 3 lines P3 <sub>0</sub> and P3 <sub>7</sub> can be programmed<br>as serial I/O lines for full-duplex serial asyn-<br>chronous receiver/transmitter operation. The<br>bit rate is controlled by Counter/Timer 0, with<br>a maximum rate of 62.5K bits/second for 8<br>MHz and 94.8K bits/second for 12 MHz.<br>The Z8601 automatically adds a start bit and<br>two stop bits to transmitted data (Figure 8).<br>Odd parity is also available as an option. Eight<br>data bits are always transmitted, regardless of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | parity selection. If parity is enabled, the eighth<br>bit is the odd parity bit. An interrupt request<br>$(IRQ_4)$ is generated on all transmitted<br>characters.<br>Received data must have a start bit, eight<br>data bits and at least one stop bit. If parity is<br>on, bit 7 of the received data is replaced by a<br>parity error flag. Received characters generate<br>the IRQ <sub>3</sub> interrupt request. |
|                                  | <b>Transmitted Data</b><br>(No Parity)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>Received Data</b><br>(No Parity)                                                                                                                                                                                                                                                                                                                                                                                   |
|                                  | SP SP D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> ST<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $ \begin{array}{                                    $                                                                                                                                                                                                                                                                                                                                                                 |
|                                  | <b>Transmitted Data</b><br>(With Parity)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>Received Data</b><br>(With Parity)                                                                                                                                                                                                                                                                                                                                                                                 |
|                                  | SP       SP       P       Ds       Ds | SP       P       D6       D4       D2       D1       D0       ST                                                                                                                                                                                                                                                                                                                                                      |

Figure 8. Serial Data Formats

The Z8601 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$ prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request— $IRQ_4$  (T<sub>0</sub>) or  $IRQ_5$  (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (singlepass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for  $T_1$  is user-definable and can be the internal microprocessor clock (4 MHz maximum for the 8 MHz device and 6 MHz maximum for the 12 MHz device.) divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock (1 MHz maximum), a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the  $T_0$  output to the input of  $T_1$ . Port 3 line P3<sub>6</sub> also serves as a timer output ( $T_{OUT}$ ) through which  $T_0$ ,  $T_1$  or the internal clock can be output.

Counter/

Timers

The Z8601 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines P3<sub>3</sub> and P3<sub>4</sub> are used as the handshake controls RDY<sub>1</sub> and  $\overline{DAV}_1$  (Ready and Data Available).

Memory locations greater than 2048 are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ , allow-

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls  $\overline{DAV_0}$  and  $RDY_0$ . Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8-A_{11}$  (lower nibble) or  $A_8-A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as

**Port 2** bits can be programmed independently as input or output. The port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV}_2$  and  $RDY_2$ . The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input  $(P3_0-P3_3)$  and four output  $(P3_4-P3_7)$ . For serial I/O, lines  $P3_0$ and  $P3_7$  are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals ( $IRQ_0$ - $IRQ_3$ ); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ). provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

ing the Z8601 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input and P3<sub>4</sub> as a Bus Request output.



I/O while the lower nibble is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the highimpedance state along with Port 1 and the control signals  $\overline{AS}$ ,  $\overline{DS}$  and  $\overline{R/W}$ .



Figure 9b. Port 0



Figure 9c. Port 2



Figure 9d. Port 3

#### Interrupts

The Z8601 allows six different interrupts from eight sources: the four Port 3 lines  $P3_0-P3_3$ , Serial In, Serial Out, and the two counter/ timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8601 interrupts are vectored. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all

Clock The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitors (C<sub>1</sub>  $\leq$  15 pF) from each pin to

subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

ground. The specifications for the crystal are as follows:

- AT cut, parallel resonant
- Fundamental type, 8/12 MHz maximum
- Series resistance,  $R_s \leq 100 \Omega$

Z8603 Protopack Emulator The Z8603 MPE (Protopack) is used for prototype development and preproduction of mask-programmed applications. The Protopack is a ROMless version of the standard Z8601, housed in a pin-compatible 40-pin package (Figure 11).

To provide pin compatibility and interchangeability with the standard maskprogrammed device, the Protopack carries (piggy-backs) a 24-pin socket for a direct interface to program memory (Figure 1). The 24-pin socket is equipped with 11 ROM address lines, 8 ROM data lines and necessary



Figure 11. The Z8603 Microcomputer Protopack Emulator

Instruction Addressing Modes. The following notation is used Set to describe the addressing modes and instruction operations as shown in the instruction summary. Notation IRR Indirect register pair or indirect working-register pair address Irr Indirect working-register pair only х Indexed address DÄ Direct address RĀ Relative address IM Immediate R Register or working-register address Working-register address only IR Indirect-register or indirect working-register address Ir Indirect working-register address only RR Register pair or working register pair address Symbols. The following symbols are used in describing the instruction set. Destination location or contents dst Source location or contents STC cc Condition code (see list) Indirect address prefix 0 SP Stack pointer (control registers 254-255) PC Program counter

- FLAGS Flag register (control register 252)
- **RP** Register pointer (control register 253)
- IMR Interrupt mask register (control register 251)

control lines for interface to 2716 EPROM for the first 2K bytes of program memory.

Pin compatibility allows the user to design the pc board for a final 40-pin maskprogrammed Z8601, and, at the same time, allows the use of the Protopack to build the prototype and pilot production units. When the final program is established, the user can then switch over to the 40-pin mask-programmed Z8601 for large volume production. The Protopack is also useful in small volume applications where masked ROM setup time, mask charges, etc., are prohibitive and program flexibility is desired.

Compared to the conventional EPROM versions of the single-chip microcomputers, the Protopack approach offers two main advantages:

- Ease of developing various programs during the prototyping stage. For instance, in applications where the same hardware configuration is used with more than one program, the Z8603 Protopack allows economical program storage in separate EPROMs (or PROMs), whereas the use of separate EPROM-based single-chip microcomputers is more costly.
- Elimination of long lead time in procuring EPROM-based microcomputers.

Assignment of a value is indicated by the symbol "~". For example,

dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example, dst (7)

refers to bit 7 of the destination operand.

**Flags.** Control Register R252 contains the following six flags:

- C Carry flag
- Z Zero flag
- S Sign flag
- V Overflow flag
- D Decimal-adjust flag
- H Half-carry flag

Affected flags are indicated by:

- 0 Cleared to zero
- 1 Set to one
- \* Set or cleared according to operation
- Unaffected
- X Undefined

| Condition              | Value                                                                                                                                        | Mnemonic                                                                                                    | Meanin                                                                                                                                                                                                                                       | lg                                                           | Flags Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Codes                  | 1000<br>0111<br>1111<br>0110<br>1100<br>1100<br>0101<br>0100<br>0110<br>1110<br>1001<br>0001<br>1010<br>1111<br>0111<br>0011<br>0011<br>0010 | C<br>NC<br>Z<br>NZ<br>PL<br>MI<br>OV<br>NOV<br>EQ<br>NE<br>GE<br>LT<br>GT<br>LE<br>UGE<br>ULT<br>ULT<br>ULE | Always true<br>Carry<br>No carry<br>Zero<br>Not zero<br>Plus<br>Minus<br>Overflow<br>Equal<br>Not equal<br>Greater than or equal<br>Less than or equal<br>Unsigned greater than<br>Unsigned less than<br>Unsigned less than or<br>Never true | n or equal (<br>equal (                                      | C = 1<br>C = 0<br>C = 0<br>S = 0<br>S = 1<br>T = 0<br>S = 1<br>T = 0<br>S = 1<br>T = 0<br>S = 1<br>Z = 0<br>S XOR V = 0<br>S XOR V = 1<br>Z OR (S XOR V) = 0<br>Z OR (S XOR V) = 1<br>C = 0<br>C = 0 |
| Instruction<br>Formats |                                                                                                                                              | [                                                                                                           | OPC<br>det OPC<br>One-Byte Instr                                                                                                                                                                                                             | CCF, DI, EI, IRET, NOP,<br>RCF, RET, SCF<br>INC r<br>uctions |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                        | OPC MODE<br>dat/arc OF                                                                                                                       | CL<br>A 1 1 0 dst/src PL<br>RF                                                                              | LR, CPL, DA, DEC,<br>ECW, INC, INCW, POP,<br>ISH, RL, RLC, RR,<br>RC, SRA, SWAP                                                                                                                                                              | OPC MODE<br>src OR<br>dst OR                                 | ADC, ADD, AND, CP,<br>1 1 1 0 src LD, OR, SBC, SUB,<br>T CM, TM, XOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                        | OPC<br>dst OF<br>OPC<br>VALUE                                                                                                                | 3 1 1 1 0 dat SF                                                                                            | r, GALL (Indirect)<br>RP                                                                                                                                                                                                                     | OPC MODE<br>dst OR<br>VALUE                                  | ADC, ADD, AND, CP,<br>LD, OR, SBC, SUB,<br>TCM, TM, XOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                        | OPC MODE<br>dst src                                                                                                                          | AT<br>CF<br>TC                                                                                              | DC, ADD, AND,<br>P, OR, SBC, SUB,<br>CM, TM, XOR                                                                                                                                                                                             | MODE OPC<br>src OR<br>dat OR                                 | LD<br>1 1 1 0 erc<br>1 1 1 0 det                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                        | MODE OPC<br>dst/src src/dst                                                                                                                  |                                                                                                             | D, LDE, LDEI,<br>DC, LDCI                                                                                                                                                                                                                    | MODE OPC<br>dst/src x<br>ADDRESS                             | LD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                        | dst/src OPC<br>src/dst OF                                                                                                                    | LC<br>1 1 1 0 src                                                                                           |                                                                                                                                                                                                                                              | CC OPC<br>DA <sub>U</sub><br>DA <sub>L</sub>                 | P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                        | dst/CC OPC<br>RA                                                                                                                             | DJ                                                                                                          | ,<br>JNZ, JR                                                                                                                                                                                                                                 | 0PC<br>DA <sub>u</sub><br>DA <sub>L</sub>                    | CALL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                        | Tw                                                                                                                                           | o-Byte Instructio                                                                                           | ons                                                                                                                                                                                                                                          | Three-1                                                      | Byte Instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Figure 12. Instruction Formats

Instruction Summary

| Instruction                                                                               | Addr Mode        |               | Opcode        | Flags Affected |     |   |   |   |   |  |  |  |
|-------------------------------------------------------------------------------------------|------------------|---------------|---------------|----------------|-----|---|---|---|---|--|--|--|
| and Operation                                                                             | dst              | src           | (Hex)         | С              | Z   | S | V | D | н |  |  |  |
| <b>ADC</b> dst,src<br>dst ← dst + src + C                                                 | (Not             | e l)          | 1□            | *              | *   | * | * | 0 | * |  |  |  |
| <b>ADD</b> dst,src<br>dst ← dst + src                                                     | (Not             | el)           | 0□            | *              | *   | * | * | 0 | * |  |  |  |
| <b>AND</b> dst,src<br>dst ← dst AND src                                                   | (Not             | e 1)          | 5□            | -              | *   | * | 0 | - | - |  |  |  |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP - 2<br>@SP $\leftarrow$ PC; PC $\leftarrow$ d       | DA<br>IRR<br>st  |               | D6<br>D4      | -              | -   | - | - | - | - |  |  |  |
| CF<br>C - NOT C                                                                           |                  |               | EF            | *              | -   | - | - | - | - |  |  |  |
| CLR dst<br>dst ← 0                                                                        | R<br>IR          |               | B0<br>B1      | -              | -   | - | - | - | - |  |  |  |
| <b>COM</b> dst<br>dst ← NOT dst                                                           | R<br>IR          |               | 60<br>61      | -              | *   | * | 0 | - | - |  |  |  |
| CP dst,src<br>dst - src                                                                   | (Note            | ə l)          | A□            | *              | *   | * | * | - | - |  |  |  |
| <b>DA</b> dst<br>dst – DA dst                                                             | R<br>IR          |               | 40<br>41      | *              | *   | * | X | - | - |  |  |  |
| <b>DEC</b> dst<br>dst ← dst - 1                                                           | R<br>IR          |               | 00<br>01      | -              | *   | * | * | - | - |  |  |  |
| <b>DECW</b> dst<br>dst ← dst - 1                                                          | RR<br>IR         |               | 80<br>81      | -              | *   | * | * | - | _ |  |  |  |
| <b>DI</b><br>IMR (7) ← 0                                                                  |                  |               | 8F            | _              |     | _ | _ |   | _ |  |  |  |
| <b>DJNZ</b> r,dst<br>r $\leftarrow$ r - 1<br>if r $\neq$ 0                                | RA               |               | rA<br>r = 0-F | -              | _   | _ | - | - | - |  |  |  |
| PC ← PC + dst<br>Range: +127, -128                                                        |                  |               |               |                |     |   |   |   |   |  |  |  |
| <b>EI</b><br>IMR (7) ← 1                                                                  |                  |               | 9F            | _              |     | - | - | - | - |  |  |  |
| <b>INC</b> dst dst $\leftarrow$ dst + 1                                                   | r<br>B           |               | rE = 0-F      | -              | *   | * | * | - | - |  |  |  |
|                                                                                           | IR               |               | 21            |                |     |   |   |   |   |  |  |  |
| $\frac{\text{INCW } \text{dst}}{\text{dst} \leftarrow \text{dst} + 1}$                    | RR<br>IR         |               | A0<br>A1      | -              | *   | * | * |   | - |  |  |  |
| <b>IRET</b><br>FLAGS $\leftarrow @$ SP; SP<br>PC $\leftarrow @$ SP; SP $\leftarrow$ SF    | ← SP +<br>2 + 2; | + 1<br>IMR (7 | BF<br>) ← 1   | *              | *   | * | * | * | * |  |  |  |
| JP cc,dst<br>if cc is true<br>PC ← dst                                                    | DA<br>IBB        |               | cD = 0-F      |                |     |   | - | - | - |  |  |  |
| JR cc,dst<br>if cc is true,                                                               | RA               |               | cB<br>c=0-F   |                |     | _ | - |   | - |  |  |  |
| PC ← PC + dst<br>Range: + 127, -128                                                       |                  |               |               |                |     |   |   |   |   |  |  |  |
| LD dst,src<br>dst ← src                                                                   | r<br>r           | Im<br>R       | rC<br>r8      |                |     |   |   | _ | - |  |  |  |
|                                                                                           | R                | r<br>X        | r9<br>r = 0-F |                |     |   |   |   |   |  |  |  |
|                                                                                           | X<br>r           | r<br>Ir       | D7<br>E3      |                |     |   |   |   |   |  |  |  |
|                                                                                           | Ir<br>R          | r<br>R        | F3<br>E4      |                |     |   |   |   |   |  |  |  |
|                                                                                           | R<br>R           | IR<br>Im      | E5<br>E6      |                |     |   |   |   |   |  |  |  |
|                                                                                           | IR<br>IR         | ím<br>R       | E7<br>F5      |                |     |   |   |   |   |  |  |  |
| LDC dst,src<br>dst ← src                                                                  | r<br>Irr         | Irr<br>r      | C2<br>D2      |                | - · |   |   |   | - |  |  |  |
| <b>LDCI</b> dst,src<br>dst $\leftarrow$ src<br>r $\leftarrow$ r + 1; rr $\leftarrow$ rr + | Ir<br>Irr<br>1   | Irr<br>Ir     | C3<br>D3      |                |     |   |   |   | - |  |  |  |

| Instruction                                                                                | Addr Mode      |           | Opcode   | Flags Affected |   |   |   |   |     |   |   |  |
|--------------------------------------------------------------------------------------------|----------------|-----------|----------|----------------|---|---|---|---|-----|---|---|--|
| and Operation                                                                              | dst            | src       | (Hex)    | C              | 1 | Z | S | V | 1   | D | H |  |
| <b>LDE</b> dst,src<br>dst ← src                                                            | r<br>Irr       | Irr<br>r  | 82<br>92 | -              | - | - | - |   |     | - | - |  |
| <b>LDEI</b> dst, src<br>dst $\leftarrow$ src<br>r $\leftarrow$ r + 1; rr $\leftarrow$ rr + | Ir<br>Irr<br>1 | Irr<br>Ir | 83<br>93 | -              | - | - | - |   |     | - | - |  |
| NOP                                                                                        |                |           | FF       | -              | - | - | - | - |     | _ | - |  |
| <b>OR</b> dst,src<br>dst ← dst OR src                                                      | (Not           | el)       | 4□       | _              | , | • | * | 0 |     | - | - |  |
| <b>POP</b> dst<br>dst ← @ SP<br>SP ← SP + 1                                                | R<br>IR        |           | 50<br>51 | -              | - | - | - | _ |     | - | - |  |
| <b>PUSH</b> src<br>SP - SP - 1; @ SP -                                                     | - src          | R<br>IR   | 70<br>71 | _              | - | - | - |   |     | - | - |  |
| <b>RCF</b><br>C - 0                                                                        |                |           | CF       | 0              | - | - |   | - |     | - | - |  |
| RET<br>PC - @SP; SP - S                                                                    | P + 2          |           | AF       | -              | - | - | - | _ | -   | - | - |  |
| RL dst                                                                                     | ] R<br>IR      |           | 90<br>91 | *              |   | * | * | * | • - | - | - |  |
| RLC dst                                                                                    | R<br>IR        |           | 10<br>11 | *              | , | * | * | * | • - | - | - |  |
| RR dst                                                                                     | R<br>IR        |           | EO<br>El | *              | , | ۲ | * | * | -   | - | - |  |
| RRC dst                                                                                    | ] R<br>IR      |           | C0<br>C1 | *              | , | ł | * | * | -   | - | - |  |
| <b>SBC</b> dst,src<br>dst ← dst - src - C                                                  | (Not           | ə 1)      | 3□       | *              | • | ۲ | * | * | 1   | L | * |  |
| <b>SCF</b><br>C + 1                                                                        |                |           | DF       | 1              | - | • | - | - | -   | - | - |  |
| SRA dst                                                                                    | ] R<br>IR      |           | D0<br>D1 | *              | 4 | ۲ | * | 0 | -   | - | - |  |
| <b>SRP</b> src<br>RP + src                                                                 |                | Im        | 31       | -              | - |   | - | - | -   | - | - |  |
| <b>SUB</b> dst,src<br>dst ← dst - src                                                      | (Note          | ə 1)      | 2□       | *              | * | , | * | * | 1   |   | * |  |
| SWAP dst                                                                                   | R<br>IR        |           | FO<br>F1 | х              | • | • | * | X | -   | - | - |  |
| <b>TCM</b> dst,src<br>(NOT dst) AND src                                                    | (Note          | ə 1)      | 6□       | -              |   | , | * | 0 | -   | - | - |  |
| TM dst, src<br>dst AND src                                                                 | (Note          | ∋ 1)      | 7□       | -              |   | , | * | 0 | -   | - | - |  |
| <b>XOR</b> dst,src<br>dst – dst XOR src                                                    | (Note          | ∋l)       | В□       | -              | * |   | * | 0 | -   |   | - |  |

#### Note 1

These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a □ in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, to determine the opcode of an ADC instruction use the addressing modes r (destination) and Ir (source). The result is 13.

| Addr | Mode | Lower         |  |
|------|------|---------------|--|
| dst  | SIC  | Opcode Nibble |  |
| r    | r    | 2             |  |
| r    | Ir   | 3             |  |
| R    | R    | 4             |  |
| R    | IR   | 5             |  |
| R    | IM   | 6             |  |
| IR   | IM   | 7             |  |



Figure 13. Control Registers



| Z860<br>Opc | l<br>ode |                          |                                      |                          |                                                      |                                                        |                                                         | Low                                        | er Nibble                                   | e (Hex)             |                     |                                                    |                         |                     |                                |                  |              |
|-------------|----------|--------------------------|--------------------------------------|--------------------------|------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|---------------------------------------------|---------------------|---------------------|----------------------------------------------------|-------------------------|---------------------|--------------------------------|------------------|--------------|
| Maŗ         | )        | 0                        | 1                                    | 2                        | 3                                                    | 4                                                      | 5                                                       | 6                                          | 7                                           | 8                   | 9                   | A                                                  | В                       | С                   | D                              | E                | F            |
|             | 0        | 6,5<br>DEC<br>R1         | 6,5<br>DEC<br>IR1                    | 6, 5<br>ADD<br>11, 12    | 6,5<br><b>ADD</b><br>r1, Ir2                         | 10,5<br><b>ADD</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>ADD</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADD</b><br>R <sub>1</sub> , IM | 10, 5<br><b>ADD</b><br>IR <sub>1</sub> , IM | 6,5<br>LD<br>r1, R2 | 6,5<br>LD<br>r2, R1 | 12/10,5<br>DJNZ<br>r1, RA                          | 12/10,0<br>JR<br>cc, RA | 6,5<br>LD<br>r1, IM | 12/10,0<br><b>JP</b><br>cc, DA | 6,5<br>INC<br>11 |              |
|             | 1        | 6,5<br>RLC<br>R1         | 6,5<br><b>RLC</b><br>IR1             | 6,5<br>ADC<br>11,12      | 6,5<br>ADC<br>r1, Ir2                                | 10, 5<br>ADC<br>R <sub>2</sub> , R <sub>1</sub>        | 10,5<br><b>ADC</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>ADC</b><br>R1,IM                | 10, 5<br><b>ADC</b><br>IR <sub>1</sub> , IM |                     |                     |                                                    |                         |                     |                                |                  |              |
|             | 2        | 6,5<br>INC<br>R1         | 6,5<br>INC<br>IR1                    | 6,5<br>SUB<br>11,12      | 6,5<br>SUB<br>11, Ir2                                | 10,5<br><b>SUB</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>SUB</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>SUB</b><br>R1,IM                | 10,5<br><b>SUB</b><br>IR1, IM               |                     |                     |                                                    |                         |                     |                                |                  |              |
|             | 3        | 8,0<br><b>JP</b><br>IRR1 | 6, 1<br>SRP<br>IM                    | 6,5<br>SBC<br>11,12      | 6,5<br><b>SBC</b><br>r1, Ir2                         | 10,5<br><b>SBC</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>SBC</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>SBC</b><br>R1,IM                | 10, 5<br><b>SBC</b><br>IR <sub>1</sub> , IM |                     |                     |                                                    |                         |                     |                                |                  |              |
|             | 4        | 8,5<br>DA<br>R1          | 8,5<br>DA<br>IR1                     | 6,5<br>OR                | 6,5<br>OR                                            | 10, 5<br>OR<br>R2, R1                                  | 10,5<br>OR<br>IR2, R1                                   | 10,5<br>OR<br>R1,IM                        | 10,5<br>OR<br>IR1, IM                       |                     |                     |                                                    |                         |                     |                                |                  |              |
|             | 5        | 10, 5<br>POP<br>B1       | 10,5<br>POP<br>IR1                   | 6,5<br>AND               | 6,5<br>AND                                           | 10, 5<br>AND<br>R2, R1                                 | 10, 5<br>AND<br>IR2, R1                                 | 10,5<br>AND<br>R1,IM                       | 10, 5<br>AND<br>IB1, IM                     |                     |                     |                                                    |                         |                     |                                |                  |              |
| (xe)        | 6        | 6,5<br>COM<br>R1         | 6,5<br>COM<br>IR1                    | 6,5<br>TCM               | 6,5<br>TCM<br>11, Ir2                                | 10,5<br>TCM<br>R <sub>2</sub> , R <sub>1</sub>         | 10,5<br>TCM<br>IR <sub>2</sub> , R <sub>1</sub>         | 10,5<br>TCM<br>R1,IM                       | 10, 5<br>TCM<br>IR1, IM                     |                     |                     |                                                    |                         |                     |                                |                  |              |
| ibble (H    | 7        | 10/12, 1<br>PUSH<br>R2   | 12/14, 1<br>PUSH<br>IR2              | 6,5<br>TM                | 6,5<br>TM                                            | 10,5<br>TM<br>R2,R1                                    | 10,5<br>TM<br>IR2, R1                                   | 10,5<br>TM<br>R1,IM                        | 10,5<br>TM<br>IR1, IM                       |                     |                     |                                                    |                         |                     |                                |                  |              |
| Upper N     | 8        | 10,5<br>DECW<br>RR1      | 10,5<br>DECW<br>IR1                  | 12,0<br>LDE<br>r1,Irr2   | 18,0<br>LDEI<br>Ir1, Irr2                            |                                                        |                                                         |                                            |                                             |                     |                     |                                                    |                         |                     |                                |                  | 6, 1<br>DI   |
| -           | 9        | 6,5<br><b>RL</b><br>R1   | 6,5<br><b>RL</b><br>IR1              | 12,0<br>LDE<br>12,Irr1   | 18,0<br>LDEI<br>Ir2, Irr1                            |                                                        |                                                         |                                            |                                             |                     |                     |                                                    |                         |                     |                                |                  | 6, 1<br>EI   |
|             | Ā        | 10, 5<br>INCW<br>RR1     | 10,5<br>INCW<br>IR1                  | 6,5<br><b>CP</b><br>1,12 | 6,5<br>CP<br>r1, Ir2                                 | 10, 5<br>CP<br>R <sub>2</sub> , R <sub>1</sub>         | 10, 5<br><b>CP</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>CP</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>CP</b><br>IR <sub>1</sub> , IM  |                     |                     |                                                    |                         |                     |                                |                  | 14,0<br>RET  |
|             | B        | 6,5<br>CLR<br>R1         | 6,5<br>CLR<br>IR1                    | 6,5<br>XOR               | 6,5<br>XOR<br>11, Ir2                                | 10, 5<br><b>XOR</b><br>R <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>XOR</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>XOR</b><br>IR1, IM              |                     |                     |                                                    |                         |                     |                                |                  | 16,0<br>IRET |
|             | с        | 6,5<br>RRC<br>R1         | 6,5<br><b>RRC</b><br>IR1             | 12,0<br>LDC<br>r1, Irr2  | 18,0<br>LDCI<br>Ir1,Irr2                             |                                                        |                                                         |                                            | 10,5<br>LD<br>11, x, R <sub>2</sub>         |                     |                     |                                                    |                         |                     |                                |                  | 6,5<br>RCF   |
|             | D        | 6,5<br><b>SRA</b><br>R1  | 6,5<br><b>SRA</b><br>IR1             | 12,0<br>LDC<br>r2,Irr1   | 18,0<br>LDCI<br>, Irr1                               | 20,0<br>CALL*<br>IRR1                                  |                                                         | 20,0<br><b>CALL</b><br>DA                  | 10,5<br>LD<br>12, x, R1                     |                     |                     |                                                    |                         |                     |                                |                  | 6, 5<br>SCF  |
|             | E        | 6,5<br><b>RR</b><br>R1   | 6, 5<br><b>RR</b><br>IR <sub>1</sub> |                          | 6,5<br>LD<br>11, Ir2                                 | 10, 5<br>LD<br>R <sub>2</sub> , R <sub>1</sub>         | 10,5<br>LD<br>IR <sub>2</sub> , R <sub>1</sub>          | 10,5<br>LD<br>R1,IM                        | 10,5<br>LD<br>IR <sub>1</sub> , IM          |                     |                     |                                                    |                         |                     |                                |                  | 6, 5<br>CCF  |
|             | F        | 8,5<br>SWAP<br>R1        | 8,5<br>SWAP<br>IR1                   |                          | 6,5<br>LD<br>Ir1, r2                                 |                                                        | 10, 5<br>LD<br>R <sub>2</sub> , IR <sub>1</sub>         |                                            |                                             | V                   | ļ                   |                                                    |                         |                     |                                | ↓<br>↓           | 6,0<br>NOP   |
| Burtos      |          |                          | _                                    | _                        |                                                      |                                                        |                                                         |                                            |                                             |                     |                     | ~                                                  |                         |                     | $\overline{}$                  | -                | _            |
| Instru      | iction   | l                        | 2                                    | 1                        | Lower<br>Opcod<br>Nibble                             | 0                                                      | 3                                                       | •                                          |                                             |                     |                     | 2                                                  |                         |                     | 3                              | :                | 1            |
|             |          |                          | Exec                                 | cution<br>Cycles         |                                                      | Pipe<br>Cyc                                            | eline<br>:les                                           |                                            |                                             |                     |                     | <b>Legend:</b><br>R = 8-Bit<br>r = 4-Bit           | Address<br>Address      |                     |                                |                  |              |
|             |          | C<br>1                   | Upper<br>pcode -<br>Nibble           | → A                      | 10,5<br><b>CP</b><br>R <sub>2</sub> , R <sub>1</sub> | - Mi                                                   | nemonic                                                 |                                            |                                             |                     |                     | $R_1 \text{ or } r_1 =$<br>$R_2 \text{ or } r_2 =$ | Dst Add<br>Src Add      | ress<br>ress        |                                |                  |              |
|             |          |                          | 0                                    | First                    | /                                                    | Sec                                                    | ond                                                     |                                            |                                             |                     |                     | opcode,                                            | First Op                | erand, S            | Second C                       | operand          |              |
|             |          |                          | Op                                   | erana                    |                                                      | Ope                                                    | ana                                                     |                                            |                                             |                     |                     | Note: Th                                           | ne blank                | areas are           | e not defi                     | ined.            |              |

| Absolute<br>Maximum<br>Ratings | Voltages on all pins<br>with respect to GND0.3 V to +7.0 V<br>Operating Ambient<br>TemperatureSee Ordering Information<br>Storage Temperature65°C to +150°C                                                                              | Stresses greater than those listed under Absolute Maxi-<br>mum Ratings may cause permanent damage to the device.<br>This is a stress rating only; operation of the device at any<br>condition above those indicated in the operational sections<br>of these specifications is not implied. Exposure to absolute<br>maximum rating conditions for extended periods may affect<br>device reliability. |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standard<br>Test<br>Conditions | The DC characteristics listed below apply for<br>the following standard test conditions, unless<br>otherwise noted. All voltages are referenced to<br>GND. Positive current flows into the reference<br>pin.<br>Standard conditions are: | The Ordering Information section lists temper-<br>ature ranges and product numbers. Package<br>drawings are in the Package Information section<br>in this book. Refer to the Literature List for addi-<br>tional documentation.                                                                                                                                                                     |
|                                | $ \begin{array}{c} +4.75 \text{ V} \leq \text{V}_{\text{CC}} \leq +5.25 \text{ V} \\ \hline \text{GND} = 0 \text{ V} \\ \hline 0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +70^{\circ}\text{C} \\ \end{array} $                      | +5 V<br>+5 V<br>+5 V<br>+5 V<br>+5 V<br>+5 V<br>+5 V<br>+5 V                                                                                                                                                                                                                                                                                                                                        |
|                                | Figure 14. Test Load 1 Figure 15. Test L                                                                                                                                                                                                 | .oad 2 Figure 16. TTL External Clock Interface Circuit<br>(Both the clock and its complement are required)                                                                                                                                                                                                                                                                                          |

| Symb                   | ol Parameter                   | Min  | Μαχ             | Unit | Condition                                                     |
|------------------------|--------------------------------|------|-----------------|------|---------------------------------------------------------------|
| er-<br>V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | V <sub>CC</sub> | v    | Driven by External Clock Generator                            |
| V <sub>CL</sub>        | Clock Input Low Voltage        | -0.3 | 0.8             | v    | Driven by External Clock Generator                            |
| VIH                    | Input High Voltage             | 2.0  | V <sub>CC</sub> | v    |                                                               |
| VIL                    | Input Low Voltage              | -0.3 | 0.8             | v    |                                                               |
| V <sub>RH</sub>        | Reset Input High Voltage       | 3.8  | V <sub>CC</sub> | v    |                                                               |
| V <sub>RL</sub>        | Reset Input Low Voltage        | -0.3 | 0.8             | v    |                                                               |
| V <sub>OH</sub>        | Output High Voltage            | 2.4  |                 | v    | $I_{OH} = -250 \ \mu A$                                       |
| V <sub>OL</sub>        | Output Low Voltage             |      | 0.4             | v    | $I_{OL} = +2.0 \text{ mA}$                                    |
| I <sub>IL</sub>        | Input Leakage                  | -10  | 10              | μA   | $0 \text{ V} \leq \text{ V}_{\text{IN}} \leq +5.25 \text{ V}$ |
| I <sub>OL</sub>        | Output Leakage                 | -10  | 10              | μA   | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq +5.25 \text{ V}$  |
| I <sub>IR</sub>        | Reset Input Current            |      | -50             | μA   | $V_{\rm CC}$ = +5.25 V, $V_{\rm RL}$ = 0 V                    |
| I <sub>CC</sub>        | V <sub>CC</sub> Supply Current |      | 180             | mA   |                                                               |

#### External I/O or Memory Read and Write Timing



Figure 17. External I/O or Memory Read/Write

|     |             |                                                              | Z860 | )1/3-8 | Z860 |     |          |
|-----|-------------|--------------------------------------------------------------|------|--------|------|-----|----------|
| No. | Symbol      | Parameter                                                    | Min  | Μαχ    | Min  | Μαχ | Notes*†° |
| 1   | TdA(AS)     | Address Valid to $\overline{\mathrm{AS}}$ † Delay            | 50   |        | 35   |     | 2,3      |
| 2   | TdAS(A)     | ĀS † to Address Float Delay                                  | 70   |        | 45   |     | 2,3      |
| З   | TdAS(DR)    | ĀS † to Read Data Required Valid                             |      | 360    |      | 220 | 1,2,3    |
| 4   | TwAS        | ĀS Low Width                                                 | 80   |        | 55   |     | 1,2,3    |
| 5   | TdAz(DS)    | Address Float to DS ↓                                        | 0    |        | 0    |     |          |
| 6 - | - TwDSR     | — DS (Read) Low Width ————                                   | 250  |        |      |     | 1,2,3    |
| 7   | TwDSW       | DS (Write) Low Width                                         | 160  |        | 110  |     | 1,2,3    |
| 8   | TdDSR(DR)   | DS ↓ to Read Data Required Valid                             |      | 200    |      | 130 | 1,2,3    |
| 9   | ThDR(DS)    | Read Data to DS † Hold Time                                  | 0    |        | 0    |     |          |
| 10  | TdDS(A)     | DS † to Address Active Delay                                 | 70   |        | 45   |     | 2,3      |
| 11  | TdDS(AS)    | DS ↑ to AS ↓ Delay                                           | 70   |        | 55   |     | 2,3      |
| 12- | - TdR/W(AS) | - R/W Valıd to ĀS † Delay                                    | 50   |        |      |     | 2,3      |
| 13  | TdDS(R/W)   | DS † to R/W Not Valıd                                        | 60   |        | 35   |     | 2,3      |
| 14  | TdDW(DSW)   | Write Data Valid to $\overline{\mathrm{DS}}$ (Write) ↓ Delay | 50   |        | 35   |     | 2,3      |
| 15  | TdDS(DW)    | DS 1 to Write Data Not Valid Delay                           | 70   |        | 45   |     | 2,3      |
| 16  | TdA(DR)     | Address Valıd to Read Data Required Valid                    |      | 410    |      | 255 | 1,2,3    |
| 17  | TdAS(DS)    | ĀS ↑ to DS ↓ Delay                                           | 80   |        | 55   |     | 2,3      |

NOTES

1 When using extended memory timing add 2 TpC

Imming a consider memory mining data ripo
 Timing numbers given are for minimum TpC
 See clock cycle time dependent characteristics table

† Test Load 1

All timing references use 2 0 V for a logic "1" and 0 8 V for a logic "0"
 All units in nanoseconds (ns)

#### **Additional** Timing

Table



#### Figure 18. Additional Timing

| No  | Symbol      | Baramotor                         | Z860  | 1/3-8<br>Mar | Z860 | 1/3-12<br>Mari | Notos* |
|-----|-------------|-----------------------------------|-------|--------------|------|----------------|--------|
|     | Symbol      | Fulumeter                         | 1/111 | Mux          |      | Max            | Notes  |
| 1   | TpC         | Input Clock Period                | 125   | 1000         | 83   | 1000           | 1      |
| 2   | TrC,TfC     | Clock Input Rise And Fall Times   |       | 25           |      | 15             | 1      |
| 3   | TwC         | Input Clock Width                 | 37    |              | 26   |                | 1      |
| 4   | TwTinL      | Timer Input Low Width             | 100   | 100 70       |      |                | 2      |
| 5 — | - TwTınH    | Timer Input High Width            |       |              |      | <u> </u>       |        |
| 6   | TpTin       | Timer Input Period                | 8TpC  |              | 8TpC |                | 2      |
| 7   | TrT1n,TfT1n | Timer Input Rise And Fall Times   |       | 100          |      | 100            | 2      |
| 8a  | TwIL        | Interrupt Request Input Low Time  | 100   |              | 70   |                | 2,3    |
| 8b  | TwIL        | Interrupt Request Input Low Time  | 3TpC  |              | 3TpC |                | 2,4    |
| 9   | TwIH        | Interrupt Request Input High Time | 3TpC  |              | 3TpC |                | 2,3    |

NOTES

3 Interrupt request via Port 3 (P31-P33)
4. Interrupt request via Port 3 (P30)
\* Units in nanoseconds (ns)

\* Units are nanoseconds unless otherwise specified.

### Z8603





| Figure | 19. | Memory | Port | Timing |
|--------|-----|--------|------|--------|
|--------|-----|--------|------|--------|

|     |         |                                   | Z8601 | /3-8 | Z8601 | /3-12 |        |
|-----|---------|-----------------------------------|-------|------|-------|-------|--------|
| No. | Symbol  | Parameter                         | Min   | Μαχ  | Min   | Μαχ   | Notes* |
| 1   | TdA(DI) | Address Valıd to Data Input Delay |       | 460  |       | 320   | 1,2    |
| 2   | ThDI(A) | Data In Hold Time                 | 0     |      | 0     |       | 1      |

NOTES:

NOTES: 1. Test Load 2 2. This is a Clock-Cycle-Dependent parameter. For clock frequen-cies other than the maximum, use the following formula: Z8601/3 = 5 TpC - 165 Z8601/3-12 = 5 TpC - 95

<sup>1</sup> Clock timing references uses 3.8 V for a logic "1" and 0.8 V for a logic "0"

<sup>2</sup> Timing reference uses 2.0 V for a logic "1" and 0.8 V for a logic "0"

#### Handshake Timing



Figure 20a. Input Handshake



| Figure 20b. Output Hands |
|--------------------------|
|--------------------------|

\* Units in nanoseconds (ns).

|     |               |                               | Z860 | 01/3-8                                | Z860 | 1/3-12 |         |
|-----|---------------|-------------------------------|------|---------------------------------------|------|--------|---------|
| No. | Symbol        | Parameter                     | Min  | Max                                   | Min  | Max    | Notes*† |
| 1   | TsDI(DAV)     | Data In Setup Time            | 0    |                                       | 0    |        |         |
| 2   | ThDI(DAV)     | Data In Hold Time             | 230  |                                       | 160  |        |         |
| 3   | TwDAV         | Data Avaılable Width          | 175  |                                       | 120  |        |         |
| 4   | TdDAVIf(RDY)  | DAV ↓ Input to RDY ↓ Delay    |      | 175                                   |      | 120    | 1,2     |
| 5 — | -TdDAVOf(RDY) | - DAV ↓ Output to RDY ↓ Delay | 0    | · · · · · · · · · · · · · · · · · · · | 0    | ······ | 1,3     |
| 6   | TdDAVIr(RDY)  | DAV † Input to RDY † Delay    |      | 175                                   |      | 120    | 1,2     |
| 7   | TdDAV0rRDY)   | DAV † Output to RDY † Delay   | 0    |                                       | 0    |        | 1,3     |
| 8   | TdDO(DAV)     | Data Out to DAV ↓ Delay       | 50   |                                       | 30   |        | 1       |
| 9   | TdRDY(DAV)    | Rdy   Input to DAV   Delay    | 0    | 200                                   | 0    | 140    | 1       |

NOTES. 1. Test load 1 2. Input handshake 3. Output handshake All timing references use 2 0 V for a logic "1" and 0 8 V for a logic "0"

| Clock-<br>Cycle-Time- | Number | Symbol    | <b>Z8601/3-8</b><br>Equation | Z8601/3-12<br>Equation |  |
|-----------------------|--------|-----------|------------------------------|------------------------|--|
| Dependent             | 1      | TdA(AS)   | TpC-75                       | TpC-50                 |  |
| Characteristics       | 2      | TdAS(A)   | TpC-55                       | TpC-40                 |  |
|                       | 3      | TdAS(DR)  | 4TpC-140*                    | 4TpC-110*              |  |
|                       | 4      | TwAS      | TpC-45                       | TpC-30                 |  |
|                       | 6      |           | 3TpC-125*                    |                        |  |
|                       | 7      | TwDSW     | 2TpC-90*                     | 2TpC-55*               |  |
|                       | 8      | TdDSR(DR) | 3TpC-175*                    | 3TpC-120*              |  |
|                       | 10     | Td(DS)A   | TpC-55                       | TpC-40                 |  |
|                       | 11     | TdDS(AS)  | TpC-55                       | TpC-30                 |  |
|                       | 12     |           | TpC-75                       | TpC-55                 |  |
|                       | 13     | TdDS(R/W) | TpC-65                       | TpC-50                 |  |
|                       | 14     | TdDW(DSW) | TpC-75                       | TpC-50                 |  |
|                       | 15     | TdDS(DW)  | TpC-55                       | TpC-40                 |  |
|                       | 16     | TdA(DR)   | 5TpC-215*                    | 5TpC-160*              |  |
|                       | 17     | TdAS(DS)  | TpC-45                       | TpC-30                 |  |

\* Add 2TpC when using extended memory timing

### **ORDERING INFORMATION**

| OM, 8.0 MHz |
|-------------|
| 44-pin PCC  |
| Z8601 VS†   |
|             |
|             |
|             |
|             |
|             |

### **Z8 MCU, 2K XROM, 8.0 MHz 40-pin Protopack** Z8603 RS Z8603 TS†

**Z8 MCU, 2K XROM, 12.0 MHz 40-pin Protopack** Z8603-12 RS Z8603-12 TS†

| Z8 MCU, 2K ROM, 12.0 MHz |              |  |  |  |  |
|--------------------------|--------------|--|--|--|--|
| 40-pin DIP               | 44-pin PCC   |  |  |  |  |
| Z8601-12 PS              | Z8601-12 VS† |  |  |  |  |
| Z8601-12 CS              |              |  |  |  |  |

### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \ to \, + \,70\,^{\circ}C \\ E &= \,- \,40\,^{\circ}C \ to \, + \,85\,^{\circ}C \\ M^{*} = \,- \,55\,^{\circ}C \ to \, + \,125\,^{\circ}C \end{array}$ 

Example: PS is a plastic DIP, 0 °C to + 70 °C.

+Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

R = Protopack T = Low Profile Protopack DIP = Dual-In-Line Package LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

### **Z8® Z8611 Z8® Z8612 Z8® Z8613**

### Product **Specification**

March 1985

Z8611 Single-Chip Microcomputer with 4K ROM Z8612 Development Device with Memory Interface Z8613 Prototyping Device with EPROM Interface

Full-duplex UART and two programmable

Register Pointer so that short, fast instruc-

On-chip oscillator which accepts crystal or

■ Single +5 V power supply—all pins TTL-

tions can access any of nine working-

8-bit counter/timers, each with a 6-bit

programmable prescaler.

register groups in 1  $\mu$ s.

external clock drive.

compatible.

- Features ■ Complete microcomputer, 4K bytes of ROM, 128 bytes of RAM, 32 I/O lines, and up to 60K bytes addressable external space each for program and data memory.
  - 144-byte register file, including 124 general-purpose registers, four I/O port registers, and 16 status and control registers.
  - Average instruction execution time of 1.5  $\mu$ s, maximum of 3  $\mu$ s.
  - Vectored, priority interrupts for I/O, counter/timers, and UART.

General Description

Zilog

The Z8611 microcomputer introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the Z8611 offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.

Under program control, the Z8611 can be tailored to the needs of its user. It can be con-

figured as a stand-alone microcomputer with 4K bytes of internal ROM, a traditional microprocessor that manages up to 120K bytes of external memory, or a parallel-processing element in a system with other processors and peripheral controllers linked by the Z-BUS. In all configurations, a large number of pins remain available for I/O.





Figure 1. Pin Functions



**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ . Under program control,  $\overline{AS}$  can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe, and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, P1<sub>0</sub>-P1<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under program control

for I/O or external memory interface.

**RESET.** Reset (input, active Low). RESET initializes the Z8611. When RESET is deactivated, program execution begins from internal program location 000C<sub>H</sub>.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (output). R/ $\overline{\mathbf{W}}$  is Low when the Z8611 is writing to external program or data memory.

**XTAL1, XTAL2.** Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel-resonant crystal (8 or 12 MHz maximum) or an external single-phase clock (8 or 12 MHz maximum) to the on-chip clock oscillator and buffer.



Figure 2b. 44-pin Dual-In-Line Package (DIP), Pin Assignments

#### Architecture

Z8611 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8611 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z8611 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer to a

OUTPUT

INPUT

microprocessor that can address 120K bytes of external memory (Figure 3).

Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of userselectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.

XTAL AS DS R/W RESET



V<sub>CC</sub> GND

Figure 3. Functional Block Diagram

Address Spaces

**Program Memory.** The 16-bit program counter addresses 64K bytes of program memory space. Program memory can be located in two areas: one internal and the other external (Figure 4). The first 4096 bytes consist of on-chip mask-programmed ROM. At addresses 4096 and greater, the Z8611 executes external program memory fetches.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

Data Memory. The Z8611 can address 60K bytes of external data memory beginning at



Figure 4. Program Memory Map

STACK POINTER (BITS 7-0)

STACK POINTER (BITS 15-8)

**REGISTER POINTER** 

PROGRAM CONTROL FLAGS

INTERRUPT MASK REGISTER

INTERRUPT REQUEST REGISTER

INTERRUPT PRIORITY REGISTER

PORTS 0-1 MODE

PORT 3 MODE

PORT 2 MODE

TO PRESCALER

TIMER/COUNTER 0

T1 PRESCALER

TIMER/COUNTER 1

TIMER MODE

SERIAL I/O NOT IMPLEMENTED

GENERAL-PURPOSE REGISTERS

PORT 3

PORT 2

PORT 1

SPL

SPH

FLAGS

IMB

iRQ

IPR

P01M

P3M

P2M

PRE0

PRE1

τo

T1

TMR

sio

P3

P2

P1

₽N

LOCATION

255

254

253

252

251

250

249

248

247

246

245

244

243

242

241 240

127

. 3

2

1

0

location 4096 (Figure 5). External data memory may be included with or separated from the external program memory space. DM, an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

**Register File.** The 144-byte register file includes four I/O port registers (R0-R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 6.

Z8611 instructions can access registers



Figure 5. Data Memory Map



PORT 0 Figure 6. The Register File

**Figure 7. The Register Pointer** 



START BIT

ODD PARITY

SEVEN DATA BITS

TWO STOP BITS



Figure 8. Serial Data Formats

The Z8611 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request— $IRQ_4$  (T<sub>0</sub>) or  $IRQ_5$  (T<sub>1</sub>) is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (singlepass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for  $T_1$  is user-definable and can be the internal microprocessor clock (4 MHz maximum for the 8 MHz device and a 6 MHz maximum for the 12 MHz device.) divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock (1 MHz maximum), a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the  $T_0$  output to the input of  $T_1$ . Port 3 line P3<sub>6</sub> also serves as a timer output ( $T_{OUT}$ ) through which  $T_0$ ,  $T_1$  or the internal clock can be output.

Counter/

Timers
I/O Ports

The Z8611 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines P3<sub>3</sub> and P3<sub>4</sub> are used as the handshake controls RDY<sub>1</sub> and  $\overline{DAV}_1$  (Ready and Data Available).

Memory locations greater than 4096 are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{\text{AS}}$ ,  $\overline{\text{DS}}$  and  $R/\overline{W}$ ,

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls  $DAV_0$  and RDY<sub>0</sub>. Handshake signal assignment is dictated by the I/O direction of the upper nibble P0<sub>4</sub>-P0<sub>7</sub>.

For external memory references, Port 0 can provide address bits  $A_8-A_{11}$  (lower nibble) or  $A_8-A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as

**Port 2** bits can be programmed independently as input or output. This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $DAV_2$  and  $RDY_2$ . The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input  $(P3_0-P3_3)$  and four output  $(P3_4-P3_7)$ . For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out respectively.

Port 3 can also provide the following control f<u>unctions</u>: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals ( $IRQ_0$ - $IRQ_3$ ); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).

provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

allowing the Z8611 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input, and P3<sub>4</sub> as a Bus Request output.



Figure 9a. Port 1

I/O while the lower nibble is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the highimpedance state along with Port 1 and the control signals  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ .









Figure 9d. Port 3

| Interrupts                     | The Z8611 allows six different interrupts from<br>eight sources: the four Port 3 lines P3 <sub>0</sub> -P3 <sub>3</sub> ,<br>Serial In, Serial Out, and the two counter/<br>timers. These interrupts are both maskable and<br>prioritized. The Interrupt Mask register glob-<br>ally or individually enables or disables the six<br>interrupt requests. When more than one inter-<br>rupt is pending, priorities are resolved by a<br>programmable priority encoder that is con-<br>trolled by the Interrupt Priority register.<br>All Z8611 interrupts are vectored. When an<br>interrupt request is granted, an interrupt<br>machine cycle is entered. This disables all | subsequent interrupts, saves the Program<br>Counter and status flags, and branches to the<br>program memory vector location reserved for<br>that interrupt. This memory location and the<br>next byte contain the 16-bit address of the<br>interrupt service routine for that particular<br>interrupt request.<br>Polled interrupt systems are also supported.<br>To accommodate a polled structure, any or all<br>of the interrupt inputs can be masked and the<br>Interrupt Request register polled to determine<br>which of the interrupt requests needs service. |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock                          | The on-chip oscillator has a high-gain,<br>parallel-resonant amplifier for connection to a<br>crystal or to any suitable external clock source<br>(XTAL1 = Input, XTAL2 = Output).<br>The crystal source is connected across<br>XTAL1 and XTAL2, using the recommended<br>capacitors ( $C_1 \le 15$ pF) from each pin to                                                                                                                                                                                                                                                                                                                                                   | ground. The specifications for the crystal are<br>as follows:<br>■ AT cut, parallel resonant<br>■ Fundamental type, 8/12 MHz maximum<br>■ Series resistance, R <sub>s</sub> ≤ 100 Ω                                                                                                                                                                                                                                                                                                                                                                                  |
| Z8612<br>Development<br>Device | The Z8612 is a development version (Figure 10)<br>of the 40-pin mask-programmed Z8611. It allows<br>the user to prototype the system in hardware with<br>an actual device and to develop the code that is<br>eventually mask-programmed into the on-chip<br>ROM of the Z8611.<br>The Z8612 is identical to the Z8611 with the<br>following exceptions:<br>The internal ROM has been removed.<br>The ROM address lines and data lines are<br>buffered and brought out to external pins.                                                                                                                                                                                     | <ul> <li>Control lines for the new memory have been added.</li> <li>Pin Description. The functions of the Z8612 I/O lines, AS, DS, R/W, XTAL1, XTAL2 and RESET are identical to those of their Z8611 counterparts. The functions of the remaining 24 pins are as follows:</li> <li>A<sub>0</sub>-A<sub>11</sub>. Program Memory Address (outputs). A<sub>0</sub>-A<sub>11</sub> access the first 4K bytes of program memory.</li> </ul>                                                                                                                              |
|                                | V <sub>CC</sub> 1 64 P36<br>XTAL2 2 63 P31<br>XTAL1 3 62 P27<br>P37 4 61 P26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>A</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Z8611/12/13 MCU

|                       | 1 2    | $\overline{\mathbf{U}}$ | 64<br>63 | P36               |
|-----------------------|--------|-------------------------|----------|-------------------|
|                       | 3      |                         | 62       | FI P27            |
| P37                   | 4      |                         | 61       | F P24             |
| P30                   | 5      |                         | 60       | Fi P25            |
| RESET                 | 6      |                         | 59       | FI P24            |
| B/₩ 🗖                 | 7      |                         | 58       | 5 P23             |
| 58 🗌                  | 8      |                         | 57       | P22               |
| AS C                  | 9      |                         | 56       | P21               |
| P35                   | 10     |                         | 55       | P20               |
| P32                   | 11     |                         | 54       | P33               |
| P00                   | 12     |                         | 53       | P34               |
| P01                   | 13     |                         | 52       | P17               |
| P02                   | 14     |                         | 51       | P16               |
| P03                   | 15 ;   | Z8612                   | 50       | P15               |
| P04                   | 16     | MCU                     | 49       | P14               |
| GND                   | 17     |                         | 48       | P13               |
| P06                   | 18     |                         | 47       | P12               |
| P06                   | 19     |                         | 46       | P11               |
| P07                   | 20     |                         | 45       | P10               |
|                       | 21     |                         | 44       | D7                |
| SYNC                  | 22     |                         | 43       | De De             |
| SCLK                  | 23     |                         | 42       | <b>D D 5</b>      |
| MDS 🗖                 | 24     |                         | 41       | ] P4              |
| ∾ 🗆                   | 25     |                         | 40       | _ ^               |
| 머디                    | 26     |                         | 39       | A1                |
| D <sub>2</sub>        | 27     |                         | 38       | A2                |
| D3                    | 28     |                         | 37       | <b>A</b> 3        |
| A11 🗖                 | 29     |                         | 36       | ] ^4              |
| A10                   | 30     |                         | 35       | A5                |
| A# 🗖                  | 31     |                         | 34       | A8                |
| A# 🗖                  | 32     |                         | 33       | <b>A</b> 7        |
| Figure 10a. 64-pin Du | ual-Ir | n-Line (l               |          | ) Pin Ässignments |



Figure 10b. 68-pin Chip Carrier Pin Assignments

29

Z8612 Development Device (Continued)  ${\bf D_0-D_7}.$  Program Data (inputs). Program data from the first 4K bytes of program memory is input through pins  $D_0-D_7.$ 

**IACK.** Interrupt Acknowledge (output, active High). IACK is driven High in response to an interrupt during the interrupt machine cycle.

**MDS.** Program Memory Data Strobe (output, active Low). MDS is Low during an instruction fetch cycle when the first 4K bytes of program memory are being accessed.

Z8613 Protopack Emulator The Z8613 Protopack (R) is used for prototype development and preproduction of maskprogrammed applications. The Protopack is a ROMless version of the standard Z8611, housed in a pin-compatible 40-pin package (Figure 11).

To provide pin compatibility and interchangeability with the standard maskprogrammed device, the Protopack carries (piggy-back) a 24-pin socket for a direct interface to program memory (Figure 1). The 24-pin socket is equipped with 12 ROM



Figure 11. The Z8613 Microcomputer Protopack Emulator

| Instruction<br>Set<br>Notation | <b>Addres</b><br>to desc<br>operati | <b>ssing Modes.</b> The following notation is used<br>wribe the addressing modes and instruction<br>ons as shown in the instruction summary. |
|--------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                                | IRR                                 | Indirect register pair or indirect working-register pair address                                                                             |
|                                | Irr                                 | Indirect working-register pair only                                                                                                          |
|                                | x                                   | Indexed address                                                                                                                              |
|                                | DA                                  | Direct address                                                                                                                               |
|                                | RA                                  | Relative address                                                                                                                             |
|                                | IM                                  | Immediate                                                                                                                                    |
|                                | R                                   | Register or working-register address                                                                                                         |
|                                | r                                   | Working-register address only                                                                                                                |
|                                | IR                                  | Indirect-register or indirect working-register address                                                                                       |
|                                | Ir                                  | Indirect working-register address only                                                                                                       |

RR Register pair or working register pair address

**SCLK.** System Clock (output). SCLK is the internal clock output through a buffer. The clock rate is equal to one-half the crystal frequency.

**SYNC.** Instruction Sync (output, active Low). This strobe output is forced Low during the internal clock period preceding an opcode fetch.

address lines, 8 ROM data lines and necessary control lines for interface to 2732 EPROM for the first 4K bytes of program memory.

Pin compatibility allows the user to design the pc board for a final 40-pin maskprogrammed Z8611, and, at the same time, allows the use of the Protopack to build the prototype and pilot production units. When the final program is established, the user can then switch over to the 40-pin mask-programmed Z8611 for large volume production. The Protopack is also useful in small volume applications where masked ROM setup time and mask charges are prohibitive and program flexibility is desired.

Compared to the conventional EPROM versions of the single-chip microcomputers, the Protopack approach offers two main advantages:

- Ease of developing various programs during the prototyping stage: For instance, in applications where the same hardware configuration is used with more than one program, the Z8613 Protopack allows economical program storage in separate EPROMs (or PROMs), whereas the use of separate EPROM-based single-chip microcomputers is more costly.
- Elimination of long lead time in procuring EPROM-based microcomputers.

 Symbols. The following symbols are used in describing the instruction set.

 dst
 Destination location or contents

| SIC              | Source location or contents                                |
|------------------|------------------------------------------------------------|
| cc               | Condition code (see list)                                  |
| @                | Indirect address prefix                                    |
| SP               | Stack pointer (control registers 254–255)                  |
| PC               | Program counter                                            |
| FLAGS            | Flag register (control register 252)                       |
| RP               | Register pointer (control register 253)                    |
| IMR              | Interrupt mask register (control register 251)             |
| Assig<br>"⊷". Fo | nment of a value is indicated by the symbol<br>or example. |

#### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example, dst(7)

refers to bit 7 of the destination operand.

| Instruction<br>Set     | <b>Flag</b><br>six f       | <b>15.</b> Control Regis<br>lags:                                                                                                                            | ster R252 co                                                                                         | ntains the following                                                                                                                                                                                                                                                            | Affe                            | Affected flags are indicated by:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                    |  |  |  |
|------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| Notation<br>Continued) | C<br>Z<br>S<br>V<br>D<br>H | Carry flag<br>Zero flag<br>Sign flag<br>Overflow flag<br>Decimal-adjust<br>Half-carry flag                                                                   | flag                                                                                                 |                                                                                                                                                                                                                                                                                 | 1<br>*<br>-<br>X                | Set to one<br>Set or cleared according to ope<br>Unaffected<br>Undefined                                                                                                                                                                                                                                                                                                                                                                                                                                            | ration                                                                                             |  |  |  |
| Condition              |                            | Value                                                                                                                                                        | Mnemonic                                                                                             | Meanir                                                                                                                                                                                                                                                                          | ng                              | Flags S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | et                                                                                                 |  |  |  |
| Codes                  |                            | 1000<br>0111<br>1111<br>0110<br>1101<br>0100<br>1100<br>0100<br>0110<br>1110<br>1001<br>0010<br>1010<br>0010<br>1111<br>0111<br>1011<br>0011<br>0011<br>0011 | C<br>NC<br>Z<br>NZ<br>PL<br>MI<br>OV<br>NOV<br>EQ<br>NE<br>GE<br>LT<br>GT<br>LE<br>ULT<br>ULT<br>ULE | Always true<br>Carry<br>No carry<br>Zero<br>Not zero<br>Plus<br>Overflow<br>No overflow<br>Equal<br>Not equal<br>Greater than or equa<br>Less than<br>Greater than<br>Less than or equal<br>Unsigned greater tha<br>Unsigned greater tha<br>Unsigned less than or<br>Never true | al<br>an or eq<br>in<br>r equal | C = 1 $C = 0$ $Z = 1$ $Z = 0$ $S = 0$ $S = 1$ $V = 1$ $V = 1$ $V = 0$ $Z = 1$ $Z = 0$ $(S XOR V) = 1$ $[Z OR (S XOR V)$ $[Z OR (S XOR V)$ $[Z OR (S XOR V)$ $(C = 0)$ $C = 1$ $(C = 0  AND  Z = 1$ $(C OR Z) = 1$                                                                                                                                                                                                                                                                                                   | 0] = 0<br>0] = 1<br>0) = 1                                                                         |  |  |  |
| nstruction<br>'ormats  |                            |                                                                                                                                                              |                                                                                                      | OPC                                                                                                                                                                                                                                                                             | CCF,<br>RCF,<br>INC 1           | DI, EI, IRET, NOP,<br>RET, SCF<br>7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                    |  |  |  |
|                        |                            |                                                                                                                                                              |                                                                                                      | One-Byte Instr                                                                                                                                                                                                                                                                  | ructions                        | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                    |  |  |  |
|                        |                            | OPC MODE<br>dist/src OR [<br>OPC OR [<br>OPC OPC<br>VALUE<br>OPC MODE<br>dist src                                                                            | 1 1 1 0 dsVsrc                                                                                       | CLR, CPL, DA, DEC,<br>DECW, INC, INCW, POP,<br>PUSH, RL, RLC, RR,<br>RRC, SRA, SWAP<br>JP, CALL (indirect)<br>SRP<br>ADC, ADD, AND,<br>CP, OR, SBC, SUB,<br>TOM, TM, XOR                                                                                                        |                                 | OPC         MODE<br>src         OR         1 1 1 0<br>1 1 1 0         AD<br>LD.           det         OR         1 1 1 0         det         TC           OPC         MODE<br>VALUE         OR         1 1 1 0         det         TC           MODE         OR         1 1 1 0         det         TC         DC           MODE         OR         1 1 1 0         src         TC           MODE         OR         1 1 1 0         src         LD           off         OR         1 1 1 0         src         LD | C, ADD, AND, CP,<br>OR, SEC, SUB,<br>M, TM, XOR<br>C, ADD, AND, CP,<br>OR, SEC, SUB,<br>M, TM, XOR |  |  |  |
|                        |                            | MODE OPC<br>dst/src src/dst                                                                                                                                  |                                                                                                      | LD, LDE, LDEI,<br>LDC, LDCI                                                                                                                                                                                                                                                     |                                 | MODE OPC LD<br>dst/src x<br>ADDRESS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                    |  |  |  |
|                        |                            | dst/src OPC<br>src/dst OR [                                                                                                                                  | 1 1 1 0 src                                                                                          | LD                                                                                                                                                                                                                                                                              | ľ                               | CC         OPC         JP           DAu                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                    |  |  |  |
|                        |                            | dst/CC OPC<br>RA                                                                                                                                             |                                                                                                      | DJNZ, JR                                                                                                                                                                                                                                                                        |                                 | 0PC CA<br>DA <sub>U</sub><br>DA <sub>L</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | u                                                                                                  |  |  |  |
|                        |                            | Two-l                                                                                                                                                        | Byte Instructi                                                                                       | ons                                                                                                                                                                                                                                                                             |                                 | Three-Byte Instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                    |  |  |  |
|                        |                            |                                                                                                                                                              |                                                                                                      | Figure 12. Instruct                                                                                                                                                                                                                                                             | ion For                         | mats                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                    |  |  |  |

#### Instruction Summary

| Instruction                                                                           | Addr             | Mode          | Opcode            | Flags Äffected |   |   |   |   |   |
|---------------------------------------------------------------------------------------|------------------|---------------|-------------------|----------------|---|---|---|---|---|
| and Operation                                                                         | dst              | STC           | (Hex)             | С              | Z | S | V | D | H |
| <b>ADC</b> dst, src dst $\leftarrow$ dst + src + C                                    | (No              | tel)          | 10                | *              | * | * | * | 0 | * |
| ADD dst,src<br>dst - dst + src                                                        | (No              | te 1)         | 0□                | *              | * | * | * | 0 | * |
| AND dst,src<br>dst - dst AND src                                                      | (No              | tel)          | 5□                | -              | * | * | 0 | - | - |
| <b>CALL</b> dst<br>SP - SP - 2<br>@SP - PC; PC - d                                    | DA<br>IRR<br>lst |               | D6<br>D4          | -              |   | - | - | - | - |
| C - NOT C                                                                             |                  |               | EF                | *              | - | - | - |   | - |
| <b>CLR</b> dst<br>dst + 0                                                             | R<br>IR          |               | B0<br>B1          | -              | - | - | - | - | - |
| <b>COM</b> dst<br>dst - NOT dst                                                       | R<br>IR          |               | 60<br>61          | -              | * | * | 0 | - | - |
| CP dst,src<br>dst – src                                                               | (Not             | iel)          | Å□                | *              | * | * | * | - | - |
| <b>DA</b> dst<br>dst ← DA dst                                                         | R<br>IR          |               | 40<br>41          | *              | * | * | x | - | - |
| <b>DEC</b> dst<br>dst ← dst - 1                                                       | R<br>IR          |               | 00<br>01          | -              | * | * | * | - | - |
| DECW dst<br>dst ← dst - 1                                                             | RR<br>IR         |               | 80<br>81          | -              | * | * | * | - | - |
| <b>DI</b><br>IMR (7) - 0                                                              |                  |               | 8F                | -              | - | - |   | _ | - |
| <b>DJNZ</b> r,dst<br>$r \leftarrow r - 1$<br>if $r \neq 0$                            | RA               |               | rA = 0-F          | -              | - | - | - | - | - |
| PC ← PC + dst<br>Range: +127, -128                                                    |                  |               |                   |                |   |   |   |   |   |
| <b>EI</b><br>IMR (7) - 1                                                              |                  |               | 9F                | -              | - | - | - | - | - |
| <b>INC</b> dst dst $\leftarrow$ dst + 1                                               | r                |               | rE<br>r=0-F       | -              | * | * | * | - | - |
|                                                                                       | IR               |               | 20<br>21          |                |   |   |   |   |   |
| <b>INCW</b> dst dst $\leftarrow$ dst + 1                                              | RR<br>IR         |               | A0<br>A1          | -              | * | * | * | - |   |
| <b>IRET</b><br>FLAGS $\leftarrow @$ SP; SP<br>PC $\leftarrow @$ SP; SP $\leftarrow$ S | ← SP<br>P + 2;   | + 1<br>IMR (1 | BF<br>7) ← 1      | *              | * | * | * | * | * |
| JP cc,dst<br>if cc is true                                                            | DA               |               | c = 0 - F         | -              | - | - | - | - | - |
| $PC \leftarrow dst$<br><b>JR</b> cc,dst                                               | RA               |               | cB F              | -              | - | ~ |   |   | _ |
| $PC \leftarrow PC + dst$<br>Range: +127, -128                                         |                  |               | C=0-F             |                |   |   |   |   |   |
| LD dst,src                                                                            | r                | Im            | rC                | _              | _ |   | _ |   |   |
| dst – src                                                                             | r<br>R           | R<br>r        | r8<br>r9<br>r=0-F |                |   |   |   |   |   |
|                                                                                       | r<br>X           | X<br>r        | C7<br>D7          |                |   |   |   |   |   |
|                                                                                       | r<br>Ir          | lr<br>r       | E3<br>F3          |                |   |   |   |   |   |
|                                                                                       | R<br>R           | R<br>IR       | E4<br>E5          |                |   |   |   |   |   |
|                                                                                       | R<br>IR<br>IR    | Im<br>Im<br>R | E6<br>E7<br>F5    |                |   |   |   |   |   |
| LDC dst,src<br>dst + src                                                              | r<br>Irr         | Irr<br>r      | C2<br>D2          | -              | - | - | - | - | - |
| LDCI dst,src<br>dst – src                                                             | Ir<br>Irr        | Irr<br>Ir     | C3<br>D3          | -              | - | - | - | - | - |
| $r \leftarrow r + 1$ ; $rr \leftarrow rr +$                                           | 1                |               |                   |                |   |   |   |   |   |

| Instruction<br>and Operation                                                               | Addr det       | Mode      | Opcode<br>Byte | Flags Affected |
|--------------------------------------------------------------------------------------------|----------------|-----------|----------------|----------------|
|                                                                                            |                |           | (nex)          | CZSVDH         |
| LDE dst,src<br>dst ← src                                                                   | r<br>Irr       | Irr<br>r  | 82<br>92       |                |
| <b>LDEI</b> dst, src<br>dst $\leftarrow$ src<br>r $\leftarrow$ r + 1; rr $\leftarrow$ rr + | Ir<br>Irr<br>1 | Irr<br>Ir | 83<br>93       |                |
| NOP                                                                                        |                |           | FF             |                |
| <b>OR</b> dst,src<br>dst – dst OR src                                                      | (Note          | el)       | 4□             | - * * 0        |
| <b>POP</b> dst<br>dst ← @ SP<br>SP ← SP + 1                                                | R<br>IR        |           | 50<br>51       |                |
| <b>PUSH</b> src<br>SP + SP - 1; @ SP +                                                     | · src          | R<br>IR   | 70<br>71       |                |
| <b>RCF</b><br>C - 0                                                                        |                |           | CF             | 0              |
| <b>RET</b><br>PC $\leftarrow @$ SP; SP $\leftarrow$ SI                                     | 2 + 2          |           | AF             |                |
| RL dst                                                                                     | ] R<br>IR      |           | 90<br>91       | * * * *        |
| RLC dst                                                                                    | R<br>IR        |           | 10<br>11       | * * * *        |
| RR dst                                                                                     | R<br>IR        |           | EO<br>E1       | * * * *        |
| RRC dst                                                                                    | ] R<br>IR      |           | C0<br>C1       | * * * *        |
| <b>SBC</b> dst,src<br>dst ← dst - src - C                                                  | (Note          | ə 1)      | 3□             | * * * * 1 *    |
| <b>SCF</b><br>C + 1                                                                        |                |           | DF             | 1              |
|                                                                                            | ] R<br>IR      |           | D0<br>D1       | * * * 0        |
| SRP src<br>RP - src                                                                        |                | Im        | 31             |                |
| <b>SUB</b> dst,src<br>dst ← dst - src                                                      | (Note          | e 1)      | 2□             | * * * * 1 *    |
| SWAP dst                                                                                   | R<br>IR        |           | FO<br>F1       | X * * X        |
| <b>TCM</b> dst,src<br>(NOT dst) AND src                                                    | (Note          | 91)       | 6□             | - * * 0        |
| TM dst, src<br>dst AND src                                                                 | (Note          | 91)       | 7□             | - * * 0        |
| <b>XOR</b> dst,src<br>dst – dst XOR src                                                    | (Note          | 91)       | ВП             | - * * 0        |

#### Note 1

These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a  $\Box$  in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, to determine the opcode of an ADC instruction use the addressing modes r (destination) and Ir (source). The result is 13.

| Äddr | Mode | Lower         |  |
|------|------|---------------|--|
| dst  | src  | Opcode Nibble |  |
| r    | r    | 2             |  |
| r    | Ir   | 3             |  |
| R    | R    | 4             |  |
| R    | IR   | 5             |  |
| R    | IM   | 6             |  |
| IR   | IM   | 7             |  |



Figure 13. Control Registers



| Opcod<br>Map        | e                                                             |                                     |                            |                                                       |                                                        |                                                         | Low                                        | er Nibbl                                    | e (Hex)             |                     |                                               |                                  |                     |                         |                  |                   |
|---------------------|---------------------------------------------------------------|-------------------------------------|----------------------------|-------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|---------------------------------------------|---------------------|---------------------|-----------------------------------------------|----------------------------------|---------------------|-------------------------|------------------|-------------------|
|                     | 0                                                             | 1                                   | 2                          | 3                                                     | 4                                                      | 5                                                       | 6                                          | 7                                           | 8                   | 9                   | A                                             | B                                | С                   | D                       | Е                | F                 |
| 0                   | 6,5<br>DEC<br>R1                                              | 6,5<br>DEC<br>IR1                   | 6,5<br>ADD<br>11,12        | 6,5<br>ADD<br>r1, Ir2                                 | 10, 5<br><b>ADD</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADD</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADD</b><br>R1, IM              | 10, 5<br><b>ADD</b><br>IR <sub>1</sub> , IM | 6,5<br>LD<br>r1, R2 | 6,5<br>LD<br>r2, R1 | 12/10,5<br>DJNZ<br>r1, RA                     | 12/10,0<br>JR<br>cc, RA          | 6,5<br>LD<br>r1, IM | 12/10,0<br>JP<br>cc, DA | 6,5<br>INC<br>11 |                   |
| 1                   | 6,5<br>RLC<br>R1                                              | 6,5<br><b>RLC</b><br>IR1            | 6,5<br>ADC<br>11,12        | 6,5<br>ADC<br>11, Ir2                                 | 10,5<br>ADC<br>R <sub>2</sub> , R <sub>1</sub>         | 10,5<br><b>ADC</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>ADC</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>ADC</b><br>IR <sub>1</sub> , IM |                     |                     |                                               |                                  |                     |                         |                  |                   |
| 2                   | 6,5<br>INC<br>R1                                              | 6,5<br>INC<br>IR1                   | 6,5<br>SUB<br>11,12        | 6,5<br>SUB<br>r1, Ir2                                 | 10,5<br><b>SUB</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>SUB</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>SUB</b><br>R <sub>1</sub> , IM  | 10,5<br><b>SUB</b><br>IR1, IM               |                     |                     |                                               |                                  |                     |                         |                  |                   |
| 3                   | 8,0<br><b>JP</b><br>IRR1                                      | 6, 1<br>SRP<br>IM                   | 6,5<br>SBC<br>11,12        | 6,5<br>SBC<br>r1, Ir2                                 | 10, 5<br><b>SBC</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>SBC</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>SBC</b><br>IR <sub>1</sub> , IM |                     |                     |                                               |                                  |                     |                         |                  |                   |
| 4                   | 8,5<br>DA<br>R1                                               | 8,5<br>DA<br>IR1                    | 6,5<br>OR<br>11,12         | 6,5<br>OR<br>r1,Ir2                                   | 10,5<br>OR<br>R <sub>2</sub> , R <sub>1</sub>          | 10, 5<br><b>OR</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10, 5<br>OR<br>R1, IM                      | 10, 5<br>OR<br>IR1, IM                      |                     |                     |                                               |                                  |                     |                         |                  |                   |
| 5                   | 10,5<br>POP<br>R1                                             | 10,5<br><b>POP</b><br>IR1           | 6,5<br>AND<br>11,12        | 6,5<br><b>AND</b><br>r1, Ir2                          | 10, 5<br><b>AND</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>AND</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>AND</b><br>R <sub>1</sub> , IM | 10, 5<br><b>AND</b><br>IR <sub>1</sub> , IM |                     |                     |                                               |                                  |                     |                         |                  |                   |
| Hex)                | 6,5<br>COM<br>R1                                              | 6,5<br>COM<br>IR1                   | 6,5<br><b>TCM</b><br>11,12 | 6,5<br><b>TCM</b><br>r1, Ir2                          | 10,5<br><b>TCM</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>TCM</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM   | 10, 5<br><b>TCM</b><br>IR <sub>1</sub> , IM |                     |                     |                                               |                                  |                     |                         |                  | -                 |
| Nibble (            | 10/12, 1<br>PUSH<br>R2                                        | 12/14, 1<br>PUSH<br>IR <sub>2</sub> | 6,5<br>TM<br>11,12         | 6,5<br><b>TM</b><br>r1, Ir2                           | 10, 5<br><b>TM</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>TM</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM    | 10, 5<br><b>TM</b><br>IR <sub>1</sub> , IM  |                     |                     |                                               |                                  |                     |                         |                  |                   |
| Upper ]<br>8        | 10, 5<br>DECW<br>RR 1                                         | 10,5<br>DECW<br>IR1                 | 12,0<br>LDE<br>r1,Irr2     | 18,0<br><b>LDEI</b><br>Ir1, Irr2                      |                                                        |                                                         |                                            |                                             |                     |                     |                                               |                                  |                     |                         |                  | 6, 1<br>DI        |
| 9                   | 6,5<br>RL<br>R <sub>1</sub>                                   | 6,5<br><b>RL</b><br>IR1             | 12,0<br>LDE<br>r2, Irr1    | 18,0<br>LDEI<br>Ir2, Irr1                             |                                                        |                                                         |                                            |                                             |                     |                     |                                               |                                  |                     |                         |                  | 6, 1<br>EI        |
| Ā                   | 10,5<br>INCW<br>RR1                                           | 10,5<br>INCW<br>IR1                 | 6,5<br>CP<br>1,12          | 6,5<br><b>CP</b><br>r1, Ir2                           | 10,5<br>CP<br>R <sub>2</sub> , R <sub>1</sub>          | 10, 5<br><b>CP</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>CP</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>CP</b><br>IR 1, IM              |                     |                     |                                               |                                  |                     |                         |                  | 14,0<br>RET       |
| B                   | 6,5<br><b>CLR</b><br>R1                                       | 6,5<br><b>CLR</b><br>IR1            | 6,5<br>XOR<br>11,12        | 6,5<br><b>XOR</b><br>r1, Ir2                          | 10,5<br><b>XOR</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>XOR</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>XOR</b><br>R <sub>1</sub> , IM | 10, 5<br><b>XOR</b><br>IR 1, IM             |                     |                     |                                               |                                  |                     |                         |                  | 16,0<br>IRET      |
| С                   | 6,5<br>RRC<br>R1                                              | 6,5<br><b>RRC</b><br>IR1            | 12,0<br>LDC<br>r1, Irr2    | 18,0<br>LDCI<br>Ir1, Irr2                             |                                                        |                                                         |                                            | 10, 5<br>LD<br>r1, x, R2                    |                     |                     |                                               |                                  |                     |                         |                  | 6,5<br>RCF        |
| D                   | 6,5<br>SRA<br>R1                                              | 6,5<br><b>SRA</b><br>IR1            | 12,0<br>LDC<br>r2,Irr1     | 18,0<br>LDCI<br>Ir2, Irr1                             | 20,0<br>CALL*<br>IRR1                                  |                                                         | 20,0<br>CALL<br>DA                         | 10,5<br>LD<br>12, x, R1                     |                     |                     |                                               |                                  |                     |                         |                  | 6,5<br>SCF        |
| E                   | 6,5<br><b>RR</b><br>R <sub>1</sub>                            | 6,5<br><b>RR</b><br>IR1             |                            | 6, 5<br>LD<br>r1, Ir2                                 | 10, 5<br><b>LD</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br>LD<br>IR <sub>2</sub> , R <sub>1</sub>         | 10, 5<br><b>LD</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>LD</b><br>IR <sub>1</sub> , IM  |                     |                     |                                               |                                  |                     |                         |                  | 6, 5<br>CCF       |
| F                   | 8,5<br>SWAP<br>R1                                             | 8,5<br>SWAP<br>IR1                  |                            | 6,5<br>LD<br>Ir1, r2                                  |                                                        | 10,5<br>LD<br>R <sub>2</sub> , IR <sub>1</sub>          |                                            |                                             |                     | V                   |                                               | V                                | V                   | •                       | ¥                | 6,0<br><b>NOP</b> |
| Bytes p<br>Instruct | er<br>ion                                                     |                                     |                            | _                                                     | $\overline{}$                                          |                                                         |                                            |                                             | $\overline{}$       |                     | 2                                             |                                  |                     | 3                       |                  | 1                 |
|                     | Lower<br>Opcode<br>Nibble                                     |                                     |                            |                                                       |                                                        |                                                         |                                            |                                             |                     |                     |                                               |                                  |                     |                         |                  |                   |
|                     | Execution Pipeline Legend:<br>Cycles Cycles R = 8-Bit Address |                                     |                            |                                                       |                                                        |                                                         |                                            |                                             |                     |                     |                                               |                                  |                     |                         |                  |                   |
|                     | c                                                             | Upper<br>Opcode -<br>Nibble         | → A                        | 10, 5<br><b>CP</b><br>R <sub>2</sub> , R <sub>1</sub> | - M                                                    | nemonic                                                 |                                            |                                             |                     |                     | $R_1 \text{ or } r_1 = R_2 \text{ or } r_2 =$ | Dst Addi<br>Src Addi             | ress<br>ress        |                         |                  |                   |
|                     |                                                               | Ор                                  | First<br>erand             | *                                                     | Sec                                                    | ond<br>srand                                            |                                            |                                             |                     |                     | Sequenc<br>Opcode,<br>Note: Th                | <b>e:</b><br>First Op<br>e blank | erand, S            | Second C<br>e not defi  | )perand          |                   |
|                     |                                                               |                                     |                            |                                                       |                                                        |                                                         |                                            |                                             |                     |                     |                                               | C DIGILK                         | arous di            | - 1101 481              |                  |                   |

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

35

| Absolute<br>Maximum<br>Ratings | Voltages on all pins<br>with respect to GND0.3 V to +7.0 V<br>Operating Ambient<br>Temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Stresses greater than those listed under Absolute Maxi-<br>mum Ratings may cause permanent damage to the device.<br>This is a stress rating only; operation of the device at any<br>condition above those indicated in the operational sections<br>of these specifications is not implied. Exposure to absolute<br>maximum rating conditions for extended periods may affect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standard<br>Test<br>Conditions | The DC characteristics listed below apply for<br>the following standard test conditions, unless<br>otherwise noted. All voltages are referenced to<br>GND. Positive current flows into the reference<br>pin.<br>Standard conditions are:<br>$\Box +4.75 \text{ V} \le \text{V}_{CC} \le +5.25 \text{ V}$<br>$\Box \text{ GND} = 0 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | device reliability.<br>The Ordering Information section lists package<br>temperature ranges and product numbers. Pack-<br>age drawings are in the Package Information<br>section in this book. Refer to the Literature List<br>for additional documentation.<br>+5V +5V<br>T T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                | $\Box 0^{\circ}C \leq T_{A} \leq +70^{\circ}C^{*}$ FROM OUTPUT UNDER TEST $I_{S0 \text{ pf}} = \underbrace{\bigcirc}_{\mu A}^{250} \underbrace{\bigcirc}_{\mu A}^{250} \underbrace{\bigcirc}_{50 \text{ pf}} = \underbrace{\bigcirc}_{50 \text{ pf}}^{250} \underbrace{\bigcirc}_{50 \text{ pf}} = \underbrace{\bigcirc}_{50 \text{ pf}} \underbrace{\odot}_{50 \text{ pf}} \underbrace{\bigcirc}_{50 \text{ pf}} \underbrace{\bigcirc}_{$ | $\begin{array}{c} +5 \text{ V} \\ 1.5 \text{ k} \\ 1.5 \text{ k} \\ 74\text{ LS04} \\ 74\text{ LS04} \\ 18 \text{ K} \\ 1.5 \text{ k} \\ 74\text{ LS04} \\ 1.5 \text{ k} \\ 1.5 \text$ |

Figure 14. Test Load 1

Figure 15. Test Load 2

Figure 16. TTL External Clock Interface Circuit (Both the clock and its complement are required)

| DC<br>Character | Sym             | bol Parameter                  | Min                                   | Max             | Unit | Condition                                                    | Notes       |
|-----------------|-----------------|--------------------------------|---------------------------------------|-----------------|------|--------------------------------------------------------------|-------------|
| istics          | VCH             | Clock Input High Voltage       | 3.8                                   | V <sub>CC</sub> | v    | Driven by External Clock Generator                           |             |
|                 | V <sub>CL</sub> | Clock Input Low Voltage        | -0.3                                  | 0.8             | v    | Driven by External Clock Generator                           |             |
|                 | VIH             | Input High Voltage             | 2.0                                   | V <sub>CC</sub> | v    |                                                              | 989 <b></b> |
|                 | V <sub>IL</sub> | Input Low Voltage              | -0.3                                  | 0.8             | v    |                                                              |             |
|                 | V <sub>RH</sub> | Reset Input High Voltage       | 3.8                                   | V <sub>CC</sub> | v    |                                                              |             |
|                 | V <sub>RL</sub> | Reset Input Low Voltage        | -0.3                                  | 0.8             | v    |                                                              |             |
|                 | VOH             | Output High Voltage            | 2.4                                   |                 | v    | $I_{OH} = -250 \ \mu A$                                      | 1           |
|                 | V <sub>OL</sub> | Output Low Voltage             |                                       | 0.4             | v    | $I_{OL} = +2.0 \text{ mA}$                                   | 1           |
|                 | I <sub>IL</sub> | Input Leakage                  | -10                                   | 10              | μA   | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq +5.25 \text{ V}$ |             |
|                 | I <sub>OL</sub> | Output Leakage                 | -10                                   | 10              | μA   | $0 \text{ V} \le \text{V}_{\text{IN}} \le +5.25 \text{ V}$   |             |
|                 | I <sub>IR</sub> | Reset Input Current            |                                       | -50             | μA   | $V_{\rm CC}$ = +5.25 V, $V_{\rm RL}$ = 0 V                   |             |
|                 | I <sub>CC</sub> | V <sub>CC</sub> Supply Current | · · · · · · · · · · · · · · · · · · · | 180             | mA   |                                                              |             |

1. For  $A_0-A_{11}$ ,  $\overline{MDS}$ ,  $\overline{SYNC}$ , SCLK and IACK on the Z8612 version,  $I_{OH} = -100 \ \mu A$  and  $I_{OL} = 1.0 \ m A$ .

#### External I/O or Memory Read and Write Timing



Figure 17. External I/O or Memory Read/Write

|      |             |                                                              | Z8611/2/3-8 | Z8611/ | 2/3-12 | N        |
|------|-------------|--------------------------------------------------------------|-------------|--------|--------|----------|
| No.  | Symbol      | Parameter                                                    | Min Max     | Min    | Μαχ    | Notes*7* |
| 1    | TdA(AS)     | Address Valid to $\overline{\mathrm{AS}}$ † Delay            | 50          | 35     |        | 2,3      |
| 2    | TdAS(A)     | AS † to Address Float Delay                                  | 70          | 45     |        | 2,3      |
| 3    | TdAS(DR)    | $\overline{\mathrm{AS}}$ † to Read Data Required Valid       | 360         |        | 220    | 1,2,3    |
| 4    | TwAS        | AS Low Width                                                 | 80          | 55     |        | 2,3      |
| 5    | TdAz(DS)    | Address Float to DS 4                                        | 0           | 0      |        |          |
| 6 —  | - TwDSR     | – DS (Read) Low Width                                        | 250         |        |        | 1,2,3    |
| 7    | TwDSW       | DS (Write) Low Width                                         | 160         | 110    |        | 1,2,3    |
| 8    | TdDSR(DR)   | DS I to Read Data Required Valid                             | 200         |        | 130    | 1,2,3    |
| 9    | ThDR(DS)    | Read Data to $\overline{\mathrm{DS}}$ † Hold Time            | 0           | 0      |        |          |
| 10   | TdDS(A)     | DS † to Address Active Delay                                 | 70          | 45     |        | 2,3      |
| 11   | TdDS(AS)    | DS † to AS ↓ Delay                                           | 70          | 55     |        | 2,3      |
| 12 — | - TdR/W(AS) | – R/W Valid to AS † Delay –                                  | 50          | 30     |        | 2,3      |
| 13   | TdDS(R/W)   | DS † to R/W Not Valid                                        | 60          | 35     |        | 2,3      |
| 14   | TdDW(DSW)   | Write Data Valid to $\overline{\mathrm{DS}}$ (Write) ↓ Delay | 50          | 35     |        | 2,3      |
| 15   | TdDS(DW)    | DS † to Write Data Not Valid Delay                           | 70          | 45     |        | 2,3      |
| 16   | TdĀ(DR)     | Address Valid to Read Data Required Valid                    | 410         |        | 255    | 1,2,3    |
| 17   | TdAS(DS)    | ĀS † to DS ↓ Delay                                           | 80          | 55     |        | 2,3      |

28611/12/13 MCU

NOTES:

1. When using extended memory timing add 2 TpC.

2. Timing numbers given are for minimum TpC.

3. See clock cycle time dependent characteristics table.

† Test Load 1

• All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

\* All units in nanoseconds (ns).

#### Additional Timing Table



#### Figure 18. Additional Timing

| No. | Symbol      | Parameter                         | <b>Z8611</b> /<br><b>M</b> in | 2/3-8<br>Max | Z8611/<br>Min | 2/3-12<br>Max | Notes* |
|-----|-------------|-----------------------------------|-------------------------------|--------------|---------------|---------------|--------|
| 1   | ТрС         | Input Clock Period                | 125                           | 1000         | 83            | 1000          | 1      |
| 2   | TrC,TfC     | Clock Input Rise And Fall Times   |                               | 25           |               | 15            | 1      |
| 3   | TwC         | Input Clock Wıdth                 | 37                            |              | 26            |               | 1      |
| . 4 | TwTinL      | Timer Input Low Width             | . 100                         |              | 70            |               | 2      |
| 5   | - TwTinH    | — Timer Input High Wıdth ————     | 3TpC                          |              | — 3TpC -      |               | 2      |
| 6   | TpTin       | Timer Input Period                | 8TpC                          |              | 8TpC          |               | 2      |
| 7   | TrT1n,TfTin | Timer Input Rise And Fall Times   |                               | 100          |               | 100           | 2      |
| 8a  | TwIL        | Interrupt Request Input Low Time  | 100                           |              | 70            |               | 2,3    |
| 8b  | TwIL        | Interrupt Request Input Low Time  | 3TpC                          | 3TpC         |               |               | 2,4    |
| 9   | TwIH        | Interrupt Request Input High Time | 3TpC                          |              | 3TpC          |               | 2,3    |

NOTES:

\* Units are nanoseconds unless otherwise specified.

| 4. | In  | terr | upt | request | via | Port | 3 | (P3) |
|----|-----|------|-----|---------|-----|------|---|------|
| *  | II. | + a  |     |         | -de | (20) |   |      |





| Figure | 19. | Memory | Port | Timing |
|--------|-----|--------|------|--------|
|--------|-----|--------|------|--------|

|     |         |                                   | Z8611/2 | 2/3-8 | Z8611 | /2/3-12 |        |
|-----|---------|-----------------------------------|---------|-------|-------|---------|--------|
| No. | Symbol  | Parameter                         | Min     | Max   | Min   | Max     | Notes* |
| 1   | TdA(DI) | Address Valıd to Data Input Delay |         | 460   |       | 320     | 1,2    |
| 2   | ThDI(A) | Data In Hold Time                 | 0       | 0     |       |         | 1      |

NOTES:

NOTES:
1 Test Load 2
2 This is a Clock-Cycle-Dependent parameter. For clock frequencies other than the maximum, use the following formula: 28611/2/3 = 5 TpC - 165
28611/2/3-12 = 5 TpC - 95

<sup>1</sup> Clock timing references uses 3.8 V for a logic "1" and 0.8 V for

Clock Immig reference uses 2.0 V for a logic "1" and 0.8 V for a logic "0".
 Timing reference uses 2.0 V for a logic "1" and 0.8 V for a logic "0".

Interrupt request via Port 3 (P31-P33).
 Interrupt request via Port 3 (P30).

Units in nanoseconds (ns).

#### Handshake Timing



Figure 20a. Input Handshake



| Figure | 201  | Autras | Hand | hake  |
|--------|------|--------|------|-------|
| rigure | 40D. | Output | nana | snake |

\* Units in nanoseconds (ns).

| No. Symbol |                | Parameter                     | Z8611<br>Min | /2/3-8<br>Max | <b>Z861</b> 1/<br>Min | /2/3-12<br>Max | Notes*† |
|------------|----------------|-------------------------------|--------------|---------------|-----------------------|----------------|---------|
| 1          | TsDI(DAV)      | Data In Setup Time            | 0            |               | 0                     |                |         |
| 2          | ThDI(DAV)      | Data In Hold Time             | 230          |               | 160                   |                |         |
| 3          | TwDAV          | Data Available Wıdth          | 175          | 175           |                       |                |         |
| 4          | TdDAVIf(RDY)   | DAV ↓ Input to RDY ↓ Delay    |              | 175           |                       | 120            | 1,2     |
| 5—         | - TdDAVOf(RDY) | - DAV ↓ Output to RDY ↓ Delay | 0            |               | 0                     |                | 1,3     |
| 6          | TdDAVIr(RDY)   | DAV † Input to RDY † Delay    |              | 175           |                       | 120            | 1,2     |
| 7          | TdDAV0rRDY)    | DAV † Output to RDY † Delay   | 0            |               | 0                     |                | 1,3     |
| 8          | TdDO(DAV)      | Data Out to DAV ↓ Delay       | 50           | 50 30         |                       |                | 1       |
| 9          | TdRDY(DAV)     | Rdy↓Input to DAV † Delay      | 0            | 200           | 0                     | 140            | 1       |

NOTES: 1. Test load 1 2. Input handshake 3. Output handshake 4 All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".

| Clock-<br>Cycle-Time- | Number | Symbol    | Z8611/2/3-8<br>Equation | Z8611/2/3-12<br>Equation |  |
|-----------------------|--------|-----------|-------------------------|--------------------------|--|
| Dependent             | 1      | TdA(AS)   | TpC-75                  | TpC-50                   |  |
| Characteristics       | 2      | TdAS(A)   | TpC-55                  | TpC-40                   |  |
|                       | 3      | TdAS(DR)  | 4TpC-140*               | 4TpC-110*                |  |
|                       | 4      | TwAS      | TpC-45                  | TpC-30                   |  |
|                       | 6      | TwDSR     | 3TpC-125*               | 3TpC-65*                 |  |
|                       | 7      | TwDSW     | 2TpC-90*                | 2TpC-55*                 |  |
|                       | 8      | TdDSR(DR) | 3TpC-175*               | 3TpC-120*                |  |
|                       | 10     | Td(DS)A   | TpC-55                  | TpC-40                   |  |
|                       | 11     | TdDS(AS)  | TpC-55                  | TpC-30                   |  |
|                       | 12     | TdR/W(AS) | TpC-75                  | TpC-55                   |  |
|                       | 13     | TdDS(R/W) | $T_{p}C-65$             | TpC-50                   |  |
|                       | 14     | TdDW(DSW) | TpC-75                  | TpC-50                   |  |
|                       | 15     | TdDS(DW)  | TpC-55                  | TpC-40                   |  |
|                       | 16     | TdA(DR)   | 5TpC-215*               | 5TpC-160*                |  |
|                       | 17     | TdAS(DS)  | TpC-45                  | TpC-30                   |  |
|                       |        |           |                         |                          |  |

\* Add 2TpC when using extended memory timing

# **ORDERING INFORMATION**

| Z8 MCU, 4   | KROM, 8.0 MHz | <b>Z8 MCU, 4K</b> | XROM, 12.0 MHz |  |  |  |  |  |
|-------------|---------------|-------------------|----------------|--|--|--|--|--|
| 40-pin DIP  | 44-pin PCC    | 64-pin DIP        | 68-pin PCC     |  |  |  |  |  |
| Z8611 PS    | Z8611 VS†     | Z8612-12 PS       | Z8612-12 VS†   |  |  |  |  |  |
| Z8611 CS    |               |                   |                |  |  |  |  |  |
| Z8611 PE    |               | <b>Z8 MCU, 4K</b> | XROM, 8.0 MHz  |  |  |  |  |  |
| Z8611 CE    |               | 40-pin Protopack  |                |  |  |  |  |  |
| Z8611 CM*   |               | Z8613 RS          |                |  |  |  |  |  |
|             |               | Z8613 RE          |                |  |  |  |  |  |
| Z8 MCU, 4K  | ROM, 12.0 MHz | Z8613 TS†         |                |  |  |  |  |  |
| 40-pin DIP  | 44-pin PCC    |                   |                |  |  |  |  |  |
| Z8611-12 PS | Z8611-12 VS†  | <b>Z8 MCU, 4K</b> | XROM, 12.0 MHz |  |  |  |  |  |
| Z8611-12 CS |               | 40-pin Protopack  |                |  |  |  |  |  |
|             |               | Z8613-12 RS       |                |  |  |  |  |  |
| Z8 MCU, 4K  | XROM, 8.0 MHz | Z8613-12 TS†      |                |  |  |  |  |  |
| 64-pin DIP  | 68-pin PCC    |                   |                |  |  |  |  |  |
| Z8612 PS    | Z8612 VS†     |                   |                |  |  |  |  |  |
| Z8612 CE    |               |                   |                |  |  |  |  |  |

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

- $S = 0^{\circ}C to + 70^{\circ}C$ E = -40 °C to +85 °C
- $M^{*}= -55^{\circ}C \text{ to } + 125^{\circ}C$

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

= Protopack R Т = Low Profile Protopack DIP = Dual-In-Line Package LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded)

# FLOW

B = 883 Class B

# Z8<sup>®</sup> Z8671 MCU with BASIC/Debug Interpreter

# Zilog

# Product Specification

April 1985

# FEATURES

- The Z8671 MCU is a complete microcomputer preprogrammed with a BASIC/Debug interpreter. Interaction between the interpreter and its user is provided through an on-board UART.
- BASIC/Debug can directly address the Z8671's internal registers and all external memory. It provides quick examination and modification of any external memory location or I/O port.
- The BASIC/Debug interpreter can call machine language subroutines to increase execution speed.
- The Z8671's auto start-up capability allows a program to be executed on power-up or Reset without operator intervention.
- Single + 5V power supply—all I/O pins TTL-compatible.
- 8 MHz

# GENERAL DESCRIPTION

The Z8671 Single-Chip Microcomputer (MCU) is one of a line of preprogrammed chips—in this case with a BASIC/Debug interpreter in ROM—offered by Zilog. As a member of the Z8 Family of microcomputers, it offers the same abundance of resources as the other Z8 microcomputers.

Because the BASIC/Debug interpreter is already part of the chip circuit, programming is made much easier. The Z8671 MCU thus offers a combination of software and hardware that is ideal for many industrial control applications. The Z8671 MCU allows fast hardware tests and bit-by-bit examination and modification of memory location, I/O ports,



**Figure 1. Pin Functions** 



Figure 2a. 40-pin Dual-In-Line Package (DIP), Pin Assignments

or registers. It also allows bit manipulation and logical operations. A self-contained line editor supports interactive debugging, further speeding up program development.

The BASIC/Debug interpreter, a subset of Dartmouth BASIC, operates with three kinds of memory: on-chip registers and external ROM or RAM. The BASIC/Debug interpreter is located in the 2K bytes of on-chip ROM.

Additional features of the Z8671 MCU include the ability to call machine language subroutines to increase execution speed and the ability to have a program execute on power-up or Reset, without operator intervention.

Maximum memory addressing capabilities include 62K bytes of external program memory and 62K bytes of data memory with program storage beginning at location  $800_{\rm H}$ . This provides up to 124K bytes of useable memory space. Very few 8-bit microcomputers can directly access this amount of memory.

Each Z8671 Microcomputer has 32 I/O lines, a 144-byte register file, an on-board UART, and two counter/timers.



Figure 2b. 44-pin Chip Carrier, Pin Assignments



Figure 3. Functional Block Diagram

# ARCHITECTURE

Z8671 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8671 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z8671 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer

PIN DESCRIPTION

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ . Under program control,  $\overline{AS}$  can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe, and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

P00-P07, P10-P17, P20-P27, P30-P37. I/O Port Lines (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under

# ADDRESS SPACES

**Program Memory.** The Z8671's 16-bit program counter can address 64K bytes of program memory space. Program memory consists of 2K bytes of internal ROM and up to 62K bytes of external ROM, EPROM, or RAM. The first 12 bytes of program memory are reserved for interrupt vectors (Figure 4). These locations contain six 16-bit vectors that correspond to the six available interrupts. The BASIC/Debug interpreter is located in the 2K bytes of internal ROM. The interpreter begins at address 12 and extends to 2047. to a microprocessor that can address 124K bytes of external memory.

Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of userselectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.

program control for I/O or external memory interface.

**RESET.** *Reset* (input, active Low). RESET initializes the Z8671. When RESET is deactivated, program execution begins from internal program location 000C<sub>H</sub>.

**R/W.** Read/Write (output). R/W is Low when the Z8671 is writing to external program or data memory.

**XTAL1, XTAL2.** *Crystal 1, Crystal 2* (time-base input and output). These pins connect a parallel-resonant crystal (8 MHz maximum) or an external single-phase clock (8 MHz maximum) to the on-chip clock oscillator and buffer.



Figure 4. Program Memory Map

**Data Memory.** The Z8671 can address up to 62K bytes of external data memory beginning at location 2048 (Figure 5). External data memory may be included with, or separated from, the external program memory space. DM, an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish data and program memory space.

**Register File.** The 144-byte register file may be accessed by BASIC programs as memory locations 0-127 and 240-255. The register file includes four I/O port registers (R0-R3), 124 general-purpose registers (R4-R127), and 16 control and status registers (Figure 6).

The BASIC/Debug Interpreter uses many of the generalpurpose registers as pointers, scratch workspace, and internal variables. Consequently, these registers cannot be used by a machine language subroutine or other user programs. On power-up/Reset, BASIC/Debug searches for external RAM memory and checks for an auto start-up program. In a non-destructive method, memory is tested at relative location xxFD<sub>H</sub>. When BASIC/Debug discovers RAM in the system, it initializes the pointer registers to mark the boundaries between areas of memory that are assigned specific uses. The top page of RAM is allocated for the line buffer, variable storage, and the GOSUB stack. Figure 7a illustrates the contents of the general-purpose registers in the Z8671 system with external RAM. When BASIC/Debug tests memory and finds no RAM, it uses an internal stack and shares register space with the input line buffer and variables. Figure 7b illustrates the contents of the general-purpose registers in the Z8671 system without external RAM.

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory between location 2048 and 65535. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).

**Register Addressing.** Z8671 instructions can directly or indirectly access registers with an 8-bit address field. The Z8671 also allows short 4-bit register addressing using the Register Pointer, which is one of the control registers. In the 4-bit mode, the register file is divided into nine working-register groups, each group consisting of 16 contiguous registers (Figure 8). The Register Pointer addresses the starting location of the active working-register group.



Figure 5. Data Memory Map

Figure 6. Control and Status Registers

|                                               | 127      |                                         |
|-----------------------------------------------|----------|-----------------------------------------|
| SHARED BY EXPRESSION<br>STACK AND LINE BUFFER |          |                                         |
| GOSUB<br>Stack                                |          | EXPRESSION<br>EVALUATION<br>STACK       |
| SHARED BY GOSUB<br>AND VARIABLES              | 64       | STROK                                   |
| VARIABLES                                     | 63       |                                         |
| FREE, AVAILABLE<br>FOR USR ROUTINES           | 34       | FREE                                    |
| COUNTER                                       | 33       | COUNTER                                 |
| USED INTERNALLY                               | 31       | USED INTERNALLY                         |
| SCRATCH                                       | 30       | SCRATCH                                 |
| POINTER TO<br>CONSTANT BLOCK                  | 29<br>28 | POINTER TO<br>CONSTANT BLOCK            |
| USED INTERNALLY                               | 27<br>24 | USED INTERNALLY                         |
| LINE NUMBER                                   | 23       | LINE NUMBER                             |
| ARGUMENT FOR<br>SUBROUTINE CALL               | 21<br>20 | ARGUMENT FOR<br>SUBROUTINE              |
| ARGUMENT/RESULT FOR<br>SUBROUTINE CALL        | 19<br>18 | ARGUMENT/ROUTINE FOR<br>SUBROUTINE CALL |
| SCRATCH                                       | 17       | SCRATCH                                 |
| POINTER TO NEXT<br>CHARACTER                  | 15<br>14 | POINTER TO INPUT<br>LINE BUFFER         |
| POINTER TO LINE<br>BUFFER                     | 13<br>12 | POINTER TO END OF<br>LINE BUFFER        |
| POINTER TO GOSUB                              | 11       | POINTER TO STACK<br>BOTTOM              |
| POINTER TO BASIC<br>PROGRAM                   | 9        | ADDRESS OF USER<br>PROGRAM              |
| POINTER TO GOSUB                              | 7        | POINTER TO GOSUB<br>STACK               |
| FREE                                          | 5        | POINTER TO END<br>OF PROGRAM            |
| I/O PORTS                                     | 3        | I/O PORTS                               |

Figure 7a. General-Purpose Registers with External RAM

Figure 7b. General-Purpose Registers without External RAM



45

# **PROGRAM EXECUTION**

Automatic Start-up. The Z8671 has an automatic start-up capability which allows a program stored in ROM to be executed without operator intervention. Automatic execution occurs on power-on or Reset when the program is stored at address  $1020_{\text{H}}$ .

**Execution Modes.** The Z8671's BASIC/Debug Interpreter operates in two execution modes: Run and Immediate.

# INTERACTIVE DEBUGGING

Interactive debugging is accomplished with the selfcontained line editor which operates in the Immediate mode. In addition to changing program lines, the editor can correct an immediate command before it is executed. It also allows the correction of typing and other errors as a program is entered.

BASIC/Debug allows interruptions and changes during a

# COMMANDS

BASIC/Debug recognizes 15 command keywords. For detailed instructions of command usage, refer to the BASIC/Debug Software Reference Manual (#03-3149-02).

- FO The GO command unconditionally branches to a machine language subroutine. This statement is similar to the USR function except that no value is returned by the assembly language routine.
- GOSUB GOSUB unconditionally branches to a subroutine at a line number specified by the user.
- GOTO GOTO unconditionally changes the sequence of program execution (branches to a line number).
- IF/THEN This command is used for conditional operations and branches.
- INPUT/IN These commands request information from the user with the prompt "?", then read the input values (which must be separated by commas) from the keyboard, and store them in the indicated variables. INPUT discards any values remaining in the buffer from previous IN, INPUT, or RUN statements, and requests new data from the operator. IN uses

Programs are edited and interactively debugged in the Immediate mode. Some BASIC/Debug commands are used almost exclusively in this mode. The Run mode is entered from the Immediate mode by entering the command RUN If there is a program in RAM, it is executed. The system returns to the Immediate mode when program execution is complete or interrupted by an error.

program run to correct errors and add new instructions without disturbing the sequential execution of the program. A program run is interrupted with the use of the escape key. The run is restarted with a GOTO command, followed by the appropriate line number, after the desired changes are entered. The same procedure is used to enter corrections after BASIC/Debug returns an error.

any values left in the buffer first, then requests new data.

- LET LET assigns the value of an expression to a variable or memory location.
- LIST This command is used in the interactive mode to generate a listing of program lines stored in memory on the terminal device.
- NEW The NEW command resets pointer R10-11 to the beginning of user memory, thereby marking the space as empty and ready to store a new program.
- PRINT PRINT lists its arguments, which may be text messages or numerical values, on the output terminal.
- REM This command is used to insert explanatory messages into the program.
- RETURN This command returns control to the line following a GOSUB statement.
- RUN RUN initiates sequential execution of all instructions in the current program.
- STOP STOP ends program execution and clears the GOSUB stack.

# **FUNCTIONS**

BASIC/Debug supports two functions: AND and USR.

The AND function performs a logical AND. It can be used to mask, turn off, or isolate bits. This function is used in the following format:

AND (expression, expression)

The two expressions are evaluated, and their bit patterns are ANDed together. If only one value is included in the parentheses, it is ANDed with itself. A logical OR can also be performed by complementing the AND function. This is accomplished by subtracting each expression from -1. For example, the function below is equivalent to the OR of A and B.

-1-AND(-1-A, -1-B)

The USR function calls a machine language subroutine and returns a value. This is useful for applications in which a subroutine can be performed more quickly and efficiently in machine language than in BASIC/Debug.

The address of the first instruction of the subroutine is the first argument of the USR function. The address can be followed by one or two values to be processed by the subroutine. In the following example, BASIC/Debug executes the subroutine located at address 2000 using values literal 256 and variable C.

#### USR(%2000,256,C)

The resulting value is stored in Registers 18-19.

# **SERIAL INPUT/OUTPUT**

Port 3 lines  $P3_0$  and  $P3_7$  can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, with a maximum rate of 62.5K bits/second.

The Z8671 automatically adds a start bit and two stop bits to transmitted data (Figure 9). Odd parity is also available as an option. Eight data bits are always transmitted, regardless of

parity selection. If parity is enabled, the eighth data bit is used as the odd parity bit. An interrupt request (IRQ4) is generated on all transmitted characters.

Received data must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ3 interrupt request.



Figure 9. Serial Data Formats

# **I/O PORTS**

The Z8671 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines  $P3_3$  and  $P3_4$  are used as the handshake controls RDY1 and DAV1 (Ready and Data Available).

Memory locations greater than 2048 are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ , allowing the Z8671 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input and P3<sub>4</sub> as a Bus Request output.

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls DAV0 and RDY0. Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the high-impedance state along with Port 1 and the control signals  $\overline{AS}$ ,  $\overline{DS}$  and  $R\overline{W}$ .

**Port 2** bits can be programmed independently as input or output. The port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$ and  $P3_6$  are used as the handshake controls lines DAV2 and RDY2. The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input  $(P3_0-P3_3)$  and four output  $(P3_4-P3_7)$ . For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals (IRQ0-IRQ3); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).



### COUNTER/TIMERS

The Z8671 contains two 8-bit programmable counter/timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler can be driven by internal or external clock sources; however, the T0 prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ4 ( $T_0$ ) or IRQ5 ( $T_1$ )—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T1 is user-definable; it can be either the internal microprocessor clock (4 MHz maximum) divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or nonretriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T0 output to the input of T1. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T0, T1 or the internal clock can be output.

# INTERRUPTS

The Z8671 allows six different interrupts from eight sources: the four Port 3 lines  $P3_0$ - $P3_3$ , Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8671 interrupts are vectored; however, the internal UART operates in a polling fashion. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

The BASIC/Debug Interpreter does not process interrupts. Interrupts are vectored through locations in internal ROM which point to addresses  $1000-1011_{H}$ . To process

interrupts, jump instructions can be entered to the interrupt handling routines at the appropriate addresses as shown in Table 1.

#### Table 1. Interrupt Jump Instructions

| Hex<br>Address | Contains Jump Instruction and<br>Subroutine Address for: |
|----------------|----------------------------------------------------------|
| 1000-1002      | IRQO                                                     |
| 1003-1005      | IRQ1                                                     |
| 1006-1008      | IRQ2                                                     |
| 1009-100B      | IRQ3                                                     |
| 100C-100E      | IRQ4                                                     |
| 100F-1011      | IRQ5                                                     |
|                |                                                          |

# CLOCK

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitance ( $C_L = 15$  pf maximum) from each pin to ground. The specifications for the crystal are as follows:

# INSTRUCTION SET NOTATION

**Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

- IRR Indirect register pair or indirect working-register pair address
- Irr Indirect working-register pair only
- X Indexed address
- DA Direct address
- RA Relative address
- IM Immediate
- R Register or working-register address
- r Working-register address only
- IR Indirect-register or indirect working-register address
- Ir Indirect working-register address only
- **RR** Register pair or working register pair address

**Symbols.** The following symbols are used in describing the instruction set.

- dst Destination location or contents
- src Source location or contents
- cc Condition code (see list)
- @ Indirect address prefix
- SP Stack pointer (control registers 254-255)
- PC Program counter
- FLAGS Flag register (control register 252)
- **RP** Register pointer (control register 253)
- **IMR** Interrupt mask register (control register 251)

- AT cut, parallel resonant
- Fundamental type, 8 maximum
- Series resistance,  $R \le 100 \Omega$
- 8 MHz maximum

Assignment of a value is indicated by the symbol "9". For example,

#### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

- C Carry flag
- Z Zero flag
- S Sign flag
- V Overflow flag
- D Decimal-adjust flag
- H Half-carry flag

Affected flags are indicated by:

- 0 Cleared to zero
- 1 Set to one
- Set or cleared according to operation
- Unaffected
- X Undefined

# **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set                |
|-------|----------|--------------------------------|--------------------------|
| 1000  |          | Always true                    |                          |
| 0111  | С        | Carry                          | C = 1                    |
| 1111  | NC       | No carry                       | C = 0                    |
| 0110  | Z        | Zero                           | Z = 1                    |
| 1110  | NZ       | Not zero                       | Z = 0                    |
| 1101  | PL       | Plus                           | S = 0                    |
| 0101  | MI       | Minus                          | S = 1                    |
| 0100  | OV       | Overflow                       | V = 1                    |
| 1100  | NOV      | No overflow                    | V = 0                    |
| 0110  | EQ       | Equal                          | Z = 1                    |
| 1110  | NE       | Not equal                      | Z = 0                    |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0            |
| 0001  | LT       | Less than                      | (S XOR V) = 1            |
| 1010  | GT       | Greater than                   | [Z OR (S XOR V)] = 0     |
| 0010  | LE       | Less than or equal             | [Z  OR  (S  XOR  V)] = 1 |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                    |
| 0111  | ULT      | Unsigned less than             | C = 1                    |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1    |
| 0011  | ULE      | Unsigned less than or equal    | (C OR Z) = 1             |
| 0000  |          | Never true                     | _                        |

OPC

CCF, DI, EI, IRET, NOP, RCF, RET, SCF

dst OPC

INC r

#### **ONE-BYTE INSTRUCTION**



Figure 11. Instruction Formats

**Z8671 MCU** 

# **INSTRUCTION SUMMARY**

| Instruction                                                                          | Addr I    | Mode        | Opcode                | F | lag | s A | ffe | cte     | ed | Instruction                                                | Addr         | Mode           | Opcode                | FI | Flags Affecte |   |   | cte | d |
|--------------------------------------------------------------------------------------|-----------|-------------|-----------------------|---|-----|-----|-----|---------|----|------------------------------------------------------------|--------------|----------------|-----------------------|----|---------------|---|---|-----|---|
| and Operation                                                                        | dst       | src         | (Hex)                 | С | z   | s   | v   | D       | н  | and Operation                                              | dst          | src            | (Hex)                 | С  | z             | s | v | D   | н |
| ADC dst,src<br>dst ← dst + src + C                                                   | (Not      | e 1)        | 1 🗆                   | * | *   | *   | *   | 0       | *  | <b>JR</b> cc,dst<br>if cc is true,                         | RA           |                | cB<br>c = 0 - F       |    |               |   |   |     |   |
| ADD dst.src<br>dst ← dst + src                                                       | (Not      | e 1)        | 0□                    | * | *   | *   | *   | 0       | *  | Range + 127, - 128                                         | 3            |                |                       |    |               |   |   |     |   |
| AND dst.src<br>dst ← dst AND src                                                     | (Not      | e 1)        | 50                    | _ | *   | *   | 0   |         |    | LD dst,src<br>dst ← src                                    | r<br>r<br>R  | lm<br>R<br>r   | rC<br>r8<br>r9        | _  |               |   |   |     |   |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP - 2<br>@SP $\leftarrow$ PC. PC $\leftarrow$ ds | DA<br>IRR |             | D6<br>D4              |   |     |     |     |         |    |                                                            | r<br>X       | X<br>r         | r = 0 - F<br>C7<br>D7 |    |               |   |   |     |   |
| CCF<br>C ← NOT C                                                                     |           |             | EF                    | * |     | _   |     |         |    |                                                            | r<br>Ir<br>R | lr<br>r<br>R   | E3<br>F3<br>E4        |    |               |   |   |     |   |
| CLR dst<br>dst ← 0                                                                   | R<br>IR   |             | B0<br>B1              |   |     |     |     |         |    |                                                            | R<br>R<br>IR | IR<br>IM<br>IM | E5<br>E6<br>E7        |    |               |   |   |     |   |
| COM dst<br>dst ← NOT dst                                                             | R<br>IR   |             | 60<br>61              |   | *   | *   | 0   | _       | -  |                                                            | IR           | R              | F5                    |    |               |   |   |     |   |
| CP dst.src<br>dst – src                                                              | (Not      | e 1)        | A□                    | * | *   | *   | *   | _       |    | LDC dst,src<br>dst ← src                                   | r<br>Irr     | lrr<br>r       | C2<br>D2              |    |               |   |   |     |   |
| DA dst<br>dst ← DA dst                                                               | R<br>IR   |             | 40<br>41              | * | *   | *   | Х   |         |    | <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1 | lr<br>Irr    | lrr<br>Ir      | C3<br>D3              |    |               | - |   |     |   |
| DEC dst<br>dst ← dst - 1                                                             | R<br>IR   |             | 00<br>01              |   | *   | *   | *   | _       | _  | LDE dst,src<br>dst ← src                                   | r<br>Irr     | lrr<br>r       | 82<br>92              |    |               |   |   |     |   |
| DECW dst<br>dst ← dst - 1                                                            | RR<br>IR  |             | 80<br>81              | _ | *   | *   | *   |         |    | LDEI dst,src<br>dst ← src                                  | lr<br>Irr    | lrr<br>Ir      | 83<br>93              |    |               | _ |   |     |   |
| DI<br>IMR (7) ← 0                                                                    |           |             | 8F                    |   |     | _   | _   | _       |    | NOP                                                        |              |                | FF                    |    |               |   |   |     |   |
| <b>DJNZ</b> r,dst<br>r ← r – 1<br>if r ≠ 0                                           | RA        |             | rA<br>r = 0 - F       | _ |     |     |     | _       | _  | <b>OR</b> dst,src<br>dst ← dst OR src                      | (Nc          | ite 1)         | 4□                    |    | *             | * | 0 | —   | _ |
| PC ← PC + dst<br>Range + 127, - 128                                                  |           |             |                       |   |     |     |     |         |    | <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                | R<br>IR      |                | 50<br>51              |    |               | - | - | -   |   |
| EI<br>IMR (7) ← 1                                                                    |           |             | 9F                    |   |     |     |     |         |    | <b>PUSH</b> src<br>SP ← SP - 1, @SP ·                      | ← src        | R<br>IR        | 70<br>71              |    |               |   | _ |     |   |
| INC dst<br>dst ← dst + 1                                                             | r<br>R    |             | rE<br>r = 0 - F<br>20 |   | *   | *   | *   | maamana |    | <b>RCF</b><br>C ← 0                                        |              | 4.1. #1.p      | CF                    | 0  |               |   |   |     |   |
|                                                                                      | IR        |             | 21                    |   |     |     |     |         |    |                                                            | 2 1 2        |                | AF                    |    |               |   |   |     |   |
| dst ← dst + 1                                                                        | IR        |             | A0<br>A1              |   | *   | *   | *   |         | ·  |                                                            | - + 2<br>R   |                | 90                    | *  | *             | * | * |     |   |
| IRET<br>FLAGS ← @SP, SP ←<br>PC ← @SP_SP ← SP                                        | - SP +    | 1<br>MR (7) | BF<br>⊷ 1             | * | *   | *   | *   | *       | *  | RLC dst                                                    |              |                | 91<br>10              | *  | *             | * | * |     |   |
| JP cc,dst                                                                            | DA        |             | cD<br>c = 0 - F       |   |     |     | _   |         |    |                                                            |              |                | 11<br>E0              | *  | *             | * | * |     |   |
| PC ← dst                                                                             | IRR       |             | 30                    |   |     |     |     |         |    |                                                            | - IK         |                | E1                    |    |               |   |   |     |   |

# **INSTRUCTION SUMMARY** (Continued)

|                                           | Addr      | Mode  | Opcode        | F | Flags Affected |   |   |   |   |
|-------------------------------------------|-----------|-------|---------------|---|----------------|---|---|---|---|
| Instruction<br>and Operation              | dst       | src   | Byte<br>(Hex) | с | Z              | s | ۷ | D | н |
| RRC dst +C +7 C                           | ₽ R<br>IR |       | C0<br>C1      | * | *              | * | * |   | - |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No       | te 1) | 3□            | * | *              | * | * | 1 | * |
| <b>SCF</b><br>C ← 1                       |           |       | DF            | 1 |                | - |   |   |   |
|                                           | P R<br>IR |       | D0<br>D1      | * | *              | * | 0 | - |   |
| <b>SRP</b> src<br>RP ← src                |           | lm    | 31            | _ |                |   |   |   | _ |
| SUB dst,src<br>dst ← dst ← src            | (No       | te 1) | 2□            | * | *              | * | * | 1 | * |
| SWAP dst                                  | ■ R<br>IR |       | F0<br>F1      | Х | *              | * | Х |   |   |
| TCM dst,src<br>(NOT dst) AND src          | (No       | te 1) | 6□            | _ | *              | * | 0 |   |   |
| TM dst,src<br>dst AND src                 | (No       | te 1) | 7             |   | *              | * | 0 |   | _ |

| Instruction                             | Addr Mode |       | Opcode | Flags Affe |   | ected |   |   |   |
|-----------------------------------------|-----------|-------|--------|------------|---|-------|---|---|---|
| and Operation                           | dst       | src   | (Hex)  | С          | z | S     | ۷ | D | н |
| <b>XOR</b> dst,src<br>dst ← dst XOR src | (No       | te 1) | B□     | _          | * | *     | 0 | _ |   |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a 
in this table, and its value is found in the following table to the left of the applicable addressing mode pair For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13

| Addr | Mode | Lower         |
|------|------|---------------|
| dst  | SIC  | Opcode Nibble |
| r    | r    | 2             |
| r    | ir   | 3             |
| R    | R    | 4             |
| R    | IR   | 5             |
| R    | IM   | 6             |
| IR   | IM   | 7             |







Z8671 MCU

|   | (                                      | орсс                                      | DDE N                                                  | IAP                                                      |                                                      |                                                       |                                          | <b>.</b>                                              |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
|---|----------------------------------------|-------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------|-------------------------------|----------------------------------------|-------------------------------|-------------------------|-------------------|
|   | o                                      | 1                                         | 2                                                      | 3                                                        | 4                                                    | 5                                                     | 6                                        | Lower Nit                                             | Bie (Hex)<br>8                                     | )<br>9                                             | A                                            | в                             | с                                      | D                             | E                       | F                 |
| 0 | 65<br><b>DEC</b><br>R1                 | 6,5<br><b>DEC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADD</b><br>IR <sub>1</sub> ,IM             | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> ,RA | 12/10,0<br><b>JR</b><br>cc,RA | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10,0<br><b>JP</b><br>cc,DA | 6,5<br><b>INC</b><br>r1 |                   |
| 1 | 6,5<br><b>RLC</b><br>R <sub>1</sub>    | 6,5<br><b>RLC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
| 2 | 6,5<br><b>INC</b><br>R <sub>1</sub>    | 6,5<br><b>INC</b><br>IR <sub>1</sub>      | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
| 3 | 8,0<br>JP<br>IRR <sub>1</sub>          | 6,1<br><b>SRP</b><br>IM                   | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
| 4 | 8,5<br><b>DA</b><br>R <sub>1</sub>     | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
| 5 | 10.5<br><b>POP</b><br>R <sub>1</sub>   | 10,5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br><b>AND</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
| 6 | 6,5<br><b>COM</b><br>R <sub>1</sub>    | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6.5<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
| 7 | 10/12,1<br>PUSH<br>R <sub>2</sub>      | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6,5<br><b>TM</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>TM</b><br>r <sub>1</sub> ,ir <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                              |                               |                                        |                               |                         |                   |
| 8 | 10,5<br><b>DECW</b><br>RR <sub>1</sub> | 10,5<br><b>DECW</b><br>IR <sub>1</sub>    | 12,0<br><b>LDE</b><br>r <sub>1</sub> ,Irr <sub>2</sub> | 18,0<br>LDEI<br>Ir <sub>1</sub> ,Irr <sub>2</sub>        |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,1<br>DI         |
| 9 | 6,5<br><b>RL</b><br>R <sub>1</sub>     | 6,5<br><b>RL</b><br>IR <sub>1</sub>       | 12,0<br><b>LDE</b><br>r <sub>2</sub> ,Irr <sub>1</sub> | 18,0<br><b>LDEI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,1<br>El         |
| A | 10,5<br>INCW<br>RR <sub>1</sub>        | 10,5<br>INCW<br>IR <sub>1</sub>           | 6,5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                              |                               |                                        |                               |                         | 14,0<br>RET       |
| в | 6.5<br><b>CLR</b><br>R <sub>1</sub>    | 6,5<br><b>CLR</b><br>IR <sub>1</sub>      | 6,5<br><b>XOR</b><br>r <sub>1</sub> r <sub>2</sub>     | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,ir <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         | 16,0<br>IRET      |
| с | 6,5<br><b>RRC</b><br>R <sub>1</sub>    | 6,5<br><b>RRC</b><br>IR <sub>1</sub>      | 12,0<br><b>LDC</b><br>r <sub>1</sub> ,Irr <sub>2</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                          | 10,5<br><b>LD</b><br>r <sub>1</sub> ,x,R <sub>2</sub> |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,5<br>RCF        |
| D | 6,5<br><b>SRA</b><br>R <sub>1</sub>    | 6,5<br><b>SRA</b><br>IR <sub>1</sub>      | 12,0<br><b>LDC</b><br>r <sub>2</sub> ,Irr <sub>1</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> | 20,0<br><b>CALL*</b><br>IRR <sub>1</sub>             |                                                       | 20,0<br><b>CALL</b><br>DA                | 10,5<br><b>LD</b><br>r <sub>2</sub> ,x,R <sub>1</sub> |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,5<br>SCF        |
| Е | 6,5<br><b>RR</b><br>R <sub>1</sub>     | 6,5<br><b>RR</b><br>IR <sub>1</sub>       |                                                        | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IR <sub>2</sub>      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,5<br>CCF        |
| F | 85<br>SWAP<br>R1                       | 8.5<br>SWAP<br>IR <sub>1</sub>            |                                                        | 6,5<br>LD<br>Ir <sub>1</sub> ,r <sub>2</sub>             |                                                      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>  |                                          |                                                       | ¥                                                  | V                                                  |                                              | V                             | V                                      | <b>V</b>                      | <b>V</b>                | 6,0<br><b>NOP</b> |
|   | _                                      |                                           | 2                                                      |                                                          | $\sim$                                               |                                                       | 3                                        |                                                       | _                                                  |                                                    | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~      |                               |                                        | ·                             | _                       | 1                 |
|   |                                        | :                                         | 2                                                      |                                                          |                                                      |                                                       | 3                                        | 3vtes per                                             | Instructio                                         | 20                                                 | 2                                            |                               |                                        | 3                             |                         | 1                 |



Legend: R = 8-bit address r = 4-bit address  $R_1 \text{ or } r_1 = \text{Dst}$  address  $R_2 \text{ or } r_2 = \text{Src}$  address

Sequence: Opcode, First Operand, Second Operand

NOTE The blank areas are not defined

\*2 byte instruction fetch cycle appears as a 3-byte instruction

# **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND                             | V  |
|------------------------------------|----|
| Operating Ambient                  |    |
| Temperature                        | 'n |
| Storage Temperature 65°C to + 150° | С  |

# STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

2.1K

FROM OUTPUT O

Standard conditions are:

- +4.75V ≤ V<sub>CC</sub> ≤ +5.25V
- GND = 0V

FROM OUTPUT O

■  $0^{\circ}C \leq T_A \leq +70^{\circ}C$ 

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.



Figure 13. Test Load 1

Figure 14. Test Load 2

50 pf

Figure 15. TTL External Clock Interface Circuit (Both the clock and its complement are required)

#### **DC CHARACTERISTICS**

150 pf

| Symbol          | Parameter                      | Min  | Max             | Unit | Condition                          |
|-----------------|--------------------------------|------|-----------------|------|------------------------------------|
| VCH             | Clock Input High Voltage       | 3.8  | V <sub>CC</sub> | V    | Driven by External Clock Generator |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | V    | Driven by External Clock Generator |
| VIH             | Input High Voltage             | 2.0  | V <sub>CC</sub> | V    |                                    |
| VIL             | Input Low Voltage              | -0.3 | 0.8             | V    |                                    |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | V <sub>CC</sub> | V    |                                    |
| V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8             | V    |                                    |
| VOH             | Output High Voltage            | 2.4  |                 | V    | $I_{OH} = -250 \mu A$              |
| V <sub>OL</sub> | Output Low Voltage             |      | 0.4             | V    | $I_{OL} = +20 \text{mA}$           |
| կլ              | Input Leakage                  | - 10 | 10              | μA   | 0V ≤ V <sub>IN</sub> ≤ +5.25V      |
| IOL             | Output Leakage                 | - 10 | 10              | μA   | 0V ≤ V <sub>IN</sub> ≤ +5.25V      |
| I <sub>IR</sub> | Reset Input Current            |      | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$     |
| lcc             | V <sub>CC</sub> Supply Current |      | 180             | mA   |                                    |





# **AC CHARACTERISTICS**

External I/O or Memory Read/Write Timing

|        | Z8671-8   |                                           |     |     |          |  |
|--------|-----------|-------------------------------------------|-----|-----|----------|--|
| Number | Symbol    | Parameter                                 | Min | Max | Notes*†° |  |
| 1      | TdA(AS)   | Address Valid to AS ↑ Delay               | 50  |     | 2,3      |  |
| 2      | TdAS(A)   | AS ↑ to Address Float Delay               | 70  |     | 2,3      |  |
| 3      | TdAS(DR)  | AS ↑ to Read Data Required Valid          |     | 360 | 1,2,3    |  |
| 4      | TwAS      | AS Low Width                              | 80  |     | 2,3      |  |
| 5      | TdAz(DS)  | Address Float to DS ↓                     | 0   |     |          |  |
| 6      | TwDSR     | DS (Read) Low Width                       | 250 |     | 1,2,3    |  |
| 7      | TwDSW     | DS (Write) Low Width                      | 160 |     | 1,2,3    |  |
| 8      | TdDSR(DR) | DS ↓ to Read Data Required Valid          |     | 200 | 1,2,3    |  |
| 9      | ThDR(DS)  | Read Data to DS t Hold Time               | 0   |     |          |  |
| 10     | TdDS(A)   | DS ↑ to Address Active Delay              | 70  |     | 2,3      |  |
| 11     | TdDS(AS)  | DS↑ to AS ↓ Delay                         | 70  |     | 2,3      |  |
| 12     | TdR/W(AS) | R/₩ Valid to ĀS ↑ Delay                   | 50  |     | 2,3      |  |
| 13     | TdDS(R/W) | DS ↑ to R/W Not Valid                     | 60  |     | 2,3      |  |
| 14     | TdDW(DSW) | Write Data Valid to DS (Write) ↓ Delay    | 50  |     | 2,3      |  |
| 15     | TdDS(DW)  | DS ↑ to Write Data Not Valid Delay        | 70  |     | 2,3      |  |
| 16     | TdA(DR)   | Address Valid to Read Data Required Valid |     | 410 | 1,2,3    |  |
| 17     | TdAS(DS)  | AS ↑ to DS ↓ Delay                        | 80  |     | 2,3      |  |

NOTES:

1. When using extended memory timing add 2 TpC.

Timing numbers given are for minimum TpC.
 See clock cycle time dependent characteristics table.

\* All units in nanoseconds (ns).

Test Load 1
All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".



#### Figure 17. Additional Timing

# **AC CHARACTERISTICS**

Additional Timing

|        |             |                                   | Z867 |      |        |
|--------|-------------|-----------------------------------|------|------|--------|
| Number | Symbol      | Parameter                         | Min  | Max  | Notes* |
| 1      | ТрС         | Input Clock Period                | 125  | 1000 | 1      |
| 2      | TrC,TfC     | Clock Input Rise and Fall Times   |      | 25   | 1      |
| 3      | TwC         | Input Clock Width                 | 37   |      | 1      |
| 4      | TwTinL      | Timer Input Low Width             | 100  |      | 2      |
| 5      | TwTinH      | Timer Input High Width            | 3TpC |      | 2      |
| 6      | TpTın       | Timer Input Period                | 8TpC |      | 2      |
| 7      | TrTin,TfTin | Timer Input Rise and Fall Times   |      | 100  | 2      |
| 8a     | TwIL        | Interrupt Request Input Low Time  | 100  |      | 2,3    |
| 8b     | Twill       | Interrupt Request Input Low Time  | ЗТрС |      | 2,4    |
| 9      | TwiH        | Interrupt Request Input High Time | 3TpC |      | 2,3    |

NOTES:

1. Clock timing references use 3 8V for a logic "1" and 0.8V for a logic "0" 2. Timing references use 2.0V for a logic "1" and 0.8V for a logic "0". 4 Interrupt request via Port 3, P30

\* Units in nanoseconds (ns).

3. Interrupt request via Port 3, P31-P33.



#### Figure 18. Memory Port Timing

# **AC CHARACTERISTICS**

Memory Port Timing

|        |         |                                   | Z86 |     |        |
|--------|---------|-----------------------------------|-----|-----|--------|
| Number | Symbol  | Parameter                         | Min | Мах | Notes* |
| 1      | TdA(DI) | Address Valid to Data Input Delay |     | 460 | 1,2    |
| 2      | ThDI(A) | Data In Hold Time                 | 0   |     | 1      |

NOTES

1 Test Load 2

\* Units are in nanoseconds unless otherwise specified.

2. This is a Clock-Cycle-Dependent parameter. For clock frequencies other than the maximum, use the following formula: Z8671 = 5 TpC - 165 **Z8671 MCU** 



Figure 18b. Output Handshake

# **AC CHARACTERISTICS**

Handshake Timing

|        |              |                             | Z86 | 71-8 |        |
|--------|--------------|-----------------------------|-----|------|--------|
| Number | Symbol       | Parameter                   | Min | Max  | Notes* |
| 1      | TsDI(DAV)    | Data In Setup Time          | 0   |      |        |
| 2      | ThDI(DAV)    | Data In Hold Time           | 230 |      |        |
| 3      | TwDAV        | Data Available Width        | 175 |      |        |
| 4      | TdDAVIf(RDY) | DAV ↓ Input to RDY ↓ Delay  |     | 175  | 1,2    |
| 5      | TdDAVOf(RDY) | DAV ↓ Output to RDY ↓ Delay | 0   |      | 1,3    |
| 6      | TdDAVIr(RDY) | DAV ↑ Input to RDY ↑ Delay  |     | 175  | 1,2    |
| 7      | TdDAVOr(RDY) | DAV ↑ Output to RDY ↑ Delay | 0   |      | 1,3    |
| 8      | TdDO(DAV)    | Data Out to DAV ↓ Delay     | 50  |      | 1      |
| 9      | TdRDY(DAV)   | Rdy ↓ Input to DAV ↑ Delay  | 0   | 200  | 1      |

NOTES:

1 Test load 1

2. Input handshake

3. Output handshake

\* All timing references use 2.0V for a logic "1" and 0.8V for a logic "0". Units in nanoseconds (ns).

# CLOCK CYCLE TIME-DEPENDENT CHARACTERISTICS

| Number | Symbol    | Z8671-8<br>Equation | Number | Symbol    | Z8671-8<br>Equation |
|--------|-----------|---------------------|--------|-----------|---------------------|
| 1      | TdA(AS)   | TpC - 75            | 13     | TdDS(R/W) | TpC - 65            |
| 2      | TdAS(A)   | TpC - 55            | 14     | TdDW(DSW) | TpC – 75            |
| 3      | TdAS(DR)  | 4TpC – 140*         | 15     | TdDS(DW)  | TpC – 55            |
| 4      | TwAS      | TpC - 45            | 16     | TdA(DR)   | 5TpC – 215 *        |
| 6      | TwDSR     | 3TpC - 125*         | 17     | TdAS(DS)  | TpC - 45            |
| 7      | TwDSW     | 2TpC - 90*          |        |           |                     |
| 8      | TdDSR(DR) | 3TpC - 175*         |        |           |                     |
| 10     | Td(DS)A   | TpC - 55            |        |           |                     |
| 11     | TdDS(AS)  | TpC - 55            |        |           |                     |
| 12     | TdR/W(AS) | TpC – 75            |        |           |                     |

\* Add 2TpC when using extended memory timing

# **ORDERING INFORMATION**

#### Z8 MCU with BASIC/Debug Interpreter, 8.0 MHz

44-pin PCC

Z8671 VS†

**40-pin DIP** Z8671 PS Z8671 CS Z8671 PE Z8671 CE Z8671 CM\*

#### Codes

First letter is for package; second letter is for temperature.

| C = | Ceramic | DIP |
|-----|---------|-----|
|-----|---------|-----|

P = Plastic DIP

L = Ceramic LCC

V = Plastic PCC

T = Low Profile Protopack DIP = Dual-In-Line Package LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded) FLOW

B = 883 Class B

= Protopack

R

TEMPERATURE  $S = 0^{\circ}C \text{ to } + 70^{\circ}C$   $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

61

# **Z8® Z8681/82 ROMless Microcomputer**

# Zilog

# **Product Specification**

April 1985

prescaler.

MHz.

# **FEATURES**

- Complete microcomputer, 24 I/O lines, and up to 64K bytes of addressable external space each for program and data memory.
- 143-byte register file, including 124 general-purpose registers, 3 I/O port registers, and 16 status and control registers.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- On-chip oscillator that accepts crystal or external clock drive.

# **GENERAL DESCRIPTION**

TIMING

PORT O

PORT

AD0-AD

(BYTE PROGRAMMABLE)

(NIBBLE PROGRAMMABLE)

1/O OR A8-A15

AND

The Z8681 and Z8682 are ROMless versions of the Z8 single-chip microcomputer. The Z8682 is usually more cost effective. These products differ only slightly and can be used interchangeably with proper system design to provide maximum flexibility in meeting price and delivery needs.

+ 5 V

GND

RESET

nŝ

ĀŠ

P0<sub>n</sub>

P0.

P02

P03

P0₄

P0<sub>6</sub>

P07

P10

P1<sub>1</sub>

P12

P13

P1₄

P1₅

P1<sub>6</sub>

P17

The Z8681/82 offers all the outstanding features of the Z8

Full-duplex UART and two programmable 8-bit

Register Pointer so that short, fast instructions can

access any one of the nine working-register groups.

Single + 5V power supply—all I/O pins TTL compatible.

Z8681/82 available in 8 MHz. Z8681 also available in 12

counter/timers, each with a 6-bit programmable

family architecture except an on-chip program ROM. Use of external memory rather than a preprogrammed ROM enables this Z8 microcomputer to be used in low volume applications or where code flexibility is required.



**Figure 1. Pin Functions** 



Figure 2a. 40-pin Dual-In-Line Package (DIP), **Pin Assignments**
The Z8681/82 can provide up to 16 output address lines, thus permitting an address space of up to 64K bytes of data or program memory. Eight address outputs (AD<sub>0</sub>-AD<sub>7</sub>) are provided by a multiplexed, 8-bit, Address/Data bus. The remaining 8 bits can be provided by the software configuration of Port 0 to output address bits  $A_8$ - $A_{15}$ .

Available address space can be doubled (up to 128K bytes for the Z8681 and 124K bytes for the Z8682) by programming bit 4 of Port 3 ( $P3_4$ ) to act as a data memory select output (DM). The two states of DM together with the 16 address outputs can define separate data and memory address spaces of up to 64K/62K bytes each. There are 143 bytes of RAM located on-chip and organized as a register file of 124 general-purpose registers, 16 control and status registers, and three I/O port registers. This register file can be divided into nine groups of 16 working registers each. Configuring the register file in this manner allows the use of short format instructions; in addition, any of the individual registers can be accessed directly.

The pin functions and the pin assignments of the Z8681/82 40-pin package are illustrated in Figures 1 and 2, respectively.



Figure 2b. 44-pin Chip Carrier, Pin Assignments



Figure 3. Functional Block Diagram

### ARCHITECTURE

Z8681/82 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8681/82 fulfills this with 24 pins available for input and output. These lines are grouped into three ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an Address bus for interfacing external memory.

Three basic address spaces are available: program

memory, data memory and the register file (internal). The 143-byte random-access register file is composed of 124 general-purpose registers, three I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate. Figure 3 shows the Z8681/82 block diagram.

### **PIN DESCRIPTION**

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ .

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 24 lines are divided into three 8-bit *I/O* ports that can be configured under program control for *I/O* or external memory interface (Figure 3).

**P1<sub>0</sub>-P1<sub>7</sub>.** Address/Data Port (bidirectional). Multiplexed address  $(A_0-A_7)$  and data  $(D_0-D_7)$  lines used to interface with

program and data memory.

**RESET** . *Reset* (input, active Low). RESET initializes the Z8681/82. After RESET the Z8681 is in the extended memory mode. When RESET is deactivated, program execution begins from program location 000C<sub>H</sub> for the Z8681 and 0812<sub>H</sub> for the Z8682.

**R/W.** Read/Write (output). R/W is Low when the Z8681/82 is writing to external program or data memory.

**XTAL1, XTAL2.** *Crystal 1, Crystal 2* (time-base input and output). These pins connect a parallel-resonant crystal to the on-chip clock oscillator and buffer.

### SUMMARY OF Z8681 AND Z8682 DIFFERENCES

| Feature                                           | Z8681                                                       | Z8682                                                                                              |  |  |  |  |
|---------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Address of first instruction executed after Reset | 12                                                          | 2066                                                                                               |  |  |  |  |
| Addressable memory space                          | 0–64K                                                       | 2K-64K                                                                                             |  |  |  |  |
| Address of interrupt vectors                      | 0–11                                                        | 2048–2065                                                                                          |  |  |  |  |
| Reset input high voltage                          | TTL levels *                                                | 7 35–8.0V                                                                                          |  |  |  |  |
| Port 0 configuration after Reset                  | Input, float after reset Can be programmed as Address bits. | Output, configured as Address bit $A_8-A_{15}$                                                     |  |  |  |  |
| External memory timing start-up configurations    | Extended Timing                                             | Normal Timing                                                                                      |  |  |  |  |
| Interrupt vectors                                 | 2 byte vectors point directly to service routines.          | 2 byte vectors in internal ROM point to 3 byte Jump instructions, which point to service routines. |  |  |  |  |
| Interrupt response time                           | 26 clocks                                                   | 36 clocks                                                                                          |  |  |  |  |

\*8.0V VIN max

#### ADDRESS SPACES

**Program Memory\*.** The Z8681/82 addresses 64K/62K bytes of external program memory space (Figure 4).

For the Z8681, the first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. Program execution begins at location  $000C_H$  after a reset.

The Z8682 has six 24-bit interrupt vectors beginning at address  $0800_{\rm H}$ . The vectors consist of Jump Absolute instructions. After a reset, program execution begins at location  $0812_{\rm H}$  for the Z8682.

**Data Memory\*.** The Z8681/82 can address 64K/62K bytes of external data memory. External data memory may be included with or separated from the external program memory space.  $\overline{DM}$ , an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

Register File. The 143-byte register file includes three I/O

port registers (R0, R2, R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 5.

Z8681/82 instructions can access registers directly or indirectly with an 8-bit address field. This also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into nine working-register groups, each occupying 16 contiguous locations (Figure 5). The Register Pointer addresses the starting location of the active working-register group (Figure 6).

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).



Figure 4. Z8681/82 Program Memory Map



#### **SERIAL INPUT/OUTPUT**

Port 3 lines  $P3_0$  and  $P3_7$  can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, with a maximum rate of 62.5K bits/second at 8 MHz or 93.75K bits/second at 12 MHz on the Z8681.

The Z8681/82 automatically adds a start bit and two stop bits to transmitted data (Figure 7). Odd parity is also available as an option. Eight data bits are always transmitted, regardless of parity selection. If parity is enabled, the eighth data bit is used as the odd parity bit. An interrupt request (IRQ4) is generated on all transmitted characters.

Received data must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ3 interrupt request.



### COUNTER/TIMERS

The Z8681/82 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ4 (T<sub>0</sub>) or IRQ5 (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass

## **I/O PORTS**

The Z8681/82 has 24 lines available for input and output. These lines are grouped into three ports of eight lines each and are configurable as input, output or address. Under software control, the ports can be programmed to provide

**Port 1** is a dedicated Z-BUS compatible memory interface. The operations of Port 1 are supported by the Address Strobe ( $\overline{AS}$ ) and Data Strobe ( $\overline{DS}$ ) lines, and by the Read/Write (R/W) and Data Memory ( $\overline{DM}$ ) control lines. The low-order program and data memory addresses ( $A_0$ - $A_7$ ) are output through Port 1 (Figure 8) and are multiplexed with data in/out ( $D_0$ - $D_7$ ). Instruction fetch and data memory read/write operations are done through this port.

Port 1 cannot be used as a register nor can a handshake mode be used with this port.

Both the Z8681 and Z8682 wake up with the 8 bits of Port 1 configured as address outputs for external memory. If more than eight address lines are required with the Z8681, additional lines can be obtained by programming Port 0 bits as address bits. The least-significant four bits of Port 0 can

**Port 0\*** can be programmed as a nibble I/O port, or as an address port for interfacing external memory (Figure 9). When used as an I/O port, Port 0 can be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls DAV<sub>0</sub> and RDY<sub>0</sub>. Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibbles) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing.

*In the Z8681*\*, Port 0 lines float after reset; their logic state is unknown until the execution of an initialization routine that configures Port 0.

\*This feature differs in the Z8681 and Z8682.

mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T<sub>1</sub> is user-definable; it can be either the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or nonretriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T<sub>0</sub> output to the input of T<sub>1</sub>. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T<sub>0</sub>, T<sub>1</sub> or the internal clock can be output.

address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

be configured to supply address bits  $A_8$ - $A_{11}$  for 4K byte addressing or both nibbles of Port 0 can be configured to supply address bits  $A_8$ - $A_{15}$  for 64K byte addressing.



Such an initialization routine must reside within the first 256 bytes of executable code and must be physically mapped into memory by forcing the Port 0 address lines to a known state (Figure 10). The proper port initialization sequence is:

- 1. Write initial address (A<sub>8</sub>-A<sub>15</sub>) of initialization routine to Port 0 address lines.
- 2. Configure Port 0 Mode register to output  $A_8\text{-}A_{15}$  (or  $A_8\text{-}A_{11}\text{)}.$

To permit the use of slow memory, an automatic wait mode of two oscillator clock cycles is configured for the bus timing of the Z8681 after each reset. The initialization routine could include reconfiguration to eliminate this extended timing mode. The following example illustrates the manner in which an initialization routine can be mapped in a Z8681 system with 4K of memory.

*Example*. In Figure 10, the initialization routine is mapped to the first 256 bytes of program memory. Pull-down resistors maintain the address lines at a logic 0 level when these lines are floating. The leakage current caused by fanout must be taken into consideration when selecting the value of the pulldown resistors. The resistor value must be large enough to allow the Port 0 output driver to pull the line to a logic 1. Generally, pulldown resistors are incompatible with TTL loads. If Port 0 drives into TTL input loads ( $I_{LOW} = 1.6 \text{ mA}$ ) the external resistor should be tied to V<sub>CC</sub> and the initialization routine put in address space FF00<sub>H</sub>–FFFF<sub>H</sub>.

In the Z8682\*, Port 0 lines are configured as address lines  $A_8$ - $A_{15}$  after a Reset. If one or both nibbles are needed for

I/O operation, they must be configured by writing to the Port 0 Mode register. The Z8682 is in the fast memory timing mode after Reset, so the initialization routine must be in fast memory.









**Port 2** bits can be programmed independently as input or output (Figure 11). This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Port 0, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> are used as the handshake controls lines DAV<sub>2</sub> and RDY<sub>2</sub>. The handshake signal assignment for Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines (Figure 12). In either case, the direction of the eight lines is fixed as four input ( $P3_0$ - $P3_3$ ) and four output ( $P3_4$ - $P3_7$ ). For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out, respectively.

Port 3 can also provide the following control functions: handshake for Ports 0 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals (IRQ0-IRQ3); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).









\*This feature differs in the Z8681 and Z8682.

#### **INTERRUPTS\***

The Z8681/82 allows six different interrupts from eight sources: the four Port 3 lines P3<sub>0</sub>-P3<sub>3</sub>, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8681 and Z8682 interrupts are vectored through locations in program memory. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all subsequent interrupts, saves the Program Counter and status flags, and accesses the program memory vector location reserved for that interrupt. In the Z8681, this memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. The Z8681 takes 26 system clock cycles to enter an interrupt subroutine.

The Z8682 has a small internal ROM that contains six 2-byte interrupt vectors pointing to addresses 2048-2065, where 3-byte jump absolute instructions are located (Figure 4 and Table 1). These jump instructions each contain a 1-byte

## CLOCK

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitance ( $C_L = 15$  pf maximum) from each pin to ground. The specifications for the crystal are as follows:

### Z8681/Z8682 INTERCHANGEABILITY

Although the Z8681 and Z8682 have minor differences, a system can be designed for compatibility with both ROMless versions. To achieve interchangeability, the design must take into account the special requirements of each device in the external interface, initialization, and memory mapping.



Figure 13. Z8682 RESET Pin Input Waveform

\*This feature differs in the Z8681 and Z8682.

opcode and a 2-byte starting address for the interrupt service routine. The Z8682 takes 36 system clock cycles to enter an interrupt subroutine.

| Hex<br>Address | Contains Jump Instruction and<br>Subroutine Address For |  |  |  |  |  |
|----------------|---------------------------------------------------------|--|--|--|--|--|
| 800-802        | IRQ0                                                    |  |  |  |  |  |
| 803-805        | IRQ1                                                    |  |  |  |  |  |
| 806-808        | IRQ2                                                    |  |  |  |  |  |
| 809-80B        | IRQ3                                                    |  |  |  |  |  |
| 80C-80E        | IRQ4                                                    |  |  |  |  |  |
| 80F-811        | IRQ5                                                    |  |  |  |  |  |

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

- AT cut, parallel-resonant
- Fundamental type
- Series resistance, R<sub>s</sub> ≤ 100Ω
- For Z8681/Z8682, 8 MHz maximum
- For Z8681-12, 12 MHz maximum

**External Interface.** The Z8682 requires a 7.5V positive logic level on the RESET pin for at least 6 clock periods immediately following reset, as shown in Figure 13. The Z8681 requires a 3.8V or higher positive logic level, but is compatible with the Z8682 RESET waveform. Figure 14 shows a simple circuit for generating the 7.5V level.



Figure 14. RESET Circuit

**Initialization.** The Z8681 wakes up after reset with Port 0 configured as an input, which means Port 0 lines are floating in a high-impedance state. Because of this pullup or pulldown, resistors must be attached to Port 0 lines to force them to a valid logic level until Port 0 is configured as an address port.

Port 0 initialization is discussed in the section on ports. An example of an initialization routine for Z8681/Z8682 compatibility is shown in Table 2. Only the Z8681 need execute this program.

#### **Table 2. Initialization Routine**

| Address | Opcodes  | instruction         | Comments                                                                                         |
|---------|----------|---------------------|--------------------------------------------------------------------------------------------------|
| 000C    | E6 00 00 | LD PO #%00          | Set A8-A15 to 0.                                                                                 |
| 000F    | E6 F8 96 | LD P01M #%96        | Configure Port 0 as<br>A <sub>8</sub> -A <sub>15</sub> . Eliminate<br>extended memory<br>timing. |
| 0012    | 8D 08 12 | JP START<br>ADDRESS | Execute application program.                                                                     |



Figure 15. Z8681/82 Logical Program Memory Mapping

Z8681/82 MCU

**Memory Mapping.** The Z8681 and Z8682 lower memory boundaries are located at 0 and 2048, respectively. A single program ROM can be used with either product if the logical program memory map shown in Figure 15 is followed. The Z8681 vectors and initialization routine must be starting at address 0 and the Z8682 3-byte vectors (jump instructions) must be at address 2048 and higher. Addresses in the range 21-2047 are not used. Figure 16 shows practical schemes for implementing this memory map using 4K and 2K ROMs.



a. Logical to Physical Memory Mapping for 4K ROM



b. Logical to Physical Memory Mapping for 2K ROM

Figure 16. Practical Schemes for Implementing Z8681 and Z8682 Compatible Memory Map

#### **INSTRUCTION SET NOTATION**

.....

**Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

| IKK         | Indirect register pair or indirect working-register |
|-------------|-----------------------------------------------------|
|             | pair address                                        |
| Irr         | Indirect working-register pair only                 |
| X           | Indexed address                                     |
| DA          | Direct address                                      |
| RA          | Relative address                                    |
| IM          | Immediate                                           |
| R           | Register or working-register address                |
| r           | Working-register address only                       |
| IR          | Indirect-register or indirect working-register      |
|             | address                                             |
| lr          | Indirect working-register address only              |
| RR          | Register pair or working register pair address      |
| Symbols.    | The following symbols are used in describing the    |
| instruction | set.                                                |
| dst         | Destination location or contents                    |
| src         | Source location or contents                         |
| CC          | Condition code (see list)                           |
| <br>@       | Indirect address prefix                             |
| e D         | Stack pointer (control registers 254-255)           |

- SPStack pointer (control registers 254-255)PCProgram counterFLAGSFlag register (control register 252)
- **RP** Register pointer (control register 253)
- IMR Interrupt mask register (control register 251)

Assignment of a value is indicated by the symbol " $\leftarrow$ ". For example,

#### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

| С          | Carry flag             |
|------------|------------------------|
| Z          | Zero flag              |
| S          | Sign flag              |
| V          | Overflow flag          |
| D          | Decimal-adjust flag    |
| н          | Half-carry flag        |
| Affected f | lags are indicated by: |
| 0          | Cleared to zero        |

1 Set to one

- Set or cleared according to operation
- Unaffected
- X Undefined

Z8681/82 MCU

### **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set             |
|-------|----------|--------------------------------|-----------------------|
| 1000  |          | Always true                    | _                     |
| 0111  | С        | Carry                          | C = 1                 |
| 1111  | NC       | No carry                       | C = 0                 |
| 0110  | Z        | Zero                           | Z = 1                 |
| 1110  | NZ       | Not zero                       | Z = 0                 |
| 1101  | PL       | Plus                           | S = 0                 |
| 0101  | MI       | Minus                          | S = 1                 |
| 0100  | OV       | Overflow                       | V = 1                 |
| 1100  | NOV      | No overflow                    | V = 0                 |
| 0110  | EQ       | Equal                          | Z = 1                 |
| 1110  | NE       | Not equal                      | Z = 0                 |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0         |
| 0001  | LT       | Less than                      | (S XOR V) = 1         |
| 1010  | GT       | Greater than                   | [Z OR (S XOR V)] = 0  |
| 0010  | LE       | Less than or equal             | [Z OR (S XOR V)] = 1  |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                 |
| 0111  | ULT      | Unsigned less than             | C = 1                 |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1 |
| 0011  | ULE      | Unsigned less than or equal    | (C  OR  Z) = 1        |
| 0000  |          | Never true                     | _                     |



Two-Byte Instruction

#### Figure 17. Instruction Formats

### INSTRUCTION SUMMARY

|                                                                                      | Addr Mode       | Opcode        | F | lag | is A | ffe | ecte | ed |                                            | Addr     | Mode | Opcode                | F | lag | gs  | A | ffe | ct    | ed  |
|--------------------------------------------------------------------------------------|-----------------|---------------|---|-----|------|-----|------|----|--------------------------------------------|----------|------|-----------------------|---|-----|-----|---|-----|-------|-----|
| Instruction<br>and Operation                                                         | dst src         | Byte<br>(Hex) | С | z   | s    | ۷   | D    | н  | Instruction<br>and Operation               | dst      | src  | Byte<br>(Hex)         | C | z   | : : | s | v   | D     | ) н |
| ADC dst,src<br>dst ← dst + src + C                                                   | (Note 1)        | 1 🗔           | * | *   | *    | *   | 0    | *  | <b>DEC</b> dst<br>dst ← dst – 1            | R<br>IR  |      | 00<br>01              |   | *   | ,   | * | *   |       | ·   |
| ADD dst,src<br>dst ← dst + src                                                       | (Note 1)        | 0□            | * | *   | *    | *   | 0    | *  | <b>DECW</b> dst<br>dst ← dst – 1           | RR<br>IR |      | 80<br>81              |   | *   | 1   | * | *   |       |     |
| AND dst,src<br>dst ← dst AND src                                                     | (Note 1)        | 5□            |   | *   | *    | 0   |      | _  | <b>DI</b><br>IMR (7) ← 0                   |          |      | 8F                    |   |     |     |   |     |       |     |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP - 2<br>@SP $\leftarrow$ PC; PC $\leftarrow$ ds | DA<br>IRR<br>st | D6<br>D4      | _ |     |      |     |      |    | <b>DJNZ</b> r,dst<br>r ← r – 1<br>ıf r ≠ 0 | RA       |      | rA<br>r = 0 - F       |   |     |     |   |     | ••••• |     |
| CCF<br>C ← NOT C                                                                     |                 | EF            | * |     |      |     |      |    | PC ← PC + dst<br>Range. + 127, - 128       |          |      |                       |   |     |     |   |     |       |     |
| CLR dst<br>dst ← 0                                                                   | R               | B0<br>B1      |   |     |      |     |      |    | <b>EI</b><br>IMR (7) ← 1                   |          |      | 9F                    |   |     |     |   |     |       |     |
| <b>COM</b> dst<br>dst ← NOT dst                                                      | R<br>IR         | 60<br>61      |   | *   | *    | 0   |      |    | INC dst<br>dst ← dst + 1                   | r<br>B   |      | rE<br>r = 0 - F<br>20 |   | *   | • • | * | *   |       |     |
| CP dst,src<br>dst – src                                                              | (Note 1)        | A             | * | *   | *    | *   |      |    | INCW det                                   | IR<br>BB |      | 21                    |   |     |     |   |     |       |     |
| <b>DA</b> dst<br>dst ← DA dst                                                        | R<br>IR         | 40<br>41      | * | *   | *    | Х   |      |    | dst ← dst + 1                              | IR       |      | A1                    |   |     |     |   |     |       |     |

## **INSTRUCTION SUMMARY** (Continued)

|                                                                    | Addr      | Mode        | Opcode          | Fla | gs  | Aff | ecto | ed |                                           | Addr                    | Mode      | Opcode                       | F                | lag        | js A         | \ffe      | ect      | ted  |
|--------------------------------------------------------------------|-----------|-------------|-----------------|-----|-----|-----|------|----|-------------------------------------------|-------------------------|-----------|------------------------------|------------------|------------|--------------|-----------|----------|------|
| Instruction<br>and Operation                                       | dst       | src         | Byte<br>(Hex)   | C Z | 2 8 | s v | / D  | н  | Instruction<br>and Operation              | dst                     | src       | Byte<br>(Hex)                | С                | z          | s            | ۷         | ' C      | ) +  |
| IRET<br>FLAGS ← @SP, SP ←<br>PC ← @SP SP ← SP                      | - SP +    | 1<br>MR (7) | BF<br>← 1       | * 1 | r 1 | * * | r *  | *  | RLC dst                                   | פר <sup>R</sup><br>וR   |           | 10<br>11                     | *                | *          | *            | *         |          |      |
| JP cc,dst                                                          | DA        |             | cD              |     |     |     |      |    | RR dst                                    | ר R<br>R                |           | E0<br>E1                     | *                | *          | *            | *         |          |      |
| If cc is true<br>PC ← dst                                          | IRR       |             | c = 0 - F<br>30 |     |     |     |      |    | RRC dst                                   |                         |           | C0<br>C1                     | *                | *          | *            | *         |          |      |
| JR cc,dst<br>if cc is true,<br>PC ← PC + dst                       | RA        |             | cB<br>c = 0 - F |     |     |     |      |    | <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No                     | te 1)     | 3□                           | *                | *          | *            | *         | 1        |      |
| Range. + 127, - 128                                                |           |             |                 |     |     |     |      |    | SCF                                       |                         |           | DF                           | 1                |            |              |           |          |      |
| LD dst,src                                                         | r         | Im          | rC              |     |     |     |      |    | C ← 1                                     |                         |           |                              |                  |            |              |           |          |      |
| dst ← src                                                          | r<br>R    | R<br>r      | r8<br>r9        |     |     |     |      |    |                                           | ר R<br>וR               |           | D0<br>D1                     | *                | *          | *            | 0         |          |      |
|                                                                    | r         | Y           | r = U - F       |     |     |     |      |    | SRP src                                   |                         | Im        | 31                           |                  | _          |              |           |          |      |
|                                                                    | x         | r           | D7              |     |     |     |      |    | RP ← src                                  |                         |           | •                            |                  |            |              |           |          |      |
|                                                                    | r         | Ir          | E3              |     |     |     |      |    | SUB det ere                               | (Nio                    | to 1)     | 2 🗆                          |                  |            |              |           |          |      |
|                                                                    | lr        | r           | F3              |     |     |     |      |    | det ← det ← src                           | (110                    |           | 2                            | π                | *          | *            | *         | 1        |      |
|                                                                    | R         | R           | E4              |     |     |     |      |    |                                           |                         |           |                              |                  |            |              |           |          |      |
|                                                                    | R         | IR          | E5              |     |     |     |      |    | SWAP dst                                  | J R                     |           | F0                           | Х                | *          | *            | Х         |          |      |
|                                                                    | R         | IM          | E6              |     |     |     |      |    |                                           | IR                      |           | F1                           |                  |            |              |           |          |      |
|                                                                    | IR        | R           | F5              |     |     |     |      |    | <b>TCM</b> dst,src<br>(NOT dst) AND src   | (No                     | te 1)     | 6□                           | _                | *          | *            | 0         |          |      |
| LDC dst,src                                                        | r         | Irr         | C2              |     |     |     |      | -  | TM dst.src                                | (No                     | te 1)     | 7□                           |                  | *          | *            | 0         | _        |      |
| dst ← src                                                          | Irr       | r           | D2              |     |     |     |      |    | dst AND src                               | <b>V</b> .12            |           |                              |                  |            |              |           |          |      |
| LDCI dst,src                                                       | lr        | Irr         | C3              |     |     |     | -    |    | XOR dst,src                               | (No                     | te 1)     | B□                           | _                | *          | *            | 0         |          |      |
| $ast \leftarrow src$<br>$r \leftarrow r + 1; rr \leftarrow rr + 1$ | 111       | 11          | 03              |     |     |     |      |    | dst ← dst XOR src                         |                         |           |                              |                  |            |              |           |          |      |
|                                                                    |           |             |                 |     |     |     |      |    | NOTE These instructio                     | ns have                 | an ident  | ical set of ad               | dres             | sin        | a m          | od        | es.      |      |
| LDE dst,src                                                        | r<br>Irr  | irr         | 82              |     |     |     |      | _  | which are enco                            | ded for b               | previty T | he first opco                | de ni            | ıbb        | le is        | fo        | unc      | d in |
|                                                                    |           |             |                 |     |     |     |      |    | the instruction s                         | et table :<br>a □ in ti | above T   | he second n<br>and its value | ibble<br>a is fr | ∋is<br>our | exp<br>nd in | res<br>th | seo<br>e | d    |
| LDEI ast,src<br>dst ← src                                          | ir<br>Irr | lir<br>lr   | 83<br>93        |     |     | _   |      |    | following table to                        | o the left              | of the a  | pplicable ad                 | dress            | sinç       | g ma         | ode       | e pa     | aır  |
| r ← r + 1, rr ← rr + 1                                             |           |             |                 |     |     |     |      |    | For example, the                          | e opcod                 | e of an A | DC instructi                 | on us            | sin(       | g the        | Э         |          |      |
| NOP                                                                |           |             | FF              |     |     |     |      |    |                                           |                         | 30112001  | y and in (300                | 00)1             | 3 10       | 0.           |           |          |      |
| OR dst,src                                                         | (No       | te 1)       | 4               | +   |     | • ( | ) —  |    | Addr Mod                                  | e                       |           |                              |                  | 1          | ow           | er        |          |      |
| dst ← dst OR src                                                   | ,         | ,           |                 |     |     |     |      |    | dst                                       | src                     |           |                              | Opd              | co         | de           | Nil       | bbl      | e    |
| POP dst                                                            | R         |             | 50              |     |     |     |      |    |                                           |                         |           |                              |                  |            | 5            | 1         |          |      |
| dst ← @SP,                                                         | IR        |             | 51              |     |     |     |      |    | r                                         | r                       |           |                              |                  |            | 2            | ]         |          |      |
| SP ← SP + 1                                                        |           |             |                 |     |     |     |      |    | r                                         | lr                      |           |                              |                  |            | 3            |           |          |      |
| PUSH src                                                           |           | R           | 70              |     |     |     |      |    | R                                         | R                       |           |                              |                  |            | 4            | ]         |          |      |
| SP ← SP – 1, @SP •                                                 | - src     | IR          | /1              |     | -   |     |      |    | R                                         | IR                      |           |                              |                  |            | 5            | ]         |          |      |
| RCF                                                                |           |             | CF              | 0 - |     |     |      |    | R                                         | IM                      |           |                              |                  |            | 6            | 1         |          |      |
| C ← 0                                                              |           |             |                 |     |     |     |      |    | IR                                        | IM                      |           |                              |                  |            | 7            | Ì         |          |      |
| <b>RET</b><br>PC ← @SP; SP ← SP                                    | ° + 2     |             | AF              |     |     |     |      |    |                                           | 1141                    |           |                              |                  |            | Ľ            | l<br>     | ,        |      |
| RL dst                                                             | R<br>R    |             | 90              | * 1 | • • | k 1 | •    |    |                                           |                         |           |                              |                  |            |              |           |          |      |
|                                                                    | IH        |             | 91              |     |     |     |      |    |                                           |                         |           |                              |                  |            |              |           |          |      |

Flags Affected CZSVDH

---------

\* 1 \* \* \*

\* 0 ---

X \* \* X - --

\_\_\_\_









Z8681/82 MCU

## Z86L81/85 OPCODE MAP

|                | 0                                        | 1                                         | 2                                                      | 3                                                        | 4                                                    | 5                                                     | 6                                        | 7                                                     | 8                                                  | 9                                                  | A                                                                              | B                             | С                                      | D                             | Ε                       | F            |
|----------------|------------------------------------------|-------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------|----------------------------------------|-------------------------------|-------------------------|--------------|
| 0              | 6,5<br><b>DEC</b><br>R <sub>1</sub>      | 6,5<br><b>DEC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADD</b><br>IR <sub>1</sub> ,IM             | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> ,RA                                   | 12/10,0<br><b>JR</b><br>cc,RA | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10,0<br><b>JP</b><br>cc,DA | 6,5<br><b>INC</b><br>r1 |              |
| 1              | 6,5<br><b>RLC</b><br>R <sub>1</sub>      | 6,5<br><b>RLC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br>ADC<br>r <sub>1</sub> ,lr <sub>2</sub>            | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
| 2              | 6,5<br><b>INC</b><br>R <sub>1</sub>      | 6,5<br><b>INC</b><br>IR <sub>1</sub>      | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
| 3              | 8,0<br>JP<br>IRR <sub>1</sub>            | 6,1<br>SRP<br>IM                          | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,ir <sub>2</sub>     | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
| 4              | 8,5<br><b>DA</b><br>R <sub>1</sub>       | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
| 5              | 10,5<br><b>POP</b><br>R <sub>1</sub>     | 10,5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br><b>AND</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
| 6              | 6,5<br><b>COM</b><br>R <sub>1</sub>      | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,Ir <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
| bble (Hex      | 10/12,1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6,5<br><b>TM</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>TM</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
| Upper Nil<br>® | 10,5<br><b>DECW</b><br>RR <sub>1</sub>   | 10,5<br><b>DECW</b><br>IR <sub>1</sub>    | 12,0<br><b>LDE</b><br>r <sub>1</sub> ,lrr <sub>2</sub> | 18,0<br><b>LDEI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                                                                |                               |                                        |                               |                         | 6,1<br>DI    |
| 9              | 6,5<br><b>RL</b><br>R <sub>1</sub>       | 6,5<br><b>RL</b><br>IR <sub>1</sub>       | 12,0<br><b>LDE</b><br>r <sub>2</sub> ,łrr <sub>1</sub> | 18,0<br>LDEI<br>Ir <sub>2</sub> ,Irr <sub>1</sub>        |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                                                                |                               |                                        |                               |                         | 6,1<br>El    |
| 4              | 10,5<br>INCW<br>RR <sub>1</sub>          | 10,5<br>INCW<br>IR <sub>1</sub>           | 6,5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                |                               |                                        |                               |                         | 14,0<br>RET  |
| E              | 6,5<br><b>CLR</b><br>R <sub>1</sub>      | 6,5<br><b>CLR</b><br>IR <sub>1</sub>      | 6,5<br><b>XOR</b><br>r <sub>1,</sub> r <sub>2</sub>    | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                |                               |                                        |                               |                         | 16,0<br>IRET |
| c              | 6,5<br><b>RRC</b><br>R <sub>1</sub>      | 6,5<br><b>RRC</b><br>IR <sub>1</sub>      | 12,0<br><b>LDC</b><br>r <sub>1</sub> ,lrr <sub>2</sub> | 18,0<br>LDCI<br>Ir <sub>1</sub> ,Irr <sub>2</sub>        |                                                      |                                                       |                                          | 10,5<br>LD<br>r <sub>1</sub> ,x,R <sub>2</sub>        |                                                    |                                                    |                                                                                |                               |                                        |                               |                         | 6,5<br>RCF   |
|                | 6,5<br><b>SRA</b><br>R <sub>1</sub>      | 6,5<br><b>SRA</b><br>IR <sub>1</sub>      | 12,0<br><b>LDC</b><br>r <sub>2</sub> ,Irr <sub>1</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> | 20,0<br><b>CALL*</b><br>IRR <sub>1</sub>             |                                                       | 20,0<br><b>CALL</b><br>DA                | 10,5<br><b>LD</b><br>r <sub>2</sub> ,x,R <sub>1</sub> |                                                    |                                                    |                                                                                |                               |                                        |                               |                         | 6,5<br>SCF   |
| E              | 6,5<br><b>RR</b><br>R <sub>1</sub>       | 6,5<br><b>RR</b><br>IR <sub>1</sub>       |                                                        | 6,5<br>LD<br>r <sub>1</sub> ,IR <sub>2</sub>             | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                |                               |                                        |                               |                         | 6,5<br>CCF   |
| F              | 8.5<br>SWAP<br>R1                        | 8,5<br><b>SWAP</b><br>IR <sub>1</sub>     |                                                        | 6,5<br><b>LD</b><br>Ir <sub>1</sub> ,r <sub>2</sub>      |                                                      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>  |                                          |                                                       |                                                    | V                                                  |                                                                                | V                             | V                                      |                               | V                       | 6,0<br>NOP   |
|                |                                          |                                           | $\sim$                                                 |                                                          |                                                      |                                                       | $\sim$                                   |                                                       |                                                    |                                                    | ~                                                                              |                               |                                        | $\sim$                        | $\overline{}$           | $\sim$       |
|                |                                          |                                           | 2                                                      |                                                          |                                                      | :                                                     | 3                                        |                                                       |                                                    |                                                    | 2                                                                              |                               |                                        | 3                             |                         | 1            |
|                |                                          |                                           |                                                        | 101                                                      | NED                                                  |                                                       | E                                        | Bytes per                                             | Instructio                                         | n                                                  |                                                                                |                               |                                        |                               |                         |              |
|                |                                          |                                           |                                                        | OPC                                                      |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                                                                |                               |                                        |                               |                         |              |
|                |                                          | EX                                        | CYCLES                                                 |                                                          | •<br>•                                               | PIPELIN<br>CYCLES                                     | E                                        |                                                       |                                                    |                                                    | <b>Legend</b><br>R = 8-bit<br>r = 4-bit                                        | t address<br>address          |                                        |                               |                         |              |
|                |                                          | UPPI<br>OPCOI<br>NIBB                     | ER<br>DE<br>LE                                         |                                                          | ),5<br>; <b>P</b><br>,R <sub>1</sub>                 | - MNEMO                                               | NIC                                      |                                                       |                                                    |                                                    | R <sub>1</sub> or r <sub>1</sub><br>R <sub>2</sub> or r <sub>2</sub><br>Sequen | = Dst add<br>= Src add<br>ce: | ress                                   | and Onces                     | ad                      |              |

NOTE The blank areas are not defined

\*2 byte instruction, fetch cycle appears as a 3-byte instruction

FIRST / OPERAND SECOND

### **ABSOLUTE MAXIMUM RATINGS**

| Г                        |
|--------------------------|
| 0.3V to $+ 7.0V$         |
|                          |
| See Ordering Information |
| 65°C to +150°C           |
|                          |

## STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V



Figure 19. Test Load 1

### **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

- 0°C  $\leq$  T<sub>A</sub>  $\leq$  + 70°C for S (Standard temperature)
- $-40^{\circ}C \le T_A \le +85^{\circ}C$  for E (Extended temperature)

The Ordering Information section lists package temperature ranges and product numbers. Refer to the Literature List for additional documentation. Package drawings are in the Package Information section.



Figure 20. External Clock Interface Circuit

| Symbol          | Parameter                      | Min  | Max             | Unit | Condition                          |
|-----------------|--------------------------------|------|-----------------|------|------------------------------------|
| VCH             | Clock Input High Voltage       | 3.8  | V <sub>CC</sub> | V    | Driven by External Clock Generator |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | V    | Driven by External Clock Generator |
| VIH             | Input High Voltage             | 2.0  | V <sub>CC</sub> | V    |                                    |
| VIL             | Input Low Voltage              | -0.3 | 0.8             | V    |                                    |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | V <sub>CC</sub> | V    | See Note                           |
| V <sub>RL</sub> | Reset Input Low Voltage        | -03  | 0.8             | V    |                                    |
| VOH             | Output High Voltage            | 2.4  |                 | V    | l <sub>OH</sub> = -250 μA          |
| VOL             | Output Low Voltage             |      | 0.4             | V    | $I_{OL} = +2.0 \text{ mA}$         |
| ЦĻ              | Input Leakage                  | - 10 | 10              | μA   | 0V ≤ V <sub>IN</sub> ≤ +5.25V      |
| IOL             | Output Leakage                 | - 10 | 10              | μA   | 0V ≤ V <sub>IN</sub> ≤ +5.25V      |
| l <sub>IR</sub> | Reset Input Current            |      | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$     |
| lcc             | V <sub>CC</sub> Supply Current |      | 180             | mA   |                                    |

\*The Reset line (pin 6) is used to place the Z8682 in external memory mode. This is accomplished as shown in Figure 13





### **AC CHARACTERISTICS**

External I/O or Memory Read and Write Timing

|        |           |                                           | Z864<br>8 N | 31/82<br>/Hz | Z8<br>12 | 681<br>MHz |          |
|--------|-----------|-------------------------------------------|-------------|--------------|----------|------------|----------|
| Number | Symbol    | Parameter                                 | Min         | Max          | Min      | Max        | Notes*†° |
| 1      | TdA(AS)   | Address Valid to AS ↑ Delay               | 50          |              | 35       |            | 2,3      |
| 2      | TdAS(A)   | AS ↑ to Address Float Delay               | 70          |              | 45       |            | 2,3      |
| 3      | TdAS(DR)  | AS ↑ to Read Data Required Valid          |             | 360          |          | 220        | 1,2,3    |
| 4      | TwAS      | AS Low Width                              | 80          |              | 55       |            | 2,3      |
| 5      | TdAz(DS)  | Address Float to DS ↓                     | 0           |              | 0        |            |          |
| 6      | TwDSR     | DS (Read) Low Width                       | 250         |              | 185      |            | 1,2,3    |
| 7      | TwDSW     | DS (Write) Low Width                      | 160         |              | 110      |            | 1,2,3    |
| 8      | TdDSR(DR) | DS ↓ to Read Data Required Valid          |             | 200          |          | 130        | 1,2,3    |
| 9      | ThDR(DS)  | Read Data to DS ↑ Hold Time               | 0           |              | 0        |            |          |
| 10     | TdDS(A)   | DS ↑ to Address Active Delay              | 70          |              | 45       |            | 2,3      |
| 11     | TdDS(AS)  | DS ↑ to AS ↓ Delay                        | 70          |              | 55       |            | 2,3      |
| 12     | TdR/W(AS) | R/₩ Valid to AS ↑ Delay                   | 50          |              | 30       |            | 2,3      |
| 13     | TdDS(R/W) | DS t to R/W Not Valid                     | 60          |              | 35       |            | 2,3      |
| 14     | TdDW(DSW) | Write Data Valid to DS (Write) ↓ Delay    | 50          |              | 35       |            | 2,3      |
| 15     | TdDS(DW)  | DS ↑ to Write Data Not Valid Delay        | 70 45       |              | 45       |            | 2,3      |
| 16     | TdA(DR)   | Address Valid to Read Data Required Valid | d 410 25    |              | 255      | 1,2,3      |          |
| 17     | TdAS(DS)  | ĀS ↑ to DS ↓ Delay                        | 80          |              | 55       |            | 2,3      |

#### NOTES:

1. When using extended memory timing add 2 TpC.

2. Timing numbers given are for minimum TpC.

3. See clock cycle time dependent characteristics table.

\* All units in nanoseconds (ns).

† Test Load 1

° All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".



Figure 22. Additional Timing

## **AC CHARACTERISTICS**

Additional Timing Table

|        |              |                                   | Z868<br>8 M | 1/82<br>IHz | Z8<br>12 |      |        |
|--------|--------------|-----------------------------------|-------------|-------------|----------|------|--------|
| Number | Symbol       | Parameter                         | Min         | Max         | Min      | Max  | Notes* |
| 1      | ТрС          | Input Clock Period                | 125         | 1000        | 83       | 1000 | 1      |
| 2      | TrC,TfC      | Clock Input Rise and Fall Times   |             | 25          |          | 15   | 1      |
| 3      | TwC          | Input Clock Width                 | 37          |             | 70       |      | 1      |
| 4      | TwTinL       | Timer Input Low Width             | 100         |             | 70       |      | 2      |
| 5      | TwTinH       | Timer Input High Width            | ЗТрС        |             | ЗТрС     |      | 2      |
| 6      | TpTin        | Timer Input Period                | 8TpC        |             | 8TpC     |      | 2      |
| 7      | TrTin, TfTin | Timer Input Rise and Fall Times   |             | 100         |          | 100  | 2      |
| 8      | TwiL         | Interrupt Request Input Low Time  | 100         |             | 70       |      | 2,3    |
| 9      | TwiH         | Interrupt Request Input High Time | 3TpC        |             | 3TpC     |      | 2,3    |

NOTES:

Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".
Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".
Interrupt request via Port 3.
Units in nanoseconds (ns).



Figure 23b. Output Handshake Timing

## AC CHARACTERISTICS

Handshake Timing

|        |              |                             | Z86 | 81/82 | Z8  | 681 |         |
|--------|--------------|-----------------------------|-----|-------|-----|-----|---------|
| Number | Symbol       | Parameter                   | Min | Max   | Min | Max | Notes†* |
| 1      | TsDI(DAV)    | Data In Setup Time          | 0   |       | 0   |     |         |
| 2      | ThDI(DAV)    | Data In Hold Time           | 230 |       | 160 |     |         |
| 3      | TwDAV        | Data Available Width        | 175 |       | 120 |     |         |
| 4      | TdDAVIf(RDY) | DAV ↓ Input to RDY ↓ Delay  | 175 |       |     | 120 | 1,2     |
| 5      | TdDAVOf(RDY) | DAV ↓ Output to RDY ↓ Delay | 0   |       | 0   |     | 1,3     |
| 6      | TdDAVir(RDY) | DAV 1 Input to RDY 1 Delay  |     | 175   |     | 120 | 1,2     |
| 7      | TdDAVOr(RDY) | DAV ↑ Output to RDY ↑ Delay | 0   |       | 0   |     | 1,3     |
| 8      | TdDO(DAV)    | Data Out to DAV ↓ Delay     | 50  |       | 30  |     | 1       |
| 9      | TdRDY(DAV)   | Rdy ↓ Input to DAV ↑ Delay  | 0   | 200   | 0   | 140 | 1       |

NOTES:

1. Test load 1

2. Input handshake

3. Output handshake

† All timing references use 2.0V for a logic "1" and 0 8V for a logic "0".

\* Units in nanoseconds (ns).

## CLOCK CYCLE TIME-DEPENDENT CHARACTERISTICS

| Number | Symbol    | Z8681/82<br>8 MHz<br>Equation | Z8681<br>12 MHz<br>Equation |
|--------|-----------|-------------------------------|-----------------------------|
| 1      | TdA(AS)   | TpC-75                        | TpC-50                      |
| 2      | TdAS(A)   | TpC-55                        | TpC-40                      |
| 3      | TdAS(DR)  | 4TpC-140*                     | 4TpC-110*                   |
| 4      | TwAS      | TpC-45                        | TpC-30                      |
| 6      | TwDSR     | 3TpC-125*                     | 3TpC-65 *                   |
| 7      | TwDSW     | 2TpC-90*                      | 2TpC-55 *                   |
| 8      | TdDSR(DR) | 3TpC-175*                     | 3TpC-120 *                  |
| 10     | Td(DS)A   | TpC-55                        | TpC-40                      |
| 11     | TdDS(AS)  | TpC-55                        | TpC-30                      |
| 12     | TdR/W(AS) | TpC-75                        | TpC-55                      |
| 13     | TdDS(R/W) | TpC-65                        | TpC-50                      |
| 14     | TdDW(DSW) | TpC-75                        | TpC-50                      |
| 15     | TdDS(DW)  | TpC-55                        | TpC-40                      |
| 16     | TdA(DR)   | 5TpC-215 *                    | 5TpC-160 *                  |
| 17     | TdAS(DS)  | TpC-45                        | TpC-30                      |

\* Add 2TpC when using extended memory timing

### **ORDERING INFORMATION**

#### Z8 ROMIess MCU, 8.0 MHz

| 40-pin DIP | 44-pin PCC |
|------------|------------|
| Z8681 PS   | Z8681 VS†  |
| Z8681 CS   |            |
| Z8681 PE   |            |
| Z8681 CE   |            |
| Z8681 CM*  |            |

#### Z8 ROMIess MCU, 12.0 MHz

| 40-pin DIP  | 44-pin PCC   |
|-------------|--------------|
| Z8681-12 PS | Z8681-12 VS† |
| Z8681-12 CS |              |

#### Z8 ROMIess MCU, 8.0 MHz

**40-pin DIP** Z8682 PS Z8682 CS Z8682 PE Z8682 CE

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC

V = Plastic PCC

#### TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \ to \ + \ 70\,^{\circ}C \\ E &= \ - \ 40\,^{\circ}C \ to \ + \ 85\,^{\circ}C \\ M^{*} = \ - \ 55\,^{\circ}C \ to \ + \ 125\,^{\circ}C \end{array}$ 

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

- R = Protopack
- T = Low Profile Protopack
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

# Z8®L Z86L81/85 Low-Power ROMless Microcomputer





### April 1985

### FEATURES

- Complete microcomputer, 24 I/O lines, and up to 64K bytes of addressable external space each for program and data memory.
- 143-byte register file, including 124 general-purpose registers, 3 I/O port registers, and 16 status and control registers.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- On-chip oscillator that accepts crystal or external clock drive.
- **GENERAL DESCRIPTION**

The Z86L81 and Z86L85 are ROMless versions of the Z8 single-chip microcomputer. The Z86L85 has the powerdown option implemented. These products differ only slightly and can be used interchangeably with proper system design to provide maximum flexibility in meeting price and delivery needs. The Z86L81/85 offers all the outstanding features of the Z8 family architecture except an on-chip program ROM. Use of external memory, rather than a preprogrammed ROM, enables this Z8 microcomputer to be used in low-volume applications or where code flexibility is required.

The Z86L81/85 can provide up to 16 output address lines, thus permitting an address space of up to 64K bytes of data and/or program memory. Eight address outputs (AD<sub>0</sub>-AD<sub>7</sub>) are provided by a multiplexed, 8-bit, Address/Data bus. The remaining 8 bits can be provided by the software configuration of Port 0 to output address bits  $A_8$ - $A_{15}$ .

- Full-duplex UART and two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.
- Register Pointer so that short, fast instructions can access any one of the nine working-register groups.
- Low-power standby option that retains contents of general-purpose registers.
- Single + 5V power supply—all I/O pins TTL compatible.
- 8 MHz

Available address space can be doubled by programming bit 4 of Port 3 (P3<sub>4</sub>) to act as a data memory select output (DM). The two states of DM together with the 16 address outputs can define separate data and memory address spaces of up to 64K/62Kbytes each.

There are 143 bytes of RAM located on-chip and organized as a register file of 123 general-purpose registers, 16 control and status registers, and four I/O port registers. This register file can be divided into nine groups of 16 working registers each. Configuring the register file in this manner allows the use of short format instructions; in addition, any of the individual registers can be accessed directly.

The pin functions and the pin assignments of the Z86L81/85 40-pin DIP and 44-pin Chip Carrier are illustrated in Figures 1 and 2.



### ARCHITECTURE

Z86L81/85 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z86L81/85 fulfills this with 24 pins available for input and output. These lines are grouped into three ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an Address bus for interfacing external memory.

Three basic address spaces are available: program

memory, data memory and the register file (internal). The 143-byte random-access register file is composed of 124 general-purpose registers, three I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes are offered on-chip. Hardware support for the UART is minimized because one f the on-chip timers supplies the bit rate. Figure 3 shows the Z86L81/85 block diagram.



Figure 3. Z86L81/85 Functional Block Diagram

### **PIN DESCRIPTION**

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of AS.

CLOCK. Clock, Z86L85. Up to 8 MHz (TTL levels).

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 24 lines are divided into three 8-bit I/O ports that can be configured under program control for I/O or external memory interface (Figure 3).

**P1<sub>0</sub>-P1<sub>7</sub>.** Address/Data Port (bidirectional). Multiplexed address ( $A_0$ - $A_7$ ) and data ( $D_0$ - $D_7$ ) lines used to interface with program and data memory.

**RESET.** Reset (input, active Low). RESET initializes the Z86L81/85. After Reset, the device is in the extended memory mode. When RESET is deactivated, program execution begins from program location  $000C_{\rm H}$ .

**R/W.** *Read/Write* (output). RW is Low when the Z86L81/85 is writing to external program or data memory.

**Vmm.** Z86L85. Register power backup must be maintained at 3.0 to 5.25V while  $V_{CC}$  is down.

**XTAL1, XTAL2.** *Crystal 1, Crystal 2, Z86L81 only* (timebase input and output). These pins connect a parallelresonant crystal to the on-chip clock oscillator and buffer.

**Program Memory.** The Z86L81/85 addresses 64K/62K bytes of external program memory space (Figure 4).

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. Program execution begins at location  $000C_H$  after a reset.

**Data Memory.** The Z86L81/85 can address 64K bytes of external data memory. External data memory can be included with, or separated from, the external program memory space. DM, an optional I/O function that can be programmed to appear on pin  $P3_4$ , is used to distinguish between data and program memory space.

**Register File.** The 143-byte register file includes three I/O port registers (R0, R2, R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 5.

Z86L81/85 instructions can access registers directly or indirectly with an 8-bit address field. This also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into nine working-register groups, each occupying 16 contiguous locations (Figure 5). The Register Pointer addresses the starting location of the active working-register group (Figure 6).

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).







### **SERIAL INPUT/OUTPUT**

Port 3 lines  $P3_0$  and  $P3_7$  can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, with a maximum rate of 62.5K bits/second at 8 MHz.

The Z86L81/85 automatically adds a start bit and two stop bits to transmitted data (Figure 7). Odd parity is also available as an option. Eight data bits are always transmitted, regardless of parity selection. If parity is enabled, the eighth data bit is used as the odd parity bit. An interrupt request (IRQ4) is generated on all transmitted characters.

Received data must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ3 interrupt request.



### **COUNTER/TIMERS**

The Z86L81/85 contains two 8-bit programmable counter/ timers (T<sub>0</sub> and T<sub>1</sub>), each driven by its own 6-bit programmable prescaler. The T<sub>1</sub> prescaler can be driven by internal or external clock sources; however, the T<sub>0</sub> prescaler is driven only by the internal clock.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request, IRQ4 ( $T_0$ ) or IRQ5 ( $T_1$ ), is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T<sub>1</sub> is user-definable; it can be either the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T<sub>0</sub> output to the input of T<sub>1</sub>. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T<sub>0</sub>, T<sub>1</sub> or the internal clock can be output.

## **I/O PORTS**

The Z86L81/85 has 24 lines available for input and output. These lines are grouped into three ports of eight lines each and are configurable as input, output, or address. Under software control, the ports can be programmed to provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

**Port 1** is a dedicated Z-BUS-compatible memory interface. The operations of Port 1 are supported by the Address Strobe ( $\overline{AS}$ ) and Data Strobe ( $\overline{DS}$ ) lines, and by the Read/Write (R/W) and Data Memory ( $\overline{DM}$ ) control lines. The low-order program and data memory addresses (A<sub>0</sub>-A<sub>7</sub>) are output through Port 1 (Figure 8) and are multiplexed with data in/out (D<sub>0</sub>-D<sub>7</sub>). Instruction fetch and data memory read/write operations are done through this port.

Port 1 cannot be used as a register nor can a handshake mode be used with this port.

Both the Z86L81 and Z86L85 wake up with the 8 bits of Port 1 configured as address outputs for external memory. If more than eight address line are required, additional lines can be obtained by programming Port 0 bits as address bits. The least-significant four bits of Port 0 can be configured to supply address bits  $A_8$ - $A_{11}$  for 4K byte addressing or both nibbles of Port 0 can be configured to supply address bits  $A_8$ - $A_{15}$  for 64K byte addressing.

**Port 0** can be programmed as a nibble I/O port or as an address port for interfacing external memory (Figure 9). When used as an I/O port, Port 0 can be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls  $\overline{DAV}_0$  and  $RDY_0$ . Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibbles) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing.

Port 0 lines float after reset; their logic state is unknown until the execution of an initialization routine that configures Port 0.

Such an initialization routine must reside within the first 256 bytes of executable code and must be physically mapped into memory by forcing the Port 0 address lines to a known state (Figure 10). The proper port initialization sequence is:

- 1. Write initial address (A<sub>8</sub>-A<sub>15</sub>) of initialization routine to Port 0 address lines.
- 2. Configure Port 0 Mode register to output  $A_8\text{-}A_{15}$  (or  $A_8\text{-}A_{11}\text{)}.$

To permit the use of slow memory, an automatic wait mode of two oscillator clock cycles is configured for the bus timing of the Z86L81 after each reset. The initialization routine could include reconfiguration to eliminate this extended timing mode.





Figure 9. Port 0

The following example illustrates the manner in which an initialization routine can be mapped in a system with 4K of memory.

*Example.* In Figure 10, the initialization routine is mapped to the first 256 bytes of program memory. Pull-down resistors maintain the address lines at a logic 0 level when these lines are floating. The leakage current caused by fanout must be taken into consideration when selecting the value of the pulldown resistors. The resistor value must be large enough to allow the Port 0 output driver to pull the line to a logic 1. Generally, pulldown resistors are incompatible with TTL loads. If Port 0 drives into TTL input loads ( $I_{LOW} = 1.6 \text{ mA}$ ) the external resistors should be tied to V<sub>CC</sub> and the initialization routine put in address space FF00<sub>H</sub>-FFFF<sub>H</sub>.



Figure 10. Port 0 Address Lines Tied to Logic 0

**Port 2** bits can be programmed independently as input or output (Figure 11). This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Port 0, Port 2 can also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV}_2$  and  $RDY_2$ . The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines (Figure 12). In either case, the direction of the eight lines is fixed as four input ( $P3_0$ - $P3_3$ ) and four output ( $P3_4$ - $P3_7$ ). For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out, respectively.

Port 3 can also provide the following control functions: handshake for Ports 0 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals (IRQ0-IRQ3); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).



### INTERRUPTS

The Z86L81/85 allows six different interrupts from eight sources: the four Port 3 lines P3<sub>0</sub>-P3<sub>3</sub>, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All interrupts are vectored through locations in program memory. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all subsequent

CLOCK

accesses the program memory vector location reserved for that interrupt. In the Z86L81/85, this memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. The Z86L81/85 takes 26 system clock cycles to enter an interrupt subroutine.

interrupts, saves the Program Counter and status flags, and

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

### CLOCK

#### Z86L81

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL 1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitance ( $C_L = 15$  pf maximum) from each pin to ground. The specifications for the crystal are as follows:

AT cut, parallel-resonant

- Fundamental type
- Series resistance,  $R_s \le 100\Omega$
- 8 MHz maximum

#### Z86L85

The Z86L85 has one pin for external oscillator input.

## POWER DOWN STANDBY OPTION

The low-power standby mode allows power to be removed from the Z86L85 without losing the contents of the 124 general-purpose registers. This mode is available only to the user as a bonding option whereby pin 2 (normally XTAL2) is replaced by the  $V_{MM}$  (standby) power supply input. This necessitates the use of an external clock generator (input = XTAL1) rather than a crystal source.

The removal of power, whether intended or due to power failure, must be preceded by a software routine that stores the appropriate status into the register file. Figure 13 shows the recommended circuit for a battery back-up supply system.

### INSTRUCTION SET NOTATION

**Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

- IRR Indirect register pair or indirect working register pair address
- Irr Indirect working register pair only
- X Indexed address
- DA Direct address
- RA Relative address
- IM Immediate
- R Register or working register address
- r Working register address only
- IR Indirect-register or indirect working register address
- Ir Indirect working register address only
- RR Register pair or working register pair address

**Symbols.** The following symbols are used in describing the instruction set.

- dst Destination location or contents
- src Source location or contents
- cc Condition code
- Indirect address prefix
- SP Stack pointer (control registers 254-255)
- PC Program counter
- **FLAGS** Flag register (control register 252)
- **RP** Register pointer (control register 253)



IMR Interrupt mask register (control register 251)

Assignment of a value is indicated by the symbol "  $\leftarrow$  ". For example,

dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used o refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

- C Carry flag
- Z Zero flag
- S Sign flag
- V Overflow flag
- D Decimal-adjust flag
- H Half-carry flag

Affected flags are indicated by:

- Cleared to zero
- Set to one
- Set or cleared according to operation
- Unaffected
- X Undefined

## **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set                |
|-------|----------|--------------------------------|--------------------------|
| 1000  |          | Always true                    | _                        |
| 0111  | С        | Carry                          | C = 1                    |
| 1111  | NC       | No carry                       | C = 0                    |
| 0110  | Z        | Zero                           | Z = 0                    |
| 1110  | NZ       | Not zero                       | Z = 0                    |
| 1101  | PL       | Plus                           | S = 0                    |
| 0101  | MI       | Minus                          | S = 1                    |
| 0100  | OV       | Overflow                       | V = 1                    |
| 1100  | NOV      | No overflow                    | V = 0                    |
| 0110  | EQ       | Equal                          | Z = 1                    |
| 1110  | NE       | Not equal                      | Z = 0                    |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0            |
| 0001  | LT       | Less than                      | (S XOR V) = 1            |
| 1010  | GT       | Greater than                   | [Z  OR  (S  XOR  V)] = 0 |
| 0010  | LE       | Less than or equal             | [Z OR (S XOR V)] = 1     |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                    |
| 0111  | ULT      | Unsigned less than             | C = 1                    |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1    |
| 0011  | ULE      | Unsigned less than or equal    | (C  OR Z) = 1            |
| 0000  |          | Never true                     | -                        |

### **INSTRUCTION FORMATS**





RCF, RET, SCF

INC r

**One-Byte Instruction** 



Two-Byte Instruction

Three-Byte Instruction

Figure 14. Instruction Formats

## **INSTRUCTION SUMMARY**

| Instruction                                                | Addr Mode |        | Opcode<br>Byte        | Flags Affected |   |   |   |   | ed |                                                            | Addr Mode              |              | Opcode          | Flags Affected |   |   |   |   |   |
|------------------------------------------------------------|-----------|--------|-----------------------|----------------|---|---|---|---|----|------------------------------------------------------------|------------------------|--------------|-----------------|----------------|---|---|---|---|---|
| and Operation                                              | dst       | src    | Byte<br>(Hex)         | С              | z | s | v | D | н  | and Operation                                              | dst                    | src          | Byte<br>(Hex)   | с              | z | s | v | D | н |
| <b>ADC</b> dst,src<br>dst ← dst + src + C                  | (No       | te 1)  | 1□                    | *              | * | * | * | 0 | *  | <b>JR</b> cc,dst<br>if cc is true,                         | RA                     |              | cB<br>c = 0 - F |                |   |   |   |   |   |
| ADD dst,src<br>dst ← dst + src                             | (No       | te 1)  | 0□                    | *              | * | * | * | 0 | *  | PC ← PC + dst<br>Range: + 127, - 128                       | 3                      |              |                 |                |   |   |   |   |   |
| AND dst,src<br>dst ← dst AND src                           | (No       | te 1)  | 5□                    | _              | * | * | 0 |   |    | LD dst,src<br>dst ← src                                    | r<br>r<br>B            | lm<br>R<br>r | rC<br>r8<br>r9  |                |   |   | - |   |   |
| CALL dst<br>SP ← SP - 2                                    | DA<br>IRR |        | D6<br>D4              |                |   |   |   |   |    |                                                            | r                      | x            | r = 0 - F<br>C7 |                |   |   |   |   |   |
| CCF<br>C← NOT C                                            |           |        | EF                    | *              |   |   |   |   |    |                                                            | r<br>Ir                | lr<br>r      | E3<br>F3        |                |   |   |   |   |   |
| CLR dst<br>dst ← 0                                         | R<br>IR   |        | B0<br>B1              |                |   |   |   |   |    |                                                            | RR                     | IR<br>IM     | E4<br>E5<br>E6  |                |   |   |   |   |   |
| <b>COM</b> dst<br>dst ← NOT dst                            | R<br>IR   |        | 60<br>61              |                | * | * | 0 |   |    |                                                            | IR<br>IR               | R            | E7<br>F5        |                |   |   |   |   |   |
| CP dst,src<br>dst – src                                    | (Not      | ie 1)  | A□                    | *              | * | * | * |   |    | LDC dst,src<br>dst ← src                                   | r<br>Irr               | lrr<br>r     | C2<br>D2        |                |   |   |   |   |   |
| <b>DA</b> dst<br>dst ← DA dst                              | R<br>IR   |        | 40<br>41              | *              | * | * | Х |   |    | <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1 | lr<br>Irr              | Irr<br>Ir    | C3<br>D3        |                |   | _ |   |   |   |
| DEC dst<br>dst ← dst - 1                                   | R<br>IR   |        | 00<br>01              | _              | * | * | * |   |    | LDE dst,src<br>dst ← src                                   | r<br>Irr               | lrr<br>r     | 82<br>92        |                |   |   |   |   |   |
| DECW dst<br>dst ← dst - 1                                  | RR<br>IR  |        | 80<br>81              |                | * | * | * | _ |    | <b>LDEI</b> dst,src<br>dst <del>←</del> src                | lr<br>Irr              | lrr<br>Ir    | 83<br>93        |                |   |   |   |   |   |
| <b>DI</b><br>IMR (7) ← 0                                   |           |        | 8F                    | _              |   |   |   |   |    | r ← r + 1; rr ← rr + 1<br><br>NOP                          |                        |              | FF              |                |   |   |   |   |   |
| <b>DJNZ</b> r,dst<br>$r \leftarrow r - 1$<br>if $r \neq 0$ | RA        |        | rA<br>r = 0 - F       |                |   |   |   |   |    | <b>OR</b> dst,src<br>dst ← dst OR src                      | (No                    | te 1)        | 4□              |                | * | * | 0 |   |   |
| PC ← PC + dst<br>Range: + 127, - 128                       |           |        |                       |                |   |   |   |   |    | <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                | R<br>IR                |              | 50<br>51        |                |   |   |   | _ | _ |
| <b>EI</b><br>IMR (7) ← 1                                   |           |        | 9F                    |                |   | - |   |   |    | <b>PUSH</b> src<br>SP ← SP - 1: @SP ◆                      | ⊢ src                  | R            | 70<br>71        |                |   |   |   |   |   |
| INC dst<br>dst ← dst + 1                                   | r<br>R    |        | rE<br>r = 0 - F<br>20 |                | * | * | * |   |    | <b>RCF</b><br>C ← 0                                        |                        |              | CF              | 0 ·            |   |   |   |   | _ |
| INCW dst<br>dst ← dst + 1                                  | RR<br>IR  |        | A0<br>A1              |                | * | * | * |   | _  | RET<br>PC ← @SP; SP ← SP                                   | + 2                    |              | AF              |                |   |   |   |   |   |
| IRET<br>FLAGS ← @SP: SP ←                                  | - SP +    | 1      | BF                    | *              | * | * | * | * | *  |                                                            |                        |              | 90<br>91        | *              | * | * | * |   |   |
| PC ← @SP; SP ← SP                                          | + 2;      | MR (7) | ←1                    |                |   |   |   |   |    | RLC dst                                                    | א <sup>ן</sup> א<br>וR |              | 10<br>11        | *              | * | * | * |   |   |
| JP cc,dst<br>if cc is true<br>PC ← dst                     | DA<br>IRR |        | cD<br>c = 0 - F<br>30 | _              |   |   |   |   |    |                                                            | ₽ R<br>IR              |              | E0<br>E1        | *              | * | * | * |   | _ |
|                                                            |           |        | -                     |                |   |   |   |   |    |                                                            |                        |              |                 |                |   |   |   |   |   |

## **INSTRUCTION SUMMARY** (Continued)

|                                           | Addr                   | Mode  | Opcode        | F | lag | s A | ffe | cte | d |
|-------------------------------------------|------------------------|-------|---------------|---|-----|-----|-----|-----|---|
| Instruction<br>and Operation              | dst                    | SIC   | Byte<br>(Hex) | С | z   | S   | ۷   | D   | н |
| RRC dst                                   | Р <sub>IR</sub>        |       | C0<br>C1      | * | *   | *   | *   |     |   |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No                    | te 1) | 3□            | * | *   | *   | *   | 1   | * |
| <b>SCF</b><br>C ← 1                       |                        |       | DF            | 1 | -   |     |     |     | _ |
|                                           | Р <mark>R</mark><br>IR |       | D0<br>D1      | * | *   | *   | 0   |     |   |
| <b>SRP</b> src<br>RP ← src                |                        | lm    | 31            |   | -   |     |     |     | _ |
| SUB dst,src<br>dst ← dst ← src            | (No                    | te 1) | 2□            | * | *   | *   | *   | 1   | * |
| SWAP dst                                  | o R<br>IR              |       | F0<br>F1      | х | *   | *   | Х   |     | _ |
| TCM dst,src<br>(NOT dst) AND src          | (No                    | te 1) | 6□            |   | *   | *   | 0   |     |   |
| TM dst,src<br>dst AND src                 | (No                    | te 1) | 7🗆            |   | *   | *   | 0   | -   | _ |

| Instruction                             | Addr | Mode  | Opcode | Flags Affected |   |   |   |   |   |  |  |  |
|-----------------------------------------|------|-------|--------|----------------|---|---|---|---|---|--|--|--|
| and Operation                           | dst  | src   | (Hex)  | С              | Z | S | ۷ | D | н |  |  |  |
| <b>XOR</b> dst,src<br>dst ← dst XOR src | (No  | te 1) | B□     |                | * | * | 0 |   | - |  |  |  |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a □ in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower         |
|------|------|---------------|
| dst  | src  | Opcode Nibble |
| r    | r    | 2             |
| r    | lr   | 3             |
| R    | R    | 4             |
| R    | IR   | 5             |
| R    | IM   | 6             |
| IR   | IM   | 7             |









**Z86L81/85** 

## Z86L81/85 OPCODE MAP

|           | Lower Nibble (Hex) |                                          |                                           |                                                     |                                                          |                                                      |                                                       |                                          |                                                       |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
|-----------|--------------------|------------------------------------------|-------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|----------------------------------------------------|---------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------|-------------------------|--------------------|--|--|--|
|           |                    | 0                                        | 1                                         | 2                                                   | 3                                                        | 4                                                    | 5                                                     | 6                                        | 7                                                     | 8                                                  | 9                                           | A                                            | в                                                                                                            | С                                      | D                             | E                       | F                  |  |  |  |
|           | 0                  | 6,5<br><b>DEC</b><br>R <sub>1</sub>      | 6,5<br><b>DEC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADD</b><br>IR <sub>1</sub> ,IM             | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br>LD<br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> ,RA | 12/10,0<br><b>JR</b><br>cc,RA                                                                                | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10,0<br><b>JP</b><br>cc,DA | 6,5<br><b>INC</b><br>r1 |                    |  |  |  |
|           | 1                  | 6,5<br><b>RLC</b><br>R <sub>1</sub>      | 6,5<br><b>RLC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,ir <sub>2</sub>     | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
|           | 2                  | 6,5<br>INC<br>R <sub>1</sub>             | 6,5<br><b>INC</b><br>IR <sub>1</sub>      | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,Ir <sub>2</sub>     | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM             |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
|           | 3                  | 8,0<br><b>JP</b><br>IRR <sub>1</sub>     | 6,1<br><b>SRP</b><br>IM                   | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,Ir <sub>2</sub>     | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
|           | 4                  | 8,5<br><b>DA</b><br>R <sub>1</sub>       | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r1,r2                           | 6,5<br><b>OR</b><br>r <sub>1</sub> ,Ir <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM              |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
|           | 5                  | 10,5<br><b>POP</b><br>R <sub>1</sub>     | 10,5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br><b>AND</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
|           | 6                  | 6,5<br><b>COM</b><br>R <sub>1</sub>      | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,ir <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
| bble (Hex | 7                  | 10/12,1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6,5<br><b>TM</b><br>r <sub>1</sub> ,r <sub>2</sub>  | 6,5<br><b>TM</b><br>r <sub>1</sub> ,Ir <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM              |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
| Upper Ni  | 8                  | 10,5<br><b>DECW</b><br>RR <sub>1</sub>   | 10,5<br><b>DECW</b><br>IR <sub>1</sub>    | 12,0<br>LDE<br>r <sub>1</sub> ,lrr <sub>2</sub>     | 18,0<br><b>LDEI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         | 6,1<br>Di          |  |  |  |
|           | 9                  | 6,5<br><b>RL</b><br>R <sub>1</sub>       | 6,5<br><b>RL</b><br>IR <sub>1</sub>       | 12,0<br>LDE<br>r <sub>2</sub> ,lrr <sub>1</sub>     | 18,0<br><b>LDEI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         | 6,1<br>El          |  |  |  |
|           | A                  | 10,5<br>INCW<br>RR <sub>1</sub>          | 10,5<br>INCW<br>IR <sub>1</sub>           | 6,5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>  | 6,5<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM              |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         | 14,0<br><b>RET</b> |  |  |  |
|           | B                  | 6,5<br><b>CLR</b><br>R <sub>1</sub>      | 6,5<br>CLR<br>IR <sub>1</sub>             | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM             |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         | 16,0<br>IRET       |  |  |  |
|           | c                  | 6,5<br><b>RRC</b><br>R <sub>1</sub>      | 6,5<br><b>RRC</b><br>IR <sub>1</sub>      | 12,0<br>LDC<br>r <sub>1</sub> ,Irr <sub>2</sub>     | 18,0<br>LDCI<br>Ir <sub>1</sub> ,Irr <sub>2</sub>        |                                                      |                                                       |                                          | 10,5<br><b>LD</b><br>r <sub>1</sub> ,x,R <sub>2</sub> |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         | 6,5<br>RCF         |  |  |  |
|           | D                  | 6,5<br><b>SRA</b><br>R <sub>1</sub>      | 6,5<br><b>SRA</b><br>IR <sub>1</sub>      | 12,0<br>LDC<br>r <sub>2</sub> ,Irr <sub>1</sub>     | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> | 20,0<br><b>CALL*</b><br>IRR <sub>1</sub>             |                                                       | 20,0<br><b>CALL</b><br>DA                | 10,5<br><b>LD</b><br>r <sub>2</sub> ,x,R <sub>1</sub> |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         | 6,5<br>SCF         |  |  |  |
|           | E                  | 6,5<br><b>RR</b><br>R <sub>1</sub>       | 6,5<br><b>RR</b><br>IR <sub>1</sub>       |                                                     | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IR <sub>2</sub>      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM              |                                                    |                                             |                                              |                                                                                                              |                                        |                               |                         | 6,5<br>CCF         |  |  |  |
|           | F                  | 8,5<br><b>SWAP</b><br>R <sub>1</sub>     | 8,5<br><b>SWAP</b><br>IR <sub>1</sub>     |                                                     | 6,5<br><b>LD</b><br>Ir <sub>1</sub> ,r <sub>2</sub>      |                                                      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>  |                                          |                                                       |                                                    | V                                           |                                              | ↓                                                                                                            | V                                      |                               | V                       | 6,0<br>NOP         |  |  |  |
|           |                    | $\overline{}$                            |                                           | 2                                                   |                                                          | $\overline{}$                                        |                                                       | 3                                        |                                                       | $\sim$                                             |                                             | 2                                            |                                                                                                              |                                        | 3                             | _                       | <u> </u>           |  |  |  |
|           |                    |                                          |                                           |                                                     | LON<br>OPC<br>NIE                                        | WER<br>CODE<br>BLE                                   |                                                       | E                                        | Bytes per                                             | Instructio                                         | n                                           |                                              |                                                                                                              |                                        |                               |                         |                    |  |  |  |
|           |                    |                                          | EX                                        | CYCLES                                              |                                                          |                                                      | PIPELIN<br>CYCLES                                     | E                                        |                                                       |                                                    |                                             | Legend<br>R = 8-bit<br>r = 4-bit             | :<br>t address<br>address                                                                                    |                                        |                               |                         |                    |  |  |  |
|           |                    |                                          | UPPI<br>OPCOI<br>NIBBI                    | ER<br>DE                                            |                                                          | 0,5<br><b>P</b><br>,R <sub>1</sub>                   | MNEMONIC                                              |                                          |                                                       |                                                    |                                             |                                              | H <sub>1</sub> or r <sub>1</sub> = Dstaddress<br>R <sub>2</sub> or r <sub>2</sub> = Src address<br>Sequence: |                                        |                               |                         |                    |  |  |  |
|           |                    |                                          |                                           | FIRS                                                |                                                          |                                                      |                                                       | )<br>ND                                  |                                                       |                                                    |                                             | Opcode                                       | , First Ope<br>he blank a                                                                                    | rand, Sec<br>reas are r                | ond Opera                     | nd                      |                    |  |  |  |

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

### **ABSOLUTE MAXIMUM RATINGS**

| Voltages on all pins* with respect | t                         |
|------------------------------------|---------------------------|
| to GND                             | 0.3V to $+ 7.0V$          |
| Operating Ambient                  |                           |
| Temperature                        | .See Ordering Information |
| Storage Temperature                | 65°C to +150°C            |
|                                    |                           |

\*Except RESET

### STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- $0^{\circ}C \le T_A \le +70^{\circ}C$  for S (Standard temperature)





#### Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.









### **DC CHARACTERISTICS**

| Symbol          | Parameter                      | Min  | Max             | Unit | Test Condition                     |
|-----------------|--------------------------------|------|-----------------|------|------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | Vcc             | V    | Driven by External Clock Generator |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | V    | Driven by External Clock Generator |
| VIH             | Input High Voltage             | 20   | V <sub>CC</sub> | V    |                                    |
| VIL             | Input Low Voltage              | -0.3 | 0.8             | V    |                                    |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | Vcc             | V    |                                    |
| V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8             | V    |                                    |
| V <sub>OH</sub> | Output High Voltage            | 2.4  |                 | V    | $I_{OH} = -250 \mu A$              |
| VOL             | Output Low Voltage             |      | 0.4             | V    | $I_{OL} = +2.0  \text{mA}$         |
| Ι <sub>ΙL</sub> | Input Leakage                  | - 10 | 10              | μA   | 0V≤V <sub>IN</sub> ≤ +5.25V        |
| IOL             | Output Leakage                 | - 10 | 10              | μA   | $0V \le V_{IN} \le +5.25V$         |
| I <sub>IR</sub> | Reset Input Current            |      | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$     |
| ICC             | V <sub>CC</sub> Supply Current |      | 90              | mA   | 8 MHz Clock (86L81/85-8L)          |
| ММ              | V <sub>MM</sub> Supply Current |      | 10              | mA   | Power Down Mode (Z86L85 only)      |
| V <sub>MM</sub> | Backup Supply Voltage          | 3    | Vcc             | V    | Power Down (Z86L85 only)           |
# **AC CHARACTERISTICS**

External I/O or Memory Read and Write Timing



Figure 18. External I/O or Memory Read/Write Timing

|        |           |                                                                       | Z86L8 | 1/85-8L |           |
|--------|-----------|-----------------------------------------------------------------------|-------|---------|-----------|
| Number | Symbol    | Parameter                                                             | Min   | Max     | Notes‡*†° |
| 1      | TdA(AS)   | Address Valid to AS ↑ Delay                                           | 50    |         | 1,2       |
| 2      | TdAS(A)   | AS ↑ to Address Float Delay                                           | 70    |         | 1,2       |
| 3      | TdAS(DR)  | AS ↑ to Read Data Required Valid                                      |       | 360     | 1,2,3     |
| 4      | TwAS      | AS Low Width                                                          | 80    |         | 1,2       |
| 5      | TdAz(DS)  | Address Float to DS ↓                                                 | 0     |         |           |
| 6      | TwDSR     | DS (Read) Low Width                                                   | 250   |         | 1,2,3     |
| 7      | TwDSW     | DS (Write) Low Width                                                  | 160   |         | 1,2,3     |
| 8      | TdDSR(DR) | DS ↓ to Read Data Required Valid                                      |       | 200     | 1,2,3     |
| 9      | ThDR(DS)  | Read Data to DS ↑ Hold Time                                           | 0     |         |           |
| 10     | TdDS(A)   | DS ↑ to Address Active Delay                                          | 70    |         | 1,2       |
| 11     | TdDS(AS)  | DS ↑ to AS ↓ Delay                                                    | 70    |         | 1,2       |
| 12     | TdR/W(AS) | R/W Valid to AS ↑ Delay                                               | 50    |         | 1,2       |
| 13     | TdDS(R/W) | DS ↑ to R/W Not Valid                                                 | 60    |         | 1,2       |
| 14     | TdDW(DSW) | Write Data Valid to $\overline{\text{DS}}$ (Write) $\downarrow$ Delay | 50    |         | 1,2       |
| 15     | TdDS(DW)  | DS ↑ to Write Data Not Valid Delay                                    | 70    |         | 1,2       |
| 16     | TdA(DR)   | Address Valid to Read Data Required Valid                             |       | 410     | 1,2,3     |
| 17     | TdAS(DS)  | AS ↑ to DS ↓ Delay                                                    | 80    |         | 1,2       |

NOTES:

Timing numbers given are for minimum TpC.
 Also see clock cycle time dependent characteristics table.

3. When using extended memory timing add 2 TpC.

‡ All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

\* All units in nanoseconds (ns).

+ Timings are preliminary and subject to change.

° Test Load 1

# **AC CHARACTERISTICS**

Additional Timing Table



#### Figure 19. Additional Timing

|        |             |                                   | <b>Z86L8</b> 1 | /85-8L |         |
|--------|-------------|-----------------------------------|----------------|--------|---------|
| Number | Symbol      | Parameter                         | Min            | Max    | Notes*† |
| 1      | ТрС         | Input Clock Period                | 125            | 1000   | 1       |
| 2      | TrC,TfC     | Clock Input Rise and Fall Times   |                | 25     | 1       |
| 3      | TwC         | Input Clock Width                 | 37             |        | 1       |
| 4      | TwTinL      | Timer Input Low Width             | 100            |        | 2       |
| 5      | TwTinH      | Timer Input High Width            | 3TpC           |        | 2       |
| 6      | TpTin       | Timer Input Period                | 8TpC           |        | 2       |
| 7      | TrTin,TfTin | Timer Input Rise and Fall Times   |                | 100    | 2       |
| 8      | TwiL        | Interrupt Request Input Low Time  | 100            |        | 2,3     |
|        |             |                                   | ЗТрС           |        | 2,4     |
| 9      | TwiH        | Interrupt Request Input High Time | 3TpC           |        | 2,3     |

NOTES:

Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".
 Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

3. Interrupt request via Port 3, P31-P33.

4. Interrupt request via Port 3, P3<sub>0</sub>. \* All units in nanoseconds (ns).

† Timings are preliminary and subject to change.

# **AC CHARACTERISTICS**

Handshake Timing



Figure 20a. Input Handshake Timing



| Figure 20b. | Output | Handshake | Timina |
|-------------|--------|-----------|--------|
|-------------|--------|-----------|--------|

|        |              |                             | Z86L8 | 1/85-8L |          |
|--------|--------------|-----------------------------|-------|---------|----------|
| Number | Symbol       | Parameter                   | Min   | Max     | Notes‡†* |
| 1      | TsDI(DAV)    | Data In Setup Time          | 0     |         |          |
| 2      | ThDI(DAV)    | Data In Hold Time           | 230   |         |          |
| 3      | TwDAV        | Data Available Width        | 175   |         |          |
| 4      | TdDAVIf(RDY) | DAV ↓ Input to RDY ↓ Delay  |       | 175     | 1,2      |
| 5      | TdDAVOf(RDY) | DAV ↓ Output to RDY ↓ Delay | 0     |         | 1,3      |
| 6      | TdDAVIr(RDY) | DAV ↑ Input to RDY ↑ Delay  |       | 175     | 1,2      |
| 7      | TdDAVOr(RDY) | DAV ↑ Output to RDY ↑ Delay | 0     |         | 1,3      |
| 8      | TdDO(DAV)    | Data Out to DAV ↓ Delay     | 50    |         | 1        |
| 9      | TdRDY(DAV)   | Rdy ↓ Input to DAV ↑ Delay  | 0     | 200     | 1        |

NOTES: 1. Test load 1

2. Input handshake 3. Output handshake ‡ All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".
 \* All units in nanoseconds (ns)

† Timings are preliminary and subject to change.

# **CLOCK CYCLE TIME-DEPENDENT CHARACTERISTICS**

|        |           | Z86L81/85-8L<br>8 MHz |        |           | Z86L81/85-8L<br>8 MHz |
|--------|-----------|-----------------------|--------|-----------|-----------------------|
| Number | Symbol    | Equation              | Number | Symbol    | Equation              |
| 1      | TdA(AS)   | TpC-75                | 13     | TdDS(R/W) | TpC-65                |
| 2      | TdAS(A)   | TpC-55                | 14     | TdDW(DSW) | TpC-75                |
| 3      | TdAS(DR)  | 4TpC-140*             | 15     | TdDS(DW)  | TpC-55                |
| 4      | TwAS      | TpC-45                | 16     | TdA(DR)   | 5TpC-215*             |
| 6      | TwDSR     | 3TpC-125*             | 17     | TdAS(DS)  | TpC-45                |
| 7      | TwDSW     | 2TpC-90*              |        |           |                       |
| 8      | TdDSR(DR) | 3TpC-175*             |        |           |                       |
| 10     | Td(DS)A   | TpC-55                |        |           |                       |
| 11     | TdDS(AS)  | TpC-55                |        |           |                       |
| 12     | TdR/W(AS) | TpC-75                |        |           |                       |

\*Add 2TpC when using extended memory timing

#### **ORDERING INFORMATION**

| Z8 Low Power RO | Viess MCU, 8.0 MHz | Z8 Low Power-Down ROMIess MCU, 8.0 MCU |            |  |
|-----------------|--------------------|----------------------------------------|------------|--|
| 40-pin DIP      | 44-pin PCC         | 40-pin DIP                             | 44-pin LCC |  |
| Z86L81 PS       | Z86L81 VS†         | Z86L85 PS                              | Z86L85 VS† |  |
| Z86L81 CS       |                    | Z86L85 CS                              |            |  |

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$   $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

†Available soon.

R = Protopack

T = Low Profile Protopack

DIP = Dual-In-Line Package LCC = Leadless Chip Carrier

PCC = Plastic Chip Carrier (Leaded)

#### FLOW

B = 883 Class B



Family



# **Super-8 Family**

#### March 1985

With the new Super-8 family, Zilog continues its tradition of powerful register-based architecture. The Super-8 makes history as the most powerful and cost effective 8-bit controller available. It outperforms many 16-bit designs and costs less than many 8-bit designs. Zilog is using our new, advanced NMOS process with the Super-8. Z4 is a double poly NMOS process with a 2 micron silicon gate. With Z4, Zilog has created a new generation of single-chip microcomputers that run with crystal frequencies starting at 20 MHz.

The Super-8 family begins with the Z8 instruction set and adds many arithmetic, bit control, and flow control instructions. The architecture includes a 338 byte register set, which can implement a 256-byte ring buffer with room to spare.

The Super-8 hardware includes a fast interrupt mode (600 ns for the 20 MHz version); this allows unprecedented reaction time for process control and synchronization. It is available with 0, 4, 8, or 16 KBytes of ROM, and a fifth 8-bit port in the 48-pin version. Hardware DMA permits coprocessing and resource sharing.

All Super-8 family members have corresponding EPROM-based protopack parts available for prototyping and short-run production. The protopacks work with standard 2732, 2764, or 27128 EPROMs. In-circuit emulation is provided by the Super-8 DM, which runs and traces at full speed, and connects to any RS232 host for software up/ down loading.

# Super-8 Family of Microcomputers



# Preliminary Product Specification

April 1985

# FEATURES

- Improved Z8 instruction set includes multiply and divide instructions, Boolean and BCD operations.
- Additional instructions support threaded-code languages, such as "Forth."
- 325 byte registers, including 272 general-purpose registers, and 53 mode and control registers.
- From 0 to 16 Kbytes of on-chip ROM with external addressing up to 128K bytes.
- Two register pointers allow use of short and fast instructions to access register groups within 600 ns.
- Direct Memory Access controller (DMA).
- Two 16-bit counter/timers.
- Up to 40 bit-programmable I/O lines, with 2 handshake channels.

- Interrupt structure supports:
  - □ 37 interrupt sources
  - 16 interrupt vectors
  - 8 interrupt levels
  - Servicing in 600 ns. (1 level only)
- Full-duplex UART with special features.
- Optional additional synchronous/asynchronous multiprotocol serial channel (available 1986).
- Optional low-power standby capability permits saving of register contents.
- Multiple versions permit design flexibility, efficient product development, and cost-effective production.
- On-chip oscillator.
- 20 MHz clock.
- Choice of 40- or 48-pin packages.

# **GENERAL DESCPIPTION**

The Zilog Super-8 family of single-chip microcomputers offers a comprehensive selection of MCUs for development and production. They can be used as I/O- or memory-intensive computers, or they can be configured to address external memory while still supporting many I/O lines.

The Super-8 is available in several different packages and configurations. They offer varying amounts of ROM and I/O ports, and a choice of addressing capabilities. They all feature a full-duplex universal asynchronous receiver/ transmitter (UART) with on-chip baud rate generator, two

programmable counter/timers, a direct memory access (DMA) controller, and an on-chip oscillator.

The Super-8 is available with 4, 8, or 16 Kbytes of internal ROM, in 40- or 48-pin packages, and with four or five I/O ports. A group of similarly packaged protopack Super-8s is available with a "piggy-back" EPROM interface. ROMless versions are also available in 40- and 48-pin packages. A special development chip, designed for emulation, is also available.

The pin assignments for the 40- and 48- pin packages, and

the piggyback EPROM interface appear in Figure 1.



#### ARCHITECTURE

The Super-8 architecture includes 325 byte-wide internal registers. 272 of these are available for general purpose use; the remaining 53 provide control and mode functions.

The instruction set is specially designed to deal with this large register set. It includes a full complement of 8-bit arithmetic and logical operations, including multiply and divide instructions and provisions for BCD operations. Addresses and counters can be incremented and decremented as 16-bit quantities. Rotate, shift, and bit manipulation instructions are provided. Three new instructions support threaded-code languages.

The UART is a full-function multipurpose asynchronous serial channel with many premium features. The optional SIO provides an additional sync/async channel for full duplex protocols. It is similar in function to the Zilog Z8530 SCC.

The 16-bit counters can operate independently or be cascaded to perform 32-bit counting and timing operations. The DMA controller handles transfers to and from the register file or memory. DMA can use the UART or one of two ports with handshake capability.

The architecture appears in the block diagram (Figure 2).



Figure 2. Functional Block Diagram

# **PIN DESCRIPTIONS**

The Super-8 connects to external devices via the following TTL-compatible pins:

**AS.** Address Strobe (output, active Low, 3-state).  $\overline{AS}$  is pulsed Low once at the beginning of each machine cycle. The rising edge indicates that addresses R/W and DM, when used, are valid.  $\overline{AS}$  can be placed in a high-impedance state under program control.

**DS.** Data Strobe (output, active Low, 3-state). DS provides timing for data movement between the address/data bus and external memory. During write cycles, data output is valid at the leading edge of DS. During read cycles, data input must be valid prior to the trailing edge of DS. It can be placed in a high-impedance state under program control

**P00-P07, P10-P17, P20-P27, P30-P37.** Port I/O Lines (input/output). These 40 lines are divided into five 8-bit I/O ports that can be configured under program control for I/O or external memory interface.

Port 1 can be assigned under program control to be a multiplexed address/data port, and Port 0 pins can be assigned as additional address lines. When configured as a memory interface, Ports 0 and 1, along with  $\overline{\text{AS}}$ ,  $\overline{\text{DS}}$ , R/W, and DM, can be placed in a high-impedance state under program control.

Ports 2 and 3 can be assigned on a bit-for-bit basis as general I/O or interrupt lines. They can also be used as special-purpose I/O lines to support the UART, counter/timers, or handshake channels.

Port 4 is used for general I/O. In 40-pin configurations it is present internally but has no connection to external pins.

During reset, all port pins are configured as inputs (high impedance) except for Port 1 and Port 0 in the 40- and 48-pin ROMless devices. In these, Port 1 is configured as a multiplexed address/data bus, and Port 0 pins  $P0_0$ - $P0_4$  are configured as address out, while pins  $P0_5$ - $P0_7$  are configured as inputs.

**RESET.** Reset (input, active Low). Reset initializes and starts the Super-8. When it is activated, it halts all processing; when it is deactivated, the Super-8 begins processing at address  $0020_{\text{H}}$ . When held Low, it acts as a register file protect during power-up and power-down. It is also used to enable test mode, as described in the Test Mode section.

**R/W**. Read/Write (output, 3-state). R/W determines the direction of data transfer for external memory transactions. It is Low when writing to program memory or data memory, and High for everything else.

**XTAL1.** (Crystal oscillator input.) These pins connect a parallel resonant crystal or an external clock source to the on-board clock oscillator and buffer.

**XTAL2.** (Crystal oscillator output.) These pins connect a parallel resonant crystal or an external clock source to the on-board clock oscillator and buffer.

# REGISTERS

The Super-8 contains a 256-byte internal register space. However, by using the upper 64 bytes of the register space more than once, a total of 325 registers are available.

Registers from 00 to BF are used only once. They can be accessed by any register command. Register addresses C0 to FF contain two separate sets of 64 registers. One set, called control registers, can only be accessed by register direct commands. The other set can only be addressed by register indirect, indexed, stack, and DMA commands.

The uppermost 32 register direct registers (E0 to FF) are further divided into two banks (0 and 1), selected by the Bank Select bit in the Flag register. When a Register Direct command accesses a register between E0 and FF, it looks at the Bank Select bit in the Flag register to select one of the banks.

The register space is shown in Figure 3.



#### **Working Register Window**

Control registers R214 and R215 are the register pointers, RP0 and RP1. They each define a moveable, 8-register section of the register space. The registers within these spaces are called working registers.

Working registers can be accessed using short 4-bit addresses. The process, shown in section a of Figure 4, works as follows:

- The high-order bit of the 4-bit address selects one of the two register pointers (0 selects RP0; 1 selects RP1).
- The five high-order bits in the register pointer select an 8-register (contiguous) slice of the register space.

The three low-order bits of the 4-bit address select one of the eight registers in the slice.

The net effect is to concatenate the five bits from the register pointer to the three bits from the address to form an 8-bit address. As long as the address in the register pointer remains unchanged, the three bits from the address will always point to an address within the same eight registers.

The register pointers can be moved by changing the five high bits in control registers R214 for RP0 and R215 for RP1.



Figure 4. Working Register Window

The working registers can also be accessed by using full 8-bit addressing. When an 8-bit logical address in the range 192 to 207 (C0 to CF) is specified, the lower nibble is used similarly to the 4-bit addressing described above. This is shown in section b of Figure 4.

Since any direct access to logical addresses 192 to 207

involves the register pointers, the physical registers 192 to

207 can be accessed only when selected by a register pointer. After a reset, RP0 points to R192 and RP1 points to R200.

#### **Register List**

Table 1, Super-8 Registers

Table 1 lists the Super-8 registers.

|                       |        | 1                  |          |                                     |
|-----------------------|--------|--------------------|----------|-------------------------------------|
| Decimai               | пехао  | lecimal            | Mnemonic | Function                            |
| General-Purpose Regi  | sters  |                    |          |                                     |
| 000-207               | 00-CF  |                    | —        | General purpose (all address modes  |
| 192-207               | 00-CF  |                    |          | Working register (direct only)      |
| 192-255               | C0-FF  |                    |          | General purpose (indirect only)     |
| Node and Control Regi | isters |                    |          |                                     |
| 208                   | D0     |                    | PO       | Port 0 I/O bits                     |
| 209                   | D1     |                    | P1       | Port 1 (I/O only)                   |
| 210                   | D2     |                    | P2       | Port 2                              |
| 211                   | D3     |                    | P3       | Port 3                              |
| 212                   | D4     |                    | P4       | Port 4                              |
| 213                   | D5     |                    | FLAGS    | System flags register               |
| 214                   | D6     |                    | RP0      | Register pointer 0                  |
| 215                   | D7     |                    | RP1      | Register pointer 1                  |
| 216                   | D8     |                    | SPH      | Stack pointer high byte             |
| 217                   | D9     |                    | SPI      | Stack pointer low byte              |
| 218                   | DA     |                    | IPH      | Instruction pointer high byte       |
| 219                   | DB     |                    | IPI      | Instruction pointer low byte        |
| 220                   | DC     |                    | IBO      | Interrupt request                   |
| 220                   |        |                    | IMB      | Interrupt mask register             |
| 221                   | DE     |                    | SAM .    | System mode                         |
| 222                   | EO     | Book O             | COCT     | CTR 0 control                       |
| 224                   |        | Bank U             | 0001     | CTR 0 control                       |
| 005                   | E4 1   | Barik I<br>Barik 0 |          | CTR 0 mode                          |
| 220                   |        | Bank U             |          |                                     |
|                       | 50 1   | Bank 1             |          |                                     |
| 226                   | E2 E   | Bank 0             | COCH     | CTR 0 capture register, bits 8-15   |
|                       | E .    | Bank 1             | CICH     | CTR 0 timer constant, bits 8-15     |
| 227                   | E3 E   | Bank 0             | COCL     | CTR 0 capture register, bits 0-7    |
|                       | E      | Bank 1             | CTCL     | CTR 0 time constant, bits 0-7       |
| 228                   | E4 E   | Bank 0             | C1CH     | CTR 1 capture register, bits 8-15   |
|                       | E      | Bank 1             | C1TCH    | CTR 1 time constant, bits 8-15      |
| 229                   | E5 E   | Bank 0             | C1CL     | CTR 1 capture register, bits 0-7    |
|                       | E      | Bank 1             | C1TCL    | CTR 1 time constant, bits 0-7       |
| 235                   | EB E   | Bank 0             | UTC      | UART transmit control               |
| 236                   | EC E   | Bank 0             | URC      | UART receive control                |
| 237                   | ED E   | Bank 0             | UIE      | UART interrupt enable               |
| 239                   | EF E   | Bank 0             | UIO      | UART data                           |
| 240                   | FO E   | Bank 0             | POM      | Port 0 Mode                         |
|                       | E      | Bank 1             | DCH      | DMA count, bits 8-15                |
| 241                   | F1 E   | Bank 0             | PM       | Port mode register                  |
|                       | E      | Bank 1             | DCL      | DMA count, bits 0-7                 |
| 244                   | F4 F   | Bank 0             | HOC      | Handshake channel 0 control         |
| 245                   | F5 F   | Bank 0             | H1C      | Handshake channel 1 control         |
| 246                   | F6 F   | Bank 0             | P4D      | Port 4 direction                    |
| 247                   | F7 F   | Bank 0             | P4OD     | Port 4 open drain                   |
| 248                   | F8 5   | Bank 0             | P2AM     | Port 2/3 A mode                     |
| 240                   | 10 1   | Dank U             |          | LIADT baud rate apparates hits 9.15 |

Super-8 Family

#### Table 1. Super-8 Registers (Continued)

| Add                | ress                 |          |                                    |
|--------------------|----------------------|----------|------------------------------------|
| Decimal            | Hexadecimal          | Mnemonic | Function                           |
| Mode and Control R | egisters (Continued) |          |                                    |
| 249                | F9 Bank 0            | P2BM     | Port 2/3 B mode                    |
|                    | Bank 1               | UBGL     | UART baud rate generator, bits 0-7 |
| 250                | FA Bank 0            | P2CM     | Port 2/3 C mode                    |
|                    | Bank 1               | UMA      | UART mode A                        |
| 251                | FB Bank 0            | P2DM     | Port 2/3 D mode                    |
|                    | Bank 1               | UMB      | UART mode B                        |
| 252                | FC Bank 0            | P2AIP    | Port 2/3 A interrupt pending       |
| 253                | FD Bank 0            | P2BIP    | Port 2/3 B interrupt pending       |
| 254                | FE Bank 0            | EMT      | External memory timing             |
|                    | Bank 1               | WUMCH    | Wakeup Match register              |
| 255                | FF Bank 0            | IPR      | Interrupt Priority register        |
|                    | Bank 1               | WUMSK    | Wakeup Mask register               |

# MODE AND CONTROL REGISTERS









**Super-8 Family** 









# **I/O PORTS**

The Super-8 comes in two versions: one version has 32 I/O lines arranged into four 8-bit ports and the other version has 40 I/O lines arranged into five 8-bit ports. These lines are all TTL-compatible, and can be configured as inputs or outputs. Some can also be configured as address/data lines.

Each port has an input register, an output register, and a register address. Data coming into the port is stored in the input register, and data to be written to a port is stored in the output register. Reading a port's register address returns the value in the input register; writing a port's register address loads the value in the output register. If the port is configured for an output, this value will appear on the external pins.

When the CPU reads the bits configured as outputs, the data on the external pins is returned. Under normal output loading, this has the same effect as reading the output register, unless the bits are configured as open-drain outputs.

The ports can be configured as shown in Table 2.

#### Table 2. Port Configuration

| Port    | Configuration Choices                                                                                        |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------|--|--|--|
| 0       | Address outputs and/or general I/O                                                                           |  |  |  |
| 1       | Multiplexed address/data or general I/O                                                                      |  |  |  |
| 2 and 3 | Control I/O for UART, handshake channels, and<br>counter/timers; also general I/O and external<br>interrupts |  |  |  |
| 4       | General I/O                                                                                                  |  |  |  |

#### Port 0

Port 0 can be configured as an I/O port or an output for addressing external memory, or it can be divided and used as both. The bits configured as I/O can be either all outputs or all inputs; they cannot be mixed. If configured for outputs, they can be push-pull or open-drain type.

Any bits configured for I/O can be accessed via R208. To write to the port, specify R208 as the destination (dst) of an instruction; to read the port, specify R208 as the source (src).

Port 0 bits configured as I/O can be placed under handshake control of handshake channel 1.

Port 0 bits configured as address outputs cannot be accessed via the register.

#### Port 1

Port 1 can be configured as a byte-wide address/data port, or as a byte I/O port. When configured as an address/data port, it provides a byte-wide multiplexed address/data path. Additional address lines can be added by configuring Port 0. The 64-pin ROMless version of the Super-8 provides separate address/data lines. Port 1 is then available for I/O.

Port 1's input/output register address is R209. Data is read from the port by specifying R209 as the source of an instruction; data is written to the port by specifying R209 as the destination.

When configured for I/O, Port 1 can be placed under handshake control.

When configured as an address/data port, Port 1 cannot be accessed as a register.

#### Ports 2 and 3

Ports 2 and 3 provide external control inputs and outputs for the UART, handshake channels, and counter/timers. The pin assignments appear in Table 3.

Bits not used for control I/O can be configured as general-purpose I/O lines and/or external interrupt inputs.

Those bits configured for general I/O can be configured individually for input or output. Those configured for output can be individually configured for open-drain or push-pull output.

All Port 2 and 3 input pins are Schmitt-triggered.

The port address for Port 2 is R210, and for Port 3 is R211.

#### Table 3. Pin Assignments for Ports 2 and 3

|     | Port 2              |     | Port 3                 |
|-----|---------------------|-----|------------------------|
| Bit | Function            | Bit | Function               |
| 0   | UART receive clock  | 0   | UART receive data      |
| 1   | UART transmit clock | 1   | UART transmit data     |
| 2   | SIO receive clock   | 2   | SIO receive data       |
| 3   | SIO transmit clock  | 3   | SIO transmit data      |
| 4   | Handshake 0 input   | 4   | Handshake 1 input/WAIT |
| 5   | Handshake 0 output  | 5   | Handshake 1 output/DM  |
| 6   | Counter 0 input     | 6   | Counter 1 input        |
| 7   | Counter 0 I/O       | 7   | Counter 1 I/O          |

#### Port 4

Port 4 can be configured as I/O only. It exists internally in all versions of the Super-8, but has no connection to external pins in the 40-pin models. Each bit can be configured individually as input or output, with either push-pull or open-drain outputs. All Port 4 inputs are Schmitt-triggered.

Port 4 can be placed under handshake control of handshake channel 0. Its register address is R212.

Ports 1 and 4 use the same handshake line in Port 2. Only one can use the handshake feature at a given time.

#### UART

The UART is a full-duplex asynchronous channel. It transmits and receives independently with 5 to 8 bits per character, has options for even or odd bit parity, and a wake-up feature.

Data can be read into or out of the UART via R239, Bank 0. This single address is able to serve a full-duplex channel because it contains two complete 8-bit registers—one for the transmitter and the other for the receiver.

#### Pins

The UART uses the following Port 2 and 3 pins:

| Port/Pin | UART Function  |
|----------|----------------|
| 2/0      | Receive Clock  |
| 3/0      | Receive Data   |
| 2/1      | Transmit Clock |
| 3/1      | Transmit Data  |

#### Transmitter

When the UART's register address is specified as the destination (dst) of an operation, the data is output on the UART, which automatically adds the start bit, the programmed parity bit, and the programmed number of stop bits. It can also add a wake-up bit if that option is selected.

If the UART is programmed for a 5-, 6-, or 7-bit character, the extra bits in R239 are ignored.

Serial data is transmitted at a rate equal to 1, 1/16, 1/32 or 1/64 of the transmitter clock rate, depending on the programmed data rate. All data is sent out on the falling edge of the clock input.

When the UART has no data to send, it holds the output marking (High). It may be programmed with the Send Break command to hold the output Low (Spacing), which it continues until the command is cleared.

#### Receiver

The UART begins receive operation when Receive Enable (URC, bit 0) is set High. After this, a Low on the receive input pin for longer than half a bit time is interpreted as a start bit. The UART samples the data on the input pin in the middle of each clock cycle until a complete byte is assembled. This is placed in the Receive Data register.

If the 1X clock mode is selected, external bit synchronization must be provided, and the input data is sampled on the rising edge of the clock.

For character lengths of less than eight bits, the UART inserts ones into the unused bits, and, if parity is enabled, the parity bit is not stripped. The data bits, extra ones, and the parity bit are placed in the UART Data register (UIO).

While the UART is assembling a byte in its input shift register, the CPU has time to service an interrupt and manipulate the data character in UIO.

Once a complete character is assembled, the UART checks it and performs the following:

- If it is an ASCII control character, the UART sets the Control Character status bit.
- It checks the wake-up settings and completes any indicated action.
- If parity is enabled, the UART checks to see if the calculated parity matches the programmed parity bit. If they do not match, it sets the Parity Error bit in URC (R236 Bank 0), which remains set until reset by software.
- It sets the Framing Error bit (URC, bit 4) if the character is assembled without any stop bits. This bit remains set until cleared by software.

Overrun errors occur when characters are received faster than they are read. That is, when the UART has assembled a complete character before the CPU has read the current character, the UART sets the Overrun Error bit (URC, bit 3), and the character currently in the receive buffer is lost.

The overrun bit remains set until cleared by software.

# ADDRESS SPACE

The Super-8 can access 64K bytes of program memory and 64K bytes of data memory. These spaces can be either combined or separate. If separate, they are controlled by the DM line (Port P3<sub>5</sub>), which selects data memory when Low and program memory when High.

#### **CPU Program Memory**

Program memory occupies addresses 0 to 64K. On-chip ROM always occupies the lowest part of program memory. Space beyond the on-chip ROM can be accessed by configuring Ports 0 and 1 as a memory interface. Port 1 can be used as an 8-bit multiplexed address/data port; Port 0 can be configured to provide from 0 to 8 additional address lines.

The address/data lines are controlled by  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ .

The first 32 program memory bytes are reserved for interrupt vectors; the lowest address available for user programs is 32 (decimal). This value is automatically loaded into the program counter after a hardware reset.

In 40- and 48-pin ROMless versions, Port 1 is automatically configured as a multiplexed address/data port.

Figure 6 shows the system memory space.

# **INSTRUCTION SET**

The Super-8 instruction set is designed to handle its large register set. The instruction set provides a full complement of 8-bit arithmetic and logical operations, including multiply and divide. It supports BCD operations using a decimal adjustment of binary values, and it supports incrementing and decrementing 16-bit quantities for addresses and counters.

It provides extensive bit manipulation, and rotate and shift operations, and it requires no special I/O instructions—the I/O ports are mapped into the register file.

#### **Instruction Pointer**

A special register called the Instruction Pointer (IP) provides hardware support for threaded-code languages. It consists of register-pair R218 and R219, and it contains memory addresses. The MSB is R218.

Threaded-code languages deal with an imaginary higher-level machine within the existing hardware machine. The IP acts like the PC for that machine. The command NEXT passes control to or from the hardware machine to the imaginary machine, and the commands ENTER and EXIT are imaginary machine equivalents of (real machine) CALLS and RETURNS.

If the commands NEXT, ENTER, and EXIT are not used, the IP can be used by the fast interrupt processing, as described in the Interrupts section.



Figure 6. Memory Map

#### **CPU Data Memory**

The CPU data memory space, if separate from program memory, is also accessed using Port 1 as  $AD_0$ - $AD_7$ , with DM Low. Accesses are controlled by  $\overline{AS}$ ,  $\overline{DS}$ , and R/W. Port 0 can be configured to provide additional address lines.

#### **Flag Register**

The Flag register (FLAGS) contains eight bits that describe the current status of the Super-8. Four of these can be tested and used with conditional jump instructions; two others are used for BCD arithmetic. FLAGS also contains the Bank Address bit and the Fast Interrupt Status bit.

The flag bits can be set and reset by instructions.

#### CAUTION

Do not specify FLAGS as the destination of an instruction that normally affects the flag bits or the result will be unspecified.

The following paragraphs describe each flag bit:

**Bank Select.** This bit is used to select one of the register banks (0 or 1) between (decimal) addresses 224 and 255. It is cleared by the SB0 instruction and set by the SB1 instruction.

**Fast Interrupt Status.** This bit is set during a fast interrupt cycle and reset during the IRET following interrupt servicing. When set, this bit inhibits all interrupts and causes the fast interrupt return to be executed when the IRET instruction is fetched.

**Half-Carry.** This bit is set to 1 whenever an addition generates a carry out of bit 3, or when a subtraction borrows out of bit 3. This bit is used by the Decimal Adjust (DA) instruction to convert the binary result of a previous addition or subtraction into the correct decimal (BCD) result. This flag, and the Decimal Adjust flag, are not usually accessed by users.

**Decimal Adjust.** This bit is used to specify what type of instruction was executed last during BCD operations, so a subsequent Decimal Adjust operation can function correctly. This bit is not usually accessible to programmers, and cannot be used as a test condition.

**Overflow Flag.** This flag is set to 1 when the result of a twos-complement operation was greater than 127 or less than -128. It is also cleared to 0 during logical operations.

**Sign Flag.** Following arithmetic, logical, rotate, or shift operations, this bit identifies the state of the MSB of the result. A 0 indicates a positive number and a 1 indicates a negative number.

**Zero Flag.** For arithmetic and logical operations, this flag is set to 1 if the result of the operation is zero.

For operations that test bits in a register, the zero bit is set to 1 if the result is zero.

For rotate and shift operations, this bit is set to 1 if the result is zero.

**Carry Flag.** This flag is set to 1 if the result from an arithmetic operation generates a carry out of, or a borrow into, bit 7.

After rotate and shift operations, it contains the last value shifted out of the specified register.

It can be set, cleared, or complemented by instructions.

#### **Condition Codes**

The flags C, Z, S, and V are used to control the operation of conditional jump instructions.

The opcode of a conditional jump contains a 4-bit field called the condition code (cc). This specifies under which conditions it is to execute the jump. For example, a conditional jump with the condition code for "equal" after a compare operation only jumps if the two operands are equal.

The condition codes and their meanings are given in Table 4.

#### Addressing Modes

All operands except for immediate data and condition codes are expressed as register addresses, program memory addresses, or data memory addresses. The addressing modes and their designations are:

Register (R) Indirect Register (IR) Indexed (X) Direct (DA) Relative (RA) Immediate (IM)

| <br>Binary | Mnemonic | Flags                    | Meaning                        |  |  |  |
|------------|----------|--------------------------|--------------------------------|--|--|--|
| <br>0000   | F        |                          | Always false                   |  |  |  |
| 1000       |          | _                        | Always true                    |  |  |  |
| 0111*      | С        | C = 1                    | Carry                          |  |  |  |
| 1111*      | NC       | C = 0                    | No carry                       |  |  |  |
| 0110*      | Z        | Z=1                      | Zero                           |  |  |  |
| 1110*      | NZ       | Z=0                      | Not zero                       |  |  |  |
| 1101       | PL       | S=0                      | Plus                           |  |  |  |
| 0101       | MI       | S=1                      | Minus                          |  |  |  |
| 0100       | OV       | V = 1                    | Overflow                       |  |  |  |
| 1100       | NOV      | V = 0                    | No overflow                    |  |  |  |
| 0110*      | EQ       | Z = 1                    | Equal                          |  |  |  |
| 1110*      | NE       | Z=0                      | Not equal                      |  |  |  |
| 1001       | GE       | (S XOR V) = 0            | Greater than or equal          |  |  |  |
| 0001       | LT       | (S XOR V) = 1            | Less than                      |  |  |  |
| 1010       | GT       | (Z  OR  (S  XOR  V)) = 0 | Greater than                   |  |  |  |
| 0010       | LE       | (Z  OR  (S  XOR  V)) = 1 | Less than or equal             |  |  |  |
| 1111*      | UGE      | C=0                      | Unsigned greater than or equal |  |  |  |
| 0111*      | ULT      | C = 1                    | Unsigned less than             |  |  |  |
| 1011       | UGT      | (C = 0 AND Z = 0) = 1    | Unsigned greater than          |  |  |  |
| 0011       | ULE      | (C  OR  Z) = 1           | Unsigned less than or equal    |  |  |  |
|            |          | • •                      |                                |  |  |  |

# Table 4. Condition Codes and Meanings

NOTE. Asterisks (\*) indicate condition codes that relate to two different mnemonics but test the same flags. For example, Z and EQ are both True if the Zero flag is set, but after an ADD instruction, Z would probably be used, while after a CP instruction, EQ would probably be used.

Registers can be addressed by an 8-bit address in the range of 0 to 255. Working registers can also be addressed using 4-bit addresses, where five bits contained in a register pointer (R218 or R219) are concatenated with three bits from the 4-bit address to form an 8-bit address.

Registers can be used in pairs to generate 16-bit program or data memory addresses.

#### **Notation and Encoding**

The instruction set notations are described in Table 5.

#### **Functional Summary of Commands**

Figure 8 shows the commands, and Figure 9 provides a quick reference guide to the commands.

#### **Table 5. Instruction Set Notations**

| Notation | Meaning                                                  | Notation | Meaning                              |
|----------|----------------------------------------------------------|----------|--------------------------------------|
| cc       | Condition code (see Table 4)                             | DA       | Direct address (between 0 and 65535) |
| r        | Working register (between 0 and 15)                      | RA       | Relative address                     |
| rb       | Bit of working register                                  | IM       | Immediate                            |
| rO       | Bit 0 of working register                                | IML      | Immediate long                       |
| R        | Register or working register                             | dst      | Destination operand                  |
| RR       | Register pair or working register pair (Register pairs   | SIC      | Source operand                       |
|          | always start on an even-number boundary)                 | @        | Indirect address prefix              |
| IA       | Indirect address                                         | SP       | Stack pointer                        |
| lr       | Indirect working register                                | PC       | Program counter                      |
| IR       | Indirect register or indirect working register           | IP       | Instruction pointer                  |
| Irr      | Indirect working register pair                           | FLAGS    | Flags register                       |
| IRR      | Indirect register pair or indirect working register pair | RP       | Register pointer                     |
| х        | Indexed                                                  | #        | Immediate operand prefix             |
| XS       | Indexed, short offset                                    | %        | Hexadecimal number prefix            |
| XL       | Indexed, long offset                                     | OPC      | Opcode                               |

#### **One-Byte Instructions**



dst OPC INC

#### **Two-Byte Instructions**

| OPC     | dst src ADC, ADD, AND, CP, LD, LDC, LDCI, LDCD, LDE, LDED, OR, SBC, SUB, TCM, TM, XOR |
|---------|---------------------------------------------------------------------------------------|
| OPC     | src dst LDC, LDCPD, LDCPI, LDE, LDEPD, LDEPI                                          |
| OPC     | CALL, DA, DEC, DECW, INC, INCW, JP, POP,<br>RL, RLC, RR, RRC, SWAP, CLR, SRA, COM     |
| OPC     | src PUSH, SRP, SRP0, SRP1                                                             |
| OPC     | dst b 0 BITC, BITR                                                                    |
| OPC     | dst b 1 BITS                                                                          |
| r OPC   | dst DJNZ                                                                              |
| cc OPC  | dst JR                                                                                |
| dst OPC | src LD                                                                                |
| src OPC | dst LD                                                                                |





Figure 7. Instruction Formats (Continued)

src

dst

LDE

LDW

dst

# INSTRUCTION SUMMARY

OPC

OPC

dst 0001

dst

|                                    | Addr Mode |          | Opcode        | F | lag | S | Affe | ecte | ed |                                           | Addr Mode   |          | Opcode        | Flags Affected |   |   |   |   | əd |
|------------------------------------|-----------|----------|---------------|---|-----|---|------|------|----|-------------------------------------------|-------------|----------|---------------|----------------|---|---|---|---|----|
| Instruction<br>and Operation       | dst       | src      | Byte<br>(Hex) | С | z   | S | ۷    | D    | Н  | Instruction<br>and Operation              | dst         | src      | Byte<br>(Hex) | С              | z | S | ۷ | D | н  |
| ADC dst,src<br>dst ← dst + src + C | (No       | te 1)    | 10            | * | *   | * |      | 0    | *  | <b>BOR</b> dst, src<br>dst ← dst OR src   | r0<br>Rb    | rB<br>r0 | 07            |                | * | 0 | U | _ | _  |
| ADD dst,src<br>dst ← dst + src     | (No       | te 1)    | 0□            | * | *   | * | *    | 0    | *  | <b>BTJRF</b><br>if src = 0, PC = PC       | RA<br>+ dst | rb       | 37            |                |   |   |   | _ | _  |
| AND dst,src<br>dst ← dst AND src   | (No       | te 1)    | 5□            |   | *   | * | 0    | -    |    | <b>BTJRT</b><br>If src = 1, PC = PC       | RA<br>+ dst | rb       | 37            |                |   | _ |   |   |    |
| BAND dst,src<br>dst ← dst AND src  | r0<br>Rb  | Rb<br>r0 | 67<br>67      |   | *   | 0 | U    |      |    | <b>BXOR</b> dst, src<br>dst ← dst XOR src | r0<br>Rb    | Rb<br>r0 | 27<br>27      |                | * | 0 | U |   |    |
| BCP dst, src<br>dst – src          | rO        | Rb       | 17            |   | *   | 0 | U    |      |    | CALL dst<br>SP ← SP - 2                   | DA<br>IRR   |          | F6<br>F4      | _              |   |   | _ |   | _  |
| BITC dst<br>dst ← NOT dst          | rb        |          | 57            |   | *   | 0 | U    |      |    | @SP ← PC<br>PC ← dst<br>                  | IA          |          | D4            |                |   |   |   |   |    |
| BITR dst<br>dst ← 0                | rb        |          | 77            |   |     |   |      |      |    | CCF<br>C = NOT C                          |             |          | EF            | *              |   |   |   | _ | _  |
| BITS dst<br>dst ← 1                | rb        |          | 77            |   |     |   |      |      |    | CLR dst<br>dst ← 0                        | R<br>IR     |          | B0<br>B1      |                |   | _ |   |   |    |

Figure 8. Command Summary

# **INSTRUCTION SUMMARY** (Continued)

|                                                                                         | Addr Mode    |       | Opcode                         | Flags Affected |   |   |     |     | cte | d |   |                                                              | Addr           | Mode               | Opcode                   | Fla          | ıgs          | Aff          | ect  | ed |
|-----------------------------------------------------------------------------------------|--------------|-------|--------------------------------|----------------|---|---|-----|-----|-----|---|---|--------------------------------------------------------------|----------------|--------------------|--------------------------|--------------|--------------|--------------|------|----|
| Instruction<br>and Operation                                                            | dst          | src   | Byte<br>(Hex)                  | С              | z | 5 | 5 1 | /   | D   | н | • | Instruction<br>and Operation                                 | dst            | src                | Byte<br>(Hex)            | C            | zs           | 5 N          | D    | Н  |
| <b>COM</b> dst<br>dst ← NOT dst                                                         | R<br>IR      |       | 60<br>61                       | _              | * | * | • ( | )   |     |   | - | INCW dst<br>dst ← 1 + dst                                    | RR<br>IR       |                    | A0<br>A1                 | - •          | * *          | * *          |      |    |
| <b>CP</b> dst,src<br>dst – src                                                          | (No          | te 1) | A□                             | *              | * | * |     | •   |     |   | - | IRET (Fast)<br>PC ↔ IP                                       |                |                    | BF                       | Rest<br>befo | ore<br>re ir | d to<br>nter | rupi | t  |
| <b>CPIJE</b><br>if dst – src = 0,then<br>PC ← PC + RA                                   | r            | lr    | C2                             |                |   | _ |     |     |     |   |   | FLAG ← FLAG'<br>FIS ← 0<br>IRET (Normal)                     |                |                    | BF                       | Rest         | ore          | d to         |      |    |
|                                                                                         |              |       | <u> </u>                       |                |   |   |     |     |     |   | - | $PC \leftarrow @SP; SP \leftarrow SP$                        | SP +<br>+ 2; S | 1<br>MR (0         | ) 🕶 1                    | Deto         | reir         | nter         | rup  | [  |
| if dst - src = 0,then<br>$PC \leftarrow PC + RA$<br>$Ir \leftarrow Ir + 1$              | I            | II    | Dz                             |                |   |   |     |     |     |   |   | JP cc,dst<br>if cc is true,<br>PC ← dst                      | DA<br>IRR      |                    | ccD<br>(cc=0 to F)<br>30 |              |              | _            |      |    |
| <b>DA</b> dst<br>dst ← DA dst                                                           | R<br>IR      |       | 40<br>41                       | *              | * | * | r ( | ر   |     |   | - | <b>JR</b> cc,dst<br>if cc is true,<br>$PC \leftarrow PC + d$ | RA             |                    | ccB<br>( $cc = 0$ to F)  |              |              |              |      |    |
| DEC dst<br>dst ← dst – 1                                                                | R            |       | 00<br>01                       |                | * | 1 | * 1 | k · |     |   |   | LD dst.src                                                   | r              | IM                 | rC                       |              |              |              |      |    |
| DECW dst<br>dst ← dst - 1                                                               | RR<br>IR     |       | 80<br>81                       |                | * | * | • • | ł   |     |   | - | dst ← src                                                    | r<br>R         | R<br>r             | r8<br>r9                 |              |              |              |      |    |
| <b>DI</b><br>SMR (0) ← 0                                                                |              |       | 8F                             |                |   |   |     |     |     |   | - |                                                              | r<br>IR        | IR<br>r            | (1=010F)<br>C7<br>D7     |              |              |              |      |    |
| DIV dst, src<br>dst ∸ src<br>dst (Lipper) ←                                             | RR           | R     | 94<br>95                       | *              | * | * | • 1 | ł   |     | _ | - | (                                                            | R<br>R<br>R    | R<br>IR<br>IM      | E4<br>E5<br>E6           |              |              |              |      |    |
| Quotient<br>dst (Lower) ←<br>Remainder                                                  | RR           | м     | 96                             |                |   |   |     |     |     |   |   |                                                              | IR<br>IR<br>r  | IM<br>R<br>x       | D6<br>F5<br>87           |              |              |              |      |    |
| DJNZ r,dst<br>r ← r – 1                                                                 | RA           | r     | rA<br>(r = 0 to F)             |                |   |   |     |     |     |   | - | LDB dst, src                                                 | r0<br>Rb       | r<br>Rb<br>r0      | 97<br>47<br>47           |              |              |              |      |    |
| if r = 0<br>PC ← PC + dst                                                               |              |       |                                |                |   |   |     |     |     |   |   |                                                              | r              | Irr                | C3                       |              |              |              |      |    |
| EI<br>SMR (0) ← 1                                                                       |              |       | 9F                             |                |   |   |     |     |     |   |   |                                                              | r<br>xs        | xs<br>r            | E7<br>F7                 |              |              |              |      |    |
| ENTER<br>SP $\leftarrow$ SP $-2$<br>@ SP $\leftarrow$ IP                                |              |       | 1F                             |                |   |   |     |     |     |   |   |                                                              | r<br>x1<br>r   | x1<br>r<br>DA<br>r | A7<br>B7<br>A7<br>B7     |              |              |              |      |    |
| PC ← @ IP<br>IP ← IP + 2                                                                |              |       | 05                             |                |   |   |     |     |     | - | - | LDCD/LDED dst, src<br>dst ← src                              | r              | Irr                | E2                       |              |              |              |      |    |
| $P \leftarrow @SP$<br>SP \leftarrow SP + 2<br>PC \leftarrow @IP<br>IP \leftarrow IP + 2 |              |       | 26                             |                |   |   |     |     |     |   |   | LDEI/LDCI dst, src<br>dst ← src<br>rr ← rr + 1               | r              | Irr                | E3                       |              |              |              |      |    |
| INC dst<br>dst ← dst + 1                                                                | r<br>R<br>IR |       | rE<br>(r = 0 to F)<br>20<br>21 |                | * | * | r 1 |     |     |   | - | LDCPD/LDEPD dst,s<br>rr ← rr – 1<br>dst ← src                | rc<br>Irr      | r                  | F2                       |              |              |              |      |    |

Figure 8. Command Summary (Continued)

# INSTRUCTION SUMMARY (Continued)

|                                                                                                                             | Addr Mode                  |                            | Opcode Fla                 |     | Flags Affected |     |     |    | 4 |                                                                                                                             | Addr    | Mode   | Opcode       | F | ag | s A | ffe | ecte | ed . |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-----|----------------|-----|-----|----|---|-----------------------------------------------------------------------------------------------------------------------------|---------|--------|--------------|---|----|-----|-----|------|------|
| Instruction<br>and Operation                                                                                                | dst                        | src                        | Byte<br>(Hex)              | C Z | zs             | S \ | 1   | DI | H | and Operation                                                                                                               | dst     | src    | (Hex)        | С | z  | s   | v   | D    | н    |
| LDCPI/LDEPI dst, s<br>rr ← rr + 1<br>dst ← src<br>LDW dst, src                                                              | rc<br>Irr<br>RR            | r<br>RR                    | F3                         |     |                |     |     |    |   | <b>RLC</b> dst<br>dst (0) $\leftarrow$ C<br>C $\leftarrow$ dst (7)<br>dst (N + 1) $\leftarrow$ dst (N)<br>N = 0 to 6        | R<br>IR |        | 10<br>11     | * | *  | *   | *   |      | _    |
| dst ← src<br>                                                                                                               | RR<br>RR<br>RR<br>RR<br>RR | IR<br>IMM<br>R<br>IR<br>IM | C5<br>C6<br>84<br>85<br>86 | * ( | 0,             | k 1 | k · |    |   | <b>RR</b> dst<br>$C \leftarrow dst (0)$<br>$dst (7) \leftarrow dst (0)$<br>$dst (N) \leftarrow dst (N + 1)$<br>N = 0  to  6 | R<br>IR |        | E0<br>E1     | * | *  | *   | *   |      |      |
| NEXT<br>PC ← @IP<br>IP ← IP + 2<br>NOP                                                                                      |                            |                            | OF<br>FF                   |     |                |     |     |    |   | <b>RRC</b> dst<br>$C \leftarrow dst(0)$<br>$dst(7) \leftarrow C$<br>$dst(N) \leftarrow dst(N+1)$                            | R<br>IR |        | C0<br>C1     | * | *  | *   | *   |      |      |
| OR dst,src<br>dst ← dst OR src                                                                                              | (No                        | te 1)                      | 4D<br>                     | (   | 0,             | k 1 | k   |    |   | N = 0 to 6<br><b>SB0</b><br>BANK ← 0                                                                                        |         |        | 4F           |   |    |     |     |      |      |
| dst ← @SP;<br>SP ← SP + 1                                                                                                   |                            | IR                         | 51                         |     |                |     |     |    |   | <b>SB1</b><br>BANK ← 1                                                                                                      |         |        | 5F           | _ |    | _   |     |      |      |
| <b>POPUD</b> dst, src<br>dst <del>←</del> src<br>IR ← IR − 1                                                                | R                          | IR                         | 92                         |     |                |     | -   |    |   | <b>SBC</b> dst,src<br>dst ← dst – src – C                                                                                   | (Nc     | ote 1) | 3□           | * | *  | *   | *   | 1    | *    |
| <b>POPUI</b> dst, src<br>dst ← src<br>IR ← IR + 1                                                                           | R                          | IR                         | 93                         |     |                |     |     |    |   | SCF<br>C ← 1<br>SRA dst                                                                                                     | R       |        | DF<br><br>D0 | * | *  | *   | 0   |      |      |
| PUSH src<br>SP ← SP - 1; @SP                                                                                                | ← src                      | R<br>IR                    | 70<br>71                   |     |                |     | _   |    |   | $dst (7) \leftarrow dst (7)$<br>$C \leftarrow dst (0)$<br>$dst (N) \leftarrow dst (N + 1)$<br>N = 0  to  6                  | IR      |        | וט           |   |    |     |     |      |      |
| IR ← IR – 1<br>dst ← src                                                                                                    |                            | н                          | 82                         |     |                |     | _   |    |   | SRP src<br>RP0 ← IM<br>RP1 ← IM + 8                                                                                         |         | IM     | 31           |   |    |     |     |      |      |
| PUSHUI dst, src<br>IR ← IR + 1<br>dst ← src                                                                                 | IR                         | К                          | 83                         |     |                |     |     |    |   | SRP0<br>RP0 ← IM                                                                                                            |         | IM     | 31           |   |    | _   |     |      |      |
| <b>RCF</b><br>C ← 0                                                                                                         |                            |                            | CF                         | 0 - |                |     |     |    |   | <b>SRP1</b><br>RP1 ← IM                                                                                                     |         | IM     | 31           |   |    | _   |     |      |      |
| <b>RET</b><br>PC ← @SP; SP ← SP                                                                                             | <sup>2</sup> + 2           |                            | AF                         |     |                |     |     |    |   | <b>SUB</b> dst,src<br>dst ← dst – src                                                                                       | (Nc     | ote 1) | 2□           | * | *  | *   | *   | 1    | *    |
| <b>RL</b> dst<br>$C \leftarrow dst (7)$<br>$dst (0) \leftarrow dst (7)$<br>$dst (N + 1) \leftarrow dst (N)$<br>N = 0  to  6 | R<br>IR                    |                            | 90<br>91                   | * * | * :            | * 1 | *   |    |   |                                                                                                                             |         |        |              |   |    |     |     |      |      |

Figure 8. Command Summary (Continued)

# **Super-8 Family**

# **INSTRUCTION SUMMARY** (Continued)

|                                          | Addr    | Mode  | Opcode        | Flags Affected |   |   |   |   |   |  |  |
|------------------------------------------|---------|-------|---------------|----------------|---|---|---|---|---|--|--|
| and Operation                            | dst     | src   | Byte<br>(Hex) | С              | z | S | ۷ | D | н |  |  |
| <b>SWAP</b> dst<br>dst (0-3) ↔ dst (4-7) | R<br>IR |       | F0<br>F1      |                | * | * | U |   |   |  |  |
| TCM dst, src<br>(NOT dst) AND src        | (No     | te 1) | 6□            |                | * | * | 0 |   |   |  |  |
| TM dst,src<br>dst AND src                | (No     | te 1) | 7🗆            |                | * | * | 0 |   |   |  |  |
| WFI                                      |         |       | ЗF            |                |   | _ | _ |   |   |  |  |
| <b>XOR</b> dst,src<br>dst ← dst XOR src  | (No     | te 1) | ВП            | _              | * | * | 0 | _ |   |  |  |

NOTE. These instructions have an identical set of addressing modes,

which are encoded for brevity. The first opcode nubble identifies

represented by a  $\Box$ , defines the addressing mode as follows:

the command, and is found in the table above. The second nibble,

Addr Mode Lower Opcode Nibble dst src 2 r r Ir 3 r R R 4 R IR 5 6 R IM

For example, to use an opcode represented as  $x\Box$  with an "RR" addressing mode, use the opcode "x4."

0 = Cleared to Zero

1 = Set to One

- = Unaffected

Set or reset, depending on result of operation.

U = Undefined

| Figure 8. | Command | Summary | (Continued) |
|-----------|---------|---------|-------------|
|-----------|---------|---------|-------------|

# SUPER-8 OPCODE MAP

Lower Nibble (Hex)

|          | 0                                  |                       | 1                                         | 2                                                               | 3                                                        | 4                                                          | 5                                                           | 6                                             | 7                                                           | 8                                                  | 9                                                  | A                                              | в                             | с                                      | D                             | E                       | F                  |
|----------|------------------------------------|-----------------------|-------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|------------------------------------------------|-------------------------------|----------------------------------------|-------------------------------|-------------------------|--------------------|
| C        | 6,5<br>DE<br>R                     | ō<br>C                | 6,5<br><b>DEC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>ADD</b><br>R <sub>1</sub> ,IM      | 10,5<br><b>BOR*</b><br>r <sub>0</sub> -R <sub>b</sub>       | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5/5<br><b>DJNZ</b><br>r <sub>1</sub> ,RA | 12/10,0<br><b>JR</b><br>cc,RA | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10,0<br><b>JP</b><br>cc,DA | 6,5<br><b>INC</b><br>r1 | 14,0<br>NEXT       |
| 1        | 6,5<br>RL<br>R                     | ō<br>C                | 6,5<br><b>RLC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADC</b><br>r <sub>1,r2</sub>                          | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>ADC</b><br>IR <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM      | 10,2<br><b>BCP</b><br>r <sub>1</sub> ,b,R <sub>2</sub>      |                                                    |                                                    |                                                |                               |                                        |                               |                         | 20,0<br>ENTER      |
| 2        | 6,5<br>2 IN<br>R <sub>1</sub>      | 5<br>C                | 6,5<br><b>INC</b><br>IR <sub>1</sub>      | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM      | 10,5<br><b>BXOR*</b><br>r <sub>0</sub> -R <sub>b</sub>      |                                                    |                                                    |                                                |                               |                                        |                               |                         | 22,0<br>EXIT       |
| 3        | 10,<br>3 JF<br>IRF                 | 0                     | NOTE<br>C                                 | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM      | NOTE<br>A                                                   |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,0<br>WFI         |
| 4        | 6,5<br><b>D/</b><br>R <sub>1</sub> | 5                     | 6,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>              | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM       | 10,5<br><b>LDB*</b><br>r <sub>0</sub> -R <sub>b</sub>       |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,5<br>SBO         |
| ŧ        | 10,<br><b>PO</b><br>R1             | 5<br>P                | 10,5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br><b>AND</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6,5<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM      | 8,5<br><b>BITC</b><br>r <sub>1</sub> ,b                     |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,5<br>SBI         |
| ,<br>X   | 6,5<br>CO<br>R1                    | 5<br>M                | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM      | 10,5<br><b>BAND*</b><br>r <sub>0</sub> -R <sub>b</sub>      |                                                    |                                                    |                                                |                               |                                        |                               |                         |                    |
| ble (He  | 10/12<br>7 PUS<br>R2               | 2,0<br><b>SH</b><br>? | 12/14,0<br><b>PUSH</b><br>IR <sub>2</sub> | 6,5<br><b>TM</b><br>r <sub>1</sub> ,r <sub>2</sub>              | 6,5<br><b>TM</b><br>r <sub>1</sub> ,Ir <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM       | NOTE<br>B                                                   |                                                    |                                                    |                                                |                               |                                        |                               |                         |                    |
| oper Nit | 10,<br>DEC<br>RR                   | 9<br>: <b>W</b><br>1  | 10,9<br><b>DECW</b><br>IR <sub>1</sub>    | 10,5<br><b>PUSHUD</b><br>IR <sub>1</sub> ,R <sub>2</sub>        | 10,5<br><b>PUSHUI</b><br>IR <sub>1</sub> ,R <sub>2</sub> | 24,5<br><b>MULT</b><br>R <sub>2</sub> ,RR <sub>1</sub>     | 24,5<br><b>MULT</b><br>IR <sub>2</sub> ,RR <sub>1</sub>     | 24,5<br><b>MULT</b><br>IM,RR <sub>1</sub>     | 10,5<br><b>LD</b><br>r <sub>1</sub> ,x,R <sub>2</sub>       |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,1<br>DI          |
| 5        | 6,5<br>RL<br>R1                    |                       | 6,5<br><b>RL</b><br>IR <sub>1</sub>       | 10,5<br><b>POPUD</b><br>IR <sub>2</sub> ,R <sub>1</sub>         | 10,5<br><b>POPUI</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 28/12,5/0<br><b>DIV</b><br>R <sub>2</sub> ,RR <sub>1</sub> | 28/12,5/0<br><b>DIV</b><br>IR <sub>2</sub> ,RR <sub>1</sub> | 28/12,5/0<br><b>DIV</b><br>IM,RR <sub>1</sub> | 10,5<br><b>LD</b><br>r <sub>2</sub> ,x,R <sub>1</sub>       |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,1<br>El          |
| ,        | 10,<br>A INC<br>RR                 | 9<br><b>W</b><br>1    | 10,9<br><b>INCW</b><br>IR <sub>1</sub>    | 6,5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>              | 6,5<br><b>CP</b><br>r <sub>1</sub> ,Ir <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>CP</b><br>R <sub>1</sub> ,IM       | NOTE<br>D                                                   |                                                    |                                                    |                                                |                               |                                        |                               |                         | 14,0<br><b>RET</b> |
| E        | 6,5<br>CL<br>R1                    | 5<br>R                | 6,5<br><b>CLR</b><br>IR <sub>1</sub>      | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,Ir <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub>       | 10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM      | NOTE<br>E                                                   |                                                    |                                                    |                                                |                               |                                        |                               |                         | 16/6,0/1<br>IRET   |
| Ċ        | 6,5<br>RR<br>R1                    | 5<br>C                | 6,5<br><b>RRC</b><br>IR <sub>1</sub>      | 16/18,5<br><b>CPIJE</b><br>Ir,r <sub>2</sub> ,RA                | 12,0<br><b>LDC*</b><br>r <sub>1</sub> ,Irr <sub>2</sub>  | 10,5<br><b>LDW</b><br>RR <sub>2</sub> ,RR <sub>1</sub>     | 10,5<br><b>LDW</b><br>IR <sub>2</sub> ,RR <sub>1</sub>      | 12,5<br><b>LDW</b><br>RR <sub>1</sub> ,IML    | 6,5<br><b>LD</b><br>r <sub>1</sub> ,Ir <sub>2</sub>         |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,5<br>RCF         |
| ſ        | <b>5</b> 6,5<br><b>5 8 8 1</b>     | 5<br><b>A</b>         | 6,5<br><b>SRA</b><br>IR <sub>1</sub>      | 16/18,5<br><b>CPIJNE</b><br>Ir <sub>1</sub> ,r <sub>2</sub> ,RA | 12,0<br><b>LDC*</b><br>r <sub>2</sub> ,Irr <sub>1</sub>  | 20,0<br><b>CALL</b><br>IA <sub>1</sub>                     |                                                             | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM      | 6,5<br><b>LD</b><br>Ir <sub>1</sub> ,r <sub>2</sub>         |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,5<br>SCF         |
| E        | 6,5<br>RF<br>R1                    | 5<br><b>2</b>         | 6,5<br><b>RR</b><br>IR <sub>1</sub>       | 16,0<br><b>LDCD*</b><br>r <sub>1</sub> ,lrr <sub>2</sub>        | 16,0<br><b>LDCI*</b><br>r <sub>1</sub> ,lrr <sub>2</sub> | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>LD</b><br>R <sub>1</sub> ,IM       | 18,0<br><b>LDC*</b><br>r <sub>1</sub> ,lrr <sub>2</sub> ,xs |                                                    |                                                    |                                                |                               |                                        |                               |                         | 6,5<br>CCF         |
| F        | = 8,7<br>SW/<br>R1                 | AP                    | 8,7<br>SWAP<br>IR1                        | 16,0<br>LDCPD*<br>r <sub>2</sub> ,Irr <sub>2</sub>              | 16,0<br>LDCPI*<br>r <sub>2</sub> ,Irr <sub>2</sub>       | 18,0<br><b>CALL</b><br>IRR <sub>1</sub>                    | 10,5<br>LD<br>R <sub>2</sub> ,IR <sub>1</sub>               | 18,0<br><b>CALL</b><br>DA <sub>1</sub>        | 18,0<br>LDC*<br>r <sub>2</sub> ,irr <sub>1</sub> ,xs        | V                                                  |                                                    |                                                | V                             | V                                      |                               |                         | 6,0<br>NOP         |

Figure 9. Opcode Map

#### Bytes per Instruction

| NOTE A | 16/18,0<br><b>BTJRF</b><br>r <sub>2</sub> ,b,RA | 16/18,0<br><b>BTJRT</b><br>r <sub>2</sub> ,b,RA | NOTE B                                                      | 8,5<br><b>BITR</b><br>r <sub>1</sub> ,b         | 8,5<br><b>BITS</b><br>r <sub>1</sub> ,b | NOTE C                                                      | 6,0<br><b>SRP</b><br>IM                                | 6,0<br><b>SRP0</b><br>IM | 6,0<br><b>SRP1</b><br>IM | r = -<br>R =<br>b =            |
|--------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------|-----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------|--------------------------|--------------------------|--------------------------------|
|        |                                                 | NOTE D                                          | 20,0<br><b>LDC*</b><br>r <sub>1</sub> ,Irr <sub>2</sub> ,xL | 20,0<br>LDC*<br>r <sub>1</sub> ,DA <sub>2</sub> | NOTE E                                  | 20,0<br><b>LDC*</b><br>r <sub>2</sub> ,Irr <sub>2</sub> ,xL | 20,0<br><b>LDC*</b><br>r <sub>2</sub> ,DA <sub>1</sub> |                          |                          | R <sub>2</sub> o<br>Seq<br>Opc |

| gend:                           | *Examples:                                        |
|---------------------------------|---------------------------------------------------|
| 4-bit address                   | BOR r0-R2                                         |
| 8-bit address                   | is BOR r1,b,R2                                    |
| bit number                      | or BOR r <sub>2</sub> ,b,R <sub>1</sub>           |
| or r <sub>1</sub> = dst address | LDC r <sub>1</sub> ,Irr <sub>2</sub>              |
| or r <sub>2</sub> = src address | IS LDC r <sub>1</sub> ,Irr <sub>2</sub> = program |
|                                 | or LDE r <sub>1</sub> ,Irr <sub>2</sub> = data    |
|                                 |                                                   |

#### Sequence:

Dpcode, first, second, third operands

NOTE The blank areas are not defined

Super-8 Family

# INSTRUCTIONS

| Mnemonic     | Operands    | Instruction                    | Mnemonic     | Operands         | Instruction                     |
|--------------|-------------|--------------------------------|--------------|------------------|---------------------------------|
| Load Instruc | tions       |                                | Program Co   | ntrol Instructio | ons                             |
| CLR          | dst         | Clear                          | BTJRT        | dst, src         | Bit test jump relative on True  |
| LD           | dst, src    | Load                           | BTJRF        | dst, src         | Bit test jump relative on False |
| LDB          | dst, src    | Load bit                       | CALL         | dst              | Call procedure                  |
| LDC          | dst, src    | Load program memory            | CPIJE        | dst, src         | Compare, increment and jump on  |
| LDE          | dst, src    | Load data memory               |              |                  | equal                           |
| LDCD         | dst, src    | Load program memory and        | CPIJNE       | dst, src         | Compare, increment and jump on  |
|              |             |                                | DINZ         |                  | non-equal                       |
| LDED         | ast, src    | Load data memory and           | DJNZ         | r, ast           | Decrement and jump on non-zero  |
|              | 4.4         | decrement                      | ENTER        |                  | Enter                           |
| LDCI         | dst, src    | Load program memory and        | EXII         |                  | Exit                            |
|              |             | increment                      | IREI         |                  | Return from interrupt           |
| LDEI         | dst, src    | Load data memory and increment | JP           | cc, dst          | Jump                            |
| LDCPD        | dst, src    | Load program memory with       | JR           | cc, dst          | Jump relative                   |
|              |             | pre-decrement                  | NEXT         |                  | Next                            |
| LDEPD        | dst, src    | Load data memory with          | RET          |                  | Return                          |
|              |             | pre-decrement                  | WFI          |                  | Wait for interrupt              |
| LDCPI        | dst, src    | Load program memory with       | Bit Manipula | ation Instructio | ons                             |
|              | det erc     | Load data memory with          | BAND         | dst, src         | Bit AND                         |
| LULIT        | usi, sic    | pre-increment                  | BCP          | dst, src         | Bit compare                     |
|              | det ere     | Load word                      | BITC         | dst              | Bit complement                  |
| BOB          | dot         | Bon stock                      | BITR         | dst              | Bit reset                       |
|              | det ere     | Pop stack                      | BITS         | dst              | Bit set                         |
| POPUD        | dsl, src    | Popuser stack (decrement)      | BOR          | dst, src         | Bit OR                          |
| PUPUI        | asi, src    | Pop user stack (increment)     | BXOR         | dst, src         | Bit exclusive OR                |
| PUSH         | SIC         | Push stack                     | TCM          | dst, src         | Test complement under mask      |
| PUSHUD       | ast, src    | Push user stack (decrement)    | ТМ           | dst, src         | Test under mask                 |
|              | dst, src    | Push user stack (increment)    | Rotate and 9 | Shift Instructio |                                 |
| Arithmetic I | nstructions |                                | RL           | dst              | Rotate left                     |
| ADC          | dst, src    | Add with carry                 | RLC          | dst              | Rotate left through carry       |
| ADD          | dst, src    | Add                            | RR           | dst              | Rotate right                    |
| CP           | dst, src    | Compare                        | BBC          | dst              | Rotate right through carry      |
| DA           | dst         | Decimal adjust                 | SRA          | dst              | Shift right arithmetic          |
| DEC          | dst         | Decrement                      | SWAP         | dst              | Swap nibbles                    |
| DECW         | dst         | Decrement word                 |              |                  |                                 |
| DIV          | dst, src    | Divide                         | CPU Contro   | I Instructions   |                                 |
| INC          | dst         | Increment                      | CCF          |                  | Complement carry flag           |
| INCW         | dst         | Increment word                 | DI           |                  | Disable interrupts              |
| MULT         | dst, src    | Multiply                       | EI           |                  | Enable interrupts               |
| SBC          | dst, src    | Subtract with carry            | NOP          |                  | Do nothing                      |
| SUB          | dst, src    | Subtract                       | RCF          |                  | Reset carry flag                |
|              |             |                                | SB0          |                  | Set bank 0                      |
| Logical Inst | ructions    |                                | SB1          |                  | Set bank 1                      |
| AND          | dst, src    | Logical AND                    | SCF          |                  | Set carry flag                  |
| COM          | dst         | Complement                     | SRP          | src              | Set register pointers           |
| OR           | dst, src    | Logical OR                     | SRP0         | SIC              | Set register pointer zero       |
| VOD          | det ere     | Leginal eveluation             | SBD1         | ere              | Set register pointer one        |

#### Table 6. Super-8 Instructions

# INTERRUPTS

The Super-8 interrupt structure contains 8 levels of interrupt, 16 vectors, and 37 sources.

Interrupt priority is assigned by level, controlled by the Interrupt Priority register (IPR). Each level is masked (or enabled) according to the bits in the Interrupt Mask register (IMR), and the entire interrupt structure can be disabled by clearing a bit in the System Mode register (R222).

The three major components of the interrupt structure are sources, vectors, and levels. These are shown in Figure 10 and discussed in the following paragraphs.

#### Sources

A source is anything that generates an interrupt. This can be internal or external to the Super-8. Internal sources are hardwired to a particular vector and level, while external sources can be assigned to various external events.

#### Vectors

The 16 vectors are divided unequally among the eight levels. For example, vector 12 belongs to level 2, while level 3 contains vectors 0, 2, 4, and 6.

The vector number is used to generate the address of a particular interrupt servicing routine; therefore all interrupts using the same vector must use the same interrupt handling routine.

#### Levels

Levels provide the top level of priority assignment. While the sources and vectors are hardwired within each level, the priorities of the levels can be changed by using the Interrupt Priority register (see Figure 5 for bit details).

If more than one interrupt source is active, the source from the highest priority level will be serviced first. If both sources are from the same level, the source with the lowest vector will have priority. For example, if the UART Receive Data bit and UART Parity Error bit are both active, the UART Parity Error bit will be serviced first because it is vector 16, and UART receive data is vector 20.

The levels are shown in Figure 10.

| INTERRUPT SOURCES                                                                    | POLLING | VECTORS | LEVELS |
|--------------------------------------------------------------------------------------|---------|---------|--------|
| COUNTER 0 ZERO COUNT<br>EXTERNAL INTERRUPT (P26)                                     |         | 12      | IRQ2   |
| EXTERNAL INTERRUPT (P27)                                                             |         |         | 1005   |
| EXTERNAL INTERRUPT (P36)<br>EXTERNAL INTERRUPT (P37)                                 |         |         |        |
| HANDSHAKE CHANNEL 0                                                                  |         | 28      | IRQ4   |
| EXTERNAL INTERRUPT (P25)                                                             |         |         |        |
| HANDSHAKE CHANNEL 1<br>EXTERNAL INTERRUPT (P34)                                      |         | 30      | IRQ7   |
| *SYNC CHAN RECEIVE OVERRUN                                                           |         | 0       |        |
| *SYNC CHAN FRAMING ERROR<br>*SYNC CHAN PARITY ERROR<br>*SYNC CHAN BREAK/ABORT DETECT |         | 2       |        |
| *SYNC CHAN SYNC/CTL CHAR DETECT<br>*SYNC CHAN END OF FRAME                           |         | 4       | IRQ3   |
| EXTERNAL INTERRUPT (P32)<br>*SYNC CHAN ZERO COUNT                                    |         | 6       |        |
| EXTERNAL INTERRUPT (P22) *SYNC CHAN TRANSMIT UNDERRUN                                |         | 8       | 1800   |
| EXTERNAL INTERRUPT (P23)<br>*SYNC CHAN TRANSMIT DATA<br>EXTERNAL INTERPUERT (P22)    |         | 10      |        |
| UART RECEIVE OVERRUN                                                                 |         | 16      |        |
| UART FRAMING ERROR<br>UART PARITY ERROR<br>UART WAKEUP DETECT                        |         | 1.0     |        |
| UART BREAK DETECT<br>UART CONTROL CHAR DETECT                                        |         | 18      | IRQ6   |
| UART RECEIVE DATA<br>EXTERNAL INTERRUPT (P30)                                        |         | 20      |        |
| EXTERNAL INTERRUPT (P20)                                                             |         | 22      |        |
| UART ZERO COUNT<br>EXTERNAL INTERRUPT (P21)                                          |         | 24      | IRQ1   |
| EXTERNAL INTERRUPT (P31)                                                             |         | 26      |        |
|                                                                                      | •       | •       | •      |

\*Not currently available.

#### Figure 10. Interrupt Levels and Vectors

#### Enables

Interrupts can be enabled or disabled as follows:

- Interrupt enable/disable. The entire interrupt structure can be enabled or disabled by setting bit 0 in the System Mode register (R222).
- Level enable. Each level can be enabled or disabled by setting the appropriate bit in the Interrupt Mask register (R221).
- Level priority. The priority of each level can be controlled by the values in the Interrupt Priority register (R255, Bank 0).
- Source enable/disable. Each interrupt source can be enabled or disabled in the sources' Mode and Control register.

#### Routine

Before an interrupt request can be granted, a) interrupts must be enabled, b) the level must be enabled, c) it must be the highest priority interrupting level, d) it must be enabled at the interrupting source, and e) it must have the highest priority within the level.

If all this occurs, an interrupt request is granted.

The Super-8 then enters an interrupt machine cycle that completes the following sequence:

- It resets the Interrupt Enable bit to disable all subsequent interrupts.
- It saves the Program Counter and status flags on the stack.
- It branches to the address contained within the vector location for the interrupt.
- It passes control to the interrupt servicing routine.

When the interrupt servicing routine has serviced the interrupt, it should issue an interrupt return (IRET) instruction. This restores the Program Counter and status flags and sets the Interrupt Enable bit in the System Mode register.

#### Fast Interrupt Processing

The Super-8 provides a feature called fast interrupt processing, which completes the interrupt servicing in 6 clock periods instead of the usual 22.

Two hardware registers support fast interrupts. The Instruction Pointer (IP) holds the starting address of the service routine, and saves the PC value when a fast interrupt occurs. A dedicated register, FLAG', saves the contents of the FLAGS register when a fast interrupt occurs.

To use this feature, load the address of the service routine in the Instruction Pointer, load the level number into the Fast Interrupt Select field, and turn on the Fast Interrupt Enable bit in the System Mode register.

When an interrupt occurs in the level selected for fast interrupt processing, the following occurs:

- The contents of the Instruction Pointer and Program Counter are swapped.
- The contents of the Flag register are copied into FLAG.
- The Fast Interrupt Status Bit in FLAGS is set.
- The interrupt is serviced.
- When IRET is issued after the interrupt service outline is completed, the Instruction Pointer and Program Counter are swapped again.
- The contents of FLAG' are copied back into the Flag register.
- The Fast Interrupt Status bit in FLAGS is cleared.

The interrupt servicing routine selected for fast processing should be written so that the location after the IRET instruction is the entry point the next time the (same) routine is used.

#### Level or Edge Triggered

Because internal interrupt requests are levels and interrupt requests from the outside are (usually) edges, the hardware for external interrupts uses edge-triggered flip-flops to convert the edges to levels.

The level-activated system requires that interrupt-serving software perform some action to remove the interrupting source. The action involved in serving the interrupt may remove the source, or the software may have to actually reset the flip-flops by writing to the corresponding Interrupt Pending register.

# STACK OPERATION

The Super-8 architecture supports stack operations in the register file or in data memory. Bit 1 in the external Memory Timing register (R254 bank 0) selects between the two.

Register pair 216-217 forms the Stack Pointer used for all stack operations. R216 is the MSB and R217 is the LSB.

The Stack Pointer always points to data stored on the top of the stack. The address is decremented prior to a PUSH and incremented after a POP.

The stack is also used as a return stack for CALLs and interrupts. During a CALL, the contents of the PC are saved on the stack, to be restored later. Interrupts cause the contents of the PC and FLAGS to be saved on the stack, for recovery by IRET when the interrupt is finished.

When the Super-8 is configured for an internal stack (using the register file), R217 contains the Stack Pointer. R216 may

be used as a general-purpose register, but its contents will be changed if an overflow or underflow occurs as the result of incrementing or decrementing the stack address during normal stack operations.

#### **User-Defined Stacks**

The Super-8 provides for user-defined stacks in both the register file and program or data memory. These can be made to increment or decrement on a push by the choice of opcodes. For example, to implement a stack that grows from low addresses to high addresses in the register file, use PUSHUI and POPUD. For a stack that grows from high addresses to low addresses in data memory, use LDEI for pop and LDEPD for push.

# **COUNTER/TIMERS**

The Super-8 has two identical independently programmable 16-bit counter/timers that can be cascaded to produce a single 32-bit counter. They can be used to count external events, or they can obtain their input internally. The internal input is obtained by dividing the crystal frequency by four.

The counter/timers can be set to count up or down, by software or external events. They can be set for single or continuous cycle counting, and they can be set with a bi-value option, where two preset time constants alternate in loading the counter each time it reaches zero. This can be used to produce an output pulse train with a variable duty cycle. The counter/timers can also be programmed to capture the count value at an external event or generate an interrupt whenever the count reaches zero. They can be turned on and off in response to external events by using a gate and/or a trigger option. The gate option enables counts only when the gate line is Low; the trigger option turns on the counter after a transient High. The gate and trigger options used together cause the counter/timer to work in gate mode after initially being triggered.

The control and status register bits for the counter/timers are shown in Figure 5.

## **ABSOLUTE MAXIMUM RATINGS**

Voltage on all pins with respect

Storage Temperature . . . . . . . . . . . . - 65 °C to + 150 °C

# STANDARD TEST CONDITIONS

Figure 11 shows the setup for standard test conditions. All voltages are referenced to ground, and positive current flows into the reference pin.

Standard conditions are:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- $0^{\circ}C \leq T_A \leq +70^{\circ}C$

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation. Stresses greater than these may cause permanent damage to the device. This is a stress rating only; operation of the device under conditions more severe than those listed for operating conditions may cause permanent damage to the device. Exposure to absolute maximum ratings for extended periods may also cause permanent damage.

Figure 11. Standard Test Load



# **DC CHARACTERISTICS**

| Symbol          | Parameter                      | Min                    | Max  | Unit | Condition                          |  |  |  |  |
|-----------------|--------------------------------|------------------------|------|------|------------------------------------|--|--|--|--|
| VCH             | Clock Input High Voltage       | 3.8                    | Vcc  | V    | Driven by External Clock Generator |  |  |  |  |
| V <sub>CL</sub> | Ciock Input Low Voltage        | -0.3                   | 0.8  | V    | Driven by External Clock Generator |  |  |  |  |
| VIH             | Input High Voltage             | 2.0                    | Vcc  | V    |                                    |  |  |  |  |
| VIL             | Input Low Voltage              | -0.3                   | 0.8  | V    |                                    |  |  |  |  |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8                    | Vcc  | V    |                                    |  |  |  |  |
| V <sub>RL</sub> | Reset Input Low Voltage        | - 0.3                  | 0.8  | V    |                                    |  |  |  |  |
| VOH             | Output High Voltage            | 2.4                    |      | V    | $I_{OH} = -400 \mu A$              |  |  |  |  |
| VOL             | Output Low Voltage             |                        | 0.4  | V    | $I_{OL} = +4.0 \text{ mA}$         |  |  |  |  |
| կլ              | Input Leakage                  | - 10                   | 10   | μA   |                                    |  |  |  |  |
| IOL             | Output Leakage                 | - 10                   | 10   | μA   |                                    |  |  |  |  |
| l <sub>IR</sub> | Reset Input Current            |                        | - 50 | μA   |                                    |  |  |  |  |
| Icc             | V <sub>CC</sub> Supply Current |                        | 500  | mA   |                                    |  |  |  |  |
| IMM             |                                | ——— To be provided ——— |      |      |                                    |  |  |  |  |
| V <sub>MM</sub> |                                | ——— To be provided ——— |      |      |                                    |  |  |  |  |

# EXTERNAL MEMORY READ AND WRITE TIMING

The timing for external memory read and write operations appears in Figure 12.

# **TEST MODE**

The Super-8 has a special test mode designed to facilitate testing Super-8 devices that have on-board ROM. In response to a special waveform, the Super-8 accesses a special ROM circuit mapped into the first 128 memory locations.

To enter test mode, drive the  $\overrightarrow{\text{RESET}}$  input to V<sub>CC</sub> +2.5V upon terminating a normal reset cycle. The proper waveform appears in Figure 13.

After entering test mode, instructions fetched from the test ROM configure Ports 0 and 1 for external memory

operation, then jump to external memory location  $4030_{\rm H}$ . There, diagnostic routines designed to verify the functionality of the Super-8 are invoked by the test program over the address/data bus.

Because Port 1 must be used in address/data mode while the tester is supplying instructions, additional routines in the test ROM verify the Port 1 I/O and handshake modes.

#### Vectors

The first 32 locations of the test ROM contain interrupt vectors pointing to  $4000_H$ ,  $4003_H$ ,  $4006_H$ ...  $402D_H$ . This allows the external program to have a 2- or 3- byte jump instruction to each service routine.

The Super-8 stays in test mode until a normal reset occurs.

|        |             |                                                          | Normal Timing |     | Extended Timing |     |         |
|--------|-------------|----------------------------------------------------------|---------------|-----|-----------------|-----|---------|
| Number | Symbol      | Parameter                                                | Min           | Max | Min             | Max | Notes‡* |
| 1      | TdA(AS)     | Address Valid to AS ↑ Delay                              | 25            |     | 75              |     |         |
| 2      | TdAS(A)     | AS ↑ to Address Float Delay                              | 35            |     | 85              |     |         |
| 3      | TdAS(DR)    | AS ↑ to Read Data Required Valid                         |               | 140 |                 | 335 | 1       |
| 4      | TwAS        | AS Low Width                                             | 35            |     | 85              |     |         |
| 5      | TdA(DS)     | Address Float to DS ↓                                    | 0             |     | 0               |     |         |
| 6a     | TwDS(Read)  | DS (Read) Low Width                                      | 125           |     | 275             |     | 1       |
| 6b     | TwDS(Write) | DS (Write) Low Width                                     | 65            |     | 165             |     | 1       |
| 7      | TdDS(DR)    | DS ↓ to Read Data Required Valid                         |               | 80  |                 | 225 | 1       |
| 8      | ThDS(DR)    | Read Data to DS ↑ Hold Time                              | 0             |     | 0               |     |         |
| 9      | TdDS(A)     | DS ↑ to Address Active Delay                             | 20            |     | 70              |     |         |
| 10     | TdDS(AS)    | DS ↑ to AS ↓ Delay                                       | 15            |     | 65              |     |         |
| 11     | TdDO(DS)    | Write Data Valid to DS (Write) ↓ Delay                   | 15            |     | 65              |     |         |
| 12     | TdAS(W)     | ĀS ↑ to Wait Delay                                       |               | 90  |                 | 335 | 2       |
| 13     | ThDS(W)     | DS ↑ to Wait Hold Time                                   | 0             |     | 0               |     |         |
| 14     | TdRW(AS)    | $R/\overline{W}$ Valid to $\overline{AS} \uparrow Delay$ | 20            |     | 70              |     |         |

NOTES:

1. WAIT states add 100 ns to these times.

2. Auto-wait states add 100 ns to this time.

‡ All times are in ns and are for 20 MHz input frequency.
 \* Timings are preliminary and subject to change.







Figure 13. Voltage Waveform for Test Mode
## **ORDERING INFORMATION**

| Super-8 MCU,   | 4K ROM, 20 MHz  | Super-8 MCU, 4   | K XROM, 20 MHz   |
|----------------|-----------------|------------------|------------------|
| 40-pin DIP     | 48-pin DIP      | 40-pin Protopack | 48-pin Protopack |
| Z8811 PS       | Z8810 PS        | Z8813 TS†        | Z8812 TS†        |
| Super-8 MCU,   | 8K ROM, 20 MHz  | Super-8 MCU, 8   | K XROM, 20 MHz   |
| 40-pin DIP     | 48-pin DIP      | 40-pin Protopack | 48-pin Protopack |
| Z8821 PS       | Z8820 PS        | Z8823 TS†        | Z8822 TS†        |
| Super-8 MCU, 1 | I6K ROM, 20 MHz | Super-8 MCU, 16  | K XROM, 20 MHz   |
| 40-pin DIP     | 48-pin DIP      | 40-pin Protopack | 48-pin Protopack |
| Z8831 PS       | Z8830 PS        | Z8833 TS†        | Z8832 TS†        |
| Super-8 MCU F  | ROMIess, 20 MHz |                  |                  |
| 40-pin DIP     | 48-pin DIP      |                  |                  |
| Z8801 PS       | Z8800 PS        |                  |                  |

### Codes

First letter is for package; second letter is for temperature.

| C = | Ceramic | DIP |
|-----|---------|-----|
|-----|---------|-----|

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$  $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^{*}= -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0°C to +70°C.

+Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

| R   | = Protopack                               |
|-----|-------------------------------------------|
| Т   | <ul> <li>Low Profile Protopack</li> </ul> |
| DIP | = Dual-In-Line Package                    |
| LCC | = Leadless Chip Carrier                   |
| PCC | = Plastic Chip Carrier (Leaded)           |
|     |                                           |

FLOW B = 883 Class B

# Z80 Family



.

# Sets the Industry Standard for 8 Bits

#### March 1985

Zilog remains an industry leader, thanks to continuing innovation in microcomputer concepts and integrated design as exemplified in the Z80 Family microcomputer products.

At Zilog, innovation means using proven, sophisticated mainframe and minicomputer concepts and translating them into the latest LSI technologies. Integration means more than designing an ever-greater number of functions onto a single chip. Zilog integrates technologies.— LSI design enhanced by advances in computer-based system architecture and system design technologies.

Zilog offers microprocessor solutions to computing problems: from components and development systems to OEM board-level products and general-purpose microcomputer systems.

This guide to the Z80 Family of state-of-the-art microprocessors and intelligent peripheral controllers demonstrates Zilog's continued support for the Z80 microprocessor and the other members of the Z80 product family—a family first introduced in 1976 that continues to enjoy growing customer support while family chips are upgraded to newer and ever-higher standards. The **Z8400 Z80 CPU Central Processing Unit** rapidly established itself as the most sophisticated, most powerful, and most versatile 8-bit microprocessor in the world. It offers many more features and functions than its competitor.

In addition to being source-code compatible with the 8080A microprocessor, the Z80 offers more instructions than the 8080A (158 vs. 78) and numerous other features that simplify hardware requirements and reduce programming effort while increasing throuphout. The dual-register set of the Z80 CPU allows high-speed context switching and more efficient interrupt processing. Two index registers give additional memory-addressing flexibility and simplify the task of programming. Interfacing to dynamic memory is simplified by on-chip, programmable refresh logic. Block moves plus string- and bit-manipulation instructions reduce programming effort, program size, and execution time.

The **Z80L Low-Power Family** widens the range of possible Z80 applications. Products in this family retain all the functions of the standard components while providing dramatic power savings and increased reliability. Available now in low-power versions are the Z80 CPU, Z80 CTC, Z80 PIO, and Z80 SIO.

#### The new Z80C CMOS Family

widens the range of applications. Products within this family are pin compatible with, and retain all functions of, the standard and Low-Power components while providing even lower power savings and increased reliability. The Z84C00 CPU, the Z84C20 PIO, the Z84C30 CTC, and the Z84C40 SIO will be available in 2.5 and 4.0 MHz speed grades for the Z80C CMOS Family of devices.

The four traditional functions of a microcomputer system (parallel I/O, serial I/O, counting/timing, and direct memory access) are easily implemented by the Z80 CPU and the following well-proven family of Z80 peripheral devices: Z80 PIO, Z80 SIO, Z80 DART, Z80 CTC, and Z80 DMA.

The easily programmed, dual-channel **Z8420 Z80 PIO Parallel Input/Output Controller** offers two 8-bit I/O ports with individual handshake and pattern recognition logic. Both I/O ports operate in either a byte or a bit mode. In addition, this device can be programmed to generate interrupts for various status conditions. All common data communications protocols, asynchronous as well as synchronous, are remarkably well handled by the **Z8440 Z80 SIO** Serial Input/Output Controller.

This dual-channel receiver/ transmitter device offers on-chip parity and CRC generation/ checking. FIFO buffering and flagand frame-detection generation logic are also offered.

If asynchronous-only applications are required, the cost-effective

#### Z8470 Z80 DART Dual Asynchronous Receiver/

**Transmitter** can be used in place of the Z80 SIO. The Z80 DART offers all Z80 SIO asynchronous features in two channels.

Timing and event-counting functions are the forte of the **Z8430 Z80 CTC Counter/Timer** 

**Controller.** The CTC provides four counters, each with individually programmable prescalers. The CTC is a convenient source of programmable clock rates for the SIO.

#### With the **Z8410 Z80 DMA Direct** Memory Access Controller, data

can be transferred directly between any two ports (typically, I/O and memory). The DMA transfers, searches, or search/transfers date in Byte-by-Byte, Burst, or Continuous modes. This device can achieve an impressive 2 Mbytes per second data rate in the Search mode.

# Z8400 Z80® CPU Central Processing Unit

# Zilog

# Product Specification

April 1985

## FEATURES

- The instruction set contains 158 instructions. The 78 instructions of the 8080A are included as a subset; 8080A software compatibility is maintained.
- Eight MHz, 6 MHz, 4 MHz, and 2.5 MHz clocks for the Z80H, Z80B, Z80A, and Z80 CPU result in rapid instruction execution with consequent high data throughput.
- The extensive instruction set includes string, bit, byte, and word operations. Block searches and block transfers, together with indexed and relative addressing, result in the most powerful data handling capabilities in the microcomputer industry.
- The Z80 microprocessors and associated family of peripheral controllers are linked by a vectored interrupt

system. This system may be daisy-chained to allow implementation of a priority interrupt scheme. Little, if any, additional logic is required for daisy-chaining.

- Duplicate sets of both general-purpose and flag registers are provided, easing the design and operation of system software through single-context switching, background-foreground programming, and single-level interrupt processing. In addition, two 16-bit index registers facilitate program processing of tables and arrays.
- There are three modes of high speed interrupt processing: 8080 similar, non-Z80 peripheral device, and Z80 Family peripheral with or without daisy chain.
- On-chip dynamic memory refresh counter.



2001-001,002



Figure 2b. 44-Pin Chip Carrier Pin Assignments

## **GENERAL DESCRIPTION**

The Z80, Z80A, Z80B, and Z80H CPUs are third-generation single-chip microprocessors with exceptional computational power. They offer higher system throughput and more efficient memory utilization than comparable second- and third-generation microprocessors. The internal registers contain 208 bits of read/write memory that are accessible to the programmer. These registers include two sets of six general-purpose registers which may be used individually as either 8-bit registers or as 16-bit register pairs. In addition, there are two sets of accumulator and flag registers. A group of "Exchange" instructions makes either set of main or alternate registers accessible to the programmer. The alternate set allows operation in foreground-background mode or it may be reserved for very fast interrupt response. The Z80 also contains a Stack Pointer, Program Counter, two index registers, a Refresh register (counter), and an Interrupt register. The CPU is easy to incorporate into a system since it requires only a single + 5V power source. All output signals are fully decoded and timed to control standard memory or peripheral circuits; the CPU is supported by an extensive family of peripheral controllers. The internal block diagram (Figure 3) shows the primary functions of the Z80 processors. Subsequent text provides more detail on the Z80 I/O controller family, registers, instruction set, interrupts and daisy chaining, and CPU timing.



Figure 3. Z80 CPU Block Diagram

## **Z80 MICROPROCESSOR FAMILY**

The Zilog Z80 microprocessor is the central element of a comprehensive microprocessor product family. This family works together in most applications with minimum requirements for additional logic, facilitating the design of efficient and cost-effective microcomputer-based systems.

Zilog has designed five components to provide extensive support for the Z80 microprocessor. These are:

- The PIO (Parallel Input/Output) operates in both data-byte I/O transfer mode (with handshaking) and in bit mode (without handshaking). The PIO may be configured to interface with standard parallel peripheral devices such as printers, tape punches, and keyboards.
- The CTC (Counter/Timer Circuit) features four programmable 8-bit counter/timers, each of which has an

## **Z80 CPU REGISTERS**

Figure 4 shows three groups of registers within the Z80 CPU. The first group consists of duplicate sets of 8-bit registers: a principal set and an alternate set (designated by ' [prime], e.g., A'). Both sets consist of the Accumulator Register, the Flag Register, and six general-purpose registers. Transfer of data between these duplicate sets of registers is accomplished by use of "Exchange" instructions. The result is faster response to interrupts and easy, efficient implementation of such versatile pro-

MAIN REGISTER SET

8-bit prescaler. Each of the four channels may be configured to operate in either counter or timer mode.

- The DMA (Direct Memory Access) controller provides dual port data transfer operations and the ability to terminate data transfer as a result of a pattern match.
- The SIO (Serial Input/Output) controller offers two channels. It is capable of operating in a variety of programmable modes for both synchronous and asynchronous communication, including Bi-Synch and SDLC.
- The DART (Dual Asynchronous Receiver/Transmitter) device provides low cost asynchronous serial communication. It has two channels and a full modem control interface.

gramming techniques as background-foreground data processing. The second set of registers consists of six registers with assigned functions. These are the I (Interrupt Register), the R (Refresh Register), the IX and IY (Index Registers), the SP (Stack Pointer), and the PC (Program Counter). The third group consists of two interrupt status flip-flops, plus an additional pair of flip-flops which assists in identifying the interrupt mode at any particular time. Table 1 provides further information on these registers.

| ALTERNATE | REGISTER | SET |
|-----------|----------|-----|
|           |          |     |

| A ACCUMULATOR     | F FLAG REGISTER   | A' ACCUMULATOR     | F' FLAG REGISTER   |
|-------------------|-------------------|--------------------|--------------------|
| B GENERAL PURPOSE | C GENERAL PURPOSE | B' GENERAL PURPOSE | C' GENERAL PURPOSE |
| D GENERAL PURPOSE | E GENERAL PURPOSE | D' GENERAL PURPOSE | E' GENERAL PURPOSE |
| H GENERAL PURPOSE | L GENERAL PURPOSE | H' GENERAL PURPOSE | L' GENERAL PURPOSE |





## **Z80 CPU REGISTERS** (Continued)

| l         | Register           | Size (Bits) | Remarks                                                                                                                                                 |
|-----------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| A, A'     | Accumulator        | 8           | Stores an operand or the results of an operation.                                                                                                       |
| F, F′     | Flags              | 8           | See Instruction Set.                                                                                                                                    |
| B, B′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with C.                                                                                                  |
| C, C′     | General Purpose    | 8           | See B, above.                                                                                                                                           |
| D, D′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with E.                                                                                                  |
| Ε, Ε′     | General Purpose    | 8           | See D, above.                                                                                                                                           |
| H, H′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with L.                                                                                                  |
| L, L′     | General Purpose    | 8           | See H, above.                                                                                                                                           |
|           |                    |             | Note: The (B,C), (D,E), and (H,L) sets are combined as follows:<br>B - High byte $C - Low byteD - High byte$ $E - Low byteH - High byte$ $L - Low byte$ |
| I         | Interrupt Register | 8           | Stores upper eight bits of memory address for vectored interrupt processing.                                                                            |
| R         | Refresh Register   | 8           | Provides user-transparent dynamic memory refresh. Automatically<br>incremented and placed on the address bus during each<br>instruction fetch cycle.    |
| IX        | Index Register     | 16          | Used for indexed addressing.                                                                                                                            |
| IY        | Index Register     | 16          | Used for indexed addressing                                                                                                                             |
| SP        | Stack Pointer      | 16          | Holds address of the top of the stack. See Push or Pop in instruction set.                                                                              |
| PC        | Program Counter    | 16          | Holds address of next instruction.                                                                                                                      |
| IFF1-IFF2 | Interrupt Enable   | Flip-Flops  | Set or reset to indicate interrupt status (see Figure 4).                                                                                               |
| IMFa-IMFb | Interrupt Mode     | Flip-Flops  | Reflect Interrupt mode (see Figure 4).                                                                                                                  |

#### Table 1. Z80 CPU Registers

## **INTERRUPTS: GENERAL OPERATION**

The CPU accepts two interrupt input signals: NMI and INT. The NMI is a non-maskable interrupt and has the highest priority. INT is a lower priority interrupt and it requires that interrupts be enabled in software in order to operate. INT can be connected to multiple peripheral devices in a wired-OR configuration.

The Z80 has a single response mode for interrupt service for the non-maskable interrupt. The maskable interrupt,  $\overline{INT}$ , has three programmable response modes available. These are:

- Mode 0 similar to the 8080 microprocessor.
- Mode 1 Peripheral Interrupt service, for use with non-8080/Z80 systems.
- Mode 2 a vectored interrupt scheme, usually daisy-chained, for use with Z80 Family and compatible peripheral devices.

The CPU services interrupts by sampling the  $\overline{\text{NMI}}$  and  $\overline{\text{INT}}$  signals at the rising edge of the last clock of an instruction. Further interrupt service processing depends upon the type of interrupt that was detected. Details on interrupt responses are shown in the CPU Timing Section.

**Non-Maskable Interrupt (NMI).** The nonmaskable interrupt cannot be disabled by program control and therefore will be accepted at all times by the CPU. NMI is usually reserved for servicing only the highest priority type interrupts, such as that for orderly shutdown after power failure has been detected. After recognition of the NMI signal (providing BUSREQ is not active), the CPU jumps to restart location 0066H. Normally, software starting at this address contains the interrupt service routine.

Maskable Interrupt (INT). Regardless of the interrupt mode set by the user, the Z80 response to a maskable interrupt input follows a common timing cycle. After the interrupt has been detected by the CPU (provided that interrupts are enabled and  $\overline{\text{BUSREQ}}$  is not active) a special interrupt processing cycle begins. This is a special fetch ( $\overline{\text{M1}}$ ) cycle in which  $\overline{\text{IORQ}}$  becomes active rather than  $\overline{\text{MREQ}}$ , as in a normal  $\overline{\text{M1}}$  cycle. In addition, this special  $\overline{\text{M1}}$  cycle is automatically extended by two  $\overline{\text{WAIT}}$  states, to allow for the time required to acknowledge the interrupt request.

**Mode 0 Interrupt Operation.** This mode is similar to the 8080 microprocessor interrupt service procedures. The interrupting device places an instruction on the data bus. This is normally a Restart instruction, which will initiate a call to the selected one of eight restart locations in page zero of memory. Unlike the 8080, the Z80 CPU responds to the Call instruction with only one interrupt acknowledge cycle followed by two memory read cycles.

**Mode 1 Interrupt Operation.** Mode 1 operation is very similar to that for the NMI. The principal difference is that the Mode 1 interrupt has only one restart location, 0038H.

Mode 2 Interrupt Operation. This interrupt mode has been designed to utilize most effectively the capabilities of the Z80 microprocessor and its associated peripheral family. The interrupting peripheral device selects the starting address of the interrupt service routine. It does this by placing an 8-bit vector on the data bus during the interrupt acknowledge cycle. The CPU forms a pointer using this byte as the lower 8 bits and the contents of the I register as the upper 8 bits. This points to an entry in a table of addresses for interrupt service routines. The CPU then jumps to the routine at that address. This flexibility in selecting the interrupt service routine address allows the peripheral device to use several different types of service routines. These routines may be located at any available location in memory. Since the interrupting device supplies the low-order byte of the 2-byte vector, bit  $0 (A_0)$  must be a zero.

Interrupt Priority (Daisy Chaining and Nested Interrupts). The interrupt priority of each peripheral device is determined by its physical location within a daisy-chain configuration. Each device in the chain has an interrupt enable input line (IEI) and an interrupt enable output line (IEO), which is fed to the next lower priority device. The first device in the daisy chain has its IEI input hardwired to a High level. The first device has highest priority, while each succeeding device has a corresponding lower priority. This arrangement permits the CPU to select the highest priority interrupt from several simultaneously interrupting peripherals.

The interrupting device disables its IEO line to the next lower priority peripheral until it has been serviced. After servicing, its IEO line is raised, allowing lower priority peripherals to demand interrupt servicing.

The Z80 CPU will nest (queue) any pending interrupts or interrupts received while a selected peripheral is being serviced.

Interrupt Enable/Disable Operation. Two flip-flops,  $IFF_1$  and  $IFF_2$ , referred to in the register description, are used to signal the CPU interrupt status. Operation of the two flip-flops is described in Table 2. For more details, refer to the Z80 CPU Technical Manual (03-0029-01) and Z80 Assembly Language Programming Manual (03-0002-01).

#### **Table 2. State of Flip-Flops**

| Action                        | IFF <sub>1</sub> | IFF <sub>2</sub> | Comments                                                                              |
|-------------------------------|------------------|------------------|---------------------------------------------------------------------------------------|
| CPU Reset                     | 0                | 0                | Maskable interrupt<br>INT disabled                                                    |
| DI instruction execution      | 0                | 0                | Maskable interrupt<br>INT disabled                                                    |
| El instruction execution      | 1                | 1                | Maskable interrupt<br>INT enabled                                                     |
| LD A, I instruction execution | •                | ٠                | $IFF_2 \rightarrow Parity flag$                                                       |
| LD A,R instruction execution  | •                | •                | IFF <sub>2</sub> → Parity flag                                                        |
| Accept NMI                    | 0                | IFF <sub>1</sub> | IFF <sub>1</sub> → IFF <sub>2</sub><br>(Maskable interrupt<br>INT disabled)           |
| RETN instruction execution    | IFF <sub>2</sub> | •                | IFF <sub>2</sub> → IFF <sub>1</sub> at<br>completion of an<br>NMI service<br>routine. |

## **INSTRUCTION SET**

The Z80 microprocessr has one of the most powerful and versatile instruction sets available in any 8-bit microprocessor. It includes such unique operations as a block move for fast, efficient data transfers within memory, or between memory and I/O. It also allows operations on any bit in any location in memory.

The following is a summary of the Z80 instruction set which shows the assembly language mnemonic, the operation, the flag status, and gives comments on each instruction. For an explanation of flag notations and symbols for mnemonic tables, see the Symbolic Notations section which follows these tables. The Z80 CPU Technical Manual (03-0029-01), the Programmer's Reference Guide (03-0012-03), and Assembly Language Programming Manual (03-0002-01) contain significantly more details for programming use.

The instructions are divided into the following categories:

- 8-bit loads
- 16-bit loads
- Exchanges, block transfers, and searches
- □ 8-bit arithmetic and logic operations
- General-purpose arithmetic and CPU control
- □ 16-bit arithmetic operations

- Rotates and shifts
- Bit set, reset, and test operations
- □ Jumps
- Calls, returns, and restarts
- □ Input and output operations

A variety of addressing modes are implemented to permit efficient and fast data transfer between various registers, memory locations, and input/output devices. These addressing modes include:

- □ Immediate
- Immediate extended
- Modified page zero
- Relative
- Extended
- Indexed
- Register
- Register indirect
- Implied
- 🗆 Bit

| 8- | B | Т | LO | AD | GR | OU | Ρ |
|----|---|---|----|----|----|----|---|
|----|---|---|----|----|----|----|---|

| Mnemonic       | Symbolic<br>Operation | S | z |   | Fla<br>H | ıgs | P/V | 'N | с | 76 | Opcod<br>543 | e<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com   | ments |
|----------------|-----------------------|---|---|---|----------|-----|-----|----|---|----|--------------|----------|-----|-----------------|--------------------|--------------------|-------|-------|
| LD r, r'       | r ← r′                | • | • | Х | •        | Х   | •   | •  | • | 01 | r            | r'       |     | 1               | 1                  | 4                  | r, r′ | Reg.  |
| LD r, n        | r←n                   | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 00 | r            | 110      |     | 2               | 2                  | 7                  | 000   | В     |
|                |                       |   |   |   |          |     |     |    |   |    | ← n →        |          |     |                 |                    |                    | 001   | С     |
| LD r, (HL)     | r ← (HL)              | • | ٠ | Х | ٠        | Х   | ٠   | •  | ٠ | 01 | r            | 110      |     | 1               | 2                  | 7                  | 010   | D     |
| LD r, (IX + d) | r ← (IX + d)          | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 11 | 011          | 101      | DD  | з               | 5                  | 19                 | 011   | Е     |
|                |                       |   |   |   |          |     |     |    |   | 01 | r            | 110      |     |                 |                    |                    | 100   | н     |
|                |                       |   |   |   |          |     |     |    |   |    | ← d →        |          |     |                 |                    |                    | 101   | L     |
| LD r, (IY + d) | r ← (IY + d)          | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 11 | 111          | 101      | FD  | 3               | 5                  | 19                 | 111   | А     |
|                |                       |   |   |   |          |     |     |    |   | 01 | r            | 110      |     |                 |                    |                    |       |       |
|                |                       |   |   |   |          |     |     |    |   |    | ← d →        | •        |     |                 |                    |                    |       |       |
| LD (HL), r     | (HL) ← r              | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 01 | 110          | r        |     | 1               | 2                  | 7                  |       |       |
| LD (IX + d), r | (IX + d) ← r          | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 11 | 011          | 101      | DD  | З               | 5                  | 19                 |       |       |
|                |                       |   |   |   |          |     |     |    |   | 01 | 110          | r        |     |                 |                    |                    |       |       |
|                |                       |   |   |   |          |     |     |    |   |    | ← d →        | •        |     |                 |                    |                    |       |       |
| LD (IY + d), r | (IY + d) ← r          | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 11 | 111          | 101      | FD  | 3               | 5                  | 19                 |       |       |
|                |                       |   |   |   |          |     |     |    |   | 01 | 110          | r        |     |                 |                    |                    |       |       |
|                |                       |   |   |   |          |     |     |    |   |    | ← d →        | •        |     |                 |                    |                    |       |       |
| LD (HL), n     | (HL) ← n              | • | ٠ | Х | ٠        | Х   | •   | •  | ٠ | 00 | 110          | 110      | 36  | 2               | 3                  | 10                 |       |       |
|                |                       |   |   |   |          |     |     |    |   |    | ← n →        | •        |     |                 |                    |                    |       |       |
| LD (IX + d), n | (IX + d) ← n          | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 11 | 011          | 101      | DD  | 4               | 5                  | 19                 |       |       |
|                |                       |   |   |   |          |     |     |    |   | 00 | 110          | 110      | 36  |                 |                    |                    |       |       |
|                |                       |   |   |   |          |     |     |    |   |    | ← d →        | •        |     |                 |                    |                    |       |       |
|                |                       |   |   |   |          |     |     |    |   |    | <b>←</b> n → | •        |     |                 |                    |                    |       |       |

## 8-BIT LOAD GROUP (Continued)

| Mnemonic       | Symbolic<br>Operation | S  | z  |   | Fla<br>H | ıgs | P/V | N | с | 76       | Opcod<br>543        | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments |
|----------------|-----------------------|----|----|---|----------|-----|-----|---|---|----------|---------------------|------------|----------|-----------------|--------------------|--------------------|----------|
| LD (IY + d), n | (IY + d) ← n          | •  | •  | х | •        | х   | •   | • | • | 11<br>00 | 111<br>110<br>← d → | 101<br>110 | FD<br>36 | 4               | 5                  | 19                 |          |
|                |                       |    |    |   |          |     |     |   |   |          | ← n →               |            |          |                 |                    |                    |          |
| LD A, (BC)     | A ← (BC)              | ٠  | ٠  | х | ٠        | Х   | ٠   | ٠ | • | 00       | 001                 | 010        | 0A       | 1               | 2                  | 7                  |          |
| LD A, (DE)     | A ← (DE)              | ٠  | ٠  | Х | •        | Х   | ٠   | ٠ | ٠ | 00       | 011                 | 010        | 1A       | 1               | 2                  | 7                  |          |
| LD A, (nn)     | A 🗲 (nn)              | ٠  | ٠  | Х | ٠        | Х   | ٠   | ٠ | • | 00       | 111                 | 010        | ЗA       | 3               | 4                  | 13                 |          |
|                |                       |    |    |   |          |     |     |   |   |          | ←n→                 |            |          |                 |                    |                    |          |
|                |                       |    |    |   |          |     |     |   |   |          | ←n→                 | •          |          |                 |                    |                    |          |
| LD (BC), A     | (BC) ← A              | ٠  | •  | Х | •        | Х   | ٠   | ٠ | ٠ | 00       | 000                 | 010        | 02       | 1               | 2                  | 7                  |          |
| LD (DE), A     | (DE) <del>~</del> A   | ٠  | ٠  | Х | ٠        | Х   | ٠   | ٠ | ٠ | 00       | 010                 | 010        | 12       | 1               | 2                  | 7                  |          |
| LD (nn), A     | (nn) <del>~</del> A   | •  | ٠  | Х | ٠        | Х   | ٠   | • | ٠ | 00       | 110                 | 010        | 32       | 3               | 4                  | 13                 |          |
|                |                       |    |    |   |          |     |     |   |   |          | ←n→                 |            |          |                 |                    |                    |          |
|                |                       |    |    |   |          |     |     |   |   |          | ←n→                 | •          |          |                 |                    |                    |          |
| LD A, I        | A ← I                 | \$ | \$ | Х | 0        | Х   | IFF | 0 | ٠ | 11       | 101                 | 101        | ED       | 2               | 2                  | 9                  |          |
|                |                       |    |    |   |          |     |     |   |   | 01       | 010                 | 111        | 57       |                 |                    |                    |          |
| LD A, R        | A ← R                 | \$ | \$ | Х | 0        | Х   | IFF | 0 | ٠ | 11       | 101                 | 101        | ED       | 2               | 2                  | 9                  |          |
|                |                       |    |    |   |          |     |     |   |   | 01       | 011                 | 111        | 5F       |                 |                    |                    |          |
| LD I, A        | I←A                   | ٠  | ٠  | Х | ٠        | Х   | ٠   | ٠ | ٠ | 11       | 101                 | 101        | ED       | 2               | 2                  | 9                  |          |
|                |                       |    |    |   |          |     |     |   |   | 01       | 000                 | 111        | 47       |                 |                    |                    |          |
| LD R, A        | R ← A                 | ٠  | ٠  | Х | ٠        | Х   | ٠   | ٠ | ٠ | 11       | 101                 | 101        | ED       | 2               | 2                  | 9                  |          |
|                |                       |    |    |   |          |     |     |   |   | 01       | 001                 | 111        | 4F       |                 |                    |                    |          |

NOTE: IFF, the content of the interrupt enable flip-flop, (IFF2), is copied into the P/V flag.

## **16-BIT LOAD GROUP**

| Mnemonic    | Symbolic<br>Operation                 | S | z |   | Fla<br>H | ıgs | P/V | N | с | 76 | Opcode<br>543 | e<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com | ments |
|-------------|---------------------------------------|---|---|---|----------|-----|-----|---|---|----|---------------|----------|-----|-----------------|--------------------|--------------------|-----|-------|
| LD dd, nn   | dd ← nn                               | • | • | Х | •        | Х   | •   | • | • | 00 | dd0           | 001      |     | 3               | 3                  | 10                 | dd  | Pair  |
|             |                                       |   |   |   |          |     |     |   |   |    | ← n →         |          |     |                 |                    |                    | 00  | BC    |
|             |                                       |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    | 01  | DE    |
| LD IX, nn   | IX 🕶 nn                               | ٠ | • | Х | ٠        | Х   | ٠   | • | ٠ | 11 | 011           | 101      | DD  | 4               | 4                  | 14                 | 10  | HL    |
|             |                                       |   |   |   |          |     |     |   |   | 00 | 100           | 001      | 21  |                 |                    |                    | 11  | SP    |
|             |                                       |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    |     |       |
|             |                                       |   |   |   |          |     |     |   |   |    | ← n →         |          |     |                 |                    |                    |     |       |
| LD IY, nn   | IY <del>«</del> nn                    | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠ | ٠ | 11 | 111           | 101      | FD  | 4               | 4                  | 14                 |     |       |
|             |                                       |   |   |   |          |     |     |   |   | 00 | 100           | 001      | 21  |                 |                    |                    |     |       |
|             |                                       |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    |     |       |
|             |                                       |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    |     |       |
| LD HL, (nn) | H ← (nn + 1)                          | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠ | ٠ | 00 | 101           | 010      | 2A  | 3               | 5                  | 16                 |     |       |
|             | L 🗲 (nn)                              |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    |     |       |
|             |                                       |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    |     |       |
| LD dd, (nn) | dd <sub>H</sub> ← (nn + 1)            | • | • | Х | •        | Х   | •   | ٠ | ٠ | 11 | 101           | 101      | ED  | 4               | 6                  | 20                 |     |       |
|             | dd <sub>L</sub> <del>&lt;-</del> (nn) |   |   |   |          |     |     |   |   | 01 | dd1           | 011      |     |                 |                    |                    |     |       |
|             |                                       |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    |     |       |
|             |                                       |   |   |   |          |     |     |   |   |    | ←n→           |          |     |                 |                    |                    |     |       |

NOTE. (PAIR)<sub>H</sub>, (PAIR)<sub>L</sub> refer to high order and low order eight bits of the register pair respectively. e.g ,  $BC_L = C$ ,  $AF_H = A$ .

# 16-BIT LOAD GROUP (Continued)

| Mnemonic    | Symbolic<br>Operation                                                                 | s | z |   | Fla<br>H | ags | P/V | N | с | 76       | Opcod<br>543                                        | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com            | ments          |
|-------------|---------------------------------------------------------------------------------------|---|---|---|----------|-----|-----|---|---|----------|-----------------------------------------------------|------------|----------|-----------------|--------------------|--------------------|----------------|----------------|
| LD IX, (nn) | IX <sub>H</sub> ← (nn + 1)<br>IX <sub>L</sub> ← (nn)                                  | • | • | х | •        | х   | •   | • | • | 11<br>00 | 011<br>101<br>← n →                                 | 101<br>010 | DD<br>2A | 4               | 6                  | 20                 |                | A              |
| LD IY, (nn) | IY <sub>H</sub> ← (nn + 1)<br>IY <sub>L</sub> ← (nn)                                  | • | • | х | •        | х   | •   | • | • | 11<br>00 | <ul> <li>111</li> <li>101</li> <li>← n →</li> </ul> | 101<br>010 | FD<br>2A | 4               | 6                  | 20                 |                |                |
| LD (nn), HL | (nn + 1) ← H<br>(nn)←L                                                                | • | • | х | •        | х   | •   | • | • | 00       | 100 ← n →                                           | 010        | 22       | 3               | 5                  | 16                 |                |                |
| LD (nn), dd | (nn + 1) ← dd <sub>H</sub><br>(nn) ← dd <sub>L</sub>                                  | • | • | х | •        | х   | •   | • | • | 11<br>01 | 101<br>dd0<br>← n →                                 | 101<br>011 | ED       | 4               | 6                  | 20                 |                |                |
| LD (nn), IX | (nn + 1) ← IX <sub>H</sub><br>(nn) ← IX <sub>L</sub>                                  | • | • | х | •        | х   | •   | • | • | 11<br>00 | 011<br>100<br>← n →                                 | 101<br>010 | DD<br>22 | 4               | 6                  | 20                 |                |                |
| LD (nn), IY | (nn + 1) ← IY <sub>H</sub><br>(nn) ← IY <sub>L</sub>                                  | • | • | х | •        | х   | •   | • | • | 11<br>00 | 111<br>100<br>← n→                                  | 101<br>010 | FD<br>22 | 4               | 6                  | 20                 |                |                |
| LD SP. HL   | SP 🗲 HL                                                                               | • | • | х | •        | х   | •   | • | • | 11       | 111                                                 | 001        | F9       | 1               | 1                  | 6                  |                |                |
| LD SP, IX   | ≼SP ← IX                                                                              | • | • | х | •        | х   | •   | • | ٠ | 11<br>11 | 011<br>111                                          | 101<br>001 | DD<br>F9 | 2               | 2                  | 10                 |                |                |
| LD SP, IY   | SP ← IY                                                                               | • | • | х | •        | х   | •   | • | • | 11<br>11 | 111<br>111                                          | 101<br>001 | FD<br>F9 | 2               | 2                  | 10                 | aa             | Pair           |
| PUSH qq     | (SP – 2) ← qq <sub>L</sub><br>(SP – 1) ← qq <sub>H</sub><br>SP → SP – 2               | • | • | Х | •        | х   | •   | • | • | 11       | qq0                                                 | 101        |          | 1               | 3                  | 11                 | 00<br>01<br>10 | BC<br>DE<br>HL |
| PUSHIX      | $(SP - 2) \leftarrow IX_L$<br>$(SP - 1) \leftarrow IX_H$<br>$SP \rightarrow SP - 2$   | • | • | Х | •        | х   | •   | • | • | 11<br>11 | 011<br>100                                          | 101<br>101 | DD<br>E5 | 2               | 4                  | 15                 | 11             | AF             |
| PUSHIY      | $(SP - 2) \leftarrow  Y_L $<br>$(SP - 1) \leftarrow  Y_H $<br>$SP \rightarrow SP - 2$ | • | • | х | •        | х   | •   | • | • | 11<br>11 | 111<br>100                                          | 101<br>101 | FD<br>E5 | 2               | 4                  | 15                 |                |                |
| POP qq      | $qq_H \leftarrow (SP + 1)$<br>$qqL \leftarrow (SP)$<br>$SP \rightarrow SP + 2$        | • | • | Х | •        | Х   | •   | • | • | 11       | qq0                                                 | 001        |          | 1               | 3                  | 10                 |                |                |
| POP IX      | $ X_{H} \leftarrow (SP + 1)$ $ X_{L} \leftarrow (SP)$ $SP \rightarrow SP + 2$         | • | • | х | •        | х   | •   | • | • | 11<br>11 | 011<br>100                                          | 101<br>001 | DD<br>E1 | 2               | 4                  | 14                 |                |                |
| POPIY       | $ Y_H \leftarrow (SP + 1)$<br>$ Y_L \leftarrow (SP)$<br>$SP \rightarrow SP + 2$       | • | • | х | •        | х   | •   | • | • | 11<br>11 | 111<br>100                                          | 101<br>001 | FD<br>E1 | 2               | 4                  | 14                 |                |                |

NOTE:  $(PAIR)_{H}$ ,  $(PAIR)_{L}$  refer to high order and low order eight bits of the register pair respectively, e.g.,  $BC_{L} = C$ ,  $AF_{H} = A$ .

# EXCHANGE, BLOCK TRANSFER, BLOCK SEARCH GROUPS

| Mnemonic                | Symbolic<br>Operation                                                                                                          | s  | z       |        | Fla<br>H | ıgs    | P/V     | N | с | 76       | Dpcod<br>543 | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                                                               |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------|----|---------|--------|----------|--------|---------|---|---|----------|--------------|------------|----------|-----------------|--------------------|--------------------|----------------------------------------------------------------------------------------|
| EX DE, HL<br>EX AF, AF' | DE ↔ HL<br>AF ↔ AF'                                                                                                            | •  | •       | X<br>X | •        | x<br>x | •       | • | • | 11<br>00 | 101<br>001   | 011<br>000 | EB<br>08 | 1               | 1                  | 4                  |                                                                                        |
| EXX                     | BC ↔ BC'<br>DE ↔ DE'<br>HL ↔ HL'                                                                                               | •  | •       | х      | •        | X      | •       | • | • | 11       | 011          | 001        | D9       | 1               | 1                  | 4                  | Register bank<br>and auxiliary<br>register bank<br>exchange                            |
| EX (SP), HL             | H ↔ (SP + 1)<br>L ↔ (SP)                                                                                                       | •  | •       | х      | •        | х      | •       | ٠ | • | 11       | 100          | 011        | E3       | 1               | 5                  | 19                 | g-                                                                                     |
| EX (SP), IX             | $IX_{H} \leftrightarrow (SP + 1)$<br>$IX_{L} \leftrightarrow (SP)$                                                             | ٠  | •       | Х      | •        | Х      | •       | • | • | 11<br>11 | 011<br>100   | 101<br>011 | DD<br>E3 | 2               | 6                  | 23                 |                                                                                        |
| EX (SP), IY             | IY <sub>H</sub> ↔ (SP + 1)<br>IYL ↔ (SP)                                                                                       | •  | •       | Х      | •        | х      | •<br>10 | • | • | 11<br>11 | 111<br>100   | 101<br>011 | FD<br>E3 | 2               | 6                  | 23                 |                                                                                        |
| LDI                     | (DE) ← (HL)<br>DE ← DE + 1<br>HL ← HL + 1<br>BC ← BC – 1                                                                       | •  | •       | X      | 0        | X      | •       | 0 | • | 11<br>10 | 101<br>100   | 101<br>000 | ED<br>A0 | 2               | 4                  | 16                 | Load (HL) into<br>(DE), increment<br>the pointers and<br>decrement the<br>byte counter |
| LDIR                    | $(DE) \leftarrow (HL)$ $DE \leftarrow DE + 1$ $HL \leftarrow HL + 1$ $BC \leftarrow BC - 1$ $Repeat until$ $BC = 0$            | •  | •       | x      | 0        | x      | 2       | 0 | • | 11<br>10 | 101<br>110   | 101<br>000 | ED<br>B0 | 2<br>2          | 5<br>4             | 21<br>16           | (BC)<br>If BC ≠ 0<br>If BC = 0                                                         |
| LDD                     | (DE) ← (HL)<br>DE ← DE – 1<br>HL ← HL – 1<br>BC ← BC – 1                                                                       | •  | •       | x      | 0        | x      | ()<br>; | 0 | • | 11<br>10 | 101<br>101   | 101<br>000 | ED<br>A8 | 2               | 4                  | 16                 |                                                                                        |
| LDDR                    | $(DE) \leftarrow (HL)$<br>$DE \leftarrow DE - 1$<br>$HL \leftarrow HL - 1$<br>$BC \leftarrow BC - 1$<br>Repeat until<br>BC = 0 | •  | •       | x      | 0        | x      | 0       | 0 | • | 11<br>10 | 101<br>111   | 101<br>000 | ED<br>B8 | 2<br>2          | 5<br>4             | 21<br>16           | lf BC ≠ 0<br>If BC = 0                                                                 |
| CPI                     | A – (HL)<br>HL ← HL + 1<br>BC ← BC – 1                                                                                         | \$ | 3<br>\$ | x      | \$       | x      | ¢       | 1 | • | 11<br>10 | 101<br>100   | 101<br>001 | ED<br>A1 | 2               | 4                  | 16                 |                                                                                        |

NOTE: (1) P/V flag is 0 if the result of BC - 1 = 0, otherwise P/V = 1. (2) P/V flag is 0 only at completion of instruction.

3 Z flag is 1 if A = HL, otherwise Z = 0.

# EXCHANGE, BLOCK TRANSFER, BLOCK SEARCH GROUPS (Continued)

|                  | Symbolic                                                                                |               |                          |                     | Fla           | ags           |             |      |       |          | Opcoc      | e          |          | No. of | No. of M | No. of T |                           |
|------------------|-----------------------------------------------------------------------------------------|---------------|--------------------------|---------------------|---------------|---------------|-------------|------|-------|----------|------------|------------|----------|--------|----------|----------|---------------------------|
| Mnemonic         | • Operation                                                                             | S             | z                        |                     | н             | -             | P/V         | N    | С     | 76       | 543        | 210        | Hex      | Bytes  | Cycles   | States   | Comments                  |
|                  |                                                                                         |               | 3                        |                     |               |               | (f)         |      |       |          |            |            |          |        |          |          |                           |
| CPIR             | A – (HL)                                                                                | \$            | \$                       | Х                   | \$            | Х             | \$          | 1    | ٠     | 11       | 101        | 101        | ED       | 2      | 5        | 21       | If BC ≠ 0 and<br>A ≠ (HL) |
|                  | HL ← HL + 1<br>BC ← BC - 1<br>Repeat until<br>A = (HL) or<br>BC = 0                     |               |                          |                     |               |               |             |      |       | 10       | 110        | 001        | B1       | 2      | 4        | 16       | If BC = 0 or<br>A = (HL)  |
|                  |                                                                                         |               | 3                        |                     |               |               | 1           |      |       |          |            |            |          |        |          |          |                           |
| CPD              | A                                                                                       | \$            | \$                       | Х                   | \$            | Х             | \$          | 1    | •     | 11<br>10 | 101<br>101 | 101<br>001 | ED<br>A9 | 2      | 4        | 16       |                           |
|                  |                                                                                         |               | 3                        |                     |               |               | 1           |      |       |          |            |            |          |        |          |          |                           |
| CPDR             | A – (HL)                                                                                | \$            | \$                       | Х                   | \$            | Х             | \$          | 1    | ٠     | 11       | 101        | 101        | ED       | 2      | 5        | 21       | If BC ≠ 0 and<br>A ≠ (HL) |
|                  | HL ← HL – 1<br>BC ← BC – 1<br>Repeat until<br>A = (HL) or<br>BC = 0                     |               |                          |                     |               |               |             |      |       | 10       | 111        | 001        | B9       | 2      | 4        | 16       | If BC = 0 or<br>A = (HL)  |
| NOTE ①<br>②<br>③ | BC = 0<br>P/V flag is 0 if the res<br>P/V flag is 0 only at o<br>Z flag is 1 if A = (HL | sult o<br>com | of BC<br>pletio<br>herwi | – 1<br>n of<br>se Z | = 0,<br>instr | othe<br>uctic | erwis<br>on | e P/ | V = 1 | 1.       |            |            |          | 10     |          |          |                           |

## 8-BIT ARITHMETIC AND LOGICAL GROUP

| Mnemonic       | Symbolic<br>Operation | s  | z  |   | Fla<br>H | ıgs | P/V | N | с  | 76 | Opcode<br>543 | 210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comr    | nents       |
|----------------|-----------------------|----|----|---|----------|-----|-----|---|----|----|---------------|-----|-----|-----------------|--------------------|--------------------|---------|-------------|
| ADD A, r       | A←A+r                 | \$ | \$ | Х | \$       | Х   | ٧   | 0 | \$ | 10 | 000           | r   |     | 1               | 1                  | 4                  | r       | Reg.        |
| ADD A, n       | A←A+n                 | \$ | \$ | Х | \$       | Х   | ۷   | 0 | \$ | 11 | 000           | 110 |     | 2               | 2                  | 7                  | 000     | В           |
|                |                       |    |    |   |          |     |     |   |    |    | ←n→           |     |     |                 |                    |                    | 001     | С           |
|                |                       |    |    |   |          |     |     |   |    |    |               |     |     |                 |                    |                    | 010     | D           |
| ADD A, (HL)    | A ← A + (HL)          | \$ | \$ | Х | \$       | х   | ٧   | 0 | \$ | 10 | 000           | 110 |     | 1               | 2                  | 7                  | 011     | Е           |
| ADD A, (IX + d | ) A←A + (IX + d)      | \$ | \$ | Х | \$       | Х   | ۷   | 0 | \$ | 11 | 011           | 101 | DD  | з               | 5                  | 19                 | 100     | н           |
|                |                       |    |    |   |          |     |     |   |    | 10 | 000           | 110 |     |                 |                    |                    | 101     | L           |
|                |                       |    |    |   |          |     |     |   |    |    | ←d→           |     |     |                 |                    |                    | 111     | А           |
| ADD A, (IY + d | ) A←A + (IY + d)      | \$ | \$ | Х | \$       | х   | ٧   | 0 | \$ | 11 | 111           | 101 | FD  | 3               | 5                  | 19                 |         |             |
|                |                       |    |    |   |          |     |     |   |    | 10 | 000           | 110 |     |                 |                    |                    |         |             |
|                |                       |    |    |   |          |     |     |   |    |    | ←d→           |     |     |                 |                    |                    |         |             |
| ADC A, s       | A ← A+s+CY            | \$ | \$ | Х | \$       | Х   | ۷   | 0 | \$ |    | 001           |     |     |                 |                    |                    | s is ar | iy of r, n, |
| SUB s          | A←A-s                 | \$ | \$ | Х | \$       | Х   | ۷   | 1 | \$ |    | 010           |     |     |                 |                    |                    | (HL), ( | (IX + d),   |
| SBC A, s       | A←A-s-CY              | \$ | \$ | Х | \$       | Х   | ۷   | 1 | \$ |    | 011           |     |     |                 |                    |                    | (IY + c | l) as       |
| AND s          | A←A>s                 | \$ | \$ | Х | 1        | Х   | Ρ   | 0 | 0  |    | 100           |     |     |                 |                    |                    | show    | n for ADD   |
| ORs            | A←A>s                 | \$ | \$ | х | 0        | х   | Ρ   | 0 | 0  |    | 110           |     |     |                 |                    |                    | instru  | ction. The  |
| XOR s          | A ← A⊕s               | \$ | \$ | Х | 0        | Х   | Ρ   | 0 | 0  |    | 101           |     |     |                 |                    |                    | indica  | ted bits    |
| CPs            | A-s                   | \$ | \$ | Х | \$       | х   | V   | 1 | \$ |    | 111           |     |     |                 |                    |                    | replac  | e the       |
|                |                       |    |    |   |          |     |     |   |    |    |               |     |     |                 |                    |                    | 000     | in the      |
|                |                       |    |    |   |          |     |     |   |    |    |               |     |     |                 |                    |                    | ADD     | set above.  |

## 8-BIT ARITHMETIC AND LOGICAL GROUP (Continued)

|                   | Symbolic                   |    |    |   | Fla | aas |     |   |   | (        | Opcoc               | le           |     | No. of | No. of M | No. of T |          |
|-------------------|----------------------------|----|----|---|-----|-----|-----|---|---|----------|---------------------|--------------|-----|--------|----------|----------|----------|
| Mnemonic          | Operation                  | S  | Z  |   | Н   |     | P/V | N | С | 76       | 543                 | 210          | Hex | Bytes  | Cycles   | States   | Comments |
| INC r<br>INC (HL) | r ← r + 1<br>(HL) ←        | \$ | \$ | х | \$  | х   | ۷   | 0 | • | 00       | r                   | 100          |     | 1      | 1        | 4        |          |
|                   | (HL) + 1                   | \$ | \$ | Х | \$  | Х   | ۷   | 0 | ٠ | 00       | 110                 | 100          |     | 1      | 3        | 11       |          |
| INC (IX + d)      | (IX + d) ←<br>(IX + d) + 1 | \$ | \$ | х | \$  | Х   | V   | 0 | • | 11<br>00 | 011<br>110<br>← d - | 101<br>100   | DD  | 3      | 6        | 23       |          |
| INC (IY + d)      | (IY + d) ←<br>(IY + d) + 1 | \$ | \$ | х | \$  | х   | V   | 0 | • | 11<br>00 | 111<br>110<br>← d - | 101<br>[100] | FD  | 3      | 6        | 23       |          |
| DEC m             | m ← m – 1                  | \$ | \$ | Х | \$  | Х   | ۷   | 1 | ٠ |          |                     | 101          |     |        |          |          |          |

NOTE: m is any of r, (HL), (IX + d), (IY + d) as shown for INC. DEC same format and states as INC. Replace 100 with 101 in opcode

## **GENERAL-PURPOSE ARITHMETIC AND CPU CONTROL GROUPS**

|          | Symbolic      |    |    |   | Fla | ags |            |     |    |    | Opcod | le  |     | No. of | No. of M | No. of T |                                                     |
|----------|---------------|----|----|---|-----|-----|------------|-----|----|----|-------|-----|-----|--------|----------|----------|-----------------------------------------------------|
| Mnemonic | Operation     | S  | Z  |   | Н   | -   | <b>P/\</b> | / N | С  | 76 | 543   | 210 | Hex | Bytes  | Cycles   | States   | Comments                                            |
| DAA      | @             | \$ | \$ | х | \$  | х   | Ρ          | •   | \$ | 00 | 100   | 111 | 27  | 1      | 1        | 4        | Decimal adjust<br>accumulator.                      |
| CPL      | A←A           | •  | •  | х | 1   | х   | •          | 1   | •  | 00 | 101   | 111 | 2F  | 1      | 1        | 4        | Complement<br>accumulator<br>(one's<br>complement). |
| NEG      | A ← 0 – A     | \$ | \$ | х | \$  | х   | v          | 1   | \$ | 11 | 101   | 101 | ED  | 2      | 2        | 8        | Negate acc.                                         |
|          |               |    |    |   |     |     |            |     |    | 01 | 000   | 100 | 44  |        |          |          | (two's<br>complement).                              |
| CCF      | CY ← CY       | •  | •  | х | х   | х   | •          | 0   | \$ | 00 | 111   | 111 | 3F  | 1      | . 1      | 4        | Complement carry flag.                              |
| SCF      | CY ← 1        | ٠  | ٠  | Х | 0   | Х   | ٠          | 0   | 1  | 00 | 110   | 111 | 37  | 1      | 1        | 4        | Set carry flag.                                     |
| NOP      | No operation  | ٠  | ٠  | Х | ٠   | Х   | ٠          | ٠   | ٠  | 00 | 000   | 000 | 00  | 1      | 1        | 4        |                                                     |
| HALT     | CPU halted    | ٠  | ٠  | Х | ٠   | Х   | ٠          | ٠   | ٠  | 01 | 110   | 110 | 76  | 1      | 1        | 4        |                                                     |
| DI ★     | IFF ← 0       | ٠  | ٠  | Х | ٠   | Х   | ٠          | ٠   | ٠  | 11 | 110   | 011 | F3  | 1      | 1        | 4        |                                                     |
| El ★     | IFF ← 1       | ٠  | ٠  | Х | ٠   | Х   | ٠          | ٠   | ٠  | 11 | 111   | 011 | FB  | 1      | 1        | 4        |                                                     |
| IM 0     | Set interrupt | ٠  | ٠  | Х | ٠   | Х   | ٠          | ٠   | ٠  | 11 | 101   | 101 | ED  | 2      | 2        | 8        |                                                     |
|          | mode 0        |    |    |   |     |     |            |     |    | 01 | 000   | 110 | 46  |        |          |          |                                                     |
| IM 1     | Set interrupt | ٠  | ٠  | Х | ٠   | Х   | ٠          | ٠   | ٠  | 11 | 101   | 101 | ED  | 2      | 2        | 8        |                                                     |
|          | mode 1        |    |    |   |     |     |            |     |    | 01 | 010   | 110 | 56  |        |          |          |                                                     |
| IM 2     | Set interrupt | ٠  | ٠  | Х | ٠   | Х   | ٠          | ٠   | •  | 11 | 101   | 101 | ED  | 2      | 2        | 8        |                                                     |
|          | mode 2        |    |    |   |     |     |            |     |    | 01 | 011   | 110 | 5E  |        |          |          |                                                     |

NOTES: @ converts accumulator content into packed BCD following add or subtract with packed BCD operands.

IFF indicates the interrupt enable flip-flop.

CY indicates the carry flip-flop.

★ indicates interrupts are not sampled at the end of EI or DI

## **16-BIT ARITHMETIC GROUP**

|            | Symbolic     |    |    |   | Fla | igs |     |   |    | (  | Opcod | e   |     | No. of | No. of M | No. of T |     |       |
|------------|--------------|----|----|---|-----|-----|-----|---|----|----|-------|-----|-----|--------|----------|----------|-----|-------|
| Mnemonic   | Operation    | S  | Z  |   | Η   | -   | P/V | N | С  | 76 | 543   | 210 | Hex | Bytes  | Cycles   | States   | Com | ments |
| ADD HL, ss | HL ← HL + ss | •  | •  | Х | Х   | Х   | •   | 0 | \$ | 00 | ssl   | 001 |     | 1      | 3        | 11       | SS  | Reg.  |
|            |              |    |    |   |     |     |     |   |    |    |       |     |     |        |          |          | 00  | BC    |
| ADC HL, ss | HL←          |    |    |   |     |     |     |   |    |    |       |     |     |        |          |          | 01  | DE    |
|            | HL + ss + CY | \$ | \$ | Х | Х   | Х   | ۷   | 0 | \$ | 11 | 101   | 101 | ED  | 2      | 4        | 15       | 10  | HL    |
|            |              |    |    |   |     |     |     |   |    | 01 | ss1   | 010 |     |        |          |          | 11  | SP    |
| SBC HL, ss | HL←          |    |    |   |     |     |     |   |    |    |       |     |     |        |          |          |     |       |
|            | HL-ss-CY     | \$ | \$ | Х | Х   | Х   | ۷   | 1 | \$ | 11 | 101   | 101 | ED  | 2      | 4        | 15       |     |       |
|            |              |    |    |   |     |     |     |   |    | 01 | ss0   | 010 |     |        |          |          |     |       |
| ADD IX, pp | IX ← IX + pp | ٠  | ٠  | Х | Х   | Х   | ٠   | 0 | \$ | 11 | 011   | 101 | DD  | 2      | 4        | 15       | рр  | Reg.  |
|            |              |    |    |   |     |     |     |   |    | 01 | pp1   | 001 |     |        |          |          | 00  | BC    |
|            |              |    |    |   |     |     |     |   |    |    |       |     |     |        |          |          | 01  | DE    |
|            |              |    |    |   |     |     |     |   |    |    |       |     |     |        |          |          | 10  | IX    |
|            |              |    |    |   |     |     |     |   |    |    |       |     |     |        |          |          | 11  | SP    |
| ADD IY, rr | IY ← IY + rr | ٠  | ٠  | Х | Х   | Х   | ٠   | 0 | \$ | 11 | 111   | 101 | FD  | 2      | 4        | 15       | rr  | Reg.  |
|            |              |    |    |   |     |     |     |   |    | 00 | rr1   | 001 |     |        |          |          | 00  | BC    |
| INC ss     | ss ← ss + 1  | •  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠  | 00 | ss0   | 011 |     | 1      | 1        | 6        | 01  | DE    |
| INC IX     | IX ← IX + 1  | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠  | 11 | 011   | 101 | DD  | 2      | 2        | 10       | 10  | IY    |
|            |              |    |    |   |     |     |     |   |    | 00 | 100   | 011 | 23  |        |          |          | 11  | SP    |
| INC IY     | Y ←  Y + 1   | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠  | 11 | 111   | 101 | FD  | 2      | 2        | 10       |     |       |
|            |              |    |    |   |     |     |     |   |    | 00 | 100   | 011 | 23  |        |          |          |     |       |
| DEC ss     | ss ← ss – 1  | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠  | 00 | ss1   | 011 |     | 1      | 1        | 6        |     |       |
| DEC IX     | IX ← IX – 1  | ٠  | •  | Х | ٠   | Х   | ٠   | ٠ | ٠  | 11 | 011   | 101 | DD  | 2      | 2        | 10       |     |       |
|            |              |    |    |   |     |     |     |   |    | 00 | 101   | 011 | 2B  |        |          |          |     |       |
| DEC IY     | IY ← IY – 1  | ٠  | ٠  | х | ٠   | Х   | ٠   | ٠ | ٠  | 11 | 111   | 101 | FD  | 2      | 2        | 10       |     |       |
|            |              |    |    |   |     |     |     |   |    | 00 | 101   | 011 | 2B  |        |          |          |     |       |

## **ROTATE AND SHIFT GROUP**

| Mnemo | Symbolic<br>onic Operation | s | z |   | Fla<br>H | ags | P/V | N | с  | 76 | Opcod<br>543 | le<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                     |
|-------|----------------------------|---|---|---|----------|-----|-----|---|----|----|--------------|-----------|-----|-----------------|--------------------|--------------------|----------------------------------------------|
| RLCA  |                            | • | • | х | 0        | x   | •   | 0 | \$ | 00 | 000          | 111       | 07  | 1               | 1                  | 4                  | Rotate left<br>circular                      |
| RLA   |                            | • | • | х | 0        | х   | •   | 0 | \$ | 00 | 010          | 111       | 17  | 1               | 1                  | 4                  | accumulator.<br>Rotate left<br>accumulator.  |
| RRCA  | F 7 → 0 → CY               | • | • | х | 0        | х   | •   | 0 | \$ | 00 | 001          | 111       | 0F  | 1               | 1                  | 4                  | Rotate right<br>circular                     |
| RRA   |                            | • | • | х | 0        | Х   | •   | 0 | \$ | 00 | 011          | 111       | 1F  | 1               | 1                  | 4                  | accumulator.<br>Rotate right<br>accumulator. |

# ROTATE AND SHIFT GROUP (Continued)

|         | Symbolic                                                                                                                              | •                    | _                |   | Fla | gs |     |     | •    |                | Opcod                      | e                 |          | No. of | No. of M | No. of T | •                                                                                             |
|---------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|---|-----|----|-----|-----|------|----------------|----------------------------|-------------------|----------|--------|----------|----------|-----------------------------------------------------------------------------------------------|
| mnemo   |                                                                                                                                       | 5                    |                  |   | п   |    | P/V | N   | 0    | /6             | 543                        | 210               | Hex      | Bytes  | Cycles   | States   | Comments                                                                                      |
| RLC r   | )                                                                                                                                     | \$                   | \$               | x | 0   | х  | Ρ   | 0 • | • \$ | 11<br>00       | 001<br>000                 | 011<br>r          | СВ       | 2      | 2        | 8        | Rotate left<br>circular                                                                       |
| RLC (H  |                                                                                                                                       | \$                   | \$               | Х | 0   | х  | Ρ   | 0   | \$   | 11<br>00       | 001<br>000                 | 011<br>110        | СВ       | 2      | 4        | 15       | r Reg.                                                                                        |
| RLC (IX | r,(HL),(IX + d),(IY -                                                                                                                 | t<br>¢<br>⊦d)        | \$               | х | 0   | х  | Ρ   | 0   | \$   | 11<br>11<br>00 | 011<br>001<br>← d →<br>000 | 101<br>011<br>110 | DD<br>CB | 4      | 6        | 23       | 001 C<br>010 D<br>011 E<br>001 H<br>101 L                                                     |
| RLC (IY | (+ d)                                                                                                                                 | \$                   | \$               | Х | 0   | х  | Ρ   | 0   | \$   | 11<br>11       | 111<br>001                 | 101<br>011        | FD<br>CB | 4      | 6        | 23       |                                                                                               |
| RLm     | $m = r_{i}(HL,(IX + d), d)$                                                                                                           | ]<br>¢<br>(IY +      | \$<br>• d)       | x | 0   | x  | Ρ   | 0   | \$   | 00             | ← d →<br>[000]<br>[010]    | 110               |          |        |          |          | Instruction<br>format and<br>states are as<br>shown for                                       |
| RRC m   | $m = r_{i}(HL), (iX + d),$                                                                                                            | \$<br>,(IY -         | \$<br>⊦d)        | x | 0   | x  | Ρ   | 0   | \$   |                | 001                        |                   |          |        |          |          | RLCs. Io form<br>new opcode<br>replace 000<br>or RLCs with                                    |
| RR m    | m = r, (HL), (IX + d),                                                                                                                | \$<br>,(IY ⊦         | \$<br>⊦d)        | х | 0   | х  | Ρ   | 0   | \$   |                | 011                        |                   |          |        |          |          | shown code.                                                                                   |
| SLA m   | m = r, (HL), (IX + d),                                                                                                                | ∘ <b>‡</b><br>,(IY - | \$<br>⊦d)        | х | 0   | х  | Ρ   | 0   | \$   |                | 100                        |                   |          |        |          |          |                                                                                               |
| SRA m   | m = r, (HL), (IX + d),                                                                                                                | \$<br>,(IY +         | \$<br>⊦d)        | x | 0   | х  | Ρ   | 0   | \$   |                | 101                        |                   |          |        |          |          |                                                                                               |
| SRL m   | $0 \rightarrow \boxed{7 \longrightarrow 0} \qquad c \mathbf{Y}$ $\mathbf{m} = \mathbf{r}, (\mathbf{HL}), (\mathbf{IX} + \mathbf{d}),$ | <b>\$</b><br>,(IY ⊣  | <b>\$</b><br>⊦d) | х | 0   | x  | Ρ   | 0   | \$   |                | 111                        |                   |          |        |          |          |                                                                                               |
| RLD     | 7-4 3-0 7-4 3-0<br>A (HL)                                                                                                             | \$                   | \$               | x | 0   | x  | Ρ   | 0   | •    | 11<br>01       | 101<br>101                 | 101<br>111        | ED<br>6F | 2      | 5        | 18       | Rotate digit<br>left and<br>right between<br>the accumu-<br>lator and                         |
| RRD     | 7-4 3-0 → 7-4 3-0<br>A (HL)                                                                                                           | \$                   | \$               | x | 0   | x  | Ρ   | 0   | •    | 11<br>01       | 101<br>100                 | 101<br>111        | ED<br>67 | 2      | 5        | 18       | location (HL).<br>The content<br>of the upper<br>half of the<br>accumulator<br>is unaffected. |

# **BIT SET, RESET AND TEST GROUP**

| Mnemonic                     | Symbolic<br>Operation                  | s | z  |   | Fla<br>H | ngs | P/V | 'N | с | 76       | Opcod<br>543 | e<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com   | iments      |
|------------------------------|----------------------------------------|---|----|---|----------|-----|-----|----|---|----------|--------------|----------|-----|-----------------|--------------------|--------------------|-------|-------------|
| BIT b, r                     | Z ← r <sub>b</sub>                     | х | \$ | х | 1        | х   | Х   | 0  | • | 11       | 001          | 011      | СВ  | 2               | 2                  | 8                  | r     | Reg.        |
|                              |                                        |   |    |   |          |     |     |    |   | 01       | b            | r        |     |                 |                    |                    | 000   | В           |
| BIT b, (HL)                  | Z ← (HL) <sub>b</sub>                  | Х | \$ | Х | 1        | Х   | Х   | 0  | ٠ | 11       | 001          | 011      | СВ  | 2               | 3                  | 12                 | 001   | С           |
|                              |                                        |   |    |   |          |     |     |    |   | 01       | b            | 110      |     |                 |                    |                    | 010   | D           |
| BIT b,(IX + d) <sub>b</sub>  | Z ← (IX + d) <sub>b</sub>              | Х | \$ | х | 1        | х   | Х   | 0  | ٠ | 11       | 011          | 101      | DD  | 4               | 5                  | 20                 | 011   | Е           |
|                              |                                        |   |    |   |          |     |     |    |   | 11       | 001          | 011      | СВ  |                 |                    |                    | 100   | н           |
|                              |                                        |   |    |   |          |     |     |    |   |          | ← d →        | •        |     |                 |                    |                    | 101   | L           |
|                              |                                        |   |    |   |          |     |     |    |   | 01       | b            | 110      |     |                 |                    |                    | 111   | Α           |
|                              |                                        |   |    |   |          |     |     |    |   |          |              |          |     |                 |                    |                    | b     | Bit Tested  |
| BIT b, (IY + d) <sub>t</sub> | <sub>o</sub> Z ← (IY + d) <sub>b</sub> | х | \$ | Х | 1        | х   | Х   | 0  | • | 11       | 111          | 101      | FD  | 4               | 5                  | 20                 | 000   | 0           |
|                              |                                        |   |    |   |          |     |     |    |   | 11       | 001          | 011      | СВ  |                 |                    |                    | 001   | 1           |
|                              |                                        |   |    |   |          |     |     |    |   |          | ← d →        |          |     |                 |                    |                    | 010   | 2           |
|                              |                                        | _ |    | ~ | _        | ~   |     | _  | _ | 01       | D            | 110      | 00  | •               | •                  | •                  | 011   | 3           |
| SELD, r                      | r <sub>b</sub> ← 1                     | • | •  | X | •        | X   | •   | •  | • | 11       | 001          | 011      | СВ  | 2               | 2                  | 8                  | 100   | 4<br>F      |
|                              | (41) - 1                               |   |    | v |          | v   |     |    |   | <u> </u> | 001          | 1        | CP  | 2               | 4                  | 15                 | 110   | 5           |
| SET D, (HL)                  | (nc)b - 1                              | • | •  | ^ | •        | ^   | •   | •  | • | 111      | 001<br>b     | 110      | СВ  | 2               | 4                  | 15                 | 110   | 7           |
|                              | (IX + d), ← 1                          | • |    | ¥ |          | ¥   | •   |    | • | 11       | 011          | 101      | חח  | ٨               | 6                  | 23                 |       | '           |
| 0L1 D, (IX + U)              |                                        | - | •  | ~ | •        | ^   | •   | •  | • | 11       | 001          | 011      | CB  | -               | Ū                  | 20                 |       |             |
|                              |                                        |   |    |   |          |     |     |    |   |          | ← d →        |          | 00  |                 |                    |                    |       |             |
|                              |                                        |   |    |   |          |     |     |    |   | [11]     | b            | 110      |     |                 |                    |                    |       |             |
| SET b. (IY+d)                | (IY+d) <sub>b</sub> ← 1                | • | •  | х | •        | х   | •   | •  | • | 11       | 111          | 101      | FD  | 4               | 6                  | 23                 |       |             |
|                              | ( ))                                   |   |    |   |          |     |     |    |   | 11       | 001          | 011      | СВ  |                 |                    |                    |       |             |
|                              |                                        |   |    |   |          |     |     |    |   |          | ← d →        | •        |     |                 |                    |                    |       |             |
|                              |                                        |   |    |   |          |     |     |    |   | 11       | b            | 110      |     |                 |                    |                    |       |             |
| RES b, m                     | m <sub>b</sub> ← 0                     | ٠ | ٠  | х | ٠        | х   | ٠   | ٠  | ٠ | 10       |              |          |     |                 |                    |                    | To fo | rm new      |
|                              | m≡r, (HL),                             |   |    |   |          |     |     |    |   |          |              |          |     |                 |                    |                    | орсо  | de replace  |
|                              | (IX + d), (IY + d)                     | ) |    |   |          |     |     |    |   |          |              |          |     |                 |                    |                    | 11    | of SET b, s |
|                              |                                        |   |    |   |          |     |     |    |   |          |              |          |     |                 |                    |                    | with  | 10. Flags   |
|                              |                                        |   |    |   |          |     |     |    |   |          |              |          |     |                 |                    |                    | and   | time        |
|                              |                                        |   |    |   |          |     |     |    |   |          |              |          |     |                 |                    |                    | state | s for SET   |
|                              |                                        |   |    |   |          |     |     |    |   |          |              |          |     |                 |                    |                    | instr | uction.     |

NOTE: The notation  $\ensuremath{\mathsf{m}}_{\ensuremath{\mathsf{b}}}$  indicates location m, bit b (0 to 7).

# JUMP GROUP

| Mnemonic  | Symbolic<br>Operation    | s | z |   | FI<br>H | aga | P/ | VN | с | 76 | Opcod<br>543 | le<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Con    | nments            |
|-----------|--------------------------|---|---|---|---------|-----|----|----|---|----|--------------|-----------|-----|-----------------|--------------------|--------------------|--------|-------------------|
| JP nn     | PC ← nn                  | • | • | Х | •       | Х   | •  | •  | ٠ | 11 | 000          | 011       | СЗ  | 3               | 3                  | 10                 | cc     | Condition         |
|           |                          |   |   |   |         |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 000    | NZ (non-zero)     |
|           |                          |   |   |   |         |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 001    | Z (zero)          |
| JP cc, nn | If condition cc          | ٠ | ٠ | Х | ٠       | Х   | •  | ٠  | ٠ | 11 | cc           | 010       |     | З               | 3                  | 10                 | 010    | NC (non-carry)    |
|           | is true PC←nn,           |   |   |   |         |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 011    | C (carry)         |
|           | otherwise                |   |   |   |         |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 100    | PO (parity odd)   |
|           | continue                 |   |   |   |         |     |    |    |   |    |              |           |     |                 |                    |                    | 101    | PE (parity even)  |
| JRe       | PC ← PC + e              | ٠ | ٠ | Х | ٠       | Х   | ٠  | ٠  | ٠ | 00 | 011          | 000       | 18  | 2               | 3                  | 12                 | 110    | P (sign positive) |
|           |                          |   |   |   |         |     |    |    |   | •  | -e-2         | <b>→</b>  |     |                 |                    |                    | 111    | M (sign negative) |
| JR C, e   | If $C = 0$ ,             | ٠ | ٠ | Х | ٠       | Х   | •  | •  | ٠ | 00 | 111          | 000       | 38  | 2               | 2                  | 7                  | If cor | ndition not met.  |
|           | continue                 |   |   |   |         |     |    |    |   | •  | -e-2         | <b>→</b>  |     |                 |                    |                    |        |                   |
|           | lf C = 1,<br>PC ← PC + e |   |   |   |         |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | lf coi | ndition is met.   |
| JR NC, e  | IFC = 1,                 | • | • | Х | •       | Х   | •  | •  | • | 00 | 110          | 000       | 30  | 2               | 2                  | 7                  | If co  | ndition not met.  |
|           | continue                 |   |   |   |         |     |    |    |   | *  | -e-2         | →         |     |                 |                    |                    |        |                   |
|           | If $C = 0$ ,             |   |   |   |         |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | If co  | ndition is met.   |
|           | PC←PC+e                  |   |   |   |         |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
| JP Z, e   | If $Z = 0$               | • | ٠ | Х | ٠       | Х   | •  | •  | ٠ | 00 | 101          | 000       | 28  | 2               | 2                  | 7                  | If co  | ndition not met.  |
|           | continue                 |   |   |   |         |     |    |    |   | *  | -e-2         | →         |     |                 |                    |                    |        |                   |
|           | If $Z = 1$ ,             |   |   |   |         |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | If co  | ndition is met.   |
|           | PC ← PC+e                |   |   |   |         |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
| JR NZ. e  | If $Z = 1$ .             | • | • | х | •       | х   | •  | •  | • | 00 | 100          | 000       | 20  | 2               | 2                  | 7                  | lf co  | ndition not met.  |
|           | continue                 |   |   |   |         |     |    |    |   | •  | -e-2         | <b>→</b>  |     |                 |                    |                    |        |                   |
|           | If $Z = 0$ ,             |   |   |   |         |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | If co  | ndition is met.   |
|           | PC ← PC + e              |   |   |   |         |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
| JP (HL)   | PC ← HL                  | • | • | х | •       | х   | •  | •  | • | 11 | 101          | 001       | E9  | 1               | 1                  | 4                  |        |                   |
| JP (IX)   | PC ← IX                  | • | • | х | •       | Х   | •  | •  | • | 11 | 011          | 101       | DD  | 2               | 2                  | 8                  |        |                   |
| ( )       |                          |   |   |   |         |     |    |    |   | 11 | 101          | 001       | E9  |                 |                    |                    |        |                   |
| JP (IY)   | PC ← IY                  | • | • | х | •       | х   |    | •  |   | 11 | 111          | 101       | FD  | 2               | 2                  | 8                  |        |                   |
| ••• (••)  |                          |   |   |   |         |     |    |    |   | 11 | 101          | 001       | F9  | -               | -                  |                    |        |                   |
| DJNZ e    | B←B-1                    | • | • | x | •       | х   |    | •  | • | 00 | 010          | 000       | 10  | 2               | 2                  | 8                  | lf B ₌ | = 0               |
| 20112, 0  | IfB=0                    | - | - | ~ | 1       | ~   | -  | 5  | - | •  | -e-2         | →         | 10  | -               | -                  | U                  |        | -                 |
|           | continue                 |   |   |   |         |     |    |    |   |    | 0 2          |           |     |                 |                    |                    |        |                   |
|           | If B≠0                   |   |   |   |         |     |    |    |   |    |              |           |     | 2               | 3                  | 13                 | lf B≠  | €O                |
|           | PC ← PC+e                |   |   |   |         |     |    |    |   |    |              |           |     | -               | Ũ                  |                    |        |                   |

NOTES e represents the extension in the relative addressing mode.

e = 2 in the opcode provides an effective address of pc + e as PC is incremented by 2 prior to the addition of e.

## CALL AND RETURN GROUP

| Mnemonic          | Symbolic<br>Operation                                                                                  | s | z |   | Fia<br>H | ags | P/\ | VN | с | 76       | Opcod<br>543          | e<br>210   | Hex            | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com                                                | iments                                                     |
|-------------------|--------------------------------------------------------------------------------------------------------|---|---|---|----------|-----|-----|----|---|----------|-----------------------|------------|----------------|-----------------|--------------------|--------------------|----------------------------------------------------|------------------------------------------------------------|
| CALL nn           | (SP – 1)←PC <sub>H</sub><br>(SP – 2)←PC <sub>L</sub><br>PC ← nn,                                       | • | • | Х | •        | х   | •   | •  | • | 11       | 001<br>← n →<br>← n → | 101        | CD             | 3               | 5                  | 17                 | , , , , , , , , , , , , , , , , , , ,              |                                                            |
| CALL cc,nr        | n If condition<br>cc is false                                                                          | • | • | Х | •        | х   | •   | •  | • | 11       | cc<br>←n→             | 100        |                | 3               | 3                  | 10                 | lf cc                                              | is false.                                                  |
|                   | continue,<br>otherwise<br>same as<br>CALL nn                                                           |   |   |   |          |     |     |    |   |          | ← n →                 |            |                | 3               | 5                  | 17                 | lf cc                                              | is true.                                                   |
| RET               | PC <sub>L</sub>                                                                                        | • | • | Х | •        | Х   | •   | •  | • | 11       | 001                   | 001        | C9             | 1               | 3                  | 10                 |                                                    |                                                            |
| RET cc            | If condition<br>cc is false                                                                            | • | • | Х | •        | Х   | ٠   | •  | ٠ | 11       | сс                    | 000        |                | 1               | 1                  | 5                  | lf cc                                              | is false                                                   |
|                   | continue,<br>otherwise                                                                                 |   |   |   |          |     |     |    |   |          |                       |            |                | 1               | 3                  | 11                 | lf cc                                              | is true.                                                   |
|                   | same as RET                                                                                            |   |   |   |          |     |     |    |   |          |                       |            |                |                 |                    |                    | сс<br>000<br>001                                   | Condition<br>NZ (non-zero)<br>Z (zero)                     |
| RETI              | Return from                                                                                            | • | • | Х | •        | х   | •   | •  | • | 11       | 101                   | 101        | ED             | 2               | 4                  | 14                 | 010<br>011<br>100                                  | NC (non-carry)<br>C (carry)<br>RO (parity odd)             |
| RETN <sup>1</sup> | Return from<br>non-maskable<br>interrupt                                                               | • | • | х | •        | х   | •   | •  | • | 11<br>01 | 101<br>000            | 101<br>101 | 4D<br>ED<br>45 | 2               | 4                  | 14                 | 101<br>110<br>111                                  | PE (parity even)<br>P (sign positive)<br>M (sign negative) |
| RST p             | $(SP - 1) \leftarrow PC_H$<br>$(SP - 2) \leftarrow PC_L$<br>$PC_H \leftarrow 0$<br>$PC_L \leftarrow p$ | • | • | X | •        | x   | •   | •  | • | 11       | t                     | 111        |                | 1               | 3                  | 11                 | t<br>000<br>001<br>010<br>011<br>100<br>101<br>110 | p<br>00H<br>08H<br>10H<br>18H<br>20H<br>28H<br>30H<br>38H  |

NOTE: <sup>1</sup>RETN loads IFF<sub>2</sub> → IFF<sub>1</sub>

## **INPUT AND OUTPUT GROUP**

| Mnemonic   | Symbolic<br>Operation                                                                                                  | s  | z                   |   | Fla<br>H | ags | P/\ | /N | с | 76       | Opcod<br>543 | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles               | No. of T<br>States | Comments                                         |
|------------|------------------------------------------------------------------------------------------------------------------------|----|---------------------|---|----------|-----|-----|----|---|----------|--------------|------------|----------|-----------------|----------------------------------|--------------------|--------------------------------------------------|
| IN A, (n)  | A ← (n)                                                                                                                | ٠  | •                   | Х | •        | Х   | •   | •  | • | 11       | 011<br>← n → | 01         | DB       | 2               | 3                                | 11                 | n to $A_0 \sim A_7$                              |
| IN r, (C)  | $r \leftarrow (C)$<br>if $r = 110$ only<br>the flags will<br>be affected                                               | \$ | •                   | x | \$       | х   | Ρ   | 0  | • | 11<br>01 | 101<br>r     | 101<br>000 | ED       | 2               | 3                                | 12                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| INI        | (HL) ← (C)<br>B ← B – 1<br>HI ← HI + 1                                                                                 | х  | 0<br>1<br>1         | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>100   | 101<br>010 | ED<br>A2 | 2               | 4                                | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| INIR       | $(HL) \leftarrow (C)$<br>$B \leftarrow B - 1$<br>$HL \leftarrow HL + 1$<br>Repeat until<br>B = 0                       | х  |                     | x | х        | x   | х   | 1  | х | 11<br>10 | 101<br>110   | 101<br>010 | ED<br>B2 | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B=0)   | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| IND        | (HL) ← (C)<br>B ← B – 1                                                                                                | х  | ÷                   | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>101   | 101<br>010 | ED<br>AA | 2               | 4                                | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| INDR       | $HL \leftarrow HL - 1$<br>(HL) \leftarrow (C)<br>$B \leftarrow B - 1$<br>HL \leftarrow HL - 1<br>Repeat until<br>B = 0 | х  | 1                   | x | x        | x   | х   | 1  | х | 11<br>10 | 101<br>111   | 101<br>010 | ED<br>BA | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B = 0) | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OUT (n), A | (n) ← A                                                                                                                | •  | •                   | х | •        | х   | •   | •  | • | 11       | 010<br>← n → | 011        | D3       | 2               | 3                                | 11                 | n to $A_0 \sim A_7$<br>Acc. to $A_0 \sim A_{15}$ |
| OUT (C), r | (C) ← r                                                                                                                | •  | •<br>1              | x | •        | х   | •   | •  | • | 11<br>01 | 101<br>r     | 101<br>001 | ED       | 2               | 3                                | 12                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OUTI       | (C) ← (HL)<br>B ← B – 1<br>HI ← HI + 1                                                                                 | Х  | ି <del>।</del><br>ଡ | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>100   | 101<br>011 | ED<br>A3 | 2               | 4                                | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OTIR       | $(C) \leftarrow (HL)$<br>$B \leftarrow B - 1$<br>$HL \leftarrow HL + 1$<br>Repeat until<br>B = 0                       | х  |                     | x | х        | х   | х   | 1  | x | 11<br>10 | 101<br>110   | 101<br>011 | ED<br>B3 | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B=0)   | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OUTD       | (C) ← (HL)<br>B ← B – 1<br>HL ← HL – 1                                                                                 | х  |                     | x | х        | х   | x   | 1  | х | 11<br>10 | 101<br>101   | 101<br>011 | ED<br>AB | 2               | 4                                | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OTDR       | (C) ← (HL)<br>B ← B - 1<br>HL ← HL - 1<br>Repeat until<br>B = 0                                                        | х  | 1                   | x | х        | x   | х   | 1  | х | 11<br>10 | 101<br>111   | 101<br>011 | ED       | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B=0)   | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |

NOTES: ① If the result of B – 1 is zero, the Z flag is set; otherwise it is reset. ② Z flag is set upon instruction completion only.

**Z80 CPU** 

## SUMMARY OF FLAG OPERATION

|                                                     | D7 |    |   |    |   |     |   | Do |                                                                                                                       |
|-----------------------------------------------------|----|----|---|----|---|-----|---|----|-----------------------------------------------------------------------------------------------------------------------|
| Instructions                                        | s  | Ζ  |   | н  |   | P/V | Ν | č  | Comments                                                                                                              |
| ADD A, s; ADC A, s                                  | \$ | \$ | Х | \$ | Х | V   | 0 | \$ | 8-bit add or add with carry.                                                                                          |
| SUB s; SBC A, s; CP s; NEG                          | \$ | \$ | х | \$ | Х | V   | 1 | \$ | 8-bit subtract, subtract with carry, compare and negate<br>accumulator.                                               |
| ANDs                                                | \$ | \$ | Х | 1  | Х | Ρ   | 0 | 0  | Logical operation.                                                                                                    |
| OR s, XOR s                                         | \$ | \$ | Х | 0  | Х | Ρ   | 0 | 0  | Logical operation.                                                                                                    |
| INC s                                               | \$ | \$ | Х | \$ | Х | V   | 0 | •  | 8-bit increment.                                                                                                      |
| DEC s                                               | \$ | \$ | Х | \$ | Х | V   | 1 | •  | 8-bit decrement.                                                                                                      |
| ADD DD, ss                                          | ٠  | ٠  | Х | Х  | Х | •   | 0 | \$ | 16-bit add.                                                                                                           |
| ADC HL, ss                                          | \$ | \$ | Х | Х  | Х | V   | 0 | \$ | 16-bit add with carry.                                                                                                |
| SBC HL, ss                                          | \$ | \$ | Х | Х  | Х | V   | 1 | \$ | 16-bit subtract with carry.                                                                                           |
| RLA; RLCA; RRA; RRCA                                | ٠  | ٠  | Х | 0  | Х | •   | 0 | \$ | Rotate accumulator.                                                                                                   |
| RL m; RLC m; RR m;<br>RRC m; SLA m;<br>SRA m; SRL m | \$ | \$ | Х | 0  | х | Ρ   | 0 | \$ | Rotate and shift locations.                                                                                           |
| RLD; RRD                                            | \$ | \$ | Х | 0  | Х | Ρ   | 0 | •  | Rotate digit left and right.                                                                                          |
| DAA                                                 | \$ | \$ | Х | \$ | Х | Ρ   | ٠ | \$ | Decimal adjust accumulator.                                                                                           |
| CPL                                                 | •  | •  | Х | 1  | Х | •   | 1 | •  | Complement accumulator.                                                                                               |
| SCF                                                 | ٠  | •  | Х | 0  | Х | ٠   | 0 | 1  | Set carry.                                                                                                            |
| CCF                                                 | ٠  | ٠  | Х | Х  | Х | •   | 0 | \$ | Complement carry.                                                                                                     |
| IN r (C)                                            | \$ | \$ | Х | 0  | Х | Ρ   | 0 | •  | Input register indirect.                                                                                              |
| INI; IND; OUTI; OUTD                                | Х  | \$ | Х | Х  | Х | Х   | 1 | •  | Block input and output. $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ .                                                   |
| INIR; INDR; OTIR; OTDR                              | Х  | 1  | Х | Х  | Х | Х   | 1 | •  | Block input and output. $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ .                                                   |
| LDI; LDD                                            | Х  | Х  | Х | 0  | Х | \$  | 0 | •  | Block transfer instructions. $P/V = 1$ if $BC \neq 0$ , otherwise $P/V = 0$ .                                         |
| LDIR; LDDR                                          | Х  | Х  | Х | 0  | Х | 0   | 0 | •  | Block transfer instructions. $P/V = 1$ if $BC \neq 0$ , otherwise $P/V = 0$ .                                         |
| CPI; CPIR; CPD; CPDR                                | Х  | \$ | Х | Х  | Х | \$  | 1 | •  | Block search instructions. $Z = 1$ if $A = (HL)$ , otherwise $Z = 0$ .<br>P/V = 1 if BC $\neq 0$ , otherwise P/V = 0. |
| LD A; I, LD A, R                                    | \$ | \$ | х | 0  | Х | IFF | 0 | •  | IFF, the content of the interrupt enable flip-flop, (IFF <sub>2</sub> ), is copied into the P/V flag.                 |
| BIT b, s                                            | х  | \$ | Х | 1  | Х | Х   | 0 | •  | The state of bit $b$ of location s is copied into the Z flag.                                                         |

## SYMBOLIC NOTATION

#### Symbol Operation

- S Sign flag. S = 1 if the MSB of the result is 1.
- Z Zero flag. Z = 1 if the result of the operation is 0.
- P/V Parity or overflow flag. Parity (P) and overflow (V) share the same flag. Logical operations affect this flag with the parity of the result while arithmetic operations affect this flag with the overflow of the result. If P/V holds parity: P/V = 1 if the result of the operation is even; P/V = 0 if result is odd. If P/V holds overflow, P/V = 1 if the result of the operation produced an overflow. If P/V does not hold overflow, P/V = 0.
- H\* Half-carry flag. H = 1 if the add or subtract operation produced a carry into, or borrow from, bit 4 of the accumulator.
- N\* Add/Subtract flag. N = 1 if the previous operation was a subtract.
- C Carry/Link flag. C = 1 if the operation produced a carry from the MSB of the operand or result.

#### Symbol Operation

- The flag is affected according to the result of the operation.
- The flag is unchanged by the operation.
- 0 The flag is reset by the operation.
- 1 The flag is set by the operation.
- X The flag is indeterminate.
- V P/V flag affected according to the overflow result of the operation.
- P P/V flag affected according to the parity result of the operation.
- r Any one o the CPU registers A, B, C, D, E, H, L.
- s Any 8-bit location for all the addressing modes allowed for the particular instruction.
- ss Any 16-bit location for all the addressing modes allowed for that instruction.
- ii Any one of the two index registers IX or IY.
- R Refresh counter.
- n 8-bit value in range < 0, 255 >.
- nn 16-bit value in range < 0, 65535 >.

<sup>\*</sup>H and N flags are used in conjunction with the decimal adjust instruction (DAA) to properly correct the result into packed BCD format following addition or subtraction using operands with packed BCD format.

## **PIN DESCRIPTIONS**

**A<sub>0</sub>-A<sub>15</sub>.** Address Bus (output, active High, 3-state).  $A_0$ -A<sub>15</sub> form a 16-bit address bus. The Address Bus provides the address for memory data bus exchanges (up to 64K bytes) and for I/O device exchanges.

**BUSACK.** Bus Acknowledge (output, active Low). Bus Acknowledge indicates to the requesting device that the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR have entered their high-impedance states. The external circuitry can now control these lines.

**BUSREQ.** Bus Request (input, active Low). Bus Request has a higher priority than NMI and is always recognized at the end of the current machine cycle. BUSREQ forces the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR to go to a high-impedance state so that other devices can control these lines. BUSREQ is normally wired-OR and requires an external pullup for these applications. Extended BUSREQ periods due to extensive DMA operations can prevent the CPU from properly refreshing dynamic RAMs.

**D<sub>0</sub>-D<sub>7</sub>.** Data Bus (input/output, active High, 3-state).  $D_0$ - $D_7$  constitute an 8-bit bidirectional data bus, used for data exchanges with memory and I/O.

**Halt.** Halt State (output, active Low). HALT indicates that the CPU has executed a Halt instruction and is awaiting either a nonmaskable or a maskable interrupt (with the mask enabled) before operation can resume. While halted, the CPU executes NOPs to maintain memory refresh.

**INT.** Interrupt Request (input, active Low). Interrupt Request is generated by I/O devices. The CPU honors a request at the end of the current instruction if the internal software-controlled interrupt enable flip-flop (IFF) is enabled. INT is normally wired-OR and requires an external pullup for these applications.

**IORQ.** Input/Output Request (output, active Low, 3-state). IORQ indicates that the lower half of the address bus holds a valid I/O address for an I/O read or write operation. IORQ is also generated concurrently with M1 during an interrupt acknowledge cycle to indicate that an interrupt response vector can be placed on the data bus. **M1.** Machine Cycle One (output, active Low). M1, together with MREQ, indicates that the current machine cycle is the opcode fetch cycle of an instruction execution. M1, together with IORQ, indicates an interrupt acknowledge cycle.

**MREQ.** Memory Request (output, active Low, 3-state). MREQ indicates that the address bus holds a valid address for a memory read or memory write operation.

**NMI.** Non-Maskable Interrupt (input, negative edgetriggered). NMI has a higher priority than INT. NMI is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop, and automatically forces the CPU to restart at location 0066H.

**RD.** Read (output, active Low, 3-state). RD indicates that the CPU wants to read data from memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus.

**RESET.** Reset (input, active Low). RESET initializes the CPU as follows: it resets the interrupt enable flip-flop, clears the PC and Registers I and R, and sets the interrupt status to Mode 0. During reset time, the address and data bus go to a high-impedance state, and all control output signals go to the inactive state. Note that RESET must be active for a minimum of three full clock cycles before the reset operation is complete.

**RFSH.** *Refresh* (output, active Low). RFSH, together with MREQ, indicates that the lower seven bits of the system's address bus can be used as a refresh address to the system's dynamic memories.

**WAIT.** Wait (input, active Low). WAIT indicates to the CPU that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter a Wait state as long as this signal is active. Extended WAIT periods can prevent the CPU from refreshing dynamic memory properly.

**WR**. Write (output, active Low, 3-state). WR indicates that the CPU data bus holds valid data to be stored at the addressed memory or I/O location.

## **CPU TIMING**

The Z80 CPU executes instructions by proceeding through a specific sequence of operations:

- Memory read or write
- I/O device read or write
- Interrupt acknowledge

The basic clock period is referred to as a T time or cycle, and three or more T cycles make up a machine cycle (M1, M2 or M3 for instance). Machine cycles can be extended either by the CPU automatically inserting one or more Wait states or by the insertion of one or more Wait states by the user. Instruction Opcode Fetch. The CPU places the contents of the Program Counter (PC) on the address bus at the start of the cycle (Figure 5). Approximately <u>one-half clock cycle</u> later, MREQ goes active. When active, RD indicates that the memory data can be enabled onto the CPU data bus.

The CPU samples the WAIT input with the falling edge of clock state  $T_2$ . During clock states  $T_3$  and  $T_4$  of an M1 cycle, dynamic RAM refresh can occur while the CPU starts decoding and executing the instruction. When the Refresh Control signal becomes active, refreshing of dynamic memory can take place.



\*T<sub>W</sub> = Wait cycle added when necessary for slow ancilliary devices.

Figure 5. Instruction Opcode Fetch

**Memory Read or Write Cycles.** Figure 6 shows the timing of memory read or write cycles other than an opcode fetch ( $\overline{M1}$ ) cycle. The  $\overline{MREQ}$  and  $\overline{RD}$  signals function exactly as in the fetch cycle. In a memory write cycle,  $\overline{MREQ}$  also

becomes active when the address bus is stable. The  $\overline{WR}$  line is active when the data bus is stable, so that it can be used directly as an  $R/\overline{W}$  pulse to most semiconductor memories.



Figure 6. Memory Read or Write Cycles

**Input or Output Cycles.** Figure 7 shows the timing for an I/O read or I/O write operation. During I/O operations, the CPU automatically inserts a single Wait state (T<sub>WA</sub>). This

extra Wait state allows sufficient time for an I/O port to decode the address from the port address lines.



T<sub>WA</sub> = One wait cycle automatically inserted by CPU.

Figure 7. Input or Output Cycles

**Interrupt Request/Acknowledge Cycle.** The CPU samples the interrupt signal with the rising edge of the last clock cycle at the end of any instruction (Figure 8). When an interrupt is accepted, a special  $\overline{M1}$  cycle is generated.

During this  $\overline{\text{M1}}$  cycle,  $\overline{\text{IORQ}}$  becomes active (instead of  $\overline{\text{MREQ}}$ ) to indicate that the interrupting device can place an 8-bit vector on the data bus. The CPU automatically adds two Wait states to this cycle.



NOTES: 1)  $T_{L1}$  = Last state of any instruction cycle. 2)  $T_{WA}$  = Wait cycle automatically inserted by CPU.

Figure 8. Interrupt Request/Acknowledge Cycle

Non-Maskable Interrupt Request Cycle. NMI is sampled at the same time as the maskable interrupt input INT but has higher priority and cannot be disabled under software control. The subsequent timing is similar to that of a normal

memory read operation except that data put on the bus by the memory is ignored. The CPU instead executes a restart (RST) operation and jumps to the  $\overline{\text{NMI}}$  service routine located at address 0066H (Figure 9).



\*Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (TLI).

Figure 9. Non-Maskable Interrupt Request Operation

**Bus Request/Acknowledge Cycle.** The CPU samples BUSREQ with the rising edge of the last clock period of any machine cycle (Figure 10). If BUSREQ is active, the CPU sets its address, data, and MREQ, IORQ, RD, and WR lines

to a high-impedance state with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and I/O devices.



NOTES. 1)  $T_{LM}$  = Last state of any M cycle. 2)  $T_X$  = An arbitrary clock cycle used by requesting device.

Figure 10. Z-BUS Request/Acknowledge Cycle

Halt Acknowledge Cycle. When the CPU receives a HALT instruction, it executes NOP states until either an INT or NMI input is received. When in the Halt state, the HALT output is

active and remains so until an interrupt is received (Figure 11). INT will also force a Halt exit.



\*Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, MNI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (TLI).

Figure 11. Halt Acknowledge Cycle

**Reset Cycle.** RESET must be active for at least three clock cycles for the CPU to properly accept it. As long as RESET remains active, the address and data buses float, and the control outputs are inactive. Once RESET goes inactive, two

internal T cycles are consumed before the CPU resumes normal processing operation. RESET clears the PC register, so the first opcode fetch will be to location 0000H (Figure 12).



Figure 12. Reset Cycle

## **AC CHARACTERISTICS<sup>†</sup>**

|        |              |                                                                                                             | <b>Z80 CPU</b> |              | Z80A CPU |      | Z80B CPU |      | <b>Z80H CPU</b> |      |
|--------|--------------|-------------------------------------------------------------------------------------------------------------|----------------|--------------|----------|------|----------|------|-----------------|------|
| Number | Symbol       | Parameter                                                                                                   | Min            | Max          | Min      | Max  | Min      | Max  | Min             | Max  |
| 1      | TcC          | Clock Cycle Time                                                                                            | 400*           |              | 250*     |      | 165*     |      | 125*            |      |
| 2      | TwCh         | Clock Pulse Width (High)                                                                                    | 180            | 2000         | 110      | 2000 | 65       | 2000 | 55              | 2000 |
| 3      | TwCl         | Clock Pulse Width (Low)                                                                                     | 180            | 2000         | 110      | 2000 | 65       | 2000 | 55              | 2000 |
| 4      | TfC          | Clock Fall Time                                                                                             |                | 30           |          | 30   |          | 20   |                 | 10   |
| 5      | TrC          | Clock Rise Time                                                                                             |                | 30           |          | 30   |          | 20   |                 | 10   |
| 6      | TdCr(A)      | Clock to Address Valid Delay                                                                                |                | 145          |          | 110  |          | 90   |                 | 80   |
| 7      | TdA(MREQf)   | Address Valid to MREQ ↓ Delay                                                                               | 125*           |              | 65*      | 4    | 35*      |      | 20*             |      |
| 8      | TdCf(MREQf)  | Clock ↓ to MREQ ↓ Delay                                                                                     |                | 100          |          | 85   |          | 70   |                 | 60   |
| 9      | TdCr(MREQr)  | Clock ↑ to MREQ ↑ Delay                                                                                     |                | 100          |          | 85   |          | 70   |                 | 60   |
| 10     | TwMREQh      | MREQ Pulse Width (High)                                                                                     | 170*           |              | 110*     |      | 65*      |      | 45*             |      |
| 11     | TwMREQI      | MREQ Pulse Width (Low)                                                                                      | 360*           |              | 220*     |      | 135*     |      | 100*            |      |
| 12     | TdCf(MREQr)  | Clock ↓ to MREQ ↑ Delay                                                                                     |                | 100          |          | 85   |          | 70   |                 | 60   |
| 13     | TdCf(RDf)    | Clock ↓ to RD ↓ Delay                                                                                       |                | 130          |          | 95   |          | 80   |                 | 70   |
| 14     | TdCr(RDr)    | Clock ↑ to RD ↑ Delay                                                                                       |                | 100          |          | 85   |          | 70   |                 | 60   |
| 15     | TsD(Cr)      | Data Setup Time to Clock †                                                                                  | 50             |              | 35       |      | 30       |      | 30              |      |
| 16     | ThD(RDr)     | Data Hold Time to RD 1                                                                                      |                | 0            |          | 0    |          | 0    |                 | 0    |
| 17     | TsWAIT(Cf)   | WAIT Setup Time to Clock ↓                                                                                  | 70             |              | 70       |      | 60       |      | 50              |      |
| 18     | ThWAIT(Cf)   | WAIT Hold Time after Clock ↓                                                                                |                | 0            |          | 0    |          | 0    |                 | 0    |
| 19     | TdCr(M1f)    | Clock ↑ to M1 ↓ Delay                                                                                       |                | 130          |          | 100  | ~        | 80   |                 | 70   |
| 20     | TdCr(M1r)    | Clock ↑ to M1 ↑ Delay                                                                                       |                | 130          |          | 100  |          | 80   |                 | 70   |
| 21     | TdCr(RFSHf)  | Clock ↑ to RFSH ↓ Delay                                                                                     |                | 180          |          | 130  |          | 110  |                 | 95   |
| 22     | TdCr(RFSHr)  | Clock ↑ to RFSH ↑ Delay                                                                                     |                | 150          |          | 120  |          | 100  |                 | 85   |
| 23     | TdCf(RDr)    | Clock ↓ to RD ↑ Delay                                                                                       |                | 110          |          | 85   |          | 70   |                 | 60   |
| 24     | TdCr(RDf)    | Clock ↑ to RD ↓ Delay                                                                                       |                | 100          |          | 85   |          | 70   |                 | 60   |
| 25     | TsD(Cf)      | Data Setup to Clock ↓ during M <sub>2</sub> , M <sub>3</sub> ,<br>M <sub>4</sub> , or M <sub>5</sub> Cycles | 60             |              | 50       |      | 40       |      | 30              |      |
| 26     | TdA(IORQf)   | Address Stable prior to IORQ ↓                                                                              | 320*           |              | 180*     |      | 110*     |      | 75*             |      |
| 27     | TdCr(IORQf)  | Clock ↑ to IORQ ↓ Delay                                                                                     |                | 90           |          | 75   |          | 65   |                 | 55   |
| 28     | TdCf(IORQr)  | Clock ↓ to IORQ ↑ Delay                                                                                     |                | 110          |          | 85   |          | 70   |                 | 60   |
| 29     | TdD(WRf)     | Data Stable prior to WR↓                                                                                    | 190*           |              | 80*      |      | 25*      |      | 5*              |      |
| 30     | TdCf(WRf)    | Clock↓to WR↓Delay                                                                                           |                | 90           |          | 80   |          | 70   |                 | 60   |
| 31     | TwWR         | WR Pulse Width                                                                                              | 360*           |              | 220*     |      | 135*     |      | 100*            |      |
| 32     | TdCf(WRr)    | Clock ↓ to WR ↑ Delay                                                                                       |                | 100          |          | 80   |          | 70   |                 | 60   |
| 33     | TdD(WRf)     | Data Stable prior to $\overline{WR}$                                                                        | 20*            |              | -10*     |      | -55*     |      | 55*             |      |
| 34     | TdCr(WRf)    | Clock ↑ to WR ↓ Delay                                                                                       | 80 65          |              | 60       |      | 55       |      |                 |      |
| 35     | TdWRr(D)     | Data Stable from WR †                                                                                       | 120*           | 120* 60* 30* |          | 30*  |          | 15*  |                 |      |
| 36     | TdCf(HALT)   | Clock ↓ to HALT ↑ or ↓                                                                                      |                | 300          |          | 300  |          | 260  |                 | 225  |
| 37     | TwnMI        | NMI Pulse Width                                                                                             | 80             |              | 80       |      | 70       |      | 60*             |      |
| 38     | TsBUSREQ(Cr) | BUSREQ Setup Time to Clock †                                                                                | 80             |              | 50       |      | 50       |      | 40              |      |

\*For clock periods other than the minimums shown, calculate parameters using the table on the following page. Calculated values above assumed TrC = TfC = 20 ns. †Units in nanoseconds (ns).

**Z80 CPU** 

167

# AC CHARACTERISTICS<sup>†</sup> (Continued)

|        |               |                                                                    | Z80 (        | CPU | Z80A | CPU | Z80B | CPU | Z80H | CPU |
|--------|---------------|--------------------------------------------------------------------|--------------|-----|------|-----|------|-----|------|-----|
| Number | Symbol        | Parameter                                                          | Min          | Max | Min  | Max | Min  | Max | Min  | Max |
| 39     | ThBUSREQ(Cr)  | BUSREQ Hold Time after Clock †                                     | 0            |     | 0    |     | 0    |     | 0    |     |
| 40     | TdCr(BUSACKf) | Clock ↑ to BUSACK ↓ Delay                                          |              | 120 |      | 100 |      | 90  |      | 80  |
| 41     | TdCf(BUSACKr) | Clock ↓ to BUSACK ↑ Delay                                          |              | 110 |      | 100 |      | 90  |      | 80  |
| 42     | TdCr(Dz)      | Clock ↑ to Data Float Delay                                        |              | 90  |      | 90  |      | 80  |      | 70  |
| 43     | TdCr(CTz)     | Clock † to Control Outputs Float Delay<br>(MREQ, IORQ, RD, and WR) | ielay 110 80 |     |      | 70  |      | 60  |      |     |
| 44     | TdCr(Az)      | Clock to Address Float Delay                                       |              | 110 |      | 90  |      | 80  |      | 70  |
| 45     | TdCTr(A)      | MREQ t, IORQ t, RD t, and WR t to<br>Address Hold Time             | 160*         |     | 80*  |     | 35*  |     | 20*  |     |
| 46     | TsRESET(Cr)   | RESET to Clock † Setup Time                                        | 90           |     | 60   |     | 60   |     | 45   |     |
| 47     | ThRESET(Cr)   | RESET to Clock † Hold Time                                         |              | 0   |      | 0   |      | 0   |      | 0   |
| 48     | TsINTf(Cr)    | INT to Clock ↑ Setup Time                                          | 80           |     | 80   |     | 70   |     | 55   |     |
| 49     | ThINTr(Cr)    | INT to Clock ↑ Hold Time                                           |              | 0   |      | 0   |      | 0   |      | 0   |
| 50     | TdM1f(IORQf)  | M1 ↓ to IORQ ↓ Delay                                               | 920*         |     | 565* |     | 365* |     | 270* |     |
| 51     | TdCf(IORQf)   | Clock ↓ to IORQ ↓ Delay                                            |              | 110 |      | 85  |      | 70  |      | 60  |
| 52     | TdCf(IORQr)   | Clock ↑ IORQ ↑ Delay                                               |              | 100 |      | 85  |      | 70  |      | 60  |
| 53     | TdCf(D)       | Clock ↓ to Data Valid Delay                                        |              | 230 |      | 150 |      | 130 |      | 115 |

\*For clock periods other than the minimums shown, calculate parameters using the following table. Calculated values above assumed TrC = TfC = 20 ns.

†Units in nanoseconds (ns).

## FOOTNOTES TO AC CHARACTERISTICS

| Number | Symbol       | General Parameter       | <b>Z80</b> | Z80A         | Z80B  | Z80H  |
|--------|--------------|-------------------------|------------|--------------|-------|-------|
| 1      | TcC          | TwCh + TwCl + TrC + TfC |            |              |       |       |
| 7      | TdA(MREQf)   | TwCh + TfC              | - 75       | - 65         | - 50  | - 45  |
| 10     | TwMREQh      | TwCh + TfC              | - 30       | - 20         | - 20  | - 20  |
| 11     | TwMREQI      | TcC                     | - 40       | - 30         | - 30  | - 25  |
| 26     | TdA(IORQf)   | TcC                     | - 80       | - 70         | - 55  | - 50  |
| 29     | TdD(WRf)     | TcC                     | - 210      | - 170        | - 140 | - 120 |
| 31     | TwWR         | TcC                     | - 40       | – <i>3</i> 0 | - 30  | - 25  |
| 33     | TdD(WRf)     | TwCl + TrC              | - 180      | - 140        | - 140 | - 120 |
| 35     | TdWRr(D)     | TwCI + TrC              | - 80       | - 70         | - 55  | - 50  |
| 45     | TdCTr(A)     | TwCI + TrC              | - 40       | - 50         | - 50  | - 45  |
| 50     | TdM1f(IORQf) | 2TcC + TwCh + TfC       | - 80       | - 65         | - 50  | - 45  |

AC Test Conditions:

 $V_{IH} = 2.0 V \\ V_{IL} = 0.8 V \\ V_{IHC} = V_{CC} - 0.6 V \\ V_{ILC} = 0.45 V$  $V_{OH} = 1.5 V$  $V_{OL} = 1.5 V$ FLOAT =  $\pm 0.5 V$ 

## **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect to ground ... 0.3V to +7V **Operating Ambient** 

Temperature ......See Ordering Information Storage Temperature ..... - 65°C to + 150°C

## STANDARD TEST CONDITIONS

The DC Characteristics and Capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to +70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.75V  $\leq V_{CC} \leq +5.25$ V
- M =  $-55^{\circ}$ C to  $+125^{\circ}$ C, +4.5V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

All ac parameters assume a load capacitance of 100 pf. Add 15 ns delay for each 50 pf increase in load up to a maximum of 200 pf for the data bus AC timing measurements are referenced to 1.5 volts (except for clock, which is referenced to the 10% and 90% points).

100 pf 3

FROM OUTPUT O

UNDER TEST

+ 5 14

2.1K

## **DC CHARACTERISTICS**

All parameters are tested unless otherwise noted.

| Symbol          | Parameter                               | Min                  | Мах                 | Unit | Test Condition              |
|-----------------|-----------------------------------------|----------------------|---------------------|------|-----------------------------|
| VILC            | Clock Input Low Voltage                 | - 0.3                | 0.45                | V    |                             |
| VIHC            | Clock Input High Voltage                | V <sub>CC</sub> – .6 | V <sub>CC</sub> +.3 | V    |                             |
| VIL             | Input Low Voltage                       | - 0.3                | 0.8                 | V    |                             |
| VIH             | Input High Voltage                      | 2.0 <sup>1</sup>     | V <sub>CC</sub>     | V    |                             |
| V <sub>OL</sub> | Output Low Voltage                      |                      | 0.4                 | V    | I <sub>OL</sub> =2.0 mA     |
| VOH             | Output High Voltage                     | 2.4 <sup>1</sup>     |                     | V    | I <sub>OH</sub> = -250 μA   |
| Icc             | Power Supply Current                    |                      | 200                 | mA   | Note 3                      |
| ILI             | Input Leakage Current                   |                      | 10                  | μA   | $V_{IN} = 0$ to $V_{CC}$    |
| ILO             | 3-State Output Leakage Current in Float | - 10                 | 10 <sup>2</sup>     | μA   | $V_{OUT} = 0.4$ to $V_{CC}$ |

1. For military grade parts, refer to the Z80 Military Electrical Specification.

2. A15-A0, D7-D0, MREQ, IORQ, RD, and WR

3. Measurements made with outputs floating.

## CAPACITANCE

Guaranteed by design and characterization.

| Symbol             | Parameter          | Min | Max | Unit |
|--------------------|--------------------|-----|-----|------|
| C <sub>CLOCK</sub> | Clock Capacitance  |     | 35  | pf   |
| C <sub>IN</sub>    | Input Capacitance  |     | 5   | pf   |
| C <sub>OUT</sub>   | Output Capacitance |     | 15  | pf   |
|                    |                    |     |     |      |

NOTES

 $T_A = 25 \circ C$ , f = 1 MHz

Unmeasured pins returned to ground.

## **ORDERING INFORMATION**

|                                       | Z80 CPU, 2.5 N              | /Hz               | <b>Z80B CP</b>                                   | PU, 6.0 MHz                                        |
|---------------------------------------|-----------------------------|-------------------|--------------------------------------------------|----------------------------------------------------|
| 40-pin DIP                            | 44-pin LCC                  | 44-pin PCC        | 40-pin DIP                                       | 44-pin PCC                                         |
| Z8400 PS                              | Z8400 LM*                   | Z8400 VS†         | Z8400B PS                                        | Z8400B VS†                                         |
| Z8400 CS                              | Z8400 LMB*†                 |                   | Z8400B CS                                        |                                                    |
| Z8400 PE                              |                             |                   | Z8400B PE                                        |                                                    |
| Z8400 CE                              |                             |                   |                                                  |                                                    |
| Z8400 CM*                             |                             |                   | Z80H CP                                          | PU, 8.0 MHz                                        |
| Z8400 CMB*                            |                             |                   | 40-pin DIP                                       | 44-pin PCC                                         |
| Z8400 CMJ*                            |                             |                   | Z8400H PS                                        | Z8400H VS†                                         |
|                                       | Z80A CPU, 4.0               | MHz               |                                                  |                                                    |
| 40-pin DIP                            | 44-pin LCC                  | 44-pin PCC        |                                                  |                                                    |
| Z8400 CM*<br>Z8400 CMB*<br>Z8400 CMJ* | Z80A CPU, 4.0<br>44-pin LCC | MHz<br>44-pin PCC | <b>Z80H CP</b><br><b>40-pin DIP</b><br>Z8400H PS | <b>2U, 8.0 MHz</b><br><b>44-pin PC</b><br>Z8400H V |

Z8400A PS Z8400A CS Z8400A CS Z8400A CE Z8400A CE Z8400A CM\* Z8400A CMB\* Z8400A CMJ\*

28400A LM\* Z8400A VS† Z8400A LMB\*†

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

 $\begin{array}{l} S &= 0 \, ^{\circ} C \, to \, + \, 70 \, ^{\circ} C \\ E &= \, - \, 40 \, ^{\circ} C \, to \, + \, 85 \, ^{\circ} C \\ M^{*} = \, - \, 55 \, ^{\circ} C \, to \, + \, 125 \, ^{\circ} C \end{array}$ 

\* For Military Orders, refer to the Military Section. †Available soon.

- R = Protopack
- T = Low Profile Protopack
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

FLOW

- B = 883 Class B
- J = JAN 38510 Class B

# Zilog

# **Product** Specification

April 1985

## FEATURES

- Transfers, searches, and search/transfers in Byte-at-a-Time, Burst, or Continuous modes. Cycle length and edge timing can be programmed to match the speed of any port.
- Dual port addresses (source and destination) generated for memory-to-I/O, memory-to-memory, or I/O-to-I/O operations. Addresses may be fixed or automatically incremented/decremented.
- Next-operation loading without disturbing current operations via buffered starting-address registers. An entire previous sequence can be repeated automatically.

## **GENERAL DESCRIPTION**

SYSTEM

DATA

BUS

BUS

CONTROL

SYSTEM

CONTROL

Do D1

D2

D3

D4

D5

D6

D7

BAI

RAO

MI

RD

WB

+ 5 V

IORO

MREO

BUSBEO

Z8410

**Z80 DMA** 

GND

Figure 1. Pin Functions

The Z80 DMA (Direct Memory Access) is a powerful and versatile device for controlling and processing transfers of data. Its basic function of managing CPU-independent

A1

A<sub>2</sub>

A;

A4

As

Ae

A7

Aa

A

A10

A11

A12

A13

A14

A1

RDY

IE

IEO

CE/WAIT

CLK

INT/PULSE

SYSTEM

BUS

ADDRESS

DMA CONTROL

INTERRUPT

CONTROL



- Standard Z80 Family bus-request and prioritized interrupt-request daisy chains implemented without external logic. Sophisticated, internally modifiable interrupt vectoring.
- Direct interfacing to system buses without external logic.

transfers between two ports is augmented by an array of features that optimize transfer speed and control with little or no external logic in systems using an 8- or 16-bit data bus and a 16-bit address bus.



| Figure 2. | 40-pin Dual-In-Line Package (DIP), |
|-----------|------------------------------------|
|           | Pin Assignments                    |
Transfers can be done between any two ports (source and destination), including memory-to-I/O, memory-to-memory, and I/O-to-I/O. Dual port addresses are automatically generated for each transaction and may be either fixed or incrementing/decrementing. In addition, bit-maskable byte searches can be performed either concurrently with transfers or as an operation in itself.

The Z80 DMA contains direct interfacing to, and independent control of, system buses, as well as sophisticated bus and interrupt controls. Many

### **FUNCTIONAL DESCRIPTION**

**Classes of Operation.** The Z80 DMA has three basic classes of operation:

- Transfers of data between two ports (memory or I/O peripheral)
- Searches for a particular 8-bit maskable byte at a single port in memory or an I/O peripheral
- Combined transfers with simultaneous search between two ports

Figure 4 illustrates the basic functions served by these classes of operation.



Figure 3. Typical Z80 Environment

programmable features, including variable cycle timing and auto-restart, minimize CPU software overhead. They are especially useful in adapting this special-purpose transfer processor to a broad variety of memory, I/O and CPU environments.

The Z80 DMA is an n-channel silicon-gate depletion-load device packaged in a 40-pin, plastic or ceramic DIP. It uses a single + 5V power supply and the standard Z80 Family single-phase clock.

During a transfer, the DMA assumes control of the system address and data buses. Byte by byte, data is read from one addressable port and written to the other addressable port. The ports may be programmed to be either system main memory or peripheral I/O devices. Thus, a block of data may be written from one peripheral to another, from one area of main memory to another, or from a peripheral to main memory and vice versa.

During a search-only operation, data is read from the source port and compared byte by byte with a DMA-internal register containing a programmable match byte. This match byte may optionally be masked so that only certain bits within the match byte are compared. Search rates up to 1.25M bytes per second can be obtained with the 2.5 MHz Z80 DMA or 2M bytes per second with the 4 MHz Z80A DMA.

In combined searches and transfers, data is transferred between two ports while simultaneously searching for a bit-maskable byte match.

Data transfers or searches can be programmed to stop, or interrupt, under various conditions. In addition, CPU-readable status bits can be programmed to reflect the condition.

**Modes of Operation.** The Z80 DMA can be programmed to operate in one of three transfer and/or search modes:

Byte-at-a-Time: data operations are performed one byte at a time. Between each byte operation the system buses are released to the CPU. The buses are requested again for each succeeding byte operation.



Figure 4. Basic Functions of the Z80 DMA

- Burst: data operations continue until a port's Ready line to the DMA goes inactive. The DMA then stops and releases the system buses after completing its current byte operation.
- Continuous: data operations continue until the end of the programmed block of data is reached before the system buses are released. If a port's Ready line goes inactive before this occurs, the DMA simply pauses until the Ready line comes active again.

In all modes, once a byte of data is read into the DMA, the operation on the byte will be completed in an orderly fashion, regardless of the state of other signals (including a port's Ready line).

Due to the DMA's high-speed buffered method of reading data, operations on one byte are not completed until the next byte is read in. This means that total transfer or search block lengths must be two or more bytes, and that block lengths programmed into the DMA must be one byte less than the desired block length (count is N-1 where N is the block length).

**Commands and Status.** The Z80 DMA has several writable control registers and readable status registers available to the CPU. Control bytes can be written to the DMA whenever the DMA is not controlling the system buses, but the act of writing a control byte to the DMA disables the DMA until it is again enabled by a specific command. Status bytes can also be read at any such time, but writing the Read Status Byte command or the Initiate Read Sequence command disables the DMA.

Control bytes to the DMA include those which effect immediate command actions such as enable, disable, reset, load starting-address buffers, continue, clear counters, and clear status bits. In addition, many mode-setting control bytes can be written, including mode and class of operation, port configuration, starting addresses, block length, address counting rule, match and match-mask byte, interrupt conditions, interrupt vector, status-affects-vector condition, pulse counting, auto restart, Ready-line and Wait-line rules, and read mask.

Readable status registers include a general status byte reflecting Ready-line, end-of-block, byte-match, and interrupt conditions, as well as 2-byte registers for the current byte count, Port A address, and Port B address.

**Variable Cycle.** The Z80 DMA has the unique feature of programmable operation-cycle length. This is valuable in tailoring the DMA to the particular requirements of other system components (fast or slow) and maximizes the data-transfer rate. It also eliminates external logic for signal conditioning.

There are two aspects to the variable cycle feature. First, the entire read and write cycles (periods) associated with the source and destination ports can be independently programmed as 2, 3, or 4 T-cycles long (more if Wait cycles are used), thereby increasing or decreasing the speed with which all DMA signals change (Figure 5).

Second, the four signals in each port specifically associated with transfers of data (I/O Request, Memory Request, Read and Write) can each have its active trailing edge terminated one-half T-cycle early. This adds a further dimension of flexibility and speed, allowing such things as shorter-than-normal Read or Write signals that go inactive before data starts to change.

Address Generation. Two 16-bit addresses are generated by the Z80 DMA for every transfer operation, one address for the source port and another for the destination port. Each address can be either variable or fixed. Variable addresses can increment or decrement from the programmed starting address. The fixed-address capability eliminates the need for separate enabling wires to I/O ports.

Port addresses are multiplexed onto the system address bus, depending on whether the DMA is reading the source port or writing to the destination port. Two readable address counters (2 bytes each) keep the current address of each port.

Auto Restart. The starting addresses of either port can be reloaded automatically at the end of a block. This option is selected by the Auto Restart control bit. The byte counter is cleared when the addresses are reloaded.

The Auto Restart feature relieves the CPU of software overhead for repetitive operations such as CRT refresh and many others. Moreover, when the CPU has access to the buses during byte-at-a-time or burst transfers, different starting addresses can be written into buffer registers during transfers, causing the Auto Restart to begin at a new location.

**Interrupts.** The Z80 DMA can be programmed to interrupt the CPU on four conditions:

- Interrupt on Ready (before requesting bus)
- Interrupt on Match
- Interrupt on End of Block

Any of these interrupts cause an interrupt-pending status bit to be set, and each of them can optionally alter the DMA's interrupt vector. Due to the buffered constraint mentioned under "Modes of Operation," interrupts on Match at End of Block are caused by matches to the byte just prior to the last byte in the block.

The DMA shares the Z80 Family's elaborate interrupt scheme, which provides fast interrupt service in real-time applications. In a Z80 CPU environment, the DMA passes



Figure 5. Variable Cycle Length

its internally modifiable 8-bit interrupt vector to the CPU, which adds an additional eight bits to form the memory address of the interrupt-routine table. This table contains the address of the beginning of the interrupt routine itself. In this process, CPU control is transferred directly to the interrupt routine, so that the next instruction executed after an interrupt acknowledge is the first instruction of the interrupt routine itself.

Pulse Generation. External devices can keep track of how many bytes have been transferred by using the DMA's pulse

### **PIN DESCRIPTION**

**A<sub>0</sub>-A<sub>15</sub>.** System Address Bus (output, 3-state). Addresses generated by the DMA are sent to both source and destination ports (main memory or I/O peripherals) on these lines.

**BAI.** Bus Acknowledge In (input, active Low). Signals that the system buses have been released for DMA control. In multiple-DMA configurations, the BAI pin of the highest priority DMA is normally connected to the Bus Acknowledge pin of the CPU. Lower-priority DMAs have their BAI connected to the BAO of a higher-priority DMA.

**BAO.** Bus Acknowledge Out (output, active Low). In a multiple-DMA configuration, this pin signals that no other higher-priority DMA has requested the system buses. BAI and BAO form a daisy chain for multiple-DMA priority resolution over bus control.

**BUSREQ.** Bus Request (bidirectional, active Low, open drain). As an output, it sends requests for control of the system address bus, data bus, and control bus to the CPU. As an input when multiple DMAs are strung together in a priority daisy chain via BAI and BAO, it senses when another DMA has requested the buses and causes this DMA to refrain from bus requesting until the other DMA is finished. Because it is a bidirectional pin, there cannot be any buffers between this DMA and any other DMA. It can, however, have a buffer between it and the CPU because it is undirectional into the CPU. A pull-up resistor is connected to this pin.

**CE/WAIT.** *Chip Enable and Wait* (input, active Low). Normally this functions <u>only</u> as a <u>CE</u> line, but it can also be programmed to serve a WAIT function. As a <u>CE</u> line from the CPU, it becomes active when <u>WR</u> or <u>RD</u> and <u>IORQ</u> are active and the I/O port address on the system address bus is the DMA's address, thereby allowing a transfer of control, command bytes from the CPU to the DMA, or status bytes from the DMA to the CPU. As a <u>WAIT</u> line from memory or I/O devices, after the DMA has received a bus-request acknowledge from the CPU, it causes wait states to be inserted in the DMA's operation cycles thereby slowing the DMA to a speed that matches the memory or I/O device.

**CLK.** System Clock (input). Standard Z80 single-phase clock at 2.5 MHz (Z80 DMA) or 4.0 MHz (Z80A DMA). For 2.5 MHz clocks, a TTL gate with pullup resistor may be adequate to meet the timing and voltage level specification. For 4.0 MHz clocks, use a clock driver with an active pullup to meet the  $V_{\rm IH}$  specification and rise-time requirements. In

output, which provides a signal at 256-byte intervals. The interval sequence may be offset at the beginning by 1 to 255 bytes.

The Interrupt line outputs the pulse signal in a manner that prevents misinterpretation by the CPU as an interrupt request, since it only appears when the Bus Request and Bus Acknowledge lines are both active.

all cases there should be a resistive pullup to the power supply of 10K ohms (max) to ensure proper power when the DMA is reset.

**D**<sub>0</sub>-**D**<sub>7</sub>. System Data Bus (bidirectional, 3-state). Commands from the CPU, DMA status, and data from memory or I/O peripherals are transferred on these lines.

**IEI.** Interrupt Enable In (input, active High). This is used with IEO to form a priority daisy chain when there is more than one interrupt-driven device. A High on this line indicates that no other device of higher priority is being serviced by a CPU interrupt service routine.

**IEO.** *Interrupt Enable Out* (output, active High). IEO is High only if IEI is High and the CPU is not servicing an interrupt from this DMA. Thus, this signal blocks lower-priority devices from interrupting while a higher-priority device is being serviced by its CPU interrupt service routine.

**INT/PULSE.** Interrupt Request (output, active Low, open drain). While the CPU is the bus master, this output requests a CPU interrupt. The CPU acknowledges the interrupt by pulling its IORQ output Low during an M1 cycle. It is typically connected to the INT pin of the CPU with a pullup resistor and tied to all other INT pins in the system. This pin can also be used to generate periodic pulses to an external device when the DMA is bus master (i.e., the CPU's BUSREQ and BUSACK lines are both Low and the CPU cannot see interrupts). While the DMA is the bus master, this output can be programmed to pulse each time 256 transfers have occurred.

**IORQ.** Input/Output Request (bidirectional, active Low, 3-state). As an input, this indicates that the lower half of the address bus holds a valid I/O port address for transfer of control or status bytes from, or to, the CPU, respectively; this DMA is the addressed port if its CE pin and its WR or RD pins are simultaneously active. As an output, after the DMA has taken control of the system buses, it indicates that the lower half of the address bus holds a valid port address for another I/O device involved in a DMA transfer of data. When IORQ and M1 are both active simultaneously, an interrupt acknowledge is indicated.

**M1.** Machine Cycle One (input, active Low). Indicates that the current CPU machine cycle is an instruction fetch. It is used by the DMA to decode the return-from-interrupt instruction (RETI, ED-4D) sent by the CPU. During two-byte instruction fetches,  $\overline{M1}$  is active as each opcode byte is

fetched. An interrupt acknowledge is indicated when both  $\overline{\text{M1}}$  and  $\overline{\text{IORQ}}$  are active.

**MREQ.** Memory Request (output, active Low, 3-state). This indicates that the address bus holds a valid address for a memory read or write operation. After the DMA has taken control of the system buses, it indicates a DMA transfer request from, or to, memory.

**RD.** Read (bidirectional, active Low, 3-state). As an input, this indicates that the CPU wants to read status bytes from the DMA's read registers. As an output, after the DMA has taken control of the system buses, it indicates a DMA-controlled read from a memory or I/O port address.

**RDY.** *Ready* (input, programmable active Low or High). This is monitored by the DMA to determine when a peripheral device associated with a DMA port is ready for a read or write operation. Depending on the mode of DMA operation (Byte, Burst, or Continuous), the RDY line indirectly controls DMA activity by causing the BUSREQ line to go Low or High.

**WR.** Write (bidirectional, active Low, 3-state). As an input, this indicates that the CPU wants to write control or command bytes to the DMA write registers. As an output, after the DMA has taken control of the system buses, it indicates a DMA-controlled write to a memory or I/O port address.

### INTERNAL STRUCTURE

The internal structure of the Z80 DMA includes driver and receiver circuitry for interfacing with an 8-bit system data bus, a 16-bit system address bus, and system control lines (Figure 6). In a Z80 CPU environment, the DMA can be tied directly to the analogous pins on the CPU (Figure 7) with no additional buffering, except for the CE/WAIT line.

The DMA's internal data bus interfaces with the system data bus and services all internal logic and registers. Addresses generated from this logic for Ports A and B (source and destination) of the DMA's single transfer channel are multiplexed onto the system address bus.

Specialized logic circuits in the DMA are dedicated to the various functions of external bus interfacing, internal bus control, byte matching, byte counting, periodic pulse generation, CPU interrupts, bus requests, and address generation. A set of twenty-one writable control registers and seven readable status registers provides the means by which the CPU governs and monitors the activities of these logic circuits. All registers are eight bits wide, with double-byte information stored in adjacent registers. The two address counters (two bytes each) for Ports A and B are buffered by the two starting addresses.

The 21 writable control registers are organized into seven base-register groups, most of which have multiple registers. The base registers in each writable group contain both control/command bits and pointer bits that can be set to address other registers within the group. The seven readable status registers have no analogous second-level registers.

The registers are designated as follows, according to their base-register groups:

WR0-WR6—Write Register groups 0 through 6 (7 base registers plus 14 associated registers)

RR0-RR6-Read Registers 0 through 6

Writing to a register within a write-register group involves first writing to the base register, with the appropriate pointer bits set, then writing to one or more of the other registers within the group. All seven of the readable status registers are accessed sequentially according to a programmable mask contained in one of the writable registers. The section entitled Programming explains this in more detail.

A pipelining scheme is used for reading data in. The programmed block length is the number of bytes compared to the byte counter, which increments at the end of each cycle. In searches, data byte comparisons with the match byte are made during the read cycle of the next byte. Matches are, therefore, discovered only after the next byte is read in.



Figure 6. Block Diagram



Figure 7. Multiple-DMA Interconnection to the Z80 CPU

In multiple-DMA configurations, interrupt-request daisy chains are prioritized by the order in which their IEI and IEO lines are connected (Zilog Microprocessor Applications Reference Book, Volume 1, # 00-2145-01, *The Z80 Family Program Interrupt Structure*). The system bus, however, may not be pre-empted. Any DMA that gains access to the system buses keeps them until it is finished.

| <br>           |                                    |  |  |  |  |  |  |
|----------------|------------------------------------|--|--|--|--|--|--|
| Read Registers |                                    |  |  |  |  |  |  |
| <br>RR0        | Status byte                        |  |  |  |  |  |  |
| RR1            | Byte counter (low byte)            |  |  |  |  |  |  |
| RR2            | Byte counter (high byte)           |  |  |  |  |  |  |
| RR3            | Port A address counter (low byte)  |  |  |  |  |  |  |
| RR4            | Port A address counter (high byte) |  |  |  |  |  |  |
| RR5            | Port B address counter (low byte)  |  |  |  |  |  |  |
| RR6            | Port B address counter (high byte) |  |  |  |  |  |  |
|                |                                    |  |  |  |  |  |  |

|     | Write Registers                                                                                                                                                     |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WR0 | Base register byte<br>Port A starting address (low byte)<br>Port A starting address (high byte)<br>Block length (low byte)<br>Block length (high byte)              |
| WR1 | Base register byte<br>Port A variable-timing byte                                                                                                                   |
| WR2 | Base register byte<br>Port B variable-timing byte                                                                                                                   |
| WR3 | Base register byte<br>Mask byte<br>Match byte                                                                                                                       |
| WR4 | Base register byte<br>Port B starting address (low byte)<br>Port B starting address (high byte)<br>Interrupt control byte<br>Pulse control byte<br>Interrupt vector |
| WR5 | Base register byte                                                                                                                                                  |
| WR6 | Base register byte<br>Read mask                                                                                                                                     |

### PROGRAMMING

The Z80 DMA has two programmable fundamental states: (1) an enabled state, in which it can gain control of the system buses and direct the transfer of data between ports, and (2) a disabled state, in which it can initiate neither bus requests nor data transfers. When the DMA is powered up or reset by any means, it is automatically placed into the disabled state. Program commands can be written to it by the CPU in either state, but this automatically puts the DMA in the disabled state, which is maintained until an enable command is issued by the CPU. The CPU must program the DMA in advance of any data search or transfer by addressing it as an I/O port and sending a sequence of control bytes using an Output instruction (such as OTIR for the Z80 CPU).

Reading. (Figure 8a) The Read Registers (RR0-RR6) are read by the CPU by addressing the DMA as an I/O port using an Input instruction (such as INIR for the Z80 CPU). The readable bytes contain DMA status, byte-counter values, and port addresses since the last DMA reset. The registers are always read in a fixed sequence beginning with RR0 and ending with RR6. However, the register read in this sequence is determined by programming the Read Mask in WR6. The sequence of reading is initialized by writing an Initiate Read Sequence or Set Read Status command to WR6. After a Reset DMA, the sequence must be initialized with the Initiate Read Sequence command or a Read Status command. The sequence of reading all registers that are not excluded by the Read Mask register must be completed before a new Initiate Read Sequence or Read Status command.

Writing. Control or command bytes are written into one or more of the Write Register groups (WR0-WR6) by first writing to the base register byte in that group. All groups have base registers and most groups have additional associated registers. The associated registers in a group are sequentially accessed by first writing a byte to the base register containing register-group identification and pointer bits (1's) to one or more of that base register's associated registers. This is illustrated in Figure 8b. In this figure, the sequence in which associated registers within a group can be written to is shown by the vertical position of the associated registers. For example, if a byte written to the DMA contains the bits that identify WR0 (bits D0, D1 and D7), and also contains 1's in the bit positions that point to the associated "Port A Starting Address (low byte)" and "Port A Starting Address (high byte)," then the next two bytes written to the DMA will be stored in that order in these two registers.

**Fixed-Address Programming.** A special circumstance arises when programming a destination port to have a fixed address. The load command in WR6 only loads a fixed address to a port selected as the source, not to a port selected as the destination. Therefore, a fixed destination address must be loaded by temporarily declaring it a fixed-source address and subsequently declaring the true source as such, thereby implicitly making the other a destination.

The following example illustrates the steps in this procedure, assuming that transfers are to occur from a variable-address source (Port A) to a fixed-address destination (Port B):

- 1. Temporarily declare Port B as source in WR0.
- 2. Load Port B address with LOAD command to WR6.
- 3. Declare Port A as a source in WR0.
- 4. Load Port A address with LOAD command to WR6.
- 5. Enable DMA in WR6.

Figure 9 illustrates a program to transfer data from memory (Port A) to a peripheral device (Port B). In this example, the Port A memory starting address is  $1050_H$  and the Port B peripheral fixed address is  $05_H$ . Note that the data flow is  $1001_H$  bytes—one more than specified by the block length. The table of DMA commands may be stored in consecutive memory locations and transferred to the DMA with an output instruction such as the Z80 CPU's OTIR instruction.



#### Figure 8a. Read Registers





| Comments                                                                                                       | D7 | D <sub>6</sub>                        | D <sub>5</sub>                        | D4                                           | D3                                         | D <sub>2</sub>                                          | D1             | Do             | HEX |
|----------------------------------------------------------------------------------------------------------------|----|---------------------------------------|---------------------------------------|----------------------------------------------|--------------------------------------------|---------------------------------------------------------|----------------|----------------|-----|
| WR0 sets DMA to receive<br>block length, Port A start-<br>ing address and temporarily<br>sets Port B as source | 0  | 1<br>Block Length<br>Upper<br>Follows | 1<br>Block Length<br>Lower<br>Follows | 1<br>Port A<br>Upper<br>Address<br>Follows   | 1<br>Port A<br>Lower<br>Address<br>Follows | 0<br>B — A<br>Temporary<br>for<br>Loading B<br>Address* | 0<br>Transfer, | 1<br>No Search | 79  |
| Port A address (lower)                                                                                         | 0  | 1                                     | 0                                     | 1                                            | 0                                          | 0                                                       | 0              | 0              | 50  |
| Port A address (upper)                                                                                         | 0  | 0                                     | 0                                     | 1                                            | 0                                          | 0                                                       | 0              | 0              | 10  |
| Block length (lower)                                                                                           | 0  | 0                                     | 0                                     | 0                                            | 0                                          | 0                                                       | 0              | 0              | 00  |
| Block length (upper)                                                                                           | 0  | 0                                     | 0                                     | 1                                            | 0                                          | 0                                                       | 0              | 0              | 10  |
| WR1 defines Port A as<br>memory with fixed<br>incrementing address                                             | 0  | 0<br>No Timing<br>Follows             | 0<br>Address<br>Changes               | 1<br>Address<br>Increments                   | 0<br>Port is<br>Memory                     | 1                                                       | 0              | 0              | 14  |
| WR2 defines Port B as<br>peripheral with fixed<br>address                                                      | 0  | 0<br>No Timing<br>Follows             | 1<br>Fixed<br>Address                 | 0                                            | 1<br>Port ıs<br>I/O                        | 0                                                       | 0              | 0              | 28  |
| WR4 sets mode to Burst,<br>sets DMA to expect Port B<br>address                                                | 1  | 1<br>Burst                            | 0<br>Mode                             | 0<br>No Interrupt<br>Control Byte<br>Follows | 0<br>No Upper<br>Address                   | 1<br>Port B Lower<br>Address<br>Follows                 | 0              | 1              | C5  |
| Port B address (lower)                                                                                         | 0  | 0                                     | 0                                     | 0                                            | 0                                          | 1                                                       | 0              | 1              | 05  |
| WR5 sets Ready active High                                                                                     | 1  | 0                                     | 0<br>No Auto<br>Restart               | 0<br>No Wait<br>States                       | 1<br>RDY<br>Active High                    | 0                                                       | 1              | 0              | 8A  |
| WR6 loads Port B address and resets block counter *                                                            | 1  | 1                                     | 0                                     | 0                                            | 1                                          | 1                                                       | 1              | 1              | CF  |
| WR0 sets Port A as source *                                                                                    | 0  | 0                                     | 0<br>No Addre:<br>Lengtl              | 0<br>ss or Block<br>n Bytes<br>I             | 0                                          | A>B                                                     | 0<br>Transfer, | 1<br>No Search | 05  |
| WR6 loads Port A address<br>and resets block counter                                                           | 1  | 1                                     | 0                                     | 0                                            | 1                                          | 1                                                       | 1              | 1              | CF  |
| WR6 enables DMA to start operation                                                                             | 1  | 0                                     | 0                                     | 0                                            | 0                                          | 1                                                       | 1              | 1              | 87  |

NOTE The actual number of bytes transferred is one more than specified by the block length \*These entries are necessary only in the case of a fixed destination address

Figure 9. Sample DMA Program

### **INACTIVE STATE TIMING**

(DMA as CPU Peripheral)

In its disabled or inactive state, the DMA is addressed by the CPU as an I/O peripheral for write and read (control and status) operations. Write timing is illustrated in Figure 10.

Reading of the DMA's status byte, byte counter, or port address counters is illustrated in Figure 11. These



Figure 10. CPU-to-DMA Write Cycle

### **ACTIVE STATE TIMING**

(DMA as Bus Controller)

**Default Read and Write Cycles.** By default, and after reset, the DMA's timing of read and write operations is exactly the same as the Z80 CPU's timing of read and write cycles for memory and I/O peripherals, with one exception: during a read cycle, data is latched on the falling edge of  $T_3$  and held on the data bus across the boundary between read and write cycles, through the end of the following write cycle.

Figure 12 illustrates the timing for memory-to-I/O port transfers and Figure 13 illustrates I/O-to-memory transfers.

operations require less than three T-cycles. The  $\overline{CE}$ ,  $\overline{IORQ}$ , and  $\overline{RD}$  lines are made active over two rising edges of CLK, and data appears on the bus approximately one T-cycle after they become active.



Figure 11. CPU-to-DMA Read Cycle

Memory-to-memory and I/O-to-I/O transfer timings are simply permutations of these diagrams.

The default timing uses three T-cycles for memory transactions and four T-cycles for I/O transactions, which include one automatically inserted wait cycle ( $T_{WA}$ ) between  $T_2$  and  $T_3$ . If the CE/WAIT line is programmed to act as a WAIT line during the DMA's active state, it is sampled on the falling edge of  $T_2$  for memory transactions and the falling edge of  $T_WA$  for I/O transactions. If CE/WAIT is Low during this time another T-cycle is added, during which the



CE/WAIT line will again be sampled. The duration of transactions can thus be indefinitely extended.

Variable Cycle and Edge Timing. The Z80 DMA's default operation-cycle length for the source (read) port and destination (write) port can be independently programmed. This variable-cycle feature allows read or write cycles consisting of two, three, or four T-cycles (more if Wait cycles are inserted), thereby increasing or decreasing the speed of all signals generated by the DMA. In addition, the trailing edges of the IORQ, MREQ, RD, and WR signals can be independently terminated one-half cycle early. Figure 14 illustrates this.

In the variable-cycle mode, unlike default timing,  $\overline{IORQ}$  comes active one-half cycle before  $\overline{MREQ}$ ,  $\overline{RD}$ , and  $\overline{WR}$ .  $\overline{CE/WAIT}$  can be used to extend only the 3 or 4 T-cycle variable memory cycles and only the 4-cycle variable I/O cycle. The  $\overline{CE/WAIT}$  line is sampled at the falling edge of  $T_2$  for 3- or 4-cycle memory cycles, and at the falling edge of  $T_3$  for 4-cycle I/O cycles.

During transfers, data is latched on the clock edge causing the rising edge of  $\overline{\text{RD}}$  and held until the end of the write cycle.

**Bus Requests.** Figure 15 illustrates the bus request and acceptance timing. The RDY line, which may be programmed active High or Low, is sampled on every rising edge of CLK. If it is found to be active, and if the bus is not in use by any other device, the following rising edge of CLK drives BUSREQ Low. After receiving BUSREQ, the CPU acknowledges on the BAI input either directly or through a multiple-DMA daisy chain. When a Low is detected on BAI for two consecutive rising edges of CLK, the DMA will begin transferring data on the next rising edge of CLK.

**Bus Release Byte-at-a-Time.** In Byte-at-a-Time mode, BUSREQ is brought High on the rising edge of CLK prior to the end of each read cycle (search-only) or write cycle (transfer and transfer/search) as illustrated in Figure 16. This is done regardless of the state of RDY. There is no possibility of confusion when a Z80 CPU is used since the CPU cannot











Figure 15. Bus Request and Acceptance

begin an operation until the following T-cycle. Most other CPUs are not bothered by this either, although note should be taken of it. The next bus request for the next byte will come after both BUSREQ and BAI have returned High.

**Bus Release at End of Block.** In Burst and Continuous modes, an end of block causes BUSREQ to go High usually on the same rising edge of CLK in which the DMA completes the transfer of the data block (Figure 17). The last byte in the block is transferred even if RDY goes inactive before completion of the last byte transfer.

**Bus Release on Not Ready.** In Burst mode, when RDY goes inactive it causes BUSREQ to go High on the next rising edge of CLK after the completion of its current byte operation (Figure 18). The action on BUSREQ is thus somewhat delayed from action on the RDY line. The DMA always completes its current byte operation in an orderly fashion before releasing the bus.

By contrast, BUSREQ is not released in Continuous mode when RDY goes inactive. Instead, the DMA idles after completing the current byte operation, awaiting an active RDY again.

Bus Release on Match. If the DMA is programmed to stop on match in Burst or Continuous modes, a match causes BUSREQ to go inactive on the next DMA operation, i.e., at the end of the next read in a search or at the end of the following write in a transfer (Figure 19). Due to the pipelining scheme, matches are determined while the next DMA read or write is being performed.

The RDY line can go inactive after the matching operation begins without affecting this bus-release timing.

**Interrupts.** Timings for interrupt acknowledge and return from interrupt are the same as timings for these in other Z80 peripherals. Refer to the Zilog Microprocessor Applications Reference Book, Volume 1, #00-2145-01, (*The Z80 Family Program Interrupt Structure*).

Interrupt on RDY (interrupt before requesting bus) does not directly affect the BUSREQ line. Instead, the interrupt service routine must handle this by issuing the following commands to WR6:

- 1. Enable after Return From Interrupt (RETI) Command—Hex B7
- 2. Enable DMA-Hex 87
- 3. An RETI instruction that resets the Interrupt Under Service latch in the Z80 DMA.



Figure 16. Bus Release (Byte-at-a-Time Mode)



Figure 17. Bus Release at End of Block (Burst and Continuous Modes)



Z80 DMA

### **AC CHARACTERISTICS**

(Inactive State)



NOTE: Signals in this diagram bear no relation to one another unless specifically noted as a numbered item.

## AC CHARACTERISTICS

(Inactive State)

|        |              |                                                                                                            |     |      | Z80A        |      |      |
|--------|--------------|------------------------------------------------------------------------------------------------------------|-----|------|-------------|------|------|
| Number | Symbol       | Parameter                                                                                                  | Min | Max  | Min         | Max  | Unit |
| 1      | TcC          | Clock Cycle Time                                                                                           | 400 | 4000 | 250         | 4000 | ns   |
| 2      | TwCh         | Clock Width (High)                                                                                         | 170 | 2000 | 110         | 2000 | ns   |
| 3      | TwCl         | Clock Width (Low)                                                                                          | 170 | 2000 | 1 <b>10</b> | 2000 | ns   |
| 4      | TrC          | Clock Rise Time                                                                                            |     | 30   |             | 30   | ns   |
| 5      | TfC          | Clock Fall Time                                                                                            |     | 30   |             | 30   | ns   |
| 6      | Th           | Hold Time for Any Specified Setup Time                                                                     | 0   |      | 0           |      | ns   |
| 7      | TsC(Cr)      | IORQ, WR, CE ↓ to Clock ↑ Setup                                                                            | 280 |      | 145         |      | ns   |
| 8      | TdDO(RDf)    | RD ↓ to Data Output Delay                                                                                  |     | 500  |             | 380  | ∙ns  |
| 9      | TsDI(Cr)     | Data In to Clock ↑ Setup (WR or M1)                                                                        | 50  |      | 50          |      | ns   |
| 10     | TdDO(IOf)    | IORQ ↓ to Data Out Delay (INTA Cycle)                                                                      |     | 340  |             | 160  | ns   |
| 11     | TdRDr(Dz)    | RD ↑ to Data Float Delay (output buffer disable)                                                           |     | 160  |             | 110  | ns   |
| 12     | TsIEI(IORQf) | IEI to IORQ ↓ Setup (INTA Cycle)                                                                           | 140 |      | 140         |      | ns   |
| 13     | TdIEOr(IEIr) | IEI ↑ to IEO ↑ Delay                                                                                       |     | 210  |             | 160  | ns   |
| 14     | TdIEOf(IEIf) | IEI ↓ to IEO ↓ Delay                                                                                       |     | 190  |             | 130  | ns   |
| 15     | TdM1f(IEOf)  | $\overline{M1} \downarrow$ to IEO $\downarrow$ Delay (interrupt just prior to $\overline{M1} \downarrow$ ) |     | 300  |             | 190  | ns   |
| 16     | TsM1f(Cr)    | M1 ↓ to Clock ↑ Setup                                                                                      | 210 |      | 90          |      | ns   |
| 17     | TsM1r(Cf)    | M1 ↑ to Clock Setup                                                                                        | 20  |      | -10         |      | ns   |
| 18     | TsRDf(Cr)    | RD ↓ to Clock ↑ Setup (M1 Cycle)                                                                           | 240 |      | 115         |      | ns   |
| . 19   | Tdl(INTf)    | Interrupt Cause to INT ↓ Delay (INT generated                                                              |     |      |             |      |      |
|        |              | only when DMA is inactive)                                                                                 |     | 500  |             | 500  | ns   |
| 20     | TdBAIr(BAOr) | BAI ↑ to BAO ↑ Delay                                                                                       |     | 200  |             | 150  | ns   |
| 21     | TdBAlf(BAOf) | BAI ↓ to BAO ↓ Delay                                                                                       |     | 200  |             | 150  | ns   |
| 22     | TsRDY(Cr)    | RDY Active to Clock ↑ Setup                                                                                | 150 |      | 100         |      | ns   |

NOTE: Negative minimum setup values mean that the first-mentioned event can come after the second-mentioned event.

### **AC CHARACTERISTICS**

(Active State)



NOTE: Signals in this diagram bear no relation to one another unless specifically noted as a numbered item.

|        |        |                    | Z80 DN  | Z80A DMA °‡† |         |         |
|--------|--------|--------------------|---------|--------------|---------|---------|
| Number | Symbol | Parameter          | Min(ns) | Max(ns)      | Min(ns) | Max(ns) |
| 1      | TcC    | Clock Cycle Time   | 400     |              | 250     |         |
| 2      | TwCh   | Clock Width (High) | 180     | 2000         | 110     | 2000    |
| 3      | TwCl   | Clock Width (Low)  | 180     | 2000         | 110     | 2000    |
| 4      | TrC    | Clock Rise Time    |         | 30           |         | 30      |
| 5      | TfC    | Clock Fall Time    |         | 30           |         | 30      |

NOTES:

<sup>o</sup> Numbers in parentheses are other parameter-numbers in this table; their values should be substituted in equations.

‡ All equations imply DMA default (standard) timing.

† Data must be enabled onto data bus when RD is active.
\* Parameter is not illustrated in the AC Timing Diagrams

### AC CHARACTERISTICS (Continued)

(Active State)

|        |           | Z80 DMA°‡†                                                          |                |         | Z80A DMA °‡†   |         |  |
|--------|-----------|---------------------------------------------------------------------|----------------|---------|----------------|---------|--|
| Number | Symbol    | Parameter                                                           | Min(ns)        | Max(ns) | Min(ns)        | Max(ns) |  |
| 6      | TdA       | Address Output Delay                                                |                | 145     |                | 110     |  |
| 7      | TdC(Az)   | Clock to Address Float Delay                                        |                | 110     |                | 90      |  |
| 8      | TsA(MREQ) | Address to MREQ ↓ Setup (Memory Cycle)                              | (2) + (5) - 75 |         | (2) + (5) - 75 |         |  |
| 9      | TsA(IRW)  | Address Stable to IORQ, RD, WR↓Setup                                |                |         |                |         |  |
|        |           | (I/O Cycle)                                                         | (1) – 80       |         | (1) – 70       |         |  |
| *10    | TdRW(A)   | RD, WR to Addr. Stable Delay                                        | (3) + (4) + 40 |         | (3) + (4) – 50 |         |  |
| *11    | TdRW(Az)  | Rd, WR ↑ to Addr. Float                                             | (3) + (4) - 60 |         | (3) + (4) - 45 |         |  |
| 12     | TdCf(DO)  | Clock ↓ to Data Out Delay                                           |                | 230     |                | 150     |  |
| *13    | TdCr(Dz)  | Clock to Data Float Delay (Write Cycle)                             |                | 90      |                | 90      |  |
| 14     | TsDI(Cr)  | Data In to Clock t Setup (Read cycle when<br>rising edge ends read) | 50             |         | 35             |         |  |
| 15     | TsDI(Cf)  | Data In to Clock ↓ Setup (Read cycle when                           |                |         |                |         |  |
|        |           | falling edge ends read)                                             | 60             |         | 50             |         |  |
| *16    | TsDO(WfM) | Data Out to WR ↓ Setup (Memory Cycle)                               | (1)-210        |         | (1) – 170      |         |  |
| 17     | TsDO(Wfl) | Data Out to WR ↓ Setup (I/O cycle)                                  | 100            |         | 100            |         |  |
| *18    | TdWr(DO)  | WR ↑ to Data Out Delay                                              | (3) + (4) - 80 |         | (3) + (4) - 70 |         |  |
| 19     | Th        | Hold Time for Any Specified Setup Time                              | 0              |         | 0              |         |  |
| 20     | TdCr(Mf)  | Clock ↑ to MREQ ↓ Delay                                             |                | 100     |                | 85      |  |
| 21     | TdCf(Mf)  | Clock ↓ to MREQ ↓ Delay                                             |                | 100     |                | 85      |  |
| 22     | TdCr(Mr)  | Clock ↑ to MREQ ↑ Delay                                             |                | 100     |                | 85      |  |
| 23     | TdCf(Mr)  | Clock ↓ to MREQ ↑ Delay                                             |                | 100     |                | 85      |  |
| 24     | TwM1      | MREQ Low Pulse Width                                                | (1) – 40       |         | (1) – 30       |         |  |
| *25    | TwMh      | MREQ High Pulse Width                                               | (2) + (5) - 30 |         | (2) + (5) - 20 |         |  |
| 26     | TdCf(lf)  | Clock ↓ to IORQ ↓ Delay                                             |                | 110     |                | 85      |  |
| 27     | TdCr(If)  | Clock ↑ to IORQ ↓ Delay                                             |                | 90      |                | 75      |  |
| 28     | TdCr(Ir)  | Clock ↑ to IORQ ↑ Delay                                             |                | 100     |                | 85      |  |
| *29    | TdCf(Ir)  | Clock ↓ to IORQ ↑ Delay                                             |                | 110     |                | 85      |  |
| 30     | TdCr(Rf)  | Clock $\uparrow$ to $\overline{RD} \downarrow$ Delay                |                | 100     |                | 85      |  |
| 31     | TdCf(Rf)  | Clock ↓ to RD ↓ Delay                                               |                | 130     |                | 95      |  |
| 32     | TdCr(Rr)  | Clock ↑ to RD ↑ Delay                                               |                | 100     |                | 85      |  |
| 33     | TdCf(Rr)  | Clock ↓ to RD ↑ Delay                                               |                | 110     |                | 85      |  |
| 34     | TdCr(Wf)  | Clock ↑ to WR ↓ Delay                                               |                | 80      |                | 65      |  |
| 35     | TdCf(Wf)  | Clock ↓ to WR ↓ Delay                                               |                | 90      |                | 80      |  |
| 36     | TdCr(Wr)  | Clock ↑ to WR ↑ Delay                                               |                | 100     |                | 80      |  |
| 37     | TdCf(Wr)  | Clock ↓ to WR ↑ Delay                                               |                | 100     |                | 80      |  |
| 38     | TwWI      | WR Low Pulse Width                                                  | (1) – 40       |         | (1) – 30       |         |  |
| 39     | TsWA(Cf)  | WAIT to Clock ↓ Setup                                               | 70             |         | 70             |         |  |
| 40     | TdCr(B)   | Clock ↑ to BUSREQ Delay                                             |                | 150     |                | 100     |  |
| 41     | TdCr(Iz)  | Clock t to IORQ, MREQ, RD, WR Float Delay                           |                | 100     |                | 80      |  |

NOTES ° Numbers in parentheses are other parameter-numbers in this table; their values should be substituted in equations.

‡ All equations imply DMA default (standard) timing.

† Data must be enabled onto data bus when RD is active.
\* Parameter is not illustrated in the AC Timing Diagrams.

### **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to ground           | $\dots \dots - 0.3V$ to $+ 7V$ |
|---------------------|--------------------------------|
| Operating Ambient   |                                |
| Temperature         | See Ordering Information       |
| Storage Temperature | 65°C to +150°C                 |

### STANDARD TEST CONDITIONS

The DC characteristics and capacitance sections listed below apply for the following test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

■ S = 0°C to + 70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V

All ac parameters assume a load capacitance of 100 pf max. Timing references between two output signals assume a load difference of 50 pf max.

The Ordering Information section lists package temperature

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.



### **DC CHARACTERISTICS**

| Symbol | Parameter                               | Min                  | Max  | Unit | Condition                                                      |
|--------|-----------------------------------------|----------------------|------|------|----------------------------------------------------------------|
| VILC   | Clock Input Low Voltage                 | - 0.3                | 0.45 | V    |                                                                |
| VIHC   | Clock Input High Voltage                | V <sub>CC</sub> – .6 | 5.5  | V    |                                                                |
| VIL    | Input Low Voltage                       | - 0.3                | 0.8  | V    |                                                                |
| ViH    | Input High Voltage                      | 2.0                  | 5.5  | V    |                                                                |
| VOL    | Output Low Voltage                      |                      | 0.4  | V    | $I_{OL} = 3.2 \text{mA} \text{ for } \overline{\text{BUSREQ}}$ |
|        |                                         |                      |      |      | I <sub>OL</sub> = 2.0 mA for all others                        |
| VOH    | Output High Voltage                     | 2.4                  |      | V    | l <sub>OH</sub> = 250 μA                                       |
| lcc    | Power Supply Current                    |                      |      |      |                                                                |
|        | Z80 DMA                                 |                      | 150  | mA   |                                                                |
|        | Z80A DMA                                |                      | 200  | mA   |                                                                |
| ILI    | Input Leakage Current                   |                      | 10   | μA   | $V_{IN} = 0$ to $V_{CC}$                                       |
| ILO    | 3-State Output Leakage Current in Float |                      | ±10  | μA   | $V_{OUT} = 0.4V$ to $V_{CC}$                                   |
| ILD    | Data Bus Leakage Current in Input Mode  |                      | ±10  | μA   | $0 \le V_{IN} \le V_{CC}$                                      |

### CAPACITANÇE

| Symbol | Parameter          | Min | Max | Unit |
|--------|--------------------|-----|-----|------|
| С      | Clock Capacitance  |     | 35  | pf   |
| CIN    | Input Capacitance  |     | 5   | pf   |
| COUT   | Output Capacitance |     | 15  | pf   |

NOTES: Over specified temperature range; f = MHz. Unmeasured pins returned to ground.

### **ORDERING INFORMATION**

Z80 DMA, 2.5 MHz

**40-pin DIP** Z8410 PS Z8410 CS

Z80A DMA, 4.0 MHz

**40-pin DIP** Z8410A PS Z8410A CS

### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP = Protopack R P = Plastic DIP = Low Profile Protopack Т L = Ceramic LCC DIP = Dual-In-Line Package V = Plastic PCC LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded) TEMPERATURE FLOW  $S = 0^{\circ}C to + 70^{\circ}C$ B = 883 Class B E = -40 °C to +85 °C

Example: PS is a plastic DIP, 0 °C to + 70 °C.

+Available soon.

M\*= -55°C to +125°C

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# Zilog

# **Product Specification**

April 1985

external logic.

(1.5 mA at 1.5V).

### **FEATURES**

- Provides a direct interface between Z80 microcomputer systems and peripheral devices.
- Two ports with interrupt-driven handshake for fast response.
- Four programmable operating modes: Output, Input, Bidirectional (Port A only), and Bit Control
- Programmable interrupts on peripheral status conditions.

### **GENERAL DESCRIPTION**

The Z80 PIO Parallel I/O Circuit is a programmable, dual-port device that provides a TTL-compatible interface between peripheral devices and the Z80 CPU (Figures 1 and 2). The CPU configures the Z80 PIO to interface with a

D D3







D2

### Figure 2a. 40-pin Dual-In-Line Package (DIP), **Pin Assignments**

# **Z80 PI**0

wide range of peripheral devices with no other external logic. Typical peripheral devices that are compatible with the Z80 PIO include most keyboards, paper tape readers and punches, printers, and PROM programmers.

Standard Z80 Family bus-request and prioritized

The eight Port B outputs can drive Darlington transistors

interrupt-request daisy chains implemented without

191



One characteristic of the Z80 peripheral controllers that separates them from other interface controllers is that all data transfer between the peripheral device and the CPU is accomplished under interrupt control. Thus, the interrupt logic of the PIO permits full use of the efficient interrupt capabilities of the Z80 CPU during I/O transfers. All logic necessary to implement a fully nested interrupt structure is included in the PIO (Figure 3).

Another feature of the PIO is the ability to interrupt the CPU upon occurrence of specified status conditions in the peripheral device. For example, the PIO can be programmed to interrupt if any specified peripheral alarm conditions should occur. This interrupt capability reduces the time the processor must spend in polling peripheral status.

The Z80 PIO interfaces to peripherals via two independent general-purpose I/O ports, designated Port A and Port B. Each port has eight data bits and two handshake signals, Ready and Strobe, which control data transfer. The Ready output indicates to the peripheral that the port is ready for a data transfer. Strobe is an input from the peripheral that indicates when a data transfer has occurred.

**Operating Modes.** The Z80 PIO ports can be programmed to operate in four modes: Output (Mode 0), Input (Mode 1), Bidirectional (Mode 2) and Bit Control (Mode 3).

Either Port A or Port B can be programmed to output data in Mode 0. Both ports have output registers that are individually addressed by the CPU; data can be written to either port at any time. When data is written to a port, an active Ready output indicates to the external device that data is available at the associated port and is ready for transfer to the external device. After the data transfer, the external device responds with an active Strobe input, which generates an interrupt, if enabled.





Either Port A or Port B can be programmed to input data in Mode 1. Each port has an input register addressed by the CPU. When the CPU reads data from a port, the PIO sets the Ready signal, which is detected by the external device. The external device then places data on the I/O lines and strobes the I/O port, which latches the data into the Port Input Register, resets Ready, and triggers the Interrupt Request, if enabled. The CPU can read the input data at any time, which again sets Ready.

Mode 2 is bidirectional and uses only Port A, plus the interrupts and handshake signals from both ports. Port B must be set to Mode 3 and masked off from generating interrupts. In operation, Port A is used for both data input and output. Output operation is similar to Mode 0 except that data is allowed out onto the Port A bus only when ASTB is Low. For input, operation is similar to Mode 1, except that the data input uses the Port B handshake signals and the Port B interrupt, if enabled.

Both ports can be used in Mode 3. In this mode, the individual bits are defined as either input or output bits. This provides up to eight separate, individually defined bits for each port. During operation, Ready and Strobe are not used. Instead, an interrupt is generated if the condition of one input changes, or if all inputs change. The requirements for generating an interrupt are defined during the programming operation; the active level is specified as either High or Low, and the logic condition is specified as either one input active (OR) or all inputs active (AND). For example, if the port is programmed for active Low inputs and

### **INTERNAL STRUCTURE**

The internal structure of the Z80 PIO consists of a Z80 CPU bus interface, internal control logic, Port A I/O logic, Port B I/O logic, and interrupt control logic (Figure 4). The CPU bus interface logic allows the Z80 PIO to interface directly to the Z80 CPU with no other external logic. The internal control logic synchronizes the CPU data bus to the peripheral device interfaces (Port A and Port B). The two I/O ports (A and B) are virtually identical and are used to interface directly to peripheral devices.

**Port Logic.** Each port contains separate input and output registers, handshake control logic, and the control registers shown in Figure 5. All data transfers between the peripheral unit and the CPU use the data input and output registers. The handshake logic associated with each port controls the data transfers through the input and the output registers. The mode control register (two bits) selects one of the four programmable operating modes.

The Bit Control mode (Mode 3) uses the remaining registers. The input/output control register specifies which of the eight data bits in the port are to be outputs and enables these bits; the remaining bits are inputs. The mask register and the mask control register govern Mode 3 interrupt conditions. The mask register specifies which of the bits in the port are active and which are masked or inactive. the logic function is AND, then all inputs at the specified port must go Low to generate an interrupt.

Data outputs are controlled by the CPU and can be written or changed at any time.

- Individual bits can be masked off.
- The handshake signals are not used in Mode 3; Ready is held Low, and Strobe is disabled.
- When using the Z80 PIO interrupts, the Z80 CPU interrupt mode must be set to Mode 2.

The mask control register specifies two conditions: first, whether the active state of the input bits is High or Low, and second, whether an interrupt is generated when any one unmasked input bit is active (OR condition) or if the interrupt is generated when *all* unmasked input bits are active (AND condition).

Interrupt Control Logic. The interrupt control logic section handles all CPU interrupt protocol for nested-priority interrupt structures. Any device's physical location in a daisy-chain configuration determines its priority. Two lines (IEI and IEO) are provided in each PIO to form this daisy chain. The device closest to the CPU has the highest priority. Within a PIO. Port A interrupts have higher priority than those of Port B. In the byte input, byte output, or bidirectional modes, an interrupt can be generated whenever the peripheral requests a new byte transfer. In the bit control mode, an interrupt can be generated when the peripheral status matches a programmed value. The PIO provides for complete control of nested interrupts. That is, lower priority devices may not interrupt higher priority devices that have not had their interrupt service routines completed by the CPU. Higher priority devices may interrupt the servicing of lower priority devices.



Figure 4. Block Diagram

If the CPU (in interrupt Mode 2) accepts an interrupt, the interrupting device must provide an 8-bit interrupt vector for the CPU. This vector forms a pointer to a location in memory where the address of the interrupt service routine is located. The 8-bit vector from the interrupting device forms the least significant eight bits of the indirect pointer while the I Register in the CPU provides the most significant eight bits of the pointer. Each port (A and B) has an independent interrupt vector. The least significant bit of the vector is automatically set to 0 within the PIO because the pointer 16-bit address.

Unlike the other Z80 peripherals, the PIO does not enable interrupts immediately after programming. It waits until  $\overline{M1}$  goes Low (e.g., during an opcode fetch). This condition is unimportant in the Z80 environment but might not be if another type of CPU is used.

The PIO decodes the RETI (Return From Interrupt) instruction directly from the CPU data bus so that each PIO in the system knows at all times whether it is being serviced by the CPU interrupt service routine. No other communication with the CPU is required.

**CPU Bus I/O Logic.** The CPU bus interface logic interfaces the Z80 PIO directly to the Z80 CPU, so no external logic is necessary. For large systems, however, address decoders and/or buffers may be necessary.

**Internal Control Logic.** This logic receives the control words for each port during programming and, in turn, controls the operating functions of the Z80 PIO. The control logic synchronizes the port operations, controls the port mode, port addressing, selects the read/write function, and issues appropriate commands to the ports and the interrupt logic. The Z80 PIO does not receive a write input from the CPU; instead, the RD, CE, C/D and IORQ signals internally generate the write input.



\* Used in the bit mode only to allow generation of an interrupt if the peripheral I/O pins go to the specified state.

Figure 5. Typical Port I/O Block Diagram

### PROGRAMMING

**Mode 0, 1, or 2.** (Input, Output, or Bidirectional). Programming a port for Mode 0, 1, or 2 requires at least one, and up to three, control words per port. These words are:

*Mode Control Word* (Figure 6). Selects the port operating mode. This word is required and may be written at any time.

Interrupt Vector Word (Figure 7). The Z80 PIO is designed for use with the Z80 CPU in interrupt Mode 2. This word must be programmed if interrupts are to be used.

*Interrupt Control Word* (Figure 9) or *Interrupt Disable Word* (Figure 11). Controls the enable or disable of the PIO interrupt function.

**Mode 3** (Bit Control). Programming a port for Mode 3 requires at least two, and up to four, control words.

**Mode Control Word** (Figure 6). Selects the port operating mode. This word is required and may be written at any time.

**I/O Register Control Word** (Figure 8). When Mode 3 is selected, the Mode Control Word must be followed by the I/O Control Word. This word configures the I/O control register, which defines which port lines are inputs or outputs. This word is required.

Interrupt Vector Word (Figure 7). The Z80 PIO is designed for use with the Z80 CPU in interrupt Mode 2. This word must be programmed if interrupts are to be used.

**Interrupt Control Word.** In Mode 3, handshake is not used. Interrupts are generated as a logic function of the input signal levels. The interrupt control word sets the logic conditions and the logic levels required for generating an interrupt. Two logic conditions or functions are available: AND (if all input bits change to the active level, an interrupt is triggered), and OR (if any one of the input bits changes to the active level, an interrupt is triggered). Bit D<sub>5</sub> sets the logic function, as shown in Figure 9. The active level of the input bits can be set either High or Low. The active level is controlled by Bit D<sub>5</sub>.

**Mask Control Word.** This word sets the mask control register, allowing any unused bits to be masked off. If any bits are to be masked, then  $D_4$  must be set. When  $D_4$  is set, the next word written to the port must be a mask control word (Figure 10).

Interrupt Disable Word. This control word can be used to enable or disable a port interrupt. It can be used without changing the rest of the interrupt control word (Figure 11).



### **PIN DESCRIPTION**

**PA<sub>0</sub>-PA<sub>7</sub>.** *Port A Bus* (bidirectional, 3-state). This 8-bit bus transfers data, status, or control information between Port A of the PIO and a peripheral device. PA<sub>0</sub> is the least significant bit of the Port A data bus.

**ARDY.** Register A Ready (output, active High). The meaning of this signal depends on the mode of operation selected for Port A as follows:

**Output Mode.** This signal goes active to indicate that the Port A output register has been loaded and the peripheral data bus is stable and ready for transfer to the peripheral device.

**Input Mode.** This signal is active when the Port A input register is empty and ready to accept data from the peripheral device.

**Bidirectional Mode.** This signal is active when data is available in the Port A output register for transfer to the peripheral device. In this mode, data is not placed on the Port A data bus, unless ASTB is active.

**Control Mode.** This signal is disabled and forced to a Low state.

**ASTB.** Port A Strobe Pulse From Peripheral Device (input, active Low). The meaning of this signal depends on the mode of operation selected for Port A as follows:

**Output Mode.** The positive edge of this strobe is issued by the peripheral to acknowledge the receipt of data made available by the PIO.

**Input Mode.** The strobe is issued by the peripheral to load data from the peripheral into the Port A input register. Data is loaded into the PIO when this signal is active.

**Bidirectional Mode.** When this signal is active, data from the Port A output register is gated onto the Port A bidirectional data bus. The positive edge of the strobe acknowledges the receipt of the data.

Control Mode. The strobe is inhibited internally.

**PB<sub>0</sub>-PB<sub>7</sub>.** Port B Bus (bidirectional, 3-state). This 8-bit bus transfers data, status, or control information between Port B and a peripheral device. The Port B data bus can supply 1.5 mA at 1.5V to drive Darlington transistors. PB<sub>0</sub> is the least significant bit of the bus.

**B**/ $\overline{A}$ . Port B or A Select (input, High = B). This pin defines which port is accessed during a data transfer between the CPU and the PIO. A Low on this pin selects Port A; a High selects Port B. Often address bit A<sub>0</sub> from the CPU is used for this selection function.

**BRDY.** *Register B Ready* (output, active High). This signal is similar to ARDY, except that in the Port A bidirectional mode this signal is High when the Port A input register is empty and ready to accept data from the peripheral device.

**BSTB.** Port B Strobe Pulse From Peripheral Device (input, active Low). This signal is similar to ASTB, except that in the Port A bidirectional mode this signal strobes data from the peripheral device into the Port A input register.

**C/D**. Control or Data Select (input, High = C). This pin defines the type of data transfer to be performed between the CPU and the PIO. A High on this pin during a CPU write to the PIO causes the Z80 data bus to be interpreted as a command for the port selected by the  $B/\overline{A}$  Select line. A Low on this pin means that the Z80 data bus is being used to transfer data between the CPU and the PIO. Often address bit A<sub>1</sub> from the CPU is used for this function.

**CE.** Chip Enable (input, active Low). A Low on this pin enables the PIO to accept command or data inputs from the CPU during a write cycle or to transmit data to the CPU during a read cycle. This signal is generally decoded from four I/O port numbers for Ports A and B, data, and control.

**CLK.** System Clock (input). The Z80 PIO uses the standard single-phase Z80 system clock.

**D<sub>0</sub>-D<sub>7</sub>.** *Z80 CPU Data Bus* (bidirectional, 3-state). This bus is used to transfer all data and commands between the Z80 CPU and the Z80 PIO.  $D_0$  is the least significant bit.

**IEI.** *Interrupt Enable In* (input, active High). This signal is used to form a priority-interrupt daisy chain when more than one interrupt driven device is being used. A High level on this pin indicates that no other devices of higher priority are being serviced by a CPU interrupt service routine.

**IEO.** Interrupt Enable Out (output, active High). The IEO signal is the other signal required to form a daisy chain priority scheme. It is High only if IEI is High and the CPU is not servicing an interrupt from this PIO. Thus this signal blocks lower priority devices from interrupting while a higher priority device is being serviced by its CPU interrupt service routine.

**INT.** Interrupt Request (output, open drain, active Low). When INT is active the Z80 PIO is requesting an interrupt from the Z80 CPU.

**IORQ.** Input/Output Request (input from Z80 CPU, active Low). IORQ is used in conjunction with B/Å, C/D, CE, and RD to transfer commands and data between the Z80 CPU and the Z80 PIO. When CE, RD, and IORQ are active, the port addressed by B/Å transfers data to the CPU (a read operation). Conversely, when CE and IORQ are active but RD is not, the port addressed by B/Å is written into from the CPU with either data or control information, as specified by C/D. Also, if IORQ and M1 are active simultaneously, the CPU is acknowledging an interrupt; the interrupting port automatically places its interrupt vector on the CPU data bus if it is the highest priority device requesting an interrupt. **M1.** Machine Cycle (input from CPU, active Low). This signal is used as a sync pulse to control several internal PIO operations. When both the M1 and RD signals are active, the Z80 CPU is fetching an instruction from memory. Conversely, when both M1 and IORQ are active, the CPU is acknowledging an interrupt. In addition, M1 has two other functions within the Z80 PIO: it synchronizes the PIO

### TIMING

The following timing diagrams show typical timing in a Z80 CPU environment. For more precise specifications refer to the composite ac timing diagram.

Write Cycle. Figure 12 illustrates the timing for programming the Z80 PIO or for writing data to one of its ports. The PIO does not receive a specific write signal; it internally generates its own from the lack of an active RD signal.

**Read Cycle.** Figure 13 illustrates the timing for reading the data input from an external device to one of the Z80 PIO ports.

interrupt logic; when  $\overline{M1}$  occurs without an active  $\overline{RD}$  or IORQ signal, the PIO is reset.

**RD**. Read Cycle Status (input from Z80 CPU, active Low). If RD is active, or an I/O operation is in progress, RD is used with B/Ā, C/D, CE, and IORQ to transfer data from the Z80 PIO to the Z80 CPU.

**Output Mode (Mode 0).** An output cycle (Figure 14) is always started by the execution of an output instruction by the CPU. The  $\overline{WR}^*$  pulse from the CPU latches the data from the CPU data bus into the selected port's output register. The  $\overline{WR}^*$  pulse sets the Ready flag after a Low-going edge of CLK, indicating data is available. Ready stays active until the positive edge of the strobe line is received, indicating that data was taken by the peripheral. The positive edge of the strobe pulse generates an INT if the interrupt enable flip-flop has been set and if this device has the highest priority.



Figure 14. Mode 0 Output Timing

**Input Mode (Mode 1).** When STROBE goes from Low to High, data is latched into the selected port input register (Figure 15). While STROBE is Low, the input data latches are transparent. The next rising edge of STROBE activates INT, if Interrupt Enable is set and this is the highest-priority requesting device. The following falling edge of CLK resets Ready to an inactive state, indicating that the input register is full and cannot accept any more data until the CPU completes a read. When a read is complete, the positive edge of RD sets Ready at the next Low-going transition of CLK. At this time new data can be loaded into the PIO.

**Bidirectional Mode (Mode 2).** This is a combination of Modes 0 and 1 using all four handshake lines and the eight Port A I/O lines (Figure 16). Port B must be set to the bit mode and its inputs must be masked. The Port A handshake lines are used for output control and the Port B lines are used for input control. If interrupts occur, Port A's vector will be used during port output and Port B's will be used during port input. Data is allowed out onto the Port A bus only when ASTB is Low. The rising edge of this strobe can be used to latch the data into the peripheral.



Figure 15. Mode 1 Input Timing





**Bit Control Mode (Mode 3).** The bit mode does not utilize the handshake signals, and a normal port write or port read can be executed at any time. When writing, the data is latched into the output registers with the same timing as the output mode.

When reading (Figure 17) the PIO, the data returned to the CPU is composed of output register data from those port data lines assigned as outputs and input register data from those port data lines assigned as inputs. The input register contains data that was present immediately prior to the falling edge of RD. An interrupt is generated if interrupts from the port are enabled and the data on the port data lines satisfy the logical equation defined by the 8-bit mask and 2-bit mask control registers. However, if Port A is programmed in bidirectional mode, Port B does not issue an interrupt in bit mode and must therefore be polled.

**Interrupt Acknowledge Timing.** During  $\overline{M1}$  time, peripheral controllers are inhibited from changing their interrupt enable status, permitting the Interrupt Enable signal to ripple through the daisy chain. The peripheral with IEI High and IEO Low during  $\overline{INTACK}$  places a preprogrammed 8-bit interrupt vector on the data bus at this time (Figure 18). IEO is held Low until a Return From

Interrupt (RETI) instruction is executed by the CPU while IEI is High. The 2-byte RETI instruction is decoded internally by the PIO for this purpose.

**Return From Interrupt Cycle.** If a Z80 peripheral has no interrupt pending and is not under service, then its IEO = IEI. If it has an interrupt under service (i.e., it has already interrupted and received an interrupt acknowledge) then its IEO is always Low, inhibiting lower priority devices from interrupting. If it has an interrupt pending which has not yet been acknowledged, IEO is Low unless an "ED" is decoded as the first byte of a 2-byte opcode (Figure 19). In this case, IEO goes High until the next opcode byte is decoded, whereupon it goes Low again. If the second byte of the opcode was a "4D," then the opcode was an RETI instruction.

After an "ED" opcode is decoded, only the peripheral device which has interrupted and is currently under service has its IEI High and its IEO Low. This device is the highest-priority device in the daisy chain that has received an interrupt acknowledge. All other peripherals have IEI = IEO. If the next opcode byte decoded is "4D," this peripheral device resets its "interrupt under service" condition.



Figure 17. Mode 3 Bit Control Mode Timing, Bit Mode Read



# AC TIMING DIAGRAM



## **AC CHARACTERISTICS†**

|        | Z-80 PIO*   |                                                               | PIO* | Z-80A PIO* |     | Z-80B PIO* |     |      |             |
|--------|-------------|---------------------------------------------------------------|------|------------|-----|------------|-----|------|-------------|
| Number | Symbol      | Parameter                                                     | Min  | Max        | Min | Max        | Min | Max  | Notes       |
| 1      | TcC         | Clock Cycle Time                                              | 400  | [1]        | 250 | [1]        | 165 | [1]  |             |
| 2      | TwCh        | Clock Width (High)                                            | 170  | 2000       | 105 | 2000       | 65  | 2000 |             |
| 3      | TwC1        | Clock Width (Low)                                             | 170  | 2000       | 105 | 2000       | 65  | 2000 |             |
| 4      | TfC         | Clock Fall Time                                               |      | 30         |     | 30         |     | 20   |             |
| 5      | TrC         | Clock Rise Time                                               |      | 30         |     | 30         |     | 20   |             |
| 6      | TsCS(RI)    | CE, B/Ā, C/D to RD, IORQ ↓ Setup Time                         | 50   |            | 50  |            | 50  |      | [6]         |
| 7      | Th          | Any Hold Times for Specified Setup Time                       | 0    |            | 0   |            | 0   | 0    |             |
| 8      | TsRI(C)     | RD, IORQ to Clock t Setup Time                                | 115  |            | 115 |            | 70  |      |             |
| 9      | TdRI(DO)    | RD, IORQ ↓ to Data Out Delay                                  |      | 430        |     | 380        |     | 300  | [2]         |
| 10     | TdRI(DOs)   | RD, IORQ ↑ to Data Out Float Delay                            |      | 160        |     | 110        |     | 70   |             |
| 11     | TsDI(C)     | Data In to Clock † Setup Time                                 | 50   |            | 50  |            | 40  |      | CL = 50 pf  |
| 12     | TdIO(DOI)   | IORQ ↓ to Data Out Delay (INTACK Cycle)                       |      | 340        |     | 160        |     | 120  | [3]         |
| 13     | TsM1(Cr)    | M1 ↓ to Clock ↑ Setup Time                                    | 210  |            | 90  |            | 70  |      |             |
| 14     | TsM1(Cf)    | M1 ↑ to Clock ↓ Setup Time (M1 Cycle)                         | 0    |            | 0   |            | 0   |      | [8]         |
| 15     | TdM1(IEO)   | M1 ↓ to IEO ↓ Delay (Interrupt Immediately                    |      |            |     |            |     |      |             |
|        |             | Preceding M1 ↓)                                               |      | 300        |     | 190        |     | 100  | [5,7]       |
| 16     | TsIEI(IO)   | IEI to IORQ ↓ Setup Time (INTACK Cycle)                       | 140  |            | 140 |            | 100 |      | [7]         |
| 17     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay                                          |      | 190        |     | 130        |     | 120  | [5]         |
|        |             |                                                               |      |            |     |            |     |      | CL = 50  pf |
| 18     | TdIEI(IEOr) | IEI to IEO to Delay (after ED Decode)                         |      | 210        |     | 160        |     | 150  | [5]         |
| 19     | TclO(C)     | IORQ↑ to Clock ↓ Setup Time (To Activate                      |      |            |     |            |     |      |             |
|        |             | READY on Next Clock Cycle)                                    | 220  |            | 200 |            | 170 |      |             |
| 20     | TdC(RDYr)   | Clock ↓ to READY ↑ Delay                                      |      | 200        |     | 190        |     | 170  | [5]         |
|        |             |                                                               |      |            |     |            |     |      | CL = 50  pf |
| 21     | TdC(RDYf)   | Clock↓to READY↓Delay                                          |      | 150        |     | 140        |     | 120  | [5]         |
| 22     | TwSTB       | STROBE Pulse Width                                            | 150  |            | 150 |            | 120 |      | [4]         |
| 23     | TsSTB(C)    | STROBE ↑ to Clock ↓ Setup Time (To Activate                   |      |            |     |            |     |      |             |
|        |             | READY on Next Clock Cycle)                                    | 220  |            | 220 |            | 150 |      | [5]         |
| 24     | TdIO(PD)    | IORQ to PORT DATA Stable Delay (Mode 0)                       |      | 200        |     | 180        |     | 160  | [5]         |
| 25     | TsPD(STB)   | PORT DATA to STROBE 1 Setup Time (Mode 1)                     | 260  |            | 230 |            | 190 |      |             |
| 26     | TdSTB(PD)   | STROBE ↓ to PORT DATA Stable (Mode 2)                         |      | 230        |     | 210        |     | 180  | [5]         |
| 27     | TdSTB(PDr)  | STROBE to PORT DATA Float Delay (Mode 2)                      |      | 200        |     | 180        |     | 160  | CL = 50 pf  |
| 28     | TdPD(INT)   | PORT DATA Match to $\overline{INT} \downarrow$ Delay (Mode 3) |      | 540        |     | 490        |     | 430  |             |
| 29     | TdSTB(INT)  | STROBE ↑ to INT ↓ Delay                                       |      | 490        |     | 440        |     | 350  |             |

**Z80 PI0** 

NOTES

[1] TcC = TwCh + TwCl + TrC + TfC.

[2] Increase TdRI(DO) by 10 ns for each 50 pf increase in load up to 200 pf max.

[3] Increase TdIO(DOI) by 10 ns for each 50 pf, increase in loading up to 200 pf max

[4] For Mode 2: TwSTB > TsPD(STB).

[5] Increase these values by 2 ns for each 10 pf increase in loading up to 100 pf max.

[6] TsCS(RI) may be reduced However, the time subtracted from TsCS(RI) will be added to TdRI(DO)

\* M1 must be active for a minimum of two clock cycles to reset the PIO † Units in nanoseconds (ns)

### **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

### STANDARD TEST CONDITIONS

The DC characteristics and capacitance sections listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to +70°C, +4.75V  $\leq V_{CC} \leq +5.25V$
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.75V  $\leq V_{CC} \leq +5.25$ V
- M =  $-55^{\circ}$ C to  $+125^{\circ}$ C, +4.5V  $\leq$  V<sub>CC</sub>  $\leq$  +5.5V

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

### **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

All ac parameters assume a load capacitance of 100 pf max.



| Symbol            | Parameter                               | Min                   | Max                   | Unit | <b>Test Condition</b>        |
|-------------------|-----------------------------------------|-----------------------|-----------------------|------|------------------------------|
| VILC              | Clock Input Low Voltage                 | -0.3                  | + 0.45                | V    |                              |
| VIHC              | Clock Input High Voltage                | V <sub>CC</sub> - 0.6 | V <sub>CC</sub> + 0.3 | V    |                              |
| VIL               | Input Low Voltage                       | -0.3                  | + 0.8                 | V    |                              |
| VIH               | Input High Voltage                      | +2.0                  | Vcc                   | V    |                              |
| V <sub>OL</sub>   | Output Low Voltage                      |                       | + 0.4                 | V    | l <sub>OL</sub> = 2.0 mA     |
| VOH               | Output High Voltage                     | +2.4                  |                       | V    | $I_{OH} = -250 \mu A$        |
| ILI               | Input Leakage Current                   |                       | ±10                   | μA   | $V_{IN} = 0$ to $V_{CC}$     |
| ILO               | 3-State Output Leakage Current in Float |                       | ±10                   | μA   | $V_{OUT} = 0.4V$ to $V_{CC}$ |
| Icc               | Power Supply Current                    |                       | 100                   | mA   |                              |
| IOHD              | Darlington Drive Current                | - 1.5                 |                       | mA   | V <sub>OH</sub> = 1.5V       |
|                   | Port B Only                             |                       |                       |      | R <sub>EXT</sub> = 390 Ω     |
| Over specified te | emperature and voltage range.           |                       |                       |      |                              |

### CAPACITANCE

| Symbol           | Parameter          | Min | Max | Unit |
|------------------|--------------------|-----|-----|------|
| С                | Clock Capacitance  |     | 10  | pf   |
| CIN              | Input Capacitance  |     | 5   | pf   |
| C <sub>OUT</sub> | Output Capacitance |     | 15  | pf   |

Over specified temperature range; f = 1 MHz. Unmeasured pins returned to ground.

### **ORDERING INFORMATION**

| Z80 PIO, 2.5 MHz |              | Z80B PIO, 6.0 MH |
|------------------|--------------|------------------|
| 40-pin DIP       | 44-pin LCC   | 40-pin DIP       |
| Z8420 PS         | Z8420 LM*    | Z8420B PS        |
| Z8420 CS         | Z8420 LMB*†  | Z8420B CS        |
| Z8420 PE         |              |                  |
| Z8420 CE         |              |                  |
| Z8420 CM*        |              |                  |
| Z8420 CMB*       |              |                  |
| <b>Z80A Pi</b>   | O, 4.5 MHz   |                  |
| 40-pin DIP       | 44-pin LCC   |                  |
| Z8420A PS        | Z8420A LM*   |                  |
| Z8420A CS        | Z8420A LMB*† |                  |
| Z8420A PE        |              |                  |
| Z8420A CE        |              |                  |
| Z8420A CM*       |              |                  |
| Z8420A CMB*      |              |                  |

### Codes

First letter is for package; second letter is for temperature.

| C = ( | Ceram | ic DIP |
|-------|-------|--------|
|-------|-------|--------|

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C to + 70^{\circ}C$ E = -40 °C to +85 °C  $M^{*}= -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0 °C to + 70 °C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

z

= Protopack R = Low Profile Protopack Т DIP = Dual-In-Line Package LCC = Leadless Chip Carrier

- PCC = Plastic Chip Carrier (Leaded)
- FLOW B = 883 Class B

# Z8430 Z80® CTC Counter/Timer Circuit

Zilog

# Product Specification

generation-to the Z80 SIO.

April 1985

controller.

### FEATURES

- Four independently programmable counter/timer channels, each with a readable downcounter and a selectable 16 or 256 prescaler. Downcounters are reloaded automatically at zero count.
- Selectable positive or negative trigger initiates timer operation.
- Three channels have Zero Count/Timeout outputs capable of driving Darlington transistors.

### **GENERAL DESCRIPTION**

The Z80 CTC four-channel counter/timer can be programmed by system software for a broad range of counting and timing applications. The four independently programmable channels of the Z80 CTC satisfy common microcomputer system requirements for event counting, interrupt and interval timing, and general clock rate generation. System design is simplified because the CTC connects directly to both the Z80 CPU and the Z80 SIO with no additional logic. In larger systems, address decoders and buffers may be required.

■ Interfaces directly to the Z80 CPU or-for baud rate

Standard Z80 Family daisy-chain interrupt structure

provides fully vectored, prioritized interrupts without

external logic. The CTC may also be used as an interrupt

Programming the CTC is straightforward: each channel is programmed with two bytes; a third is necessary when





Figure 2a. 40-pin Dual-In-Line Package (DIP), Pin Assignments interrupts are enabled. Once started, the CTC counts down, automatically reloads its time constant, and resumes counting. Software timing loops are completely eliminated. Interrupt processing is simplified because only one vector need be specified; the CTC internally generates a unique vector for each channel.

The Z80 CTC requires a single +5V power supply and the standard Z80 single-phase system clock. It is fabricated with n-channel silicon-gate depletion-load technology, and packaged in a 28-pin and a 44-pin chip carrier DIP. (Figures 2a and 2b)



Figure 2b. 44-pin Chip Carrier, Pin Assignments

### **FUNCTIONAL DESCRIPTION**

The Z80 CTC has four independent counter/timer channels. Each channel is individually programmed with two words: a control word and a time-constant word. The control word selects the operating mode (counter or timer), enables or disables the channel interrupt, and selects certain other operating parameters. If the timing mode is selected, the control word also sets a prescaler, which divides the system clock by either 16 or 256. The time-constant word is a value from 1 to 256.

During operation, the individual counter channel counts down from the preset time constant value. In counter mode operation the counter decrements on each of the CLK/TRG input pulses until zero count is reached. Each decrement is synchronized by the system clock. For counts greater than 256, more than one counter can be cascaded. At zero count, the down-counter is automatically reset with the time constant value.

The timer mode determines time intervals as small as  $4^{\circ} \mu s$  (Z80A) or 6.4  $\mu s$  (Z80) without additional logic or software timing loops. Time intervals are generated by dividing the system clock with a prescaler that decrements a preset down-counter.

Thus, the time interval is an integral multiple of the clock period, the prescaler value (16 or 256), and the time constant that is preset in the down-counter. A timer is triggered automatically when its time constant value is programmed, or by an external CLK/TRG input.

Three channels have two outputs that occur at zero count. The first output is a zero-count/timeout pulse at the ZC/TO output. The fourth channel (Channel 3) does not have a ZC/TO output; interrupt request is the only output available from Channel 3.

The second output is Interrupt Request (INT), which occurs if the channel has its interrupt enabled during programming. When the Z80 CPU acknowledges Interrupt Request, the Z80 CTC places an interrupt vector on the data bus.

The four channels of the Z80 CTC are fully prioritized and fit into four contiguous slots in a standard Z80 daisy-chain interrupt structure. Channel 0 is the highest priority and Channel 3 the lowest. Interrupts can be individually enabled (or disabled) for each of the four channels.

### ARCHITECTURE

The CTC has four major elements, as shown in Figure 3.

- CPU bus I/O
- Channel control logic
- Interrupt logic
- Counter/timer circuits

**CPU Bus I/O.** The CPU bus I/O circuit decodes the address inputs, and interfaces the CPU data and control signals to the CTC for distribution on the internal bus.

**Internal Control Logic.** The CTC internal control logic controls overall chip operating functions such as the chip enable, reset, and read/write logic.

Interrupt Logic. The interrupt control logic ensures that the CTC interrupts interface properly with the Z80 CPU interrupt system. The logic controls the interrupt priority of the CTC as a function of the IEI signal. If IEI is High, the CTC has priority. During interrupt processing, the interrupt logic holds IEO Low, which inhibits the interrupt operation on lower priority devices. If the IEI input goes Low, priority is relinquished and the interrupt logic drives IEO Low.



Figure 3. Functional Block Diagram

If a channel is programmed to request an interrupt, the interrupt logic drives IEO Low at the zero count, and generates an INT signal to the Z80 CPU. When the Z80 CPU responds with interrupt acknowledge ( $\overline{M1}$  and  $\overline{IORQ}$ ), then the interrupt logic arbitrates the CTC internal priorities, and the interrupt control logic places a unique interrupt vector on the data bus.

If an interrupt is pending, the interrupt logic holds IEO Low. When the Z80 CPU issues a Return From Interrupt (RETI) instruction, each peripheral device decodes the first byte (ED<sub>16</sub>). If the device has a pending interrupt, it raises IEO (High) for one  $\overline{M1}$  cycle. This ensures that all lower priority devices can decode the entire RETL instruction and reset properly.



Figure 4. Counter/Timer Block Diagram

**Counter/Timer Circuits.** The CTC has four independent counter/timer circuits, each containing the logic shown in Figure 4.

**Channel Control Logic.** The channel control logic receives the 8-bit channel control word when the counter/timer channel is programmed. The channel control logic decodes the control word and sets the following operating conditions:

- Interrupt enable (or disable)
- Operating mode (timer or counter)
- Timer mode prescaler factor (16 or 256)
- Active slope for CLK/TRG input
- Timer mode trigger (automatic or CLK/TRG input)
- Time constant data word to follow
- Software reset

**Time Constant Register.** When the counter/timer channel is programmed, the time constant register receives and stores an 8-bit time constant value, which can be anywhere from 1 to 256 (0 = 256). This constant is automatically loaded into the down-counter when the counter/timer channel is initialized, and subsequently after each zero count.

**Prescaler.** The prescaler, which is used only in timer mode, divides the system clock frequency by a factor of either 16 or 256. The prescaler output clocks the down-counter during timer operation. The effect of the prescaler on the down-counter is a multiplication of the system clock period by 16 or 256. The prescaler factor is programmed by bit 5 of the channel control word.
**Down-Counter.** Prior to each count cycle, the down-counter is loaded with the time constant register contents. The counter is then decremented one of two ways, depending on operating mode:

- By the prescaler output (timer mode)
- By the trigger pulses into the CLK/TRG input (counter mode)

## PROGRAMMING

Each Z80 CTC channel must be programmed prior to operation. Programming consists of writing two words to the I/O port that corresponds to the desired channel. The first word is a control word that selects the operating mode and other parameters; the second word is a time constant, which is a binary data word with a value from 1 to 256. A time constant word must be preceded by a channel control word.

After initialization, channels may be reprogrammed at any time. If updated control and time constant words are written to a channel during the count operation, the count continues to zero before the new time constant is loaded into the counter.

If the interrupt on any Z80 CTC channel is enabled, the programming procedure should also include an interrupt vector. Only one vector is required for all four channels, because the interrupt logic automatically modifies the vector for the channel requesting service.

A control word is identified by a 1 in bit 0. A 1 in bit 2 indicates a time constant word is to follow. Interrupt vectors are always addressed to Channel 0, and identified by a 0 in bit 0.

Addressing. During programming, channels are addressed with the channel select pins  $CS_1$  and  $CS_2$ . A 2-bit binary code selects the appropriate channel as shown in the following table.

| Channel | CS <sub>1</sub> | CS <sub>0</sub> |
|---------|-----------------|-----------------|
| 0       | 0               | 0               |
| 1       | 0               | 1               |
| 2       | 1               | 0               |
| 3       | 1               | 1               |
| 3       | 1               | 1               |

Without disturbing the down-count, the Z80 CPU can read the count remaining at any time by performing an I/O read operation at the port address assigned to the CTC channel. When the down-counter reaches the zero count, the ZC/TO output generates a positive-going pulse. When the interrupt is enabled, zero count also triggers an interrupt request signal ( $\overline{\rm INT}$ ) from the interrupt logic.

**Reset.** The CTC has both hardware and software resets. The hardware reset terminates all down-counts and disables all CTC interrupts by resetting the interrupt bits in the control registers. In addition, the ZC/TO and Interrupt outputs go inactive, IEO reflects IEI, and  $D_0$ - $D_7$  go to the high-impedance state. All channels must be completely reprogrammed after a hardware reset.

The software reset is controlled by bit 1 in the channel control word. When a channel receives a software reset, it stops counting. When a software reset is used, the other bits in the control word also change the contents of the channel control register. After a software reset a new time constant word must be written to the same channel.

If the channel control word has both bits  $D_1$  and  $D_2$  set to 1, the addressed channel stops operating, pending a new time constant word. The channel is ready to resume after the new constant is programmed. In timer mode, if  $D_3 = 0$ , operation is triggered automatically when the time constant word is loaded.

**Channel Control Word Programming.** The channel control word is shown in Figure 5. It sets the modes and parameters described below.

Interrupt Enable.  $D_7$  enables the interrupt, so that an interrupt output ( $\overline{INT}$ ) is generated at zero count. Interrupts may be programmed in either mode and may be enabled or disabled at any time.

Mode. D<sub>6</sub> selects either timer or counter operating mode.

Prescaler Factor. (Timer Mode Only).  $D_5$  selects factor—either 16 or 256.



Figure 5. Channel Control Word

Clock/Trigger Edge Selector. D<sub>4</sub> selects the active edge or slope of the CLK/TRG input pulses. Note that reprogramming the CLK/TRG slope during operation is equivalent to issuing an active edge. If the trigger slope is changed by a control word update while a channel is pending operation in timer mode, the result is the same as a CLK/TRG pulse and the timer starts. Similarly, if the channel is in counter mode, the counter decrements.

*Timer Trigger (Timer Mode Only).* D<sub>3</sub> selects the trigger mode for timer operation. When D<sub>3</sub> is reset to 0, the timer is triggered automatically. The time constant word is programmed during an I/O write operation, which takes one machine cycle. At the end of the write operation there is a setup delay of one clock period. The timer starts automatically (decrements) on the rising edge of the second clock pulse (T<sub>2</sub>) of the machine cycle following the write operation. Once started, the timer runs continuously. At zero count the timer reloads automatically and continues counting without interruption or delay, until stopped by a reset.

When D<sub>3</sub> is set to 1, the timer is triggered externally through the CLK/TRG input. The time constant word is programmed during an I/O write operation, which takes one machine cycle. The timer is ready for operation on the rising edge of the second clock pulse (T<sub>2</sub>) of the following machine cycle. Note that the first timer decrement follows the active edge of the CLK/TRG pulse by a delay time of one clock cycle if a minimum setup time to the rising edge of clock is met. If this minimum is not met, the delay is extended by another clock period. Consequently, for immediate triggering, the CLK/TRG input must precede T<sub>2</sub> by one clock cycle plus its minimum setup time. If the minimum time is not met, the timer will start on the third clock cycle (T<sub>3</sub>).

Once started the timer operates continuously, without interruption or delay, until stopped by a reset.

*Time Constant.* A 1 in  $D_2$  indicates that the next word addressed to the selected channel is a time constant data word for the time constant register. The time constant word may be written at any time.

A 0 in  $D_2$  indicates no time constant word is to follow. This is ordinarily used when the channel is already in operation and the new channel control word is an update. A channel will



Figure 6. Time Constant Word

not operate without a time constant value. The only way to write a time constant value is to write a control word with  $D_2$  set.

Software Reset. Setting  $D_1$  to 1 causes a software reset, which is described in the Reset section.

Control Word. Setting  $\mathsf{D}_0$  to 0 identifies the word as a control word.

**Time Constant Programming.** Before a channel can start counting it must receive a time constant word from the CPU. During programming or reprogramming, a channel control word in which bit 2 is set must precede the time constant word to indicate that the next word is a time constant. The time constant word can be any value from 1 to 256 (Figure 6). Note that  $00_{16}$  is interpreted as 256.

In timer mode, the time interval is controlled by three factors:

- The system clock period (♦)
- The prescaler factor (P), which multiplies the interval by either 16 or 256
- The time constant (T), which is programmed into the time constant register

Consequently, the time interval is the product of  $\phi \times P \times T$ . The minimum timer resolution is  $16 \times \phi$  (4µs with a 4MHz clock). The maximum timer interval is  $256 \times \phi \times 256$  (16.4 ms with a 4MHz clock). For longer intervals timers may be cascaded.

**Interrupt Vector Programming.** If the Z80 CTC has one or more interrupts enabled, it can supply interrupt vectors to the Z80 CPU. To do so, the Z80 CTC must be pre-programmed with the most-significant five bits of the interrupt vector. Programming consists of writing a vector word to the I/O port corresponding to the Z80 CTC Channel 0. Note that  $D_0$  of the vector word is always zero, to distinguish the vector from a channel control word. D<sub>1</sub> and  $D_2$  are not used in programming the vector word. These bits are supplied by the interrupt logic to identify the channel requesting interrupt service with a unique interrupt vector (Figure 7). Channel 0 has the highest priority.



Figure 7. Interrupt Vector Word

## **PIN DESCRIPTION**

**CE.** Chip Enable (input, active Low). When enabled the CTC accepts control words, interrupt vectors, or time constant data words from the data bus during an I/O write cycle; or transmits the contents of the downcounter to the CPU during an I/O read cycle. In most applications this signal is decoded from the eight least significant bits of the address bus for any of the four I/O port addresses that are mapped to the four counter-timer channels.

**CLK.** System Clock (input). Standard single-phase Z80 system clock.

**CLK/TRG**<sub>0</sub>-**CLK/TRG**<sub>3</sub>. External Clock/Timer Trigger (input, user-selectable active High or Low). Four pins corresponding to the four Z80 CTC channels. In counter mode, every active edge on this pin decrements the downcounter. In timer mode, an active edge starts the timer.

**CS<sub>0</sub>-CS<sub>1</sub>.** Channel Select (inputs active High). Two-bit binary address code selects one of the four CTC channels for an I/O write or read (usually connected to  $A_0$  and  $A_1$ ).



Figure 8. A Typical Z80 Environment

**D<sub>0</sub>-D<sub>7</sub>.** System Data Bus (bidirectional, 3-state). Transfers all data and commands between the Z80 CPU and the Z80 CTC.

**IEI.** *Interrupt Enable In* (input, active High). A High indicates that no other interrupting devices of higher priority in the daisy chain are being serviced by the Z80 CPU.

**IEO.** *Interrupt Enable Out* (output, active High). High only if IEI is High and the Z80 CPU is not servicing an interrupt from any Z80 CTC channel. IEO blocks lower priority devices from interrupting while a higher priority interrupting device is being serviced.

**INT.** Interrupt Request (output, open drain, active Low). Low when any Z80 CTC channel that has been programmed to enable interrupts as a zero-count condition in its downcounter.

**IORQ.** Input/Output Request (input from CPU, active Low). Used with CE and RD to transfer data and channel control words between the Z80 CPU and the Z80 CTC. During a write cycle, IORQ and CE are active and RD inactive. The Z80 CTC does not receive a specific write signal; rather, it internally generates is own from the inverse of an active RD signal. In a read cycle, IORQ, CE, and RD are active; the contents of the downcounter are read by the Z80 CPU. If IORQ and M1 are both true, the CPU is acknowledging an interrupt request, and the highest priority interrupting channel places its interrupt vector on the Z80 data bus.

**M1.** Machine Cycle One (input from CPU, active Low). When  $\overline{M1}$  and  $\overline{IORQ}$  are active, the Z80 CPU is acknowledging an interrupt. The Z80 CTC then places an interrupt vector on the data bus if it has highest priority, and if a channel has requested an interrupt ( $\overline{INT}$ ).

**RD.** Read Cycle Status (input, active Low). Used in conjunction with IORQ and CE to transfer data and channel control words between the Z80 CPU and the Z80 CTC.

**RESET.** Reset (input active Low). Terminates all down-counts and disables all interrupts by resetting the interrupt bits in all control registers; the ZC/TO and the interrupt outputs go inactive; IEO reflects IEI;  $D_0$ - $D_7$  go to the high-impedance state.

**ZC/TO<sub>0</sub>-ZC/TO<sub>2</sub>.** Zero Count/Timeout (output, active High). Three ZC/TO pins corresponding to Z80 CTC channels 2 through 0 (Channel 3 has no ZC/TO pin). In both counter and timer modes the output is an active High pulse when the downcounter decrements to zero.

## TIMING

**Read Cycle Timing.** Figure 9 shows read cycle timing. This cycle reads the contents of a down-counter without disturbing the count. During clock cycle  $T_2$ , the Z80 CPU initiates a read cycle by driving the following inputs Low:  $\overline{RD}$ ,  $\overline{IORQ}$ , and  $\overline{CE}$ . A 2-bit binary code at inputs  $CS_1$  and  $CS_0$  selects the channel to be read.  $\overline{M1}$  must be High to distinguish this cycle from an interrupt acknowledge.



Figure 9. Read Cycle Timing

Write Cycle Timing. Figure 10 shows write cycle timing for loading control, time constant, or vector words.

The CTC does not have a write signal input, so it generates one internally when the read (RD) input is High during T<sub>1</sub>. During T<sub>2</sub> IORQ and CE inputs are Low. M1 must be High to distinguish a write cycle from an interrupt acknowledge. A 2-bit binary code at inputs CS<sub>1</sub> and CS<sub>0</sub> selects the channel to be addressed, and the word being written is placed on the Z80 data bus. The data word is latched into the appropriate register with the rising edge of clock cycle T<sub>3</sub>.



Figure 10. Write Cycle Timing

**Timer Operation.** In the timer mode, a CLK/TRG pulse input starts the timer (Figure 11) on the second succeeding rising edge of CLK. The trigger pulse is asynchronous, and it must have a minimum width. A minimum lead time (210 ns) is required between the active edge of the CLK/TRG and the next rising edge of CLK to enable the prescaler on the following clock edge. If the CLK/TRG edge occurs closer than this, the initiation of the timer function is delayed one clock cycle. This corresponds to the start-up timing discussed in the programming section. The timer can also be started automatically if so programmed by the channel control word.



Figure 11. Timer Mode Timing

**Counter Operation.** In the counter mode, the CLK/TRG pulse input decrements the downcounter. The trigger is asynchronous, but the count is synchronized with CLK. For the decrement to occur on the next rising edge of CLK, the trigger edge must precede CLK by a minimum lead time as shown in Figure 12. If the lead time is less than specified, the count is delayed by one clock cycle. The trigger pulse must have a minimum width, and the trigger repetition rate is faster than 1/3 the clock frequency, then TsCTR(Cs), AC Characteristics Specification 26, must be met.

The ZC/TO output occurs immediately after zero count, and follows the rising CLK edge.



Figure 12. Counter Mode Timing

### **INTERRUPT OPERATION**

The Z80 CTC follows the Z80 system interrupt protocol for nested priority interrupts and return from interrupt, wherein the interrupt priority of a peripheral is determined by its location in a daisy chain. Two lines—IEI and IEO—in the CTC connect it to the system daisy chain. The device closest to the +5V supply has the highest priority (Figure 13). For additional information on the Z80 interrupt structure, refer to the Z80 CPU Product Specification and the Z80 CPU Technical Manual.



Figure 13. Daisy-Chain Interrupt Priorities

Within the Z80 CTC, interrupt priority is predetermined by channel number: Channel 0 has the highest priority, and Channel 3 the lowest. If a device or channel is being serviced with an interrupt routine, it cannot be interrupted by a device or channel with lower priority until service is complete. Higher priority devices or channels may interrupt the servicing of lower priority devices or channels.

A Z80 CTC channel may be programmed to request an interrupt every time its downcounter reaches zero. Note that the CPU must be programmed for interrupt mode 2. Some time after the interrupt request, the CPU sends an interrupt acknowledge. The CTC interrupt control logic determines the highest priority channel that is requesting an interrupt. Then, if the CTC IEI input is High (indicating that it has priority within the system daisy chain) it places an 8-bit

interrupt vector on the system data bus. The high-order five bits of this vector were written to the CTC during the programming process; the next two bits are provided by the CTC interrupt control logic as a binary code that identifies the highest priority channel requesting an interrupt; the low-order bit is always zero.

**Interrupt Acknowledge Timing.** Figure 14 shows interrupt acknowledge timing. After an interrupt request, the Z80 CPU sends an interrupt acknowledge ( $\overline{M1}$  and  $\overline{IORQ}$ ). All channels are inhibited from changing their interrupt request status when  $\overline{M1}$  is active—about two clock cycles earlier than  $\overline{IORQ}$ . RD is High to distinguish this cycle from an instruction fetch.

The CTC interrupt logic determines the highest priority channel requesting an interrupt. If the CTC interrupt enable input (IEI) is High, the highest priority interrupting channel within the CTC places its interrupt vector on the data bus when  $\overline{IORQ}$  goes Low. Two wait states (T<sub>WA</sub>) are automatically inserted at this time to allow the daisy chain to stabilize. Additional wait states may be added.

**Return from Interrupt Timing.** At the end of an interrupt service routine the RETI (Return From Interrupt) instruction initializes the daisy chain enable lines for proper control of nested priority interrupt handling. The CTC decodes the 2-byte RETI code internally and determines whether it is intended for a channel being serviced. Figure 15 shows RETI timing.

If several Z80 peripherals are in the daisy chain, IEI settles active (High) on the chip currently being serviced when the opcode  $ED_{16}$  is decoded. If the following opcode is  $4D_{16}$ , the peripheral being serviced is released and its IEO becomes active. Additional wait states are allowed.



Figure 14. Interrupt Acknowledge Timing

Figure 15. Return From Interrupt Timing

## ABSOLUTE MAXIMUM RATINGS

| Voltages on all pins with respect |                          |
|-----------------------------------|--------------------------|
| to ground                         | 0.3V to +7V              |
| Operating Ambient                 |                          |
| Temperature                       | See Ordering Information |
| Storage Temperature               | 65°C to +150°C           |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **TEST CONDITIONS**

The DC characteristics and capacitance section below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to + 70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.75V  $\leq V_{CC} \leq +5.25$ V
- M =  $-55^{\circ}$ C to  $+125^{\circ}$ C, +4.5V  $\leq$  V<sub>CC</sub>  $\leq$  +5.5V

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the

Package Information section. Refer to the Literature List for additional documentation.



## DC CHARACTERISTICS

| Symbol | Parameter                               | Min                   | Max                  | Unit | Condition                   |
|--------|-----------------------------------------|-----------------------|----------------------|------|-----------------------------|
| VILC   | Clock Input Low Voltage                 | - 0.3                 | + 0.45               | V    |                             |
| VIHC   | Clock Input High Voltage                | V <sub>CC</sub> – 0.6 | V <sub>CC</sub> +0.3 | V    |                             |
| VIL    | Input Low Voltage                       | - 0.3                 | + 0.8                | V    |                             |
| ViH    | Input High Voltage                      | + 2.0                 | Vcc                  | V    |                             |
| VOL    | Output Low Voltage                      |                       | + 0.4                | V    | I <sub>OL</sub> = 2.0 mA    |
| VOH    | Output High Voltage                     | +2.4                  |                      | V    | $I_{OH} = -250 \mu A$       |
| lcc    | Power Supply Current:                   |                       | + 120                | mA   |                             |
| ILI    | Input Leakage Current                   |                       | ±10                  | μA   | $V_{IN} = 0.4$ to $V_{CC}$  |
| 10     | 3-State Output Leakage Current in Float |                       | ± 10                 | μA   | $V_{OUT} = 0.4$ to $V_{CC}$ |
|        | Darlington Drive Current                | - 1.5                 |                      | mA   | $V_{OH} = 1.5V$             |
| 0.10   | -                                       |                       |                      |      | R <sub>EXT</sub> = 390Ω     |

## CAPACITANCE

| Symbol           | Parameter          | Max | Unit |
|------------------|--------------------|-----|------|
| CLK              | Clock Capacitance  | 20  | pf   |
| C <sub>IN</sub>  | Input Capacitance  | 5   | pf   |
| C <sub>OUT</sub> | Output Capacitance | 15  | pf   |

 $T_A = 25^{\circ}C, f = 1 \text{ MHz}$ 

Unmeasured pins returned to ground.



## **AC CHARACTERISTICS**

|        |             |                            |      | Z80 CTC                          | Zŧ   | Z80A CTC Z80E |      | OB CTC        |                |
|--------|-------------|----------------------------|------|----------------------------------|------|---------------|------|---------------|----------------|
| Number | Symbol      | Parameter                  | Min  | Max                              | Min  | Max           | Min  | Max           | Notes†         |
| 1      | TcC         | Clock Cycle Time           | 400  | [1]                              | 250  | [1]           | 165  | [1]           |                |
| 2      | TwCh        | Clock Width (High)         | 170  | 2000                             | 105  | 2000          | 65   | 2000          |                |
| 3      | TwCl        | Clock Width (Low)          | 170  | 2000                             | 105  | 2000          | 65   | 2000          |                |
| 4      | TfC         | Clock Fall Time            |      | 30                               |      | 30            |      | 20            |                |
| 5      | TrC         | Clock Rise Time            |      | 30                               |      | 30            |      | 20            |                |
| 6      | Th          | All Hold Times             | 0    |                                  | 0    |               | 0    |               |                |
| 7      | TsCS(C)     | CS to Clock 1 Setup Time   | 250  |                                  | 160  |               | 100  |               |                |
| 8      | TsCE(C)     | CE to Clock                | 200  |                                  | 150  |               | 100  |               |                |
| 9      | TsIO(C)     | IORQ ↓ to Clock ↑ Setup    |      |                                  |      |               |      |               |                |
|        |             | Time                       | 250  |                                  | 115  |               | 70   |               |                |
| 10     | TsRD(C)     | RD ↓ to Clock ↑ Setup Time | 240  |                                  | 115  |               | 70   |               |                |
| 11     | TdC(DO)     | Clock ↑ to Data Out Delay  |      | 240                              |      | 200           |      | 130           | [2]            |
| 12     | TdC(DOz)    | Clock ↓ to Data Out Float  |      | 000                              |      | 110           |      | 00            |                |
| 10     |             | Delay                      |      | 230                              |      | 110           |      | 90            |                |
| 15     | TSDI(C)     | Time                       | 60   |                                  | 50   |               | 40   |               |                |
| 14     | TsM1(C)     | M1 to Clock 1 Setup Time   | 210  |                                  | 90   |               | 70   |               |                |
| 15     | TdM1(IEO)   | M1 ↓ to IEO ↓ Delay        |      |                                  |      |               |      |               |                |
|        |             | (Interrupt immediately     |      |                                  |      |               |      |               |                |
|        |             | preceding M1)              |      | 300                              |      | 190           |      | 130           | [3]            |
| 16     | TdIO(DOI)   | IORQ ↓ to Data Out Delay   |      |                                  |      |               |      |               |                |
|        |             | (INTA Cycle)               |      | 340                              |      | 160           |      | 110           | [2]            |
| 17     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay       |      | 190                              |      | 130           |      | 100           | [3]            |
| 18     | TdIEI(IEOr) | IEI ↑ to IEO ↑ Delay       |      | 000                              |      | 100           |      | 110           | [0]            |
| 10     |             | (After ED Decode)          |      | 220                              |      | 160           |      | 110           | [3]            |
| 19     |             | Clock t to IN I + Delay    |      | (1)+200                          |      | (1)+140       |      | (1) + 120     | [4,6]          |
| 20     | IdCLK(INT)  | CLK/TRG↑ to INT ↓          |      | (10) + (26)                      |      | (10) (26)     |      | (10) + (26)   | 15 61          |
|        |             | tsCTR(C) not satisfied     |      | (19) + (20)<br>(1) + (19) + (26) |      | (1)+(19)+(26) |      | (1)+(19)+(26) | [5,6]<br>[5,6] |
| 21     | TcCTR       | CLK/TRG Cycle Time         | 2TcC |                                  | 2TcC |               | 2TcC |               | [5]            |
| 22     | TrCTR       | CLK/TRG Rise Time          |      | 50                               |      | 50            |      | 40            |                |
| 23     | TICTR       | CLK/TRG Fall Time          |      | 50                               |      | 50            |      | 40            |                |
| 24     | TwCTRI      | CLK/TRG Width (Low)        | 200  |                                  | 200  |               | 120  |               |                |
| 25     | TwCTRh      | CLK/TRG Width (High)       | 200  |                                  | 200  |               | 120  |               |                |

NOTES:

[1] TcC = TwCh + TwCl + TrC + TfC.

[2] Increase delay by 10 ns for each 50 pf increase in loading, 200 pf maximum for data lines, and 100 pf for control lines.

[3] Increase delay by 2 ns for each 10 pf increase in loading, 100 pf maximum.

[4] Timer mode

[5] Counter mode.

[6] Parenthetical numbers reference the table number of a parameter, e.g., (1) refers to TcC.

 $+ 2.5 \text{ TcC} > (n - 2) \text{ TDIEI(IEOf)} + \text{TDM1(IEO)} + \text{TsIEI(IO)} + \text{TTL} \text{ buffer delay, if any. RESET must be active for a minimum of 3 clock cycles. Units are nanoseconds unless otherwise specified$ 

## AC CHARACTERISTICS (Continued)

|        |             |                                                                              | Z8  | O CTC | Z80/ | A CTC | Z80E | СТС |        |
|--------|-------------|------------------------------------------------------------------------------|-----|-------|------|-------|------|-----|--------|
| Number | Symbol      | Parameter                                                                    | Min | Max   | Min  | Max   | Min  | Max | Notes† |
| 26     | TsCTR(Cs)   | CLK/TRG † to Clock † Setup<br>Time for Immediate<br>Count                    | 300 |       | 210  |       | 150  |     | [5]    |
| 27     | TsCTR(Ct)   | CLK/TRG t to Clock t Setup<br>Time for enabling of<br>Prescaler on following | 010 |       | 010  |       | 150  |     | [4]    |
|        |             | CIOCK                                                                        | 210 |       | 210  |       | 150  |     | [4]    |
| 28     | TdC(ZC/TOr) | Clock ↑ to ZC/TO ↑ Delay                                                     |     | 260   |      | 190   |      | 140 |        |
| 29     | TdC(ZC/TOf) | Clock ↓ to ZC/TO ↓ Delay                                                     |     | 190   |      | 190   |      | 140 |        |

NOTES:

[1] TcC = TwCh + TwCl + TrC + TfC.

[2] Increase delay by 10 ns for each 50 pf increase in loading, 200 pf maximum for data lines, and 100 pf for control lines.

[3] Increase delay by 2 ns for each 10 pf increase in loading, 100 pf maximum

[4] Timer mode

[5] Counter mode.

## **ORDERING INFORMATION**

[6] Parenthetical numbers reference the table number of a parameter, e.g., (1) refers to TcC.

† 2.5 TcC > (n - 2) TDIEI(IEOf) + TDM1(IEO) + TsIEI(IO) + TTL buffer delay, if any. RESET must be active for a minimum of 3 clock cycles. Units are nanoseconds unless otherwise specified.

| Z80 CTC, 2.5 MHz |             | Z80A CTC, 4.0 MHz |              |  |  |  |  |
|------------------|-------------|-------------------|--------------|--|--|--|--|
| 28-pin DIP       | 44-pin LCC  | 28-pin DIP        | 44-pin LCC   |  |  |  |  |
| Z8430 PS         | Z8430 LM*   | Z8430A PS         | Z8430A LM*   |  |  |  |  |
| Z8430 CS         | Z8430 LMB*† | Z8430A CS         | Z8430A LMB*† |  |  |  |  |
| Z8430 PE         |             | Z8430A PE         |              |  |  |  |  |
| Z8430 CE         |             | Z8430A CE         |              |  |  |  |  |
| Z8430 CM*        |             | Z8430A CM*        |              |  |  |  |  |
| Z8430 CMB*       |             | Z8430A CMB*       |              |  |  |  |  |
|                  |             |                   |              |  |  |  |  |
|                  |             |                   |              |  |  |  |  |

#### **Z80B CTC, 6.0 MHz 28-pin DIP** Z8430 PS Z8430 CS

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \ to \ + \,70\,^{\circ}C \\ E &= \,- \,40\,^{\circ}C \ to \ + \,85\,^{\circ}C \\ M^{*} = \,- \,55\,^{\circ}C \ to \ + \,125\,^{\circ}C \end{array}$ 

Example: PS is a plastic DIP, 0 °C to + 70 °C.

R = Protopack

- T = Low Profile Protopack
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

†Available soon
\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications

# Zilog

## Product Specification

April 1985

## FEATURES

- Two independent full-duplex channels, with separate control and status lines for modems or other devices.
- Data rates of 0 to 500K bits/second in the x1 clock mode with a 2.5 MHz clock (Z80 SIO), or 0 to 800K bits/second with a 4.0 MHz clock (Z80A SIO).
- Asynchronous protocols: everything necessary for complete messages in 5, 6, 7, or 8 bits/character. Includes variable stop bits and several clock-rate multipliers; break generation and detection; parity; overrun and framing error detection.

## **GENERAL DESCRIPTION**

The Z80 SIO Serial Input/Output Controller is a dual-channel data communication interface with extraordinary versatility and capability. Its basic functions as a serial-to-parallel, parallel-to-serial converter/controller can be programmed by a CPU for a broad range of serial communication applications.

The device supports all common asynchronous and synchronous protocols, byte- or bit-oriented, and performs all of the functions traditionally done by UARTs, USARTs, and synchronous communication controllers combined, plus additional functions traditionally performed by the CPU. Moreover, it does this on two fully-independent channels,

## **PIN DESCRIPTION**

Figures 1 through 6 illustrate the three 40-pin configurations (bonding options) available in the SIO. The constraints of a 40-pin package make it impossible to bring out the Receive Clock ( $\overline{RxC}$ ), Transmit Clock ( $\overline{TxC}$ ), Data Terminal Ready ( $\overline{DTR}$ ) and Sync (SYNC) signals for both channels. Therefore, either Channel B lacks a signal or two signals are bonded together:

- Z80 SIO/2 lacks SYNCB
- Z80 SIO/1 lacks DTRB
- Z80 SIO/0 has all four signals, but TxCB and RxCB are bonded together

- Synchronous protocols: everything necessary for complete bit- or byte-oriented messages in 5, 6, 7, or 8 bits/character, including IBM Bisync, SDLC, HDLC, CCITT-X.25 and others. Automatic CRC generation/ checking, sync character and zero insertion/deletion, abort generation/detection, and flag insertion.
- Receiver data registers quadruply buffered, transmitter registers doubly buffered.
- Highly sophisticated and flexible daisy-chain interrupt vectoring for interrupts without external logic.

with an exceptionally sophisticated interrupt structure that allows very fast transfers.

Full interfacing is provided for CPU or DMA control. In addition to data communication, the circuit can handle virtually all types of serial I/O with fast, or slow, peripheral devices. While designed primarily as a member of the Z80 family, its versatility makes it well suited to many other CPUs.

The Z80 SIO is an n-channel silicon-gate depletion-load device packaged in a 40-pin plastic or ceramic DIP. It uses a single +5V power supply and the standard Z80 family single-phase clock. The Z8444 is packaged in a 44-pin ceramic LCC.

The 44-pin package, the Z80 SIO/4, has all options (Figure 7).

The first bonding option above (SIO/2) is the preferred version for most applications. The pin descriptions are as follows:

 $B/\overline{A}$ . Channel A or B Select (input, High selects Channel B). This input defines which channel is accessed during a data transfer between the CPU and the SIO. Address bit A<sub>0</sub> from the CPU is often used for the selection function.

**C/D**. Control or Data Select (input, High selects Control). This input defines the type of information transfer performed



**Figure 3. Pin Functions** 

Figure 4. 40-pin Dual-In-Line Package (DIP), Pin Assignments





**Pin Assignments** 

between the CPU and the SIO. A High at this input during a CPU write to the SIO causes the information on the data bus to be interpreted as a command for the channel selected by  $B/\overline{A}$ . A Low at  $C/\overline{D}$  means that the information on the data bus is data. Address bit A1 is often used for this function.

CE. Chip Enable (Input, active Low). A Low level at this input enables the SIO to accept command or data input from the CPU during a write cycle, or to transmit data to the CPU during a read cycle.

**Pin Assignments** 

CLK. System Clock (input). The SIO uses the standard Z80 System Clock to synchronize internal signals. This is a single-phase clock.

CTSA, CTSB. Clear To Send (inputs, active Low). When programmed as Auto Enables, a Low on these inputs enables the respective transmitter. If not programmed as Auto Enables, these inputs may be programmed as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow-risetime signals. The SIO detects pulses on these inputs and interrupts the CPU on both logic level transitions. The Schmitt-trigger buffering does not guarantee a specified noise-level margin.

D<sub>0</sub>-D<sub>7</sub>. System Data Bus (bidirectional, 3-state). The system data bus transfers data and commands between the CPU and the Z80 SIO.  $D_0$  is the least significant bit.

DCDA, DCDB. Data Carrier Detect (inputs, active Low). These pins function as receiver enables if the SIO is programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow-risetime signals. The SIO detects pulses on these pins and interrupts the CPU on both logic level transitions. Schmitt-trigger buffering does not guarantee a specific noise-level margin.

DTRA, DTRB. Data Terminal Ready (outputs, active Low). These outputs follow the state programmed into the Z80 SIO. They can also be programmed as general-purpose outputs.

In the Z80 SIO/1 bonding option, DTRB is omitted.

**IEI.** Interrupt Enable In (input, active High). This signal is used with IEO to form a priority daisy chain when there is more than one interrupt-driven device. A High on this line indicates that no other device of higher priority is being serviced by a CPU interrupt service routine.

**IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing an interrupt from this SIO. Thus, this signal blocks lower priority devices from interrupting while a higher priority device is being serviced by its CPU interrupt service routine.

**INT.** Interrupt Request (output, open drain, active Low). When the SIO is requesting an interrupt, it pulls INT Low.

**IORQ.** Input/Output Request (input from CPU, active Low). IORQ is used in conjunction with  $B/\overline{A}$ ,  $C/\overline{D}$ ,  $\overline{CE}$ , and  $\overline{RD}$  to transfer commands and data between the CPU and the SIO. When  $\overline{CE}$ ,  $\overline{RD}$ , and  $\overline{IORQ}$  are all active, the channel selected by  $B/\overline{A}$  transfers data to the CPU (a read operation). When  $\overline{CE}$  and  $\overline{IORQ}$  are active, but  $\overline{RD}$  is inactive, the channel selected by  $B/\overline{A}$  is written to by the CPU with either data or control information as specified by  $C/\overline{D}$ . As mentioned previously, if  $\overline{IORQ}$  and  $\overline{M1}$  are active simultaneously, the CPU is acknowledging an interrupt and the SIO automatically places its interrupt vector on the CPU data bus if it is the highest priority device requesting an interrupt.

**M1.** Machine Cycle One(input from Z80 CPU, active Low). When M1 is active and  $\overline{RD}$  is also active, the Z80 CPU is fetching an instruction from memory; when M1 is active while  $\overline{IORQ}$  is active, the SIO accepts M1 and  $\overline{IORQ}$  as an interrupt acknowledge if the SIO is the highest priority device that has interrupted the Z80 CPU.

**RxCA**, **RxCB**. Receiver Clocks (inputs). Receive data is sampled on the rising edge of RxC. The Receive Clocks may be 1, 16, 32, or 64 times the data rate in asynchronous modes. These clocks may be driven by the Z80 CTC Counter Timer Circuit for programmable baud rate generation. Both inputs are Schmitt-trigger buffered; no noise level margin is specified.

In the Z80 SIO/0 bonding option,  $\overline{\text{RxCB}}$  is bonded together with  $\overline{\text{TxCB}}.$ 

**RD.** Read Cycle Status (input from CPU, active Low). If RD is active, a memory or I/O read operation is in progress. RD is used with B/A, CE, and IORQ to transfer data from the SIO to the CPU.

**RxDA, RxDB.** *Receive Data* (inputs, active High). Serial data at TTL levels.

**RESET.** Reset (input, active Low). A Low **RESET** disables both receivers and transmitters, forces TxDA and TxDB marking, forces the modem controls High, and disables all interrupts. The control registers must be rewritten after the SIO is reset and before data is transmitted or received.

**RTSA**, **RTSB**. *Request To Send* (outputs, active Low). When the RTS bit in Write Register 5 (Figure 14) is set, the RTS output goes Low. When the RTS bit is reset in the Asynchronous mode, the output goes High after the transmitter is empty. In Synchronous modes, the RTS pin strictly follows the state of the RTS bit. Both pins can be used as general-purpose outputs.

SYNCA, SYNCB. Synchronization (bidirectional, active Low). These pins can act either as inputs or outputs. In the asynchronous receive mode, they are inputs similar to  $\overline{CTS}$ and  $\overline{\text{DCD}}$ . In this mode, the transitions on these lines affect the state of the Svnc/Hunt status bits in Read Register 0 (Figure 13), but have no other function. In the External Sync mode, these lines also act as inputs. When external synchronization is achieved, SYNC must be driven Low on the second rising edge of RxC after that rising edge of RxC on which the last bit of the sync character was received. In othrr words, after the sync pattern is detected, the external logic must wait for two full Receive Clock cycles to activate the SYNC input. Once SYNC is forced Low, it should be kept Low until the CPU informs the external synchronization detect logic that synchronization has been lost or a new message is about to start. Character assembly begins on the rising edge of  $\overline{RxC}$  that immediately precedes the falling edge of SYNC in the External Sync mode.

In the internal synchronization mode (Monosync and Bisync), these pins act as outputs that are active during the part of the receive clock (RxC) cycle in which sync characters are recognized. The sync condition is not latched, so these outputs are active each time a sync pattern is recognized, regardless of character boundaries.

In the Z80 SIO/2 bonding option, SYNCB is omitted.

**TxCA**, **TxCB**. *Transmitter Clocks* (inputs). In asynchronous modes, the Transmitter Clocks may be 1, 16, 32, or 64 times the data rate; however, the clock multiplier must be the same for the transmitter and the receiver. The Transmit Clock inputs are Schmitt-trigger buffered for relaxed rise- and fall-time requirements; no noise level margin is specified. Transmitter Clocks may be driven by the Z80 CTC Counter Timer Circuit for programmable baud rate generation.

In the Z80 SIO/0 bonding option,  $\overline{\text{TxCB}}$  is bonded together with  $\overline{\text{RxCB}}$ .

**TxDA, TxDB.** *Transmit Data* (outputs, active High). Serial data at TTL levels. TxD changes from the falling edge of  $\overline{TxC}$ .

**W/RDYA, W/RDYB.** *Wait/Ready* (outputs, open drain when programmed for Wait function; driven High and Low when programmed for Ready function). These dual-purpose outputs may be programmed as Ready lines for a DMA controller or as Wait lines that synchronize the CPU to the SIO data rate. The reset state is open drain.

## **FUNCTIONAL DESCRIPTION**

The functional capabilities of the Z80 SIO can be described from two different points of view: as a data communications device, it transmits and receives serial data in a wide variety of data-communication protocols; as a Z80 family peripheral, it interacts with the Z80 CPU and other peripheral circuits, sharing the data, address and control buses, as well as being a part of the Z80 interrupt structure. As a peripheral to other microprocessors, the SIO offers valuable features such as non-vectored interrupts, polling, and simple handshake capability. Figure 8 is a block diagram.

Figure 9 illustrates the conventional devices that the SIO replaces.

The first part of the following discussion covers SIO data-communication capabilities; the second part describes interactions between the CPU and the SIO.









## DATA COMMUNICATION CAPABILITIES

The SIO provides two independent full-duplex channels that can be programmed for use in any common asynchronous, or synchronous data-communication protocol. Figure 10a illustrates some of these protocols. The following is a short description of them. A more detailed explanation of these modes can be found in the *Z80 SIO Technical Manual* (03-3033-01).

Asynchronous Modes. Transmission and reception can be done independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, one-and-a-half, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU both at the start and end of a received break. Reception is protected from spikes by a transient spike-rejection mechanism that checks the signal one-half a bit time after a Low level is detected on the receive data input (RxDA or RxDB in Figure 5). If the Low does not persist, as in the case of a transient, the character assembly process is not started.

Framing errors and overrun errors are detected and buffered together with the partial character on which they occurred. Vectored interrupts allow fast servicing of error conditions using dedicated routines. Furthermore, a built-in checking process avoids interpreting a framing error as a new start bit: a framing error results in the addition of one-half a bit time to the point at which the search for the next start bit is begun. The SIO does not require symmetric transmit and receive clock signals, a feature that allows it to be used with a Z80 CTC or many other clock sources. The transmitter and receiver can handle data at a rate of 1, 1/16, 1/32, or 1/64 of the clock rate supplied to the receive and transmit clock inputs.

In asynchronous modes, the SYNC pin may be programmed as an input that can be used for functions such as monitoring a ring indicator.

**Synchronous Modes.** The SIO supports both byteoriented and bit-oriented synchronous communication.

Synchronous byte-oriented protocols can be handled in several modes that allow character synchronization with an 8-bit sync character (Monosync), any 16-bit sync pattern (Bisync), or with an external sync signal. Leading sync characters can be removed without interrupting the CPU.

Five-, six-, or seven-bit sync characters are detected with 8or 16-bit patterns in the SIO by overlapping the larger pattern across multiple incoming sync characters, as shown in Figure 10b.

CRC checking for synchronous byte-oriented modes is delayed by one character time so the CPU may disable CRC checking on specific characters. This permits implementation of protocols such as IBM Bisync.



Figure 10b. Six-Bit Sync Character Recognition



Figure 10. Data Communication

Both CRC-16 (X<sup>16</sup> + X<sup>15</sup> + X<sup>2</sup> + 1) and CCITT (X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1) error checking polynomials are supported. In all non-SDLC modes, the CRC generator is initialized to 0s; in SDLC modes, it is initialized to 1s. The SIO can be used for interfacing to peripherals such as hard-sectored floppy disks, but it cannot generate or check CRC for IBM-compatible soft-sectored disks. The SIO also provides a feature that automatically transmits CRC data when no other data is available for transmission. This allows very high-speed transmissions under DMA control with no need for CPU intervention at the end of a message. When there is no data or CRC to send in synchronous modes, the transmitter inserts 8- or 16-bit sync characters regardless of the programmed character length.

The SIO supports synchronous bit-oriented protocols such as SDLC and HDLC by performing automatic flag sending, zero insertion, and CRC generation. A special command can be used to abort a frame in transmission. At the end of a message the SIO automatically transmits the CRC and trailing flag when the transmit buffer becomes empty. If a transmit underrun occurs in the middle of a message, an external/status interrupt warns the CPU of this status change so that an abort may be issued. One to eight bits per character can be sent, which allows reception of a message with no prior information about the character structure in the information field of a frame. The receiver automatically synchronizes on the leading flag of a frame in SDLC or HDLC, and provides a synchronization signal on the SYNC pin; an interrupt can also be programmed. The receiver can be programmed to search for frames addressed by a single byte to only a specified user-selected address or to a global broadcast address. In this mode, frames that do not match either the user-selected or broadcast address are ignored. The number of address bytes can be extended under software control. For transmitting data, an interrupt on the first received character or on every character can be selected. The receiver automatically deletes all zeroes inserted by the transmitter during character assembly. It also calculates and automatically checks the CRC to validate frame transmission. At the end of transmission, the status of a received frame is available in the status registers.

The SIO can be conveniently used under DMA control to provide high-speed reception or transmission. In reception, for example, the SIO can interrupt the CPU when the first character of a message is received. The CPU then enables the DMA to transfer the message to memory. The SIO then issues an end-of-frame interrupt and the CPU can check the status of the received message. Thus, the CPU is freed for other service while the message is being received.

## I/O INTERFACE CAPABILITIES

The SIO offers the choice of polling, vectored or non-vectored interrupts and block-transfer modes to transfer data, status, and control information to, and from, the CPU. The block-transfer mode can also be implemented under DMA control.

**Polling.** Two status registers are updated at appropriate times for each function being performed (for example, CRC error-status valid at the end of a message). When the CPU is operated in a polling fashion, one of the SIO's two status registers is used to indicate whether the SIO has some data or needs some data. Depending on the contents of this register, the CPU will either write data, read data, or just go on. Two bits in the register indicate that a data transfer is needed. In addition, error and other conditions are indicated. The second status register (special receive conditions) does not have to be read in a polling sequence, until a character has been received. All interrupt modes are disabled when operating the device in a polled environment.

**Interrupts.** The SIO has an elaborate interrupt scheme to provide fast interrupt service in real-time applications. A control register and a status register in Channel B contain the interrupt vector. When programmed to do so, the SIO can modify three bits of the interrupt vector in the status register so that it points directly to one of eight interrupt service routines in memory, thereby servicing conditions in both channels and eliminating most of the needs for a status-analysis routine.

Transmit interrupts, receive interrupts, and external/status interrupts are the main sources of interrupts. Each interrupt

source is enabled under program control, with Channel A having a higher priority than Channel B, and with receive, transmit, and external/status interrupts prioritized in that order within each channel. When the transmit interrupt is enabled, the CPU is interrupted by the transmit buffer becoming empty. (This implies that the transmitter must have had a data character written into it so it can become empty.) The receiver can interrupt the CPU in one of two ways:

- Interrupt on first received character
- Interrupt on all received characters

Interrupt-on-first-received-character is typically used with the block-transfer mode. Interrupt-on-all-receivedcharacters has the option of modifying the interrupt vector in the event of a parity error. Both of these interrupt modes will also interrupt under special receive conditions on a character or message basis (end-of-frame interrupt in SDLC, for example). This means that the special-receive condition can cause an interrupt only if the interrupt-on-first-received-character or interrupt-on-allreceived-characters mode is selected. In interrupt-on-firstreceived-character, an interrupt can occur from special-receive conditions (except parity error) after the first-received-character interrupt (example: receive-overrun interrupt).

The main function of the external/status interrupt is to monitor the signal transitions of the Clear To Send ( $\overline{\text{CTS}}$ ), Data Carrier Detect ( $\overline{\text{DCD}}$ ), and Synchronization ( $\overline{\text{SYNC}}$ ) pins (Figures 1 through 7). In addition, an external/status

interrupt is also caused by a CRC-sending condition, or by the detection of a break sequence (asynchronous mode) or abort sequence (SDLC mode) in the data stream. The interrupt caused by the break/abort sequence allows the SIO to interrupt when the break/abort sequence is detected or terminated. This feature facilitates the proper termination of the current message, correct initialization of the next message, and the accurate timing of the break/abort condition in external logic.

In a Z80 CPU environment (Figure 11), SIO interrupt vectoring is "automatic:" the SIO passes its internallymodifiable 8-bit interrupt vector to the CPU, which adds an additional 8 bits from its interrupt-vector (I) register to form the memory address of the interrupt-routine table. This table contains the address of the beginning of the interrupt routine itself. The process entails an indirect transfer of CPU control to the interrupt routine, so that the next instruction executed after an interrupt acknowledge by the CPU is the first instruction of the interrupt routine itself.

**CPU/DMA Block Transfer.** The SIO's block-transfer mode accommodates both CPU block transfers and DMA controllers (Z80 DMA or other designs). The block-transfer mode uses the Wait/Ready output signal, which is selected with three bits in an internal control register. The Wait/Ready output signal can be programmed as a WAIT line in the CPU block-transfer mode or as a READY line in the DMA block-transfer mode.

To a DMA controller, the SIO READY output indicates that the SIO is ready to transfer data to, or from, memory. To the CPU, the WAIT output indicates that the SIO is not ready to transfer data, thereby requesting the CPU to extend the I/O cycle.

## **INTERNAL STRUCTURE**

The internal structure of the device includes a Z80 CPU interface, internal control and interrupt logic, and two full-duplex channels. Each channel contains its own set of control and status (write and read) registers, and control and status logic that provides the interface to modems or other external devices.

The registers for each channel are designated as follows:

WR0-WR7 — Write Registers 0 through 7 RR0-RR2 — Read Registers 0 through 2

The register group includes five 8-bit control registers, two sync-character registers and two status registers. The interrupt vector is written into an additional 8-bit register (Write Register 2) in Channel B that may be read through another 8-bit register (Read Register 2) in Channel B. The bit assignment and functional grouping of each register is configured to simplify and organize the programming process. Table 1 lists the functions assigned to each read or write register.

The logic for both channels provides formats, synchronization, and validation for data transferred to and from the channel interface. The modem control inputs, Clear To Send (CTS) and Data Carrier Detect (DCD), are



Figure 11. Typical Z80 Environment

#### **Table 1. Register Functions**

#### **Read Register Functions**

- RR0 Transmit/Receive buffer status, interrupt status and external status
- RR1 Special Receive Condition status
- RR2 Modified interrupt vector (Channel B only)

#### **Write Register Functions**

- WR0 Register pointers, CRC initialize, and initialization commands for the various modes.
- WR1 Transmit/Receive interrupt and data transfer mode definition.
- WR2 Interrupt vector (Channel B only)
- WR3 Receive parameters and control
- WR4 Transmit/Receive miscellaneous parameters and modes
- WR5 Transmit parameters and controls
- WR6 Sync character or SDLC address field
- WR7 Sync character or SDLC flag

monitored by the external control and status logic under program control. All external control-and-status-logic signals are general-purpose in nature and can be used for functions other than modem control.

**Data Path.** The transmit and receive data path illustrated for Channel A in Figure 12 is identical for both channels. The receiver has three 8-bit buffer registers in a FIFO arrangement, in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service an interrupt at the beginning of a block of high-speed data. Incoming data is routed through one of several paths (data or CRC) depending on the selected mode and—in asynchronous modes—the character length.

The transmitter has an 8-bit transmit data buffer register that is loaded from the internal data bus, and a 20-bit transmit shift register that can be loaded from the sync-character buffers or from the transmit data register. Depending on the operational mode, outgoing data is routed through one of four main paths before it is transmitted from the Transmit Data output (TxD).



Figure 12. Transmit and Receive Data Path (Channel A)

## PROGRAMMING

The system program first issues a series of commands that initialize the basic mode of operation and then issues other commands that qualify conditions within the selected mode. For example, the asynchronous mode, character length, clock rate, number of stop bits, even or odd parity might be set first; then the interrupt mode; and finally, receiver or transmitter enable.

Both channels contain registers that must be programmed via the system program prior to operation. The channel-select input ( $B/\overline{A}$ ) and the control/data ( $C/\overline{D}$ ) are the command-structure addressing controls, and are normally controlled by the CPU address bus. Figures 15 and 16 illustrate the timing relationships for programming the write registers and transferring data and status.

**Read Registers.** The SIO contains three read registers for Channel B and two read registers for Channel A (RR0-RR2 in Figure 13) that can be read to obtain the status information; RR2 contains the internally-modifiable interrupt vector and is only in the Channel B register set. The status information includes error conditions, interrupt vector, and standard communications-interface signals.

To read the contents of a selected read register other than RR0, the system program must first write the pointer byte to WR0 in exactly the same way as a write register operation. Then, by executing a read instruction, the contents of the addressed read register can be read by the CPU.

The status bits of RR0 and RR1 are carefully grouped to simplify status monitoring. For example, when the interrupt vector indicates that a Special Receive Condition interrupt has occurred, all the appropriate error bits can be read from a single register (RR1).

Write Registers. The SIO contains eight write registers for Channel B and seven write registers for Channel A (WR0-WR7 in Figure 14) that are programmed separately to configure the functional personality of the channels; WR2 contains the interrupt vector for both channels and is only in the Channel B register set. With the exception of WR0, programming the write registers requires two bytes. The first byte is to WR0 and contains three bits (D<sub>0</sub>-D<sub>2</sub>) that point to the selected register; the second byte is the actual control word that is written into the register to configure the SIO. WR0 is a special case in that all of the basic commands can be written to it with a single byte. Reset (internal or external) initializes the pointer bits  $D_0$ - $D_2$  to point to WR0. This implies that a channel reset must not be combined with the pointing to any register.



\*Used With "External/Status Interrupt" Modes



**READ REGISTER 2 (Channel B only)** 



†Variable if "Status Affects Vector" is programmed

#### Figure 13. Read Register Bit Functions





## TIMING

The SIO must have the same clock as the CPU (same phase and frequency relationship, not necessarily the same driver).

**Read Cycle.** The timing signals generated by a Z80 CPU input instruction to read a data or status byte from the SIO are illustrated in Figure 15.

Write Cycle. Figure 16 illustrates the timing and data signals generated by a Z80 CPU output instruction to write a data or control byte into the SIO.

**Interrupt-Acknowledge Cycle.** After receiving an interrupt-request signal from an SIO ( $\overline{\text{(NT}}$  pulled Low), the Z80 CPU sends an interrupt-acknowledge sequence,  $\overline{\text{M1}}$  Low and  $\overline{\text{IORQ}}$  Low, a few cycles later (Figure 17).

The SIO contains an internal daisy-chained interrupt structure for prioritizing nested interrupts for the various functions of its two channels, and this structure can be used within an external user-defined daisy chain that prioritizes several peripheral circuits.

The IEI of the highest-priority device is terminated High. A device that has an interrupt pending or under service forces its IEO Low. For devices with no interrupt pending or under service, IEO = IEI.

To insure stable conditions in the daisy chain, all interrupt status signals are prevented from changing while  $\overline{M1}$  is Low. When  $\overline{IORQ}$  is Low, the highest priority interrupt requestor



**Return From Interrupt Cycle.** Figure 18 illustrates the return from interrupt cycle. Normally, the Z80 CPU issues a Return From Interrupt (RETI) instruction at the end of an interrupt service routine. RETI is a 2-byte opcode (ED-4D) that resets the interrupt-under-service latch in the SIO to terminate the interrupt that has just been processed. This is accomplished by manipulating the daisy chain in the following way.

The normal daisy-chain operation can be used to detect a pending interrupt; however, it cannot distinguish between an interrupt under service and a pending unacknowledged interrupt of a higher priority. Whenever ED is decoded, the daisy chain is modified by forcing High the IEO of any interrupt that has not yet been acknowledged. Thus the daisy chain identifies the device presently under service as the only one with an IEI High and an IEO Low. If the next opcode byte is 4D, the interrupt-under-service latch is reset.

The ripple time of the interrupt daisy chain (both the High-to-Low and the Low-to-High transitions) limits the number of devices that can be placed in the daisy chain. Ripple time can be improved with carry-look-ahead, or by extending the interrupt-acknowledge cycle. For further information about techniques for increasing the number of daisy-chained devices, refer to the *Z80 CPU Product Specification* in this document.



## **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              |                          |
|---------------------|--------------------------|
| Operating Ambient   |                          |
| Temperature         | See Ordering Information |
| Storage Temperature | 65°C to +150°C           |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the

## STANDARD TEST CONDITIONS

The DC characteristics and capacitance sections listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to +70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- M =  $-55^{\circ}$ C to  $+125^{\circ}$ C, +4.5V  $\leq$  V<sub>CC</sub>  $\leq$  +5.5V

## **DC CHARACTERISTICS**

operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.



| Symbol            | Parameter                               | Min                   | Max                   | Unit | Test Condition                        |
|-------------------|-----------------------------------------|-----------------------|-----------------------|------|---------------------------------------|
| VILC              | Clock Input Low Voltage                 | - 0.3                 | + 0.45                | V    |                                       |
| VIHC              | Clock Input High Voltage                | V <sub>CC</sub> – 0.6 | V <sub>CC</sub> + 0.3 | V    |                                       |
| VIL               | Input Low Voltage                       | -0.3                  | + 0.8                 | V    |                                       |
| VIH               | Input High Voltage                      | + 2.0                 | V <sub>CC</sub>       | V    |                                       |
| VOL               | Output Low Voltage                      |                       | + 0.4                 | V    | I <sub>OL</sub> = 2.0 mA              |
| VOH               | Output High Voltage                     | +2.4                  |                       | V    | $I_{OH} = -250 \mu A$                 |
| ILI               | Input Leakage Current                   |                       | ±10                   | μA   | $V_{IN} = 0$ to $V_{CC}$              |
| IOL               | 3-State Output Leakage Current in Float |                       | ±10                   | μA   | $V_{OUT} = 0.4V$ to $V_{CC}$          |
| IL(SY)            | SYNC Pin Leakage Current                |                       | + 10/ - 40            | μA   | 0 < V <sub>IN</sub> < V <sub>CC</sub> |
| lcc               | Power Supply Current                    |                       | 100                   | mA   |                                       |
| Over specified te | mperature and voltage range.            |                       |                       |      |                                       |

CAPACITANCE

| Symbol           | Parameter          | Min | Мах | Unit |
|------------------|--------------------|-----|-----|------|
| С                | Clock Capacitance  |     | 40  | pf   |
| CIN              | Input Capacitance  |     | 5   | pf   |
| C <sub>OUT</sub> | Output Capacitance |     | 15  | pf   |

Over specified temperature range; f = 1 MHz. Unmeasured pins returned to ground.

## AC CHARACTERISTICS TIMING



## AC CHARACTERISTICS\*

|        |             |                                                                                                                                                          | Z80 | SIO  | Z80/ | A SIO | Z801 | 3 510 |
|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|------|-------|
| Number | Symbol      | Parameter                                                                                                                                                | Min | Max  | Min  | Max   | Min  | Max   |
| 1      | TcC         | Clock Cycle Time                                                                                                                                         | 400 | 4000 | 250  | 4000  | 165  | 4000  |
| 2      | TwCh        | Clock Width (High)                                                                                                                                       | 170 | 2000 | 105  | 2000  | 70   | 2000  |
| 3      | TfC         | Clock Fall Time                                                                                                                                          |     | 30   |      | 30    |      | 15    |
| 4      | TrC         | Clock Rise Time                                                                                                                                          |     | 30   |      | 30    |      | 15    |
| 5      | TwCl        | Clock Width (Low)                                                                                                                                        | 170 | 2000 | 105  | 2000  | 70   | 2000  |
| 6      | TsAD(C)     | CE, C/D, B/A to Clock ↑ Setup Time                                                                                                                       | 160 |      | 145  |       | 60   |       |
| 7      | TsCS(C)     | IORQ, RD to Clock ↑ Setup Time                                                                                                                           | 240 |      | 115  |       | 60   |       |
| 8      | TdC(DO)     | Clock ↑ to Data Out Delay                                                                                                                                |     | 240  |      | 220   |      | 150   |
| 9      | TsDI(C)     | Data In to Clock † Setup (Write or M1 Cycle)                                                                                                             | 50  |      | 50   |       | 30   |       |
| 10     | TdRD(DOz)   | RD ↑ to Data Out Float Delay                                                                                                                             |     | 230  |      | 110   |      | 90    |
| 11     | TdIO(DOI)   | IORQ ↓ to Data Out Delay (INTACK Cycle)                                                                                                                  |     | 340  |      | 160   |      | 120   |
| 12     | TsM1(C)     | M1 to Clock ↑ Setup Time                                                                                                                                 | 210 |      | 90   |       | 75   |       |
| 13     | TsIEI(IO)   | IEI to IORQ ↓ Setup Time (INTACK Cycle)                                                                                                                  | 200 |      | 140  |       | 120  |       |
| 14     | TdM1(IEO)   | $\overline{M1} \downarrow$ to IEO $\downarrow$ Delay (interrupt before $\overline{M1}$ )                                                                 |     | 300  |      | 190   |      | 160   |
| 15     | TdIEI(IEOr) | IEI to IEO t Delay (after ED decode)                                                                                                                     |     | 150  |      | 100   |      | 70    |
| 16     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay                                                                                                                                     |     | 150  |      | 100   |      | 70    |
| 17     | TdC(INT)    | Clock↑ to INT ↓ Delay                                                                                                                                    |     | 200  |      | 200   |      | 150   |
| 18     | TdIO(W/RWf) | $\overline{\text{IORQ}} \downarrow \text{ or } \overline{\text{CE}} \downarrow \text{ to } \overline{\text{W/RDY}} \downarrow \text{ Delay (Wait Mode)}$ |     | 300  |      | 210   |      | 175   |
| 19     | TdC(W/RRf)  | Clock ↑ to W/RDY ↓ Delay (Ready Mode)                                                                                                                    |     | 120  |      | 120   |      | 100   |
| 20     | TdC(W/RWz)  | Clock ↓ to W/RDY Float Delay (Wait Mode)                                                                                                                 |     | 150  |      | 130   |      | 110   |
| 21     | Th          | Any unspecified Hold when Setup is specified                                                                                                             | 0   |      | 0    |       | 0    |       |

\*Units in nanoseconds (ns).

## AC CHARACTERISTICS TIMING (Continued)



## AC CHARACTERISTICS (Continued)

|        |              |                                                                                                                 | Z80 SIO |     | Z80/ | A SIO | Z801 | B SIO |        |  |
|--------|--------------|-----------------------------------------------------------------------------------------------------------------|---------|-----|------|-------|------|-------|--------|--|
| Number | Symbol       | Parameter                                                                                                       | Min     | Max | Min  | Max   | Min  | Max   | Notes* |  |
| 1      | TwPh         | Pulse Width (High)                                                                                              | 200     |     | 200  |       | 200  |       | 2      |  |
| 2      | TwPl         | Pulse Width (Low)                                                                                               | 200     |     | 200  |       | 200  |       | 2      |  |
| 3      | TcTxC        | TxC Cycle Time                                                                                                  | 400     | œ   | 400  | 8     | 330  | 8     | 2      |  |
| 4      | TwTxCl       | TxC Width (Low)                                                                                                 | 180     | 8   | 180  | 8     | 100  | 8     | 2      |  |
| 5      | TwTxCh       | TxC Width (High)                                                                                                | 180     | 8   | 180  | 8     | 100  | 8     | 2      |  |
| 6      | TdTxC(TxD)   | TxC ↓ to TxD Delay (x1 Mode)                                                                                    |         | 400 |      | 300   |      | 220   | 2      |  |
| 7      | TdTxC(W/RRf) | TxC ↓ to W/RDY ↓ Delay (Ready Mode)                                                                             | 5       | 9   | 5    | 9     | 5    | 9     | 1      |  |
| 8      | TdTxC(INT)   | TxC ↓ to INT ↓ Delay                                                                                            | 5       | 9   | 5    | 9     | 5    | 9     | 1      |  |
| 9      | TcRxC        | RxC Cycle Time                                                                                                  | 400     | œ   | 400  | 8     | 330  | 8     | 2      |  |
| 10     | TwRxCl       | RxC Width (Low)                                                                                                 | 180     | œ   | 180  | 8     | 100  | œ     | 2      |  |
| 11     | TwRxCh       | RxC Width (High)                                                                                                | 180     | 80  | 180  | 8     | 100  | 8     | 2      |  |
| 12     | TsRxD(RxC)   | RxD to RxC ↑ Setup Time (x1 Mode)                                                                               | 0       |     | 0    |       | 0    |       | 2      |  |
| 13     | ThRxD(RxC)   | RxC ↑ to RxD Hold Time (x1 Mode)                                                                                | 140     |     | 140  |       | 100  |       | 2      |  |
| 14     | TdRxC(W/RRf) | RxC ↑ to W/RDY ↓ Delay (Ready Mode)                                                                             | 10      | 13  | 10   | 13    | 10   | 13    | 1      |  |
| 15     | TdRxC(INT)   | RxC ↑ to INT ↓ Delay                                                                                            | 10      | 13  | 10   | 13    | 10   | 13    | 1      |  |
| 16     | TdRxC(SYNC)  | RxC ↑ to SYNC ↓ Delay (Output Modes)                                                                            | 4       | 7   | 4    | 7     | 4    | 7     | 1      |  |
| 17     | TsSYNC(RxC)  | $\overrightarrow{\text{SYNC}} \downarrow$ to $\overrightarrow{\text{RxC}} \uparrow$ Setup (External Sync Modes) | -100    |     | -100 |       | -100 |       | 2      |  |

\* In all modes, the System Clock rate must be at least five times the maximum data rate. RESET must be active a minimum of one complete clock cycle.

1. Units equal to System Clock Periods.

2. Units in nanoseconds (ns).

### **ORDERING INFORMATION**

#### Z80 SIO/0, 2.5 MHz

| 40-pin DIP | 44-pin LCC  |
|------------|-------------|
| Z8440 PS   | Z8444 LM*   |
| Z8440 CS   | Z8444 LMB*† |
| Z8440 PE   |             |
| Z8440 CE   |             |
| Z8440 CM*  |             |
| Z8440 CMB* |             |

#### Z80A SIO/0, 4.0 MHz

| 40-pin DIP  | 44-pin LCC   |
|-------------|--------------|
| Z8440A PS   | Z8444A LM*   |
| Z8440A CS   | Z8444A LMB*† |
| Z8440A PE   |              |
| Z8440A CE   |              |
| Z8440A CM*  |              |
| Z8440A CMB* |              |

#### Z80B SIO/0, 6.0 MHz

#### 40-pin DIP

Z8440B PS Z8440B CS

| Z80 SIO | /1, 2.5 | MHz |
|---------|---------|-----|
|---------|---------|-----|

| 40-pin DIP | 44-pin LCC  |
|------------|-------------|
| Z8441 PS   | Z8444 LM*   |
| Z8441 CS   | Z8444 LMB*† |
| Z8441 PE   |             |
| Z8441 CE   |             |
| Z8441 CM*  |             |
| Z8441 CMB* |             |

#### Z80A SIO/1, 4.0 MHz

**40-pin DIP** Z8441A PS Z8441A CS Z8441A PE Z8441A CE Z8441A CM\* Z8441A CM8\* **44-pin LCC** Z8444A LM\* Z8444A LMB\*†

#### Z80B SIO/1, 6.0 MHz

**40-pin DIP** Z8441B PS Z8441B CS

#### Z80 SIO/2, 2.5 MHz

**40-pin DIP** Z8442 PS Z8442 CS Z8442 PE Z8442 CE Z8442 CM\* Z8442 CM\* **44-pin LCC** Z8444 LM\* Z8444 LMB\*†

| Z80A SIO/2, 4.0 MHz |              |  |  |
|---------------------|--------------|--|--|
| 40-pin DIP          | 44-pin LCC   |  |  |
| Z8442A PS           | Z8444A LM*   |  |  |
| Z8442A CS           | Z8444A LMB*† |  |  |
| Z8442A PE           |              |  |  |
| Z8442A CE           |              |  |  |
| Z8442A CM*          |              |  |  |
| Z8442A CMB*         |              |  |  |

## Z80B SIO/2, 6.0 MHz

**40-pin DIP** Z8442B PS Z8442B CS

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$   $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0 °C to + 70 °C.

+Available soon. \* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

T = Low Profile Protopack DIP = Dual-In-Line Package LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded)

= Protopack

## FLOW

R

B = 883 Class B

# Zilog

## **Product** Specification

April 1985

## FEATURES

- Two independent full-duplex channels with separate modem controls. Modem status can be monitored.
- In x1 clock mode, data rates are 0 to 500K bits/second with a 2.5 MHz clock, or 0 to 800K bits/second with a 4.0 MHz clock.
- Receiver data registers are quadruply buffered; the transmitter is doubly buffered.
- Programmable options include 1, 11/2, or 2 stop bits; even, odd, or no parity; and x1, x16, x32, and x64 clock modes.

## **GENERAL DESCRIPTION**

The Z80 DART (Dual-Channel Asynchronous Receiver/ Transmitter) is a dual-channel multifunction peripheral component that satisfies a wide variety of asynchronous serial data communications requirements in microcomputer systems. The Z80 DART is used as a serial-to-parallel, parallel-to-serial converter/controller in asynchronous applications. In addition, the device also provides modem controls for both channels. In applications where modem

controls are not needed, these lines can be used for

Break generation and detection as well as parity-.

Interrupt features include a programmable interrupt

On-chip logic for ring indication and carrier-detect status.

vector, a "status affects vector" mode for fast interrupt

processing, and the standard Z80 peripheral daisychain interrupt structure that provides automatic interrupt

overrun-, and framing-error detection are available.

vectoring with no external logic.

general-purpose I/O.



Zilog also offers the Z80 SIO, a more versatile device that provides synchronous (Bisync, HDLC, and SDLC) as well as asynchronous operation.

The Z80 DART is fabricated with n-channel silicon-gate depletion-load technology, and is packaged in a 40-pin plastic or ceramic DIP (Figures 1 and 2).

## **PIN DESCRIPTION**

**B/Ā.** Channel A or B Select (input, High selects Channel B). This input defines which channel is accessed during a data transfer between the CPU and the Z80 DART.

**C/D.** Control or Data Select (input, High selects Control). This input specifies the type of information (control or data) transferred on the data bus between the CPU and the Z80 DART.

**CE.** Chip Enable (input, active Low). A Low at this input enables the Z80 DART to accept command or data input from the CPU during a write cycle, or to transmit data to the CPU during a read cycle.

**CLK.** *System Clock* (input). The Z80 DART uses the standard Z80 single-phase system clock to synchronize internal signals.

**CTSA**, **CTSB**. Clear To Send (inputs, active Low). When programmed as Auto Enables, a Low on these inputs enables the respective transmitter. If not programmed as Auto Enables, these inputs may be programmed as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow-risetime signals.

**D<sub>0</sub>-D<sub>7</sub>.** System Data Bus (bidirectional, 3-state). This bus transfers data and commands between the CPU and the Z80 DART.

**DCDA**, **DCDB**. *Data Carrier Detect* (inputs, active Low). These pins function as receiver enables if the Z80 DART is programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered.

**DTRA**, **DTRB**. *Data Terminal Ready* (outputs, active Low). These outputs follow the state programmed into the DTR bit. They can also be programmed as general-purpose outputs.

**IEI.** *Interrupt Enable In* (input, active High). This signal is used with IEO to form a priority daisy chain when there is more than one interrupt-driven device. A High on this line indicates that no other device of higher priority is being serviced by a CPU interrupt service routine.

**IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing an interrupt from this Z80 DART. Thus, this signal blocks lower priority devices from interrupting while a higher priority device is being serviced by its CPU interrupt service routine.

**INT.** Interrupt Request (output, open drain, active Low). When the Z80 DART is requesting an interrupt, it pulls INT Low.

M1. Machine Cycle One (input from Z80 CPU, active Low). When M1 and RD are both active, the Z80 CPU is fetching an instruction from memory; when  $\overline{M1}$  is active while  $\overline{IORQ}$  is active, the Z80 DART accepts  $\overline{M1}$  and  $\overline{IORQ}$  as an interrupt acknowledge if the Z80 DART is the highest priority device that has interrupted the Z80 CPU.

**IORQ.** Input/Output Request (input from CPU, active Low). IORQ is used in conjunction with  $B/\overline{A}$ ,  $C/\overline{D}$ ,  $\overline{CE}$ , and  $\overline{RD}$  to transfer commands and data between the CPU and the Z80 DART. When  $\overline{CE}$ ,  $\overline{RD}$ , and  $\overline{IORQ}$  are all active, the channel selected by  $B/\overline{A}$  transfers data to the CPU (a read operation). When  $\overline{CE}$  and  $\overline{IORQ}$  are active, but  $\overline{RD}$  is inactive, the channel selected by  $B/\overline{A}$  is written to by the CPU with either data or control information as specified by  $C/\overline{D}$ .

**RxCA**, **RxCB**. *Receiver Clocks* (inputs). Receive data is sampled on the rising edge of RxC. The Receive Clocks may be 1, 16, 32, or 64 times the data rate.

**RD.** Read Cycle Status (input from CPU, active Low). If RD is active, a memory or I/O read operation is in progress.

RxDA, RxDB. Receive Data (inputs, active High).

**RESET.** Reset (input, active Low). Disables both receivers and transmitters, forces TxDA and TxDB marking, forces the modem controls High, and disables all interrupts.

**RIA, RIB.** *Ring Indicator* (inputs, active Low). These inputs are similar to CTS and DCD. The Z80 DART detects both logic level transitions and interrupts the CPU. When not used in switched-line applications, these inputs can be used as general-purpose inputs.

**RTSA, RTSB.** *Request to Send* (outputs, active Low). When the RTS bit is set, the RTS output goes Low. When the RTS bit is reset, the output goes High after the transmitter empties.

**TxCA**, **TxCB**. *Transmitter Clocks* (inputs). TxD changes on the falling edge of TxC. The Transmitter Clocks may be 1, 16, 32, or 64 times the data rate; however, the clock multiplier for the transmitter and the receiver must be the same. The Transmit Clock inputs are Schmitt-trigger buffered. Both the Receiver and Transmitter Clocks may be driven by the Z80 CTC Counter Time Circuit for programmable baud rate generation.

TxDA, TxDB. Transmit Data (outputs, active High).

**W/RDYA, W/RDYB.** *Wait/Ready* (outputs, open drain when programmed for Wait function, driven High and Low when programmed for Ready function). These dual-purpose outputs may be programmed as Ready lines for a DMA controller or as Wait lines that synchronize the CPU to the Z80 DART data rate. The reset state is open drain.

## FUNCTIONAL DESCRIPTION

The functional capabilities of the Z80 DART can be described from two different points of view: as a data communications device, it transmits and receives serial data, and meets the requirements of asynchronous data communications protocols; as a Z80 family peripheral, it interacts with the Z80 CPU and other Z80 peripheral circuits, and shares the data, address, and control buses, as well as being a part of the Z80 interrupt structure. As a peripheral to other microprocessors, the Z80 DART offers valuable features such as nonvectored interrupts, polling, and simple handshake capability.

The first part of the following functional description introduces Z80 DART data communications capabilities; the second part describes the interaction between the CPU and the Z80 DART.

The Z80 DART offers RS-232 serial communications support by providing device signals for external modem control. In addition to dual-channel Request To Send, Clear To Send, and Data Carrier Detect ports, the Z80 DART also features a dual channel Ring Indicator (RIA, RIB) input to facilitate local/remote or station-to-station communication capability. Figure 3 is a block diagram.

**Communications Capabilities.** The Z80 DART provides two independent full-duplex channels for use as an asynchronous receiver/transmitter. The following is a short description of receiver/transmitter capabilities. For more details, refer to the Asynchronous Mode section of the *Z80 SIO Technical Manual* (03-3033-01).

The Z80 DART offers transmission and reception of five to eight bits per character, plus optional even or odd parity. The transmitter can supply one, one and a half, or two stop bits per character and can provide a break output at any time. The receiver break detection logic interrupts the CPU both at the start and end of a received break. Reception is protected from spikes by a transient spike rejection mechanism that checks the signal one-half a bit time after a Low level is detected on the Receive Data input. If the Low does not persist—as in the case of a transient—the character assembly process is not started.

Framing errors and overrun errors are detected and buffered together with the character on which they occurred. Vectored interrupts allow fast servicing of interrupting conditions using dedicated routines. Furthermore, a built-in checking process avoids interpreting a framing error as a new start bit: a framing error results in the addition of one-half a bit time to the point at which the search for the next start bit is begun.

The Z80 DART does not require symmetric Transmit and Receive Clock signals, a feature that allows it to be used with a Z80 CTC or any other clock source. The transmitter and receiver can handle data at a rate of 1, 1/16, 1/32, or 1/64 of the clock rate supplied to the Receive and Transmit Clock inputs. When using Channel B, the bit rates for transmit and receive operations must be the same because RxC and TxC are bonded together (RxTxCB).



Figure 3. Block Diagram

**I/O Interface Capabilities.** The Z80 DART offers the choice of Polling, Interrupt (vectored or non-vectored) and Block Transfer modes to transfer data, status, and control information to and from the CPU. The Block Transfer mode can be implemented under CPU or DMA control.

**Polling.** There are no interrupts in the Polled mode. Status registers RR0 and RR1 are updated at appropriate times for each function being performed. All the interrupt modes of the Z80 DART must be disabled to operate the device in a Polled environment.

While in its Polling sequence, the CPU examines the status contained in RR0 for each channel; the RR0 status bits serve as an acknowledge to the Poll inquiry. The two RR0 status bits  $D_0$  and  $D_2$  indicate that a data transfer is needed. The status also indicates Error or other special status conditions. The Z80 DART Programming section contains more information. The Special Receive Condition status contained in RR1 does not have to be read in a Polling sequence because the status bits in RR1 are accompanied by a Receive Character Available status in RR0.

**Interrupts.** The Z80 DART offers an elaborate interrupt scheme that provides fast interrupt response in real-time applications. As a member of the Z80 family, the Z80 DART can be daisy-chained along with other Z80 peripherals for peripheral interrupt-priority resolution. In addition, the internal interrupts of the Z80 DART are nested to prioritize the various interrupts generated by Channels A and B. Channel B registers WR2 and RR2 contain the interrupt vector that points to an interrupt service routine in the memory. To eliminate the necessity of writing a status analysis routine, the Z80 DART can modify the interrupt service routines. This is done under program control by setting a program bit (WR1, D<sub>2</sub>) in Channel B called "Status

Affects Vector." When this bit is set, the interrupt vector in RR2 is modified according to the assigned priority of the various interrupting conditions.

Transmit interrupts, Receive interrupts, and External/Status interrupts are the main sources of interrupts. Each interrupt source is enabled under program control with Channel A having a higher priority than Channel B, and with Receiver, Transmit, and External/Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enabled, the CPU is interrupted by the transmit buffer becoming empty. (This implies that the transmitter must have had a data character written into it so it can become empty.) When enabled, the receiver can interrupt the CPU in one of three ways:

- Interrupt on the first received character
- Interrupt on all received characters
- Interrupt on a Special receive condition

Interrupt On First Character is typically used with the Block Transfer mode. Interrupt On All Received Characters can optionally modify the interrupt vector in the event of a parity error. The Special Receive Condition interrupt can occur on a character basis. The Special Receive Condition can cause an interrupt can occur on a character basis. The Special Receive condition can cause an interrupt only if the Interrupt On First Received Character or Interrupt On All Received Characters mode is selected. In Interrupt On First Receive

## **INTERNAL ARCHITECTURE**

The device internal structure includes a Z80 CPU interface, internal control and interrupt logic, and two full-duplex channels. Each channel contains read and write registers, and discrete control and status logic that provides the interface to modems or other external devices.

The read and write register group includes five 8-bit control registers and two status registers. The interrupt vector is written into an additional 8-bit register (Write Register 2) in Channel B, that may be read through Read Register 2 in Channel B. The registers for both channels are designated as follows:

| WR0-WR5 | Write Registers 0 through 5 |
|---------|-----------------------------|
| RR0-RR2 | Read Registers 0 through 2  |

The bit assignment and functional grouping of each register is configured to simplify and organize the programming process.

The logic for both channels provides formats, bit synchronization, and validation for data transferred to and from the channel interface. The modem control inputs Clear to Send (CTS), Data Carrier Detect (DCD), and Ring

Character, an interrupt can occur from Special Receive conditions (except Parity Error) after the first Received character interrupt (example: Receive Overrun interrupt).

The main function of the External/Status interrupt is to monitor the signal transitions of the CTS, DCD, and RI pins; however, an External/Status interrupt is also caused by the detection of a Break sequence in the data stream. The interrupt caused by the Break sequence has a special feature that allows the Z80 DART to interrupt when the Break sequence is detected or terminated. This feature facilitates the proper termination of the current message, correct initialization of the next message, and the accurate timing of the Break condition.

**CPU/DMA Block Transfer.** The Z80 DART provides a Block Transfer mode to accommodate CPU block transfer functions and DMA block transfers (Z80 DMA or other designs). The Block Transfer mode uses the W/RDY output in conjunction with the Wait/Ready bits of Write Register 1. The W/RDY output can be defined under software control as a Wait line in the CPU Block Transfer mode or as a Ready line in the DMA Block Transfer mode.

To a DMA controller, the Z80 DART Ready output indicates that the Z80 DART is ready to transfer data to or from memory. To the CPU, the Wait output indicates that the Z80 DART is not ready to transfer data, thereby requesting the CPU to extend the I/O cycle.

Indicator  $(\overline{RI})$  are monitored by the control logic under program control. All the modem control signals are general purpose in nature and can be used for functions other than modem control.

For automatic interrupt vectoring, the interrupt control logic determines which channel and which device within the channel has the highest priority. Priority is fixed with Channel A assigned a higher priority than Channel B; Receive, Transmit, and External/Status interrupts are prioritized in that order within each channel.

**Data Path.** The transmit and receive data path illustrated for Channel A in Figure 4 is identical for both channels. The receiver has three 8-bit buffer registers in a FIFO arrangement in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service a Receive Character Available interrupt in a high-speed data transfer.

The transmitter has an 8-bit transmit data register that is loaded from the internal data bus, and a 9-bit transmit shift register that is loaded from the transmit data register.



## **READ, WRITE AND INTERRUPT TIMING**

**Read Cycle.** The timing signals generated by a Z80 CPU input instruction to read a Data or Status byte from the Z80 DART are illustrated in Figure 5.

Write Cycle. Figure 6 illustrates the timing and data signals generated by a Z80 CPU output instruction to write a Data or Control byte into the Z80 DART.

**Interrupt Acknowledge Cycle.** (Figure 7) After receiving an Interrupt Request signal (INT pulled Low), the Z80 CPU sends an Interrupt Acknowledge signal (M1 and IORQ both Low). The daisy-chained interrupt circuits determine the highest priority interrupt requestor. The IEI of the highest priority peripheral is terminated High. For any peripheral that has no interrupt pending or under service, IEO = IEI. Any peripheral that does have an interrupt pending or under service forces its IEO Low.

To insure stable conditions in the daisy chain, all interrupt status signals are prevented from changing while  $\overline{M1}$  is Low. When  $\overline{IORQ}$  is Low, the highest priority interrupt requestor (the one with IEI High) places its interrupt vector on the data bus and sets its internal interrupt-under-service latch.

Refer to the *Technical Manual* (03-3033-01) for additional details on the interrupt daisy chain and interrupt nesting.





**Return From Interrupt Cycle.** (Figure 8) Normally, the Z80 CPU issues an RETI (Return From Interrupt) instruction at the end of an interrupt service routine. RETI is a 2-byte opcode (ED-4D) that resets the interrupt-under-service latch to terminate the interrupt that has just been processed.

When used with other CPUs, the Z80 DART allows the user to return from the interrupt cycle with a special command called "Return From Interrupt" in Write Register 0 of Channel A. This command is interpreted by the Z80 DART in exactly the same way it would interpret an RETI command on the data bus.

## **Z80 DART PROGRAMMING**

To program the Z80 DART, the system program first issues a series of commands that initialize the basic mode and then other commands that qualify conditions within the selected mode. For example, the character length, clock rate, number of stop bits, even or odd parity are first set, then the Interrupt mode and, finally, receiver or transmitter enable.

Write Registers. The Z80 DART contains six registers (WR0-WR5) in each channel that are programmed separately by the system program to configure the functional personality of the channels (Figure 4). With the exception of WR0, programming the write registers requires two bytes. The first byte contains three bits (D<sub>0</sub>-D<sub>2</sub>) that point to the selected register; the second byte is the actual control word that is written into the register to configure the Z80 DART.

WR0 is a special case in that all the basic commands  $(CMD_0-CMD_2)$  can be accessed with a single byte. Reset (internal or external) initializes the pointer bits  $D_0-D_2$  to point to WR0. This means that a register cannot be pointed to in the same operation as a channel reset.

#### Write Register Functions

| WR0 | Register pointers, initialization commands for the various modes |
|-----|------------------------------------------------------------------|
| WR1 | Transmit/Receive interrupt and data transfer mode definition     |
| WR2 | Interrupt vector (Channel B only)                                |
| WR3 | Receive parameters and control                                   |

WR4 Transmit/Receive miscellaneous parameters and modes

WR5 Transmit parameters and controls

Both channels contain command registers that must be programmed via the system program prior to operation. The Channel Select input  $(B/\bar{A})$  and the Control/Data input  $(C/\bar{D})$  are the command structure addressing controls, and are normally controlled by the CPU address bus.

**Read Registers.** The Z80 DART contains three registers (RR0-RR2) that can be read to obtain the status information for each channel (except for RR2, which applies to Channel B only). The status information includes error conditions, interrupt vector, and standard communications-interface signals.

To read the contents of a selected read register other than RR0, the system program must first write the pointer byte to WR0 in exactly the same way as a write register operation. Then, by executing an input instruction, the contents of the addressed read register can be read by the CPU.

The status bits of RR0 and RR1 are carefully grouped to simplify status monitoring. For example, when the interrupt vector indicates that a Special Receive Condition interrupt has occurred, all the appropriate error bits can be read from a single register (RR1).

#### **Read Register Functions**

- RR0 Transmit/Receive buffer status, interrupt status and external status
- RR1 Special Receive Condition status
- RR2 Modified interrupt vector (Channel B only)

## **Z80 DART READ AND WRITE REGISTERS**



#### **READ REGISTER 1\***



## READ REGISTER 2



is Programmed

#### WRITE REGISTER 1

#### D7 D6 D5 D4 D3 D2 D1 D0 L EXT INT ENABLE TX INT ENABLE STATUS AFFECTS VECTOR (CH. B ONLY) Rx INT DISABLE 0 0 RX INT ON FIRST CHARACTER INT ON ALL RX CHARACTERS (PARITY õ OR ON ò SPECIAL 1 AFFECTS VECTOR) INT ON ALL RX CHARACTERS (PARITY DOES NOT AFFECT VECTOR) RECEIVE 1 1 CONDITION WAIT/READY ON R/T WAIT/READY FUNCTION - WAIT/READY ENABLE





#### WRITE REGISTER 5



#### WRITE REGISTER 0



#### WRITE REGISTER 2 (Channel B only)





## **ABSOLUTE MAXIMUM RATINGS**

| Voltages on all pins with respect |                          |
|-----------------------------------|--------------------------|
| to GND                            | 0.3V to +7V              |
| Operating Ambient                 |                          |
| Temperature                       | See Ordering Information |
| Storage Temperature               | 65°C to +150°C           |

## STANDARD TEST CONDITIONS

The DC characteristics and capacitance sections listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to + 70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.75V  $\leq V_{CC} \leq +5.25$ V
- M =  $-55^{\circ}$ C to  $+125^{\circ}$ C, +4.5V  $\leq$  V<sub>CC</sub>  $\leq$  +5.5V

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

## **DC CHARACTÉRISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



| Symbol                                  | Parameter                            | Min                   | Max    | Unit                            | <b>Test Condition</b>        |
|-----------------------------------------|--------------------------------------|-----------------------|--------|---------------------------------|------------------------------|
| VILC                                    | Clock Input Low Voltage              | -0.3                  | + 0.45 | V                               |                              |
| VIHC                                    | Clock Input High Voltage             | V <sub>CC</sub> – 0.6 | + 5.5  | V                               |                              |
| VIL                                     | Input Low Voltage                    | -0.3                  | + 0.8  | V                               |                              |
| VIH                                     | Input High Voltage                   | +2.0                  | + 5.5  | V                               |                              |
| VOL                                     | Output Low Voltage                   |                       | + 0.4  | V                               | $I_{OL} = 2.0  mA$           |
| VOH                                     | Output High Voltage                  | +2.4                  |        | V                               | l <sub>OH</sub> = -250 μA    |
| ۱ <u>۲</u>                              | Input/3-State Output Leakage Current | - 10                  | + 10   | μA                              | $0.4 < V_{IN} < 2.4V$        |
| IL(BI)                                  | RI Pin Leakage Current               | - 40                  | + 10   | μA                              | 0.4 < V <sub>IN</sub> < 2.4V |
| lcc                                     | Power Supply Current                 |                       | 100    | mA                              |                              |
| $A = 0^{\circ}C \text{ to } 70^{\circ}$ | $V_{C, V_{CC}} = +5V, \pm 5\%.$      |                       |        | an an ann a su agus ann an Anna |                              |

## CAPACITANCE

| Symbol | Parameter          | Min | Max | Unit |
|--------|--------------------|-----|-----|------|
| С      | Clock Capacitance  |     | 40  | pf   |
| CIN    | Input Capacitance  |     | 5   | pf   |
| COUT   | Output Capacitance |     | 15  | pf   |

Over specified temperature range; f = 1 MHz.

Unmeasured pins returned to ground.

## AC CHARACTERISTICS TIMING


# AC CHARACTERISTICS

|        |             |                                                                             | Z80 | DART | Z80A | DART | Z80B | DART* |
|--------|-------------|-----------------------------------------------------------------------------|-----|------|------|------|------|-------|
| Number | Symbol      | Parameter                                                                   | Min | Max  | Min  | Max  | Min  | Max   |
| 1      | TcC         | Clock Cycle Time                                                            | 400 | 4000 | 250  | 4000 | 165  | 4000  |
| 2      | TwCh        | Clock Width (High)                                                          | 170 | 2000 | 105  | 2000 | 70   | 2000  |
| 3      | TfC         | Clock Fall Time                                                             |     | 30   |      | 30   |      | 15    |
| 4      | TrC         | Clock Rise Time                                                             |     | 30   |      | 30   |      | 15    |
| 5      | TwCl        | Clock Width (Low)                                                           | 170 | 2000 | 105  | 2000 | 70   | 2000  |
| 6      | TsAD(C)     | CE, C/D, B/A to Clock ↑ Setup Time                                          | 160 |      | 145  |      | 60   |       |
| 7      | TsCS(C)     | IORQ, RD to Clock                                                           | 240 |      | 115  |      | 60   |       |
| 8      | TdC(DO)     | Clock ↑ to Data Out Delay                                                   |     | 240  |      | 220  |      | 150   |
| 9      | TsDI(C)     | Data In to Clock ↑ Setup (Write or M1 Cycle)                                | 50  |      | 50   |      | 30   |       |
| 10     | TdRD(DOz)   | RD ↑ to Data Out Float Delay                                                |     | 230  |      | 110  |      | 90    |
| 11     | TdIO(DOI)   | IORQ ↓ to Data Out Delay (INTACK Cycle)                                     |     | 340  |      | 160  |      | 100   |
| 12     | TsM1(C)     | M1 to Clock ↑ Setup Time                                                    | 210 |      | 90   |      | 75   |       |
| 13     | TsIEI(IO)   | IEI to IORQ ↓ Setup Time (INTACK Cycle)                                     | 200 |      | 140  |      | 120  |       |
| 14     | TdM1(IEO)   | M1 ↓ to IEO ↓ Delay (interrupt before M1)                                   |     | 300  |      | 190  |      | 160   |
| 15     | TdIEI(IEOr) | IEI ↑ to IEO ↑ Delay (after ED decode)                                      |     | 150  |      | 100  |      | 70    |
| 16     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay                                                        |     | 150  |      | 100  |      | 70    |
| 17     | TdC(INT)    | Clock ↑ to INT ↓ Delay                                                      |     | 200  |      | 200  |      | 150   |
| 18     | TdlO(W/RWf) | IORQ ↓ or CE ↓ to W/RDY ↓Delay (Wait Mode)                                  |     | 300  |      | 210  |      | 175   |
| 19     | TdC(W/RR)   | Clock ↑ to W/RDY ↓ Delay (Ready Mode)                                       |     | 120  |      | 120  |      | 100   |
| 20     | TdC(W/RWz)  | Clock $\downarrow$ to $\overline{W}/\overline{RDY}$ Float Delay (Wait Mode) |     | 150  |      | 130  |      | 110   |

\*Units in nanoseconds (ns).

# AC CHARACTERISTICS (Continued)



|        |              |                                                                                          | <b>Z80</b> | DART | Z80A | DART | Z80B | DART |        |
|--------|--------------|------------------------------------------------------------------------------------------|------------|------|------|------|------|------|--------|
| Number | Symbol       | Parameter                                                                                | Min        | Max  | Min  | Max  | Min  | Max  | Notes* |
| 1      | TwPh         | Pulse Width (High)                                                                       | 200        |      | 200  |      | 200  |      | 2      |
| 2      | TwPl         | Pulse Width (Low)                                                                        | 200        |      | 200  |      | 200  |      | 2      |
| 3      | TcTxC        | TxC Cycle Time                                                                           | 400        | 8    | 400  | œ    | 330  | œ    | 2      |
| 4      | TwTxCl       | TxC Width (Low)                                                                          | 180        | 8    | 180  | 00   | 100  | 8    | 2      |
| 5      | TwTxCh       | TxC Width (High)                                                                         | 180        | 8    | 180  | 80   | 100  | 8    | 2      |
| 6      | TdTxC(TxD)   | TxC ↓ to TxD Delay                                                                       |            | 400  |      | 300  |      | 220  | 2      |
| 7      | TdTxC(W/RRf) | $\overline{TxC} \downarrow to \overline{W}/\overline{RDY} \downarrow Delay$ (Ready Mode) | 5          | 9    | 5    | 9    | 5    | 9    | 1      |
| 8      | TdTxC(INT)   | TxC ↓ to INT ↓ Delay                                                                     | 5          | 9    | 5    | 9    | 5    | 9    | 1      |
| 9      | TcRxC        | RxC Cycle Time                                                                           | 400        | 8    | 400  | 8    | 330  | 8    | 2      |
| 10     | TwRxCI       | RxC Width (Low)                                                                          | 180        | 8    | 180  | 00   | 100  | œ    | 2      |
| 11     | TwRxCh       | RxC Width (High)                                                                         | 180        | œ    | 180  | ∞    | 100  | ~    | 2      |
| 12     | TsRxD(RxC)   | RxD to RxC ↑ Setup Time (x1 Mode)                                                        | 0          |      | 0    |      | 0    |      | 2      |
| 13     | ThRxD(RxC)   | RxD Hold Time (x1 Mode)                                                                  | 140        |      | 140  |      | 100  |      | 2      |
| 14     | TdRxC(W/RRf) | RxC ↑ to W/RDY ↓ Delay (Ready Mode)                                                      | 10         | 13   | 10   | 13   | 10   | 13   | 1      |
| 15     | TdRxC(INT)   | RxC ↑ to INT ↓ Delay                                                                     | 10         | 13   | 10   | 13   | 10   | 13   | 1      |

\* In all modes, the System Clock rate must be at least five times the maximum data rate. RESET must be active a minimum of one complete clock cycle.

1. Units equal to System Clock Periods

2. Units in nanoseconds (ns)

### **ORDERING INFORMATION**

**Z80 DART, 2.5 MHz 40-pin DIP** Z8470 PS Z8470 CS Z8470 PE Z8470 CE **Z80A DART, 4.0 MHz 40-pin DIP** 

Z8470A PS Z8470A CS Z8470A PE Z8470A CE

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \ to \ + \,70\,^{\circ}C \\ E &= \,- \,40\,^{\circ}C \ to \ + \,85\,^{\circ}C \\ M^{*} = \,- \,55\,^{\circ}C \ to \ + \,125\,^{\circ}C \end{array}$ 

Example: PS is a plastic DIP, 0°C to +70°C.

+Available soon.

\*For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

#### **Z80B DART, 6.0 MHz 40-pin DIP** Z8470B PS Z8470B CS

R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

# **Z80L**

# Family

# Zilog

# Z8300 Low Power Z80®L CPU Central Processing Unit

# Zilog

Features

# **Product** Specification

#### April 1985

- The Z80L combines the high performance of the Z80 CPU with extremely low power consumption. It has the identical pinout and instruction set of the Z80. The result is increased reliability and lower system power requirements. This dramatic power savings makes the Z80L a natural choice for both hand-held and battery backup applications.
  - The Z80L CPU is offered in two versions: Z8300-1—1.0 MHz clock, 15 mA typical current consumption Z8200.2 2.5 MHz clock 25 mA typical cur-

Z8300-3—2.5 MHz clock, 25 mA typical current consumption

- The extensive instruction set contains 158 instructions, resulting in sophisticated data handling capabilities. The 78 instructions of the 8080A are included as a subset; 8080A and Z80 Family software compatibility is maintained.
- The Z80L microprocessors and associated family of peripheral controllers are linked by a vectored interrupt system. This system can be daisy-chained to allow implementation of a priority interrupt scheme. Little, if any, additional logic is required for daisychaining.
- Duplicate sets of both general-purpose and flag registers are provided, easing the design and operation of system software. Two 16-bit index registers facilitate program processing of tables and arrays.
- There are three modes of high-speed interrupt processing: 8080 similar, non-Z80 peripheral device, and Z80 Family peripheral with or without daisy chain.
- On-chip dynamic memory refresh counter.



Pin Assignments

#### General Description

The Z80L CPUs are fourth-generation microprocessors with exceptional computational power. They offer high system throughput and efficient memory utilization combined with extremely low power consumption. The internal registers contain 208 bits of read/write memory that are accessible to the programmer. These registers include two sets of six general-purpose registers which may be used individually as either 8-bit registers or as 16-bit register pairs. In addition, there are two sets of accumulator and flag registers. A group of "Exchange" instructions makes either set of main or alternate registers accessible to the programmer. The alternate set allows operation in foreground-background mode or it may be reserved for very fast interrupt response.

The Z80L also contains a Stack Pointer, Program Counter, two index registers, a Refresh register (counter), and an Interrupt register. The CPU is easy to incorporate into a system since it requires only a single +5 V power source, all output signals are fully decoded and timed to control standard memory or peripheral circuits, and it is supported by an extensive family of peripheral controllers. The internal block diagram (Figure 3) shows the primary functions of the Z80L processors. Subsequent text provides more detail on the Z80L I/O controller family, registers, instruction set, interrupts and daisy chaining, CPU timing, and low power requirements.

**Z80L Low Power Feature.** The Z80L Family offers state-of-the-art microprocessor performance with extremely low power consumption. Its low power requirement rivals comparable CMOS microprocessors. The Z80L Family's lower power consumption provides the ability to reduce system power requirements and enables its use in applications not previously possible. The Z80L is very well suited to battery backup applications or to systems operating primarily on batteries in hand-held or portable systems.



Figure 3. Z80L CPU Block Diagram

| 280L Micro-<br>processor<br>Family | T<br>eler<br>pro<br>for<br>effic<br>bas<br>T<br>sive<br>The<br>L<br>h<br>h<br>h     | The Zilog Z80L microp<br>ment of a comprehens<br>duct family. This fam<br>additional logic, faci-<br>cient and cost-effective<br>ed systems.<br>The Z80 Family compo-<br>e support for the Z80L<br>use are:<br>The PIO (Parallel Inpu-<br>both data-byte I/O tra-<br>bandshaking) and in H<br>bandshaking). The PIG<br>ured to interface with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | processor is the centr<br>sive microprocessor<br>ily works together in<br>inimum requirement<br>litating the design of<br>ve microcomputer-<br>onents provide exten-<br>microprocessor.<br>ut/Output) operates insfer mode (with<br>bit mode (without<br>O may be config-<br>standard parallel | <ul> <li>peripheral tape punch tape punch</li> <li>The CTC (four prograe each of wh of the four operate in</li> <li>The SIO (Soffers two coperating in modes for heronous coperating in the chronous coperating in</li></ul> | devices such as printe<br>les, and keyboards.<br>Counter/Timer Circuit<br>ammable 8-bit counter,<br>ich has an 8-bit presca<br>channels may be conf<br>either counter or timer<br>deviated Input/Output) co<br>channels. It is capable<br>n a variety of program<br>both synchronous and<br>ommunication, includient<br>nd SDLC. | rs,<br>) features<br>(timers,<br>iler. Each<br>igured to<br>r mode.<br>ntroller<br>of<br>amable<br>asyn-<br>ing                    |
|------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Z80L CPU<br>Registers              | F<br>with<br>of c<br>set<br>[pri<br>Acc<br>six<br>bet<br>acc<br>tion<br>and<br>sati | igure 4 shows three of<br>hin the Z80L CPU. The<br>duplicate sets of 8-bit<br>and an alternate set (<br>ime], e.g., A'). Both<br>cumulator Register, the<br>general-purpose register, the general-purpose register, the<br>general-purpose register, the general-purpose register, the general-purpose register, the<br>general-purpose register, the general-purpose re | groups of registers<br>he first group consist<br>registers: a principa<br>(designated by '<br>sets consist of the<br>he Flag Register, and<br>isters. Transfer of da<br>sets of registers is<br>"Exchange" instruc-<br>tresponse to interrup<br>mentation of such ven<br>niques as backgrour.  | foreground d<br>s registers cons<br>al functions. The<br>the R (Refresh<br>Registers), the<br>d (Program Cou<br>ta two interrupt<br>tional pair of<br>fying the inter<br>time. Table 1<br>er-these register<br>ad-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ata processing. The se<br>sists of six registers with<br>ese are the I (Interrup)<br>in Register), the IX and<br>e SP (Stack Pointer), a<br>unter). The third group<br>status flip-flops, plus a<br>flip-flops which assists<br>rrupt mode at any part<br>provides further informs.                                              | cond set of<br>h assigned<br>Register),<br>IY (Index<br>nd the PC<br>consists of<br>in addi-<br>in identi-<br>ticular<br>mation on |
|                                    |                                                                                     | A ACCUMULATOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | F FLAG REGISTER                                                                                                                                                                                                                                                                                | A' ACCUMULATOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | F' FLAG REGISTER                                                                                                                                                                                                                                                                                                                 |                                                                                                                                    |
|                                    |                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                    |

| A ACCUMULATOR     | F FLAG REGISTER   | A' ACCUMULATOR     | F' FLAG REGISTER   |
|-------------------|-------------------|--------------------|--------------------|
| B GENERAL PURPOSE | C GENERAL PURPOSE | B' GENERAL PURPOSE | C' GENERAL PURPOSE |
| D GENERAL PURPOSE | E GENERAL PURPOSE | D' GENERAL PURPOSE | E' GENERAL PURPOSE |
| H GENERAL PURPOSE | L GENERAL PURPOSE | H' GENERAL PURPOSE | L' GENERAL PURPOSE |
| 8 BITS            | •                 |                    |                    |



Figure 4. CPU Registers

Z80L CPU

| Z80L CPU    | Re                | gister             | Size (Bits) | Remarks                                                                                                                                                                                              |  |  |  |  |
|-------------|-------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Registers   | A, A'             | Accumulator        | 8           | Stores an operand or the results of an operation.                                                                                                                                                    |  |  |  |  |
| (Continued) | F, F'             | Flags              | 8           | See Instruction Set.                                                                                                                                                                                 |  |  |  |  |
|             | B, B'             | General Purpose    | 8           | Can be used separately or as a 16-bit register with C.                                                                                                                                               |  |  |  |  |
|             | C, C'             | General Purpose    | 8           | See B, above.                                                                                                                                                                                        |  |  |  |  |
|             | D, D'             | General Purpose    | 8           | Can be used separately or as a 16-bit register with E.                                                                                                                                               |  |  |  |  |
|             | E, E'             | General Purpose    | 8           | See D, above.                                                                                                                                                                                        |  |  |  |  |
|             | Н, Н'             | General Purpose    | 8           | Can be used separately or as a 16-bit register with L.                                                                                                                                               |  |  |  |  |
|             | L, L'             | General Purpose    | 8           | See H, above.                                                                                                                                                                                        |  |  |  |  |
|             |                   |                    |             | Note: The (B,C), (D,E), and (H,L) sets are combined as follows:<br>B - High byte C - Low byte<br>D - High byte E - Low byte<br>H - High byte L - Low byte                                            |  |  |  |  |
|             | I                 | Interrupt Register | 8           | Stores upper eight bits of memory address for vectored interrupt processing.                                                                                                                         |  |  |  |  |
|             | R                 | Refresh Register   | 8           | Provides user-transparent dynamic memory refresh. Lower seven<br>bits are automatically incremented and all eight are placed on<br>the address bus during each instruction fetch cycle refresh time. |  |  |  |  |
|             | IX                | Index Register     | 16          | Used for indexed addressing.                                                                                                                                                                         |  |  |  |  |
|             | IY                | Index Register     | 16          | Same as IX, above.                                                                                                                                                                                   |  |  |  |  |
|             | SP Stack Pointer  |                    | 16          | Holds address of the top of the stack. See Push or Pop in instruc-<br>tion set.                                                                                                                      |  |  |  |  |
|             | PC                | Program Counter    | 16          | Holds address of next instruction.                                                                                                                                                                   |  |  |  |  |
|             | $IFF_1$ - $IFF_2$ | Interrupt Enable   | Flip-Flops  | Set or reset to indicate interrupt status (see Figure 4).                                                                                                                                            |  |  |  |  |
|             | IMFa-IMFb         | Interrupt Mode     | Flip-Flops  | Reflect Interrupt mode (see Figure 4).                                                                                                                                                               |  |  |  |  |

#### Table 1. Z80L CPU Registers

#### Interrupts: General Operation

The CPU accepts two interrupt input signals: <u>NMI</u> and <u>INT</u>. The NMI is a non-maskable interrupt and has the highest priority. <u>INT</u> is a lower priority interrupt and it requires that interrupts be enabled in software in order to operate. <u>INT</u> can be connected to multiple peripheral devices in a wired-OR configuration.

The Z80L has a single response mode for interrupt service for the non-maskable interrupt. The maskable interrupt, INT, has three programmable response modes available. These are:

Mode 0 — similar to the 8080 microprocessor.

- Mode 1 Peripheral Interrupt service, for use with non-8080/Z80 systems.
- Mode 2 a vectored interrupt scheme, usually daisy-chained, for use with Z80 Family and compatible peripheral devices.

The CPU services interrupts by sampling the NMI and INT signals at the rising edge of the last clock of an instruction. Further interrupt service processing depends upon the type of interrupt that was detected. Details on interrupt responses are shown in the CPU Timing Section.

SOL CPU

Non-Maskable Interrupt (MMI). The nonmaskable interrupt cannot be disabled by program control and therefore will be accepted all times by the CPU. NMI is usually reserved for servicing only the highest priority type interrupts, such as that for orderly shutdown after power failure has been detected. After recognition of the NMI signal (providing BUSREQ is not active), the CPU jumps to restart location 0066H. Normally, software starting at this address contains the interrupt service routine.

**Maskable Interrupt (INT).** Regardless of the interrupt mode set by the user, the Z80L response to a maskable interrupt input follows a common timing cycle. After the interrupt has been detected by the CPU (provided that interrupts are enabled and  $\overline{BUSREQ}$  is not active) a special interrupt processing cycle begins. This is a special fetch ( $\overline{MI}$ ) cycle in which  $\overline{IORQ}$  becomes active rather than  $\overline{MREQ}$ , as in a normal  $\overline{MI}$  cycle. In addition, this special  $\overline{MI}$  cycle is automatically extended by two  $\overline{WAIT}$  states, to allow for the time required to acknowledge the interrupt vector on the bus.

**Mode 0 Interrupt Operation.** This mode is similar to the 8080 microprocessor interrupt service procedures. The interrupting device places an instruction on the data bus. This is normally a Restart instruction, which will initiate a call to the selected one of eight restart locations in page zero of memory. Unlike the 8080, the Z80 CPU responds to the Call instruction with only one interrupt acknowledge cycle followed by two memory read cycles.

**Mode 1 Interrupt Operation.** Mode 1 operation is very similar to that for the  $\overline{\text{NMI}}$ . The principal difference is that the Mode 1 interrupt has a vector address of 0038H only.

Mode 2 Interrupt Operation. This interrupt mode has been designed to utilize most effectively the capabilities of the Z80L microprocessor and its associated peripheral family. The interrupting peripheral device selects the starting address of the interrupt service routine. It does this by placing an 8-bit vector on the data bus during the interrupt acknowledge cycle. The CPU forms a pointer using this byte as the lower 8 bits and the contents of the I register as the upper 8 bits. This points to an entry in a table of addresses for interrupt service routines. The CPU then calls the routine at that address. This flexibility in selecting the interrupt service routine address allows the peripheral device to use several different types of service routines. These routines may be located at any available location in memory. Since the interrupting device supplies the low-order byte of the 2-byte vector, bit 0 ( $A_0$ ) must be a zero.

#### Interrupt Priority (Daisy Chaining and

**Nested Interrupts).** The interrupt priority of each peripheral device is determined by its physical location within a daisy-chain configuration. Each device in the chain has an interrupt enable input line (IEI) and an interrupt enable output line (IEO), which is fed to the next lower priority device. The first device in the daisy chain has its IEI input hardwired to a High level. The first device has highest priority, while each succeeding device has a corresponding lower priority. This arrangement permits the CPU to select the highest priority interrupt from several simultaneously interrupting peripherals.

The interrupting device disables its IEO line to the next lower priority peripheral until it has been serviced. After servicing, its IEO line is raised, allowing lower priority peripherals to demand interrupt servicing.

The Z80L CPU will nest (queue) any pending interrupts or interrupts received while a selected peripheral is being serviced.

**Interrupt Enable/Disable Operation.** Two flip-flops, IFF<sub>1</sub> and IFF<sub>2</sub>, referred to in the register description are used to signal the CPU interrupt status. Operation of the two flip-flops is described in Table 2. For more details, refer to the Z80 CPU Technical Manual and Z80 Assembly Language Manual.

| Action                          | IFF <sub>1</sub> | IFF <sub>2</sub> | Comments                                                                              |
|---------------------------------|------------------|------------------|---------------------------------------------------------------------------------------|
| CPU Reset                       | 0                | 0                | Maskable interrupt<br>INT disabled                                                    |
| DI instruction<br>execution     | 0                | 0                | Maskable interrupt<br>INT disabled                                                    |
| EI instruction<br>execution     | 1                | 1                | Maskable interrupt<br>INT enabled                                                     |
| LD A,I instruction<br>execution | •                | •                | $IFF_2 \rightarrow Parity flag$                                                       |
| LD A,R instruction<br>execution | •                | •                | $IFF_2 \rightarrow Parity flag$                                                       |
| Accept NMI                      | 0                | IFF <sub>1</sub> | IFF <sub>1</sub> → IFF <sub>2</sub><br>(Maskable inter-<br>rupt INT disabled)         |
| RETN instruction<br>execution   | IFF <sub>2</sub> | •                | IFF <sub>2</sub> → IFF <sub>1</sub> at<br>completion of an<br>NMI service<br>routine. |

Table 2. State of Flip-Flops

The Z80L microprocessor has one of the most powerful and versatile instruction sets available in any 8-bit microprocessor and identical to that of the Z80. It includes such unique operations as a block move for fast, efficient data transfers within memory or between memory and I/O. It also allows operations on any bit in any location in memory.

The following is a summary of the Z80L instruction set and shows the assembly language mnemonic, the operation, the flag status, and gives comments on each instruction. The Z80 CPU Technical Manual (03-0029-XX) and Assembly Language Programming Manual (03-0002-XX) contain significantly more details for programming use.

The instructions in Table 2 are divided into the following categories:

- 8-bit loads
- 16-bit loads
- □ Exchanges, block transfers, and searches
- 8-bit arithmetic and logic operations
- □ General-purpose arithmetic and CPU control

- □ 16-bit arithmetic operations
- Rotates and shifts
- □ Bit set, reset, and test operations
- □ Jumps
- □ Calls, returns, and restarts
- □ Input and output operations

A variety of addressing modes are implemented to permit efficient and fast data transfer between various registers, memory locations, and input/output devices. These addressing modes include:

- □ Immediate
- □ Immediate extended
- □ Modified page zero
- □ Relative
- □ Extended
- □ Indexed
- Register
- □ Register indirect
- □ Implied
- 🗆 Bit

| 8-Bit<br>Load | Mnemonic                                 | Symbolic<br>Operation                          | s | z |        | Fl<br>H | ags    | P/V | N | с | Opcode<br>76 543 210                                                                       | Hex      | No.of<br>Bytes | No.of M<br>Cycles | No.of T<br>States | Comments                            |
|---------------|------------------------------------------|------------------------------------------------|---|---|--------|---------|--------|-----|---|---|--------------------------------------------------------------------------------------------|----------|----------------|-------------------|-------------------|-------------------------------------|
| Group         | LD r, r'<br>LD r, n                      | $r \leftarrow r'$<br>$r \leftarrow n$          | : | : | X<br>X | :       | X<br>X | :   | : | : | 01 r r'<br>00 r 110                                                                        | )        | 1<br>2         | 1<br>2            | 4<br>7            | <u>r, r' Reg.</u><br>000 B<br>001 C |
|               | LD r, (HL)<br>LD r, (I <b>X</b> + d)     | $r \leftarrow (HL)$<br>$r \leftarrow (IX + d)$ | : | : | X<br>X | :       | X<br>X | :   | : | : | $\begin{array}{c} 01 & r & 110\\ 01 & r & 110\\ 11 & 011 & 101\\ 01 & r & 110 \end{array}$ | DD       | 1<br>3         | 2<br>5            | 7<br>19           | 010 D<br>011 E<br>100 H             |
|               | LD r, (IY + d)                           | r (IY + d)                                     | • | • | х      | •       | x      | •   | • | • | 11 111 101<br>01 r 110                                                                     | FD       | 3              | 5                 | 19                | 101 L<br>111 A                      |
|               | LD (HL), r                               | (HL) ← r                                       | • | • | X      | •       | X      | •   | : | : | 01 110 r                                                                                   | חח       | 1              | 2                 | 7                 |                                     |
|               | $LD(\mathbf{IX}+\mathbf{d}), \mathbf{F}$ | $(ix+a) \leftarrow r$                          | • | • | ^      | •       | ^      | ·   | · | Ī | 01 110 r                                                                                   | 00       | 3              | 5                 | 15                |                                     |
|               | LD (IY+d), r                             | (IY + d) - r                                   | • | • | х      | •       | X      | •   | • | • | 11 111 101<br>01 110 r                                                                     | FD       | 3              | 5                 | 19                |                                     |
|               | LD (HL), n                               | (HL) - n                                       | • | ٠ | х      | •       | X      | •   | • | • | 00 110 110                                                                                 | 36       | 2              | 3                 | 10                |                                     |
|               | LD (IX + d), n                           | $(IX + d) \leftarrow n$                        | • | • | x      | •       | X      | •   | • | • | 11 011 101<br>00 110 110<br>- d -                                                          | DD<br>36 | 4              | 5                 | 19                |                                     |
|               | LD (I <b>Y</b> + d), n                   | $(IY + d) \leftarrow n$                        | • | • | x      | •       | x      | •   | • | • | - n -<br>11 111 101<br>00 110 110<br>- d -                                                 | FD<br>36 | 4              | 5                 | 19                |                                     |
|               | LD A, (BC)                               | A - (BC)                                       | • | • | х      | •       | х      | •   | • | • | 00 001 010                                                                                 | 0A       | 1              | 2                 | 7                 |                                     |
|               | LD A, (DE)<br>LD A, (nn)                 | A - (DE)<br>A - (nn)                           | : | : | X<br>X | :       | X<br>X | :   | : | : | 00 011 010<br>00 111 010                                                                   | 1Å<br>3Å | 1<br>3         | 2<br>4            | 7<br>13           |                                     |
|               | LD (BC) A                                | (BC) - A                                       |   |   | x      |         | x      |     |   |   | - n -                                                                                      | 02       | 1              | 2                 | 7                 |                                     |
|               | LD (DE), A<br>LD (nn), A                 | $(DE) \leftarrow A$<br>$(nn) \leftarrow A$     | • | • | X<br>X | :       | x<br>x | •   | : | : | 00 010 010 010 00 110 010                                                                  | 12<br>32 | i<br>3         | 2<br>4            | 7<br>13           |                                     |
|               |                                          | A T                                            |   |   | v      | 0       | v      | 155 | 0 |   | ← n →                                                                                      | FĎ       | 2              | 2                 | ٩                 |                                     |
|               |                                          | A - 1                                          | • | • | л<br>  |         | ^<br>  |     |   | Ĩ | 01 010 111                                                                                 | 57       | -              | 2                 | 5                 |                                     |
|               | LD A, R                                  | A – R                                          | 1 | 1 | X      | 0       | X      | IFF | 0 | • | 01 011 101                                                                                 | ED<br>5F | 2              | 2                 | 9                 |                                     |
|               | LD I, A                                  | I A                                            | • | ٠ | х      | •       | Х      | •   | • | • | 11 101 101                                                                                 | ED       | 2              | 2                 | 9                 |                                     |
|               | LD R, A                                  | R - A                                          | • | • | х      | •       | x      | •   | • | • | 11 101 101 01 01 011                                                                       | ED<br>4F | 2              | 2                 | 9                 |                                     |

r. r' means any of the registers A, B, C, D, E, H, L IFF the content of the interrupt enable flip flop, (IFF) is copied into the PV/ flag. For an explanation of llag notation and symbols for mmemonic tables, see Symbolic Notation section following tables. NOTES

| 16-Bit Load                     | Mnemonic                                                   | Symbolic<br>Operation                                                                                                                             | 8                          | z                     |             | F)<br>H | ags         | P/V     | N     | с      | Opcode<br>76 543 210 Hex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | No.of<br>Bytes | No.of M<br>Cycles | No.of T<br>States | Comments                                                                    |
|---------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------|-------------|---------|-------------|---------|-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|-------------------|-----------------------------------------------------------------------------|
| Group                           | LD dd, nn                                                  | dd - nn                                                                                                                                           | •                          | •                     | X           | •       | X           | •       | •     | •      | 00 dd0 001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3              | 3                 | 10                | dd Pair<br>00 BC                                                            |
|                                 | LD IX, nn                                                  | IX — nn                                                                                                                                           | •                          | •                     | x           | •       | x           | •       | •     | •      | $n \rightarrow n \rightarrow 11 \ 011 \ 101 \ DD \ 00 \ 100 \ 001 \ 21 \ n \rightarrow 101 \ n \rightarrow 101 \ n \rightarrow 100 \ n $ | 4              | 4                 | 14                | 01 DE<br>10 HL<br>11 SP                                                     |
|                                 | LD IY, nn                                                  | IY - nn                                                                                                                                           | •                          | •                     | x           | •       | x           | •       | •     | •      | + n -<br>11 111 101 FD<br>00 100 001 21<br>- n -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4              | 4                 | 14                |                                                                             |
|                                 | LD HL, (nn)                                                | $H \leftarrow (nn+1)$<br>L $\leftarrow (nn)$                                                                                                      | •                          | •                     | x           | •       | x           | •       | •     | •      | 00 101 010 2A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3              | 5                 | 16                |                                                                             |
|                                 | LD dd, (nn)                                                | $dd_H \leftarrow (nn+1)$<br>$dd_L \leftarrow (nn)$                                                                                                | •                          | •                     | X           | •       | X           | •       | •     | •      | 11 101 101 ED<br>01 dd1 011<br>- n -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4              | 6                 | 20                |                                                                             |
|                                 | LD IX, (nn)                                                | $IX_H - (nn+1)$<br>$IX_L - (nn)$                                                                                                                  | •                          | •                     | x           | •       | x           | •       | •     | •      | - n -<br>11 011 101 DD<br>00 101 010 2A<br>- n -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4              | 6                 | 20                |                                                                             |
|                                 | LD IY, (nn)                                                | $IY_{H} - (nn+1)$ $IY_{L} - (nn)$                                                                                                                 | •                          | •                     | x           | •       | X           | •       | •     | •      | - n -<br>11 111 101 FD<br>00 101 010 2A<br>- n -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4              | 6                 | 20                |                                                                             |
|                                 | LD (nn), HL                                                | (nn + 1) - H<br>(nn) - L                                                                                                                          | •                          | •                     | x           | •       | x           | •       | •     | •      | n = 00 100 010 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3              | 5                 | 16                |                                                                             |
|                                 | LD (nn), dd                                                | (nn + 1) - dd <sub>H</sub><br>(nn) - dd <sub>L</sub>                                                                                              | •                          | •                     | X           | •       | X           | •       | •     | •      | 11 101 101 ED<br>01 dd0 011<br>← n →                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4              | 6                 | 20                |                                                                             |
|                                 | LD (nn), I <b>X</b>                                        | $(nn+1) \leftarrow IX_H$<br>$(nn) \leftarrow IX_L$                                                                                                | •                          | •                     | X           | •       | x           | •       | •     | •      | 11 011 101 DD<br>00 100 010 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4              | 6                 | 20                |                                                                             |
|                                 | LD (nn), I <b>Y</b>                                        | $(nn+1) \leftarrow IY_H$<br>$(nn) \leftarrow IY_L$                                                                                                | •                          | •                     | X           | •       | x           | •       | •     | •      | 11 111 101 FD<br>00 100 010 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4              | 6                 | 20                |                                                                             |
|                                 | LD SP, HL<br>LD SP, IX                                     | SP – HL<br>SP – IX                                                                                                                                | :                          | :                     | X<br>X      | :       | X<br>X      | :       | :     | :      | - n →<br>11 111 001 F9<br>11 011 101 DD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1<br>2         | 1<br>2            | 6<br>10           |                                                                             |
|                                 | LD SP, IY                                                  | SP - IY                                                                                                                                           | •                          | •                     | x           | •       | x           | •       | •     | •      | 11 111 101 FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2              | 2                 | 10                | a Paur                                                                      |
|                                 | PUSH qq                                                    | (SP-2) ← qqL<br>(SP-1) ← qqH                                                                                                                      | •                          | •                     | x           | •       | x           | •       | •     | •      | 11 qq0 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 3                 | 11                | 00 BC<br>01 DE                                                              |
|                                 | PUSH IX                                                    | $SP \rightarrow SP \rightarrow Z$<br>$(SP - 2) \rightarrow IX_L$<br>$(SP - 1) \rightarrow IX_H$<br>$SP \rightarrow SP \rightarrow Z$              | •                          | •                     | X           | •       | X           | •       | •     | •      | 11 011 101 DD<br>11 100 101 E5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2              | 4                 | 15                | 10 HL<br>11 AF                                                              |
|                                 | PUSH IY                                                    | $(SP-2) \leftarrow IY_L$<br>$(SP-1) \leftarrow IY_H$<br>$SP \rightarrow SP - 2$                                                                   | •                          | •                     | x           | •       | X           | •       | •     | •      | 11 111 101 FD<br>11 100 101 E5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2              | 4                 | 15                |                                                                             |
|                                 | POP qq                                                     | $qq_H - (SP + 1)$<br>$qq_L - (SP)$                                                                                                                | •                          | •                     | x           | •       | x           | •       | •     | •      | 11 gg0 001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 3                 | 10                |                                                                             |
|                                 | POP IX                                                     | $IX_{H} - (SP+1)$ $IX_{L} - (SP)$ $SP - SP + 2$                                                                                                   | •                          | •                     | X           | •       | x           | •       | •     | •      | 11 011 101 DD<br>11 100 001 E1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2              | 4                 | 14                |                                                                             |
|                                 | POP IY                                                     | $IY_{H} - (SP+1)$ $IY_{L} - (SP)$ $SP - SP + 2$                                                                                                   | •                          | •                     | x           | •       | x           | •       | •     | •      | 11 111 101 FD<br>11 100 001 E1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2              | 4                 | 14                |                                                                             |
|                                 | NOTES dd is ar<br>qq is ar<br>(PAIR) <sub>F</sub><br>e g , | by of the register pairs BC, I<br>by of the register pairs AF, E<br>4, $(PAIR)_L$ refer to high order<br>BC <sub>L</sub> = C, AF <sub>H</sub> = A | DE, HI<br>BC, Di<br>er and | L, SP<br>E, HI<br>low | ,<br>orde   | r eıgi  | ht bit      | s of th | e rec | gister | r pair respectively,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                   |                   |                                                                             |
| Exchange,<br>Block<br>Transfer, | EX DE, HL<br>EX AF, AF'<br>EXX                             | DE - HL $AF - AF'$ $BC - BC'$ $DE - DE'$ $HL + UL'$                                                                                               | • • •                      | •                     | X<br>X<br>X | •       | X<br>X<br>X | •       | •     | :      | 11 101 011 EB<br>00 001 000 08<br>11 011 001 D9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1<br>1<br>1    | 1<br>1<br>1       | 4<br>4<br>4       | Register bank and<br>auxiliary register                                     |
| Block Search                    | EX (SP), HL                                                | $H \rightarrow (SP+1)$                                                                                                                            | ٠                          | •                     | x           | •       | x           | •       | •     | •      | 11 100 011 E3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1              | 5                 | 19                | Dank exchange                                                               |
| Groups                          | EX (SP), IX                                                | $IX_H \rightarrow (SP+1)$                                                                                                                         | •                          | ٠                     | x           | ٠       | X           | •       | •     | •      | 11 011 101 DD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2              | 6                 | 23                |                                                                             |
|                                 | EX (SP), IY                                                | $IY_{H} \rightarrow (SP)$<br>$IY_{L} \rightarrow (SP)$                                                                                            | •                          | •                     | X           | •       | X           | •       | •     | •      | 11 100 011 E3<br>11 111 101 FD<br>11 100 011 E3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2              | 6                 | 23                |                                                                             |
|                                 | LDI                                                        | (DE) - (HL)<br>DE - DE + 1<br>HL - HL + 1<br>BC - BC - 1                                                                                          | •                          | •                     | x           | 0       | x           | ÷- (    | 0     | •      | 11 101 101 ED<br>10 100 000 A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2              | 4                 | 16                | Load (HL) into<br>(DE), increment<br>the pointers and<br>decrement the byte |
|                                 | LDIR                                                       | (DE) - (HL) $DE - DE + 1$ $HL - HL + 1$ $BC - BC - 1$ $Repeat until$ $BC = 0$                                                                     | •                          | •                     | x           | 0       | x           | Ŷ       | 0     | •      | 11 101 101 ED<br>10 110 000 BO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2<br>2         | 5<br>4            | 21<br>16          | counter (BC)<br>If BC ≠ 0<br>If BC = 0                                      |

NOTE  $\bigcirc P/V$  flag is 0 if the result of BC - 1 = 0, otherwise P/V = 1

**280L CPU** 

| Exchange,<br>Block                  | Mnemonic                                  | Symbolic<br>Operation                                                                                | s                                | z                    |               | Flo<br>H | zgs    | P/V     | N      | с      | Opcode<br>76 543 210 Hex                           | No.of<br>Bytes | No.of M<br>Cycles | No.of T<br>States | Comments                                                                                                               |
|-------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------|----------------------|---------------|----------|--------|---------|--------|--------|----------------------------------------------------|----------------|-------------------|-------------------|------------------------------------------------------------------------------------------------------------------------|
| Transfer,<br>Block Search<br>Groups | LDD                                       | $(DE) \leftarrow (HL)$<br>$DE \leftarrow DE - 1$<br>$HL \leftarrow HL - 1$<br>$BC \leftarrow BC - 1$ | •                                | •                    | x             | 0        | x      | 0,      | 0      | •      | 11 101 101 ED<br>10 101 000 A8                     | 2              | 4                 | 16                |                                                                                                                        |
| (Commune)                           | LDDR                                      | (DE) - (HL) $DE - DE - 1$ $HL - HL - 1$ $BC - BC - 1$ $Repeat until$                                 | •                                | •                    | x             | 0        | x      | 3       | 0      | •      | 11 101 101 ED<br>10 111 000 B8                     | 2<br>2         | 5<br>4            | 21<br>16          | If BC $\neq$ 0<br>If BC = 0                                                                                            |
|                                     | СРІ                                       | BC = 0 $A - (HL)$ $HL - HL + 1$ $BC = BC - 1$                                                        | 1                                | 3                    | x             | 1        | x      | 0<br>'' | 1      | •      | 11 101 101 ED<br>10 100 001 A1                     | 2              | 4                 | 16                |                                                                                                                        |
|                                     | ODID                                      |                                                                                                      |                                  | 3                    | v             |          | v      | 0       | ,      |        | 11 101 101 ED                                      | 2              | -                 | 01                | K PO + 0 - 1                                                                                                           |
|                                     | CPIR                                      | A – (HL)                                                                                             | 1                                | 1                    | A             | 1        |        | ·       | 1      | •      |                                                    | 2              | 5                 | 21                | $\begin{array}{c} \text{If } BC \neq 0 \text{ and} \\ A \neq (HL) \end{array}$                                         |
|                                     |                                           | $HL \leftarrow HL + I$<br>BC $\leftarrow$ BC - 1<br>Repeat until<br>A = (HL) or<br>BC = 0            |                                  | @                    |               |          |        | ω       |        |        |                                                    | 2              | 4                 | 16                | $\begin{array}{l} \text{If } BC = 0 \text{ or} \\ \mathbf{A} = (\text{HL}) \end{array}$                                |
|                                     | CPD                                       | A - (HL)<br>HL - HL - 1<br>BC - BC - 1                                                               | 1                                | 0<br>1<br>0          | x             | 1        | x      | °       | 1      | •      | 11 101 101 ED<br>10 101 001 A9                     | 2              | 4                 | 16                |                                                                                                                        |
|                                     | CPDR                                      | Å – (HL)                                                                                             | 1                                | 1                    | x             | ŧ        | x      | ÷       | 1      | •      | 11 101 101 ED                                      | 2              | 5                 | 21                | If BC $\neq$ 0 and                                                                                                     |
|                                     |                                           | $HL \leftarrow HL - 1$<br>BC $\leftarrow$ BC - 1<br>Repeat until<br>A = (HL) or<br>BC = 0            |                                  |                      |               |          |        |         |        |        | 10 111 001 B9                                      | 2              | 4                 | 16                | $A \neq (HL)$<br>If BC = 0 or<br>A = (HL)                                                                              |
|                                     | NOTES () P/V il<br>() P/V il<br>() Z ilag | ag is 0 if the result of BG<br>ag is 0 at completion of<br>is 1 if A = (HL), otherw                  | C + 1 =<br>instructi<br>vise Z = | 0, oth<br>on or<br>0 | ierwis<br>ily | se P/    | V =    | 1.      |        |        | ,<br>,                                             |                |                   |                   |                                                                                                                        |
| 8-Bit<br>Ārithmətic<br>and Logical  | ADD A, r<br>ADD A, n                      | $A \leftarrow A + r$ $A \leftarrow A + n$                                                            | :<br>:                           | 1<br>1               | X<br>X        | 1        | x<br>x | v<br>v  | 0<br>0 | 1<br>1 | 10 000 r<br>11 000 110                             | 1<br>2         | 1<br>2            | 4<br>7            | r Reg.<br>000 B<br>001 C                                                                                               |
| Group                               | ADD A, (HL)<br>ADD A, (IX+d)              | $A \leftarrow A + (HL)$<br>$A \leftarrow A + (IX + d)$                                               | 1                                | 1<br>1               | X<br>X        | 1        | X<br>X | v<br>v  | 0<br>0 | 1      | 10 000 110<br>11 011 101 DI<br>10 000 110<br>- d - | 1<br>0 3       | 2<br>5            | 7<br>19           | 100 H<br>101 L<br>111 A                                                                                                |
|                                     | ADD A, (IY+d)                             | $\mathbf{A} \leftarrow \mathbf{A} + (\mathbf{I}\mathbf{Y} + \mathbf{d})$                             | 1                                | 1                    | х             | 1        | х      | v       | 0      | 1      | 11 111 101 FI<br>10 000 110                        | ) 3            | 5                 | 19                |                                                                                                                        |
|                                     | ADC A, s<br>SUB s                         | A - A+s+CY<br>A - A-s                                                                                | 1<br>1                           | 1<br>1               | X<br>X        | 1<br>1   | X<br>X | v<br>v  | 0<br>1 | 1<br>1 |                                                    |                |                   |                   | s is any of r, n,<br>(HL), (IX + d),<br>(IY + d) as shown                                                              |
|                                     | SBC A, s                                  | A - A-s-CY                                                                                           | 1                                | 1                    | X             | 1        | X      | V       | 1      | 1      | 011                                                |                |                   |                   | for ADD instruction<br>The indicated bits                                                                              |
|                                     | AND s                                     | $A \leftarrow A \land s$                                                                             | 1                                | 1                    | X             | 1        | X      | P       | 0      | 0      | 100                                                |                |                   |                   | replace the 000 in                                                                                                     |
|                                     | VOR s                                     | A A • s                                                                                              |                                  | -                    | x             | 0        | x      | P       | 0      | 0      | 1101                                               |                |                   |                   | the ADD set above.                                                                                                     |
|                                     | CP s                                      | A-s                                                                                                  | ÷                                | ;                    | x             | 1        | x      | v       | 1      | ĩ      |                                                    |                |                   |                   |                                                                                                                        |
|                                     | INC r                                     | r r + 1                                                                                              | 1                                | t                    | х             | 1        | х      | v       | 0      | •      | 00 r 100                                           | 1              | 1                 | 4                 |                                                                                                                        |
|                                     | INC (HL)<br>INC (IX + d)                  | (HL) ←(HL) + 1<br>(IX + d) ←<br>(IX + d) + 1                                                         | 1<br>1                           | 1<br>1               | X<br>X        | 1        | X<br>X | v<br>v  | 0<br>0 | •      | 00 110 100<br>11 011 101 DI<br>00 110 100          | 1              | 3<br>6            | 11<br>23          |                                                                                                                        |
|                                     | INC (IY + d)                              | (IY + d) ←<br>(IY + d) + 1                                                                           | 1                                | 1                    | x             | 1        | x      | v       | 0      | •      | 11 111 101 FI<br>00 110 100                        | 3              | 6                 | 23                |                                                                                                                        |
|                                     | DEC m                                     | m - m - l                                                                                            | 1                                | ı                    | х             | ı        | x      | v       | 1      | •      | - d -<br>101                                       |                |                   |                   | m is any of r, (HL),<br>(IX + d), (IY + d)<br>as shown for INC.<br>DEC same format<br>and states as INC<br>Bealage ICO |

Replace 100 with

| General-<br>Purpose              | Mnemonic                                   | Symbolic<br>Operation                                                                                           | S                        | z                  |                                 | Flo<br>H | zgs                             | P/V   | N | с  | Opcode<br>76 543 2                                                               | 10 He                                                       | No.of<br>x Bytes | No.of M<br>Cycles     | No.of T<br>States     | Comments                                                                  |
|----------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|---------------------------------|----------|---------------------------------|-------|---|----|----------------------------------------------------------------------------------|-------------------------------------------------------------|------------------|-----------------------|-----------------------|---------------------------------------------------------------------------|
| Arithmetic<br>and<br>CDU Control | DAA                                        | Converts acc. content<br>into packed BCD<br>following add or<br>subtract with packed                            | 1                        | 1                  | x                               | 1        | x                               | P     | • | 1  | 00 100 1                                                                         | 11 27                                                       | 1                | 1                     | 4                     | Decimal adjust<br>accumulator                                             |
| Groups                           | CPL                                        | BCD operands.<br>A - Ā                                                                                          | •                        | •                  | x                               | 1        | x                               | •     | 1 | •  | 00 101 1                                                                         | 11 2F                                                       | 1                | 1                     | 4                     | Complement<br>accumulator (one's                                          |
|                                  | NEG                                        | A - 0 - A                                                                                                       | ı                        | 1                  | x                               | ı        | x                               | v     | 1 | ı  | 11 101 1                                                                         | 01 EI                                                       | 2                | 2                     | 8                     | complement).<br>Negate acc. (two's                                        |
|                                  | CCF                                        | CY - CY                                                                                                         | •                        | •                  | x                               | X        | X                               | •     | 0 | 1  | 00 111 1                                                                         | 11 3F                                                       | 1                | 1                     | 4                     | complement).<br>Complement carry<br>flag.                                 |
|                                  | SCF<br>NOP<br>HALT<br>DI ★<br>EI ★<br>IM 0 | CY - 1<br>No operation<br>CPU halted<br>IFF - 0<br>IFF - 1<br>Set interrupt<br>mode 0<br>Set interrupt          | ••••••                   | •••••              | X<br>X<br>X<br>X<br>X<br>X<br>X | 0        | X<br>X<br>X<br>X<br>X<br>X<br>X | ••••• | 0 | 1  | 00 110 1<br>00 000 0<br>01 110 1<br>11 110 0<br>11 111 0<br>11 101 1<br>01 000 1 | 11 37<br>00 00<br>10 76<br>11 F3<br>11 FE<br>01 EE<br>10 46 |                  | 1<br>1<br>1<br>1<br>2 | 4<br>4<br>4<br>4<br>8 | Set carry flag.                                                           |
|                                  | IM 1<br>IM 2                               | mode 1<br>Set interrupt                                                                                         | •                        |                    | x                               | •        | x                               | •     | • | •  | 01 010 1                                                                         | 10 56<br>01 EE                                              | 2                | 2                     | 8                     |                                                                           |
|                                  | NOTES. IFF 1<br>CY in<br>* in              | mode 2<br>ndicates the interrupt enable fli<br>ndicates the carry flip-flop<br>dicates interrupts are not sampl | p-flo<br>eda             | p<br>t the         | end o                           | of EI -  | or DI                           |       |   |    | 01 011 1                                                                         | 10 5E                                                       |                  |                       |                       |                                                                           |
| 16-Bit                           | ADD HL, ss                                 | HL - HL + ss                                                                                                    | •                        | •                  | x                               | x        | x                               | •     | 0 | :  | 00 ssl 0                                                                         | 01                                                          | 1                | 3                     | 11                    | ss Reg                                                                    |
| Arithmetic<br>Group              | ADC HL, 88                                 | HL ← HL + ss + CY                                                                                               | 1                        | 1                  | X                               | х        | x                               | v     | 0 | ł  | 11 101 1<br>Ol ssl C                                                             | 01 EI<br>10                                                 | 2                | 4                     | 15                    | 01 DE<br>10 HL                                                            |
|                                  | SBC HL, ss                                 | HL - HL - ss - CY                                                                                               | 1                        | 1                  | X                               | x        | x                               | v     | 1 | t  | 11 101 1<br>01 ss0 0                                                             | 01 EI                                                       | 2                | 4                     | 15                    | 11 SP                                                                     |
|                                  | ADD IX, pp                                 | IX – IX + pp                                                                                                    | •                        | •                  | x                               | x        | х                               | •     | 0 | 1  | 11 011 1<br>01 pp1 0                                                             | 01 DI<br>101                                                | 2                | 4                     | 15                    | pp Reg<br>00 BC<br>01 DE<br>10 IX                                         |
|                                  | ADD IY, rr                                 | IY — IY + rr                                                                                                    | •                        | •                  | X                               | x        | x                               | •     | 0 | ı  | 11 111 1<br>00 rrl 0                                                             | 01 FE<br>01                                                 | 2                | 4                     | 15                    | rr Reg.<br>00 BC<br>01 DE<br>10 IY<br>11 SP                               |
|                                  | INC ss<br>INC IX                           | $ss \leftarrow ss + 1$<br>IX $\leftarrow$ IX + 1                                                                | :                        | :                  | X<br>X                          | :        | X<br>X                          | :     | : | :  | 00 ss0 0<br>11 011 1                                                             | 11<br>01 DI                                                 | 1                | 1<br>2                | 6<br>10               | II Sr                                                                     |
|                                  | INC IY                                     | IY - IY + 1                                                                                                     | •                        | •                  | x                               | •        | х                               | •     | • | •  | 00 100 0<br>11 111 1                                                             | 11 23<br>01 FE                                              | 2                | 2                     | 10                    |                                                                           |
|                                  | DEC ss<br>DEC IX                           | $ss \leftarrow ss - 1$<br>IX $\leftarrow$ IX - 1                                                                | :                        | :                  | X<br>X                          | :        | X<br>X                          | :     | : | :  | 00 100 0<br>00 ssl 0<br>11 011 1                                                 | 11 23<br>11<br>01 DE                                        | 1                | 1<br>2                | 6<br>10               |                                                                           |
|                                  | DEC IY                                     | IY - IY - 1                                                                                                     | •                        | •                  | x                               | •        | x                               | •     | • | •  | 00 101 0<br>11 111 1<br>00 101 0                                                 | 11 2E<br>01 FE<br>11 2E                                     | 2                | 2                     | 10                    |                                                                           |
|                                  | NOTES ss is a<br>pp is<br>rr is a          | any of the register pairs BC, DE<br>any of the register pairs BC, D<br>any of the register pairs BC, DE         | E, HL<br>E, IX<br>E, IY, | , SP<br>, SP<br>SP |                                 |          |                                 |       |   |    |                                                                                  |                                                             |                  |                       |                       |                                                                           |
| Rotate and<br>Shift Group        | RLCA                                       |                                                                                                                 | •                        | •                  | x                               | 0        | x                               | •     | 0 | 1  | 00 000 1                                                                         | 11 (                                                        | 07 1             | 1                     | 4                     | Rotate left circular<br>accumulator                                       |
|                                  | RLA                                        |                                                                                                                 | •                        | •                  | x                               | 0        | x                               | •     | 0 | :  | 00 010 1                                                                         | 11                                                          | 7 1              | 1                     | 4                     | Rotate left<br>accumulator                                                |
|                                  | RRCA                                       |                                                                                                                 | •                        | •                  | x                               | 0        | х                               | •     | 0 | ł  | 00 001 1                                                                         | 11 0                                                        | 9F 1             | 1                     | 4                     | Rotate right circular<br>accumulator                                      |
|                                  | RRA                                        | $ \begin{array}{c} 4 \\ \hline A \\ \hline \end{array} $                                                        | •                        | •                  | x                               | 0        | х                               | •     | 0 | 1  | 00 011 1                                                                         | 11 1                                                        | F 1              | 1                     | 4                     | Rotate right<br>accumulator.                                              |
|                                  | RLC r                                      |                                                                                                                 | 1                        | 1                  | x                               | 0        | x                               | Ρ     | 0 | I  | 11 001 0<br>00 000                                                               | n c                                                         | CB 2             | 2                     | 8                     | Rotate left cırcular<br>register r.                                       |
|                                  | RLC (HL)                                   |                                                                                                                 | 1                        | 1                  | х                               | 0        | х                               | Р     | 0 | 1  | 11 001 0<br>00 000 1                                                             | 11 C<br>10                                                  | CB 2             | 4                     | 15                    | <u>r Reg</u><br>000 B<br>001 C                                            |
|                                  | RLC (I <b>X</b> + d)                       | CY + 7 + 0 +<br>r,(HL),(IX + d),(IY + d)                                                                        | ı                        | ı                  | х                               | 0        | x                               | P     | 0 | I  | 11 011 1<br>11 001 0<br>- d<br>00 000 1                                          | 01 E<br>11 C<br>-                                           | D 4<br>B         | 6                     | 23                    | 010 D<br>011 E<br>100 H<br>101 L<br>111 A                                 |
|                                  | RLC (IY + d)                               |                                                                                                                 | ı                        | 1                  | x                               | 0        | x                               | Ρ     | 0 | 1  | 11 111 10<br>11 001 0                                                            | 01 F<br>11 C                                                | D 4<br>B         | 6                     | 23                    |                                                                           |
|                                  | RL m                                       | <b>CY</b> ← <b>7</b> ← <b>0</b> ←<br><b>m</b> = r,(HL),(IX + d),(IY + d)                                        | :                        | ı                  | x                               | 0        | x                               | P     | 0 | ŧ  | 00 000 1<br>010                                                                  | -                                                           |                  |                       |                       | Instruction format<br>and states are as<br>shown for RLC's<br>To form new |
|                                  | RRC m                                      | m = r, (HL), (IX + d), (IY + d)                                                                                 | :                        | 1                  | x                               | 0        | x                               | P     | 0 | ۰, | 001                                                                              |                                                             |                  |                       |                       | opcode replace<br>000 or RLC's<br>with shown code                         |

| Rotate and<br>Shift Group | Mnemonic        | Symbolic<br>Operation                                                                                        | S      | z      |       | F1<br>H | ags | P/V | N | с | Opcod<br>76 543 2                                 | •<br>210 Ha          | No.of<br>x Bytes | No.of M<br>Cycles | No.of T<br>States | Comments                                                                                                                                                                                                            |
|---------------------------|-----------------|--------------------------------------------------------------------------------------------------------------|--------|--------|-------|---------|-----|-----|---|---|---------------------------------------------------|----------------------|------------------|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Continued)               | RR m            | <b>7</b> →0→CY→<br>m=r,(HL),(IX+d),(IY+d)                                                                    | 1      | t      | x     | 0       | x   | Ρ   | 0 | 1 | 01,                                               |                      |                  |                   |                   |                                                                                                                                                                                                                     |
|                           | SLA m           | $\begin{array}{c} \hline CY & \hline 7 & \hline 0 & \hline 0 \\ m & r, (HL), (IX + d), (IY + d) \end{array}$ | 1      | ı      | х     | 0       | x   | Ρ   | 0 | 1 | 100                                               |                      |                  |                   |                   | 4                                                                                                                                                                                                                   |
|                           | SRA m           | m = r, (HL), (IX + d), (IY + d)                                                                              | 1      | 1      | x     | 0       | x   | Ρ   | 0 | t | 101                                               |                      |                  |                   |                   |                                                                                                                                                                                                                     |
|                           | SRL m           | m = r, (HL), (IX + d), (IY + d)                                                                              | 1      | 1      | х     | 0       | x   | Р   | 0 | I | 111                                               |                      |                  |                   |                   |                                                                                                                                                                                                                     |
|                           | RLD [           | 7-43-0 7-43-0<br>A (HL)                                                                                      | 1      | 1      | х     | 0       | х   | Р   | 0 | • | 11 101 1<br>01 101 1                              | 01 EI<br>11 61       | 2                | 5                 | 18                | Rotate digit left and<br>right between<br>the accumulator                                                                                                                                                           |
|                           | RRD [           | 7-43-0<br>A (HL)                                                                                             | 1      | :      | x     | 0       | х   | P   | 0 | • | 11 101 1<br>01 100 1                              | 01 EI<br>11 67       | 2                | 5                 | 18                | and location (HL)<br>The content of the<br>upper half of<br>the accumulator is<br>unaffected                                                                                                                        |
| Bit Set, Reset            | BIT b, r        | Z – īb                                                                                                       | x      | 1      | x     | 1       | x   | x   | 0 | • | 11 001 0                                          | 11 СВ                | 2                | 2                 | 8                 | r Reg.                                                                                                                                                                                                              |
| and Test                  | BIT b, (HL)     | $Z - (\overline{HL})_{b}$                                                                                    | X      | ı      | X     | 1       | X   | x   | 0 | • | 11 001 0                                          | II CB                | 2                | 3                 | 12                | 001 C                                                                                                                                                                                                               |
| Group                     | BIT b, (IX + d) | $\mathbf{b} \ \mathbf{Z} \leftarrow (\mathbf{\overline{IX} + d})_{\mathbf{b}}$                               | x      | 1      | x     | 1       | x   | x   | 0 | • | 01 b 1<br>11 011 1<br>11 001 0<br>← d ←<br>01 b 1 | 10<br>01 DD<br>11 CB | 4                | 5                 | 20                | 010 D<br>011 E<br>100 H<br>101 L<br>111 A                                                                                                                                                                           |
|                           | BIT b, (IY + d) | $\mathbf{b} \mathbf{Z} - (\overline{\mathbf{IY} + \mathbf{d}})_{\mathbf{b}}$                                 | x      | 1      | X     | 1       | X   | x   | 0 | • | 11 111 1<br>11 001 0<br>— d<br>01 b 1             | 01 FD<br>11 CB       | 4                | 5                 | 20                | bit lested           000         0           001         1           010         2           011         3           100         4           101         5           110         6                                  |
|                           | SET b, r        | r <sub>b</sub> - 1                                                                                           | •      | •      | x     | •       | x   | •   | • | • | 11 001 0                                          | 11 CB                | 2                | 2                 | 8                 | 111 7                                                                                                                                                                                                               |
|                           | SET b, (HL)     | (HL) <sub>b</sub> - 1                                                                                        | •      | •      | x     | •       | X   | •   | • | • | 11 001 0                                          | r<br>11 CB           | 2                | 4                 | 15                |                                                                                                                                                                                                                     |
|                           | SET b, (IX + d) | $(IX+d)_b - 1$                                                                                               | •      | •      | x     | •       | x   | •   | • | • | 11 011 1<br>11 001 0<br>- d                       | 01 DD<br>11 CB       | 4                | 6                 | 23                |                                                                                                                                                                                                                     |
|                           | SET b, (IY+d)   | (IY + d) <sub>b</sub> ← 1                                                                                    | •      | •      | x     | •       | x   | •   | • | • | П Б 1<br>11 111 1<br>11 001 0<br>— d              | 10<br>01 FD<br>11 CB | 4                | 6                 | 23                |                                                                                                                                                                                                                     |
|                           | RES b, m        | $m_{b} \leftarrow 0$<br>$m \equiv r, (HL),$<br>(IX + d),<br>(IY + d)                                         | •      | •      | x     | •       | x   | •   | • | • | Ш Ь 1<br>[]]                                      | 10                   |                  |                   |                   | To form new<br>opcode replace<br>[1] of SET b, s<br>with [0] Flags<br>and time states for<br>SET instruction.                                                                                                       |
|                           | NOTES The n     | otation m <sub>b</sub> indicates bit b (0 to                                                                 | o 7) d | or loc | ation | m.      |     |     |   |   |                                                   |                      |                  |                   |                   |                                                                                                                                                                                                                     |
| Jump<br>Group             | JP nn           | PC - nn                                                                                                      | •      | •      | x     | •       | x   | •   | • | • | 11 000 0<br>- n                                   | 011 C3               | 3                | 3                 | 10                |                                                                                                                                                                                                                     |
| •                         | JP cc, nn       | If condition cc is<br>true PC ← nn,<br>otherwise<br>continue                                                 | •      | •      | x     | •       | x   | •   | • | • | $\frac{-}{n}$<br>$\frac{1}{n}$<br>$\frac{-}{n}$   |                      | 3                | 3                 | 10                | Containing           000         NZ non-zero           001         Z zero           010         NC non-zerry           011         C carry           100         PC parity odd           101         PE parity even |
|                           | JR e            | PC - PC+e                                                                                                    | •      | •      | x     | •       | x   | •   | • | • | 00 011 0                                          | 00 18                | 2                | 3                 | 12                | 111 M sign negative                                                                                                                                                                                                 |
|                           | JR C, e         | If $C = 0$ ,<br>continue                                                                                     | •      | •      | x     | •       | x   | •   | • | • | - e-2<br>00 111 0<br>← e-2                        | 00 38                | 2                | 2                 | 7                 | If condition not met.                                                                                                                                                                                               |
|                           | ID NO           | $PC \leftarrow PC + e$                                                                                       |        |        |       |         |     |     |   |   |                                                   |                      | 4                | 3                 | 12                | in condition is met.                                                                                                                                                                                                |
|                           | JR NC, e        | $ \begin{array}{ll} \text{if } C = 1, \\ \text{continue} \\ \text{If } C = 0, \end{array} $                  | •      | •      | x     | •       | х   | •   | • | • | 00 110 0<br>← e-2                                 | uu 30<br>⊶           | 2                | 2<br>3            | 12                | if condition not met.                                                                                                                                                                                               |
|                           | JP Z, e         | $PC \leftarrow PC + e$<br>If $Z = 0$                                                                         | •      | •      | x     | •       | x   | •   | • | • | 00 101 0                                          | 00 28                | 2                | 2                 | 7                 | If condition not met.                                                                                                                                                                                               |
|                           |                 | If $Z = 1$ ,<br>PC = PC + -                                                                                  |        |        |       |         |     |     |   |   | 2                                                 |                      | 2                | 3                 | 12                | If condition is met.                                                                                                                                                                                                |
|                           | JR NZ, e        | If $Z = 1$ ,                                                                                                 | •      | •      | x     | •       | x   | •   | • | • | 00 100 0                                          | 00 20                | 2                | 2                 | 7                 | If condition not met.                                                                                                                                                                                               |
|                           |                 | If $Z = 0$ ,<br>PC = PC = -                                                                                  |        |        |       |         |     |     |   |   | - e-2                                             |                      | 2                | 3                 | 12                | If condition is met.                                                                                                                                                                                                |
|                           | JP (HL)         | PC - HL                                                                                                      | •      | •      | x     | •       | x   | •   | • | • | 11 101 0                                          | 01 E9                | 1                | 1                 | 4                 |                                                                                                                                                                                                                     |
|                           | JP (IX)         | PC - IX                                                                                                      | •      | •      | X     | •       | x   | •   | • | • | 11 011 1<br>11 101 0                              | 01 DD<br>01 E9       | 2                | 2                 | 8                 |                                                                                                                                                                                                                     |

| Jump Group               | Mnemonic                                      | Symbolic<br>Operation                                                                                                            | s                          | z                    |                         | Flo<br>H             | ıgs                 | P/V            | N          | с     | 7      | Opc<br>6 54       | ode<br>3 21          | 0 Hex            | No.ol<br>Byter | No.of M<br>Cycles                                                        | No.of T<br>States | Comments                                                                                                                  |
|--------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|-------------------------|----------------------|---------------------|----------------|------------|-------|--------|-------------------|----------------------|------------------|----------------|--------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|
| (Commueu)                | JP (IY)                                       | PC - IY                                                                                                                          | •                          | •                    | Х                       | •                    | X                   | •              | •          | •     | 11     | 11                | 1 10                 | 1 FD             | 2              | 2                                                                        | 8                 |                                                                                                                           |
|                          | DJNZ, e                                       | B - B - 1                                                                                                                        | •                          | •                    | х                       | •                    | x                   | •              | •          | •     | 00     | 1 10<br>0 010     | 100<br>100           | 1 E9<br>0 10     | 2              | 2                                                                        | 8                 | If $B = 0$                                                                                                                |
|                          |                                               | If B = 0,<br>continue                                                                                                            |                            |                      |                         |                      |                     |                |            |       | ÷      | e -               | 2 -                  | •                |                |                                                                          |                   |                                                                                                                           |
|                          |                                               | If $B \neq 0$ ,<br>PC $\leftarrow$ PC + e                                                                                        |                            |                      |                         |                      |                     |                |            |       |        |                   |                      |                  | 2              | 3                                                                        | 13                | líB≠0                                                                                                                     |
|                          | NOTES e repre<br>e is a s<br>e - 2 in<br>by 2 | essents the extension in the re-<br>ligned two's complement num<br>i the opcode provides an effe<br>2 prior to the addition of e | lative<br>iber in<br>ctive | addr<br>the<br>addre | range<br>range<br>ss of | g moo<br>e <<br>pc + | de<br>- 126<br>e as | , 129<br>PC 18 | ><br>incre | ement | ed     |                   |                      |                  |                |                                                                          |                   |                                                                                                                           |
| Call and<br>Return Group | CALL nn                                       | $(SP-1) - PC_H$<br>$(SP-2) - PC_L$<br>PC - nn                                                                                    | •                          | •                    | x                       | •                    | x                   | •              | •          | •     | 11     | 001<br>- n<br>- n | 10                   | 1 CD             | 3              | 5                                                                        | 17                |                                                                                                                           |
|                          | CALL cc, nn                                   | If condition                                                                                                                     | •                          | •                    | X                       | •                    | x                   | •              | •          | •     | 11     | l co              | : 100                | )                | 3              | 3                                                                        | 10                | If cc is false.                                                                                                           |
|                          |                                               | cc is false<br>continue,<br>otherwise same as<br>CALL nn                                                                         |                            |                      |                         |                      |                     |                |            |       | -      | - n<br>- n        | -                    |                  | 3              | 5                                                                        | 17                | If cc is true.                                                                                                            |
|                          | RET                                           | $PC_L \leftarrow (SP)$<br>$PC_H \leftarrow (SP+1)$                                                                               | •                          | •                    | x                       | •                    | х                   | •              | •          | •     | 11     | 001               | 00                   | 1 C9             | 1              | 3                                                                        | 10                |                                                                                                                           |
|                          | RET cc                                        | If condition                                                                                                                     | ٠                          | •                    | x                       | •                    | х                   | •              | •          | •     | 11     | 1 co              | : 000                | )                | 1              | 1                                                                        | 5                 | If cc is false.                                                                                                           |
|                          |                                               | continue,                                                                                                                        |                            |                      |                         |                      |                     |                |            |       |        |                   |                      |                  | 1              | 3                                                                        | 11                | If cc is true                                                                                                             |
|                          |                                               | otherwise<br>same as<br>RET                                                                                                      |                            |                      |                         |                      |                     |                |            |       |        |                   |                      |                  |                |                                                                          |                   | cc Condition<br>000 NZ non-zero<br>001 Z zero                                                                             |
|                          | RETI                                          | Return from                                                                                                                      | •                          | •                    | x                       | •                    | x                   | •              | •          | •     | 11     | 101               | 1 10                 | 1 ED             | 2              | 4                                                                        | 14                | 010 NC non-carry<br>011 C carry                                                                                           |
|                          | RETN <sup>1</sup>                             | Return from<br>non-maskable<br>interrupt                                                                                         | •                          | •                    | x                       | •                    | х                   | •              | •          | •     | 11     | 101               | 10                   | 1 ED<br>1 45     | 2              | 4                                                                        | 14                | 100 PO parity odd<br>101 PE parity even<br>110 P sign positive<br>111 M sign negative                                     |
|                          | RST p                                         | $(SP-1) \rightarrow PCH$<br>$(SP-2) \rightarrow PCL$<br>$PCH \rightarrow 0$<br>$PCL \rightarrow p$                               | •                          | •                    | х                       | •                    | х                   | •              | •          | •     | 11     | 1 t               | 11                   | 1                | 1              | 3                                                                        | 11                | t p<br>000 00H<br>001 08H<br>010 10H<br>011 18H<br>100 20H<br>101 28H<br>110 30H                                          |
|                          | NOTE 'RETN I                                  | oads $IFF_2 \rightarrow IFF_1$                                                                                                   |                            |                      |                         |                      |                     |                |            |       |        |                   |                      |                  |                |                                                                          |                   |                                                                                                                           |
| Input and                | IN Å, (n)                                     | A - (n)                                                                                                                          | •                          | •                    | x                       | •                    | х                   | •              | •          | •     | 1      | 1 01              | 11 0                 | 11 DE            | 32             | 3                                                                        | 11                | n to A <sub>0</sub> ~ A <sub>7</sub>                                                                                      |
| Output Group             | IN r, (C)                                     | $r \leftarrow (C)$<br>if $r = 110$ only the<br>flags will be affected                                                            | 1                          | •                    | X                       | t                    | X                   | P              | 0          | •     | 1      | - 10<br>01 1      | n 0                  | 01 EE<br>00      | 2              | 3                                                                        | 12                | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$                                                                             |
|                          | INI                                           | $(HL) \leftarrow (C)  B \leftarrow B - 1$                                                                                        | X                          | 1                    | x                       | х                    | х                   | х              | 1          | Х     | 1      | 1 10              | 01 1<br>00 0         | 01 EI<br>10 A2   | 2              | 4                                                                        | 16                | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$                                                                             |
|                          | INIR                                          | $HL \leftarrow HL + 1$<br>$(HL) \leftarrow (C)$                                                                                  | x                          | 1                    | х                       | х                    | x                   | x              | 1          | х     | 1      | 1 10              | 01 1                 | 01 EE            | 2              | 5                                                                        | 21                | C to $A_0 \sim A_7$                                                                                                       |
|                          |                                               | B - B - 1<br>HL - HL + 1<br>Repeat until<br>B = 0                                                                                |                            | •                    |                         |                      |                     |                |            |       | 1      | .0 11             | 10 0                 | 10 B2            | 2              | (If B≠0<br>4<br>(If B=0                                                  | )<br>16<br>)      | B to Ag ~ A <sub>15</sub>                                                                                                 |
|                          | IND                                           | $(HL) \leftarrow (C)$<br>B $\leftarrow$ B - 1                                                                                    | X                          | :                    | X                       | x                    | x                   | x              | 1          | X     | 1      | 1 10              | 01 1<br>01 0         | 01 EC<br>10 AA   | 2              | 4                                                                        | 16                | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$                                                                             |
|                          | INDR                                          | $HL \leftarrow HL - 1$<br>(HL) $\leftarrow$ (C)                                                                                  | х                          | 1                    | х                       | х                    | х                   | х              | 1          | X     | 1      | 1 10              | 01 10                | 01 EE            | 2              | 5                                                                        | 21                | C to A <sub>0</sub> ~ A <sub>7</sub>                                                                                      |
|                          |                                               | $B \leftarrow B - 1$<br>HL $\leftarrow$ HL - 1<br>Repeat until<br>B = 0                                                          |                            |                      |                         |                      |                     |                |            |       | 1      | 0 11              | 110                  | 10 BA            | 2              | (If B≠0<br>4<br>(If B=0                                                  | )<br>16<br>)      | B to A <sub>8</sub> ~ A <sub>15</sub>                                                                                     |
|                          | OUT (n), A                                    | (n) – A                                                                                                                          | •                          | ٠                    | х                       | ٠                    | Х                   | •              | •          | •     | 1      | 1 01              | 0 0                  | 11 D3            | 3 2            | 3                                                                        | 11                | n to $A_0 \sim A_7$                                                                                                       |
|                          | OUT (C), r                                    | (C) – r                                                                                                                          | •                          | •<br>መ               | x                       | •                    | x                   | •              | •          | •     | 1<br>C | 1 10              | n -<br>01 10<br>r 00 | -<br>01 EE<br>01 | ) 2            | 3                                                                        | 12                | $\begin{array}{l} \text{Acc. to } Ag \sim A_{15} \\ \text{C to } A_0 \sim A_7 \\ \text{B to } Ag \sim A_{15} \end{array}$ |
|                          | OUTI                                          | $(C) \leftarrow (HL) B \leftarrow B - 1 HI = HI + 1$                                                                             | х                          | 1                    | X                       | ,Х                   | х                   | х              | 1          | х     | 1      | 1 10<br>0 10      | 01 1<br>00 0         | 01 EE<br>11 A3   | 2              | 4                                                                        | 16                | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$                                                                             |
|                          | OTIR                                          | $(C) \leftarrow (HL)$<br>B $\leftarrow B - 1$                                                                                    | x                          | 1                    | X                       | X                    | x                   | х              | 1          | X     | 1      | 1 10              | 01 1                 | 01 EE            | 2              | 5<br>(1fR≠∩                                                              | 21                | C to $A_0 \sim A_7$<br>B to $A_0 \sim A_{15}$                                                                             |
|                          |                                               | HL - HL + 1<br>Repeat until<br>B = 0                                                                                             |                            | ē                    |                         |                      |                     |                |            |       | 1      | J 11              |                      |                  | 2              | $\begin{array}{c} \text{(If } B \neq 0 \\ \text{(If } B = 0 \end{array}$ | ,<br>)<br>)       | 5 W N8 - N12                                                                                                              |
|                          | OUTD                                          | $(C) \leftarrow (HL) B \leftarrow B - 1 HL \leftarrow HL - 1$                                                                    | х                          | 1                    | x                       | x                    | х                   | x              | 1          | x     | 1      | 1 10              | 01 10                | 01 EC<br>11 AE   | 2              | 4                                                                        | 16                | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$                                                                             |

NOTE ① If the result of B - 1 is zero the Z flag is set, otherwise it is reset ② Z flag is set upon instruction completion only

| Input and<br>Output Group | Mnemonic                                                                                                                                                                                                     | Symbolic<br>Operation                                                                                                                                                                                                                                                                         | ;<br>n                                                                                                    | s                                                                                                    | z                                                                                           |                                                                                                                   | Fle<br>H                                                                                    | ıgs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P/V                                                                                                                                                                                                                                          | N (                                                                                           | с                                                            | Opcode<br>76 543 210                                                                                                                                                                      | ) Hex                                                                             | No.of<br>Bytes                                                                                           | No.of M<br>Cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | No.of 7<br>States                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Comments                                                                                                                                                                                                                                                                                                                |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Continued)               | OTDR                                                                                                                                                                                                         | $(C) \leftarrow (HL)$<br>B - B - 1<br>$HL \leftarrow HL - 1$<br>Repeat until $B =$                                                                                                                                                                                                            | = 0                                                                                                       | х                                                                                                    | 1                                                                                           | Х                                                                                                                 | x                                                                                           | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | x                                                                                                                                                                                                                                            | t Σ                                                                                           | x                                                            | 11 101 10<br>10 111 01                                                                                                                                                                    | 1 ED<br>1                                                                         | 2<br>2                                                                                                   | $5$ (If $B \neq 0$ ) 4 (If $B = 0$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 21<br>16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$                                                                                                                                                                                                                                                                           |
| Summary of                | Instruction                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                               | D7<br>S                                                                                                   | z                                                                                                    |                                                                                             | н                                                                                                                 |                                                                                             | P/V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ' N                                                                                                                                                                                                                                          | D <sub>0</sub><br>C                                                                           | C                                                            | omments                                                                                                                                                                                   |                                                                                   |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                         |
| Operation                 | ADD A, s, A<br>SUB s, SBC<br>AND s<br>OR s, XOR s<br>INC s<br>DEC s<br>ADD DD, ss<br>ADD DD, ss<br>ADC HL, ss<br>SBC HL, ss<br>SBC HL, sR<br>RLA, RLCA,<br>RL m, RLC a<br>RRC m, SI<br>SRA m, SI<br>RLD, RRD | LDC A, s<br>A, s, CP s, NEG<br>s<br>, RRA, RRCA<br>m; RR m,<br>LA m;<br>RL m                                                                                                                                                                                                                  |                                                                                                           |                                                                                                      | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X                               | 1<br>1<br>0<br>1<br>1<br>X<br>X<br>X<br>0<br>0<br>0                                                               | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | V<br>P<br>P<br>V<br>V<br>V<br>P<br>P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0                                                                                                                                                                                                    | t<br>0<br>0<br>1<br>1<br>1<br>1<br>1                                                          | 8-1<br>8-1<br>8-1<br>8-1<br>16<br>16<br>16<br>Ro<br>Ro<br>Ro | bit add or ac<br>bit subtract,<br>ogical operat<br>bit incremen<br>bit decremer<br>i-bit add<br>i-bit add with<br>-bit subtract<br>bate accumu<br>state and shift                         | dd with<br>subtra<br>iions.<br>it<br>n carry<br>with c<br>ilator<br>ft locat      | a carry<br>ct with<br>arry<br>ions                                                                       | carry, con                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | npare ar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | nd negate accumulator                                                                                                                                                                                                                                                                                                   |
|                           | DAA<br>CPL<br>SCF<br>CCF<br>IN r (C)<br>INI, ND, OU<br>INIR, INDR;<br>LDI, LDD<br>LDIR; LDDR<br>CPI, CPIR; (<br>LD A, I, LD<br>BIT b, s                                                                      | JTI, OUTD<br>OTIR, OTDR<br>CPD, CPDR<br>A, R                                                                                                                                                                                                                                                  | 1<br>•<br>•<br>*<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X     | 1<br>1<br>1<br>1<br>X<br>X<br>1<br>1<br>X<br>X<br>1<br>1<br>X                                        | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | 1<br>0<br>X<br>0<br>X<br>0<br>X<br>0<br>0<br>X<br>0<br>0<br>X<br>0<br>1                                           | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | P<br>•<br>P<br>X<br>X<br>i<br>0<br>i<br>IFF<br>X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | :<br>1<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:                                                | De<br>Co<br>Se<br>Co<br>Ing<br>Blo<br>Blo<br>I<br>Th<br>Th   | ectimal adjust<br>complement a<br>omplement a<br>trearry.<br>put register i<br>ock input an-<br>ock transfer :<br>ock search in<br>if BC $\neq$ 0, o<br>ie content of<br>the state of bit | arry<br>arry<br>indirec<br>d outp<br>instruct<br>otherwi-<br>the int<br>t b of le | nulator<br>Ilator<br>ut Z =<br>ttons P<br>tons Z<br>se P/V<br>terrupt o<br>ocation                       | $0 \text{ if } B \neq 0$<br>/V = 1  if  A = 0<br>= 0  mable flip<br>s  is copies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 otherw<br>BC ≠ 0<br>= (HL),<br>⊳flop (IF<br>d into th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | vise Z = 0<br>b, otherwise $P/V = 0$<br>otherwise Z = 0 $P/V = 1$<br>ZF) is copied into the $P/V$ flag.<br>ie Z flag                                                                                                                                                                                                    |
| Symbolic<br>Notation      | Symbol<br>S<br>Z<br>P/V                                                                                                                                                                                      | Sign flag. $S = Zero flag. Z = 1$<br>Parity or overfle<br>(V) share the sa<br>this flag with this<br>arithmetic opera<br>overflow of the said overflow of the<br>l if the result of the result of the<br>result is odd. If<br>the result of the accu<br>Add/Subtract flat<br>toon was a subtr | l if i<br>l if i<br>me<br>e pa<br>ation<br>resu<br>the<br>P/V<br>ope<br>H =<br>aced<br>amu<br>ag.<br>act. | Ope<br>the i<br>lag.<br>flag<br>inty<br>is af<br>lt. I<br>ope<br>hol<br>eratu<br>a c<br>lator<br>N = | MSE<br>esul<br>Par:<br>fect<br>P/Verations<br>on p<br>if the<br>arry<br>1 1                 | ion<br>3 of<br>1t of<br>ity (<br>gica<br>he r<br>this<br>V hc<br>on 1<br>bveri<br>brod<br>e acc<br>1 nte<br>f the | the<br>the<br>P) a<br>log<br>esu:<br>flav<br>flow<br>uce<br>dd co<br>o or<br>e pr           | res<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>op | ult i<br>ove<br>atior<br>hile<br>ith f<br>rity,<br>P/V<br>V =<br>nov<br>ibtra<br>rrov                                                                                                                                                        | s 1.<br>ion is<br>rflow<br>is affe<br>P/V<br>I = 1 if<br>verflo<br>act<br>v from<br>operation | s 0.<br>,<br>ect<br>=<br>0 if<br>f<br>ww.<br>m<br>a-         | Sym<br>t<br>0<br>1<br>X<br>V<br>P<br>r<br>s<br>ss                                                                                                                                         | bol                                                                               | The fi<br>opera<br>The fi<br>The fi<br>The fi<br>P/V fi<br>of the<br>P/V fi<br>the op<br>Any 6<br>allows | lag is af<br>tion.<br>ag is un<br>ag is in<br>ag is re<br>ag is in<br>ag affec<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>operation<br>opera | fected<br>nchangeset by<br>set by the<br>determinet<br>cted action.<br>the CPU<br>atton for<br>catton for<br>catton for<br>catton for<br>catton for<br>catton for catton for<br>catton for catton for<br>catton for catton for catton for<br>catton for catton for catton for catton for catton for<br>catton for catton for cat | <b>Operation</b><br>according to the result of the<br>ged by the operation.<br>the operation.<br>inate.<br>coording to the overflow result<br>coording to the parity result of<br>U registers A, B, C, D, E, H, L.<br>for all the addressing modes<br>ticular instruction.<br>for all the addressing modes<br>truction. |
|                           | H & N<br>C                                                                                                                                                                                                   | H and N flags a<br>decimal adjust i<br>rect the result in<br>addition or subt<br>packed BCD for<br>Carry/Link flag.                                                                                                                                                                           | re u<br>nstr<br>nto p<br>ract<br>mat                                                                      | sed<br>uction<br>ion<br>= 1                                                                          | in c<br>on (l<br>ed I<br>usin<br>if th                                                      | DA<br>DA<br>BCE<br>goj                                                                                            | unci<br>A) to<br>) foi<br>pera                                                              | tion<br>o pr<br>ma<br>ands<br>atio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | wit<br>rope<br>t fol<br>s wi<br>n pi                                                                                                                                                                                                         | h the<br>erly c<br>lown<br>th<br>roduc                                                        | e<br>cor-<br>ng<br>ced                                       | n<br>n<br>nn                                                                                                                                                                              |                                                                                   | Any c<br>Refree<br>8-bit<br>16-bit                                                                       | one of th<br>sh coun<br>value in<br>value i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ne two<br>ter.<br>range<br>n rang                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | index registers IX or IY.<br>e < 0, 255 >.<br>je < 0, 65535 >.                                                                                                                                                                                                                                                          |

#### Pin Descriptions

**A<sub>0</sub>-A<sub>15</sub>.** Address Bus (output, active High, 3-state). A<sub>0</sub>-A<sub>15</sub> form a 16-bit address bus. The Address Bus provides the address for memory data bus exchanges (up to 64K bytes) and for I/O device exchanges.

**BUSACK.** Bus Acknowledge (output, active Low). Bus Acknowledge indicates to the requesting device that the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR have entered their highimpedance states. The external circuitry can now control these lines.

**BUSREQ**. Bus Request (input, active Low). Bus Request has a higher priority than  $\overline{\text{NMI}}$ and is always recognized at the end of the current machine cycle. BUSREQ forces the CPU address bus, data bus, and control signals  $\overline{\text{MREQ}}$ ,  $\overline{\text{IORQ}}$ ,  $\overline{\text{RD}}$ , and  $\overline{\text{WR}}$  to go to a highimpedance state so that other devices can control these lines. BUSREQ is normally wire-ORed and requires an external pullup for these applications. Extended BUSREQ periods due to extensive DMA operations can prevent the CPU from properly refreshing dynamic RAMs.

**D<sub>0</sub>-D<sub>7</sub>.** Data Bus (input/output, active High, 3-state).  $D_0-D_7$  constitute an 8-bit bidirectional data bus, used for data exchanges with memory and I/O.

**HALT.** Halt State (output, active Low). HALT indicates that the CPU has executed a Halt instruction and is awaiting either a nonmaskable or a maskable interrupt (with the mask enabled) before operation can resume. While halted, the CPU executes NOPs to maintain memory refresh.

**INT.** Interrupt Request (input, active Low). Interrupt Request is generated by I/O devices. The CPU honors a request at the end of the current instruction if the internal softwarecontrolled interrupt enable flip-flop (IFF) is enabled. INT is normally wire-ORed and requires an external pullup for these applications.

**IORQ.** Input/Output Request (output, active Low, 3-state). IORQ indicates that the lower half of the address bus holds a valid I/O address for an I/O read or write operation. IORQ is also generated concurrently with MI during an interrupt acknowledge cycle to indicate that an interrupt response vector can be placed on the data bus.

**M**. Machine Cycle One (output, active Low).  $\overline{M}$ , together with  $\overline{MREQ}$ , indicates that the current machine cycle is the opcode fetch cycle of an instruction execution.  $\overline{M}$ , together with  $\overline{IORQ}$ , indicates an interrupt acknowledge cycle.

**MREQ.** Memory Request (output, active Low, 3-state). MREQ indicates that the address bus holds a valid address for a memory read or memory write operation.

**NMI.** Non-Maskable Interrupt (input, negative edge-triggered). NMI has a higher priority than INT. NMI is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop, and automatically forces the CPU to restart at location 0066H.

**RD.** Read (output, active Low, 3-state). RD indicates that the CPU wants to read data from memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus.

**RESET.** Reset (input, active Low). RESET initializes the CPU as follows: it resets the interrupt enable flip-flop, clears the PC and Registers I and R, and sets the interrupt status to Mode 0. During reset time, the address and data bus go to a high-impedance state, and all control output signals go to the inactive state. Note that RESET must be active for a minimum of three full clock cycles before the reset operation is complete.

**RFSH.** Refresh (output, active Low). RFSH, together with MREQ, indicates that the lower seven bits of the system's address bus can be used as a refresh address to the system's dynamic memories.

**WAIT.** Wait (input, active Low). WAIT indicates to the CPU that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter a Wait state as long as this signal is active. Extended WAIT periods can prevent the CPU from refreshing dynamic memory properly.

**WR.** Write (output, active Low, 3-state). WR indicates that the CPU data bus holds valid data to be stored at the addressed memory or I/O location.

#### **CPU** Timing

The CPU executes instructions by proceeding through a specific sequence of operations:

- Memory read or write
- I/O device read or write
- Interrupt acknowledge

Instruction Opcode Fetch. The CPU places the contents of the Program Counter (PC) on the address bus at the start of the cycle (Figure 5). Approximately one-half clock cycle later, MREQ goes active. When active, RD indicates that the memory data can be enabled onto the CPU data bus. The basic clock period is referred to as a T time or cycle, and three or more T cycles make up a machine cycle (M1, M2 or M3 for instance). Machine cycles can be extended either by the CPU automatically inserting one or more Wait states or by the insertion of one or more Wait states by the user.

The CPU samples the  $\overline{WAIT}$  input with the falling edge of clock state  $T_2$ . During clock states  $T_3$  and  $T_4$  of an M1 cycle dynamic RAM refresh can occur while the CPU starts decoding and executing the instruction. When the Refresh Control signal becomes active, refreshing of dynamic memory can take place.



\*TW = Wait cycle added when necessary for slow ancilliary devices.

Figure 5. Instruction Opcode Fetch

**CPU Timing** (Continued) **Memory Read or Write Cycles.** Figure 6 shows the timing of memory read or write cycles other than an opcode fetch ( $\overline{M1}$ ) cycle. The  $\overline{MREQ}$  and  $\overline{RD}$  signals function exactly as in the fetch cycle. In a memory write cycle,

 $\overline{\text{MREQ}}$  also becomes active when the address bus is stable. The  $\overline{\text{WR}}$  line is active when the data bus is stable, so that it can be used directly as an  $\overline{\text{R/W}}$  pulse to most semiconductor memories.



Figure 6. Memory Read or Write Cycles

CPU Timing (Continued)

**Input or Output Cycles.** Figure 7 shows the timing for an I/O read or I/O write operation. During I/O operations, the CPU automatically

inserts a single Wait state ( $T_{WA}$ ). This extra Wait state allows sufficient time for an I/O port to decode the address from the port address lines.



TWA = Wait cycle automatically inserted by CPU.

Figure 7. Input or Output Cycles

Interrupt Request/Acknowledge Cycle. The CPU samples the interrupt signal with the rising edge of the last clock cycle at the end of any instruction (Figure 8). When an interrupt is accepted, a special  $\overline{M1}$  cycle is generated.

During this  $\overline{\text{MI}}$  cycle,  $\overline{\text{IORQ}}$  becomes active (instead of  $\overline{\text{MREQ}}$ ) to indicate that the interrupting device can place an 8-bit vector on the data bus. The CPU automatically adds two Wait states to this cycle.



 $T_{LI}$  = Last state of any instruction cycle.

 $T_{WA}$  = Wait cycle automatically inserted by CPU

Figure 8. Interrupt Request/Acknowledge Cycle

#### Non-Maskable Interrupt Request Cycle.



NMI is sampled at the same time as the maskable interrupt input INT but has higher priority and cannot be disabled under software control. The subsequent timing is similar to

that of a normal memory read operation except that data put on the bus by the memory is ignored. The CPU instead executes a restart (RST) operation and jumps to the  $\overline{\text{NMI}}$  service routine located at address 0066H (Figure 9).



\*Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (TL1).



**Bus Request/Acknowledge Cycle.** The CPU samples <u>BUSREQ</u> with the rising edge of the last clock period of any machine cycle (Figure 10). If <u>BUSREQ</u> is active, the CPU sets its address, data, and <u>MREQ</u>, <u>IORQ</u>, <u>RD</u>, and <u>WR</u>

lines to a high-impedance state with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and I/O devices.



2)  $T_X = An$  arbitrary clock cycle used by requesting device.

Figure 10. Z-BUS Request/Acknowledge Cycle

When in the Halt state, the <u>HALT</u> output is active and remains so until an interrupt is processed (Figure 11). <u>INT</u> will also force a Halt exit.



\* Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>LI</sub>).

#### Figure 11. Halt Acknowledge Cycle

**Reset Cycle.** RESET must be active for at least three clock cycles for the CPU to properly accept it. As long as RESET remains active, the address and data buses float, and the control outputs are inactive. Once RESET goes inactive, two internal

T cycles are consumed before the CPU resumes normal processing operation. RESET clears the PC register, so the first opcode fetch will be to location 0000 (Figure 12).



Figure 12. Reset Cycle

| AC<br>Characteristics | t      |              |                                                                                                            | Z83<br>(1.0 )<br>Min | 00-1<br>MHz)<br>Max | Z83<br>(2.5<br>Min | 00-3<br>MHz)<br>Max |
|-----------------------|--------|--------------|------------------------------------------------------------------------------------------------------------|----------------------|---------------------|--------------------|---------------------|
|                       | Number | Symbol       | Parameter                                                                                                  | (ns)                 | (ns)                | (ns)               | (ns)                |
|                       | 1      | TcC          | Clock Cycle Time                                                                                           | 1000*                |                     | 400*               |                     |
|                       | 2      | TwCh         | Clock Pulse Width (High)                                                                                   | 470                  | 2000                | 180                | 2000                |
|                       | 3      | TwCl         | Clock Pulse Width (Low)                                                                                    | 470                  | 2000                | 180                | 2000                |
|                       | 4      | TfC          | Clock Fall Time                                                                                            |                      | 30                  |                    | 30                  |
|                       | 5      | - TrC        | - Clock Rise Time                                                                                          |                      | 30 -                |                    | 30                  |
|                       | 6      | TdCr(A)      | Clock † to Address Valid Delay                                                                             |                      | 380                 | _                  | 145                 |
|                       | 7      | TdA(MREQf)   | Address Valıd to MREQ<br>↓ Delay                                                                           | 370*                 |                     | 125*               |                     |
|                       | 8      | TdCf(MREQf)  | Clock ↓ to MREQ ↓ Delay                                                                                    |                      | 260                 |                    | 100                 |
|                       | 9      | TdCr(MREQr)  | Clock † to MREQ † Delay                                                                                    |                      | 260                 |                    | 100                 |
|                       | 10     | - TwMREQh    | - MREQ Pulse Width (Hıgh)                                                                                  | 410*                 |                     | 170*-              |                     |
|                       | 11     | TwMREQ1      | MREQ Pulse Width (Low)                                                                                     | 890*                 |                     | 360*               |                     |
|                       | 12     | TdCf(MREQr)  | Clock I to MREQ 1 Delay                                                                                    | _                    | 260                 | _                  | 100                 |
|                       | 13     | TdCf(RDf)    | Clock↓to RD↓Delay                                                                                          | _                    | 340                 |                    | 130                 |
|                       | 14     | TdCr(RDr)    | Clock † to $\overline{\mathrm{RD}}$ † Delay                                                                | _                    | 260                 | _                  | 100                 |
|                       | 15     | - TsD(Cr)    | -Data Setup Time to Clock 1                                                                                |                      |                     | 50                 |                     |
|                       | 16     | ThD(RDr)     | Data Hold Time to $\overline{RD}$ †                                                                        | —                    | 0                   |                    | 0                   |
|                       | 17     | TsWAIT(Cf)   | WAIT Setup Time to Clock                                                                                   | 190                  |                     | 70                 |                     |
|                       | 18     | ThWAIT(Cf)   | WAIT Hold Time after Clock ↓                                                                               |                      | 0                   |                    | 0                   |
|                       | 19     | TdCr(Mlf)    | Clock ↑ to M1 ↓ Delay                                                                                      |                      | 340                 |                    | 130                 |
|                       | 20     | - TdCr(Mlr)  | -Clock † to MI † Delay                                                                                     |                      | 340                 | . <u></u>          | -130                |
|                       | 21     | TdCr(RFSHf)  | Clock † to RFSH ↓ Delay                                                                                    |                      | <b>4</b> 60         |                    | 180                 |
|                       | 22     | TdCr(RFSHr)  | Clock 1 to RFSH 1 Delay                                                                                    |                      | 390                 |                    | 150                 |
|                       | 23     | TdCf(RDr)    | Clock↓to RD↑Delay                                                                                          | —                    | 290                 |                    | 110                 |
|                       | 24     | TdCr(RDf)    | Clock † to RD ↓ Delay                                                                                      | _                    | 260                 |                    | 100                 |
|                       | 25     | -TsD(Cf)     | -Data Setup to Clock I during<br>M <sub>2</sub> , M <sub>3</sub> , M <sub>4</sub> or M <sub>5</sub> Cycles | 160                  |                     | 60                 |                     |
|                       | 26     | TdA(IORQf)   | Address Stable prior to IORQ                                                                               | 790'                 |                     | 320*               |                     |
|                       | 27     | TdCr(IORQf)  | Clock † to IORQ ↓ Delay                                                                                    | —                    | 240                 |                    | 90                  |
|                       | 28     | TdCf(IORQr)  | Clock ↓ to IORQ ↑ Delay                                                                                    |                      | 290                 |                    | 110                 |
|                       | 29     | TdD(WRf)     | Data Stable prior to WR 1                                                                                  | 470*                 |                     | 190*               |                     |
|                       | 30     | - TdCf(WRf)  | -Clock ↓ to WR ↓ Delay                                                                                     |                      | 240 -               |                    | 90                  |
|                       | 31     | TwWR         | WR Pulse Width                                                                                             | 890*                 |                     | 360*               |                     |
|                       | 32     | TdCf(WRr)    | Clock I to WR † Delay                                                                                      |                      | 260                 |                    | 100                 |
|                       | 33     | TdD(WRf)     | Data Stable prior to WR 1                                                                                  | -30*                 |                     | 30*                |                     |
|                       | 34     | TdCr(WRf)    | Clock 1 to WR ↓ Delay                                                                                      | _                    | 210                 | 4710au             | 80                  |
|                       | 35 —   | - TdWRr(D)   | -Data Stable from WR 1                                                                                     | 290*                 |                     |                    |                     |
|                       | 36     | TdCf(HALT)   | Clock   to HALT   or                                                                                       |                      | 760                 |                    | 300                 |
|                       | 37     | TwNMI        | NMI Pulse Width                                                                                            | 210                  | -                   | 80                 |                     |
|                       | 38     | TsBUSREQ(Cr) | BUSREQ Setup Time to Clock 1                                                                               | 210                  |                     | 80                 |                     |

\*For clock periods other than the minimums shown in the table, calculate parameters using the expressions in the table on the

following page. Calculated values above assumed. TrC = TiC = 20 ns.

 $\dagger All$  timings assume equal loading on pins within 50 pf.

Z80L CPU

| AC<br>Charac-<br>teristics† | Number | Symbol          | Parameter                                                             | Z83<br>Min<br>(ns)                                                                                              | 00-1<br>Max<br>(ns) | Z83<br>Min<br>(ns) | 00-3<br>Max<br>(ns) |
|-----------------------------|--------|-----------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------|--------------------|---------------------|
| (Continued)                 | 39     | ThBUSREQ(Cr)    | BUSREQ Hold Time after Clock 1                                        | 0                                                                                                               |                     | 0                  |                     |
|                             | 40     | -TdCr(BUSACKf)- | - Clock   to BUSACK   Delay                                           |                                                                                                                 | - 310               |                    | - 120               |
|                             | 41     | TdCf(BUSACKr)   | Clock   to BUSACK   Delay                                             |                                                                                                                 | 290                 |                    | 110                 |
|                             | 42     | TdCr(Dz)        | Clock † to Data Float Delay                                           |                                                                                                                 | 240                 |                    | 90                  |
|                             | 43     | TdCr(CTz)       | Clock † to Control Outputs Float<br>Delay (MREQ, IORQ, RD,<br>and WR) |                                                                                                                 | 290                 | _                  | 110                 |
|                             | 44     | TdCr(Az)        | Clock † to Address Float Delay                                        |                                                                                                                 | 290                 |                    | 110                 |
|                             | 45     | - TdCTr(A)      | - MREO †, IORO †, RD †, and                                           | 400*-                                                                                                           |                     |                    |                     |
|                             | 46     | TsRESET(Cr)     | RESET to Clock   Setup Time                                           | 240                                                                                                             |                     | 90                 | -                   |
|                             | 47     | ThRESET(Cr)     | RESET to Clock † Hold Time                                            | <del></del>                                                                                                     | 0                   | -                  | 0                   |
|                             | 48     | TsINTf(Cr)      | INT to Clock 1 Setup Time                                             | 210                                                                                                             |                     | 80                 |                     |
|                             | 49     | ThINTr(Cr)      | INT to Clock † Hold Time                                              | Participant of the second s | 0                   |                    | 0                   |
|                             | 50     | -TdM1f(IORQf)   | - M1 ↓ to IORQ ↓ Delay                                                | 2300*-                                                                                                          |                     |                    |                     |
|                             | 51     | TdCf(IORQf)     | Clock ↓ to IORQ ↓ Delay                                               |                                                                                                                 | 290                 |                    | 110                 |
|                             | 52     | TdCf(IORQr)     | Clock † to IORQ † Delay                                               |                                                                                                                 | 260                 |                    | 100                 |
|                             | 53     | TdCf(D)         | Clock I to Data Valıd Delay                                           |                                                                                                                 | 290                 |                    | 230                 |

\*For clock periods other than the minimums shown in the table, calculate parameters using the following expressions. Calculated values above assumed TrC = TIC = 20 ns. † All timings assume equal loading on pins with 50 pF

#### Footnotes to AC Characteristics

| Number | Symbol       | <b>Z8</b> 300-1         | Z8300-3                 |  |
|--------|--------------|-------------------------|-------------------------|--|
| 1      | TcC          | TwCh + TwCl + TrC + TfC | TwCh + TwCl + TrC + TfC |  |
| 7      | TdA(MREQf)   | TwCh + TfC - 200        | TwCh + TfC - 75         |  |
| 10     | TwMREQh      | TwCh + TfC - 90         | TwCh + TfC - 30         |  |
| 11     | TwMREQ1      | TcC - 110               | TcC - 30                |  |
| 26     | TdA(IORQf)   | TcC - 210               | $T_{c}C - 80$           |  |
| 29     | - TdD(WRf)   | TcC - 540               | TcC - 210               |  |
| 31     | TwWR         | TcC - 110               | TcC - 40                |  |
| 33     | TdD(WRf)     | TwCl + TrC - 470        | TwCl + TrC - 180        |  |
| 35     | TdWRr(D)     | TwC1 + TrC - 210        | TwCl + TrC - 80         |  |
| 45     | TdCTr(A)     | TwCl + TrC - 110        | TwCl + TrC - 40         |  |
| 50     | TdM1f(IORQf) | 2TcC + TwCh + TfC - 210 | 2TcC + TwCh + TfC - 80  |  |

 $\begin{array}{l} AC \mbox{ Test Conditions:} \\ V_{IH} = 2.0 \ V \\ V_{IL} = 0.8 \ V \\ V_{HC} = V_{CC} - 0.6 \ V \\ V_{ILC} = 0.45 \ V \\ V_{OH} = 2 \ 0 \ V \\ V_{OL} = 0.8 \ V \\ FLOAT = \pm 0.5 \ V \end{array}$ 

| Absolute<br>Maximum | Voltages on all pins with respect<br>to ground0.3V to +7V |
|---------------------|-----------------------------------------------------------|
| Ratings             | Operating Ambient                                         |
|                     | Storage Temperature – 65 °C to + 150 °C                   |

flows into the referenced pin.

+5.25V

The DC characteristics and capacitance sec-

tions listed below apply for the following standard

ages are referenced to GND (0V). Positive current

All ac parameters assume a load capacitance of 100 pf. Add 10 ns delay for each 50 pf increase in load up to a maximum of 200 pf for the data

bus and 100 pf for address and control lines.

test conditions, unless otherwise noted. All volt-

Available operating temperature is:  $S = 0^{\circ}C \text{ to } + 70^{\circ}C, +4.75V \le V_{CC} \le$ 

Standard

Conditions

Test

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

> FROM OUTPUT UNDER TEST 00 pt====

| DC                   | Symbol           | Parameter                |     | Min                                  | Max                  | Unit  | Test Condition                   |
|----------------------|------------------|--------------------------|-----|--------------------------------------|----------------------|-------|----------------------------------|
| Charac-<br>teristics | V <sub>ILC</sub> | Clock Input Low Voltage  |     | -0.3                                 | 0.45                 | v     |                                  |
|                      | $v_{IHC}$        | Clock Input High Voltage |     | V <sub>CC</sub> 6                    | V <sub>CC</sub> + .3 | v     |                                  |
|                      | $v_{IL}$         | Input Low Voltage        |     | -0.3                                 | 0.8                  | v     |                                  |
|                      | $v_{IH}$         | Input High Voltage       |     | 2.0                                  | V <sub>CC</sub>      | v     |                                  |
|                      | VOL              | Output Low Voltage       |     |                                      | 0.4                  | v     | $I_{OL} = 2.0 \text{ mA}$        |
|                      | V <sub>OH</sub>  | Output High Voltage      |     | 2.4                                  |                      | v     | $I_{OH} = -250 \ \mu \text{\AA}$ |
|                      | $I_{LI}$         | Input Leakage Current    |     |                                      | 10                   | μA    | $V_{IN} = 0$ to $V_{CC}$         |
|                      | ILO              | 3-State Output Leakage   |     |                                      | $\pm 10^{1}$         | μA    | $V_{OUT} = 0.4$ to $V_{CC}$      |
|                      | I <sub>CC</sub>  | Power Supply Current     |     |                                      |                      |       |                                  |
|                      |                  | Energy and an            | 0°C | Temperatur<br>25°C 25°<br>Mary Turpi | C 70°C               | TTmið |                                  |

| _  |           |        |       |       |     |     |     | • |
|----|-----------|--------|-------|-------|-----|-----|-----|---|
| 1. | A15-A0. I | D7-D0. | MREO. | IORO. | RD. | and | WR. |   |

Z8300-1 (1.0 MHz)

Z8300-3 (2.5 MHz)

| Capacitance | Symbol           | Parameter          | Min | Max | Unit | Note |  |
|-------------|------------------|--------------------|-----|-----|------|------|--|
|             | CCLOCK           | Clock Capacitance  |     | 35  | pF   |      |  |
|             | C <sub>IN</sub>  | Input Capacitance  |     | 5   | pF   |      |  |
|             | C <sub>OUT</sub> | Output Capacitance |     | 15  | pF   |      |  |

30

45

25

40

15

25

20

35

mĀ

mÅ

 $T_{\tilde{A}} = 25^{\circ}C$ , f = 1 MHz.

Unmeasured pins returned to ground.

### **ORDERING INFORMATION**

**Z80L CPU, 1.0 MHz** 40-pin DIP Z8300-1 PS

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C to + 70^{\circ}C$ E = -40 °C to +85 °C M\*= -55°C to +125°C

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon. \* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications. **Z80L CPU, 2.5 MHz** 40-pin DIP Z8300-3 PS

R = Protopack = Low Profile Protopack Т DIP = Dual-In-Line Package LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

00-2189-05

# Zilog

# **AC and DC Characteristics**

March 1985

### **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

to ground.....-0.3V to +7V Operating Ambient Temperature ......See Ordering Information Storage Temperature .....-65°C to +150°C

## **TEST CONDITIONS**

The DC characteristics below apply for the following test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature range is:

■ S = 0°C to + 70°C, +4.75V  $\leq V_{CC} \leq +5.25V$ 

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

**DC CHARACTERISTICS** 

| Symbol | Parameter                               | Min                  | Max                  | Typical | Unit | Condition                   |
|--------|-----------------------------------------|----------------------|----------------------|---------|------|-----------------------------|
| VILC   | Clock Input Low Voltage                 | - 0.3                | + 0.45               |         | V    |                             |
| VIHC   | Clock Input High Voltage                | V <sub>CC</sub> -0.6 | V <sub>CC</sub> +0.3 |         | V    |                             |
| VIL    | Input Low Voltage                       | - 0.3                | + 0.8                |         | V    |                             |
| VIH    | Input High Voltage                      | + 2.0                | Vcc                  |         | V    |                             |
| VOL    | Output Low Voltage                      |                      | + 0.4                |         | V    | $I_{OL} = 2.0 \text{ mA}$   |
| VOH    | Output High Voltage                     | +2.4                 |                      |         | V    | $I_{OH} = -250 \mu A$       |
| ILI    | Input Leakage Current                   |                      | ±10                  |         | μA   | $V_{IN} = 0$ to $V_{CC}$    |
| ILO    | 3-State Output Leakage Current in Float |                      | ±10                  |         | μA   | $V_{OUT} = 0.4$ to $V_{CC}$ |
| ICC    | Power Supply Current:                   |                      | 30                   | 20      | mA   |                             |
| IOHD   | Darlington Drive Current, Port B only   | - 1.5                |                      |         | mA   | V <sub>OH</sub> = 1 5V      |
|        |                                         |                      |                      |         |      | $R_{EXT} = 390\Omega$       |

Over specified temperature and voltage range.

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



## **AC CHARACTERISTICS**



|        |        |                    | Z83<br>(1.0 | 820-1<br>MHz) | Z83<br>(2.5 |      |        |
|--------|--------|--------------------|-------------|---------------|-------------|------|--------|
| Number | Symbol | Parameter          | Min         | Max           | Min         | Max  | Notes* |
| 1      | TcC    | Clock Cycle Time   | 1000        |               | 400         |      | [1]    |
| 2      | TwCh   | Clock Width (High) | 470         | 2000          | 170         | 2000 |        |
| 3      | TwCl   | Clock Width (Low)  | 470         | 2000          | 170         | 2000 |        |
| 4      | TfC    | Clock Fall Time    |             | 30            |             | 30   |        |
| 5      | TrC    | Clock Rise Time    |             | 30            |             | 30   |        |

NOTES:

[1] TcC = TwCh + TwCl + TrC + TfC.

[2] Increase TdRI(DO) by 10 ns for each 50 pf increase in load up to 200 pf max.

[3] Increase TdIO(DOI) by 10 ns for each 50 pf increase in loading up to 200 pf max.

[4] For Mode 2: TwSTB > TsPD(STB).

[5] Increase these values by 2 ns for each 10 pf increase in loading up to 100 pf max

[6] TsCS(RI) may be reduced However, the time subtracted from TsCS(RI) will be added to TdRI(DO).

[7] 2.5 TCC > (N-2)TdlEl(IEOf) + TdM1(IEO) + TsIEI(IO) ± TTL Buffer Delay, if any

[8]  $\overline{M1}$  must be active for a minimum of two clock cycles to reset the PIO.

\*Timings are preliminary and subject to change.

# AC CHARACTERISTICS (Continued)

|                     |                                     |                                                             | <b>Z8</b><br>(1.0     | 320-1<br>) MHz)                                 | Z83<br>(2.5      | 30-3<br>MHz)     |                   |
|---------------------|-------------------------------------|-------------------------------------------------------------|-----------------------|-------------------------------------------------|------------------|------------------|-------------------|
| Number              | Symbol                              | Parameter                                                   | Min                   | Max                                             | Min              | Max              | Notes*            |
| 6                   | TsCS(RI)                            | CE, B/A, C/D to RD, IORQ ↓ Setup                            |                       |                                                 |                  |                  |                   |
|                     |                                     | Time                                                        | 140                   |                                                 | 50               |                  | [6]               |
| 7                   | Th                                  | Any Hold Times for Specified Setup                          |                       |                                                 |                  |                  |                   |
|                     |                                     | Time                                                        | 0                     |                                                 | 0                |                  |                   |
| 8                   | TsRI(C)                             | RD, IORQ to Clock † Setup Time                              | 300                   |                                                 | 115              |                  |                   |
| 9                   | TdRI(DO)                            | RD, IORQ ↓ to Data Out Delay                                |                       | 1090                                            |                  | 430              | [2]               |
| 10                  | TdRI(DOs)                           | RD, IORQ ↑ to Data Out Float Delay                          |                       | 410                                             |                  | 160              |                   |
| 11                  | TsDI(C)                             | Data In to Clock                                            | 140                   |                                                 | 50               |                  | CL = 50 pf        |
| 12                  | TdIO(DOI)                           | IORQ ↓ to Data Out Delay                                    |                       |                                                 |                  |                  |                   |
|                     |                                     | (INTACK Cycle)                                              |                       | 860                                             |                  | 340              | [3]               |
| 13                  | TsM1(Cr)                            | M1 ↓ to Clock ↑ Setup Time                                  | 540                   |                                                 | 210              |                  |                   |
| 14                  | TsM1(Cf)                            | M1 ↑ to Clock ↓ Setup Time (M1 Cycle)                       | 0                     |                                                 | 0                |                  | [8]               |
| 15                  | TdM1(IEO)                           | M1 ↓ to IEO ↓ Delay (Interrupt                              |                       |                                                 |                  |                  |                   |
|                     |                                     | Immediately Preceding M1 ↓)                                 |                       | 760                                             |                  | 300              | [5,7]             |
| 16                  | TsIEI(IO)                           | IEI to IORQ ↓ Setup Time (INTACK Cycle)                     | 360                   |                                                 | 140              |                  | [7]               |
| 17                  | TdIEI(IEOf)                         | IEI↓to IEO↓Delay                                            |                       | 480                                             |                  | 190              | [5]               |
|                     |                                     |                                                             |                       |                                                 |                  |                  | CL = 50 pf        |
| 18                  | TdIEI(IEOr)                         | IEI ↑ to IEO ↑ Delay (after ED Decode)                      |                       | 540                                             |                  | 210              | [5]               |
| 19                  | TcIO(C)                             | IORQ ↑ to Clock ↓ Setup Time                                |                       |                                                 |                  |                  |                   |
|                     |                                     | (To Activate READY on Next Clock                            |                       |                                                 |                  |                  |                   |
|                     |                                     | Cycle)                                                      | 560                   |                                                 | 220              |                  |                   |
| 20                  | TdC(RDYr)                           | Clock ↓ to READY ↑ Delay                                    |                       | 510                                             |                  | 200              | [5]<br>CL = 50 pf |
| 21                  | TdC(BDYf)                           | Clock I to READY I Delay                                    | <u>-</u>              | 390                                             |                  | 150              | [5]               |
| 22                  | TwSTB                               | STROBE Pulse Width                                          | 390                   | 000                                             | 150              | 100              | [0]<br>[4]        |
| 23                  | TsSTB(C)                            | STROBE t to Clock J Setup Time                              | 000                   |                                                 |                  |                  | 1.1               |
| 20                  | 10012(0)                            | (To Activate READY on Next Clock                            |                       |                                                 |                  |                  |                   |
|                     |                                     | Cycle)                                                      | 560                   |                                                 | 220              |                  | [5]               |
| 24                  | TdIO(PD)                            | IORQ t to PORT DATA Stable Delay                            |                       |                                                 |                  |                  |                   |
|                     |                                     | (Mode 0)                                                    |                       | 510                                             |                  | 200              | [5]               |
| 25                  | TsPD(STB)                           | PORT DATA to STROBE ↑ Setup Time                            |                       |                                                 |                  |                  |                   |
|                     |                                     | (Mode 1)                                                    | 660                   |                                                 | 260              |                  |                   |
| 26                  | TdSTB(PD)                           | STROBE ↓ to PORT DATA Stable                                |                       |                                                 |                  |                  |                   |
|                     |                                     | (Mode 2)                                                    |                       | 590                                             |                  | 230              | [5]               |
| 27                  | TdSTB(PDr)                          | STROBE ↑ to PORT DATA Float Delay                           |                       |                                                 |                  |                  |                   |
|                     |                                     | (Mode 2)                                                    |                       | 510                                             |                  | 200              | CL = 50 pf        |
| 28                  | TdPD(INT)                           | PORT DATA Match to INT ↓ Delay                              |                       |                                                 |                  |                  |                   |
|                     |                                     | (Mode 3)                                                    |                       | 1360                                            |                  | 540              |                   |
| 29                  | TdSTB(INT)                          | STROBE ↑ to INT ↓ Delay                                     |                       | 1240                                            |                  | 490              |                   |
| NOTES:<br>[1] TcC = | TwCh + TwCl + 1<br>e TdRI(DO) by 10 | TrC + TfC<br>) ns for each 50 pf increase in load up to 200 | [5] Increas<br>100 pf | se these values by<br>max.<br>31) may be reduce | 2 ns for each 10 | ) pf increase in | n loading up to   |

[2] Increase IdHi(DO) by 10 ns for each 50 pt increase in load up to 200 pf max.

[3] Increase TdIO(DOI) by 10 ns for each 50 pf increase in loading up to 200 pf max.

[4] For Mode 2 TwSTB > TsPD(STB).

 [7] ISO(II) will be added to TdRI(DO).
 [7] 2.5 TcC > (N-2)TdIEI(IEOf) + TdM1(IEO) + TsIEI(IO) ± TTL Buffer Delay, if any.

[8] M1 must be active for a minimum of two clock cycles to reset the PIO.
 \* Timings are preliminary and subject to change.

#### **ORDERING INFORMATION**

### Z80L PIO, 1.0 MHz 40-pin DIP

Z8320-1 PS

### Z80L PIO, 2.5 MHz

**40-pin DIP** Z8320-3 PS

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

R = Protopack T = Low Profile Protopack DIP = Dual-In-Line Package LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded) FLOW

B = 883 Class B

#### TEMPERATURE $S = 0^{\circ}C \text{ to } + 70^{\circ}C$ $E = -40^{\circ}C \text{ to } + 85^{\circ}C$

 $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

00-2330-02

# Zilog

# **AC and DC Characteristics**

March 1985

## **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

## **TEST CONDITIONS**

The DC characteristics below apply for the following test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature range is:

■ S = 0°C to +70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation. Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



### **DC CHARACTERISTICS**

| Symbol          | Parameter                               | Min                  | Max                  | Typical | Unit | Condition                   |
|-----------------|-----------------------------------------|----------------------|----------------------|---------|------|-----------------------------|
| VILC            | Clock Input Low Voltage                 | -0.3                 | + 0.45               |         | V    |                             |
| VIHC            | Clock Input High Voltage                | V <sub>CC</sub> -0.6 | V <sub>CC</sub> +0.3 |         | V    |                             |
| VIL             | Input Low Voltage                       | - 0.3                | + 0.8                |         | V    |                             |
| VIH             | Input High Voltage                      | +20                  | Vcc                  |         | V    |                             |
| VOL             | Output Low Voltage                      |                      | +0.4                 |         | V    | l <sub>OL</sub> = 2.0 mA    |
| VOH             | Output High Voltage                     | +2.4                 |                      |         | V    | I <sub>OH</sub> = -250 μA   |
| I <sub>LI</sub> | Input Leakage Current                   |                      | ± 10                 |         | μA   | $V_{IN} = 0$ to $V_{CC}$    |
| ILO             | 3-State Output Leakage Current in Float |                      | ± 10                 |         | μA   | $V_{OUT} = 0.4$ to $V_{CC}$ |
| lcc             | Power Supply Current:                   |                      | 30                   | 20      | mA   |                             |
| IOHD            | Darlington Drive Current                | - 1.5                |                      |         | mA   | V <sub>OH</sub> = 1.5V      |
|                 |                                         |                      |                      |         |      | $R_{EXT} = 390\Omega$       |

Over specified temperature and voltage range.

# **AC CHARACTERISTICS**



## AC CHARACTERISTICS (Continued)

|        |             |                                         | Z8330-1<br>(1.0 MHz) |                   | Z8330-3<br>(2.5 MHz) |                   |         |
|--------|-------------|-----------------------------------------|----------------------|-------------------|----------------------|-------------------|---------|
| Number | Symbol      | Parameter                               | Min                  | Мах               | Min                  | Max               | Notes†* |
| 1      | TcC         | Clock Cycle Time                        | 1000                 | [1]               | 400                  | [1]               |         |
| 2      | TwCh        | Clock Width (High)                      | 470                  |                   | 170                  |                   |         |
| 3      | TwCl        | Clock Width (Low)                       | 470                  | 2000              | 170                  | 2000              |         |
| 4      | TfC         | Clock Fall Time                         | 30                   |                   | 30                   |                   |         |
| 5      | TrC         | Clock Rise Time                         | 30 30                |                   | 30                   |                   |         |
| 6      | Th          | All Hold Times                          | 0                    |                   | 0                    |                   |         |
| 7      | TsCS(C)     | CS to Clock ↑ Setup Time                | 640                  |                   | 250                  |                   |         |
| 8      | TsCE(C)     | CE to Clock ↑ Setup Time                | 510                  | 510 200           |                      |                   |         |
| 9      | TsIO(C)     | IORQ ↓ to Clock ↑ Setup Time            | 640                  |                   | 250                  |                   |         |
| 10     | TsRD(C)     | RD ↓ to Clock ↑ Setup Time              | 610                  |                   | 240                  |                   |         |
| 11     | TdC(DO)     | Clock † to Data Out Delay               |                      | 610               |                      | 240               | [2]     |
| 12     | TdC(DOz)    | Clock↓to Data Out Float Delay           |                      | 590               |                      | 230               |         |
| 13     | TsDI(C)     | Data In to Clock † Setup Time           | 160                  |                   | 60                   |                   |         |
| 14     | TsM1(C)     | M1 to Clock ↑ Setup Time                | 540                  |                   | 210                  |                   |         |
| 15     | TdM1(IEO)   | M1 ↓ to IEO ↓ Delay (Interrupt          |                      |                   |                      |                   |         |
|        |             | immediately preceding $\overline{M1}$ ) |                      | 760               |                      | 300               | [3]     |
| 16     | TdIO(DOI)   | IORQ ↓ to Data Out Delay (INTA Cycle)   |                      | 860               |                      | 340               | [2]     |
| 17     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay                    | 490 19               |                   | 190                  | [3]               |         |
| 18     | TdIEI(IEOr) | IEI ↑ to IEO ↑ Delay (After ED Decode)  | 560 220              |                   | 220                  | [3]               |         |
| 19     | TdC(INT)    | Clock ↑ to INT ↓ Delay                  | (1)+510 (1)+200      |                   | (1) + 200            | [4,6]             |         |
| 20     | TdCLK(INT)  | CLK/TRG↑to INT↓                         |                      |                   |                      |                   |         |
|        |             | tsCTR(C) satisfied                      |                      | (19) + (26)       |                      | (19) + (26)       | [5,6]   |
|        |             | tsCTR(C) not satisfied                  |                      | (1) + (19) + (26) |                      | (1) + (10) + (26) | [5,6]   |
| 21     | TcCTR       | CLK/TRG Cycle Time                      | 2TcC                 |                   | 2TcC                 |                   | [5]     |
| 22     | TrCTR       | CLK/TRG Rise Time                       |                      | 50                |                      | 50                |         |
| 23     | TfCTR       | CLK/TRG Fall Time                       |                      | 50                |                      | 50                |         |
| 24     | TwCTRI      | CLK/TRG Width (Low)                     | 510                  |                   | 200                  |                   |         |
| 25     | TwCTRh      | CLK/TRG Width (High)                    | 510                  |                   | 200                  |                   |         |
| 26     | TsCTR(Cs)   | CLK/TRG to Clock t Setup Time for       |                      |                   |                      |                   |         |
| _      |             | Immediate Count                         | 760                  |                   | 300                  |                   | [5]     |
| 27     | TsCTR(Ct)   | CLK/TRG to Clock t Setup Time           |                      |                   |                      |                   |         |
|        |             | following clock t                       | 540                  |                   | 210                  |                   | [4]     |
| 28     |             | Clock to ZC/TO t Delay                  | 040                  | 660               | 210                  | 260               | [-+]    |
| 20     |             |                                         |                      | 400               |                      | 100               |         |
| 29     | 100(20/101  | CIUCK + 10 ZO/ 10 + Delay               |                      | 490               |                      | 190               |         |

NOTES:

[1] TcC = TwCh + TwCl + TrC + TfC.

[2] Increase delay by 10 ns for each 50 pf increase in loading, 200 pf maximum for data lines, and 100 pf for control lines.
[3] Increase delay by 2 ns for each 10 pf increase in loading, 100 pf

[5] Counter mode.

[6] Parenthetical numbers reference the table number of a parameter, e.g., (1) refers to TcC.

\*RESET must be active for a minimum of 3 clock cycles.

†Units are nanoseconds unless otherwise specified.

maximum. [4] Timer mode

### **ORDERING INFORMATION**

### Z80L CTC, 1.0 MHz 28-pin DIP

Z8330-1 PS

Z80L CTC, 2.5 MHz

28-pin DIP Z8330-3 PS

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

P = Plastic DIP

L = Ceramic LCC

V = Plastic PCC

R = Protopack

T = Low Profile Protopack

DIP = Dual-In-Line Package

LCC = Leadless Chip Carrier

PCC = Plastic Chip Carrier (Leaded)

FLOW

B = 883 Class B

TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \ to \ + \,70\,^{\circ}C \\ E &= \,- \,40\,^{\circ}C \ to \ + \,85\,^{\circ}C \\ M^{*} = \,- \,55\,^{\circ}C \ to \ + \,125\,^{\circ}C \end{array}$ 

Example: PS is a plastic DIP,  $0^{\circ}$ C to + 70 °C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# Zilog

# **AC and DC Characteristics**

March 1985

## **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              | 0.3V to +7.0V            |
|---------------------|--------------------------|
| Operating Ambient   |                          |
| Temperature         | See Ordering Information |
| Storage Temperature | 65°C to +150°C           |

## STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature range is:

■ S = 0°C to +70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

**DC CHARACTERISTICS** 

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, operation of the device at any condition above those indicated in the operational sections of these specifications is not implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability



| Symbol           | Parameter                | Min                  | Max                  | Typical | Unit | Condition                   |
|------------------|--------------------------|----------------------|----------------------|---------|------|-----------------------------|
| V <sub>ILC</sub> | Clock Input Low Voltage  | - 0.3                | + 0.45               |         | V    |                             |
| VIHC             | Clock Input High Voltage | V <sub>CC</sub> -0.6 | V <sub>CC</sub> +0.3 |         | V    |                             |
| VIL              | Input Low Voltage        | -0.3                 | + 0.8                |         | V    |                             |
| VIH              | Input High Voltage       | +2.0                 | Vcc                  |         | V    |                             |
| V <sub>OL</sub>  | Output Low Voltage       |                      | + 0.4                |         | V    | I <sub>OL</sub> = 2.0 mA    |
| V <sub>OH</sub>  | Output High Voltage      | +2.4                 |                      |         | V    | $I_{OH} = -250 \mu A$       |
| l <sub>LI</sub>  | Input Leakage Current    |                      | ±10                  |         | μA   | $V_{IN} = 0$ to $V_{CC}$    |
| ILO              | 3-State Output Leakage   |                      |                      |         |      |                             |
|                  | Current in Float         |                      | ± 10                 |         | μΑ   | $V_{OUT} = 0.4$ to $V_{CC}$ |
| IL(SY)           | SYNC Pin Leakage Current |                      | + 10/ - 40           |         | μΑ   | $V_{IN} = 0$ to $V_{CC}$    |
| lcc              | Power Supply Current     |                      | 30                   | 20      | mA   |                             |

Over specified temperature and voltage range.
# AC CHARACTERISTICS



# AC CHARACTERISTICS (Continued)

|        |             |                                                                                          | Z834<br>(1.0                                  | 10-1†<br>MHz) | Z834<br>(2.5 | 40-3†<br>MHz) |
|--------|-------------|------------------------------------------------------------------------------------------|-----------------------------------------------|---------------|--------------|---------------|
| Number | Symbol      | Parameter                                                                                | Min                                           | Max           | Min          | Max           |
| 1      | TcC         | Clock Cycle Time                                                                         | 1000                                          | 4000          | 400          | 4000          |
| 2      | TwCh        | Clock Width (High)                                                                       | 470                                           | 2000          | 170          | 2000          |
| 3      | TfC         | Clock Fall Time                                                                          |                                               | 30            |              | 30            |
| 4      | TrC         | Clock Rise Time                                                                          |                                               | 30            |              | 30            |
| 5      | TwCl        | Clock Width (Low)                                                                        | 470                                           | 2000          | 170          | 2000          |
| 6      | TsAD(C)     | CE, C/D, B/A to Clock ↑ Setup Time                                                       | 410                                           |               | 160          |               |
| 7      | TsCS(C)     | IORQ, RD to Clock † Setup time                                                           | 610                                           |               | 240          |               |
| 8      | TdC(DO)     | Clock ↑ to Data Out Delay                                                                | , <u>,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,</u> | 610           |              | 240           |
| 9      | TsDI(C)     | Data In to Clock ↑ Setup (Write or M1 Cycle)                                             | 140                                           |               | 50           |               |
| 10     | TdRD(DOz)   | RD ↑ to Data Out Float Delay                                                             |                                               | 590           |              | 230           |
| 11     | TdIO(DOI)   | IORQ ↓ to Data Out Delay (INTACK Cycle)                                                  |                                               | 860           |              | 340           |
| 12     | TsM1(C)     | M1 to Clock ↑ Setup Time                                                                 | 540                                           |               | 210          |               |
| 13     | TsIEI(IO)   | IEI to IORQ ↓ Setup Time (INTACK Cycle)                                                  | 510                                           |               | 200          |               |
| 14     | TdM1(IEO)   | $\overline{M1} \downarrow$ to IEO $\downarrow$ Delay (interrupt before $\overline{M1}$ ) |                                               | 760           |              | 300           |
| 15     | TdIEI(IEOr) | IEI ↑ to IEO ↑ Delay (after ED decode)                                                   |                                               | 380           |              | 150           |
| 16     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay                                                                     |                                               | 380           |              | 150           |
| 17     | TdC(INT)    | Clock ↑ to INT ↓ Delay                                                                   |                                               | 510           |              | 200           |
| 18     | TdIO(W/RWf) | IORQ ↓ or CE ↓ to W/RDY ↓ Delay (Wait Mode)                                              |                                               | 760           |              | 300           |
| 19     | TdC(W/RR)   | Clock↑to W/RDY ↓ Delay (Ready Mode)                                                      |                                               | 310           |              | 120           |
| 20     | TdC(W/RWz)  | Clock↓to W/RDY Float Delay (Wait Mode)                                                   |                                               | 390           |              | 150           |
| 21     | Th          | Any unspecified Hold when Setup is specified                                             | 0                                             |               | 0            |               |

† Units are nanoseconds unless otherwise specified, timings are preliminary and subject to change.

# AC CHARACTERISTICS (Continued)



|        |              |                                                                                          | Z834 | 10-1†<br>MHz) | Z834 | 10-3†<br>MH7) |                                        |
|--------|--------------|------------------------------------------------------------------------------------------|------|---------------|------|---------------|----------------------------------------|
| Number | Symbol       | Parameter                                                                                | Min  | Max           | Min  | Max           | Notes                                  |
| 1      | TwPh         | Pulse Width (High)                                                                       | 500  |               | 200  |               |                                        |
| 2      | TwPI         | Pulse Width (Low)                                                                        | 500  |               | 200  |               |                                        |
| 3      | TcTxC        | TxC Cycle Time                                                                           | 1000 | 00            | 400  | 00            |                                        |
| 4      | TwTxCl       | TxC Width (Low)                                                                          | 460  | œ             | 180  | œ             |                                        |
| 5      | TwTxCh       | TxC Width (High)                                                                         | 460  | œ             | 180  | 00            |                                        |
| 6      | TdTxC(TxD)   | TxC ↓ to TxD Delay (x1 Mode)                                                             |      | 1000          |      | 400           |                                        |
| 7      | TdTxC(W/RRf) | $\overline{TxC} \downarrow to \overline{W}/\overline{RDY} \downarrow Delay$ (Ready Mode) | 5    | 9             | 5    | 9             | Clk Periods                            |
| 8      | TdTxC(INT)   | TxC ↓ to INT ↓ Delay                                                                     | 5    | 9             | 5    | 9             | Clk Periods                            |
| 9      | TcRxC        | RxC Cycle Time                                                                           | 1000 | 8             | 400  | 00            |                                        |
| 10     | TwRxCl       | RxC Width (Low)                                                                          | 460  | 8             | 180  | 00            |                                        |
| 11     | TwRxCh       | RxC Width (High)                                                                         | 460  | œ             | 180  | 00            |                                        |
| 12     | TsRxD(RxC)   | RxD to RxC ↑ Setup Time (x1 Mode)                                                        | 0    |               | 0    |               |                                        |
| 13     | ThRxD(RxC)   | RxC ↑ to RxD Hold Time (x1 Mode)                                                         | 360  |               | 140  |               | ************************************** |
| 14     | TdRxC(W/RRf) | RxC ↑ to W/RDY ↓ Delay (Ready Mode)                                                      | 10   | 13            | 10   | 13            | Clk Periods                            |
| 15     | TdRxC(INT)   | RxC ↑ to INT ↓ Delay                                                                     | 10   | 13            | 10   | 13            | Clk Periods                            |
| 16     | TdRxC(SYNC)  | RxC ↑ to SYNC ↓ Delay (Output Modes)                                                     | 4    | 7             | 4    | 7             | Clk Periods                            |
| 17     | TsSYNC(RxC)  | SYNC ↓ to RxC ↑ Setup (External Sync                                                     |      |               |      |               |                                        |
|        | . ,          | Modes)                                                                                   | 100  |               | 100  |               |                                        |

#### **ORDERING INFORMATION**

#### **Z80L SIO, 1.0 MHz** 40-pin DIP

Z8340-1 PS

# **Z80L SIO, 2.5 MHz**

40-pin DIP Z8340-3 PS

#### Codes

First letter is for package; second letter is for temperature.

| С | _ | Cera | mic | DIP |
|---|---|------|-----|-----|
| 0 |   | UCIA |     |     |

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C to + 70^{\circ}C$ 

 $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^{*}= -55^{\circ}C \text{ to } + 125^{\circ}C$ 

= Protopack R T = Low Profile Protopack DIP = Dual-In-Line Package LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

†Available soon.
\*For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# **Z80C**

Family



# Z84C00 CMOS Z80®C CPU Central Processing Unit



# Preliminary Product Specification

April 1985

### FEATURES

- The Z80C combines the high performance of the Z80 CPU with extremely low power consumption which results in increased reliability and very low system power requirements. This dramatic power savings makes the Z80C a natural choice for both hand-held and battery back-up operations.
- Two speed grades:
   Z84C00 DC to 2.5 MHz.
   Z84C00-4 DC to 4.0 MHz.
- Pin compatible with Z80 and Z80L CPUs.
- Software compatible with Z80 and Z80L CPUs. The extensive instruction set contains 158 instructions, including the 8080A instruction set as a subset.
- Single 5 volt power supply (± 10%).

- The Z80C microprocessors and associated family of peripherals can be linked by a vectored interrupt system. This system can be daisy-chained to allow implementation of a priority interrupt scheme.
- Duplicate set of both general-purpose and flag registers.
- Two sixteen bit index registers.
- Three modes of maskable interrupts: Mode 0—8080A similar; Mode 1—Non-Z80 environment, location 38H; Mode 2—Z80 family peripherals, vectored interrupts.
- Low Power Consumption Z84C00 9 mA typical lcc Z84C00-4 15 mA typical lcc Standby current less than 10 μA @ 5V
- On-chip dynamic memory refresh counter.





. 40-pin Dual-In-Line (DIP), Pin Assignments

#### **GENERAL DESCRIPTION**

The Z80C CPUs are fourth-generation enhanced microprocessors with exceptional computational power. They offer higher system throughput and more efficient memory utilization than comparable second- and third-generation microprocessors. The internal registers contain 208 bits of read/write memory that are accessible to the programmer. These registers include two sets of six general-purpose registers which may be used individually as either 8-bit registers or as 16-bit register pairs. In addition, there are two sets of accumulator and flag registers. A group of "Exchange" instructions makes either set of main or alternate registers accessible to the programmer. The alternate set allows operation in foreground-background mode or it may be reserved for very fast interrupt response. The Z80C also contains a Stack Pointer, Program Counter, two index registers, a Refresh register (counter), and an Interrupt register. The CPU is easy to incorporate into a system since it requires only a single + 5V power source. All output signals are fully decoded and timed to control standard memory or peripheral circuits; the CPU is supported by an extensive family of peripheral controllers. The internal block diagram (Figure 3) shows the primary functions of the Z80C processors. Subsequent text provides more detail on the Z80C I/O controller family, registers, instruction set, interrupts and daisy chaining, and CPU timing.





#### **Z80C MICROPROCESSOR FAMILY**

The Zilog Z80C microprocessor is the central element of a comprehensive microprocessor product family. This family works together in most applications with minimum requirements for additional logic, facilitating the design of efficient and cost-effective microcomputer-based systems.

Zilog has designed five components to provide extensive support for the Z80C microprocessor. These are:

- The PIO (Parallel Input/Output) operates in both data-byte I/O transfer mode (with handshaking) and in bit mode (without handshaking). The PIO may be configured to interface with standard parallel peripheral devices such as printers, tape punches, and keyboards.
- The CTC (Counter/Timer Circuit) features four programmable 8-bit counter/timers, each of which has an 8-bit prescaler. Each of the four channels may be configured to operate in either counter or timer mode.

- The DMA (Direct Memory Access) controller provides dual port data transfer operations and the ability to terminate data transfer as a result of a pattern match.
- The SIO (Serial Input/Output) controller offers two channels. It is capable of operating in a variety of programmable modes for both synchronous and asynchronous communication, including Bi-Synch and SDLC.
- The DART (Dual Asynchronous Receiver/Transmitter) device provides low cost asynchronous serial communication. It has two channels and a full modem control interface.
- The above peripherals are compatible with the Z80C CPU; in addition, the PIO, CTC, and SIO devices will be available in CMOS versions.

#### **Z80C CPU REGISTERS**

Figure 4 shows three groups of registers within the Z80C CPU. The first group consists of duplicate sets of 8-bit registers: a principal set and an alternate set [designated by ' (prime), e.g., A']. Both sets consist of the Accumulator register, the Flag register, and six general-purpose registers. Transfer of data between these duplicate sets of registers is accomplished by use of "Exchange" instructions. The result is faster response to interrupts and easy, efficient implementation of such versatile programming techniques

MAIN REGISTER SET

as background-foreground data processing. The second set of registers consists of six registers with assigned functions. These are the I (Interrupt register), the R (Refresh register), the IX and IY (Index registers), the SP (Stack Pointer), and the PC (Program Counter). The third group consists of two interrupt status flip-flops, plus an additional pair of flip-flops which assists in identifying the interrupt mode at any particular time. Table 1 provides further information on these registers.

ALTERNATE REGISTER SET

| A ACCUMULATOR     | F FLAG REGISTER   | A' ACCUMULATOR     | F' FLAG REGISTER   |
|-------------------|-------------------|--------------------|--------------------|
| B GENERAL PURPOSE | C GENERAL PURPOSE | B' GENERAL PURPOSE | C' GENERAL PURPOSE |
| D GENERAL PURPOSE | E GENERAL PURPOSE | D' GENERAL PURPOSE | E' GENERAL PURPOSE |
| H GENERAL PURPOSE | L GENERAL PURPOSE | H' GENERAL PURPOSE | L' GENERAL PURPOSE |





#### **INTERRUPTS: GENERAL OPERATION**

The CPU accepts two interrupt input signals:  $\overline{\text{NMI}}$  and  $\overline{\text{INT}}$ . The  $\overline{\text{NMI}}$  is a non-maskable interrupt and has the highest priority.  $\overline{\text{INT}}$  is a lower priority interrupt and it requires that interrupts be enabled in software in order to operate.  $\overline{\text{INT}}$ can be connected to multiple peripheral devices in a wired-OR configuration.

The Z80C has a single response mode for interrupt service for the non-maskable interrupt. The maskable interrupt,  $\overline{\text{INT}}$ , has three programmable response modes available. These are:

- Mode 0 similar to the 8080 microprocessor.
- Mode 1 Peripheral Interrupt service, for use with non-8080/Z80C systems.

 Mode 2 — a vectored interrupt scheme, usually daisy-chained, for use with Z80C Family and compatible peripheral devices.

The CPU services interrupts by sampling the  $\overline{\text{NMI}}$  and  $\overline{\text{INT}}$  signals at the rising edge of the last clock of an instruction. Further interrupt service processing depends upon the type of interrupt that was detected. Details on interrupt responses are shown in the CPU Timing Section.

**Non-Maskable Interrupt (NMI).** The nonmaskable interrupt cannot be disabled by program control and therefore will be accepted at all times by the CPU. NMI is usually reserved for servicing only the highest priority type interrupts, such as that for orderly shutdown after power

#### Z80C CPU REGISTERS (Continued)

|           | Register           | Size (Bits) | Remarks                                                                                                                                                 |
|-----------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| A, A'     | Accumulator        | 8           | Stores an operand or the results of an operation.                                                                                                       |
| F, F′     | Flags              | 8           | See Instruction Set.                                                                                                                                    |
| B, B′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with C.                                                                                                  |
| C, C′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with C.                                                                                                  |
| D, D′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with E.                                                                                                  |
| E, E'     | General Purpose    | 8           | Can be used separately or as a 16-bit register with E.                                                                                                  |
| H, H′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with L.                                                                                                  |
| L, L′     | General Purpose    | 8           | Can be used separately or as a 16-bit register with L.                                                                                                  |
|           |                    |             | Note: The (B,C), (D,E), and (H,L) sets are combined as follows:<br>B - High byte $C - Low byteD - High byte$ $E - Low byteH - High byte$ $L - Low byte$ |
| I         | Interrupt Register | 8           | Stores upper eight bits of memory address for vectored interrupt processing.                                                                            |
| R         | Refresh Register   | 8           | Provides user-transparent dynamic memory refresh. Automatically<br>incremented and placed on the address bus during each<br>instruction fetch cycle.    |
| IX        | Index Register     | 16          | Used for indexed addressing.                                                                                                                            |
| IY        | Index Register     | 16          | Used for indexed addressing                                                                                                                             |
| SP        | Stack Pointer      | 16          | Holds address of the top of the stack. See Push or Pop in instruction set.                                                                              |
| PC        | Program Counter    | 16          | Holds address of next instruction.                                                                                                                      |
| IFF1-IFF2 | Interrupt Enable   | Flip-Flops  | Set or reset to indicate interrupt status (see Figure 4).                                                                                               |
| IMFa-IMFb | Interrupt Mode     | Flip-Flops  | Reflect Interrupt mode (see Figure 4).                                                                                                                  |

#### Table 1. Z80C CPU Registers

failure has been <u>detected</u>. After recognition of the <u>NMI</u> signal (providing <u>BUSREQ</u> is not active), the CPU jumps to restart location 0066H. Normally, software starting at this address contains the interrupt service routine.

**Maskable Interrupt (INT).** Regardless of the interrupt mode set by the user, the Z80C response to a maskable interrupt input follows a common timing cycle. After the interrupt has been detected by the CPU (provided that interrupts are enabled and BUSREQ is not active) a special interrupt processing cycle begins. This is a special fetch (M1) cycle in which IORQ becomes active rather than MREQ, as in a normal M1 cycle. In addition, this special M1 cycle is automatically extended by two WAIT states, to allow for the time required to acknowledge the interrupt request.

**Mode 0 Interrupt Operation.** This mode is similar to the 8080 microprocessor interrupt service procedures. The interrupting device places an instruction on the data bus. This is normally a Restart instruction, which will initiate a call

to the selected one of eight restart locations in page zero of memory. Unlike the 8080, the Z80C CPU responds to the Call instruction with only one interrupt acknowledge cycle followed by two memory read cycles.

**Mode 1 Interrupt Operation.** Mode 1 operation is very similar to that for the NMI. The principal difference is that the Mode 1 interrupt has only one restart location, 0038H.

**Mode 2 Interrupt Operation.** This interrupt mode has been designed to utilize most effectively the capabilities of the Z80C microprocessor and its associated peripheral family. The interrupting peripheral device selects the starting address of the interrupt service routine. It does this by placing an 8-bit vector on the data bus during the interrupt acknowledge cycle. The CPU forms a pointer using this byte as the lower 8 bits and the contents of the I register as the upper 8 bits. This points to an entry in a table of addresses for interrupt service routines. The CPU then jumps to the routine at that address. This flexibility in selecting the interrupt service routine address allows the peripheral device to use several different types of service routines. These routines may be located at any available location in memory. Since the interrupting device supplies the low-order byte of the 2-byte vector, bit 0 ( $A_0$ ) must be a zero.

Interrupt Priority (Daisy Chaining and Nested Interrupts). The interrupt priority of each peripheral device is determined by its physical location within a daisy-chain configuration. Each device in the chain has an interrupt enable input line (IEI) and an interrupt enable output line (IEO), which is fed to the next lower priority device. The first device in the daisy chain has its IEI input hardwired to a High level. The first device has highest priority, while each succeeding device has a corresponding lower priority. This arrangement permits the CPU to select the highest priority interrupt from several simultaneously interrupting peripherals.

The interrupting device disables its IEO line to the next lower priority peripheral until it has been serviced. After servicing, its IEO line is raised, allowing lower priority peripherals to demand interrupt servicing.

The Z80C CPU will nest (queue) any pending interrupts or interrupts received while a selected peripheral is being serviced.

Interrupt Enable/Disable Operation. Two flip-flops, IFF<sub>1</sub> and IFF<sub>2</sub>, referred to in the register description, are used to signal the CPU interrupt status. Operation of the two flip-flops is described in Table 2. For more details, refer to the *Z80 CPU Technical Manual* (03-0029-01) and *Z80 Assembly* Language Programming Manual (03-0002-01).

#### Table 2. State of Flip-Flops

| Action                        | IFF <sub>1</sub> | IFF <sub>2</sub> | Comments                                                                                 |
|-------------------------------|------------------|------------------|------------------------------------------------------------------------------------------|
| CPU Reset                     | 0                | 0                | Maskable interrupt                                                                       |
| DI instruction execution      | 0                | 0                | Maskable interrupt                                                                       |
| El instruction execution      | 1                | 1                | Maskable interrupt                                                                       |
| LD A,I instruction execution  | •                | •                | $IFF_2 \rightarrow Parity flag$                                                          |
| LD A, R instruction execution | •                | •                | $IFF_2 \rightarrow Parity flag$                                                          |
| Accept NMI                    | 0                | IFF <sub>1</sub> | IFF <sub>1</sub> → IFF <sub>2</sub><br>(Maskable interrupt<br>$\overline{INT}$ disabled) |
| RETN instruction execution    | IFF <sub>2</sub> | •                | IFF <sub>2</sub> → IFF <sub>1</sub> at<br>completion of an<br>MMI service<br>routine.    |

#### **INSTRUCTION SET**

The Z80C microprocess has one of the most powerful and versatile instruction sets available in any 8-bit microprocessor. It includes such unique operations as a block move for fast, efficient data transfers within memory, or between memory and I/O. It also allows operations on any bit in any location in memory.

The following is a summary of the Z80C instruction set which shows the assembly language mnemonic, the operation, the flag status, and gives comments on each instruction. For an explanation of flag notations and symbols for mnemonic tables, see the Symbolic Notations section which follows these tables. The *Z80 CPU Technical Manual* (03-0029-01), the *Programmer's Reference Guide* (03-0012-03), and *Assembly Language Programming Manual* (03-0002-01) contain significantly more details for programming use.

The instructions are divided into the following categories:

- B-bit loads
- □ 16-bit loads
- Exchanges, block transfers, and searches
- □ 8-bit arithmetic and logic operations
- □ General-purpose arithmetic and CPU control
- □ 16-bit arithmetic operations
- Rotates and shifts

- $\hfill\square$  Bit set, reset, and test operations
- □ Jumps
- □ Calls, returns, and restarts
- □ Input and output operations

A variety of addressing modes are implemented to permit efficient and fast data transfer between various registers, memory locations, and input/output devices. These addressing modes include:

- □ Immediate
- Immediate extended
- □ Modified page zero
- Relative
- □ Extended
- □ Indexed
- Register
- □ Register indirect
- □ Implied
- 🗆 Bit

# 8-BIT LOAD GROUP

|                 | Symbolic                |    |    |   | Fla | aas |     |   |   | (  | Opcod        | e   |          | No. of | No. of M | No. of T |       |       |
|-----------------|-------------------------|----|----|---|-----|-----|-----|---|---|----|--------------|-----|----------|--------|----------|----------|-------|-------|
| Mnemonic        | Operation               | S  | Z  |   | Н   |     | P/V | Ν | С | 76 | 543          | 210 | Hex      | Bytes  | Cycles   | States   | Com   | ments |
| LD r, r'        | r ← r′                  | ٠  | •  | х | •   | Х   | •   | • | • | 01 | r            | r′  |          | 1      | 1        | 4        | r, r′ | Reg.  |
| LD r, n         | r←n                     | ٠  | ٠  | х | ٠   | Х   | ٠   | ٠ | ٠ | 00 | r            | 110 |          | 2      | 2        | 7        | 000   | В     |
|                 |                         |    |    |   |     |     |     |   |   |    | ← n →        | •   |          |        |          |          | 001   | С     |
| LD r, (HL)      | r ← (HL)                | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠ | 01 | r            | 110 |          | 1      | 2        | 7        | 010   | D     |
| LD r, (IX + d)  | r ← (IX + d)            | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠ | 11 | 011          | 101 | DD       | 3      | 5        | 19       | 011   | Е     |
|                 |                         |    |    |   |     |     |     |   |   | 01 | r            | 110 |          |        |          |          | 100   | Н     |
|                 |                         |    |    |   |     |     |     |   |   |    | ← d →        | •   |          |        |          |          | 101   | L     |
| LD r, (IY + d)  | r ← (IY + d)            | ٠  | ٠  | Х | ٠   | Х   | •   | ٠ | ٠ | 11 | 111          | 101 | FD       | 3      | 5        | 19       | 111   | А     |
|                 |                         |    |    |   |     |     |     |   |   | 01 | r            | 110 |          |        |          |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | ← d →        | •   |          |        |          |          |       |       |
| LD (HL), r      | (HL) ← r                | ٠  | ٠  | Х | ٠   | х   | ٠   | ٠ | ٠ | 01 | 110          | r   |          | 1      | 2        | 7        |       |       |
| LD (IX + d), r  | (IX + d) ← r            | •  | ٠  | Х | ٠   | Х   | •   | ٠ | ٠ | 11 | 011          | 101 | DD       | 3      | 5        | 19       |       |       |
|                 |                         |    |    |   |     |     |     |   |   | 01 | 110          | r   |          |        |          |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | ←d→          | •   |          |        | _        |          |       |       |
| LD (IY + d), r  | (IY + d) ← r            | •  | •  | Х | •   | х   | •   | • | • | 11 | 111          | 101 | FD       | 3      | 5        | 19       |       |       |
|                 |                         |    |    |   |     |     |     |   |   | 01 | 110          | r   |          |        |          |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   | ~~ | ← d →        |     | ~~       | •      | •        | 40       |       |       |
| LD (HL), n      | (HL) ← n                | •  | •  | х | •   | х   | •   | • | • | 00 | 110          | 110 | 36       | 2      | 3        | 10       |       |       |
|                 |                         | -  | _  | v | -   | ~   |     |   | _ |    | ← n →        |     | 00       |        | F        | 10       |       |       |
| LD (IX + a), n  | (iX + a) ← n            | •  | •  | X | •   | ~   | •   | • | • | 00 | 110          | 110 | 20       | 4      | э        | 19       |       |       |
|                 |                         |    |    |   |     |     |     |   |   | 00 |              |     | 30       |        |          |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | +-u-→        |     |          |        |          |          |       |       |
|                 | (IX + d) <del>←</del> n |    |    | x |     | x   |     | • | • | 11 | 111          | 101 | FD       | 4      | 5        | 19       |       |       |
| 20 (11 1 0), 11 | ((( ( ))))              | -  | -  | ~ | -   | ~   | -   |   | - | 00 | 110          | 110 | 36       | •      | Ū        |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | - d -        | •   |          |        |          |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | +n→          | •   |          |        |          |          |       |       |
| LD A, (BC)      | A ← (BC)                | •  | •  | х | •   | х   | •   | • | • | 00 | 001          | 010 | 0A       | 1      | 2        | 7        |       |       |
| LD A, (DE)      | A - (DE)                | •  | •  | х | •   | х   | ٠   | • | • | 00 | 011          | 010 | 1A       | 1      | 2        | 7        |       |       |
| LD A, (nn)      | A 🗲 (nn)                | •  | •  | х | ٠   | х   | ٠   | • | ٠ | 00 | 111          | 010 | ЗA       | 3      | 4        | 13       |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | <b>←</b> n → | •   |          |        |          |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | ← n →        | •   |          |        |          |          |       |       |
| LD (BC), A      | (BC) 🗲 A                | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠ | 00 | 000          | 010 | 02       | 1      | 2        | 7        |       |       |
| LD (DE), A      | (DE) 🛨 A                | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | • | 00 | 010          | 010 | 12       | 1      | 2        | 7        |       |       |
| LD (nn), A      | (nn) <del></del> A      | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠ | ٠ | 00 | 110          | 010 | 32       | 3      | 4        | 13       |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | ← n →        | •   |          |        |          |          |       |       |
|                 |                         |    |    |   |     |     |     |   |   |    | ← n →        | •   |          |        |          |          |       |       |
| LD A, I         | A ← I                   | \$ | \$ | х | 0   | Х   | IFF | 0 | ٠ | 11 | 101          | 101 | ED       | 2      | 2        | 9        |       |       |
|                 |                         |    |    |   |     |     |     |   |   | 01 | 010          | 111 | 57       |        |          |          |       |       |
| LD A, R         | A←R                     | ŧ  | ŧ  | х | 0   | х   | IFF | 0 | • | 11 | 101          | 101 | ED       | 2      | 2        | 9        |       |       |
|                 |                         |    | _  |   | _   | ~   |     | _ | _ | 01 | 011          | 111 | 55       | 0      | 0        | 0        |       |       |
| LD I, A         | I←A                     | •  | •  | х | •   | Х   | •   | • | • | 11 | 101          | 101 | ED<br>47 | 2      | 2        | Э        |       |       |
|                 |                         |    |    | v | -   | v   |     |   |   | 01 | 101          | 111 | 47       | ~      | 0        | 0        |       |       |
| LUR, A          | n – A                   | •  | •  | × | •   | X   | •   | • | • | 01 | 101          | 101 |          | 2      | 2        | 9        |       |       |
|                 |                         |    |    |   |     |     |     |   |   | 01 | 001          | 111 | 46       |        |          |          |       |       |

NOTE: IFF<sub>1</sub>, the content of the interrupt enable flip-flop, (IFF<sub>1</sub>), is copied into the P/V flag.

# 16-BIT LOAD GROUP

| Mnemonic                  | Symbolic<br>Operation                                                               | s    | z     |     | Fia<br>H | ıgs  | P/V    | N     | с      | 76       | Opcod<br>543                 | e<br>210   | Hex      | No. of<br>Bytes       | No. of M<br>Cycles     | No. of T<br>States | Com             | ments          |
|---------------------------|-------------------------------------------------------------------------------------|------|-------|-----|----------|------|--------|-------|--------|----------|------------------------------|------------|----------|-----------------------|------------------------|--------------------|-----------------|----------------|
| LD dd, nn                 | dd <del>←</del> nn                                                                  | •    | •     | x   | •        | x    | •      | •     | •      | 00       | dd0<br>← n →                 | 001        |          | 3                     | 3                      | 10                 | <u>dd</u><br>00 | Pair<br>BC     |
| LD IX, nn                 | IX ← nn                                                                             | •    | •     | x   | •        | x    | •      | •     | •      | 11<br>00 | ← n →<br>011<br>100<br>← n → | 101<br>001 | DD<br>21 | 4                     | 4                      | 14                 | 01<br>10<br>11  | DE<br>HL<br>SP |
| LD IY, nn                 | lY ← nn                                                                             | •    | •     | х   | •        | x    | •      | •     | •      | 11<br>00 | +111<br>100<br>← n →         | 101<br>001 | FD<br>21 | 4                     | 4                      | 14                 |                 |                |
| LD HL, (nn)               | H ← (nn + 1)<br>L ← (nn)                                                            | •    | •     | x   | •        | х    | •      | •     | •      | 00       | ← n →<br>101<br>← n →        | 010        | 2A       | 3                     | 5                      | 16                 |                 |                |
| LD dd, (nn)               | dd <sub>H</sub> ← (nn + 1)<br>dd <sub>L</sub> ← (nn)                                | •    | •     | х   | •        | х    | •      | •     | •      | 11<br>01 | 101<br>dd1<br>← n →          | 101<br>011 | ED       | 4                     | 6                      | 20                 |                 |                |
| LD IX, (nn)               | IX <sub>H</sub> ← (nn + 1)<br>IX <sub>L</sub> ← (nn)                                | •    | •     | x   | •        | x    | •      | •     | •      | 11<br>00 | 011<br>101<br>← n →          | 101<br>010 | DD<br>2A | 4                     | 6                      | 20                 |                 |                |
| LD IY, (nn)               | IY <sub>H</sub>                                                                     | •    | •     | X   | •        | х    | •      | •     | •      | 11<br>00 | 111<br>101<br>← n →          | 101<br>010 | FD<br>2A | 4                     | 6                      | 20                 |                 |                |
| LD (nn), HL               | (nn + 1) ← H<br>(nn)←L                                                              | •    | •     | х   | •        | х    | •      | •     | •      | 00       | 100<br>← n →                 | 010        | 22       | 3                     | 5                      | 16                 |                 |                |
| LD (nn), dd               | (nn + 1) <del>←</del> dd <sub>H</sub><br>(nn) <del>←</del> dd <sub>L</sub>          | •    | •     | x   | •        | х    | •      | •     | •      | 11<br>01 | 101<br>dd0<br>← n →          | 101<br>011 | ED       | 4                     | 6                      | 20                 |                 |                |
| LD (nn), IX               | (nn + 1) ← IX <sub>H</sub><br>(nn) ← IX <sub>L</sub>                                | •    | •     | х   | •        | х    | •      | •     | •      | 11<br>00 | 011<br>100<br>← n →          | 101<br>010 | DD<br>22 | 4                     | 6                      | 20                 |                 |                |
| LD (nn), IY               | (nn + 1) ← IY <sub>H</sub><br>(nn) ← IY <sub>L</sub>                                | •    | •     | x   | •        | х    | •      | •     | •      | 11<br>00 | 111<br>100<br>← n →          | 101<br>010 | FD<br>22 | 4                     | 6                      | 20                 |                 |                |
| LD SP. HL                 | SP ← HL                                                                             | •    | •     | х   | •        | х    | •      | •     | •      | 11       | 111                          | 001        | F9       | 1                     | 1                      | 6                  |                 |                |
| LD SP, IX                 | SP ← IX                                                                             | •    | •     | x   | •        | X    | •      | •     | •      | 11       | 011                          | 101        | DD       | 2                     | 2                      | 10                 |                 |                |
| ,                         | · · · · ·                                                                           |      |       |     |          |      |        |       |        | 11       | 111                          | 001        | F9       | -                     | -                      | -                  |                 |                |
| LD SP, IY                 | SP ← IY                                                                             | •    | ٠     | Х   | •        | Х    | •      | •     | •      | 11       | 111                          | 101        | FD       | 2                     | 2                      | 10                 |                 |                |
|                           |                                                                                     |      |       |     |          |      |        |       |        | 11       | 111                          | 001        | F9       |                       |                        |                    | qq              | Pair           |
| PUSH qq                   | $(SP - 2) \leftarrow qq_L$<br>$(SP - 1) \leftarrow qq_H$<br>$SP \rightarrow SP - 2$ | •    | •     | х   | •        | х    | •      | •     | •      | 11       | qq0                          | 101        |          | 1                     | 3                      | 11                 | 00<br>01<br>10  | BC<br>DE<br>HL |
| PUSH IX                   | (SP - 2) ← IXL                                                                      | •    | •     | х   | •        | х    | •      | •     | •      | 11       | 011                          | 101        | DD       | 2                     | 4                      | 15                 | 11              | AF             |
| NOTE: (PAIR) <sub>H</sub> | , (PAIR) <sub>L</sub> refer to hi                                                   | gh c | order | anc | llow     | orde | ər eiç | jht b | its of | the re   | egister pa                   | air resp   | ectively | e.g., BC <sub>L</sub> | = C, AF <sub>H</sub> = | : A.               |                 |                |

# 16-BIT LOAD GROUP (Continued)

| Mnemonic | Symbolic<br>Operation                                                               | s  | z |   | Fla<br>H | Igs | P/V | N | с | 76       | Dpcod<br>543 | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments |
|----------|-------------------------------------------------------------------------------------|----|---|---|----------|-----|-----|---|---|----------|--------------|------------|----------|-----------------|--------------------|--------------------|----------|
|          | (SP – 1) ← IX <sub>H</sub><br>SP → SP – 2                                           |    |   |   |          |     |     |   |   | 11       | 100          | 101        | E5       |                 |                    |                    |          |
| PUSHIY   | $(SP - 2) \leftarrow IY_L$<br>$(SP - 1) \leftarrow IY_H$<br>$SP \rightarrow SP - 2$ | •  | • | х | •        | Х   | •   | • | • | 11<br>11 | 111<br>100   | 101<br>101 | FD<br>E5 | 2               | 4                  | 15                 |          |
| POP qq   | qq <sub>H</sub> ← (SP + 1<br>qqL ← (SP)<br>SP → SP + 2                              | )• | • | х | •        | х   | •   | • | • | 11       | qq0          | 001        |          | 1               | 3                  | 10                 |          |
| POP IX   | IX <sub>H</sub> ← (SP + 1)<br>IX <sub>L</sub> ← (SP)<br>SP → SP + 2                 | •  | • | х | •        | х   | •   | • | • | 11<br>11 | 011<br>100   | 101<br>001 | DD<br>E1 | 2               | 4                  | 14                 |          |
| POP IY   | IY <sub>H</sub>                                                                     | •  | • | х | •        | х   | •   | • | • | 11<br>11 | 111<br>100   | 101<br>001 | FD<br>E1 | 2               | 4                  | 14                 |          |

# EXCHANGE, BLOCK TRANSFER, BLOCK SEARCH GROUPS

| Mnemonic    | Symbolic<br>Operation                                                                        | s | z |   | Fla<br>H | ags | P/V | 'N | с | 76 | Opcod<br>543 | le<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                                             |
|-------------|----------------------------------------------------------------------------------------------|---|---|---|----------|-----|-----|----|---|----|--------------|-----------|-----|-----------------|--------------------|--------------------|----------------------------------------------------------------------|
| EX DE, HL   | DE ↔ HL                                                                                      | • | • | Х | •        | х   | •   | •  | • | 11 | 101          | 011       | EB  | 1               | 1                  | 4                  |                                                                      |
| EX AF, AF'  | AF ↔ AF′                                                                                     | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠  | ٠ | 00 | 001          | 000       | 08  | 1               | 1                  | 4                  |                                                                      |
| EXX         | BC ↔ BC′<br>DE ↔ DE′<br>HL ↔ HL′                                                             | • | • | х | •        | х   | •   | •  | • | 11 | 011          | 001       | D9  | 1               | 1                  | 4                  | Register bank<br>and auxiliary<br>register bank<br>exchange          |
| EX (SP), HL | H ↔ (SP + 1)<br>L ↔ (SP)                                                                     | • | • | х | •        | х   | •   | •  | • | 11 | 100          | 011       | E3  | 1               | 5                  | 19                 | Ũ                                                                    |
| EX (SP), IX | IX <sub>H</sub> ↔ (SP + 1)                                                                   | ٠ | ٠ | Х | ٠        | х   | •   | ٠  | ٠ | 11 | 011          | 101       | DD  | 2               | 6                  | 23                 |                                                                      |
|             | IX <sub>L</sub> ↔ (SP)                                                                       |   |   |   |          |     |     |    |   | 11 | 100          | 011       | E3  |                 |                    |                    |                                                                      |
| EX (SP), IY | IY <sub>H</sub> ↔ (SP + 1)                                                                   | • | ٠ | Х | ٠        | х   | ٠   | ٠  | ٠ | 11 | 111          | 101       | FD  | 2               | 6                  | 23                 |                                                                      |
|             | IYL ↔ (SP)                                                                                   |   |   |   |          |     | 1   |    |   | 11 | 100          | 011       | E3  |                 |                    |                    |                                                                      |
| LDI         | (DE) 🗲 (HL)                                                                                  | • | • | х | 0        | х   | \$  | 0  | ٠ | 11 | 101          | 101       | ED  | 2               | 4                  | 16                 | Load (HL) into                                                       |
|             | DE ← DE + 1<br>HL ← HL + 1<br>BC ← BC - 1                                                    |   |   |   |          |     |     |    |   | 10 | 100          | 000       | A0  |                 |                    |                    | (DE), increment<br>the pointers and<br>decrement the<br>byte counter |
|             |                                                                                              |   |   |   |          |     | @   |    |   |    |              |           |     |                 |                    |                    | (BC)                                                                 |
| LDIR        | (DE) ← (HL)                                                                                  | • | ٠ | х | 0        | х   | 0   | 0  | • | 11 | 101          | 101       | ED  | 2               | 5                  | 21                 | lf BC ≠ 0                                                            |
|             | $DE \leftarrow DE + 1$ $HL \leftarrow HL + 1$ $BC \leftarrow BC - 1$ $Repeat until$ $BC = 0$ |   |   |   |          |     |     |    |   | 10 | 110          | 000       | BO  | 2               | 4                  | 16                 | If BC = 0                                                            |

NOTE: (D) P/V flag is 0 if the result of BC - 1 = 0, otherwise P/V = 1. (D) P/V flag is 0 only at completion of instruction.

| Mnemonic | Symbolic<br>Operation                                                                                                          | s  | z       |   | Fla<br>H | ags | P/V             | 'N | с | 76       | Opcod<br>543 | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                 |
|----------|--------------------------------------------------------------------------------------------------------------------------------|----|---------|---|----------|-----|-----------------|----|---|----------|--------------|------------|----------|-----------------|--------------------|--------------------|------------------------------------------|
| LDD      | (DE) ← (HL)<br>DE ← DE - 1<br>HL ← HL - 1<br>BC ← BC - 1                                                                       | •  | •       | x | 0        | x   | ( <b>1</b><br>‡ | 0  | • | 11<br>10 | 101<br>101   | 101<br>000 | ED<br>A8 | 2               | 4                  | 16                 |                                          |
| LDDR     | $(DE) \leftarrow (HL)$<br>$DE \leftarrow DE - 1$<br>$HL \leftarrow HL - 1$<br>$BC \leftarrow BC - 1$<br>Repeat until<br>BC = 0 | •  | •       | x | 0        | x   | @<br>0          | 0  | • | 11<br>10 | 101<br>111   | 101<br>000 | ED<br>B8 | 2<br>2          | 5<br>4             | 21<br>16           | If BC ≠ 0<br>If BC = 0                   |
| CPI      | A – (HL)<br>HL ← HL + 1<br>BC ← BC – 1                                                                                         | \$ | 3<br>‡  | x | \$       | x   | ()<br>‡         | 1  | • | 11<br>10 | 101<br>100   | 101<br>001 | ED<br>A1 | 2               | 4                  | 16                 |                                          |
| CPIR     | A – (HL)                                                                                                                       | \$ | 3<br>‡  | x | \$       | x   | 1<br>‡          | 1  | • | 11       | 101          | 101        | ED       | 2               | 5                  | 21                 | If BC $\neq$ 0 and                       |
|          | $HL \leftarrow HL + 1$<br>BC \leftarrow BC - 1<br>Repeat until<br>A = (HL) or<br>BC = 0                                        |    |         |   |          |     |                 |    |   | 10       | 110          | 001        | B1       | 2               | 4                  | 16                 | If BC = 0 or<br>A = (HL)                 |
| CPD      | A – (HL)<br>HL ← HL – 1<br>BC ← BC – 1                                                                                         | \$ | 3       | х | \$       | х   | ()<br>*         | 1  | • | 11<br>10 | 101<br>101   | 101<br>001 | ED<br>A9 | 2               | 4                  | 16                 |                                          |
| CPDR     | A – (HL)                                                                                                                       | \$ | 3<br>\$ | х | \$       | х   | (1)<br>‡        | 1  | • | 11       | 101          | 101        | ED       | 2               | 5                  | 21                 | If BC $\neq$ 0 and $\land \neq (\Box I)$ |
|          | $HL \leftarrow HL - 1$<br>BC \leftarrow BC - 1<br>Repeat until<br>A = (HL) or<br>BC = 0                                        |    |         |   |          |     |                 |    |   | 10       | 111          | 001        | B9       | 2               | 4                  | 16                 | A ≠ (⊓L)<br>If BC = 0 or<br>A = (HL)     |

# EXCHANGE, BLOCK TRANSFER, BLOCK SEARCH GROUPS (Continued)

NOTE:  $\bigcirc$  P/V flag is 0 if the result of BC - 1 = 0, otherwise P/V = 1.  $\bigcirc$  P/V flag is 0 only at completion of instruction.  $\bigcirc$  Z flag is 1 if A = HL, otherwise Z = 0.

Z80C CPU

295

#### 8-BIT ARITHMETIC AND LOGICAL GROUP

| Mnemonic       | Symbolic<br>Operation             | S      | z  |   | Fla<br>H | ıgs | P/V | 'N | с      | 76 | Opcod<br>543 | e<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com     | nents                |
|----------------|-----------------------------------|--------|----|---|----------|-----|-----|----|--------|----|--------------|----------|-----|-----------------|--------------------|--------------------|---------|----------------------|
| ADD A, r       | A ← A+r                           | \$     | \$ | Х | \$       | Х   | v   | 0  | \$     | 10 | 000          | r        |     | 1               | 1                  | 4                  | r       | Reg.                 |
| ADD A, n       | A←A+n                             | \$     | \$ | Х | \$       | Х   | v   | 0  | \$     | 11 | 000          | 110      |     | 2               | 2                  | 7                  | 000     | В                    |
|                |                                   |        |    |   |          |     |     |    |        |    | ← n →        |          |     |                 |                    |                    | 001     | С                    |
|                |                                   |        |    |   |          |     |     |    |        |    |              |          |     |                 |                    |                    | 010     | D                    |
| ADD A, (HL)    | A ← A + (HL)                      | \$     | \$ | Х | \$       | Х   | ۷   | 0  | \$     | 10 | 000          | 110      |     | 1               | 2                  | 7                  | 011     | E                    |
| ADD A, (IX + d | ) A←A + (IX + d)                  | \$     | \$ | Х | \$       | Х   | ۷   | 0  | \$     | 11 | 011          | 101      | DD  | 3               | 5                  | 19                 | 100     | н                    |
|                |                                   |        |    |   |          |     |     |    |        | 10 | 000          | 110      |     |                 |                    |                    | 101     | L                    |
|                |                                   |        |    |   |          |     |     |    |        |    | ← d →        | •        |     |                 |                    |                    | 111     | A                    |
| ADD A, (IY + d | ) A <del>&lt;-</del> A + (IY + d) | \$     | \$ | Х | \$       | Х   | V   | 0  | \$     | 11 | 111          | 101      | FD  | 3               | 5                  | 19                 |         |                      |
|                |                                   |        |    |   |          |     |     |    |        | 10 | 000          | 110      |     |                 |                    |                    |         |                      |
|                |                                   |        |    |   |          |     |     | _  |        |    | ←d→          |          |     |                 |                    |                    |         |                      |
| ADC A, s       | A ← A+s+CY                        | ţ.     | \$ | X | ţ.       | X   | V   | 0  | ţ.     |    | 001          |          |     |                 |                    |                    | sisar   | iy of r, n,          |
| SUBS           | A←A-s                             | Ŧ      | Ŧ  | X | Ŧ        | X   | V   | 1  | Ţ,     |    | 010          |          |     |                 |                    |                    | (HL),   | (IX + d),            |
| SBC A, S       | A←A-s-CY                          | Ŧ      | Ŧ  | X | Ŧ        | X   | V   | 1  | ₹<br>Q |    |              |          |     |                 |                    |                    | (IY + C | as (au ADD           |
| ANDS           | A ← A > s                         | ∓<br>▲ | Ŧ  | X | 1        | X   | P   | 0  | 0      |    | 100          |          |     |                 |                    |                    | snow    |                      |
| URS VOD -      | A←A>s                             | Ŧ      | ¥  | X | 0        | ×   | P   | 0  | 0      |    |              |          |     |                 |                    |                    | instru  | cuon. The            |
| XUH S          | A ← A⊕s                           | ¥      | ¥  | Ň | •        | Š   | P   | 1  | 0      |    |              |          |     |                 |                    |                    | Indica  |                      |
| CPS            | A-S                               | Ŧ      | Ŧ  | × | Ŧ        | ×   | v   | 1  | ¥      |    |              |          |     |                 |                    |                    | O00     | in the<br>set above. |
| INC r          | r ← r+1                           | \$     | \$ | х | \$       | х   | v   | 0  | •      | 00 | r            | 100      |     | 1               | 1                  | 4                  |         |                      |
| INC (HL)       | (HL) ←                            |        |    |   |          |     |     |    |        |    |              | استعتمها |     |                 |                    |                    |         |                      |
| · · /          | (HL) + 1                          | \$     | \$ | х | \$       | х   | v   | 0  | ٠      | 00 | 110          | 100      |     | 1               | 3                  | 11                 |         |                      |
| INC (IX + d)   | (IX + d) ←                        | \$     | \$ | х | \$       | х   | ٧   | 0  | •      | 11 | 011          | 101      | DD  | 3               | 6                  | 23                 |         |                      |
|                | (IX + d) + 1                      |        |    |   |          |     |     |    |        | 00 | 110          | 100      |     |                 |                    |                    |         |                      |
|                |                                   |        |    |   |          |     |     |    |        |    | ← d →        |          |     |                 |                    |                    |         |                      |
| INC (IY + d)   | (IY + d) ←                        | \$     | \$ | Х | \$       | х   | ٧   | 0  | ٠      | 11 | 111          | 101      | FD  | 3               | 6                  | 23                 |         |                      |
|                | (IY + d) + 1                      |        |    |   |          |     |     |    |        | 00 | 110          | 100      |     |                 |                    |                    |         |                      |
|                |                                   |        |    |   |          |     |     |    |        |    | ← d →        | ·        |     |                 |                    |                    |         |                      |
| DEC m          | m ← m – 1                         | \$     | \$ | Х | \$       | Х   | ۷   | 1  | ٠      |    |              | 101      |     |                 |                    |                    |         |                      |

NOTE: m is any of r, (HL), (IX + d), (IY + d) as shown for INC. DEC same format and states as INC. Replace 100 with 101 in opcode.

# **GENERAL-PURPOSE ARITHMETIC AND CPU CONTROL GROUPS**

|          | Symbolic  |    |    |   | Fla | aas |     |   |    | (  | Docod | e   |     | No. of | No. of M | No. of T |                                                     |
|----------|-----------|----|----|---|-----|-----|-----|---|----|----|-------|-----|-----|--------|----------|----------|-----------------------------------------------------|
| Mnemonic | Operation | S  | Ζ  |   | Н   |     | P/V | N | С  | 76 | 543   | 210 | Hex | Bytes  | Cycles   | States   | Comments                                            |
| DAA      | @         | \$ | \$ | х | \$  | х   | Ρ   | • | \$ | 00 | 100   | 111 | 27  | 1      | 1        | 4        | Decimal adjust<br>accumulator.                      |
| CPL      | A ← A     | •  | •  | х | 1   | х   | •   | 1 | •  | 00 | 101   | 111 | 2F  | 1      | 1        | 4        | Complement<br>accumulator<br>(one's<br>complement). |
| NEG      | A ← 0 – A | \$ | \$ | Х | \$  | Х   | ۷   | 1 | \$ | 11 | 101   | 101 | ED  | 2      | 2        | 8        | Negate acc.                                         |
|          |           |    |    |   |     |     |     |   |    | 01 | 000   | 100 | 44  |        |          |          | (two's<br>complement).                              |

NOTES @ converts accumulator content into packed BCD following add or subtract with packed BCD operands.

IFF indicates the interrupt enable flip-flop.

CY indicates the carry flip-flop.

 $\star$  indicates interrupts are not sampled at the end of EI or DI.

#### GENERAL-PURPOSE ARITHMETIC AND CPU CONTROL GROUPS (Continued)

| 1997 - Hannes Mark, Alexandro Martina, Alexandro | Symbolic      |   |   |   | Fla | ags |     |     |    | (  | Opcod | e   |     | No. of | No. of M | No. of T |                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|---|---|-----|-----|-----|-----|----|----|-------|-----|-----|--------|----------|----------|---------------------------|
| Mnemonic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Operation     | S | Z |   | Н   |     | Р/\ | / N | С  | 76 | 543   | 210 | Hex | Bytes  | Cycles   | States   | Comments                  |
| CCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CY ← CY       | • | • | х | х   | х   | •   | 0   | \$ | 00 | 111   | 111 | 3F  | 1      | 1        | 4        | Complement<br>carry flag. |
| SCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CY ← 1        | ٠ | ٠ | Х | 0   | Х   | ٠   | 0   | 1  | 00 | 110   | 111 | 37  | 1      | 1        | 4        | Set carry flag.           |
| NOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | No operation  | ٠ | ٠ | Х | ٠   | Х   | ٠   | ٠   | ٠  | 00 | 000   | 000 | 00  | 1      | 1        | 4        |                           |
| HALT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CPU halted    | ٠ | ٠ | Х | ٠   | Х   | ٠   | ٠   | ٠  | 01 | 110   | 110 | 76  | 1      | 1        | 4        |                           |
| DI 🛨                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IFF ← 0       | ٠ | ٠ | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 110   | 011 | F3  | 1      | 1        | 4        |                           |
| El ★                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IFF ← 1       | ٠ | ٠ | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 111   | 011 | FB  | 1      | 1        | 4        |                           |
| IM 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Set interrupt | ٠ | ٠ | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 101   | 101 | ED  | 2      | 2        | 8        |                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | mode 0        |   |   |   |     |     |     |     |    | 01 | 000   | 110 | 46  |        |          |          |                           |
| IM 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Set interrupt | ٠ | ٠ | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 101   | 101 | ED  | 2      | 2        | 8        |                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | mode 1        |   |   |   |     |     |     |     |    | 01 | 010   | 110 | 56  |        | ,        |          |                           |
| IM 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Set interrupt | ٠ | ٠ | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 101   | 101 | ED  | 2      | 2        | 8        |                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | mode 2        |   |   |   |     |     |     |     |    | 01 | 011   | 110 | 5E  |        |          |          |                           |

NOTES: @ converts accumulator content into packed BCD following add or subtract with packed BCD operands.

IFF indicates the interrupt enable flip-flop.

CY indicates the carry flip-flop.

★ indicates interrupts are not sampled at the end of EI or DI.

# **16-BIT ARITHMETIC GROUP**

|            | Symbolic               |    |    |   | Fla | ags |     |     |    | (  | Opcod | le  |     | No. of | No. of M | No. of T |     |        |
|------------|------------------------|----|----|---|-----|-----|-----|-----|----|----|-------|-----|-----|--------|----------|----------|-----|--------|
| Mnemonic   | Operation              | S  | Z  |   | н   |     | Р/\ | / N | С  | 76 | 543   | 210 | Hex | Bytes  | Cycles   | States   | Con | nments |
| ADD HL, ss | HL ← HL + ss           | •  | •  | Х | х   | Х   | •   | 0   | \$ | 00 | ssl   | 001 |     | 1      | 3        | 11       | SS  | Reg.   |
|            |                        |    |    |   |     |     |     |     |    |    |       |     |     |        |          |          | 00  | BC     |
| ADC HL, ss | HL←                    |    |    |   |     |     |     |     |    |    |       |     |     |        |          |          | 01  | DE     |
|            | HL + ss + CY           | \$ | \$ | Х | Х   | Х   | ۷   | 0   | \$ | 11 | 101   | 101 | ED  | 2      | 4        | 15       | 10  | HL     |
|            |                        |    |    |   |     |     |     |     |    | 01 | ss1   | 010 |     |        |          |          | 11  | SP     |
| SBC HL, ss | HL←                    |    |    |   |     |     |     |     |    |    |       |     |     |        |          |          |     |        |
|            | HL-ss-CY               | \$ | \$ | Х | Х   | Х   | ۷   | 1   | \$ | 11 | 101   | 101 | ED  | 2      | 4        | 15       |     |        |
|            |                        |    |    |   |     |     |     |     |    | 01 | ss0   | 010 |     |        |          |          |     |        |
| ADD IX, pp | IX ← IX + pp           | ٠  | ٠  | Х | Х   | Х   | ٠   | 0   | \$ | 11 | 011   | 101 | DD  | 2      | 4        | 15       | рр  | Reg.   |
|            |                        |    |    |   |     |     |     |     |    | 01 | pp1   | 001 |     |        |          |          | 00  | BC     |
|            |                        |    |    |   |     |     |     |     |    |    |       |     |     |        |          |          | 01  | DE     |
|            |                        |    |    |   |     |     |     |     |    |    |       |     |     |        |          |          | 10  | IX     |
|            |                        |    |    |   |     |     |     |     |    |    |       |     |     |        |          |          | 11  | SP     |
| ADD IY, rr | IY ← IY + rr           | ٠  | ٠  | Х | Х   | Х   | ٠   | 0   | \$ | 11 | 111   | 101 | FD  | 2      | 4        | 15       | rr  | Reg.   |
|            |                        |    |    |   |     |     |     |     |    | 00 | rr1   | 001 |     |        |          |          | 00  | BC     |
| INC ss     | ss <del>←</del> ss + 1 | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠   | ٠  | 00 | ss0   | 011 |     | 1      | 1        | 6        | 01  | DE     |
| INC IX     | IX ← IX + 1            | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 011   | 101 | DD  | 2      | 2        | 10       | 10  | IY     |
|            |                        |    |    |   |     |     |     |     |    | 00 | 100   | 011 | 23  |        |          |          | 11  | SP     |
| INC IY     | IY <del>←</del> IY + 1 | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 111   | 101 | FD  | 2      | 2        | 10       |     |        |
|            |                        |    |    |   |     |     |     |     |    | 00 | 100   | 011 | 23  |        |          |          |     |        |
| DEC ss     | ss ← ss – 1            | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠   | ٠  | 00 | ss1   | 011 |     | 1      | 1        | 6        |     |        |
| DEC IX     | IX ← IX – 1            | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 011   | 101 | DD  | 2      | 2        | 10       |     |        |
|            |                        |    |    |   |     |     |     |     |    | 00 | 101   | 011 | 2B  |        |          |          |     |        |
| DEC IY     | IY <del>←</del> IY – 1 | ٠  | ٠  | Х | ٠   | Х   | ٠   | ٠   | ٠  | 11 | 111   | 101 | FD  | 2      | 2        | 10       |     |        |
|            |                        |    |    |   |     |     |     |     |    | 00 | 101   | 011 | 2B  |        |          |          |     |        |

# **ROTATE AND SHIFT GROUP**

| Mnemon    | Symbolic<br>ic Operation                                                                                                                     | s                         | z                 |   | Fla<br>H | igs | P/V | N | с  | 76             | Opcod<br>543        | e<br>210          | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                                   |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------|---|----------|-----|-----|---|----|----------------|---------------------|-------------------|----------|-----------------|--------------------|--------------------|------------------------------------------------------------|
| RLCA      |                                                                                                                                              | •                         | •                 | x | 0        | x   | •   | 0 | \$ | 00             | 000                 | 111               | 07       | 1               | 1                  | 4                  | Rotate left<br>circular                                    |
| RLA       |                                                                                                                                              | •                         | •                 | х | 0        | х   | •   | 0 | \$ | 00             | 010                 | 111               | 17       | 1               | 1                  | 4                  | accumulator.<br>Rotate left<br>accumulator.                |
| RRCA      | F 7 → 0 → CY                                                                                                                                 | •                         | •                 | х | 0        | х   | •   | 0 | \$ | 00             | 001                 | 111               | 0F       | 1               | 1                  | 4                  | Rotate right circular                                      |
| RRA       |                                                                                                                                              | •                         | •                 | х | 0        | х   | •   | 0 | \$ | 00             | 011                 | 111               | 1F       | 1               | 1                  | 4                  | accumulator.<br>Rotate right<br>accumulator.               |
| RLC r     |                                                                                                                                              | \$                        | \$                | х | 0        | х   | Ρ   | 0 | \$ | 11<br>00       | 001<br>000          | 011<br>r          | СВ       | 2               | 2                  | 8                  | Rotate left<br>circular                                    |
| RLC (HL)  |                                                                                                                                              | \$                        | \$                | х | 0        | х   | Ρ   | 0 | \$ | 11<br>00       | 001<br>000          | 011<br>110        | СВ       | 2               | 4                  | 15                 | r Reg.<br>000 B                                            |
| RLC (IX + | - d)<br>r,(HL),(IX + d),(IY -                                                                                                                | ] <b></b> ⊐<br>\$<br>+ d) | \$                | x | 0        | х   | Ρ   | 0 | \$ | 11<br>11       | 011<br>001<br>← d → | 101<br>011        | DD<br>CB | 4               | 6                  | 23                 | 010 D<br>011 E<br>001 H                                    |
| RLC (IY + | - d)                                                                                                                                         | \$                        | \$                | x | 0        | x   | Ρ   | 0 | \$ | 00<br>11<br>11 | 111<br>001          | 110<br>101<br>011 | FD<br>CB | 4               | 6                  | 23                 | 101 L<br>111 A                                             |
| RLm       | $\begin{bmatrix} c \mathbf{Y} \\ \bullet \\ \mathbf{W} \end{bmatrix} = \mathbf{r}_{t}(\mathbf{HL}, (\mathbf{IX} + \mathbf{d}), \mathbf{HL})$ | \$<br>(IY +               | \$<br>- d)        | x | 0        | x   | Ρ   | 0 | \$ | 00             | ← d →<br>000<br>010 | 110               |          |                 |                    |                    | Instruction<br>format and<br>states are as<br>shown for    |
| RRC m     | $m = r_{r}(HL), (IX + d)$                                                                                                                    | \$<br>,(IY -              | \$<br>+ d)        | x | 0        | x   | Ρ   | 0 | \$ |                | 001                 |                   |          |                 |                    |                    | RLCs. To form<br>new opcode<br>replace 000<br>or RLCs with |
| RR m      | m = r, (HL), (IX + d)                                                                                                                        | \$<br>,(IY -              | \$<br>+ d)        | x | 0        | x   | Ρ   | 0 | \$ |                | 011                 |                   |          |                 |                    |                    | shown code.                                                |
| SLA m     | CY ← 7 ← 0<br>m = r,(HL),(IX + d)                                                                                                            | <b>\$</b><br>,(IY -       | \$<br>+ d)        | х | 0        | х   | Ρ   | 0 | \$ |                | 100                 |                   |          |                 |                    |                    |                                                            |
| SRA m     | m = r, (HL), (IX + d)                                                                                                                        | \$<br>,(IY ·              | \$<br>+ d)        | х | 0        | х   | Ρ   | 0 | \$ |                | 101                 |                   |          |                 |                    |                    |                                                            |
| SRL m     | • <del>•</del> 7 <b>→</b> CY<br>m = r,(HL),(IX + d)                                                                                          | <b>\$</b><br>, (IY -      | <b>\$</b><br>+ d) | х | 0        | х   | Ρ   | 0 | \$ |                | [111]               |                   |          |                 |                    |                    |                                                            |

# ROTATE AND SHIFT GROUP (Continued)

| Symbolic<br>Mnemonic Operation    | S  | z  |   | Fla<br>H | ags | P/V | 'N | с | 76       | Opcod<br>543 | le<br>210  | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                                                    |
|-----------------------------------|----|----|---|----------|-----|-----|----|---|----------|--------------|------------|----------|-----------------|--------------------|--------------------|-----------------------------------------------------------------------------|
| RLD 7-4 3-0 7-4 3-0<br>A (HL)     | \$ | \$ | x | 0        | x   | Ρ   | 0  | • | 11<br>01 | 101<br>101   | 101<br>111 | ED<br>6F | 2               | 5                  | 18                 | Rotate digit<br>left and<br>right between<br>the accumu-<br>lator and       |
| RRD 7-4 3-0 - 7-4 3-0<br>A t (HL) | \$ | \$ | х | 0        | x   | Ρ   | 0  | • | 11<br>01 | 101<br>100   | 101<br>111 | ED<br>67 | 2               | 5                  | 18                 | The content<br>of the upper<br>half of the<br>accumulator<br>is unaffected. |

#### **BIT SET, RESET AND TEST GROUP**

| Mnemonic                     | Symbolic<br>Operation       | s | z  |   | Fla<br>H | igs | P/V | 'N | с | 76   | Dpcod<br>543 | e<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com      | ments       |
|------------------------------|-----------------------------|---|----|---|----------|-----|-----|----|---|------|--------------|----------|-----|-----------------|--------------------|--------------------|----------|-------------|
| BIT b, r                     | Z ← r <sub>b</sub>          | Х | \$ | Х | 1        | Х   | Х   | 0  | • | 11   | 001          | 011      | СВ  | 2               | 2                  | 8                  | r        | Reg.        |
|                              |                             |   |    |   |          |     |     |    |   | 01   | b            | r        |     |                 |                    |                    | 000      | В           |
| BIT b, (HL)                  | Z ← (HL) <sub>b</sub>       | Х | \$ | х | 1        | Х   | Х   | 0  | ٠ | 11   | 001          | 011      | CB  | 2               | 3                  | 12                 | 001      | С           |
|                              |                             |   |    |   |          |     |     |    |   | 01   | b            | 110      |     |                 |                    |                    | 010      | D           |
| BIT b,(IX + d) <sub>b</sub>  | Z ← (IX + d) <sub>b</sub>   | Х | \$ | Х | 1        | Х   | Х   | 0  | ٠ | 11   | 011          | 101      | DD  | 4               | 5                  | 20                 | 011      | E           |
|                              |                             |   |    |   |          |     |     |    |   | 11   | 001          | 011      | СВ  |                 |                    |                    | 100      | н           |
|                              |                             |   |    |   |          |     |     |    |   |      | ← d →        | •        |     |                 |                    |                    | 101      | L           |
|                              |                             |   |    |   |          |     |     |    |   | 01   | b            | 110      |     |                 |                    |                    | 111      | A           |
|                              |                             |   |    |   |          |     |     |    |   |      |              |          |     |                 | _                  |                    | <u>b</u> | Bit Tested  |
| BIT b, (IY + d) <sub>b</sub> | , Z ← (IY + d) <sub>b</sub> | х | \$ | х | 1        | х   | Х   | 0  | • | 11   | 111          | 101      | FD  | 4               | 5                  | 20                 | 000      | 0           |
|                              |                             |   |    |   |          |     |     |    |   | 11   | 001          | 011      | СВ  |                 |                    |                    | 001      | 1           |
|                              |                             |   |    |   |          |     |     |    |   | 01   | ← d →        |          |     |                 |                    |                    | 010      | 2           |
| SET h                        | r                           |   |    | v |          | v   |     |    |   | 11   | D<br>001     | 011      | CP  | 2               | 2                  | 0                  | 100      | 3           |
| SET D, T                     | 1 <sup>D</sup> - 1          | • | •  | ^ | •        | ^   | •   | •  | • | 11   | 001<br>b     | 011      | СВ  | 2               | 2                  | 0                  | 100      | 4<br>5      |
| SET N (HI)                   | (⊢□), ← 1                   |   |    | x |          | x   |     |    | • | 11   | 001          | 011      | CB  | 2               | 4                  | 15                 | 110      | 6           |
| 0E1 0, (HE)                  |                             |   |    | ~ | -        | ~   |     | -  |   | 11   | b            | 110      | 00  | 2               | -                  | 10                 | 111      | 7           |
| SET b. $(IX + d)$            | (IX+d)ь ← 1                 | • | •  | х | •        | х   | •   | •  | • | 11   | 011          | 101      | מס  | 4               | 6                  | 23                 |          | •           |
| 0210,(                       | (                           |   |    |   |          |     |     |    |   | 11   | 001          | 011      | СВ  |                 | •                  |                    |          |             |
|                              |                             |   |    |   |          |     |     |    |   |      | ← d →        |          |     |                 |                    |                    |          |             |
|                              |                             |   |    |   |          |     |     |    |   | [11] | b            | 110      |     |                 |                    |                    |          |             |
| SET b, (IY + d)              | (IY + d) <sub>b</sub> ← 1   | • | •  | х | •        | х   | ٠   | •  | • | 11   | 111          | 101      | FD  | 4               | 6                  | 23                 |          |             |
|                              |                             |   |    |   |          |     |     |    |   | 11   | 001          | 011      | СВ  |                 |                    |                    |          |             |
|                              |                             |   |    |   |          |     |     |    |   |      | ← d →        | •        |     |                 |                    |                    |          |             |
|                              |                             |   |    |   |          |     |     |    |   | 11   | b            | 110      |     |                 |                    |                    |          |             |
| RES b, m                     | m <sub>b</sub> ← 0          | ٠ | ٠  | Х | ٠        | Х   | ٠   | ٠  | ٠ | 10   |              |          |     |                 |                    |                    | To fo    | rm new      |
|                              | m≡r, (HL),                  |   |    |   |          |     |     |    |   |      |              |          |     |                 |                    |                    | opco     | de replace  |
|                              | (IX + d), (IY + d)          |   |    |   |          |     |     |    |   |      |              |          |     |                 |                    |                    | 11       | of SET b, s |
|                              |                             |   |    |   |          |     |     |    |   |      |              |          |     |                 |                    |                    | with     | 10. Flags   |
|                              |                             |   |    |   |          |     |     |    |   |      |              |          |     |                 |                    |                    | and      | time        |
|                              |                             |   |    |   |          |     |     |    |   |      |              |          |     |                 |                    |                    | state    | s for SET   |
|                              |                             |   |    | _ |          |     |     |    |   |      |              |          |     |                 |                    |                    | Instru   | uction.     |

Z80C CPU

NOTE: The notation  $\ensuremath{\mathsf{m}}_b$  indicates location m, bit b (0 to 7).

# JUMP GROUP

| Mnemonic  | Symbolic<br>Operation | s | z |   | Fia<br>H | ags | P/ | VN | С | 76 | Opcod<br>543 | le<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com    | nments            |
|-----------|-----------------------|---|---|---|----------|-----|----|----|---|----|--------------|-----------|-----|-----------------|--------------------|--------------------|--------|-------------------|
| JP nn     | PC ← nn               | • | • | Х | •        | Х   | •  | •  | • | 11 | 000          | 011       | СЗ  | 3               | 3                  | 10                 | сс     | Condition         |
|           |                       |   |   |   |          |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 000    | NZ (non-zero)     |
|           |                       |   |   |   |          |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 001    | Z (zero)          |
| JP cc, nn | If condition cc       | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 11 | сс           | 010       |     | 3               | 3                  | 10                 | 010    | NC (non-carry)    |
|           | is true PC←nn,        |   |   |   |          |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 011    | C (carry)         |
|           | otherwise             |   |   |   |          |     |    |    |   |    | ← n →        | •         |     |                 |                    |                    | 100    | PO (parity odd)   |
|           | continue              |   |   |   |          |     |    |    |   |    |              |           |     |                 |                    |                    | 101    | PE (parity even)  |
| JRe       | PC ← PC + e           | ٠ | ٠ | Х | ٠        | Х   | •  | ٠  | ٠ | 00 | 011          | 000       | 18  | 2               | 3                  | 12                 | 110    | P (sign positive) |
|           |                       |   |   |   |          |     |    |    |   | *  | -e-2         | <b>→</b>  |     |                 |                    |                    | 111    | M (sign negative) |
| JR C, e   | If $C = 0$ ,          | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 00 | 111          | 000       | 38  | 2               | 2                  | 7                  | If co  | ndition not met.  |
|           | continue              |   |   |   |          |     |    |    |   | *  | -e-2         | <b>→</b>  |     |                 |                    |                    |        |                   |
|           | if  C = 1,            |   |   |   |          |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | If co  | ndition is met.   |
|           | PC ← PC + e           |   |   |   |          |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
| JR NC, e  | IFC = 1,              | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 00 | 110          | 000       | 30  | 2               | 2                  | 7                  | If co  | ndition not met.  |
|           | continue              |   |   |   |          |     |    |    |   | -  | -e-2         | <b>→</b>  |     |                 |                    |                    |        |                   |
|           | If $C = 0$ ,          |   |   |   |          |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | If co  | ndition is met.   |
|           | PC ← PC + e           |   |   |   |          |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
| JP Z, e   | If $Z = 0$            | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 00 | 101          | 000       | 28  | 2               | 2                  | 7                  | If co  | ndition not met.  |
|           | continue              |   |   |   |          |     |    |    |   | *  | -e-2         | <b>→</b>  |     |                 |                    |                    |        |                   |
|           | If $Z = 1$ ,          |   |   |   |          |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | If co  | ndition is met.   |
|           | PC ← PC + e           |   |   |   |          |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
| JR NZ, e  | If $Z = 1$ ,          | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 00 | 100          | 000       | 20  | 2               | 2                  | 7                  | lf co  | ndition not met.  |
|           | continue              |   |   |   |          |     |    |    |   | *  | -e-2         | <b>→</b>  |     |                 |                    |                    |        |                   |
|           | If $Z = 0$ ,          |   |   |   |          |     |    |    |   |    |              |           |     | 2               | 3                  | 12                 | lf co  | ndition is met.   |
|           | PC ← PC + e           |   |   |   |          |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
| JP (HL)   | PC 🛨 HL               | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 11 | 101          | 001       | E9  | 1               | 1                  | 4                  |        |                   |
| JP (IX)   | PC 🛨 IX               | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 11 | 011          | 101       | DD  | 2               | 2                  | 8                  |        |                   |
|           |                       |   |   |   |          |     |    |    |   | 11 | 101          | 001       | E9  |                 |                    |                    |        |                   |
| JP (IY)   | PC 🗲 IY               | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 11 | 111          | 101       | FD  | 2               | 2                  | 8                  |        |                   |
|           |                       |   |   |   |          |     |    |    |   | 11 | 101          | 001       | E9  |                 |                    |                    |        |                   |
| DJNZ, e   | B ← B – 1             | ٠ | ٠ | Х | ٠        | Х   | ٠  | ٠  | ٠ | 00 | 010          | 000       | 10  | 2               | 2                  | 8                  | lf B = | = 0               |
|           | If $B = 0$ ,          |   |   |   |          |     |    |    |   | 4  | -e-2         | <b>→</b>  |     |                 |                    |                    |        |                   |
|           | continue              |   |   |   |          |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |
|           | lf B≠0,               |   |   |   |          |     |    |    |   |    |              |           |     | 2               | 3                  | 13                 | lf B≠  | <b>±</b> 0.       |
|           | PC ← PC + e           |   |   |   |          |     |    |    |   |    |              |           |     |                 |                    |                    |        |                   |

NOTES: e represents the extension in the relative addressing mode. e is a signal two's complement number in the range < - 126, 129 >. e - 2 in the opcode provides an effective address of pc + e as PC is incremented by 2 prior to the addition of e.

# CALL AND RETURN GROUP

| Mnemonic          | Symbolic<br>Operation                                            | s | z |   | Fla<br>H | ags | P/\ | / N | с | 76 | Opcod<br>543          | e<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com                                | ments                                                   |
|-------------------|------------------------------------------------------------------|---|---|---|----------|-----|-----|-----|---|----|-----------------------|----------|-----|-----------------|--------------------|--------------------|------------------------------------|---------------------------------------------------------|
| CALL nn           | (SP – 1)←PC <sub>H</sub><br>(SP – 2)←PC <sub>L</sub><br>PC ← nn, | • | • | х | •        | х   | •   | •   | • | 11 | 001<br>← n →<br>← n → | 101      | CD  | 3               | 5                  | 17                 |                                    |                                                         |
| CALL cc,nr        | lf condition<br>cc is false                                      | • | ٠ | Х | •        | Х   | •   | •   | • | 11 | cc<br>← n →           | 100      |     | 3               | 3                  | 10                 | lf cc i                            | is false.                                               |
|                   | continue,<br>otherwise<br>same as<br>CALL nn                     |   |   |   |          |     |     |     |   |    | ← n →                 | •        |     | 3               | 5                  | 17                 | lf cc i                            | s true.                                                 |
| RET               | PC <sub>L</sub> ← (SP)<br>PC <sub>H</sub> ←(SP+1)                | • | • | Х | •        | х   | •   | •   | • | 11 | 001                   | 001      | C9  | 1               | 3                  | 10                 |                                    |                                                         |
| RET cc            | If condition<br>cc is false                                      | • | • | х | •        | х   | •   | •   | • | 11 | сс                    | 000      |     | 1               | 1                  | 5                  | lf cc i                            | is false.                                               |
|                   | continue,<br>otherwise<br>same as RET                            |   |   |   |          |     |     |     |   |    |                       |          |     | 1               | 3                  | 11                 | lf cc i<br>cc<br>000<br>001<br>010 | Condition<br>NZ (non-zero)<br>Z (zero)<br>NC (non-cern) |
| RETI              | Return from                                                      | • | • | х | •        | х   | •   | •   | • | 11 | 101                   | 101      | ED  | 2               | 4                  | 14                 | 011                                | C (carry)                                               |
|                   | interrupt                                                        |   |   |   |          |     |     |     |   | 01 | 001                   | 101      | 4D  |                 |                    |                    | 100                                | PO (parity odd)                                         |
| RETN <sup>1</sup> | Return from                                                      | ٠ | ٠ | Х | ٠        | Х   | ٠   | ٠   | ٠ | 11 | 101                   | 101      | ED  | 2               | 4                  | 14                 | 101                                | PE (parity even)                                        |
|                   | non-maskable                                                     |   |   |   |          |     |     |     |   | 01 | 000                   | 101      | 45  |                 |                    |                    | 110                                | P (sign positive)                                       |
|                   | interrupt                                                        |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 111                                | M (sign negative)                                       |
| RST p             | (SP – 1)←PC <sub>H</sub>                                         | • | ٠ | Х | ٠        | Х   | ٠   | •   | • | 11 | t                     | 111      |     | 1               | З                  | 11                 | t                                  | <u>р</u>                                                |
|                   |                                                                  |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 000                                |                                                         |
|                   |                                                                  |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 010                                | 10H                                                     |
|                   | TOL P                                                            |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 011                                | 18H                                                     |
|                   |                                                                  |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 100                                | 20H                                                     |
|                   |                                                                  |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 101                                | 28H                                                     |
|                   |                                                                  |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 110                                | 30H                                                     |
|                   |                                                                  |   |   |   |          |     |     |     |   |    |                       |          |     |                 |                    |                    | 111                                | 38H                                                     |

Z80C CPU

NOTE: <sup>1</sup>RETN loads  $IFF_2 \rightarrow IFF_1$ 

#### **INPUT AND OUTPUT GROUP**

| Mnemonic   | Symbolic<br>Operation                                                                            | s  | z                |   | Fia<br>H | ags | P/\ | /N | с | 76       | Opcod<br>543 | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles             | No. of T<br>States | Comments                                         |
|------------|--------------------------------------------------------------------------------------------------|----|------------------|---|----------|-----|-----|----|---|----------|--------------|------------|----------|-----------------|--------------------------------|--------------------|--------------------------------------------------|
| IN A, (n)  | A ← (n)                                                                                          | •  | •                | Х | •        | х   | •   | •  | • | 11       | 011<br>← n → | 01         | DB       | 2               | 3                              | 11                 | n to $A_0 \sim A_7$<br>Acc. to $A_8 \sim A_{15}$ |
| IN r, (C)  | $r \leftarrow (C)$<br>if $r = 110$ only<br>the flags will<br>be affected                         | \$ | *                | x | \$       | х   | Ρ   | 0  | • | 11<br>01 | 101<br>r     | 101<br>000 | ED       | 2               | 3                              | 12                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| INI        | (HL) ← (C)<br>B ← B – 1<br>HL ← HL + 1                                                           | х  | 1<br>1<br>0      | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>100   | 101<br>010 | ED<br>A2 | 2               | 4                              | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| INIR       | $(HL) \leftarrow (C)$<br>$B \leftarrow B - 1$<br>$HL \leftarrow HL + 1$<br>Repeat until<br>B = 0 | x  |                  | x | х        | x   | x   | 1  | x | 11<br>10 | 101<br>110   | 101<br>010 | ED<br>B2 | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B=0) | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| ND         | (HL) ← (C)<br>B ← B – 1                                                                          | х  | 0<br>*<br>0      | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>101   | 101<br>010 | ED<br>AA | 2               | 4                              | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| NDR        | $(HL) \leftarrow (C)$<br>$B \leftarrow B - 1$<br>$HL \leftarrow HL - 1$<br>Repeat until<br>B = 0 | х  | 1                | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>111   | 101<br>010 | ED<br>BA | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B=0) | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OUT (n), A | (n) <del>←</del> A                                                                               | •  | •                | х | •        | х   | •   | •  | • | 11       | 010<br>← n → | 011        | D3       | 2               | 3                              | 11                 | n to $A_0 \sim A_7$<br>Acc. to $A_8 \sim A_{15}$ |
| DUT (C), r | (C) <del>←</del> r                                                                               | •  | •                | х | •        | Х   | •   | •  | • | 11<br>01 | 101<br>r     | 101<br>001 | ED       | 2               | 3                              | 12                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| ITUC       | (C) ← (HL)<br>B ← B – 1<br>HL ← HL + 1                                                           | х  | 9<br>9<br>2      | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>100   | 101<br>011 | ED<br>A3 | 2               | 4                              | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| JTIR       | $(C) \leftarrow (HL)$<br>$B \leftarrow B - 1$<br>$HL \leftarrow HL + 1$<br>Repeat until<br>B = 0 | х  | 1                | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>110   | 101<br>011 | ED<br>B3 | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B=0) | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OUTD       | (C) ← (HL)<br>B ← B – 1<br>HL ← HL – 1                                                           | х  | 0<br>1<br>1<br>0 | x | х        | х   | х   | 1  | х | 11<br>10 | 101<br>101   | 101<br>011 | ED<br>AB | 2               | 4                              | 16                 | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |
| OTDR       | (C) ← (HL)<br>B ← B – 1<br>HL ← HL – 1<br>Repeat until<br>B=0                                    | х  | 1                | x | x        | х   | x   | 1  | х | 11<br>10 | 101<br>111   | 101<br>011 | ED       | 2<br>2          | 5<br>(If B≠0)<br>4<br>(If B=0) | 21<br>16           | C to $A_0 \sim A_7$<br>B to $A_8 \sim A_{15}$    |

NOTES: ① If the result of B – 1 is zero, the Z flag is set; otherwise it is reset. ② Z flag is set upon instruction completion only.

#### SUMMARY OF FLAG OPERATION

|                                                     | D7 |    |   |    |   |     |   | D <sub>0</sub> |                                                                                                                       |
|-----------------------------------------------------|----|----|---|----|---|-----|---|----------------|-----------------------------------------------------------------------------------------------------------------------|
| Instructions                                        | S  | Z  |   | Н  |   | P/V | Ν | Č              | Comments                                                                                                              |
| ADD A, s; ADC A, s                                  | \$ | \$ | Х | \$ | Х | V   | 0 | \$             | 8-bit add or add with carry.                                                                                          |
| SUB s; SBC A, s; CP s; NEG                          | \$ | \$ | х | \$ | х | V   | 1 | \$             | 8-bit subtract, subtract with carry, compare and negate<br>accumulator.                                               |
| ANDs                                                | \$ | \$ | Х | 1  | Х | Ρ   | 0 | 0              | Logical operation.                                                                                                    |
| OR s, XOR s                                         | \$ | \$ | Х | 0  | Х | Ρ   | 0 | 0              | Logical operation.                                                                                                    |
| INC s                                               | \$ | \$ | Х | \$ | Х | V   | 0 | •              | 8-bit increment.                                                                                                      |
| DEC s                                               | \$ | \$ | Х | \$ | Х | V   | 1 | •              | 8-bit decrement.                                                                                                      |
| ADD DD, ss                                          | •  | ٠  | Х | Х  | Х | •   | 0 | \$             | 16-bit add.                                                                                                           |
| ADC HL, ss                                          | \$ | \$ | Х | Х  | Х | V   | 0 | \$             | 16-bit add with carry.                                                                                                |
| SBC HL, ss                                          | \$ | \$ | Х | Х  | Х | V   | 1 | \$             | 16-bit subtract with carry.                                                                                           |
| RLA; RLCA; RRA; RRCA                                | •  | ٠  | Х | 0  | Х | •   | 0 | \$             | Rotate accumulator.                                                                                                   |
| RL m; RLC m; RR m;<br>RRC m; SLA m;<br>SRA m; SRL m | \$ | \$ | Х | 0  | х | Ρ   | 0 | \$             | Rotate and shift locations.                                                                                           |
| RLD; RRD                                            | \$ | \$ | Х | 0  | Х | Ρ   | 0 | •              | Rotate digit left and right                                                                                           |
| DAA                                                 | \$ | \$ | Х | \$ | Х | Ρ   | ٠ | \$             | Decimal adjust accumulator.                                                                                           |
| CPL                                                 | •  | ٠  | Х | 1  | Х | •   | 1 | •              | Complement accumulator.                                                                                               |
| SCF                                                 | •  | ٠  | Х | 0  | Х | •   | 0 | 1              | Set carry.                                                                                                            |
| CCF                                                 | •  | ٠  | Х | Х  | Х | •   | 0 | \$             | Complement carry.                                                                                                     |
| IN r (C)                                            | \$ | \$ | Х | 0  | Х | Ρ   | 0 | •              | Input register indirect.                                                                                              |
| INI; IND; OUTI; OUTD                                | Х  | \$ | Х | Х  | Х | Х   | 1 | •              | Block input and output. $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ .                                                   |
| INIR; INDR; OTIR; OTDR                              | Х  | 1  | Х | Х  | Х | Х   | 1 | •              | Block input and output. $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ .                                                   |
| LDI; LDD                                            | Х  | Х  | Х | 0  | Х | \$  | 0 | ٠              | Block transfer instructions. $P/V = 1$ if BC $\neq 0$ , otherwise $P/V = 0$ .                                         |
| LDIR; LDDR                                          | Х  | Х  | Х | 0  | Х | 0   | 0 | •              | Block transfer instructions. $P/V = 1$ if BC $\neq 0$ , otherwise $P/V = 0$ .                                         |
| CPI; CPIR; CPD; CPDR                                | Х  | \$ | х | Х  | Х | \$  | 1 | •              | Block search instructions. $Z = 1$ if $A = (HL)$ , otherwise $Z = 0$ .<br>P/V = 1 if BC $\neq 0$ , otherwise P/V = 0. |
| LD A; I, LD A, R                                    | \$ | \$ | х | 0  | Х | IFF | 0 | •              | IFF, the content of the interrupt enable flip-flop, (IFF <sub>2</sub> ), is copied into the P/V flag                  |
| BIT b, s                                            | х  | \$ | Х | 1  | Х | Х   | 0 | ٠              | The state of bit b of location s is copied into the Z flag                                                            |

#### SYMBOLIC NOTATION

#### Symbol Operation

- S Sign flag. S = 1 if the MSB of the result is 1.
- Z Zero flag. Z = 1 if the result of the operation is 0.
- P/V Parity or overflow flag. Parity (P) and overflow (V) share the same flag. Logical operations affect this flag with the parity of the result while arithmetic operations affect this flag with the overflow of the result. If P/V holds parity: P/V = 1 if the result of the operation is even; P/V = 0 if result is odd. If P/V holds overflow, P/V = 1 if the result of the operation produced an overflow. If P/V does not hold overflow, P/V = 0.
- H\* Half-carry flag. H = 1 if the add or subtract operation produced a carry into, or borrow from, bit 4 of the accumulator.
- N\* Add/Subtract flag. N = 1 if the previous operation was a subtract.
- C Carry/Link flag. C = 1 if the operation produced a carry from the MSB of the operand or result.

#### Symbol Operation

- The flag is affected according to the result of the operation.
- The flag is unchanged by the operation.
- 0 The flag is reset by the operation.
- 1 The flag is set by the operation.
- X The flag is indeterminate.
- V P/V flag affected according to the overflow result of the operation.
- P P/V flag affected according to the parity result of the operation.
- r Any one o the CPU registers A, B, C, D, E, H, L.
- s Any 8-bit location for all the addressing modes allowed for the particular instruction.
- ss Any 16-bit location for all the addressing modes allowed for that instruction.
- ii Any one of the two index registers IX or IY.
- R Refresh counter.
- n 8-bit value in range < 0, 255 >.
- nn 16-bit value in range < 0, 65535 >.

\*H and N flags are used in conjunction with the decimal adjust instruction (DAA) to properly correct the result into packed BCD format following addition or subtraction using operands with packed BCD format.

#### **PIN DESCRIPTIONS**

**A<sub>0</sub>-A<sub>15</sub>.** Address Bus (output, active High, 3-state).  $A_0$ -A<sub>15</sub> form a 16-bit address bus. The Address Bus provides the address for memory data bus exchanges (up to 64K bytes) and for I/O device exchanges.

**BUSACK.** Bus Acknowledge (output, active Low). Bus Acknowledge indicates to the requesting device that the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR have entered their high-impedance states. The external circuitry can now control these lines.

**BUSREQ.** Bus Request (input, active Low). Bus Request has a higher priority than NMI and is always recognized at the end of the current machine cycle. BUSREQ forces the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR to go to a high-impedance state so that other devices can control these lines. BUSREQ is normally wired-OR and requires an external pullup for these applications. Extended BUSREQ periods due to extensive DMA operations can prevent the CPU from properly refreshing dynamic RAMs.

**D<sub>0</sub>-D<sub>7</sub>.** *Data Bus* (input/output, active High, 3-state).  $D_0$ - $D_7$  constitute an 8-bit bidirectional data bus, used for data exchanges with memory and I/O.

**HALT.** *Halt State* (output, active Low). HALT indicates that the CPU has executed a Halt instruction and is awaiting either a nonmaskable or a maskable interrupt (with the mask enabled) before operation can resume. While halted, the CPU executes NOPs to maintain memory refresh.

**INT.** Interrupt Request (input, active Low). Interrupt Request is generated by I/O devices. The CPU honors a request at the end of the current instruction if the internal software-controlled interrupt enable flip-flop (IFF) is enabled. INT is normally wired-OR and requires an external pullup for these applications.

**IORQ.** Input/Output Request (output, active Low, 3-state). IORQ indicates that the lower half of the address bus holds a valid I/O address for an I/O read or write operation. IORQ is also generated concurrently with M1 during an interrupt acknowledge cycle to indicate that an interrupt response vector can be placed on the data bus. **M1.** Machine Cycle One (output, active Low). M1, together with MREQ, indicates that the current machine cycle is the opcode fetch cycle of an instruction execution. M1, together with IORQ, indicates an interrupt acknowledge cycle.

**MREQ.** *Memory Request* (output, active Low, 3-state). MREQ indicates that the address bus holds a valid address for a memory read or memory write operation.

**NMI.** Non-Maskable Interrupt (input, negative edgetriggered). NMI has a higher priority than INT. NMI is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop, and automatically forces the CPU to restart at location 0066H.

**RD.** *Read* (output, active Low, 3-state). RD indicates that the CPU wants to read data from memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus.

**RESET.** *Reset* (input, active Low). **RESET** initializes the CPU as follows: it resets the interrupt enable flip-flop, clears the PC and Registers I and R, and sets the interrupt status to Mode 0. During reset time, the address and data bus go to a high-impedance state, and all control output signals go to the inactive state. Note that **RESET** must be active for a minimum of three full clock cycles before the reset operation is complete.

**RFSH.** *Refresh* (output, active Low). RFSH, together with MREQ, indicates that the lower seven bits of the system's address bus can be used as a refresh address to the system's dynamic memories.

**WAIT.** Wait (input, active Low). WAIT indicates to the CPU that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter a Wait state as long as this signal is active. Extended WAIT periods can prevent the CPU from refreshing dynamic memory properly.

**WR.** Write (output, active Low, 3-state). WR indicates that the CPU data bus holds valid data to be stored at the addressed memory or I/O location.

#### **CPU TIMING**

The Z80C CPU executes instructions by proceeding through a specific sequence of operations:

- Memory read or write
- I/O device read or write
- Interrupt acknowledge

The basic clock period is referred to as a T time or cycle, and three or more T cycles make up a machine cycle (M1, M2 or M3 for instance). Machine cycles can be extended either by the CPU automatically inserting one or more Wait states or by the insertion of one or more Wait states by the user.

Instruction Opcode Fetch. The CPU places the contents of the Program Counter (PC) on the address bus at the start of the cycle (Figure 5). Approximately <u>one-half clock cycle</u> later, MREQ goes active. When active, RD indicates that the memory data can be enabled onto the CPU data bus.

The CPU samples the WAIT input with the falling edge of clock state  $T_2$ . During clock states  $T_3$  and  $T_4$  of an M1 cycle, dynamic RAM refresh can occur while the CPU starts decoding and executing the instruction. When the Refresh Control signal becomes active, refreshing of dynamic memory can take place.



\*T<sub>W</sub> = Wait cycle added when necessary for slow ancilliary devices.

Figure 5. Instruction Opcode Fetch

Memory Read or Write Cycles. Figure 6 shows the timing of memory read or write cycles other than an opcode fetch  $(\overline{M1})$  cycle. The  $\overline{MREQ}$  and  $\overline{RD}$  signals function exactly as in the fetch cycle. In a memory write cycle,  $\overline{MREQ}$  also

becomes active when the address bus is stable. The  $\overline{WR}$  line is active when the data bus is stable, so that it can be used directly as an  $R/\overline{W}$  pulse to most semiconductor memories.



Figure 6. Memory Read or Write Cycles

**Input or Output Cycles.** Figure 7 shows the timing for an I/O read or I/O write operation. During I/O operations, the CPU automatically inserts a single Wait state ( $T_{WA}$ ). This

extra Wait state allows sufficient time for an I/O port to decode the address from the port address lines.



T<sub>WA</sub> = One wait cycle automatically inserted by CPU

Figure 7. Input or Output Cycles

**Interrupt Request/Acknowledge Cycle.** The CPU samples the interrupt signal with the rising edge of the last clock cycle at the end of any instruction (Figure 8). When an interrupt is accepted, a special  $\overline{M1}$  cycle is generated.

During this  $\overline{\text{M1}}$  cycle,  $\overline{\text{IORQ}}$  becomes active (instead of  $\overline{\text{MREQ}}$ ) to indicate that the interrupting device can place an 8-bit vector on the data bus. The CPU automatically adds two Wait states to this cycle.



NOTES: 1)  $T_{LI}$  = Last state of any instruction cycle. 2)  $T_{WA}$  = Wait cycle automatically inserted by CPU.

Figure 8. Interrupt Request/Acknowledge Cycle

Non-Maskable Interrupt Request Cycle. NMI is sampled at the same time as the maskable interrupt input INT but has higher priority and cannot be disabled under software control. The subsequent timing is similar to that of a normal memory read operation except that data put on the bus by the memory is ignored. The CPU instead executes a restart (RST) operation and jumps to the  $\overline{\text{NMI}}$  service routine located at address 0066H (Figure 9).



\*Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (TLI).

Figure 9. Non-Maskable Interrupt Request Operation

**Bus Request/Acknowledge Cycle.** The CPU samples BUSREQ with the rising edge of the last clock period of any machine cycle (Figure 10). If BUSREQ is active, the CPU sets its address, data, and MREQ, IORQ, RD, and WR lines

to a high-impedance state with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and I/O devices.



NOTES: 1)  $T_{LM}$  = Last state of any M cycle. 2)  $T_X$  = An arbitrary clock cycle used by requesting device.

Figure 10. Z-BUS Request/Acknowledge Cycle

6

Halt Acknowledge Cycle. When the CPU receives a HALT instruction, it executes NOP states until either an  $\overline{\text{INT}}$  or  $\overline{\text{NMI}}$  input is received. When in the Halt state, the HALT output is

active and remains so until an interrupt is received (Figure 11). INT will also force a Halt exit.



\*Although MMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, MNI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>LI</sub>).



**Reset Cycle.** RESET must be active for at least three clock cycles for the CPU to properly accept it. As long as RESET remains active, the address and data buses float, and the control outputs are inactive. Once RESET goes inactive, two

internal T cycles are consumed before the CPU resumes normal processing operation. RESET clears the PC register, so the first opcode fetch will be to location 0000H (Figure 12).



Figure 12. Reset Cycle

**Power-Down Release Cycle.** The system clock must be supplied to the Z80C CPU to release the power-down state. When the system clock is supplied to the CLK input, the Z80C CPU restarts operations from the point at which the power-down state was implemented.

The timing diagrams for the release from power-down mode are shown in Figure 13.

NOTES:

- When the external oscillator has been stopped to enter the power-down state, some warm-up time may be required to obtain a stable clock for the release.
- 2) When the HALT instruction is executed to enter the power-down state, the Z80C CPU will also enter the Halt state. An interrupt signal (either NMI or INT) or a RESET signal must be applied to the Z80C CPU after the system clock is supplied in order to release the power-down state.



Figure 13c.

Figure 13. Power-Down Release

**Power-Down Acknowledge Cycle.** When the clock input to the Z80C CPU is stopped at either a High or Low level, the Z80C CPU stops its operation and maintains all registers and control signals. However,  $I_{cc2}$  (standby supply current) is guaranteed only when the system clock is stopped at a

Low level during  $T_4$  of the machine cycle following the execution of the HALT instruction. The timing diagram for the power-down function, when implemented with the HALT instruction, is shown in Figure 14.



Figure 14. Power-Down Acknowledge

|        |             |                                                                                                                 | Z84  | C00 | Z84C | 00-4 |
|--------|-------------|-----------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| Number | Symbol      | Parameter                                                                                                       | Min  | Max | Min  | Max  |
| 1      | TcC         | Clock Cycle Time                                                                                                | 400* | DC  | 250* | DC   |
| 2      | TwCh        | Clock Pulse Width (High)                                                                                        | 180  | DC  | 110  | DC   |
| 3      | TwCl        | Clock Pulse Width (Low)                                                                                         | 180  | DC  | 110  | DC   |
| 4      | TfC         | Clock Fall Time                                                                                                 |      | 30  |      | 30   |
| 5      | - TrC       | Clock Rise Time                                                                                                 |      | 30  |      | 30   |
| 6      | TdCr(A)     | Clock t to Address Valid Delay                                                                                  |      | 145 |      | 110  |
| 7      | TdA(MREQf)  | Address Valid to MREQ ↓ Delay                                                                                   | 125* |     | 65*  |      |
| 8      | TdCf(MREQf) | Clock ↓ to MREQ ↓ Delay                                                                                         |      | 100 |      | 85   |
| 9      | TdCr(MREQr) | Clock ↑ to MREQ ↑ Delay                                                                                         |      | 100 |      | 85   |
|        | - TwMREQh   |                                                                                                                 | 170* |     | 110* |      |
| 11     | TwMREQI     | MREQ Pulse Width (Low)                                                                                          | 360* |     | 220* |      |
| 12     | TdCf(MREQr) | Clock ↓ to MREQ ↑ Delay                                                                                         |      | 100 |      | 85   |
| 13     | TdCf(RDf)   | Clock ↓ to RD ↓ Delay                                                                                           |      | 130 |      | 95   |
| 14     | TdCr(RDr)   | Clock ↑ to RD ↑ Delay                                                                                           |      | 100 |      | 85   |
| —15—   | - TsD(Cr)   | Data Setup Time to Clock †                                                                                      | 50   |     | 35   |      |
| 16     | ThD(RDr)    | Data Hold Time to RD ↑                                                                                          |      | 0   |      | 0    |
| 17     | TsWAIT(Cf)  | WAIT Setup Time to Clock ↓                                                                                      | 70   |     | 70   |      |
| 18     | ThWAIT(Cf)  | WAIT Hold Time after Clock↓                                                                                     | 10   |     | 10   |      |
| 19     | TdCr(M1f)   | Clock ↑ to M1 ↓ Delay                                                                                           |      | 130 |      | 100  |
| 20     | -TdCr(M1r)  | — Clock ↑ to M1 ↑ Delay                                                                                         |      | 130 |      | 100  |
| 21     | TdCr(RFSHf) | Clock ↑ to RFSH ↓ Delay                                                                                         |      | 180 |      | 130  |
| 22     | TdCr(RFSHr) | Clock ↑ to RFSH ↑ Delay                                                                                         |      | 150 |      | 120  |
| 23     | TdCf(RDr)   | Clock ↓ to RD ↑ Delay                                                                                           |      | 110 |      | 85   |
| 24     | TdCr(RDf)   | Clock ↑ to RD ↓ Delay                                                                                           |      | 100 |      | 85   |
| 25     | - TsD(Cf)   | — Data Setup to Clock ↓ during M <sub>2</sub> , M <sub>3</sub> , —<br>M <sub>4</sub> , or M <sub>5</sub> Cycles | 60   |     | 50   |      |
| 26     | TdA(IORQf)  | Address Stable prior to IORQ ↓                                                                                  | 320* |     | 180* |      |
| 27     | TdCr(IORQf) | Clock ↑ to IORQ ↓ Delay                                                                                         |      | 90  |      | 75   |
| 28     | TdCf(IORQr) | Clock ↓ to IORQ ↑ Delay                                                                                         |      | 110 |      | 85   |
| 29     | TdD(WRf)    | Data Stable prior to $\overline{WR} \downarrow$                                                                 | 190* |     | 80*  |      |

\*For clock periods other than the minimums shown, calculate parameters using the table on the following page. Calculated values above assumed TrC = TfC = 20 ns. †Units in nanoseconds (ns).

# AC CHARACTERISTICS<sup>†</sup> (Continued)

|        |                |                                                                                        | Z84  | C00 | Z84C | 00-4 |
|--------|----------------|----------------------------------------------------------------------------------------|------|-----|------|------|
| Number | Symbol         | Parameter                                                                              | Min  | Max | Min  | Max  |
| 30     | TdCf(WRf)      | Clock ↓ to WR ↓ Delay                                                                  |      | 90  |      | 80   |
| 31     | TwWR           | WR Pulse Width                                                                         | 360* |     | 220* |      |
| 32     | TdCf(WRr)      | Clock ↓ to WR ↑ Delay                                                                  |      | 100 |      | 80   |
| 33     | TdD(WRf)       | Data Stable prior to WR↓                                                               | 20*  |     | -10* |      |
|        | - TdCr(WRf)    | - Clock ↑ to WR ↓ Delay                                                                |      | 80  |      | 65   |
| 35     | TdWRr(D)       | Data Stable from WR 1                                                                  | 120* |     | 60*  |      |
| 36     | TdCf(HALT)     | Clock ↓ to HALT ↑ or ↓                                                                 |      | 300 |      | 300  |
| 37     | TwNMI          | NMI Pulse Width                                                                        | 80   |     | 80   |      |
| 38     | TsBUSREQ(Cr)   | BUSREQ Setup Time to Clock †                                                           | 80   |     | 50   |      |
| 39     | ThBUSREQ(Cr)   | BUSREQ Hold Time after Clock †                                                         | 20   |     | 10   |      |
| 40     | TdCr(BUSACKf)  | Clock ↑ to BUSACK ↓ Delay                                                              |      |     |      |      |
| 41     | TdCf(BUSACKr)  | Clock↓to BUSACK ↑ Delay                                                                |      | 110 |      | 100  |
| 42     | TdCr(Dz)       | Clock ↑ to Data Float Delay                                                            |      | 90  |      | 90   |
| 43     | TdCr(CTz)      | Clock ↑ to Control Outputs Float Delay<br>(MREQ, IORQ, RD, and WR)                     |      | 110 |      | 80   |
| 44     | TdCr(Az)       | Clock ↑ to Address Float Delay                                                         |      | 110 |      | 90   |
| 45     |                | $-\overline{MREQ}$ †, $\overline{IORQ}$ †, $\overline{RD}$ †, and $\overline{WR}$ † to |      |     |      |      |
|        |                | Address Hold Time                                                                      |      |     |      |      |
| 46     | TsRESET(Cr)    | RESET to Clock ↑ Setup Time                                                            | 90   |     | 60   |      |
| 47     | ThRESET(Cr)    | RESET to Clock ↑ Hold Time                                                             | 10   |     | 10   |      |
| 48     | TsINTf(Cr)     | INT ↓ to Clock ↑ Setup Time                                                            | 80   |     | 80   |      |
| 49     | ThINTr(Cr)     | INT ↑ to Clock ↑ Hold Time                                                             | 10   |     | 10   |      |
|        | -TdM1f(IORQf)- |                                                                                        | 920* |     |      |      |
| 51     | TdCf(IORQf)    | Clock ↓ to IORQ ↓ Delay                                                                |      | 110 |      | 85   |
| 52     | TdCf(IORQr)    | Clock ↑ to IORQ ↑ Delay                                                                |      | 100 |      | 85   |
| 53     | TdCf(D)        | Clock ↓ to Data Valid Delay                                                            |      | 230 |      | 150  |

\*For clock periods other than the minimums shown, calculate parameters using the following table. Calculated values above assumed TrC = TfC = 20 ns.

†Units in nanoseconds (ns).

# FOOTNOTES TO AC CHARACTERISTICS

| Number                                                      | Symbol                                             | General Parameter                                                       |                     | Z84C00 | Z84C00-4 |
|-------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------|---------------------|--------|----------|
| 1                                                           | TcC                                                | TwCh + TwCl + TrC + TfC                                                 |                     |        |          |
| 7                                                           | TdA(MREQf)                                         | TwCh + TfC                                                              |                     | - 75   | - 65     |
| 10                                                          | TwMREQh                                            | TwCh + TfC                                                              |                     | - 30   | - 20     |
| 11                                                          | TwMREQI                                            | TcC                                                                     |                     | - 40   | - 30     |
| 26                                                          | TdA(IORQf)                                         | TcC                                                                     |                     | - 80   | - 70     |
| 29                                                          | TdD(WRf)                                           | TcC                                                                     |                     |        |          |
| 31                                                          | TwWR                                               | TcC                                                                     |                     | - 40   | - 30     |
| 33                                                          | TdD(WRf)                                           | TwCI + TrC                                                              |                     | - 180  | - 140    |
| 35                                                          | TdWRr(D)                                           | TwCl + TrC                                                              |                     | - 80   | - 70     |
| 45                                                          | TdCTr(A)                                           | TwCI + TrC                                                              |                     | - 40   | - 50     |
| 50                                                          | TdM1f(IORQf)                                       | 2TcC + TwCh + TfC                                                       |                     | - 80   | - 65     |
| AC Test Conditions:<br>$V_{IH} = 2.0 V$<br>$V_{IL} = 0.8 V$ | V <sub>OH</sub> = 1.5 V<br>V <sub>OL</sub> = 1.5 V | V <sub>IHC</sub> = V <sub>CC</sub> - 0.6 V<br>V <sub>ILC</sub> = 0.45 V | $FLOAT = \pm 0.5 V$ |        |          |

#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage on $V_{CC}$ with respect to $V_{SS}$ . | 0.3V to +7V                    |
|------------------------------------------------|--------------------------------|
| Voltages on all inputs with respect            |                                |
| to $V_{SS}$                                    | 0.3V to V <sub>CC</sub> + 0.3V |
| Operating Ambient                              |                                |
| TemperatureSe                                  | ee Ordering Information        |
| Storage Temperature                            | $\ldots$ – 65 °C to + 150 °C   |
|                                                |                                |

#### STANDARD TEST CONDITIONS

The DC Characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to + 70°C
- $\blacksquare E = -40^{\circ}C \text{ to } +85^{\circ}C$

Voltage Supply Range:  $+4.50V \le V_{CC} \le +5.50V$ 

All ac parameters assume a load capacitance of 100 pf. Add 10 ns delay for each 50 pf increase in load up to a maximum of 200 pf for the data bus and 100 pf for address and control lines. AC timing measurements are referenced to 1.5 volts (except for clock, which is referenced to the 10% and 90% points).

#### **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.



| Symbol           | Parameter                               | Min                  | Max                  | Unit | Condition                       |
|------------------|-----------------------------------------|----------------------|----------------------|------|---------------------------------|
| VILC             | Clock Input Low Voltage                 | - 0.3                | 0.45                 | v    |                                 |
| VIHC             | Clock Input High Voltage                | 00V                  | V <sub>CC</sub> + .3 | v    |                                 |
| VIL              | Input Low Voltage                       | -0.3                 | 0.8                  | V    |                                 |
| VIH              | Input High Voltage                      | 2.2                  | Vcc                  | V    |                                 |
| V <sub>OL</sub>  | Output Low Voltage                      |                      | 0.4                  | V    | I <sub>OL</sub> = 2.0 mA        |
| V <sub>OH1</sub> | Output High Voltage                     | 2.4                  |                      | v    | I <sub>OH</sub> = -1.6 mA       |
| V <sub>OH2</sub> | Output High Voltage                     | V <sub>CC</sub> -0.8 |                      | v    | $I_{OH} = -250 \mu A$           |
| ICC1             | Power Supply Current                    |                      | 25                   | mA   | $V_{CC} = 5V$                   |
|                  |                                         |                      |                      |      | $U_{\rm H} = V_{\rm CC} - 0.2V$ |
|                  |                                         |                      |                      |      | $V_{IL} = 0.2V$                 |
| ICC2             | Standby Supply Current                  |                      | 10                   | μA   | $V_{CC} = 5V$                   |
| L                |                                         |                      |                      |      | CLK = (0)                       |
|                  |                                         |                      |                      |      | $V_{IH} = V_{CC} - 0.2V$        |
|                  |                                         |                      |                      |      | $V_{IL} = 0.2V$                 |
| ILI              | Input Leakage Current                   |                      | 10                   | μA   | $V_{IN} = 0.4$ to $V_{CC}$      |
| ILO              | 3-State Output Leakage Current in Float | - 10                 | 10 <sup>2</sup>      | μA   | $V_{OUT} = 0.4$ to $V_{CC}$     |

1. Measurements made with outputs floating.

2. A15-A0, D7-D0, MREQ, IORQ, RD, and WR.

3. I<sub>CC2</sub> standby supply current is guaranteed only when the supplied clock is stopped at a low level during T<sub>4</sub> of the machine cycle immediately following the execution of a HALT instruction.
### CAPACITANCE

| Symbol             | Parameter          | Min | Max | Unit |
|--------------------|--------------------|-----|-----|------|
| C <sub>CLOCK</sub> | Clock Capacitance  | ,   | 35  | pf   |
| C <sub>IN</sub>    | Input Capacitance  |     | 5   | pf   |
| C <sub>OUT</sub>   | Output Capacitance |     | 15  | pf   |
|                    |                    |     |     |      |

 $T_A = 25 \,^{\circ}C$ , f = 1 MHz. Unmeasured pins returned to ground.

### **ORDERING INFORMATION**

| Z80C CPU, 2.5 MHz | Z80C CPU, 4.0 MH: |  |  |  |
|-------------------|-------------------|--|--|--|
| 40-pin DIP        | 40-pin DIP        |  |  |  |
| Z84C00 PS         | Z84C00-4 PS       |  |  |  |
| Z84C00 CS         | Z84C00-4 CS       |  |  |  |
| Z84C00 PE         | Z84C00-4 PE       |  |  |  |
| Z84C00 CE         | Z84C00-4 CE       |  |  |  |

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

P = Plastic DIP

L = Ceramic LCC

V = Plastic PCC

TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \mbox{ to } + 70\,^{\circ}C \\ E &= -40\,^{\circ}C \mbox{ to } + 85\,^{\circ}C \\ M^{*} = -55\,^{\circ}C \mbox{ to } + 125\,^{\circ}C \end{array}$ 

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B





### Advance Information AC and DC Characteristics

#### April 1985

### **ABSOLUTE MAXIMUM RATINGS**

Voltages on V<sub>CC</sub> with respect to V<sub>SS</sub> .... -0.3V to +7.0V Voltages on all inputs with respect

 Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### STANDARD TEST CONDITIONS

The characteristics below apply for the following test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin. Available operating temperature range is:

- S = 0°C to +70°C, +4.50V  $\leq$  V<sub>CC</sub>  $\leq$  +5.50V
- E = -40 °C to +85 °C,  $+4.50V \le V_{CC} \le 5.50V$

The Ordering Information section lists package temperature ranges and product numbers. Refer to the Literature List for additional documentation. Package drawings are in the Package Information section.



**Z80C PI0** 

### **DC CHARACTERISTICS**

| Symbol          | Parameter                               | Min                   | Max                   | Тур | Unit | Test Condition              |
|-----------------|-----------------------------------------|-----------------------|-----------------------|-----|------|-----------------------------|
| VILC            | Clock Input Low Voltage                 | - 0.3                 | + 0.45                |     | ٧    |                             |
| VIHC            | Clock Input High Voltage                | V <sub>CC</sub> -0.6  | V <sub>CC</sub> + 0.3 |     | V    |                             |
| VIL             | Input Low Voltage                       | - 0.3                 | + 0.8                 |     | v    |                             |
| VIH             | Input High Voltage                      | + 2.2                 | Vcc                   |     | V    |                             |
| VOL             | Output Low Voltage                      |                       | +0.4                  |     | V    | I <sub>OL</sub> = 2.0 mA    |
| VOH1            | Output High Voltage                     | + 2.4                 |                       |     | V    | I <sub>OH</sub> = -1.6 mA   |
| VOH2            | Output High Voltage                     | V <sub>CC</sub> – 0.8 |                       |     | v    | $I_{OH} = -250 \mu A$       |
| I <sub>LI</sub> | Input Leakage Current                   |                       | ±10                   |     | μA   | $V_{IN} = 0.4$ to $V_{CC}$  |
| ILO             | 3-State Output Leakage Current in Float |                       | ±10                   |     | μA   | $V_{OUT} = 0.4$ to $V_{CC}$ |

Over specified temperature and voltage range.

### DC CHARACTERISTICS (Continued)

| Symbol           | Parameter                             | Min   | Max   | Тур | Unit | Test Condition                                                             |
|------------------|---------------------------------------|-------|-------|-----|------|----------------------------------------------------------------------------|
| ICC1             | Power Supply Current                  |       | 5     | 2   | mA   | $V_{CC} = 5V$<br>CLK = 4MHz<br>$V_{IH} = V_{CC} - 0.2V$<br>$V_{IL} = 0.2V$ |
| ICC <sub>2</sub> | Standby Supply Current                |       | 10    | 0.5 | μΑ   | $V_{CC} = 5V$<br>CLK = (0)<br>$V_{IH} = V_{CC} - 0.2V$<br>$V_{IL} = 0.2V$  |
| IOHD             | Darlington Drive Current, Port B only | - 1.5 | - 5.0 |     | mA   | V <sub>OH</sub> = 1.5V<br>R <sub>EXT</sub> = 1.1KΩ                         |
| Over specified   | temperature and voltage range.        |       |       |     |      |                                                                            |

### **AC CHARACTERISTICS**



### AC CHARACTERISTICS (Continued)

|        |             |                                                    | Z84     | C20     | Z840    | 20-4    |             |
|--------|-------------|----------------------------------------------------|---------|---------|---------|---------|-------------|
| Number | Symbol      | Parameter                                          | Min(ns) | Max(ns) | Min(ns) | Max(ns) | Comment     |
| 1      | TcC         | Clock Cycle Time                                   | 400     | [1]     | 250     | [1]     |             |
| 2      | TwCh        | Clock Pulse Width (High)                           | 170     | DC      | 105     | DC      |             |
| 3      | TwCl        | Clock Pulse Width (Low)                            | 170     | DC      | 105     | DC      |             |
| 4      | TfC         | Clock Fall Time                                    |         | 30      |         | 30      |             |
| 5      | TrC         | Clock Rise Time                                    |         | 30      |         | 30      |             |
| 6      | TsCS(RI)    | CE, B/Ā, C/D to RD, IORQ ↓                         | ·····   |         |         |         |             |
|        |             | Setup Time                                         | 50      |         | 50      |         | [6]         |
| 7      | Th          | Any Hold Times for Specified                       |         |         |         |         |             |
|        |             | Setup Time                                         | 0       |         | 40      |         |             |
| 8      | TsRI(C)     | RD, IORQ to Clock t Setup Time                     | 115     |         | 115     |         |             |
| 9      | TdRI(DO)    | RD, IORQ ↓ to Data Out Delay                       |         | 430     |         | 380     | [2]         |
| 10     | TdRI(DOs)   | RD, IORQ ↑ to Data Out Float Delay                 |         | 160     |         | 110     |             |
| 11     | TsDI(C)     | Data In to Clock † Setup Time                      | 50      |         | 50      |         | CL = 50 pf  |
| 12     | TdIO(DOI)   | IORQ↓ to Data Out Delay                            |         |         |         |         |             |
|        |             | (INTACK Cycle)                                     |         | 340     |         | 160     | [3]         |
| 13     | TsM1(Cr)    | MI ↓ to Clock ↑ Setup Time                         | 210     |         | 90      |         |             |
| 14     | TsM1(Cf)    | M1 ↑ to Clock ↓ Setup Time (M1 Cycle)              | 0       |         | 0       |         | [8]         |
| 15     | TdM1(IEO)   | M1 ↓ to IEO ↓ Delay (Interrupt                     |         |         |         |         |             |
|        |             | Immediately Preceding $\overline{M1} \downarrow$ ) |         | 300     |         | 190     | [5, 7]      |
| 16     | TsIEI(IO)   | IEI to IORQ ↓ Setup Time                           |         |         |         |         |             |
|        |             | (INTACK Cycle)                                     | 140     |         | 140     |         | [7]         |
| 17     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay                               |         | 190     |         | 130     | [5]         |
|        |             |                                                    |         |         |         |         | CL = 50  pf |
| 18     | TdIEI(IEOr) | IEI ↑ to IEO ↑ Delay (after ED Decode)             |         | 210     |         | 160     | [5]         |
| 19     | TclO(C)     | IORQ ↑ to Clock ↓ Setup Time                       |         |         |         |         |             |
|        |             | (To Activate READY                                 |         |         |         |         |             |
|        |             | on Next Clock Cycle)                               | 220     |         | 200     |         |             |
| 20     | TdC(RDYr)   | Clock ↓ to READY ↑ Delay                           |         | 200     |         | 190     | [5]         |
|        |             |                                                    |         |         |         |         | CL = 50 pt  |
| 21     | TdC(RDYf)   | Clock ↓ to READY ↓ Delay                           |         | 150     |         | 140     | [5]         |
| 22     | TwSTB       | STROBE Pulse Width                                 | 150     |         | 150     |         | [4]         |
| 23     | TsSTB(C)    | STROBE ↑ to Clock ↓ Setup Time                     |         |         |         |         |             |
|        |             | (To Activate READY                                 |         |         |         |         |             |
|        |             | on Next Clock Cycle)                               | 220     |         | 220     |         | [5]         |
| 24     | TdIO(PD)    | IORQ to PORT DATA Stable Delay                     |         |         |         |         |             |
|        |             | (Mode 0)                                           |         | 200     |         | 180     | [5]         |
| 25     | TsPD(STB)   | PORT DATA to STROBE 1 Setup Time                   | 000     |         | 000     |         |             |
|        |             | (Mode 1)                                           | 260     |         | 230     |         |             |

[1] TcC = TwCh + TwCl + TrC + TfC.

[2] Increase TdRI(DO) by 10 ns for each 50 pf increase in load up to 200 pf max.

[3] Increase TdIO(DOI) by 10 ns for each 50 pf, increase in loading up to 200 pf max

[4] For Mode 2: TwSTB > TsPD(STB).

[5] Increase these values by 2 ns for each 10 pf increase in loading up to 100 pf max. [6] TsCS(RI) may be reduced. However, the time subtracted from TsCS(RI) will be added to TdRI(DO).

[8] M1 must be active for a minimum of two clock cycles to reset the PIO.

### AC CHARACTERISTICS (Continued)

|        |            |                                   | Z84     | C20     | Z840    | 20-4    |            |
|--------|------------|-----------------------------------|---------|---------|---------|---------|------------|
| Number | Symbol     | Parameter                         | Min(ns) | Max(ns) | Min(ns) | Max(ns) | Comment    |
| 26     | TdSTB(PD)  | STROBE ↓ to PORT DATA Stable      |         |         |         |         |            |
|        |            | (Mode 2)                          |         | 230     |         | 210     | [5]        |
| 27     | TdSTB(PDr) | STROBE ↑ to PORT DATA Float Delay |         |         |         |         |            |
|        |            | (Mode 2)                          |         | 200     |         | 180     | CL = 50 pf |
| 28     | TdPD(INT)  | PORT DATA Match to INT ↓ Delay    |         |         |         |         |            |
|        |            | (Mode 3)                          |         | 540     |         | 490     |            |
| 29     | TdSTB(INT) | STROBE ↑ to INT ↓ Delay           |         | 490     |         | 440     |            |

NOTE:

[5] Increase these values by 2 ns for each 10 pf increase in loading up to 100 pf max.





### Advance Information AC and DC Characteristics

#### April 1985

### ABSOLUTE MAXIMUM RATINGS

Voltages on V\_CC with respect to V\_SS  $\ldots\ldots -0.3V$  to  $+\,7.0V$  Voltages on all inputs with respect

 Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### STANDARD TEST CONDITIONS

The characteristics below apply for the following test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin. Available operating temperature range is:

- S = 0°C to + 70°C, +4.50V  $\leq$  V<sub>CC</sub>  $\leq$  +5.50V
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.50V  $\leq$  V<sub>CC</sub>  $\leq$  5.50V

The Ordering Information section lists package temperature ranges and product numbers. Refer to the Literature List for additional documentation. Package drawings are in the Package Information section.



### **DC CHARACTERISTICS**

| Symbol | Parameter                               | Min                   | Max            | Тур | Unit | Test Condition              |
|--------|-----------------------------------------|-----------------------|----------------|-----|------|-----------------------------|
| VILC   | Clock Input Low Voltage                 | -0.3                  | + 0.45         |     | V    |                             |
| VIHC   | Clock Input High Voltage                | V <sub>CC</sub> – 0.6 | $V_{CC} + 0.3$ |     | V    |                             |
| VIL    | Input Low Voltage                       | - 0.3                 | + 0.8          |     | V    |                             |
| VIH    | Input High Voltage                      | + 2.2                 | Vcc            |     | V    |                             |
| Vol    | Output Low Voltage                      |                       | + 0.4          |     | V    | I <sub>OL</sub> = 2.0 mA    |
| VOH1   | Output High Voltage                     | +2.4                  |                |     | V    | $I_{OH} = -1.6  \text{mA}$  |
| VOH2   | Output High Voltage                     | V <sub>CC</sub> – 0.8 |                |     | V    | $I_{OH} = -250 \mu A$       |
| 11     | Input Leakage Current                   |                       | ± 10           |     | μA   | $V_{IN} = 0.4$ to $V_{CC}$  |
| ILO    | 3-State Output Leakage Current in Float |                       | ± 10           |     | μA   | $V_{OUT} = 0.4$ to $V_{CC}$ |
| ICC1   | Power Supply Current                    |                       | 7              | 3   | mA   | $V_{CC} = 5V$               |
|        |                                         |                       |                |     |      | CLK = 4MHz                  |
|        |                                         |                       |                |     |      | $V_{IH} = V_{CC} - 0.2V$    |
|        |                                         |                       |                |     |      | $V_{IL} = 0.2V$             |
| ICC2   | Standby Supply Current                  |                       | 10             | 0.5 | μA   | $V_{CC} = 5V$               |
|        |                                         |                       |                |     |      | CLK = (0)                   |
|        |                                         |                       |                |     |      | $V_{IH} = V_{CC} - 0.2V$    |
|        |                                         |                       |                |     |      | $V_{1L} = 0.2V$             |
| IOHD   | Darlington Drive Current                | - 1.5                 | - 5.0          |     | mA   | $V_{OH} = 1.5V$             |
|        |                                         |                       |                |     |      | R <sub>EXT</sub> = 1.1K Ω   |

### **AC CHARACTERISTICS**



### AC CHARACTERISTICS (Continued)

|        |             |                                         |                              | Z84C30            | z       | 84C30-4           |          |
|--------|-------------|-----------------------------------------|------------------------------|-------------------|---------|-------------------|----------|
| Number | Symbol      | Parameter                               | Min(ns)                      | Max(ns)           | Min(ns) | Max(ns)           | Notes'   |
| 1      | TcC         | Clock Cycle Time                        | 400                          | DC [1]            | 250     | DC [1]            |          |
| 2      | TwCh        | Clock Pulse Width (High)                | 170                          | DC                | 105     | DC                |          |
| 3      | TwCl        | Clock Pulse Width (Low)                 | 170                          | DC                | 105     | DC                |          |
| 4      | TfC         | Clock Fall Time                         |                              | 30                |         | 30                |          |
| 5      | TrC         | Clock Rise Time                         |                              | 30                |         | 30                |          |
| 6      | Th          | All Hold Times                          | 0                            |                   | 0       |                   |          |
| 7      | TsCS(C)     | CS to Clock † Setup Time                | 250                          |                   | 160     |                   |          |
| 8      | TsCE(C)     | CE to Clock ↑ Setup Time                | 200                          |                   | 150     |                   |          |
| 9      | TsIO(C)     | IORQ ↓ to Clock ↑ Setup Time            | 250                          |                   | 115     |                   |          |
| 10     | TsRD(C)     | RD ↓ to Clock ↑ Setup Time              | 240                          |                   | 115     |                   |          |
| 11     | TdC(DO)     | Clock ↑ to Data Out Delay               |                              | 240               |         | 200               | [2]      |
| 12     | TdC(DOz)    | Clock ↓ to Data Out Float Delay         |                              | 230               |         | 110               |          |
| 13     | TsDI(C)     | Data In to Clock ↑ Setup Time           | 60                           |                   | 50      |                   |          |
| 14     | TsM1(C)     | M1 to Clock ↑ Setup Time                | 210                          |                   | 90      |                   |          |
| 15     | TdM1(IEO)   | M1 ↓ to IEO ↓ Delay (Interrupt          |                              |                   |         |                   |          |
|        |             | immediately preceding $\overline{M1}$ ) |                              | 300               |         | 190               | [3]      |
| 16     | TdIO(DOI)   | IORQ ↓ to Data Out Delay (INTA Cycle)   |                              | 340               |         | 160               | [2], [6] |
| 17     | TdIEI(IEOf) | IEI ↓ to IEO ↓ Delay                    |                              | 190               |         | 130               | [3]      |
| 18     | TdIEI(IEOr) | IEI ↑ to IEO ↑ Delay (after ED Decode)  |                              | 220               |         | 160               | [3]      |
| 19     | TdC(INT)    | Clock ↑ to INT ↓ Delay                  |                              | (TcC + 200)       |         | (TcC + 140)       | [4]      |
| 20     | TdCLK(INT)  | CLK/TRG ↑ to INT ↓                      |                              |                   |         |                   |          |
|        |             | tsCTR(C) satisfied                      |                              | (19) + (26)       |         | (19) + (26)       | [5]      |
|        |             | tsCTR(C) not satisfied                  | 111 - To good data a 112 - 5 | (1) + (19) + (26) |         | (1) + (19) + (26) | [5]      |
| 21     | TcCTR       | CLK/TRG Cycle Time                      | (2TcC)                       |                   | (2TcC)  |                   | [5]      |
| 22     | TrCTR       | CLK/TRG Rise Time                       |                              | 50                |         | 50                |          |
| 23     | TfCTR       | CLK/TRG Fall Time                       |                              | 50                |         | 50                |          |
| 24     | TwCTRI      | CLK/TRG Width (Low)                     | 200                          |                   | 200     |                   |          |
| 25     | TwCTRh      | CLK/TRG Width (High)                    | 200                          |                   | 200     |                   |          |
| 26     | TsCTR(Cs)   | CLK/TRG † to Clock † Setup Time for     |                              |                   |         |                   |          |
|        |             | Immediate Count                         | 300                          |                   | 210     |                   | [5]      |
| 27     | TsCTR(Ct)   | CLK/TRG to Clock t Setup Time for       |                              |                   |         |                   |          |
|        |             | enabling of Prescaler on following      | 300                          |                   | 210     |                   | [4]      |
| 28     |             | Clock to ZC/IO t Delay                  | 500                          | 260               | 210     | 190               | [4]      |
| 20     |             | Clock I to ZC/TO I Delay                |                              | 200               |         | 190               |          |
| 29     |             | CIUCK # 10 ZC/ 10 # Delay               |                              | 190               |         | 190               |          |

\*RESET must be active for a minimum of 3 clock cycles.

NOTES

[1] TcC = TwCh + TwCl + TrC + TfC.

[2] Increase delay by 10 ns for each 50 pf increase in loading, 200 pf maximum for data lines, and 100 pf for control lines.

[3] Increase delay by 2 ns for each 10 pf increase in loading, 100 pf

maximum.

[4] Timer mode.

[5] Counter mode.

[6] 2 5 TCC > (n - 2) TdIEI(IEOf) + TdM1(IEO) + TsIEI(IO) + TTL buffer delay, if any.

Z84C40 CMOS Z80®C SIO



### Advance Information AC and DC Characteristics

April 1985

### ABSOLUTE MAXIMUM RATINGS

Zilog

Voltages in V<sub>CC</sub> with respect to V<sub>SS</sub> . . . . . -0.3V to +0.7V Voltages on all inputs with respect

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### STANDARD TEST CONDITIONS

The characteristics below apply for the following test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin. Available operating temperature range is:

- S = 0°C to +70°C, +4.50V  $\leq$  V<sub>CC</sub>  $\leq$  +5.50V
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.50V  $\leq$  V<sub>CC</sub>  $\leq$  5.50V

Refer to the Literature List for additional documentation.



### **DC CHARACTERISTICS**

| Symbol           | Parameter                               | Min                   | Max                   | Тур | Unit | Test Condition                                                             |
|------------------|-----------------------------------------|-----------------------|-----------------------|-----|------|----------------------------------------------------------------------------|
| VILC             | Clock Input Low Voltage                 | - 0.3                 | + 0.45                |     | V    |                                                                            |
| VIHC             | Clock Input High Voltage                | V <sub>CC</sub> -0.6  | V <sub>CC</sub> + 0.3 |     | V    |                                                                            |
| VIL              | Input Low Voltage                       | - 0.3                 | + 0.8                 |     | V    |                                                                            |
| ViH              | Input High Voltage                      | + 2.2                 | Vcc                   |     | V    |                                                                            |
| VOL              | Output Low Voltage                      |                       | + 0.4                 |     | V    | l <sub>OL</sub> = 2.0 mA                                                   |
| V <sub>OH1</sub> | Output High Voltage                     | +2.4                  |                       |     | V    | I <sub>OH</sub> = -1.6 mA                                                  |
| VOH2             | Output High Voltage                     | V <sub>CC</sub> – 0.8 |                       |     | V    | $I_{OH} = -250 \mu A$                                                      |
|                  | Input Leakage Current                   |                       | ±10                   |     | μA   | $V_{IN} = 0.4$ to $V_{CC}$                                                 |
| ILO              | 3-State Output Leakage Current in Float |                       | ±10                   |     | μA   | $V_{OUT} = 0.4$ to $V_{CC}$                                                |
| IL(SY)           | SYNC Pin Leakage Current                |                       | + 10/ 40              |     | μA   | $V_{IN} = 0.4$ to $V_{CC}$                                                 |
|                  | Power Supply Current                    |                       | 15                    | 7   | mA   | $V_{CC} = 5V$<br>CLK = 4MHz<br>$V_{IH} = V_{CC} - 0.2V$<br>$V_{II} = 0.2V$ |
| ICC <sub>2</sub> | Standby Supply Current                  |                       | 10                    | 0.5 | μΑ   | $V_{CC} = 5V$<br>CLK = (0)<br>$V_{IH} = V_{CC} - 0.2V$<br>$V_{IL} = 0.2V$  |

,

# **Z800**

Family

Zilog

### Zilog Z800<sup>™</sup> Family

### 32-Bit Capabilities 16-Bit Architecture 8-Bit Compatibility

### **Advance Information**

March 1985

The advancing demands of the marketplace require that microprocessor-based designs provide a higher level of performance and integration, while maintaining compatibility with existing investments in software. With these goals in mind, the Z800 MPU Family was designed with features found on many 32-bit machines, yet maintaining object code compatibility with the Z80 microprocessor.

#### Performance

The Z800 MPU features a 16-bit three-stage pipelined internal architecture, with its programming model structured from the register file of the Z80 CPU. The internal processor clock speed starts at 10 MHz, with up to 25 MHz speeds planned.

To fully benefit from the higher CPU speeds without making severe demands on memory access speeds, a 256 byte instruction/data cache memory is integrated onchip. Burst transactions are also supported which effectively pre-load the cache for maximum utilization.

Furthermore, the external bus can be configured for either the 8-bit Z80 Bus or the 16-Bit Z-BUS interface. Under software control, the external bus clock can be scaled, wait states automatically inserted for both memory and I/O address spaces, while still maintaining a faster internal clock rate. Additional performance can also be realized by using the Z800 extended addressing modes and instructions. An Extended Processor Unit (EPU) interface is also supported for such coprocessors as the Z8070 Arithmetic Processing Unit.

#### **Memory Management**

As much as 16M bytes can be directly addressed by the Z800 MPU. The on-chip Memory Management Unit also provides access protection and dynamic relocation. The utility of the larger address spaces is enhanced by the optional separation of program and data as well as the implementation of System and User Modes.

#### Integration

System cost and board space has been reduced through the integration of on-chip peripheral functions. Four 24-bit DMA channels, three counter/timers, one UART, a clock oscillator, and a dynamic memory refresher controller are all available on the Z800 chip. These functions, along with the MMU and cache memory, result in an outstanding combination of performance and value integrated onto a single chip.

#### Support

MPU features can be converted to system benefits with appropriate development support tools. Zilog support starts with the UNIX environment on either a Digital Equipment Corporation VAX-11 or Zilog System 8000. Cross-software includes an assembler, C-compiler, linker/loader, as well as a library of utilities.

### Z800™ MPU Family

### Preliminary Product Specification

September 1983

### **FEATURES**

Zilog

- Enhanced Z80<sup>®</sup> instruction set that maintains object-code compatibility with Z80 microprocessor.
- On-chip paged Memory Management Unit (MMU).
- Large memory address space: 512K byte and 16M byte versions.
- On-chip, high-speed local or cache memory.

### **GENERAL DESCRIPTION**

Zilog's new Z800 family of 8- and 16-bit microprocessors features high-performance microprocessors designed to give the end-user a powerful and cost effective solution to application requirements. The family consists of the 8-bit Z80-Bus microprocessors that are packaged in 40and 64-pin dual in-line packages, and 16-bit Z-BUS microprocessors in 40- and 64-pin packages. The Z800 family incorporates advanced architectural features that allow fast and efficient throughput and increased memory addressing while maintaining Z80 object code compatibility. Z800 microprocessors offer both a continuing growth path for present Z80-based designs and a high-performance microprocessor for future designs.

Central to the Z800 microprocessors is an enhanced version of the Z80 Central Processing Unit (CPU). To assure system integrity, the Z800 microprocessors can operate in either user or system mode, allowing protection of system resources from user tasks and programs. System mode operation is supported by the addition of the system Stack Pointer to the working register set. The IX and IY registers have been modified so that in addition to their regular function as index registers, each register can be accessed as a 16-bit general purpose register or as two single-byte registers.

The Z80 CPU instruction set has been retained, meaning that the Z800 microprocessors are completely binarycode compatible with present Z80 code. The basic addressing modes of the Z80 microprocessor have been

- High performance 16-bit Z-BUS interface or 8-bit Z80-compatible bus interface.
- Four on-chip 16-bit counter/timers.
- Four on-chip DMA channels.
- On-chip full duplex UART.
- 10-25 MHz CPU processor clock.

augmented with the addition of Indexed mode with full 16-bit displacement, Program Counter Relative with 16-bit displacement, Stack Pointer Relative with 16-bit displacement, and Base Index mode. The new addressing modes are incorporated into many of the old Z80 CPU instructions, resulting in greater flexibility and power. Some additions to the instruction set include 8-and 16-bit signed and unsigned multiply and divide, 8-and 16-bit signe attension, and a test and set instructions have been expanded to include 16-bit compare, memory increment, memory decrement, negate, add, and subtract, in addition to the previously mentioned multiply and divide.

A requirement of many of today's microprocessor-based system designs is to increase the memory address space beyond the 64K byte range of typical 8-bit microprocessors. The Z800 microprocessors have an on-chip Memory Management Unit (MMU) that enables the microprocessors to address either 512K bytes or 16M bytes, depending on the device package. In addition to enabling the address space to be expanded, the MMU performs other memory management functions previously handled by dedicated off-chip memory management devices.

I/O address space has been expanded by the addition of an I/O Page register used to select pages of I/O addresses. The 8-bit I/O Page register can select one of



256 possible pages of I/O addresses to be active at one time, allowing a total of 64K I/O addresses to be accessed.

There are 256 bytes of on-chip memory present on all members of the Z800 family. This memory can be configured as a high-speed cache or as a fixed address local memory. When configured as a cache, the memory can be programmed to be instruction only, data only, or both data and instruction. The cache memory allows programs to run significantly faster by reducing the number of external bus accesses. Operation and update of the cache is performed automatically and is completely transparent to the user. When used as a local memory, the addresses are programmable, allowing "RAMless" systems to be used.

Many features that have traditionally been handled by external peripheral devices have been incorporated in the design of the Z800 microprocessors. The ''on-chip peripherals'' reduce system chip count and reduce interconnection on the external bus. All members of the Z800 family contain an on-chip clock oscillator. Also present is a refresh controller that provides 10-bit refresh addresses for dynamic memories.

The 64-pin versions of the Z800 MPU contain additional on-chip peripherals to provide system design flexibility. To support high-bandwidth data transmission, four Direct Memory Access (DMA) channels are incorporated on-chip. Each DMA channel operates using full 24-bit source and destination addresses with a 16-bit count. The channels can be programmed to operate in single transaction, burst, or continuous mode. System event counting and timing requirements are met with the help of the four 16-bit counter/timers. The counter/timer functions can be externally controlled with gate and trigger inputs, and can be programmed as retriggerable or nonretriggerable. Also, a full duplex UART, capable of handling a variety of data and character formats, is present to facilitate asynchronous serial communication. Regardless of whether the 8- or 16-bit bus is used, all members of the Z800 family feature programmable bus timing, allowing the user to tailor timing to the individual system. Upon reset the Z800 microprocessors can be programmed to have system timing that is one-fourth, one-half, or equal to the speed of the CPU, with one-half being the default. In addition to clock scaling, programmable wait states can be inserted during various bus transactions. Without the use of external hardware, one to three wait states can be inserted into memory, I/O, and interrupt acknowledge transactions. Furthermore, separate memory wait states can be specified for upper and lower memory areas, facilitating the use of different speeds of ROMs and RAMs in the same system.

An additional feature of the 16-bit bus interface is the ability to support "nibble-mode" dynamic RAMs. Using this feature (known as burst mode), the bus bandwidth of memory read transactions is essentially doubled. Burst mode transactions have the further benefit of allowing the cache to operate more efficiently by guaranteeing a high probability that the contents of the accessed memory will be present in the cache.

The Z800 family supports Zilog's Extended Processor Architecture (EPA) in a number of ways. All members are capable of trapping Extended Processor Unit (EPU) instructions in order to perform software emulation of the EPU. The Z8216 directly interfaces with an EPU such as the Z8070 Floating Point Unit and operates in a manner that is completely transparent to the user and the program. The other members of the Z800 family can interface easily with EPUs with the aid of support software.

The pin functions of four versions of the Z800 MPU, Z8108, Z8208, Z8116, and Z8216, are shown in Figures 1-4, respectively. A block diagram of the Z800 MPU is shown in Figure 5.

### **Z800 CPU**

#### User and System Modes of Operation

The Z800 CPU can operate in either user or system mode. In user mode, some instructions cannot be executed and some registers of the CPU are inaccessible. In general, this mode of operation is intended for use by application programs. In system mode, all of the instructions can be executed and all of the CPU registers can be accessed. This mode is intended for use with programs that perform operating system functions. This separation of CPU resources promotes the integrity of the system, since programs operating in user mode cannot access those aspects of the CPU that deal with system interface events. To further support the dual user/system mode, there are two copies of the Stack Pointer—one for the user stack and another for the system stack. These two stacks facilitate the task switching involved when interrupts or traps occur. To ensure that the user stack is free of system information, the information saved on the occurrence of interrupts or traps is always pushed onto the system stack before the new program status is loaded.



Figure 1. Z8108 Pin Functions

Figure 2. Z8208 Pin Functions



Figure 3. Z8116 Pin Functions

Figure 4. Z8216 Pin Functions



#### **Address Spaces**

The Z800 CPU architecture supports four distinct address spaces corresponding to the different types of locations that can be accessed by the CPU. These four address spaces are:

- CPU register space
- CPU control and status register space
- Memory address space
- I/O address space

**CPU Register Space.** The CPU register space consists of all of the registers in the CPU register file. The CPU registers are used for data and address manipulation. Access to these registers is specified in the instruction. The CPU registers are labeled F, A, B, C, D, E, H, L, F', A', B', C', D', E', H', L', IX, IY, SSP, USP, PC, I, and R.

**CPU Control and Status Register Space.** The CPU control register space consists of all of the control and status registers found in the CPU control register file. These registers govern the operation of the CPU and are accessible only by the privileged Load Control instruction. The registers in the CPU control file consist of the Master Status register, Bus Timing and Initialization register, Bus Timing and Control register, Interrupt/Trap Vector Table Pointer, I/O Page register, System Stack Limit register, Trap Control register, Interrupt Status register, Cache Control register, and Local Address register.

**Memory Address Space.** Two memory address spaces are supported by the Z800 CPU; one for user and one for system mode of operation. They are selected by the User/System Mode (U/S) bit in the Master Status register, which governs the selection of page descriptor registers during address translation. Each address space can be viewed as a string of 64K bytes numbered consecutively in ascending order. The 8-bit byte is the basic addressable element in the memory address spaces. However, there are other addressable data elements: bits, 2-byte words, byte strings and multiple-byte EPU operands.

The address of a multiple-byte entity is the address of the byte with the lowest address. Multiple-byte entities can be stored beginning at either even or odd memory addresses.

**I/O Address Space.** I/O addresses are generated only by the I/O instructions IN, OUT, and the I/O block move instructions. Logical I/O addresses are eight bits in length, augmented by the A register on lines  $A_8-A_{15}$  in Direct Address addressing mode and by the B register on lines  $A_8-A_{15}$  in Indirect Register addressing mode and for block I/O instructions. The 16-bit logical I/O address is always extended by appending the contents of the 8-bit page register to the augmented I/O address. Thus the complete address generated to address an I/O port consists of an I/O page number on  $A_{23}-A_{15}$ , and the 8-bit I/O address on  $A_7-A_0$ .

Unlike memory references, in which a 16-bit word store or fetch can generate two memory references, an I/O word store or fetch is always one I/O bus transaction, regardless of bus size or I/O port address. Note, however, that on-chip peripherals with word registers are accessed via word I/O instructions for those 16-bit registers, regardless of the external bus size.

PRIMARY FILE

#### Data Types

The CPU can operate on bits, binary-coded decimal (BCD) digits (4 bits), bytes (8 bits), words (16 bits), byte strings, and word strings. Bits in registers or memory can be set, cleared, and tested. BCD digits, packed two to the byte, can be manipulated with the Decimal Adjust Accumulator instruction in conjunction with binary addition and subtraction. Bytes are operated on by 8-bit load, arithmetic, logical, and shift and rotate instructions. Words are operated on in a similar manner by the 16-bit load and 16-bit arithmetic instructions. Block move and search operations can manipulate byte strings up to 64K bytes long. Block I/O word instructions can manipulate word strings up to 32K words long. To support EPU operations, byte strings up to 16 bytes in length can be transferred by the CPU.

#### **CPU Registers**

The Z800 MPU contains 23 programmable registers in the CPU register address space. These registers are illustrated in Figure 6.

**Primary and Working Register Set.** The working register set is divided into the two 8-bit register files—the primary file and alternate (designated by ' [prime]) file. Each file contains an 8-bit accumulator (A), a Flag register (F), and six general-purpose registers (B, C, D, E, H, and L). Only one file can be active at any given time. Upon reset, the primary register file is active. Exchange instructions allow the programmer to exchange the active file with the inactive file.

| - |                    |                   |                    |                    |
|---|--------------------|-------------------|--------------------|--------------------|
|   | A ACCUMULATOR      | F FLAG REGISTER   | A' ACCUMULATOR     | F' FLAG REGISTER   |
|   | B GENERAL PURPOSE  | C GENERAL PURPOSE | B' GENERAL PURPOSE | C' GENERAL PURPOSE |
|   | D GENERAL PURPOSE  | E GENERAL PURPOSE | D' GENERAL PURPOSE | E' GENERAL PURPOSE |
|   | H GENERAL PURPOSE  | L GENERAL PURPOSE | H' GENERAL PURPOSE | L' GENERAL PURPOSE |
| - |                    | •                 | -                  |                    |
|   | I INTERRUPT VECTOR | R                 |                    |                    |
|   | IX INDEX           | I<br>REGISTER     |                    |                    |
|   | IY INDEX           | T<br>REGISTER     |                    |                    |
|   | PC PROGR/          | AM COUNTER        |                    |                    |
|   | SP STAC            | K POINTER<br>USER | h                  |                    |
|   |                    | SYS               | STEM               |                    |
|   | I                  | 16 BITS           |                    |                    |

#### Figure 6. CPU Register Configuration

#### **AUXILIARY FILE**

The accumulator is the destination register for 8-bit arithmetic and logical operations. The six generalpurpose registers can be paired (BC, DE, and HL) to form three 16-bit general-purpose registers. The HL register pair serves as a 16-bit accumulator for 16-bit arithmetic operations.

CPU Flag Register. The Flag register contains six flags that are set or reset by various CPU operations. This register is illustrated in Figure 7.



Figure 7. CPU Flag Register

The flags in this register are:

Carry (C). This flag is set when an add instruction generates a carry or a subtract instruction generates a borrow. Certain logical and rotate and shift instructions affect the Carry flag.

Add/Subtract (N). This flag is used by the Decimal Adjust Accumulator instruction to distinguish between add and subtract operations. The flag is set for subtract operations and cleared for addition operations.

Parity/Overflow (P/V). This flag is set or cleared depending on the operation being performed. During arithmetic operations it is set to indicate a twos complement overflow. During logical and rotate operations, this flag is set to indicate even parity of the result, or cleared to indicate odd parity.

Half Carry (H). This flag is set if an 8-bit arithmetic operation generates a carry or borrow between bits 3 and 4, or if a 16-bit operation generates a carry or borrow between bits 11 and 12. This bit is used to correct the result of a packed BCD addition or subtract operation.

Zero (Z). This flag is set if the result of an arithmetic or logical operation is a zero.

Sign (S). This flag stores the state of the most significant bit of the accumulator. The Sign flag is also used to indicate the results of a test and set instruction.

#### **Dedicated CPU Registers**

Index Registers. The two Index registers, IX and IY, each hold a 16-bit base address that is used in the Index addressing mode. The Index registers can also function as general-purpose registers with the upper and lower bytes capable of being accessed individually. The high and low bytes of the IX register are called IXH and IXL. The high and low bytes of the IY register are called IYH and IYL.

Interrupt Register. The Interrupt register (I) is used in interrupt mode 2 to generate a 16-bit indirect logical address to an interrupt service routine. The Interrupt register supplies the upper eight bits of the indirect address and the interrupting peripheral supplies the lower eight bits.

Program Counter. The Program Counter (PC) is used to sequence through instructions in the currently-executing program and to generate relative addresses. The Program Counter contains the 16-bit logical address of the current instruction being fetched from memory.

R Register. The R register can be used as a generalpurpose 8-bit read/write register. The R register is not associated with the refresh address and its contents are changed only by the user.

Stack Pointers. Two hardware Stack Pointers, the user Stack Pointer (USP) and the system Stack Pointer (SSP), support the dual mode of operation of the microprocessor. The SSP is used for saving information when an interrupt or trap occurs, and for supporting subroutine calls and returns in system mode. The USP is used for supporting subroutine calls and returns in user mode.

Status and Control Registers. There are ten status and control registers available to the programmer in the Z800 MPU. Table 1 shows the addresses occupied by the registers in the status and control register addressing space.

Table 1. Status and Control Register Addressing Space

| Bus Timing and ControlControl 02Bus Timing and InitializationControl FFCache Control1Control 12Interrupt StatusControl 16Interrupt/Trap Vector TableControl 06 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bus Timing and InitializationControl FFCache Control1Control 12Interrupt StatusControl 16Interrupt/Trap Vector TableControl 06                                 |
| Cache Control1Control 12Interrupt StatusControl 16Interrupt/Trap Vector TableControl 06                                                                        |
| Interrupt StatusControl 16Interrupt/Trap Vector TableControl 06                                                                                                |
| Interrupt/Trap Vector Table Control 06                                                                                                                         |
|                                                                                                                                                                |
| I/O Page Register Control 08                                                                                                                                   |
| Local Address Register <sup>2</sup> Control 14                                                                                                                 |
| Master Status (MSR) Control 00                                                                                                                                 |
| Stack Limit Control 04                                                                                                                                         |
| Trap Control Control 10                                                                                                                                        |

NOTES

See section on on-chip memory for register description.
 See section on multiprocessing mode of operation for register description.

Bus Timing and Control Register. This 8-bit register (Figure 8) governs the timing of transactions to high memory addresses and the daisy-chain timing for interrupt requests, as well as the functionality of requests on the various Z800 MPU interrupt request lines. On reset, this register is cleared to all 0s.



Figure 8. Bus Timing and Control Register

The fields in this register are:

I/O Wait Insertion (I/O). This 2-bit field specifies the number of additional wait states (in addition to the one automatically inserted for I/O) to be inserted by the CPU in both I/O transactions and vector response timing (00 = none, 01 = one, 10 = two, 11 = three).

High Memory Wait Insertion (HM). This 2-bit field specifies the number of automatic wait states (00 = none, 01 = one, 10 = two, 11 = three) for the CPU to insert in memory transactions when the MMU is enabled and there is a 1 in bit 15 of the selected page descriptor register.

Daisy Chain Timing (DC). This 2-bit field determines the number of additional automatic wait states the CPU inserts while the interrupt acknowledge daisy chain is settling (00 = none, 01 = one, 10 = two, 11 = three). A value of 01 in the DC field indicates that one additional cycle will be added to the four cycles that normally elapse between interrupt acknowledge,  $\overline{AS}$  and  $\overline{DS}$  assertions.

**Bus Timing and Initialization Register.** This 8-bit register (Figure 9) is used to specify the duration of control signals for the external bus when the MMU is disabled or when the MMU is enabled and there is a 0 in bit 15 of the selected page descriptor register. It also controls the relationship between internal processor clock rates and bus timing. It can be programmed by external hardware upon reset.

During reset this register is initialized to one of two settings, depending on the state of the Wait input line on the rising edge of reset: if the Wait line is not asserted, the register is set to  $00_{\text{H}}$ . If the Wait line is asserted during reset, then this register is set to the contents of the AD lines.



Figure 9. Bus Timing and Initialization Register

The fields in this register are:

*Clock Scaling* (CS). This 2-bit field specifies the scaling of the CPU clock for all bus transactions (00 = 0 one bus clock cycle is equal to two internal processor clock cycles, 01 = 0 bus clock cycle is equal to the internal processor clock cycle, 10 = 0 one bus clock cycle is equal to four internal processor clock cycles, 11 = 0 reserved). This field cannot be modified by software.

Low Memory Wait Insertion (LM). This 2-bit field specifies the number of automatic wait states (00 = none, 01 = one, 10 = two, 11 = three) for the CPU to insert in memory transactions when the MMU is disabled or when the MMU is enabled and there is a 0 in bit 15 of the selected page descriptor register. Multiprocessor Configuration Enable (MP). This 1-bit field enables the multiprocessor mode of operation (0 = disabled, 1 = enabled). (See the multiprocessor mode section).

Bootstrap Mode Enable (BS). This 1-bit field enables the bootstrap mode of operation (0 = disabled, 1 = enabled). (See the UART section for details about bootstrap mode.)

**Interrupt Status Register.** This 16-bit register (Figure 10) indicates which interrupt mode is in effect and which interrupt sources have interrupt requests pending. It also contains the bits that specify whether the interrupt inputs are to be vectored. Only the interrupt vector enable bits are writeable; all other bits are read-only.



Figure 10. Interrupt Status Register

The fields in this register are:

Interrupt Request Pending (IP). When bit  $IP_n$  is set to 1, an interrupt request from sources at level n is pending. (See the Interrupt and Trap Structure section.)

*Interrupt Mode (IM).* A value of n in this 2-bit field indicates that interrupt mode n is in effect. This field can be changed by executing the IM instruction.

Interrupt Vector Enable (I). These four bits indicate whether each of the four interrupt inputs are to be vectored. When  $I_n$  is set to 1, interrupts on the Interrupt n line are vectored when the CPU is in interrupt mode 3; when cleared to 0, all interrupts on this line use the same entry in the Interrupt/Trap Vector Table. These bits are ignored except in interrupt mode 3.

**Interrupt/Trap Vector Table Pointer.** This 16-bit register (Figure 11) contains the most significant 12 bits of the physical address at the beginning of the Interrupt/Trap Vector Table; the lower 12 bits of the physical address are assumed to be 0. The four least significant bits of this register must be 0.



Figure 11. Interrupt/Trap Vector Table Pointer

**I/O Page Register.** This 8-bit register (Figure 12) indicates the bits to be appended to the 16 bits that are output during I/O transactions during the I/O address phase.



Figure 12. I/O Page Register

**Master Status Register.** The Master Status register (Figure 13) is a 16-bit register containing status information about the currently-executing program. This register is cleared to 0 during reset.



Figure 13. Master Status Register

The fields in this register are:

Interrupt Request Enable  $(E_n)$ . There are seven Interrupt Enable bits, one for each type of maskable interrupt source (both external and internal). When bit  $E_n$  is set to 1, interrupt requests from sources at level n are accepted by the CPU; when this bit is cleared to 0, interrupt requests at level n are not accepted.

Single-Step (SS). While this bit is set to 1, the CPU is in single-stepping mode; while this bit is cleared to 0, automatic single-stepping is disabled. This bit is automatically cleared when a trap or interrupt is taken.

Single-Step Pending (SSP). While this bit is set to 1, the CPU generates a trap prior to executing an instruction. The SS bit is automatically copied into this field at the completion of each instruction. This bit is automatically cleared to 0 when a Single-Step, Page Fault, Privileged Instruction, Break-on-Halt or Division trap is taken so that the SSP bit in the saved Master Status register is cleared to 0.

*Breakpoint-on-Halt Enable (BH).* While this bit is set to 1, the CPU generates a Breakpoint trap whenever a halt instruction is encountered; while this bit is cleared to 0, the halt instruction is executed normally.

*User/System Mode (U/S).* While this bit is cleared to 0, the CPU is in the system mode of operation; while it is set to 1 the CPU is in the user mode of operation.

**System Stack Limit Register.** This 16-bit register (Figure 14) indicates when a System Stack Overflow Warning trap is to be generated. If enabled by setting a control bit in the Trap Status register, pushes onto the system stack cause the 12 most significant bits in this register to be compared to the upper 12 bits of the system Stack Pointer and a trap is generated if they match. The low-order four bits of this register must be 0.



Figure 14. System Stack Limit Register

Trap Control Register. This 8-bit register (Figure 15) enables the maskable traps.



Figure 15. Trap Control Register

The bits in this register are:

System Stack Overflow Warning (S). While this bit is set to 1 the CPU generates a Stack Overflow Warning trap when the system stack enters the specified region of memory. Upon reset this register is initialized to all 0s.

*EPU Enable (E).* While this bit is cleared to 0, the CPU generates a trap whenever an EPA instruction is encountered.

Inhibit User I/O (I). While this bit is set to 1, the CPU generates a Privileged Instruction trap when an I/O instruction is encountered in user mode.

**Cache Control and Local Address Registers.** See the on-chip memory section for information about the Cache Control register, and the multiprocessor mode section for information about the Local Address register.

#### Interrupt and Trap Structure

The Z800 MPU provides a very flexible and powerful interrupt and trap structure. Interrupts are external asynchronous events requiring CPU attention, and are generally triggered by peripherals needing service. Traps are synchronous events resulting from the execution of certain instructions.

**Interrupts.** Two types of interrupt, nonmaskable and maskable, are supported by the Z800 MPU. The non-maskable interrupt ( $\overline{\text{NMI}}$ ) cannot be disabled (masked) by software and is generally reserved for highest priority external events that require immediate attention. Maskable interrupts, however, can be selectively disabled by software. Both nonmaskable and maskable interrupts can be programmed to be vectored or nonvectored. The CPU accepts interrupts between instructions with the exception of the block move, search, and I/O instructions, which can be safely interrupted after any iteration and restarted after the interrupt is serviced.

**Interrupt Sources.** The Z800 MPU accepts nonmaskable interrupts on the NMI pin only. The Z800 MPU accepts maskable interrupts on the INT pins, and from the on-chip counter/timers, DMA channels, and the UART receiver and transmitter. The 40-pin members of the Z800 family accept maskable interrupts on INT<sub>A</sub> only.

**Z800 MPU** 

Interrupt Lines A, B, and C can be selectively programmed to support vectored interrupts by setting the appropriate bits in the Interrupt Status register. The external interrupts can be programmed to be vectored or nonvectored in interrupt mode 3.

**Interrupt Modes of Operation.** The CPU has four modes of interrupt handling. The first three modes extend the Z80 interrupt modes to accommodate additional interrupt input lines in a compatible fashion. The fourth mode provides more flexibility in handling the interrupts. On-chip peripherals use the fourth mode regardless of which mode is selected for externally generated interrupt requests. The interrupt mode is selected by using the privileged instructions IM 0, IM 1, IM 2, or IM 3. On reset, the Z800 MPU is automatically set to interrupt mode 0. The current interrupt mode in effect can be read from the Interrupt Status register.

*Mode 0.* This mode is identical to the 8080 interrupt response mode. With this mode, the interrupting device on any of the maskable interrupt lines can place a call or restart instruction on the data bus and the CPU will execute it. As a result, the interrupting device, instead of the memory, provides the next instruction to be executed.

Mode 1. When this mode is selected, the CPU responds to a maskable external interrupt by executing a restart to the logical address  $0038_{\rm H}$  in the system program address space.

Mode 2. This mode is a vectored interrupt response mode. With a single 8-bit byte from the interrupting device, an indirect call can be made to any memory location. With this mode the system maintains a table of 16-bit starting addresses for every interrupt service routine. This table can be located anywhere in the system mode logical data address space on a 256-byte boundary. When an interrupt is accepted, a 16-bit pointer is formed to obtain the desired interrupt service routine starting address from the table. The upper eight bits of this pointer are formed from the contents of the I register. The lower eight bits of the pointer must be supplied by the interrupting device. The 16-bit pointer so formed is treated as a logical address in the system data address space, which can be translated by the MMU to a physical address.

Mode 3. This is the intended mode of operation for systems that take advantage of the enhancements of the Z800 microprocessor family (such as single-step and user/system mode) since the Master Status register is automatically saved and another loaded for the interrupts. Also, vector tables can be used for the external interrupt sources to provide more interrupt vectors for the Z8000<sup>TM</sup> family, Z80 family, and Z8500 Universal Peripherals.

When an interrupt request (either maskable or nonmaskable) is accepted, the Master Status register, the address of the next instruction to be executed, and a 16-bit "reason code" are pushed onto the system stack. A new Master Status register and Program Counter are then fetched from the Interrupt/Trap Vector Table. The "reason code" for externally generated interrupts is the contents of the bus during the interrupt acknowledge sequence; for 8-bit data buses, the most significant byte of the reason code is zero. For interrupts generated by onchip peripherals, the reason code identifies which peripheral generated the interrupt and is identical to the vector address in the Interrupt/Trap Vector Table. The Interrupt/Trap Vector Table Pointer is used to reference the table.

**Traps.** The Z800 CPU supports eight traps that are generated internally. The following traps can be disabled: the EPA trap, which allows software to emulate an EPU; the Stack Warning trap, which is taken at the end of an instruction causing the trap; the Breakpoint-on-Halt trap, which is taken when a halt instruction is encountered; and the Single-Step trap, which is taken for each instruction. In addition, I/O instructions can be specified as privileged instructions. Traps cause the instruction to be terminated without altering CPU registers (except for the system Stack Pointer, which is modified when the program status is pushed onto the system stack).

The saving of the program status on the system stack and the fetching of a new program status from the Interrupt/Trap Vector Table is the same in any interrupt mode of operation.

Traps can only occur if the trap generating features of the Z800 CPU (such as System Stack Overflow warning) have been explicitly enabled. Traps cannot occur on instructions of the Z80 instruction set unless explicitly enabled by the operating system using Z800 CPU extensions.

*Extended Instruction.* This trap occurs when the CPU encounters an extended instruction while the Extended Processing Architecture (EPA) bit in the Trap Control register is 0. Four trap vectors are used by the EPA trap—one for each type of EPA instruction. This greatly simplifies trap handlers that use I/O instructions to access an EPU or software to emulate an EPU.

*Privileged Instruction.* This trap occurs whenever an attempt is made to execute a privileged instruction while the CPU is in user mode (User/System Mode control bit in the Master Status register is 1).

System Call. This trap occurs whenever a System Call (SC) instruction is executed.

Access Violation. This trap occurs whenever the MMU's translation mode is enabled and an address to be translated is invalid or (for writes) is write-protected.

System Stack Overflow Warning. This trap occurs only while the Stack Overflow Warning bit in the Trap Control register is set to 1. For each system stack push operation, the most significant bits in the Stack Pointer register are compared with the contents of the Stack Limit register and a trap is signaled if they match. The Stack Overflow Warning bit is then automatically cleared in order to prevent repeated traps. *Division Exception.* This trap occurs whenever the divisor is zero (divide-by-zero case) or the true quotient cannot be represented in the destination precision (overflow); the CPU flags are set to distinguish these two cases.

Single-Step. This trap occurs before executing an instruction if the Single-Step Pending control bit in the Master Status register is set to 1. Two control bits in the Master Status register are used for the Single-Step trap. The Single-Step bit (bit 8), on being set when previously clear, causes a trap to occur after the execution of the next instruction. While this bit is set to 1, if an instruction execution causes a trap, the Single-Step trap occurs after the execution of the trap-handling routine. The Single-Step Pending bit (bit 9), is used by the processor to ensure that only one Single-Step trap occurs for each instruction executed while the Single-Step bit is set to 1.

*Breakpoint-on-Halt.* This trap occurs whenever the Breakpoint-on-Halt control bit in the Master Status register is 1 and a halt instruction is encountered.

**Interrupt and Trap Disabling.** Maskable interrupts can be enabled or disabled independently via software by setting or clearing the appropriate control bits in the Master Status register.

A 7-bit mask field in the Master Status register indicates which of the requested interrupts will be accepted. Interrupt requests are grouped as follows, with each group controlled by a separate Interrupt Enable control bit. The list is presented in order of decreasing priority, with sources within a group listed in order of descending priority.

- Maskable Interrupt A line (bit 0)
- Counter/Timer 0, DMA0 (bit 1)
- Maskable Interrupt B line (bit 2)
- Counter/Timer 1, UART receiver, DMA1 (bit 3)
- Maskable Interrupt C line (bit 4)
- Counter/Timer 2, UART transmitter, DMA2 (bit 5)
- Counter/Timer 3, DMA3 (bit 6)

When a source of interrupts has been disabled, the CPU ignores any interrupt request from that source.

The System Stack Overflow Warning trap, I/O instructions in user mode trap (Privileged Instruction trap), or Extended Instruction trap can be enabled by setting control bits in the Trap Control register, and the Single-Step and Breakpoint-on-Halt trap can be enabled by setting control bits in the Master Status register; these are the only traps that can be disabled.

**Interrupt/Trap Vector Table.** The format of the Interrupt/Trap Vector Table consists of pairs of Master Status register and Program Counter words, one pair for each separate on-chip interrupt or trap source. For each external interrupt, there is a separate Master Status register word and Program Counter word (for use if the input is not vectored). If the external interrupt is vectored, a vector table consisting of one Program Counter word for each of the 128 possible vectors that can be returned for each input line is used instead of the dedicated Program Counter word; thus for vectored interrupts, there is only one Master Status register for each interrupt type.

The format of the Interrupt/Trap Vector Table is shown in Table 2.

| Table 2. Interrupt/Trap Vector Ta | able |
|-----------------------------------|------|
|-----------------------------------|------|

| Address<br>(Hexadecimal) | Contents                                                                                             |
|--------------------------|------------------------------------------------------------------------------------------------------|
| 00                       | Unused                                                                                               |
| 04                       | NMI Vector                                                                                           |
| 08                       | Interrupt Line A Vector (End of Process)                                                             |
| 0C                       | Interrupt Line B Vector                                                                              |
| 10                       | Interrupt Line C Vector                                                                              |
| 14                       | C-T0                                                                                                 |
| 18                       | C-T1                                                                                                 |
| 1C                       | C-T2                                                                                                 |
| 20                       | C-T3                                                                                                 |
| 24                       | DMA0 Vector                                                                                          |
| 28                       | DMA1 Vector                                                                                          |
| 2C                       | DMA2 Vector                                                                                          |
| 30                       | DMA3 Vector                                                                                          |
| 34                       | UART Receiver Vector                                                                                 |
| 38                       | UART Transmitter Vector                                                                              |
| 3C                       | Single-Step Trap Vector                                                                              |
| 40                       | Breakpoint-on-Halt Trap Vector                                                                       |
| 44                       | Division Exception Trap Vector                                                                       |
| 48                       | Stack Overflow Warning Trap Vector                                                                   |
| 4C                       | Page Fault Trap Vector                                                                               |
| 50                       | System Call Trap Vector                                                                              |
| 54                       | Privileged Instruction Trap Vector                                                                   |
| 58                       | EPU - Memory Trap Vector                                                                             |
| 5C                       | Memory - EPU Trap Vector                                                                             |
| 60                       | A - EPU Trap Vector                                                                                  |
| 64                       | EPU Internal Operation Trap Vector                                                                   |
| 68-6C                    | Reserved                                                                                             |
| 70-16E                   | 128 Program Counters for NMI and In-<br>terrupt line A Vectors (MSR from 04 and<br>08, respectively) |
| 170-26E                  | 128 Program Counters for Interrupt Line<br>B Vectors (MSR from 0C)                                   |
| 270-36E                  | 128 Program Counters for Interrupt Line<br>C Vectors (MSR from 10)                                   |

#### **Addressing Modes**

Addressing modes (Figure 16) are used by the CPU to calculate the effective address of an operand needed for execution of an instruction. Nine addressing modes are supported by the Z800 CPU. Of these nine, four are additions to the Z80 addressing modes (Indexed with 16-bit displacement, Stack Pointer Relative, Program Counter Relative, and Base Index) and the remaining five modes are either existing or extensions to the existing Z80 addressing modes.

**Register.** The operand is one of the 8-bit registers (A, B, C, D, E, H, L, IXH, IHL, IYH or IYL); or one of the 16-bit registers (BC, DE, HL, IX, IY, or SP), or one of the special byte registers (I or R).

**Immediate.** The operand is in the instruction itself and has no effective address.

**Register Indirect.** The contents of a register specify the effective address of an operand. The HL register is the register most often used for memory accesses. The C register is used for I/O and control register space accesses.

**Direct Address.** The effective address of the operand is the location whose address is contained in the instruc-

#### **Instruction Set**

#### Notation

**Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction set.

- BX Base Index
- DA Direct Address
- IM Immediate constant
- IR Indirect Register
- X Index
- R Single register of the set (A, B, C, D, E, H, L)
- RA Relative address
- RX A byte in the IX or IY register
- SP Current Stack Pointer
- SR Stack Relative
- SX Short Index
- n 8-bit constant
- nn 16-bit constant

**Symbols.** The following symbols are used to describe the instruction set.

- dst (Destination location or contents)
- src (Source location or contents)
- n (An 8-bit constant)
- nn (A 16-bit constant)
- SP (Current Stack Pointer)
- p (Interrupt mode)
- (C) (I/O port pointed to by C register)
- SSP (System Stack Pointer)
- USP (User Stack Pointer)

Assignment of a value is indicated by the symbol " $\leftarrow$ ". For example,

tion. Depending on the instruction, the specified operand is either in I/O or data memory space.

**Index.** The effective address of the operand is the location specified by adding the 16-bit address contained in the instruction to a twos complement "index" contained in the HL, IX, or IY register.

**Short Index.** The effective address of the operand is the location computed by adding the 8-bit twos complement signed displacement contained in the instruction to the contents of the IX or IY register. This addressing mode is equivalent to the Z80 CPU indexed mode.

**Relative.** An 8- or 16-bit displacement contained in the instruction is added to the Program Counter to generate the effective address of the operand.

**Stack Pointer Relative.** The effective address of the operand is the location computed by adding a 16-bit twos complement displacement contained in the instruction to the contents of the Stack Pointer.

**Base Index.** The effective address of the operand is the location whose address is computed by adding the contents of HL, IX, or IY to the contents of another of these three registers.

#### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation ''addr(n)'' is used to refer to bit ''n'' of a given location. For example,

#### dst(7)

specifies bit 7 of the destination.

Flags. The F register contains the following six flags.

- C Carry flag
- H Half carry flag
- N Add/Subtract flag
- P/V Parity/Overflow flag
- S Sign flag
- Z Zero flag

**Condition Codes.** The following symbols describe the condition codes.

- Z\* Zero
- NZ\* Not zero
- C\* Carry
- NC\* No carry
- S Sian
- NS No sign
- V Overflow
- PE Parity even
- PO Parity odd
- P Positive
- M Minus





|              |                                                                                                                                     |   |    | CI. | 906 |   |    | *******                                           |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------|---|----|-----|-----|---|----|---------------------------------------------------|
| Instruction  | Addressing Modes                                                                                                                    | S | Ζ  | H   | P/V | Ν | С  | Operation                                         |
| EX A,src     | src = R,RX,IR,DA,X,SX,<br>RA,SR,BX                                                                                                  | ٠ | •  | ٠   | •   | ٠ | •  | Exchange Accumulator                              |
| EX H,L       |                                                                                                                                     | • | •  | ٠   | •   | • | •  | <b>Exchange H,L</b><br>H ↔ L                      |
| LD dst,src   | src = A<br>dst = R,RX,IR,DA,X,<br>SX,RA,SR,BX,<br>(BC),(DE)<br>or<br>src = R,RX,IM,IR,DA,<br>X,SX,RA,SR,BX,<br>(BC),(DE)<br>dst = A | • | •  | •   | •   | • | •  | Load Accumulator<br>dst ← src                     |
| LD dst,src   | dst = R<br>src = R,RX†,IM,IR,SX<br>or<br>dst = R,RX†,IR,SX<br>src = R                                                               | • | •  | •   | •   | • | •  | <b>Load Register (Byte)</b><br>dst ← src          |
| LD dst,n     | dst = R,RX,IR,DA,X,<br>SX,RA,SR,BX                                                                                                  | ٠ | •  | •   | •   | • | •  | <b>Load Immediate (Byte)</b><br>dst ← nn          |
| LDUD dst,src | dst = A<br>src = IR or SX in user<br>space<br>or<br>dst = IR or SX in user<br>space<br>src = A                                      | • | \$ | •   | \$  | • | \$ | Load in User Data<br>Space (Byte)<br>dst ← src    |
| LDUP dst,src | dst = A<br>src = IR or SX in user<br>space<br>or<br>dst = IR or SX in user<br>space<br>src = A                                      | • | \$ | •   | \$  | • | \$ | Load in User Program<br>Space (Byte)<br>dst ← src |

### 8-Bit Load Group

### 16-Bit Load Group

|                  |                                    |                                  | Fla                                | ags                                                                       |                                                                                         |                                            |                                                                                                                 |
|------------------|------------------------------------|----------------------------------|------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Addressing Modes | S                                  | Ζ                                | Η                                  | ₽/V                                                                       | Ν                                                                                       | С                                          | Operation                                                                                                       |
| src = DE,IX,IY   | •                                  | •                                | •                                  | •                                                                         | ٠                                                                                       | •                                          | Exchange HL with<br>Addressing Register                                                                         |
|                  |                                    |                                  |                                    |                                                                           |                                                                                         |                                            | src ↔ HL                                                                                                        |
| •                | Addressing Modes<br>src = DE,IX,IY | Addressing ModesSsrc = DE,IX,IY• | Addressing ModesSZsrc = DE,IX,IY•• | Addressing Modes     S     Z     H       src = DE,IX,IY     •     •     • | Addressing Modes     S     Z     H     P/V       src = DE,IX,IY     •     •     •     • | Addressing ModesSZHP/VNsrc = DE,IX,IY••••• | Addressing Modes     S     Z     H     P/V     N     C       src = DE,IX,IY     •     •     •     •     •     • |

† Accessing bytes of IX or IY precludes use of H or L.

| Instruction      | Addressing Modes                            | S  | z  | Fla<br>H | ags<br>P/V | N  | с  | Operation                                              |
|------------------|---------------------------------------------|----|----|----------|------------|----|----|--------------------------------------------------------|
| EX (SP),dst      | dst = HL,IX,IY                              | •  | •  | •        | •          | •  | •  | Exchange Addressing<br>Register with Top<br>of Stack   |
|                  |                                             |    |    |          |            |    |    | (SP) ↔ dst                                             |
| <b>EX</b> AF,AF' |                                             | \$ | \$ | \$       | \$         | \$ | \$ | Exchange Accumulator/<br>Flag with<br>Alternate Bank   |
|                  |                                             |    |    |          |            |    |    | AF ↔ AF′                                               |
| EXX              |                                             | •  | •  | •        | •          | •  | •  | Exchange Byte/Word<br>Registers with Alternate<br>Bank |
|                  |                                             |    |    |          |            |    |    | BC ↔ BC′<br>DE ↔ DE′<br>HL ↔ HL′                       |
| LD[W] dst,src    | dst = HL,IX,IY<br>src = IM,DA,X,RA,SR,BX    | ٠  | ٠  | •        | ٠          | •  | •  | Load Addressing<br>Register                            |
|                  | or<br>dst = DA,X,RA,SR,BX<br>src = HL,IX,IY |    |    |          |            |    |    | dst ← src                                              |
| LD[W] dst,src    | dst = BC,DE,HL,SP                           | ٠  | •  | •        | •          | •  | •  | Load Register Word                                     |
|                  | src = IM,IR,DA,SX<br>or<br>dst = IR,DA,SX   |    |    |          |            |    |    | dst ← src                                              |
|                  | src = BC,DE,HL,SP                           |    |    |          |            |    |    |                                                        |
| LDW dst,nn       | dst = RR,IR,DA,RA                           | •  | ٠  | ٠        | •          | ٠  | •  | Load Immediate Word                                    |
|                  |                                             |    |    |          |            |    |    | dst <del>&lt;-</del> nn                                |
| LD[W] dst,nn     | dst = RR                                    | ٠  | ٠  | ٠        | ٠          | •  | •  | Load Immediate Word                                    |
|                  |                                             |    |    |          |            |    |    | dst ← nn                                               |
| LD[W] dst,src    | dst = SP                                    | ٠  | ٠  | ٠        | •          | ٠  | ٠  | Load Stack Pointer                                     |
|                  | Src = HL,IX,IY,IM,IR,<br>DA,SX<br>or        |    |    |          |            |    |    | dst ← src                                              |
|                  | dst = IR,DA,SX<br>src = SP                  |    |    |          |            |    |    |                                                        |
| LDA dst,src      | dst = HL, IX, IY                            | •  | ٠  | ٠        | •          | •  | •  | Load Address                                           |
|                  | src = X,RA,SR,BX                            |    |    |          |            |    |    | dst ← address (src)                                    |
| POP dst          | dst = RR*,IR,DA,RA                          | •  | ٠  | ٠        | ٠          | ٠  | ٠  | POP                                                    |
| ,                |                                             |    |    |          |            |    |    | dst ← (SP)<br>SP ← SP + 2                              |
| PUSH src         | src = RR*,IM,IR,DA,                         | ٠  | ٠  | •        | •          | •  | •  | PUSH                                                   |
|                  | HA                                          |    |    |          |            |    |    | SP ← SP − 2<br>(SP) ← src                              |

### 16-Bit Load Group (Continued)

| Instruction | Addressing Modes | S  | z  | FI<br>H | ags<br>P/V | N | С | Operation                                                                                                                    |
|-------------|------------------|----|----|---------|------------|---|---|------------------------------------------------------------------------------------------------------------------------------|
| CPD         | *****            | \$ | \$ | \$      | \$         | 1 | • | Compare and Decrement                                                                                                        |
|             |                  |    |    |         |            |   |   | A – (HL)<br>HL ← HL – 1<br>BC ← BC – 1                                                                                       |
| CPDR        |                  | \$ | \$ | \$      | \$         | 1 | • | Compare, Decrement and Repeat                                                                                                |
|             |                  |    |    |         |            |   |   | Repeat until BC = 0 or<br>match:<br>A - (HL)<br>HL ← HL - 1<br>BC ← BC - 1                                                   |
| CPI         |                  | \$ | \$ | \$      | \$         | 1 | • | Compare and Increment                                                                                                        |
|             |                  |    |    |         |            |   |   | A – (HL)<br>HL ← HL + 1<br>BC ← BC – 1                                                                                       |
| CPIR        |                  | \$ | \$ | \$      | \$         | 1 | • | Compare, Increment<br>and Repeat                                                                                             |
|             |                  |    |    |         |            |   |   | Repeat until BC = 0 or<br>match:<br>A - (HL)<br>HL $\leftarrow$ HL + 1<br>BC $\leftarrow$ BC - 1                             |
| LDD         |                  | ٠  | •  | 0       | \$         | 0 | • | Load and Decrement                                                                                                           |
|             |                  |    |    |         |            |   |   | (DE) ← (HL)<br>DE ← DE – 1<br>HL ← HL – 1<br>BC ← BC – 1                                                                     |
| LDDR        |                  | ٠  | •  | 0       | 0          | 0 | • | Load, Decrement and<br>Repeat                                                                                                |
|             |                  |    |    |         |            |   |   | Repeat until BC = 0:<br>(DE) $\leftarrow$ (HL)<br>DE $\leftarrow$ DE - 1<br>HL $\leftarrow$ HL - 1<br>BC $\leftarrow$ BC - 1 |
| LDI         |                  | •  | ٠  | 0       | \$         | 0 | • | Load and Increment                                                                                                           |
|             |                  |    |    |         |            |   |   | $(DE) \leftarrow (HL)$<br>$DE \leftarrow DE + 1$<br>$HL \leftarrow HL + 1$<br>$BC \leftarrow BC - 1$                         |
| LDIR        |                  | ٠  | •  | 0       | 0          | 0 | • | Load, Increment and Repeat                                                                                                   |
|             |                  |    |    |         |            |   |   | Repeat until BC = 0:<br>(DE) ← (HL)<br>DE ← DE + 1<br>HL ← HL + 1<br>BC ← BC - 1                                             |

### Block Transfer and Search Group

**Z800 MPU** 

| Instruction    | Addressing Modes                          | S  | z  | Fla<br>H | ags<br>P/V | N | С  | Operation                                                              |
|----------------|-------------------------------------------|----|----|----------|------------|---|----|------------------------------------------------------------------------|
| ADC [A,]src    | src = R,RX,IM,IR,<br>DA,X,SX,RA,<br>SR,BX | \$ | \$ | \$       | V          | 0 | \$ | Add With Carry (Byte)<br>A ← A + src + C                               |
| ADD [A,]src    | src = R,RX,IM,IR,<br>DA,X,SX,RA,<br>SR,BX | \$ | \$ | \$       | v          | 0 | \$ | Add (Byte)<br>A ← A + src                                              |
| AND [A,]src    | src = R,RX,IM,IR,<br>DA,X,SX,RA,<br>SR,BX | \$ | \$ | 1        | Ρ          | 0 | 0  | And<br>A ← A AND src                                                   |
| CP [A,]src     | src = R,RX,IM,IR,<br>DA,X,SX,RA,<br>SR,BX | \$ | \$ | \$       | V          | 1 | \$ | <b>Compare (Byte)</b><br>A – src                                       |
| CPL [A]        |                                           | •  | •  | 1        | •          | 1 | •  | Complement<br>Accumulator<br>A ← NOT A                                 |
| <b>DAA</b> [A] |                                           | \$ | \$ | \$       | Ρ          | • | \$ | Decimal Adjust<br>Accumulator<br>A ← Decimal Adjust A                  |
| DEC dst        | dst = R,RX,IR,DA,X,<br>SX,RA,SR,BX        | \$ | \$ | \$       | v          | 1 | •  | Decrement (Byte)<br>dst ← dst - 1                                      |
| DIV [HL,]src   | src = R,RX,IM,DA,X,<br>SX,RA,SR,BX        | \$ | \$ | •        | \$         | • | •  | <b>Divide (Byte)</b><br>A ← HL÷src<br>L ← remainder                    |
| DIVU [HL,]src  | src = R,RX,IM,DA,X,<br>SX,RA,SR,BX        | 0  | \$ | •        | \$         | • | •  | <b>Divide Unsigned (Byte)</b><br>A ← HL÷src<br>L ← remainder           |
| EXTS [A]       |                                           | •  | •  | •        | •          | • | •  | Extend Sign (Byte)<br>L ← A<br>If A(7) = 0, then H ← 00<br>else H ← FF |
| INC dst        | dst = R,RX,IR,DA,X,<br>SX,RA,SR,BX        | \$ | \$ | \$       | ۷          | 0 | •  | <b>Increment (Byte)</b><br>dst ← dst + 1                               |
| MULT [A,]src   | src = R,RX,IM,IR,DA,<br>X,SX,RA,SR,BX     | \$ | \$ | •        | 0          | • | \$ | <b>Multiply (Byte)</b><br>HL ← A × src                                 |
| MULTU [A,]src  | src = R,RX,IM,IR,DA,<br>X,SX,RA,SR,BX     | 0  | \$ | •        | 0          | • | \$ | Multiply Unsigned (Byte)<br>HL ← A × src                               |
| NEG [A]        |                                           | \$ | \$ | \$       | V          | 1 | \$ | Negate Accumulator<br>A ← –A                                           |

## 8-Bit Arithmetic and Logic Group

### 8-Bit Arithmetic and Logic Group (Continued)

| Instruction | Addressing Modes                      | S  | z  | Fi<br>H | ags<br>P/V | N | с  | Operation                  |
|-------------|---------------------------------------|----|----|---------|------------|---|----|----------------------------|
| OR [A,]src  | src = R,RX,IM,IR,DA,                  | \$ | \$ | 0       | Ρ          | 0 | 0  | OR                         |
|             | X,SX,RA,SR,BX                         |    |    |         |            |   |    | A 🗲 A OR src               |
| SBC [A,]src | src = R,RX,IM,IR,DA,<br>X,SX,RA,SR,BX | \$ | \$ | \$      | V          | 1 | \$ | Subtract With Carry (Byte) |
|             |                                       |    |    |         |            |   |    | A ← A - src - c            |
| SUB [A,]src | src = R,RX,IM,IR,DA,                  | \$ | \$ | \$      | ٧          | 1 | \$ | Subtract                   |
|             | X,SX,RA,SR,BX                         |    |    |         |            |   |    | A ← A – src                |
| XOR [A,]src | src = R,RX,IM,IR,DA,                  | \$ | \$ | 0       | Р          | 0 | 0  | Exclusive OR               |
|             | X,SX,RA,SR,BX                         |    |    |         |            |   |    | A ← A XOR src              |

### **16-Bit Arithmetic Operations**

|               |                      |    |    | FI | ags |   |    |                                           |  |
|---------------|----------------------|----|----|----|-----|---|----|-------------------------------------------|--|
| Instruction   | Addressing Modes     | S  | Z  | Н  | P/V | Ν | С  | Operation                                 |  |
| ADC dst,src   | dst = HL             | \$ | \$ | \$ | ۷   | 0 | \$ | Add With Carry (Word)                     |  |
|               | src = BC,DE,HL,SP    |    |    |    |     |   |    | dst ← dst + src + c                       |  |
|               | det — IX             |    |    |    |     |   |    |                                           |  |
|               | src = BC, DE, IX, SP |    |    |    |     |   |    |                                           |  |
|               | or                   |    |    |    |     |   |    |                                           |  |
|               | dst = IY             |    |    |    |     |   |    |                                           |  |
|               | src = BC,DE,IY,SP    |    |    |    |     |   |    |                                           |  |
| ADD dst,src   | dst = HL             | •  | ٠  | \$ | ٠   | 0 | \$ | Add (Word)                                |  |
|               | SIC = BC, DE, HL, SP |    |    |    |     |   |    | dst ← dst + src                           |  |
|               | dst = IX             |    |    |    |     |   |    |                                           |  |
|               | src = BC, DE, IX, SP |    |    |    |     |   |    |                                           |  |
|               | or                   |    |    |    |     |   |    |                                           |  |
|               | dst = IY             |    |    |    |     |   |    |                                           |  |
|               | src = BC,DE,IY,SP    |    |    |    |     |   |    |                                           |  |
| ADD dst,A     | dst = HL, IX, IY     | \$ | \$ | \$ | ۷   | 0 | \$ | Add Accumulator to<br>Addressing Register |  |
|               |                      |    |    |    |     |   |    | dst <del>←</del> dst + A                  |  |
| ADDW [HL,]src | src = RR*,IM,DA,X,RA | \$ | \$ | \$ | v   | 0 | \$ | Add Word                                  |  |
|               |                      |    |    |    |     |   |    | HL ← HL + src                             |  |
| CPW [HL]src   | src = BB* IM DA X BA | t  | t  | \$ | v   | 1 | t  | Compare (Word)                            |  |
|               |                      | ·  | •  | •  | •   | • | •  | HL - src                                  |  |
|               |                      |    |    |    |     |   |    |                                           |  |
| DECW dst      | dst = RR*,IR,DA,X,RA | •  | ٠  | ٠  | •   | ٠ | •  | Decrement (Word)                          |  |
|               |                      |    |    |    |     |   |    | dst ← dst - 1                             |  |

| Instruction                | Addressing Modes                                                                                            | S  | z  | Fla<br>H | ags<br>P/V | N | с  | Operation                                                          |
|----------------------------|-------------------------------------------------------------------------------------------------------------|----|----|----------|------------|---|----|--------------------------------------------------------------------|
| DEC[W] dst                 | dst = RR                                                                                                    | •  | •  | •        | •          | • | •  | Decrement (Word)<br>dst ← dst - 1                                  |
| <b>DIVUW</b><br>[DEHL,]src | src = RR,IM,DA,X,RA                                                                                         | 0  | \$ | •        | \$         | • | •  | <b>Divide Unsigned (Word)</b><br>HL ← DEHL + src<br>DE ← remainder |
| DIVW [DEHL,]src            | src = RR,IM,DA,X,RA                                                                                         | \$ | \$ | •        | \$         | • | •  | <b>Divide (Word)</b><br>HL ← DEHL + src<br>DE ← remainder          |
| EXTS HL                    |                                                                                                             | •  | •  | •        | •          | • | •  | Extend Sign (Word)<br>If H(7)=0, then DE ← 0000<br>else DE ← FFFF  |
| INCW dst                   | dst = RR,IR,DA,X*,RA                                                                                        | •  | •  | •        | •          | • | •  | Increment (Word)<br>dst ← dst + 1                                  |
| INC[W] dst                 | dst = RR                                                                                                    | •  | •  | •        | •          | • | •  | Increment (Word)<br>dst ← dst + 1                                  |
| MULTUW [HL,]src            | src = RR,IM,DA,X,RA                                                                                         | 0  | \$ | •        | 0          | • | \$ | Multiply Unsigned<br>(Word)<br>DEHL ← HL × src                     |
| MULTW [HL,]src             | src = RR,IM,DA,X,RA                                                                                         | \$ | \$ | •        | 0          | • | \$ | Multiply (Word)<br>DEHL ← HL × src                                 |
| NEG HL                     |                                                                                                             | \$ | \$ | \$       | V          | 1 | \$ | Negate HL<br>HL ← -HL                                              |
| SBC dst,src                | dst = HL<br>src = BC,DE,HL,SP<br>or<br>dst = IX<br>src = BC,DE,IX,SP<br>or<br>dst = IY<br>src = BC,DE,IY,SP | \$ | \$ | \$       | V          | 1 | \$ | Subtract With Carry<br>(Word)<br>dst ← dst - src - C               |
| SUBW [HL,]src              | src = RR,IM,DA,X*,RA                                                                                        | \$ | \$ | \$       | V          | 1 | \$ | <b>Subtract (Word)</b><br>HL ← HL – src                            |
|                            |                                                                                                             |    |    |          |            |   |    |                                                                    |

### 16-Bit Arithmetic Operations (Continued)

\*In X addressing mode, (HL + nn) is precluded

|             |                  |    |    | Fla | ags |   |    |                                                                                                                                                                                 |
|-------------|------------------|----|----|-----|-----|---|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | Addressing Modes | S  | Z  | Н   | ₽/V | Ν | С  | Operation                                                                                                                                                                       |
| BIT b,dst   | dst = R,IR,SX    | ٠  | \$ | 1   | •   | 0 | •  | Bit Test                                                                                                                                                                        |
|             |                  |    |    |     |     |   |    | Z ← NOT dst(b)                                                                                                                                                                  |
| RES b,dst   | dst = R,IR,SX    | •  | •  | •   | •   | • | •  | Reset bit                                                                                                                                                                       |
|             |                  |    |    |     |     |   |    | dst(b) ← 0                                                                                                                                                                      |
| RL dst      | dst = R,IR,SX    | \$ | \$ | 0   | Ρ   | 0 | \$ | Rotate Left                                                                                                                                                                     |
|             |                  |    |    |     |     |   |    | $tmp \leftarrow dstdst(0) \leftarrow CC \leftarrow dst(7)dst(n + 1) \leftarrow tmp(n) forn = 0 to 6$                                                                            |
| RLA         |                  | •  | •  | 0   | •   | 0 | \$ | Rotate Left Accumulate                                                                                                                                                          |
|             |                  |    |    |     |     |   |    | $tmp \leftarrow A$ $A(0) \leftarrow C$ $C \leftarrow A(7)$ $A(n + 1) \leftarrow tmp(n) \text{ for}$ $n = 0 \text{ to } 6$ $\boxed{C \leftarrow 7 - 0} \leftarrow A$             |
| RLC dst     | dst = R,IR,SX    | \$ | \$ | 0   | Ρ   | 0 | \$ | Rotate Left Circular                                                                                                                                                            |
|             |                  |    |    |     |     |   |    | tmp $\leftarrow$ dst<br>C $\leftarrow$ dst(7)<br>dst(0) $\leftarrow$ tmp(7)<br>dst(n + 1) $\leftarrow$ tmp(n) for<br>n = 0 to 6<br>C $\leftarrow$ $(7 - 0)$ $\leftarrow$<br>dst |
| RLCA        |                  | •  | •  | 0   | •   | 0 | \$ | Rotate Left Circular<br>(Accumulator)                                                                                                                                           |
|             |                  |    |    |     |     |   |    | $tmp \leftarrow A$ $C \leftarrow A(7)$ $A(0) \leftarrow tmp(7)$ $A(n + 1) \leftarrow tmp(n) \text{ for }$ $n = 0 \text{ to } 6$                                                 |
|             |                  |    |    |     |     |   |    |                                                                                                                                                                                 |

### Bit Manipulation, Rotate and Shift Group

349

**Z800 MPU** 

| Instruction | Addressing Modes | S  | z  | FI.<br>H | ags<br>P/V | N | с  | Operation                                                                                                                                                                       |
|-------------|------------------|----|----|----------|------------|---|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RLD         |                  | \$ | \$ | 0        | Р          | 0 | •  | Rotate Left Digit                                                                                                                                                               |
|             |                  |    |    |          |            |   |    | tmp(0:3) ← A(0:3)<br>A(0:3) ← src(4:7)<br>src(4:7) ← src(0:3)<br>src(0:3) ← tmp(0:3)                                                                                            |
|             |                  |    |    |          |            |   |    | 7 4 3 0 7 4 3 0<br>A dst                                                                                                                                                        |
| RR dst      | dst = R,IR,SX    | \$ | \$ | 0        | Ρ          | 0 | \$ | Rotate Right                                                                                                                                                                    |
|             |                  |    |    |          |            |   |    | tmp ← dst<br>dst(7) ← C<br>C ← dst(0)<br>dst(n) ← tmp(n + 1) for<br>n = 0 to 6<br>7 - 0 ← C<br>dst                                                                              |
| RRA         |                  | •  | ٠  | 0        | •          | 0 | \$ | Rotate Right<br>(Accumulator)                                                                                                                                                   |
|             |                  |    |    |          |            |   |    | $tmp \leftarrow dst$ $A(7) \leftarrow C$ $C \leftarrow A(0)$ $A(n) \leftarrow tmp(n + 1) \text{ for}$ $n = 0 \text{ to } 6$ $\boxed{}$ $\boxed{7 - 0} \leftarrow C$ $\boxed{A}$ |
| RRC dst     | dst = R,IR,SX    | \$ | \$ | 0        | Ρ          | 0 | \$ | Rotate Right Circular                                                                                                                                                           |
|             |                  | ×  |    |          |            |   |    | $tmp \leftarrow dst$ $C \leftarrow dst(0)$ $dst(7) \leftarrow tmp(0)$ $dst(n) \leftarrow tmp(n + 1) \text{ for}$ $n = 0 \text{ to } 6$ $\boxed{7 - 0}  C$ $dst$                 |

### Bit Manipulation, Rotate and Shift Group (Continued)

|             |                  |    |    | Fl | aqs |   |    |                                                                                                                                                     |
|-------------|------------------|----|----|----|-----|---|----|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | Addressing Modes | S  | Ζ  | Η  | P/V | Ν | С  | Operation                                                                                                                                           |
| RRCA        |                  | ٠  | •  | 0  | •   | 0 | \$ | Rotate Right Circular<br>(Accumulator)                                                                                                              |
|             |                  |    |    |    |     |   |    | $tmp \leftarrow A$ $C \leftarrow A(0)$ $A(7) \leftarrow tmp(0)$ $A(n) \leftarrow tmp(n + 1) \text{ for}$ $n = 0 \text{ to } 6$                      |
|             |                  |    |    |    |     |   |    | dst                                                                                                                                                 |
| RRD dst     | dst = IR         | \$ | \$ | 0  | Ρ   | 0 | •  | <b>Rotate Right Digit</b>                                                                                                                           |
|             |                  |    |    |    |     |   |    | tmp(0:3) ← A(0:3)<br>A(0:3) ← src(0:3)<br>src(0:3) ← src(4:7)<br>src(4:7) ← tmp(0:3)                                                                |
|             |                  |    |    |    |     |   |    | 7         4         3         0         7         4         3         0           A         dst                                                     |
| SET b,dst   | dst = R,IR,SX    | •  | •  | •  | •   | • | •  | Set Bit                                                                                                                                             |
|             |                  |    |    |    |     |   |    | dst(b) ← 1                                                                                                                                          |
| SLA dst     | dst = R,IR,SX    | \$ | \$ | 0  | Ρ   | 0 | \$ | Shift Left Arithmetic                                                                                                                               |
|             |                  |    |    |    |     |   |    | $tmp \leftarrow dst$ $C \leftarrow dst(7)$ $dst(0) \leftarrow 0$ $dst(n + 1) \leftarrow tmp(n) for$ $n = 0 to 6$ $\boxed{C} \leftarrow 7 - 0$ $dst$ |
| SRA dst     | dst = R,IR,SX    | \$ | \$ | 0  | Ρ   | 0 | \$ | Shift Right Arithmetic                                                                                                                              |
|             |                  |    |    |    |     |   |    | tmp ← dst<br>C ← dst(0)<br>dst(7) ← tmp(7)<br>dst(n) ← tmp(n + 1) for<br>n = 0 to 6<br>7 - 0 ← C                                                    |

### Bit Manipulation, Rotate and Shift Group (Continued)
|             |                  |    |    | FI | ags |   |    |                                                                                                                                                                                             |
|-------------|------------------|----|----|----|-----|---|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | Addressing Modes | S  | Ζ  | Н  | P/V | Ν | С  | Operation                                                                                                                                                                                   |
| SRL dst     | dst = R,IR,SX    | 0  | \$ | 0  | Ρ   | 0 | \$ | Shift Right Logical                                                                                                                                                                         |
|             |                  |    |    |    |     |   |    | $tmp \leftarrow dst$ $C \leftarrow dst(0)$ $dst(7) \leftarrow 0$ $dst(n) \leftarrow tmp(n + 1) \text{ for}$ $n = 0 \text{ to } 6$ $0 \rightarrow \boxed{7 - 0} \rightarrow \boxed{C}$ $dst$ |
| TSET dst    | dst = R,IR,SX    | \$ | ٠  | ٠  | •   | ٠ | ٠  | Test and Set                                                                                                                                                                                |
|             |                  |    |    |    |     |   |    | s ← dst(7)<br>dst ← FF                                                                                                                                                                      |

## Bit Manipulation, Rotate and Shift Group (Continued)

## Program Control Group

|             |                  |   |   | FI | ags |   |    |                                                                  |
|-------------|------------------|---|---|----|-----|---|----|------------------------------------------------------------------|
| Instruction | Addressing Modes | S | Ζ | Н  | ₽/V | Ν | С  | Operation                                                        |
| CALL cc,dst | dst = IR,DA,RA   | • | ٠ | •  | ٠   | ٠ | •  | CALL                                                             |
|             |                  |   |   |    |     |   |    | If cc is satisfied then:<br>SP ← SP - 2<br>(SP) ← PC<br>PC ← dst |
| CALL dst    | dst = IR,DA,RA   | ٠ | ٠ | •  | ٠   | • | •  | CALL                                                             |
|             |                  |   |   |    |     |   |    | SP ← SP – 2<br>(SP) ← PC<br>PC ← dst                             |
| CCF         |                  | • | ٠ | \$ | ٠   | 0 | \$ | Complement Carry Flag                                            |
|             |                  |   |   |    |     |   |    | C ← NOT C                                                        |
| DJNZ dst    | dst = RA         | • | • | •  | •   | • | •  | Decrement and Jump if<br>Non-Zero                                |
|             |                  |   |   |    |     |   |    | B ← B - 1<br>If B≠0 then PC ← dst                                |
| JAF dst     | dst = RA         | • | • | •  | •   | • | •  | Jump on Auxiliary<br>Accumulator/Flag                            |
|             |                  |   |   |    |     |   |    | If Auxiliary AF then:<br>PC ← dst                                |
| JAR dst     | dst = RA         | • | ٠ | •  | •   | • | •  | Jump on Auxiliary<br>Register File in Use                        |
|             |                  |   |   |    |     |   |    | If Auxiliary File then:<br>PC ← dst                              |
| JP cc,dst   | dst = IR,DA,RA   | • | • | •  | •   | • | •  | Jump                                                             |
|             |                  |   |   |    |     |   |    | If cc is satisfied then:<br>PC ← dst                             |

|                      |                  | _ |   | FI | ags |   | - | <b>•</b>                                                                                       |
|----------------------|------------------|---|---|----|-----|---|---|------------------------------------------------------------------------------------------------|
| Instruction          | Addressing Modes | S | Z | н  | P/V | N | C | Operation                                                                                      |
| JP dst               | dst = IR,DA,RA   | • | ٠ | ٠  | ٠   | ٠ | • | Jump                                                                                           |
|                      |                  |   |   |    |     |   |   | PC ← dst                                                                                       |
| JR cc,dst            | dst = RA         | • | ٠ | ٠  | •   | ٠ | • | Jump Relative                                                                                  |
|                      |                  |   |   |    |     |   |   | If cc* is satisfied then:<br>PC ← PC + dst                                                     |
| JR dst               | dst = RA         | • | • | ٠  | ٠   | • | • | Jump Relative                                                                                  |
|                      |                  |   |   |    |     |   |   | PC ← PC + dst                                                                                  |
| RET                  |                  | • | • | •  | •   | • | • | Return                                                                                         |
|                      |                  |   |   |    |     |   |   | PC ← (SP)<br>SP ← SP - 2                                                                       |
| RET cc               |                  | • | ٠ | •  | ٠   | • | ٠ | Return                                                                                         |
|                      |                  |   |   |    |     |   |   | If cc is satisfied then:<br>PC ← (SP)<br>SP ← SP + 2                                           |
| RST dst <sup>†</sup> | dst = DA         | • | • | ٠  | ٠   | • | • | Restart                                                                                        |
|                      |                  |   |   |    |     |   |   | SP ← SP - 2<br>(SP) ← PC<br>PC ← dst                                                           |
| SC nn                |                  | • | ٠ | ٠  | ٠   | ٠ | ٠ | System Call                                                                                    |
|                      |                  |   |   |    |     |   |   | SP ← SP $- 4$<br>(SP) ← PS<br>SP ← SP $- 2$<br>(SP) ← nn<br>PS ← System Call<br>Program Status |
| SCF                  |                  | • | • | 0  | •   | 0 | 1 | Set Carry Flag                                                                                 |
|                      |                  |   |   |    |     |   |   | C <del>←</del> 1                                                                               |

## Program Control Group (Continued)

## Input/Output Instruction Group

|          |             |                     |   |   | FI | ags |   |   |                   |
|----------|-------------|---------------------|---|---|----|-----|---|---|-------------------|
|          | Instruction | Addressing Modes    | S | Z | Η  | ₽/V | Ν | С | Operation         |
| \$       | IN dst,(C)  | dst = R,RX,DA,X,RA, | + | 1 | 0  | Ρ   | 0 | • | Input             |
|          |             | SR,BX               |   |   |    |     |   |   | dst (C)           |
| <b>‡</b> | IN A,(n)    |                     | • | ٠ | •  | ٠   | ٠ | • | Input Accumulator |
|          |             |                     |   |   |    |     |   |   | A ← (n)           |

Uses abbreviated set of condition codes.
† dst must be 0, 8, 16, 24, 32, 40, or 56.
‡ Programmable as privileged.

|      | Instruction                | Addressing Modes | S | z  | Fi<br>H | ags<br>P/V | N | с | Operation                                                     |
|------|----------------------------|------------------|---|----|---------|------------|---|---|---------------------------------------------------------------|
| t    | IN[W] HL,(C)               |                  | • | •  | •       | •          | • | • | Input HL                                                      |
|      |                            |                  |   |    |         |            |   |   | HL ← (C)                                                      |
| t    | IND                        |                  | • | \$ | •       | •          | 1 | • | Input and Decrement<br>(Byte)                                 |
|      |                            |                  |   |    |         |            |   |   | (HL) ← (C)<br>B ← B − 1<br>HL ← HL − 1                        |
| t    | INDW                       |                  | • | \$ | ٠       | •          | 1 | • | Input and Decrement<br>(Word)                                 |
|      |                            |                  |   |    |         |            |   |   | (HL) ← (C)<br>B ← B – 1<br>HL ← HL – 2                        |
| t    | INDR                       |                  | • | 1  | •       | •          | 1 | • | Input, Decrement and Repeat (Byte)                            |
|      |                            |                  |   |    |         |            |   |   | Repeat until B = 0:<br>HL ← (C)<br>B ← B - 1<br>HL ← HL - 1   |
| t    | INDRW                      |                  | • | 1  | •       | •          | 1 | • | Input, Decrement and<br>Repeat (Word)                         |
|      |                            |                  |   |    |         |            |   |   | Repeat until B = 0:<br>HL ← (C)<br>B ← B − 1<br>HL ← HL − 2   |
| t    | INI                        |                  | • | \$ | ٠       | •          | 1 | • | Input and Increment<br>(Byte)                                 |
|      |                            |                  |   |    |         |            |   |   | (HL) ← (C)<br>B ← B – 1<br>HL ← HL + 1                        |
| t    | INIW                       |                  | • | \$ | ٠       | ٠          | 1 | • | Input and Increment<br>(Word)                                 |
|      |                            |                  |   |    |         |            |   |   | (HL) ← (C)<br>B ← B – 1<br>HL ← HL + 2                        |
| t    | INIR                       |                  | • | 1  | •       | ٠          | 1 | • | Input, Increment and<br>Repeat (Byte)                         |
|      |                            |                  |   |    |         |            |   |   | Repeat until B = 0:<br>(HL) ← (C)<br>HL ← HL + 1<br>B ← B − 1 |
| † Pi | rogrammable as privileged. |                  |   |    |         |            |   |   |                                                               |

## Input/Output Instruction Group (Continued)

| Instruction        | Addressing Modes    | S | z  | FI<br>H | ags<br>P/V | N                                     | С | Operation                                                                                      |
|--------------------|---------------------|---|----|---------|------------|---------------------------------------|---|------------------------------------------------------------------------------------------------|
| † INIRW            |                     | • | 1  | •       | •          | 1                                     | • | Input, Increment and<br>Repeat (Word)                                                          |
|                    |                     |   |    |         |            |                                       |   | Repeat until B = 0:<br>(HL) ← (C)<br>HL ← HL − 2<br>B ← B − 1                                  |
| † OUT (C),src      | src = R,RX,DA,X,RA, | • | •  | ٠       | •          | ٠                                     | • | Output                                                                                         |
|                    |                     |   |    | ·       |            | · · · · · · · · · · · · · · · · · · · |   | (C) ← src                                                                                      |
| <b>† OUT</b> (n),A |                     | • | ٠  | •       | •          | ٠                                     | ٠ | Output Accumulator                                                                             |
|                    |                     |   |    |         |            |                                       |   | (n) ← A                                                                                        |
| † OUT[W] (C),HL    |                     | • | •  | ٠       | ٠          | ٠                                     | • | Output HL                                                                                      |
|                    |                     |   |    |         |            |                                       |   | (C) ← HL                                                                                       |
| † OUTD             |                     | • | \$ | •       | •          | 1                                     | • | Output and Decrement (Byte)                                                                    |
|                    |                     |   |    |         |            |                                       |   | B ← B — 1<br>(C) ← (HL)<br>HL ← HL — 1                                                         |
| † OUTDW            |                     | • | \$ | •       | •          | 1                                     | • | Output and Decrement (Word)                                                                    |
|                    |                     |   |    |         |            |                                       |   | B ← B – 1<br>(C) ← (HL)<br>HL ← HL – 2                                                         |
| † OTDR             |                     | ٠ | 1  | ٠       | •          | 1                                     | • | Output, Decrement and Repeat (Byte)                                                            |
|                    |                     |   |    |         |            |                                       |   | Repeat until B = 0:<br>B ← B − 1<br>(C) ← (HL)<br>HL ← HL − 1                                  |
| † OTDRW            |                     | ٠ | 1  | •       | •          | 1                                     | • | Output, Decrement and<br>Repeat (Word)                                                         |
|                    |                     |   |    |         |            |                                       |   | Repeat until B = 0:<br>$B \leftarrow B - 1$<br>(C) $\leftarrow$ (HL)<br>HL $\leftarrow$ HL - 2 |
| † OUTI             |                     | • | \$ | •       | •          | 1                                     | • | Output and Increment (Byte)                                                                    |
|                    |                     |   |    |         |            |                                       |   | B ← B — 1<br>(C) ← (HL)<br>HL ← HL + 1                                                         |

## Input/Output Instruction Group (Continued)

† Programmable as privileged.

| ###################################### |                  |    |    | FI | aas |   |   |                                                                                                |
|----------------------------------------|------------------|----|----|----|-----|---|---|------------------------------------------------------------------------------------------------|
| Instruction                            | Addressing Modes | S  | Ζ  | Ĥ  | P/V | Ν | С | Operation                                                                                      |
| † OTIW                                 |                  | •  | \$ | •  | •   | 1 | • | Output and Increment (Word)                                                                    |
|                                        |                  |    |    |    |     |   |   | B ← B – 1<br>(C) ← (HL)<br>HL ← HL + 2                                                         |
| † OTIR                                 |                  | •  | 1  | •  | •   | 1 | • | Output, Increment and Repeat (Byte)                                                            |
|                                        |                  |    |    |    |     |   |   | Repeat until B = 0:<br>B ← B - 1<br>(C) ← (HL)<br>HL ← HL + 1                                  |
| † OUTIRW                               |                  | ٠  | 1  | ٠  | ٠   | 1 | • | Output, Increment and Repeat (Word)                                                            |
|                                        |                  |    |    |    |     |   |   | Repeat until B = 0:<br>$B \leftarrow B - 1$<br>(C) $\leftarrow$ (HL)<br>HL $\leftarrow$ HL + 2 |
| † TSTI (C)                             |                  | \$ | \$ | 0  | Ρ   | 0 | • | Test Input                                                                                     |
|                                        |                  |    |    |    |     |   |   | F ← test (C)                                                                                   |

## Input/Output Instruction Group (Continued)

### **CPU Control Group**

|                               |                          |   |   | Fla | ags |   |   |                                                                                                             |
|-------------------------------|--------------------------|---|---|-----|-----|---|---|-------------------------------------------------------------------------------------------------------------|
| Instruction                   | Addressing Modes         | S | Ζ | Н   | P/V | Ν | С | Operation                                                                                                   |
| * DI mask                     | mask = Hex value between | • | ٠ | •   | •   | • | • | Disable Interrupt                                                                                           |
|                               | 0 and 7F                 |   |   |     |     |   |   | If mask(i) = 1 then:<br>MSR(i) ← 0;<br>If no mask then:<br>MSR <sub>0</sub> - 6 ← 0                         |
| * El mask                     | mask = Hex value between | • | ٠ | •   | •   | • | • | Enable Interrupt                                                                                            |
|                               | 0 and 7F                 |   |   |     |     |   |   | If mask(i) = 1 then:<br>MSR(i) $\leftarrow$ 1;<br>If no mask then:<br>MSR <sub>0</sub> $-$ 6 $\leftarrow$ 1 |
| * HALT                        |                          | • | ٠ | •   | •   | • | • | Halt                                                                                                        |
|                               |                          |   |   |     |     |   |   | CPU Halts                                                                                                   |
| * IM p                        | p=0,1,2,3                | • | • | •   | •   | • | • | Interrupt Mode Select                                                                                       |
|                               |                          |   |   |     |     |   |   | Interrupt Mode - p                                                                                          |
| * LD dst,src                  | dst = A<br>src = I,R     | ţ | 1 | 0   | ţ   | 0 | • | Load Accumulator from<br>I or R Register                                                                    |
|                               |                          |   |   |     |     |   |   | A ← src                                                                                                     |
| † Programmable as privileged. |                          |   |   |     |     |   |   |                                                                                                             |

Programmable as privile
 Privileged instruction.

## CPU Control Group (Continued)

| Instruction     | Addressing Modes                                                         | S | z | FI<br>H | ags<br>P/V | N | с | Operation                                                                                                                |
|-----------------|--------------------------------------------------------------------------|---|---|---------|------------|---|---|--------------------------------------------------------------------------------------------------------------------------|
| * LD dst,src    | dst = I,R<br>src = A                                                     | • | • | ٠       | •          | • | • | Load I or R Register<br>from Accumulator<br>dst ← A                                                                      |
| * LDCTL dst,src | dst = (C),USP<br>src = HL,IX,IY<br>or<br>dst = HL,IX,IY<br>src = (C),USP | • | • | •       | •          | • | • | Load Control<br>dst ← src                                                                                                |
| NOP             |                                                                          | ٠ | • | •       | ٠          | • | ٠ | No Operation                                                                                                             |
| PCACHE          |                                                                          | • | • | •       | •          | • | • | Purge Cache<br>All cache entries<br>invalidated                                                                          |
| * RETI          |                                                                          | • | • | ٠       | •          | • | • | <b>Return from Interrupt</b><br>PC ← (SP)<br>SP ← SP + 2                                                                 |
| * RETIL         |                                                                          | • | • | •       | •          | • | • | Return from Interrupt<br>Long<br>PS ← (SP)<br>SP ← SP + 4                                                                |
| * RETN          |                                                                          | • | • | •       | •          | • | ٠ | Return from<br>Nonmaskable Interrupt<br>PC $\leftarrow$ (SP)<br>SP $\leftarrow$ SP + 2<br>MSR(0-7) $\leftarrow$ IFF(0-7) |

## Extended Instruction Group<sup>1</sup>

| Instruction | Addressing Modes       | S  | z  | FI<br>H | ags<br>P/V | N | С | Operation                                           |
|-------------|------------------------|----|----|---------|------------|---|---|-----------------------------------------------------|
| EPUM src    | src = IR,DA,X,RA,SR,BX | •  | •  | •       | •          | • | • | Load EPU from Memory<br>EPU ← template<br>EPU ← src |
| MEPU dst    | dst = IR,DA,X,RA,SR,BX | •  | •  | •       | •          | • | • | Load Memory from EPU<br>EPU ← template<br>dst ← EPU |
| EPUF        |                        | \$ | \$ | 0       | Ρ          | 0 | • | Load Accumulator<br>from EPU<br>EPU ← template      |
| EPUI        |                        | •  | •  | •       | •          | • | • | EPU Internal Operation<br>EPU ← template            |

extended instructions.

# EXTENDED PROCESSING ARCHITECTURE

#### Features

The Zilog Extended Processing Architecture (EPA) provides an extremely flexible and modular approach to expanding both the hardware and software capabilities of the Z800 CPU. Features of the EPA include:

- Allows Z800 CPU instruction set to be extended by external devices.
- Increases throughput of the system by using up to four specialized external processors in parallel with the CPU.
- Used by Z8070 floating-point EPU.
- Permits modular design of Z800 CPU-based systems.
- Provides easy management of multiple microprocessor configurations via "single instruction stream" communication.
- Simple interconnection between EPUs and Z800 MPU requires no additional external supporting logic.
- Supports debugging of suspect hardware against proven software.
- EPUs can be added as the system grows and as EPUs with specialized functions are developed.

#### **General Description**

The processing power of the Zilog Z-BUS Z800 microprocessor can be boosted beyond its intrinsic capability by the Extended Processing Architecture (EPA). The EPA allows the Z800 CPU to accommodate up to four Extended Processing Units (EPUs), which perform specialized functions in parallel with the CPU's main instruction execution stream.

The EPUs connect directly to the Z-BUS and continuously monitor the CPU instruction stream for an instruction intended for the EPU (template). When a template is detected, the appropriate EPU responds, obtaining or placing data or status information on the Z-BUS by using the Z800 CPU-generated control signals and performing its function as directed.

The CPU is responsible for instructing the EPU and delivering operands and data to it. The EPU recognizes templates intended for it and executes them, using data supplied with the template and/or data within its internal registers. There are three classes of EPU instructions:

- Data transfers between main memory and EPU registers
- Data transfers between CPU registers and EPU status registers
- EPU internal operations

Six addressing modes can be utilized with transfers between EPU registers and the CPU and main memory:

- Direct Address
- Indirect Register
- Indexed
- Stack Pointer Relative
- Relative
- Base Index

In addition to the hardware-implemented capabilities of the EPA, there is an extended instruction trap mechanism to permit software simulation of EPU functions. An EPU present bit in the Z800 MPU Trap Control register indicates whether actual EPUs are present or not. If not, when the CPU traps when an extended instruction is detected, a software "trap handler" can emulate the desired EPU function. Thus, the EPA software trap routine supports systems not containing an EPU.

EPA and CPU instruction execution are shown in Figure 17. The CPU begins operation by fetching an instruction and determining whether or not it is an EPU instruction. If the instruction is an EPU instruction, the state of the EPU Enable bit in the Trap Control register is examined. If the EPU Enable bit is reset (E = 0), the CPU generates a trap and the EPU instruction can be simulated by an EPU instruction trap software routine. However, if the EPU Enable bit is set (E = 1), indicating that an EPU is present in the system, then the 4-byte EPU template is fetched from memory. The fetching of the EPU template is indicated by the status lines ST0-ST3. The EPU meanwhile continuously monitors the Z-BUS and the status lines for its own templates. After fetching the EPU template, the CPU, if necessary, transfers appropriate data between the CPU and memory or between the CPU and the EPU. These transactions are indicated by unique encodings of the status lines. If the EPU is free when the template and the data appear, the EPU template is executed. If the EPU is still processing a previous instruction. it activates the PAUSE line (Z8216 only) to halt further execution of CPU instructions until execution is complete. After the execution of the template is complete, the EPU deactivates the PAUSE line and CPU instruction execution continues.



Figure 17. EPA and Z8216 CPU Instruction Execution

#### **MEMORY MANAGEMENT**

#### Features

- On-chip dynamic address translation
- Permits addressing of large physical memory
  - □ 512K bytes—40-pin devices
  - □ 16M bytes—64-pin devices
- Separate translation facilities for user and system modes
- Permits instructions and data to reside in separate memory areas.
- Write protection for individual pages of memory
- Aborts CPU on access violation to support virtual memory

#### **General Description**

The Z800 microprocessor contains an on-chip Memory Management Unit (MMU), which translates logical addresses into physical addresses. This allows access to more than 64K bytes of physical memory and provides memory protection features typical of those found on large systems. With the MMU, the CPU can access up to 16M bytes of physical memory, depending on package size (the 40-pin package devices output only 19 address bits). The MMU features a sophisticated trapping mechanism that generates page faults on error conditions. Instructions that are aborted by a page fault can be restarted in a manner compatible with virtual memory system requirements. On reset, the MMU features are not enabled, thus permitting logical addresses to pass to the physical memory untranslated.

The physical address space is expanded by dividing the 64K byte logical address space (the space manipulated by the program) into pages. The pages are then mapped (translated) into the larger physical address space of the Z800 microprocessor. The mapping process makes the user software addresses independent of the physical memory, so the user is freed from specifying where information is actually stored in physical memory. The actual size of the page depends on whether the program/data separation mode is enabled-if it is enabled. each page is 8K bytes in length, and if it is not enabled, the page length is 4K bytes. With the page mapping technique, 16-bit logical addresses can be translated into 24-bit physical addresses (only the lower 19 bits are externally available on 40-pin devices). Address translation can occur both in system and in user mode, with separate translation facilities available to each mode. The MMU further allows instruction references to be separated from data references, which enables programs of up to 64K bytes in length to manipulate up to 64K bytes of data without operating system intervention.

**Z800 MPU** 

#### **MMU** Architecture

The Z800 MMU consists of two sets of sixteen page descriptor registers (Figure 18) that are used to translate addresses, a 16-bit control register that governs the translation facilities, a Page Descriptor Register Pointer, an I/O write-only port that can be used to invalidate sets of page descriptors, and two I/O ports for accesses to the page descriptor registers. One set of page descriptor registers is dedicated to the system mode of operation and the other set is dedicated to the user mode of operation.

While an address is being translated, attributes associated with the logical page containing that location are checked. The correct logical page is determined by the CPU mode (user or system), address space (program/data), and the four most significant bits of the logical address. Pages can be write-protected to prevent them from being modified by the executing task and can also be marked as non-cacheable to prevent information from being copied into the cache for later reference. The latter capability is useful in multiprocessor systems, to ensure that the processor always accesses the most current version of information being shared among multiple devices. The MMU also maintains a bit for each page that indicates if the page has been modified.

Each page descriptor register contains a Valid bit, which indicates that the descriptor contains valid information. Any attempt by the MMU to translate an address using an invalid descriptor generates a page fault. Valid bits for groups of page descriptor registers can be reset by writing to an MMU control port.



Figure 18. Page Descriptor Register

For each mode of CPU operation, the MMU can be configured to separate instruction fetches from data fetches, and thus separate the program address space from the data address space. When the program/data separation mode is in effect, the sixteen page descriptor registers for the current CPU mode of operation (user or system) are partitioned into two sets, one for instruction fetches and one for data fetches. A instruction fetch or data access using the Program Counter Relative addressing mode is translated by the MMU registers associated with the program address space; data accesses using other addressing modes and accesses to the Interrupt Vector Table in interrupt mode 2 use the MMU registers associated with the data address space. In this mode of MMU operation, the page size is 8192 bytes. There are two control bits in the MMU Master Control register that independently specify whether the user and system modes of CPU operation have separate program and data address spaces.

Each 16-bit page descriptor register consists of a 4-bit attribute field and a 12-bit page frame address field. The attribute field consists of the least significant bits of the descriptor and contains four control and status bits, listed below.

*Modified (M).* This bit is automatically set whenever a write is successfully performed to a logical address in this page; it can be cleared to 0 only by a software routine that loads the descriptor register. If the Valid bit is 0, the contents of this bit are undefined.

*Cacheable (C).* While this bit is set to 1, information fetched from this page can be placed in the cache. While this bit is cleared to 0, the cache control mechanism is inhibited from retaining a copy of the information.

*Write-Protect (WP).* While this bit is set to 1, CPU writes to logical addresses in this page cause a page fault to be generated and prevent a write operation from occurring. While this bit is cleared to 0, all valid accesses are permitted.

*Valid (V).* While this bit is set to 1, the descriptor contains valid information. While this bit is cleared to 0, all CPU accesses to logical addresses in this page cause a page fault to be generated.

#### **MMU Control Registers and I/O Ports**

MMU operation is controlled by one control register and four dedicated I/O ports. The MMU Master Control register (Figure 19) determines the program/data address space separation in effect in both user and system modes and whether logical addresses generated in user and system mode will be translated by the MMU. Page descriptor registers are accessed indirectly through the register address contained in the Page Descriptor Register Pointer. The descriptor select port is used to access the page descriptor register that is pointed to by the Page Descriptor Register Pointer. After this access the Page Descriptor Register Pointer is left unchanged. The block move I/O port is used to move blocks of words between the page descriptor registers and memory; reads or writes to this I/O port access data pointed to by the Page Descriptor Register Pointer, then increment the pointer by one. The Invalidation I/O Port is used to invalidate blocks of page descriptor registers; writes to this port cause the Valid bits in selected blocks of page descriptor registers to be cleared to 0, which indicates that the descriptors no longer contain valid information.



Figure 19. MMU Master Control Register

**MMU Master Control Register.** The MMU Master Control register controls the operation of the MMU. This register contains four control bits; all other bits in this register must be cleared to 0. The four control bits of the MMU Master Control register are described below.

Page Fault Identifier (PFI). This 5-bit field latches information that indicates which page descriptor register was being accessed when the access violation was detected.

System Mode Program/Data Separation Enable (SPD). While this bit is set to 1, instruction fetches and data accesses via the PC Relative addressing mode use the system mode page descriptor registers 8-15, and data references that do not use the PC Relative addressing mode use the system mode page descriptor registers 0-7. While this bit is cleared to 0, system mode page descriptor registers 0-15 are used to translate instruction and data references.

System Mode Translate Enable (STE). While this bit is set to 1, logical addresses generated in the system mode of operation are translated. While this bit is cleared to 0, addresses are passed through the MMU extended with zeros in the most significant bits and no attribute checking or modified bit setting is performed.

User Mode Program/Data Space Separation Enable (UPD). While this bit is set to 1, instruction fetches and data accesses via the PC Relative addressing mode use user mode page descriptor registers 8-15, and data references that do not use the PC Relative addressing mode use user mode page descriptor registers 0-7. While this bit is cleared to 0, user mode page descriptor registers 0-15 are used to translate instruction and data references.

User Mode Translated Enable (UTE). While this bit is set to 1, logical addresses generated in the user mode of operation are translated. While this bit is cleared to 0, addresses are passed through the MMU extended with zeros in the most significant bits and no attribute checking or modified bit setting is performed.

**Page Descriptor Register Pointer.** Moves of data into and out of the MMU page descriptor registers use the Page Descriptor Register Pointer. This 8-bit register contains the address of one of the page descriptor registers. When a word I/O instruction accesses I/O address FFxxF5 (descriptor select port), this register is used to access a page descriptor register. When a word I/O instruction accesses I/O address FFxxF4 (block move I/O port), this register is also used to access a page descriptor register, but after the access, this register is automatically incremented by one.

**Descriptor Select Port.** Moves of one word of data into and out of a page descriptor register are accomplished by writing and reading words to or from this dedicated I/O port at location FFxxF5. Any word I/O instruction can be used to access a page descriptor register via this port, provided that the Page Descriptor Register Pointer is properly initialized. **Block Move I/O Port.** Block moves of data into and out of the page descriptor registers are accomplished by writing and reading words to or from this dedicated I/O port at location FFxxF4. Any word I/O instruction can be used to access page descriptor registers via this port, provided that the Page Descriptor Register Pointer is properly initialized.

**Invalidation I/O Port.** Valid bits can be cleared (i.e., the page descriptor registers invalidated) by writing to this dedicated 8-bit port (Table 3). Individual Valid bits can subsequently be set by software writing to the page descriptor registers. Reading this I/O port returns unpredictable data.

| Table 3. Invalidation Port 1 | Table |
|------------------------------|-------|
|------------------------------|-------|

| Encoding        | Registers invalid                     |
|-----------------|---------------------------------------|
| 01 <sub>H</sub> | System Page Descriptor Registers 0-7  |
| 02 <sub>H</sub> | System Page Descriptor Registers 8-15 |
| 03 <sub>H</sub> | System Page Descriptor Registers 0-15 |
| 04 <sub>H</sub> | User Page Descriptor Registers 0-7    |
| 05 <sub>H</sub> | User Page Descriptor Registers 8-15   |
| 08 <sub>H</sub> | User Page Descriptor Registers 8-15   |
| 0C <sub>H</sub> | User Page Descriptor Registers 0-15   |

#### **Translation Mechanism**

Address Translation. Address translation is illustrated in Figure 20. While the Program/Data Space Separation bit is cleared to 0, the 16-bit logical address is divided into two fields, a 4-bit index field used to select one of 16 page descriptor registers, and a 12-bit offset field that forms the lower 12 bits of the physical address. The physical address is composed of the 12-bit page frame address supplied by the selected page descriptor register and the 12-bit offset supplied by the logical address.

While the Program/Data Space Separation bit is set to 1, the logical address is divided into a 3-bit index field and a 13-bit offset field. The page descriptor register consists of an 11-bit Page Frame Address field. The physical address is a result of concatenating the page frame address and the logical offset. The page descriptor register is chosen by a 4-bit index field, which consists of a Program/Data Address bit from the CPU and the three Index bits from the logical address.



#### **ON-CHIP MEMORY**

#### Features

- 256-byte local memory
- Configurable as high-speed cache
- Programmable to cache instructions, data or both
- Permits faster execution by minimizing external bus accesses
- Operation is transparent to user
- Configurable as local RAM with user-definable addresses

The Z800 MPU has 256 bytes of on-chip memory, which can be dedicated to memory locations programmed by the system or used as a cache for instructions or data. Its mode of use (dedicated memory or a cache) is programmable; on reset it is automatically enabled for use as a cache for instructions only.

#### **On-Chip Memory Architecture**

The on-chip memory is organized as 16 lines of 16 bytes each. Each line can hold a copy of 16 consecutive bytes in physical memory locations whose 20 most significant bits of physical address are identical. Each byte in the cache has an associated Valid bit that indicates whether the cache holds a valid copy of the memory contents at the associated physical memory location. Figure 21 illustrates the cache organization.



Tag n = the 20 Address bits associated with line n

Valid bits = 16 bits that indicate which bytes in the cache contain valid data Cache data = 16 bytes

Figure 21. Cache Organization

The on-chip memory has two modes of operation. If the Memory/Cache bit in the Cache Control register is set to 1, then the 256 bytes of on-chip memory are treated as physical memory locations. Memory accesses to addresses covered by the on-chip memory do not generate bus transactions on the external bus and hence the accesses are faster. In this mode, the valid bits are ignored.

If the Memory/Cache bit is cleared to 0, then the 256 bytes of on-chip memory are treated as a cache memory. The lines are allocated using a least-recently used (LRU) algorithm. When a cache "miss" on a read occurs (and the MMU does not assert cache inhibit), the line in the cache that has been least recently accessed is selected to hold the newly read data. All bytes in the selected line are marked invalid except for the bytes containing the newly accessed data. On a cache miss, one or two bytes, depending on the bus size, are fetched from main memory. Except for burst mode instruction fetches, the cache does not pre-fetch beyond the currently-requested address. A cache miss on a data write does not cause a line to be allocated to the memory location accessed.

The cache can hold both instructions and data. Two control bits in the Cache Control register can be separately set to enable the cache to hold instructions and to hold data. If the cache contains data, writes to data at locations contained in the cache also cause external bus transactions to update the appropriate memory location.

Both the CPU and the on-chip DMAs access the cache. For the CPU, if the MMU is enabled, the access can be either cacheable or non-cacheable, depending on the value of the Cacheable bit in the page descriptor register used to translate the logical address. If the MMU is not enabled, all memory transactions are considered to be cacheable. Two bits in the Cache Control register, the Cache Instructions Disable bit and the Cache Data Disable bit, further determine the operation of the cache for various situations. These bits enable the cache for instructions and for data.

When the on-chip memory is used as fixed memory locations, neither the Cache Instruction Disable or Cache Data Disable bits are used, and no distinction is made as to whether the CPU is accessing data or instructions.

In general, when devices such as on-chip DMAs transfer data to the memory, the cache data is modified if the

write is to a valid location in the cache but the LRU mechanism is unaffected. Also, for the EPU to memory transfer, if the cache contains valid locations that are updated by an EPU transaction, the on-chip cache is also updated.

**Cache Control Register.** The operation of the on-chip memory is controlled by an 8-bit Cache Control register (Figure 22) that is accessed using a load control instruction. This register contains five control bits; all other bits must be cleared to 0.



Figure 22. Cache Control Register

The bits in this register are:

High Memory Burst Capability (HMB). This 1-bit field specifies whether a memory burst transaction occurs when the MMU is enabled and there is a 1 in bit 15 of the selected page descriptor register (0 = burst mode not supported, 1 = burst mode supported).

Low Memory Burst Capability (LMB). This 1-bit field specifies whether a memory burst transaction occurs when the MMU is disabled or when the MMU is enabled and there is a zero in bit 15 of the selected page descriptor register (0 = burst mode not supported, 1 = burst mode supported).

Cache Data Disable (D). While this bit is cleared to 0, data fetches are copied into the cache if the M/C bit = 0 (cache mode). If M/C = 1, the state of this bit is ignored.

Cache Instructions Disable (I). While this bit is cleared to 0, instruction fetches are copied into the cache when the M/C bit = 0 (cache mode). When M/C = 1, the state of this bit is ignored.

Memory/Cache (M/C). While this bit is set to 1, the onchip memory is to be accessed as physical memory; while it is cleared to 0, the memory is accessed associatively as a cache.

If the on-chip memory is to be used as fixed memory locations, the user can programmably select the ranges of memory addresses for which the on-chip memory responds.

#### CLOCK OSCILLATOR

The Z800 MPU has an on-chip clock oscillator/generator that can be connected to a crystal or any suitable clock source. The bus timing clock generated from the on-chip

oscillator is output for use by the rest of the system. The frequency of the processor clock is one-half that of the fundamental frequency of the crystal.

#### REFRESH

The Z800 MPU has an internal mechanism for refreshing dynamic memory. This mechanism can be activated by setting the Refresh Enable bit in the Refresh Rate register to 1. Memory refresh is performed periodically at a rate specified by the Refresh Rate register. Refresh transactions are identical to memory transactions except that different status signals are used and no data is transferred. They can be inserted immediately after the last clock cycle of any bus transaction, including an internal operation.

While the Refresh Enable bit is set to 1, the value of the 6-bit Rate field in the Refresh Rate register determines the time between successive refreshes (the refresh period). When Rate = 0, the refresh period is 256 processor clock cycles; when Rate = n (n > 0) the refresh period is 4n. The Rate and Refresh Enable control bits are programmed via an I/O instruction.

The refresh transaction is generated as soon as possible after the refresh period has elapsed (generally after the last clock cycle of the current bus transaction). If the CPU receives an interrupt request, the refresh operation is performed first. When the Z800 CPU does not have control of the bus or is in the wait state, internal circuitry records the number of refresh periods that have elapsed and refresh cycles cannot be generated. When the CPU regains control of the bus or the Wait input signal is deactivated and the bus transaction completes, the refresh mechanism immediately issues the skipped refresh cycles. The internal circuitry can record up to 256 such skipped refresh operations.

#### UART

The Z800 UART transmits and receives serial data using any common asynchronous data-communication protocol.

Transmission and reception can be performed independently with five, six, seven, or eight bits per character, plus optional even or odd parity. The transmitter can supply one or two stop bits and can provide a break output at any time. Reception is protected from spikes by a "transient spike-rejection" mechanism that checks the signal one-half a bit time after a Low level is detected on the receiver data input; if the Low does not persist-as in the case of a transient-the character assembly process is not started. Framing errors and overruns are detected and buffered with the partial character on which they occur. Furthermore, a built-in checking process avoids interpreting a framing error as a new start bit: a framing error results in the addition of one-half a bit time to the point at which the search for the next start bit is begun.

The UART uses the same clock frequency for both the transmitter and the receiver. The input for the UART clocking circuitry is derived from counter/timer 0, either

A 10-bit refresh address is generated for each refresh operation with the refresh address being incremented by two between refreshes for 16-bit bus versions, and by one for 8-bit bus versions.

On reset, refresh is enabled, the rate is 32 processor clock cycles, and the refresh address is not affected.

The Refresh mechanism is controlled by an 8-bit control register, described below.

**Refresh Rate Register.** This 8-bit register (Figure 23) enables the refresh mechanism and specifies the frequency of refresh transactions.



Figure 23. Refresh Rate Register

The fields in this register are:

*Refresh (Rate).* This field indicates in processor clock cycles the rate at which refresh transactions are to be generated; a value of n in this field indicates a refresh period of 4n, with Rate = 0 indicating 256 clock cycles.

*Refresh Enable (E).* When this 1-bit field is set to 1, the refresh mechanism is enabled.

from its external input line for an external clock or from the counter/timer output for a bit rate generated from the internal processor clock. The UART input clock is further scaled by 1, 16, 32, or 64 for clocking the transmitter and receiver.

Two of the DMA channels can be used independently to move characters between memory and the transmitter or receiver without CPU intervention. Both the transmitter and receiver can interrupt the CPU for processor assistance.

The UART uses two external pins, Transmit and Receive. Data that is to be transmitted is placed serially on the Transmit pin and data that is to be received is read in from the Receive pin.

#### **Asynchronous Transmission**

The Transmitter Data Output line is held marking (High) when the transmitter has no data to send. Under program control, the Send Break command can be issued to hold the Data Output line Low (spacing) until the command is cleared. The UART automatically adds the start bit, the programmed parity bit (odd, even, or no parity), and the programmed number of stop bits to the data character to be transmitted. When the character is five, six, or seven bits, the unused most significant bits in the Transmitter Data register are automatically ignored by the UART.

Serial data is shifted from the transmitter at a rate equal to 1, 1/16th, 1/32nd or 1/64th of the clock rate supplied to the transmitter clock input (as determined by the clock scale field in the UART Configuration register). Serial data is shifted out on the falling edge of the clock input.

#### **Asynchronous Reception**

An asynchronous receive operation begins when the Receive Enable bit in the Receiver Control/Status register is set to 1. A Low (spacing) condition on the Receive input line indicates a start bit. If this Low persists for at least one-half of a bit time, the start bit is assumed to be valid and the data input is then sampled at mid-bit time until the entire character is assembled. This method of detecting a start bit improves error rejection when noise spikes exist on an otherwise marking line. If the  $\times 1$  clock mode is selected, bit synchronization must be accomplished externally; received data is sampled on the rising edge of the clock.

A received character can be read from the 8-bit Receiver Data register. The receiver inserts 1s when a character length of other than eight bits is used. If parity is enabled, the parity bit is not stripped from the assembled character for character lengths other than eight bits. For lengths other than eight bits, the receiver assembles a character length of the required number of data bits, plus a parity bit and 1s for any unused bits.

Since the receiver is buffered by one 8-bit register in addition to the receiver shift register, the CPU has enough time to service an interrupt and to accept the data character assembled by the UART. The receiver also has a buffer that stores error flags for each data character in the receive buffer. These error flags are loaded at the same time as the data character.

After a character is received, it is checked for the following error conditions:

- Parity Error: when the parity bit of the character does not match the programmed parity.
- Framing Error: if the character is assembled without any stop bits (i.e., a Low level is detected for a stop bit).
- Receiver Overrun Error: if the CPU fails to read a data character when more than one character has been received.

The Parity Error, Framing Error, and Receiver Overrun Error cause an interrupt request if the interrupt request capability is enabled. Since the Parity Error and Receiver Overrun Error flags are latched, the error status that is read reflects an error in the current character in the Receiver Data register plus any Parity or Overrun Errors detected since the last write to the Receiver Control/Status register. To keep correspondence between the state of the error buffers and the contents of the receiver data buffers, the Receiver Control/Status register must be read before the data.

#### **Polled Operation**

In a polled environment, the Receive Character Available bit in the Receiver Control/Status register must be monitored so the CPU can know when to read a character. This bit is automatically cleared when the Receiver Data register is read. To prevent overwriting data in polled operations, the transmitter buffer status must be checked before writing into the transmitter. The Transmit Buffer Empty bit in the Transmitter Control/Status register is set to 1 whenever the transmit buffer is empty.

#### **UART Control and Status Registers**

The UART operation is controlled by three control and status registers. The UART configuration register specifies the character size and parity, the clock source and scaling and loop-back enable. Both the transmitter and the receiver have their own control/status register.

**UART Configuration Register.** This 8-bit register (Figure 24) contains control information for both the transmitter and receiver.

| 7   |   |     |    |    | 0  |
|-----|---|-----|----|----|----|
| B/C | P | E/O | CS | CR | LB |

Figure 24. UART Configuration Register

The control fields for this register are:

Loop Back Enable (LB). The UART is capable of local loopback. In this mode the internal transmit data line is tied to the internal receiver line and the external receiver input is ignored. If this bit is set to 1, loop mode is enabled.

*Clock Rate (CR).* These two bits specify the multiplier between the clock and data rates  $(00 = \text{data rate} \times 1, 01 = \text{data rate} \times 16, 10 = \text{data rate} \times 32, 11 = \text{data rate} \times 64)$ . The same rate is used for both the receiver and transmitter. If the  $\times 1$  clock rate is selected, bit synchronization must be accomplished externally.

*Clock Select (CS).* This bit specifies the clock input for the UART. If the bit is set to 1, the counter/timer 0 output pulse is used for bit-rate generation; if the bit is cleared to 0, the input line to counter/timer 0 provides the clock from an external source.

Parity Even/Odd (E/O). If parity is specified, this bit determines whether it is sent and checked as even or odd (1 = even).

*Parity (P).* If this bit is set to 1, an additional bit position (in addition to those specified in the bits/character control field) is added to transmitted data and is expected in received data. In the Receiver, the parity bit received is transferred to the CPU as a part of the character, unless eight bits/character is selected.

*Bits/Character (B/C).* Together, these two bits determine the number of bits to form a character. If these bits are changed during the time that a character is being assembled, the results are unpredictable (00 = 5bits/character, 01 = 6 bits/character, 10 = 7 bits/ character, 11 = 8 bits/character).

*Transmitter Control/Status Register.* This 8-bit register (Figure 25) specifies the operation of the transmitter.



Figure 25. Transmitter Control/Status Register

The control bits for this register are:

*Transmitter Buffer Empty (BE).* This bit is automatically set to 1 whenever the transmitter buffer becomes empty, and cleared to 0 when a character is loaded into the transmit buffer. This bit is in the set condition after a reset. This bit is controlled by the UART control circuitry, it can be read by an I/O read but cannot be set to 1 or cleared to 0 by an I/O write.

Value (VAL). This bit determines the value of the bits transmitted while the FRC bit is 1 and dummy characters are loaded into the transmitter buffer. When this bit is 1, a mark character (all 1s) is sent; when this bit is 0, a break character (all 0s) is sent.

Force Character (FRC). When this bit is set to 1, any character loaded into the transmitter buffer causes the transmitter output to be held High or Low (as indicated by the VAL bit) for the length of time required to transmit a char)cter; the character itself is not sent until after the current character is transmitted. This allows a program to generate a marking signal or a break of multiple-character duration simply by setting this bit to 1, setting the VAL bit to 1 or 0, and loading the appropriate number of dummy characters into the transmitter buffer.

Send Break (BRK). When set to 1, this bit immediately forces the transmitter output to the spacing condition, regardless of any data being transmitted. When this bit is cleared to 0, the transmitter returns to marking.

Stop Bits (SB). This bit determines the number of stop bits added to each asynchronous character sent. The receiver always checks for one stop bit. If this bit is set to 1, two stop bits are automatically appended to the character (and parity) sent; if this bit is cleared to 0, only one stop bit is appended. *Transmitter Interrupt Enable (IE).* When this bit is set to 1, interrupt requests are generated whenever the transmitter buffer becomes empty; when this bit is cleared to 0, no requests are made.

*Transmitter Enable (EN).* While this bit is cleared to 0, data is not transmitted and the transmitter output is held marking. Data characters in the process of being transmitted are completely sent if this bit is cleared to 0 after transmission has started.

**Receiver Control/Status Register.** This 8-bit register (Figure 26) specifies the operation of the receiver. The control bits are described below.

| 7  |    |   |    |     |    |    |     |
|----|----|---|----|-----|----|----|-----|
| EN | IE | 0 | CA | OVE | PE | FE | ERR |
|    |    |   |    |     |    |    |     |

Figure 26. Receiver Control/Status Register

*Receiver Error (ERR).* This bit is the logical OR of the PE, OVE, and FE bits.

*Framing Error (FE).* This bit is automatically set to 1 for the received character in which the framing error occurred. Detection of a framing error adds an additional one-half of a bit time to the character time so the framing error is not interpreted as a new start bit. The bit is latched, so once an error occurs it remains set until the bit is cleared by software writing to this register.

*Parity Error (PE).* When parity is enabled, this bit is automatically set to 1 for those characters whose parity does not match the programmed sense (even/odd). This bit is latched, so once an error occurs, it remains set until it is cleared by software writing to this register.

*Receiver Overrun Error (OVE).* This bit is automatically set to 1 to indicate that more than two characters have been received without a read from the CPU (or DMA). Only the most recently received character is flagged with this error, but when this character is read, the error condition is latched until cleared by software writing to this register.

Receiver Character Available (CA). This bit is automatically set to 1 when at least one character is available in the receive buffer; it is automatically cleared to 0 when the Receiver Data register is read. This bit is controlled by the UART control circuitry; it can be read by an I/O read but cannot be set or cleared by an I/O write.

Receiver Interrupt Enable (IE). While this bit is set to 1, interrupt requests are generated whenever the receiver detects an error or the receiver has a character available.

*Receiver Enable (EN).* When this bit is set to 1, receiver operations begin. This bit should be set only after the parameters in the UART Configuration register are set.

# **Z800 MPU**

#### **UART Bootstrapping Option**

The Z800 CPU supports an automatic initialization of memory via the UART after a reset operation. This system bootstrapping capability permits ROMless system configurations: the memory can be initialized by a serial link before the Z800 CPU fetches information from memory after the reset.

On the rising edge of reset, the AD lines are sensed; if  $AD_6$  is being driven High, the Z800 CPU automatically enters a Halt state. The UART is also automatically initialized to receive 8-bit character data with odd parity at a  $\times$  16 clock rate. An external clock source is assumed. A minimum of 15 processor clock cycles must elapse before the transmission can begin.

During the bootstrapping operation, DMA Channel 0 is used to transfer received characters into the memory. This channel is initialized as follows:

*Transfer Descriptor register*—IE, EPS, and TC cleared, ST-byte transfer, BRP-continuous, TYPE-flowthrough, DAD-Auto-increment memory address

#### **DMA CHANNELS**

The Z800 MPU has four on-chip Direct Memory Access (DMA) channels to provide high bandwidth data transmission capabilities. There are two types of DMA channels; two support flyby transactions and the other two do not. The two types of DMA channels otherwise have identical capabilities, although they have different priorities with respect to interrupt requests and bus requests.

Each DMA channel is a powerful and versatile device for controlling and processing transfers of data. Its basic function of managing CPU-independent transfers between two ports is augmented by an array of features requiring little or no external logic in systems using an 8- or 16-bit data bus.

Transfers can be performed between any two ports (source and destination), including memory-to-I/O, I/O-tomemory, memory-to-memory, and I/O-to-I/O. Except for flyby, two port addresses are automatically generated for each transaction and can be either fixed or incrementing/decrementing.

During a transfer, a DMA channel assumes control of the system address and data bus. Data is read from one addressable port and written to the other addressable port, byte-by-byte or word-by-word. The ports can be programmed to be either system main memory or peripheral I/O devices.

For both flyby and flowthrough DMA transactions, if the destination is a memory location that corresponds to an entry in the on-chip memory (either cache or fixed memory location), the on-chip memory is updated to reflect the new contents of the memory location.

DMA Master Control register-DOR and EOP set

Count register-0100 (256 bytes to be transferred)

Destination Address register—000000 (starting memory address = 0)

Source Address register—undefined (not used when DMAO is linked to UART)

Characters received are placed in memory starting at physical memory location zero. If an error occurs, the Z800 CPU drives the Transmitter Output line Low. External circuitry monitoring this line can use this signal to cause the transmitting device to begin the initialization procedure again, starting with a reset and AD<sub>6</sub> asserted on the rising edge of RESET.

After 256 bytes of data have been transferred, the Z800 CPU automatically begins execution by fetching the first instruction from memory location 0.

Except in flyby mode, two 24-bit addresses are generated by the DMA for every transfer operation, one address for the source port and another for the destination port. Two readable address counters (three bytes each) keep the current address of each port.

The DMA devices use the same memory and I/O timing as the CPU for bus transactions, as indicated by the appropriate bus timing register.

#### Modes of Transfer Operation

Each DMA can be programmed to operate in one of three transfer modes:

- Single Transaction. Data operations are performed one byte or word at a time.
- Burst. Data operations continue until a port's Ready line to the DMA goes inactive.
- Continuous. Data operations continue until the end of the programmed block of data is reached or if an end of process has been signaled before the system bus is released.

In all modes, once a byte or word of data is read by the DMA channel, the operation is completed in an orderly fashion, regardless of the state of other signals (including a port's Ready line).

#### **Pin Descriptions**

Each DMA channel has a Ready input line. In addition, two DMA channels have a flyby output line to support high speed data transfers between I/O devices and memory. The flyby output is asserted by the DMA channel to signal a peripheral device associated with the DMA channel that it should participate in the data transmission during the current flyby bus transaction.

The Ready line is sampled on the rising edge of each processor clock cycle. If Ready is active, the DMA channel requests control of the external system bus to perform the DMA transaction. When the external system bus is available for DMA transfers, the DMA channel with a request pending and the highest priority assumes bus mastership. The priority of DMA channels from highest to lowest is: DMA0, DMA1, DMA2, and DMA3. A DMA channel in burst mode relinquishes bus mastership to a higher priority DMA channel only when its Ready line is deasserted (or EOP is signaled or terminal count is reached). A DMA channel in continuous mode relinquishes bus mastership only when EOP is signaled or terminal count is reached.

## Priority of On-Chip DMA Channels and External Bus Requesters

The on-chip DMA channels are arranged in a daisy chain with the external Bus Request input line being the "next lower bus requester" on this chain. The on-chip DMAs behave as if they were external bus requestors with respect to acquiring the bus, relinquishing the bus, and priority access to the bus.

#### End-of-Process

If the end-of-process (EOP) capability is enabled, transfers by DMA channels can be prematurely terminated by a Low on Interrupt A line during the transfer. This capability is programmed by a control bit in the DMA Master Control register. EOP occurs regardless of the setting of the Interrupt A Enable bit in the Master Status register. When an EOP is signaled, the EOP Signaled (EPS) bit in the Transaction Descriptor register of the active DMA channel is set to 1 and the Enable bit is cleared to 0. If interrupt requests are enabled (IE = 1 in the Transaction Descriptor register), an interrupt request is generated by the channel that was active when the EOP was signaled. After an EOP has been signaled, the DMA relinquishes the bus within 16 cycles of the last DMA bus transaction.

If the End-Of-Process signal on Interrupt A line is still asserted when the CPU is bus master, the signal is interpreted as an interrupt request; thus both the DMA channel and the external EOP generating device can request interrupts simultaneously. Separate mask bits in the Master Status register enable the CPU to accept interrupts from these two sources.

On a flowthrough transaction, if the EOP signal is received while the information is being read into the Z800 MPU, the transfer is aborted and the data is not written out from the Z800 MPU.

#### **DMA Linking**

The DMA devices can be linked together to achieve DMA transfers to non-contiguous memory locations (linked operation). Bits in the DMA Master Control register allow DMA3 to be linked to DMA1 and DMA2 to be linked to DMA0, when DMA0 and DMA1 have flyby capabilities. If the appropriate bit is set to 1 in the DMA Master Control register, the master DMA (0 or 1) signals its linked DMA each time its transfer is complete (count = 0). This acts as an internal ready input to the linked DMA that reloads the master DMA control registers.

Words are loaded into the master DMA control registers in the following order: Destination Address register (two words), Source Address register (two words), Count (one word), Transfer Descriptor register (one word). After six words have been transferred, the master DMA deasserts its internal ready line and begins the transfer of the next block of data. The linked DMA can be programmed to interrupt the CPU on "count equal 0" (to notify software that the last block is being transferred) or the master DMA can be programmed to interrupt the CPU on "count equals 0" when the last block move is programmed into the master DMA (to notify software that the entire sequence of transfers is completed). When linking is enabled, the external Ready line is not asserted by the master DMA when count equals zero; also, both master and linked DMAs generate interrupts whenever the programmed condition arises.

When programming linked DMAs, the last word to be programmed must be the master DMA's Transaction Descriptor register. Also, the linked DMA must be programmed before the master DMA's status register is programmed.

**DMA Master Control Register.** This 16-bit register (Figure 27) specifies the general configuration of the four on-chip DMA channels: the linking of the DMA channels, the software ready enables, edge detection enables for the Ready lines, and EOP enable.



Figure 27. DMA Master Control Register

The fields in this register are:

*DMA0 to Receiver Link (D0R).* When this bit is set to 1, DMA channel 0 is linked to the UART receiver.

*DMA1 to Transmitter Link (D1T).* When this bit is set to 1, DMA channel 1 is linked to the UART transmitter.

*DMA2 Link (D2L).* When this bit is set to 1, DMA channel 2 is linked to DMA channel 0.

*DMA3 Link (D3L).* When this bit is set to 1, DMA channel 3 is linked to DMA channel 1.

End-of-Process (EOP). When this bit is set to 1, the  $INT_A$  line is used as an end-of-process signal for the active DMA channel.

Software Ready for DMA0 (SR0). When this bit is set to 1, DMA channel 0 requests service if enabled.

Software Ready for DMA1 (SR1). When this bit is set to 1, DMA channel 1 requests service if enabled.

Enable Count n (EC<sub>n</sub>). When bit EC<sub>n</sub> is set to 1, edge detection circuitry is enabled on Ready line n.

#### **DMA Channel Control Registers**

**Transaction Descriptor Registers.** These four 16-bit registers, one for each channel, (Figure 28) describe the type of DMA transfer to be performed and contain control and status information.



Figure 28. Transaction Descriptor Register

The fields in this register are:

*End-of-Process Signaled (EPS).* This bit is set to 1 automatically when the channel is active and an end-of-process is signaled on the Interrupt A input line, thus prematurely terminating the transfer.

Destination Address Descriptor (DAD). The setting of this 3-bit field indicates the type of location (memory or I/O) and how the address is to be manipulated (incremented, decremented or left unchanged), as shown in Table 4.

| Table 4 | . SAD | and | DAD | Encodings |
|---------|-------|-----|-----|-----------|
|---------|-------|-----|-----|-----------|

| Encoding | Address Modification Operation           |
|----------|------------------------------------------|
| 000      | Auto-increment memory location           |
| 001      | Auto-decrement memory location           |
| 010      | Memory address unmodified by transaction |
| 011      | Reserved                                 |
| 100      | Auto-increment (by 1) I/O location       |
| 101      | Auto-decrement (by 1) I/O location       |
| 110      | I/O address unmodified by transaction    |
| 111      | Reserved                                 |

*Transfer Complete (TC).* This bit is set to 1 automatically when the count register has reached zero.

Transaction Type (Type). This 2-bit field specifies flyby or flowthrough type of operation or count option (00 = flowthrough, 01 = count option, 10 = flyby write, 11 =flyby read). In flowthrough mode of operation, two bus transactions occur for each DMA operation-a read from the source followed by a write to the destination. In a flyby operation, only one bus transaction occurs for each DMA operation. In flyby write to memory, the flyby output pin is pulsed instead of an I/O transaction being performed and the contents of the Destination Address register are output to specify the memory location. In flyby read from memory, the flyby output pin is pulsed instead of an I/O transaction being performed and the contents of the Source Address register are output to specify the memory location. Only two DMAs have flyby capability. In the count option type of operation, the DMA acts as a counter and the BRP field governs the counting frequency; the "count each" option decrements the count register once for each High-to-Low transition on the Ready line while the DMA enable bit is set to 1; the gate option decrements the count register once for each eight internal processor clock cycles while the Ready line is Low and the DMA enable bit is set to 1.

Bus Request Protocol (BRP). The setting of these two bits indicates the mode of DMA operation (Table 5); their interpretation depends on whether the channel is programmed for DMA operations or with the count option.

Table 5. Bus Request Protocol (BRP)

| Enco | icoding DMA |                    | Counter/Timer          |  |
|------|-------------|--------------------|------------------------|--|
| 0    | 0           | Single Transaction | Count each             |  |
| 0    | 1           | Burst              | Gated count            |  |
| 1    | 0           | Continuous         | Continuous gated count |  |
| 1    | 1           | Reserved           | Reserved               |  |

Size of Transfer (ST). This 2-bit field specifies the size of the entity to be transferred by the DMA channel (Table 6). For word transfers to or from memory locations, the memory address must be even (least significant bit is 0). Long word (32-bit) transfers are supported only in flyby mode, with the cache disabled.

| Table | 6. | Size | of | Transaction | (ST) |
|-------|----|------|----|-------------|------|
|-------|----|------|----|-------------|------|

| Enco<br>ST1 | ncoding Size of<br>T1 ST0 Transfer |                 | Number to Increment/<br>Decrement By |  |
|-------------|------------------------------------|-----------------|--------------------------------------|--|
| 0           | 0                                  | Byte            | 1                                    |  |
| 0           | 1                                  | 16-bit word     | 2                                    |  |
| 1           | 0                                  | 32-bit longword | 4                                    |  |
| 1           | 1                                  | Reserved        |                                      |  |

Interrupt Enable (IE). When this bit is set to 1, the DMA generates an interrupt request at end of count or end of process. When this bit is 0, no interrupt request is generated.

Source Address Descriptor (SAD). The setting of this 3-bit field indicates the type of location (memory or I/O) and how the address is to be manipulated (incremented, decremented or left unchanged), as shown in Table 4.

*DMA Enable (EN).* While this bit is 1, the DMA transfer is enabled.

**Count Register.** This 16-bit register is programmed to contain the number of DMA transfers to be performed. When the contents of the count register reach zero, further requests on the RDY input line are ignored. The DMA channel can be programmed to generate an interrupt when the count register reaches zero.

Source Address Register and Destination Address Register. These 24-bit registers contain the 24-bit physical addresses to be used during the DMA transaction. They are not translated by the MMU. In flyby mode, only one of these registers is used to supply the address

#### **COUNTER/TIMERS**

The Z800 MPU's four counter/timers can be programmed by system software for a broad range of counting and timing applications. The four independently programmable channels satisfy common microcomputer system requirements for event counting, interrupt and interval timing, and general clock generation.

Three of the four counter/timers can have external input; the fourth can be used only in the timing mode.

Programming the counter/timers is straightforward: each channel is programmed with four bytes. Once started, the channel counts down, and optionally reloads its time constant automatically and resumes counting. Software timing loops are completely eliminated. Interrupt processing is simplified because each channel uses a unique vector from the Interrupt/Trap Vector Table.

Each channel is individually programmed with three registers: a configuration byte, a control byte, and a time-constant word. The configuration byte selects the operating mode (counter or timer), enables or disables the channel interrupt, and selects certain other operating parameters. In the timing mode, the CPU processor clock is divided by four for input to the counter/timers. The time-constant word contains a value from 0 to 65,535.

During operation, the individual counter channel counts down from the present time-constant value. In counter mode operation, the counter decrements on each of the input pulses until the count/time output condition is met. Each decrement is synchronized by the scaled internal processor clock. For counts greater than 65,536, two of for the bus transaction as indicated in the Mode field in the Transfer Descriptor register. The format for these registers is shown in Figure 29.



Figure 29. Source and Destination Address Registers Format

#### Flyby Transaction Timing

The Transaction Type field in the Transaction Descriptor register indicates whether the transaction is a read or a write. For flyby read transactions, the Source Address Descriptor indicates the transaction is a read from memory; for write flyby transactions the Destination Address Descriptor indicates the transaction is a write to memory. Additional wait states can be automatically inserted if programmed in the appropriate timing register.

the counters can be programmably cascaded. When the count/time output condition is reached, the downcounter is automatically reset with the time constant value, if so programmed.

The timer mode determines time intervals without additional logic or software timing loops. Time intervals are generated by dividing the internal processor clock by four and decrementing a presettable downcounter. Thus, the time interval is an integral multiple of the processor clock period, the prescaler value four, and the time constant that is preset in the downcounter. A timer is triggered by setting the software trigger control bit in the Control/Status register or by an external input.

Three channels can generate an external output when the count/time output condition is met. The output is high when the internal presettable downcounter contains all zeros.

Each channel can be programmed to generate an Interrupt Request, which occurs only if the channel has its Interrupt Enable control bit set to 1 by software programming. When the Z800 CPU accepts the interrupt request it automatically vectors through the Interrupt Vector Table.

The four channels of the Z800 MPU are fully prioritized and fit into four different slots in the Z800 internal peripheral daisy-chain interrupt structure. Channel 0 has the highest priority and Channel 3 has the lowest. The channels have separate interrupt enables and the CPU's Master Status register has individual control bits that selectively inhibit interrupts from each channel.

#### **Modes of Operation**

Three of the counter/timer channels have two basic modes of operation: as counters or as timers. As counters they monitor external input lines and record Low to High transitions on these lines. In the timer mode, the processor clock, scaled by four, is used instead of the external input line. The duration of this counting or timing can be either continuous from initial enabling (trigger operation) or only during intervals specified by signals on an input line (gate and gate/trigger operation). The count can be automatically restarted by programming the Retrigger Enable control bit in the counter/timer's Configuration register. Channel number 2 has no external inputs, and thus operates only as a timer.

Each of the four counter/timers has a software gate and trigger facility that extends the hardware capabilities of the counter/timers.

**Counting Operation.** While the appropriate enabling conditions are met, the counter/timer monitors its input line for Low-to-High transitions. When such a transition occurs, the Count/Time register is decremented by 1.

**Timing Operation.** While the appropriate enabling conditions are met, the counter/timer monitors the internal processor clock scaled by four for Low-to-High transitions. When such a transition occurs the Count/Time register is decremented by 1. **Gate Operation.** A counter/timer can be programmed to count or time only when a gating condition is met. While the counter/timer is enabled and the external gate capability is selected, an external input line is monitored; only while this line is High are the counting or timing operations performed. The software gate facility filters the state of the input line; while the software gate bit in the Command and Status register is cleared to 0, the gating condition is not met regardless of the signals on the gating line. The gate facility is illustrated in Figure 30.

**Trigger Operation.** A counter/timer can be programmed to count or time only after a triggering condition occurs. While the counter/timer is enabled and the external trigger capability is programmed, an external input line is monitored; only after this line makes a Low-to-High transition is a counting or timing operation performed. The software trigger facility causes the triggering condition to be met regardless of the activity of this line. The trigger operation is illustrated in Figure 31.

**Gate/Trigger Operation.** One input line can be used for both the gating and the triggering functions. A Low-to-High transition on this line acts as a trigger and subsequent High signals on this line function as gate signals. If non-retriggerable mode is programmed, subsequent Low-to-High transactions do not cause a trigger. Gate/Trigger Operation is shown in Figure 32.





Figure 32. Gate/Trigger Operation

The software gate and trigger mechanism can also be used in this mode of operation. A software gate before a trigger (hardware or software) has no effect on the counter/timer. After a hardware or software trigger, the software gate must be set to 1 for the Count/Time register to be decremented. A software trigger after a hardware or software trigger has no effect unless the Retrigger Enable control bit is set to 1.

#### **Counter/Timer Control and Status Registers**

Each counter/timer has two 8-bit control registers and two 16-bit count registers. The Configuration register and Command and Status register determine the counter/timers's operation, the Counter/Timer Command/Status register provides information about the current operation, the Time Constant register contains the initialization value for the counter/timer, and the Count/Time register contains the current value of the count in progress.

**Counter/Timer Configuration Register.** This 8-bit register (Figure 33) specifies the counter/timer's mode of operation: the pin configuration, whether an interrupt request is generated, and whether the countdown sequence is automatically restarted when the count reaches zero or when a trigger occurs.



\*CTC is present on counter/timers 0 and 2 only.

#### Figure 33. Counter/Timer Configuration Register

The fields in this register are:

Input Pin Assignments (IPA). This 4-bit field specifies the functionality of the input lines associated with the counter/timer and whether the counter/timer monitors an external input (counting operation) or uses the scaled internal processor clock (timing operation). The four bits in this field can be associated with enabling output generation (EO), selecting the external signal or internal clock (C/T), enabling the gating facility (G), and enabling the triggering facility (T). The selected options determine the functions associated with each input line associated with the counter/timer, as illustrated in Table 7.

Counter/Timer Cascade (CTC). When this bit is set to 1, counter/timers 0 and 1 and/or counter/timers 2 and 3 form a 32-bit counter. When used as 32-bit counter/timers, the control and status registers corresponding to counter/timers 0 and 2 are not used, with the exception

| IPA Field |     |   | Pin Fun |                   |                     |         |
|-----------|-----|---|---------|-------------------|---------------------|---------|
| E0        | C/T | G | T       | Counter/Timer I/O | Counter/Timer Input | Notes   |
| 0         | 0   | 0 | 0       | Unused            | Unused              | Timer   |
| 0         | 0   | 0 | 1       | Unused            | Trigger             | Timer   |
| 0         | 0   | 1 | 0       | Gate              | Unused              | Timer   |
| 0         | 0   | 1 | 1       | Gate              | Trigger             | Timer   |
| 0         | 1   | 0 | 0       | Unused            | Input               | Counter |
| 0         | 1   | 0 | 1       | Trigger           | Input               | Counter |
| 0         | 1   | 1 | 0       | Gate              | Input               | Counter |
| 0         | 1   | 1 | 1       | Gate/Trigger      | Input               | Counter |
| 1         | 0   | 0 | 0       | Output            | Unused              | Timer   |
| 1         | 0   | 0 | 1       | Output            | Trigger             | Timer   |
| 1         | 0   | 1 | 0       | Output            | Gate                | Timer   |
| 1         | 0   | 1 | 1       | Output            | Gate/Trigger        | Timer   |
| 1         | 1   | 0 | 0       | Output            | Input               | Counter |
| 1         | 1   | 0 | 1       | Unused            | Unused              | Reserve |
| 1         | 1   | 1 | 0       | Unused            | Unused              | Reserve |
| 1         | 1   | 1 | 1       | Unused            | Unused              | Reserve |

**Table 7. Input Pin Functionality** 

of the CTC bits in the counter/timer configuration registers. The CTC bits in the counter/timer configuration registers of counter/timers 1 and 3 are never used.

Interrupt Enable (IE). While this bit is set to 1 the counter/timer generates an interrupt request when the count/time output condition is met. While this bit is 0 no interrupt request is generated.

*Retrigger Enable (RE).* While this bit is set to 1, the time constant value is automatically loaded into the Count/Time register when a trigger input is received while the counter/timer is counting down. While this bit is 0, no reloading occurs.

*Continuous/Single Cycle (C/S).* While this bit is set to 1, the countdown sequence is automatically restarted when the count reaches zero by loading the time constant value into the Count/Time register. While this bit is 0, no reloading occurs.

Counter/timer channel 2 can be programmed as a counter. However, since it has no external inputs to count, this is not a useful mode of operation.

**Counter/Timer Command/Status Register.** This 8-bit register (Figure 34) provides software control over the operation of the counter/timer and reflects the current status of the counter/timer's operation. Control bits in this register enable the counter/timer's operation and provide software gate and trigger capabilities. Status bits indicate whether a count is in progress, the count/time output condition has been reached, or the condition has been reached a second time.



#### Figure 34. Counter/Timer Command/Status Register

The fields of this register are:

*Count Overrun (COR).* When this bit is set to 1 the count/time output condition has been reached and the CC bit is set to 1, thus indicating a count overrun condition. While this bit is cleared to 0, the count/time output condition has not been reached with the CC bit set since the time the CC bit was cleared by software. This bit can be read or written (set or cleared) by software I/O instructions.

Count/Time Output Condition has been Met (CC). When this bit is set to 1 the Count/Time register has been decremented to zero by the counter/timer control circuitry in single cycle mode, or the Count/Time register has been reloaded in continuous mode. When this bit is cleared to 0 the count has not reached the count/time output condition since the bit was cleared by software. This bit can be read or written (set or cleared) by software I/O instructions. Count in Progress (CIP). While this bit is set to 1 the counter/timer is operating and the Count/Time register is non-zero; while this bit is cleared to 0 the counter/timer is not operating. This bit is controlled by the counter/timer control circuitry; it can be read by an I/O read but cannot be set or cleared by an I/O write instruction.

Software Trigger (TG). When this bit is set to 1 (and the trigger operation of the counter/timer is enabled), if the Enable bit is also set to 1, the trigger operation is enabled on the rising edge of the first processor clock period following the setting of this bit from a previously cleared value. That is, if a hardware trigger has not already occurred, the contents of the Time Constant register are loaded into the Count/Time register and the countdown sequence begins. If a hardware trigger has already occurred, then if Retrigger Enable is set to 1, the counter/timer is retriggered; otherwise, setting this bit has no effect. Writing a 1 in this field when the previous value was 1 has no effect on the operation of the counter/timer.

Software Gate (GT). When this bit is set to 1 (and the gate operation of the counter/timer is enabled), if the Enable bit is also set to 1, operation begins on the rising edge of the first processor clock period following the setting of this bit from a previously cleared value. Writing a 1 in this field when the previous value was 1 has no effect on the operation of the counter/timer. When this bit is cleared to 0, the countdown sequence is halted.

*Enable (EN).* While this bit is set to 1, the counter/timer is enabled; operation begins on the rising edge of the first processor clock period following the setting of this bit from a previously cleared value. Reset clears this bit. While this bit is cleared to 0, the value in the Time Constant register is constantly transferred to the Count/Time register. If the Time Constant register is all zeros, the output of the counter/timer is one. Thus, when the counter/timer is not enabled, the counter/timer output in conjunction with the Time Constant register can be used as an I/O port. Writing a 1 in this field when the previous value was 1 has no effect on the operation of the counter/timer. While this bit is 0, the counter/timer performs no operation during the next (and subsequent) processor clock periods.

**Time-Constant Register.** This 16-bit register holds the value that is automatically loaded into the Count/Time register when the counter/timer is enabled, or in the continuous or retrigger mode when the count reaches zero or the trigger is asserted, respectively. This register can be read or written by I/O instructions.

**Count/Time Register.** This 16-bit register holds the current value of the count or timing in progress. It is automatically loaded from the Time-Constant register, and can be read by software using the I/O read instructions.

#### **Pin Descriptions**

Counter/timers 0, 1, and 3 have two external input lines associated with them. The I/O lines transfer signals between the counter/timers and external devices. The input lines receive signals from external devices for the

# MULTIPROCESSOR MODE OF OPERATION

#### Features

- Allows global memory areas for shared resources
- Global memory addresses are user-specified
- Separate requests for local and global buses
- Requesting mechanism is transparent to user
- Easily interfaces to external arbiters

One mode of operation for the Z800 MPU is as an I/O Processor (IOP); while in this mode, the Z800 MPU also supports multiprocessor configurations. While operating as an IOP, the Z800 MPU is able to support both a local bus (of which the Z800 MPU is the default bus master) and a global bus (for which the Z800 MPU must request the bus and receive a bus grant signal before issuing a bus transaction.)

To accomplish this functionality, two pins previously used for the counter/timer 0 peripheral are dedicated to be global bus request and global bus grant lines; thus this feature is available only in the 64-pin devices. A register in the Z800 MPU bus interface unit is accessed for each bus transaction to determine whether the physical address must be accessed via the global or local bus.

#### Architecture

**Pin Functionality.** Two pins are used by the IOP for obtaining the global bus: the Global Request line is used to request the global bus, one which the CPU does not control by default (counter/timer 0 input/output), and the Global Acknowledge line receives an acknowledge of a global bus request (counter/timer 0 input).

**Local Address Register.** The bus interface unit distinguishes whether a bus transaction uses the local or global bus by comparing the four most significant bits of the physical address of memory (address bits 20 through 23) with a 4-bit Base field in the Local Address register (Figure 35). A mask field in this register specifies which bits are to be used. If all the corresponding address bits match the Base field bits (for those bit positions specified by the mask field), then the bus transaction can proceed on the local bus without requesting the global bus; if there is a mismatch in at least one specified bit transaction does not proceed until the global bus acknowledge signal is asserted.

counter/timers. The interpretations of the signals on these lines is determined by the Input Pin Assignment field in the Configuration register.



Figure 35. Local Address Register

The bits in the Local Address register are:

Base ( $B_n$ ). When  $B_n$  is 1, address bit  $A_n$  must be 1 for a local bus transaction to be performed (unless Match Enable bit ME<sub>n</sub> is 0); when bit  $B_n$  is 0, address bit  $A_n$  must be 0 for a local bus transaction to be performed.

Match Enable ( $ME_n$ ). When  $ME_n$  is 1, address bit  $A_n$  is compared to base bit  $B_n$  to determine if the address requires the use of the global bus. When  $ME_n$  is 0, then any values for  $A_n$  and  $B_n$  will produce a match. If each  $ME_n$  is 0, then all bus transactions are performed on the local bus.

#### **CPU Accesses on the Global Bus**

The control of the local bus uses BUSREQ and BUSACK in the same way as in the <u>non-multiprocessor</u> mode of operation. The input signal BUSREQ is asynchronous to the processor clock; the CPU synchronizes BUSREQ internally. When the CPU acknowledges a local bus request by driving BUSACK active, then the CPU places all other output signals, including GREQ, in 3-state. After reset the CPU acknowledges a request for the local bus before performing any transactions.

When the CPU has not granted the local bus then it can request a global bus. A timing diagram for global bus request is shown in Figure 36. First, on a rising edge of CLK, the CPU drives the address and status lines valid. AS is not asserted, however: GREQ serves the function of indicating that a valid address is on the local bus. On the next falling edge of CLK the CPU drives GREQ active. The CPU samples GACK on each falling edge of CLK until the arbiter drives GACK active and leaves BUSREQ inactive, indicating that the addressed global bus is available to the CPU. The BUSREQ line is used by the arbiter to remove all of the devices that are simultaneously requesting the global bus, except the one device that is granted the global bus. The devices that are not granted the global bus make their GREQ inactive. The input signal GACK is asynchronous to the processor clock; the CPU synchronizes GACK internally. The CPU that was granted the bus performs one or more transactions on the global bus until the CPU no longer needs the global bus or the CPU is prepared to <u>acknowledge</u> a local bus request. The CPU then <u>drives</u> <u>GREQ</u> inactive and waits for the arbiter to drive <u>GACK</u> inactive. The CPU relinquishes the global bus upon receipt of a local bus, DMA, or refresh request or after any transaction except for a test and set instruction (both data read and write are performed before relinquishing the bus) and for burst transfers (the entire sequence of data reads are made).

#### DMA Accesses on the Global Bus

Each on-chip DMA device can use the global bus to perform data transfers. The address generated during each DMA initiated transfer is compared with the contents of the Local Address register to determine whether the global bus is requested; this operation is the same as for CPU-generated requests.



Figure 36. Multiprocessor Mode Timing

#### **EXTERNAL INTERFACE (Z80-BUS)**

#### Features

- 8-bit data bus
- Multiplexed address/data lines
- Supports Z80 Family peripherals

#### **Pin Descriptions**

**A.** Address (output, active High, 3-state). These address lines carry I/O addresses and memory addresses during bus transactions. Of the 16 lines, only 11 are available on the 40-pin version.

**AD.** Address/Data (bidirectional, active High, 3-state). These eight multiplexed Data and Address lines carry I/O addresses, memory addresses, and data during bus transactions.

**AS.** Address Strobe (output, active Low, 3-state). The rising edge of AS indicates the beginning of a transaction and shows that the address is valid.

**BUSACK.** Bus Acknowledge (output, active Low). A Low on this line indicates that the CPU has relinquished control of the bus in response to a bus request.

**BUSREQ.** Bus Request (input, active Low). A Low on this line indicates that an external bus requester has obtained or is trying to obtain control of the bus.

**CLK.** *Clock Output* (output). The frequency of the processor timing clock is derived from the oscillator input (external oscillator) or crystal frequency (internal oscillator) by dividing the crystal or external oscillator input by two. This clock is further divided by one, two, or four (as programmed), and then output on this line.

**HALT.** *Halt* (output, active Low, 3-state). This signal indicates that the CPU has executed a Halt instruction and is awaiting an interrupt before operation can resume.

**INT.** Maskable Interrupts (input, active Low). A Low on one is available on the 40-pin version.

**IORQ.** Input/Output Request (output, active Low, 3-state). This signal indicates that  $AD_0-AD_7$  and  $A_{16}-A_{23}$  of the address bus hold a valid I/O address for a I/O read or write operation. An IORQ signal is also generated with an  $\overline{M1}$  signal when an interrupt is being acknowledged, to indicate that an interrupt response vector can be placed on the data bus. Interrupt acknowledge operations occur during  $\overline{M1}$  time and I/O operations never occur during  $\overline{M1}$  time.

**M1.** Machine Cycle One (output, active Low, 3-state). This signal indicates that the current transaction is the opcode fetch cycle of a RETI instruction execution. M1 also occurs with IORQ to indicate an interrupt acknowledge cycle.

**MREQ.** *Memory Request* (output, active Low, 3-state). This signal indicates that the address bus holds a valid address for a memory read or write operation.

**NMI.** Nonmaskable Interrupt (input, falling-edge activated). A High-to-Low transition on this line requests a nonmaskable interrupt.

**RD.** Read (output, active Low, 3-state). This signal indicates that the CPU or DMA peripheral is reading data from memory or an I/O device.

**RESET.** *Reset* (input, active Low). A Low on this line resets the CPU and on-chip peripherals.

**RFSH.** *Refresh* (output, active Low, 3-state). This signal indicates that the lower ten bits of the Address bus contain a refresh address for dynamic memories and the current MREQ signal should be used to perform a refresh read to all dynamic memories.

**WAIT.** Wait (input, active Low). A Low on this line indicates that the responding device needs more time to complete a transaction.

**WR.** Write (output, active Low, 3-state). This signal indicates that the bus holds valid data to be stored at the addressed memory or I/O location.

**XTALI.** *Clock/Crystal Input* (time-base input). Connects a series-resonant crystal or an external single phase clock to the on-chip oscillator.

**XTALO.** *Crystal Output* (time-base output). Connects a series-resonant crystal to the on-chip oscillator.

+ 5 V. Power Supply Voltage. (+5 nominal).

GND. Ground. Ground reference.

The following lines are available only on the 64-pin version:

**DMASTB.** DMA Flyby Strobe (output, active Low). These lines select peripheral devices for flyby transfers.

**CTIN.** Counter/Timer Input (input, active High). These lines receive signals from external devices for the counter/timers.

**CTIO.** *Counter/Timer I/O* (bidirectional, active High, 3-state). These I/O lines transfer signals between the counter/timers and external devices.

**IE.** Input Enable (output, active Low, 3-state). A Low on this line indicates that the direction of transfer on the Address/Data lines is toward the CPU.

**OE.** Output Enable (output, active Low, 3-state). A Low on this line indicates that the direction of transfer on the Address/Data lines is away from the CPU.

**PAUSE.** CPU Pause (input, active Low, Z8216 only). While this line is Low the CPU refrains from transferring data to or from on Extended Processing Unit in the system or from beginning the execution of an instruction.

**RX.** UART Receive (input, active High). This line receives serial data at standard TTL levels.

**RDY.** *DMA Ready* (input, active Low). These lines are monitored by the DMAs to determine when a peripheral device associated with a DMA port is ready for a read or write operation. When a DMA port is enabled to operate, its Ready line indirectly controls DMA activity; the manner in which DMA activity is controlled by the line varies with the operating mode (single-transaction, burst, or continuous).

**TX.** UART Transmit (output, active High). This line transmits serial data at standard TTL levels.

#### **Bus Operations**

Two kinds of operations can occur on the system bus: transactions and requests. At any given time, one device (either the CPU or a bus requester) has control of the bus and is known as the bus master. A transaction is initiated by the bus master and is responded to by some other device on the bus. Only one transaction can proceed at a time; eight kinds of transactions can occur:

*DMA Flyby.* This transaction is used by the DMA peripheral to transfer data between an external peripheral and memory.

*Halt.* This transaction is used to indicate that the CPU is executing a halt instruction.

*Internal Operation.* This type of transaction does not transfer data; it indicates that the CPU is performing an operation that does not require data to be transferred on the bus.

*Interrupt Acknowledge.* This transaction is used by the CPU to acknowledge an interrupt and to transfer additional information from the interrupting device.

*I/O.* This transaction is used by the CPU or DMA peripheral to transfer data to or from an external peripheral.

*Memory.* This transaction is used by the CPU or DMA peripheral to transfer data to or from a memory location.

*Refresh.* This type of transaction performed by the refresh peripheral does not transfer data; it refreshes dynamic memory.

*RETI.* This transaction is generated only by the CPU and is used in conjunction with the Z8400 peripheral's interrupt logic.

Only the bus master can initiate transactions. A request, however, can be initiated by a component that does not have control of the bus. Two types of these requests can occur:

*Bus.* This request is used by external devices to request control of the system bus to initiate transactions.

*Interrupt.* This request is used to request the attention of the CPU.

When an interrupt or bus request is made, it is answered by the CPU according to its type. For an interrupt request, the CPU initiates an interrupt acknowledge transaction and for bus requests, the CPU enters bus disconnect state, relinquishes the bus, and activates an Acknowledge signal.

Finally, the Z800 MPU itself may not be the system bus master. See the multiprocessor mode section for a discussion of this capability.

#### Transactions

Information transfers (both instructions and data) to and from the Z800 MPU are accomplished through the use of transactions. All transactions start when  $\overline{AS}$  is being driven Low and then raised High. This signal can be used to latch Z800 MPU addresses to de-multiplex the Z800 Address/Data lines required by Z80 Family peripherals. Coincident with  $\overline{AS}$  assertion, the Output Enable line is also asserted.

If the transaction requires an address, it is valid on the rising edge of  $\overline{\text{AS}}$ . No address is required for Interrupt Acknowledge.

The Read and Write lines are used to time the actual data transfer. (Refresh transactions do not transfer any data and thus do not activate  $\overline{RD}$ .) For write operations, a Low on  $\overline{WR}$  indicates that valid data from the bus master is on the  $\overline{AD}$  lines. The Output Enable line is also activated with  $\overline{WR}$ . For read operations, the bus master makes the  $\overline{AD}$  lines 3-state before driving  $\overline{RD}$  Low so that the addressed device can put its data on the bus. The bus master samples this data on the falling clock edge just before raising  $\overline{RD}$  High. The Input Enable line is also activated with  $\overline{RD}$ .

**Wait.** The Wait line is sampled on the falling clock edge when data is to be sampled (i.e. when  $\overline{RD}$  or  $\overline{WR}$  rises). If the Wait line is Low, another cycle is added to the transaction before data is sampled ( $\overline{RD}$  or  $\overline{WR}$  rises). In this added cycle, and all subsequent cycles added due to WAIT being Low, the Wait line is sampled on the falling

edge and, if it is Low, another cycle is added to the transaction. In this way, the transaction can be extended by external devices to an arbitrary length to accommodate (for example) slow memories or I/O devices that are not yet ready for data transfer.

The WAIT input is synchronous, and must thus meet the specified setup and hold times in order for the Z800 MPU to function correctly. This requires asynchronously-generated WAIT signals to be synchronized to the CLK output before they are input into the Z800 MPU. Automatic wait states can also be generated by programming the Bus Timing and Control register and Bus Timing and Initialization register; these are inserted in the transaction before an external WAIT signal is sampled.

**Memory Transactions.** Memory transactions move instructions or data to or from memory when the Z800 MPU makes a memory access. Thus, they are generated during program execution to fetch instructions from memory and to fetch and store memory data. They are also generated to store old program status and fetch new program status during interrupt and trap handling, and are used by DMA peripherals to transfer information. A memory transaction is three bus cycles long unless extended with wait states, as explained previously.

During the first bus cycle,  $\overline{AS}$  is asserted to indicate the beginning of a transaction. The  $\overline{MREQ}$  signal goes active during the second half of this bus cycle, which indicates a memory transaction. For a Read operation (Figure 37),  $\overline{RD}$  is activated during the first half of the second bus cycle; Output Enable is deasserted at the beginning of the second cycle and Input Enable is asserted during the second half of the second cycle. The CPU samples information from the memory on the Address/Data bus with the falling edge of the clock during the third bus cycle and this same edge is used to deassert  $\overline{MREQ}$ , and  $\overline{IE}$ . Thus the data has already been sampled before  $\overline{RD}$  is asserted during the second cycle.

**RETI Transactions.** These transactions (Figure 39) are similar to two memory read transactions except that  $\overline{M1}$  is asserted throughout each read transaction, falling early in the first bus cycle, and that  $\overline{MREQ}$ ,  $\overline{M1}$ ,  $\overline{RD}$  and  $\overline{IE}$  are deasserted on the rising edge of the clock following the third cycle. Each of the read transactions is followed by a minimum of three bus cycles of inactivity. These transactions are invoked when an RETI instruction is encountered in the instruction stream; they are used during the re-fetching of the instruction from memory so that interrupt logic within Z80 peripherals that monitor the bus for this instruction will function correctly.



\* Z8208 only. m = 18 for Z8108, 23 for Z8208.





\* Z8208 only. m = 18 for Z8108, 23 for Z8208.

Figure 38. Memory Write Timing



\* Z8208 only. 8-bit Data bus only; m = 18 for Z8108, 23 for Z8208.

Figure 39. RETI Read Timing

2259-039

|

Internal Operations and Halt Transactions. There are two kinds of bus transactions that do not transfer data: Internal Operations (Figure 40) and Halt (Figure 41). Both transactions look like a memory transaction, except that RD and WR remain High and no data is transferred. For the Internal Operation transaction, MREQ is not asserted. The Wait line is not sampled during either the Internal Operation or Halt transactions.

Halt transactions are identical to memory read transactions except that  $\overrightarrow{HALT}$  is asserted throughout the transaction, falling during the second half of the first bus cycle, and remains asserted until an interrupt is acknowledged. This transaction is invoked when a Halt instruction is encountered in the instruction stream or a fatal sequence of traps occurs. Although the Halt transaction is three cycles, the  $\overrightarrow{HALT}$  line remains asserted until an Interrupt request is acknowledged or a Reset is received. Refresh (to maintain a minimum frequency of bus transactions) or DMA transfers may occur while HALT is asserted; also, the bus can be granted. The address put out during the address phase of this cycle is the address of the Halt instruction.

**I/O Transactions.** I/O transactions move data to (Figure 42) or from (Figure 43) peripherals and are generated during the execution of I/O instructions.

I/O transactions are four clock cycles long at a minimum, and may be lengthened by the addition of wait cycles. The extra clock cycle allows for slower peripheral operation.

The  $\overline{IORQ}$  line indicates that an I/O transaction is taking place. The I/O address is found on AD<sub>0</sub>-AD<sub>7</sub> and A<sub>8</sub>-A<sub>23</sub> when  $\overline{AS}$  rises.

The  $\overline{IORQ}$  line and either  $\overline{RD}$  and  $\overline{IE}$  or  $\overline{WR}$  with  $\overline{OE}$  still asserted, are asserted during the second cycle. Output data to the peripheral is placed on the bus at this time; input data from the peripheral is read during the fourth cycle (unless additional wait states are inserted in the transaction).



Figure 40. Internal Operation Timing



**Z800 MPU** 





**Interrupt Acknowledge Transactions.** These transactions (Figure 44) acknowledge an interrupt or trap and read information from the device that generated the interrupt. The transactions are generated automatically by the hardware when an interrupt request is detected.

The Interrupt Acknowledge transactions are five cycles long at a minimum, and have two automatic Wait cycles. The wait cycles are used to give the interrupt priority daisy chain (or other priority resolution device) time to settle before the identifier is read. Additional automatic wait states can be generated by programming the Bus Timing and Control register.

The interrupt acknowledge transaction is indicated by an  $\overline{\text{M1}}$  assertion without  $\overline{\text{MREQ}}$  during the first cycle. During this transaction the  $\overline{\text{IORQ}}$  signal becomes active during the third cycle to indicate that the interrupting device can place an 8-bit vector on the bus. It is captured from the AD lines on the falling clock edge just before  $\overline{\text{IORQ}}$  is raised High.

There are two places where the  $\overline{WAIT}$  line is sampled and, thus, where a wait cycle can be inserted by external circuitry. The first serves to delay the falling edge of IORQ to allow the daisy chain a longer time to settle, and the second serves to delay the point at which the vector is read.

**Refresh Transactions.** A memory refresh transaction (Figure 45) is generated by the Z800 refresh mechanism and can occur immediately after the final clock cycle of any other transaction. The memory refresh counter's 10-bit address is output on  $AD_0$ - $AD_9$  during the normal time for addresses. The RFSH line is activated with MREQ. This transaction can be used to generate refreshes for dynamic RAMs.



\* AD1 and AD2 indicate type of interrupt being acknowledged. \* \* 28208 only. m = 18 for Z8108, 23 for Z8208.





Figure 45. Refresh Timing

#### Requests

There are three kinds of request signals that the Z800 MPU supports. These are:

- Interrupt requests, which another device initiates and the CPU accepts and acknowledges.
- Bus requests, which an external potential bus master initiates and the Z800 MPU accepts and acknowledges.
- Global bus requests, which the CPU or on-chip DMA initiates to acquire a global System bus.

When a request is made, it is answered according to its type: for interrupt requests, an Interrupt Acknowledge transaction is initiated; for bus requests, an Acknowledge signal is sent; for global bus requests, an Acknowledge signal is received.

**Interrupt Requests.** The Z800 CPU supports two types of interrupt, maskable and nonmaskable (NMI). The Interrupt Request line of a device that is capable of generating an interrupt can be tied to the NMI or maskable interrupt request lines. Several devices can be

connected to one pin with the devices arranged in a priority daisy chain. However, all Z80 family peripherals should be on the same line (or no nesting of interrupts among different lines. The CPU uses different protocols for handling requests on the NMI pin than the protocol used for maskable interrupt pins. The sequence of events shown below should be followed:

Any High-to-Low transition on the  $\overline{\text{NMI}}$  input is asynchronously edge-detected, and the internal  $\overline{\text{NMI}}$  latch is set. At the beginning of the last clock cycle in the last internal processor clock cycle of any instruction, the interrupt inputs are sampled along with the state of the internal  $\overline{\text{NMI}}$  latch.

If a maskable interrupt is requested and the Master Status register indicates that requests on that line are to be accepted, the next possible bus transaction is the Interrupt Acknowledge transaction, which results in information from the highest-priority interrupting device being read off the AD lines. This data is used to initiate the interrupt service routine. For a nonmaskable interrupt request, the hexadecimal constant 0066 is used to initiate the interrupt service routine, except in mode 3. **Bus Requests.** To generate transactions on the bus, a potential bus master (such as the DMA Controller) must gain control of the bus by making a bus request. A bus request is initiated by pulling BUSREQ Low. Several bus requesters may be wire ORed to the BUSREQ pin; priorities are resolved externally to the CPU, usually by a priority daisy chain.

The asynchronous BUSREQ signal generates an internal BUSREQ, which is synchronous. If the external BUSREQ is Low at the beginning of any machine cycle, the internal BUSREQ causes the Bus Acknowledge line (BUSACK) to be asserted after the current machine cy-

#### **EXTERNAL INTERFACE (Z-BUS)**

#### Features

- 16-bit data bus
- Multiplexed address/data lines
- Supports high-speed burst mode transfers
- Provides EPA interface

#### **Pin Descriptions**

**A.** Address (output, active High, 3-state). These address lines carry I/O addresses and memory addresses during bus transactions. Of the eight lines, only three are available on the 40-pin version.

**AD.** Address/Data (bidirectional, active High, 3-State). These 16 multiplexed address and data lines carry I/O addresses, memory addresses, and data during bus transactions.

**AS.** Address Strobe (output, active Low, 3-state). The rising edge of Address Strobe indicates the beginning of a transaction and shows that the address, status, R/W and  $B/\overline{W}$  signals are valid.

**BUSACK.** Bus Acknowledge (output, active Low). A Low on this line indicates that the CPU has relinquished control of the bus in response to a bus request.

**BUSREQ.** Bus Request (input, active Low). A Low on this line indicates that an external bus requester has obtained or is trying to obtain control of the bus.

**B** $\overline{W}$ . Byte/Word (output, Low = Word, 3-state). This signal indicates whether a byte or a word of data is to be transmitted during a transaction.

**CLK.** *Clock Output* (output). The frequency of the processor timing clock is derived from the oscillator input (external oscillator) or crystal frequency (internal oscillator) by dividing the crystal or external oscillator input by two. This clock is further divided by one, two or four (as programmed), and then output on this line.

**DS.** Data Strobe (output, active Low, 3-state). This signal provides timing for data movement to or from the bus master.

cle is completed. (Exceptions are the TSET instruction where the read-modify-write cycle is atomic and DMA transfer in burst or continuous mode). The CPU then enters Bus Disconnect state and gives up control of the bus. All CPU Output pins, except BUSACK, are 3-stated.

The CPU regains control of the bus after BUSREQ rises. Any device desiring control of the bus must wait at least two bus cycles after BUSREQ has risen before pulling it down again.

The on-chip DMA channels have higher priority than external devices requesting the bus via BUSREQ.

**INT.** Maskable Interrupts (input, active Low). A Low on these lines requests an interrupt. Of the three lines, only one is available on the 40-pin version.

**NMI.** Nonmaskable Interrupt (input, falling-edge activated). A High-to Low transition on this line requests a Nonmaskable Interrupt.

**RESET.** *Reset* (input, active Low). A Low on this line resets the CPU.

**R/W**. Read/Write (output, Low = Write, 3-state). This signal determines the direction of data transfer for memory, I/O, or EPU transfer transactions.

**ST.** *Status* (output, active High, 3-state). These four lines indicate the type of transaction occuring on the bus and give additional information about the transaction.

**WAIT.** Wait (input, active Low). A Low on this line indicates that the responding device needs more time to complete a transaction.

**XTALI.** *Clock/Crystal Input* (time-base input). Connects a series-resonant crystal or an external single-phase clock to the on-chip clock oscillator.

**XTALO.** *Crystal Output* (time-base output). Connects a series-resonant crystal to the on-chip clock oscillator.

+ 5 V. Power Supply Voltage. (+5 nominal).

GND. Ground. Ground reference.

The following lines are available on the 64-pin device version only:

**DMASTB.** DMA Flyby Strobe (output, active Low). These lines select peripheral devices for DMA flyby transfers.

**CTIN.** *Counter/Timer Input* (input, active High). These lines receive signals from external devices for the counter-timers.

**CTIO.** *Counter/Timer I/O* (bidirectional, active High, 3-state). These I/O lines transfer signals between the counter/timers and external devices.

**IE.** *Input Enable* (output, active Low, 3-state). A Low on this line indicates that the direction of transfer on the Address/Data lines is toward the CPU.

**OE.** Output Enable (output, active Low, 3-state). A Low on this line indicates that the direction of transfer on the Address/Data lines is away from the MPU.

**PAUSE.** CPU Pause (input, active Low, Z8216 only). While this line is Low the CPU refrains from transferring data to or from an Extended Processing Unit in the system or from beginning the execution of an instruction.

**RX.** UART Receive (input, active High). This line receives serial data at standard TTL levels.

**RDY.** *DMA Ready* (input, active Low). These lines are monitored by the DMA channels to determine when a peripheral device associated with a DMA channel is ready for a read or write operation. When a DMA channel is enabled to operate, its Ready line indirectly controls DMA activity; the manner in which DMA activity is controlled by the line varies with the operating mode (single-transaction, burst or continuous).

**TX.** UART Transmit (output, active High). This line transmits serial data at standard TTL levels.

#### **Bus Operations**

Two kinds of operations can occur on the system bus: transactions and request. At any given time, one device (either the CPU or a bus requester) has control of the bus and is known as the bus master. A transaction is initiated by the bus master and is responded to by some other device on the bus. Only one transaction can proceed at a time; nine kinds of transactions can occur:

Burst Memory. These transactions are used to transfer four words of instructions from the memory to the CPU.

*DMA Flyby.* This transaction is used by the DMA peripheral to transfer data between an external peripheral and memory.

*EPU Transfer*. This transaction is used to transfer data between the CPU and an EPU.

*Halt.* This transaction is used to indicate that the CPU is executing the Halt instruction.

Internal Operation. These transactions do not transfer data.

Interrupt Acknowledge. This transaction is used by the CPU to acknowledge an external interrupt request and to transfer additional information from the interrupting device.

*I/O.* This transaction is used by the bus master to transfer data to or from an external peripheral.

*Memory.* This transaction is used by the bus master to transfer data to or from a memory location.

*Refresh.* These transactions by the refresh mechanism do not transfer data; they refresh dynamic memory.

Only the bus master can initiate transactions. A request, however, can be initiated by a device that does not have control of the bus. Two types of requests can occur:

*Bus.* This request is used to request control of the bus to initiate transactions.

*Interrupt.* This request is used to request the servicing by the CPU.

When an interrupt or bus request is made, it is answered according to its type: for an externally generated interrupt request, an Interrupt Acknowledge transaction is initiated by the CPU; for bus requests, the MPU enters Bus Disconnect state, relinquishes the bus, and activates an acknowledge signal.

#### Transactions

Data transfers to and from the Z800 MPU are accomplished through the use of transactions.

All transactions start with Address Strobe ( $\overline{AS}$ ) being driven Low and then raised High by the Z800 MPU. On the rising edge of  $\overline{AS}$ , the Status lines ST<sub>0</sub>–ST<sub>3</sub> are valid; these lines indicate the type of transaction being initiated (Table 8); seven types of transactions are discussed in the sections that follow. Associated with the status lines are two other lines that become valid at this time: R/W, and B/W.

Table 8. Status Table

| Code | Meaning                             |
|------|-------------------------------------|
| 0000 | Internal operation                  |
| 0001 | Refresh                             |
| 0010 | I/O transaction                     |
| 0011 | Halt                                |
| 0100 | Interrupt acknowledge line A        |
| 0101 | Interrupt acknowledge (nonmaskable) |
| 0110 | Interrupt acknowledge line B        |
| 0111 | Interrupt acknowledge line C        |
| 1000 | Memory Reference (cachable)         |
| 1001 | Memory Reference (non-cachable)     |
| 1010 | Memory-EPU transfer                 |
| 1011 | Reserved                            |
| 1100 | EPU Instruction fetch               |
| 1101 | EPU Instruction fetch (first word)  |
| 1110 | EPU-CPU transfer                    |
| 1111 | Test and Set (data transfers)       |
|      |                                     |

If the transaction requires an address, it is valid on the rising edge of  $\overline{AS}$ . No address is required for EPU-CPU transfer and Internal Operation transactions; the contents of the A and AD lines while  $\overline{AS}$  is asserted are undefined. If an address is generated, the  $\overline{OE}$  signal is also activated.

The Z-BUS MPUs use Data Strobe ( $\overline{DS}$ ) to time the actual data transfer. (Note that Refresh, Halt, and Internal Operation transactions do not transfer any data and thus do not activate  $\overline{DS}$ .) For write operations ( $R/\overline{W} = Low$ ), a Low on  $\overline{DS}$  indicates that valid data from the bus master is on the AD lines. The Output Enable continues to be asserted until  $\overline{DS}$  is deasserted. For read operations ( $R/\overline{W} = High$ ), the bus master makes AD Lines 3-state, deasserts  $\overline{OE}$  and asserts  $\overline{IE}$  after driving  $\overline{DS}$  Low so that the addressed device can put its data on the bus. The bus master samples this data on the falling clock edge just before raising  $\overline{DS}$  and  $\overline{IE}$  High.

Walt. The Wait line is sampled on the falling clock edge when data is sampled by the Z800 MPU (Read), or the falling clock edge before DS rises (Read or Write). If WAIT is Low, another cycle is added to the transaction before data is sampled or DS rises. In this added cycle, and all subsequent cycles added when WAIT is Low, WAIT is again sampled on the falling clock edge and, if it is Low, another cycle is added to the transaction. In this way, the transaction can be extended to an arbitrary length by external circuitry to accommodate (for example) slow memories or I/O devices that are not yet ready for data transfer. Automatic insertions of wait states by the CPU or on-chip DMA channels can be programmed by setting fields in the Bus Timing and Control register and Bus Timing and Initialization register to indicate the number to be inserted.

**Memory Transactions.** Memory transactions move data to or from memory when a bus master makes a memory access. Thus, they are generated during program execution to fetch instructions from memory and to fetch and store memory data. They are also generated to store old program status and fetch new program status during interrupt and trap handling and after reset.

A memory transaction is three bus cycles long unless extended when WAIT is asserted, as explained above in the Wait section. The status pins, besides indicating a memory transaction, give the following information:

- Whether the memory access is cacheable (1000) or noncacheable (1001) information.
- Whether the data for the access is supplied (written) or captured (read) by an Extended Processing Unit (1010).
- Whether the information being fetched from memory is an EPA template (1100, 1101).
- Whether the memory access is part of the readmodify-write operation (Test and Set) (1111).

Bytes transferred to or from odd memory (address bit 0 is 1) locations are always transmitted on lines AD0-AD7 (bit 0 on AD<sub>0</sub>). Bytes transferred to or from even memory locations (address bit 0 = 0) are always transmitted on lines  $AD_8 - AD_{15}$  (bit 0 on  $AD_8$ ). For byte reads (B/W High, R/W High), the CPU or on-chip DMA channel uses only the byte whose address it put out on the bus. For byte writes (B/W High, R/W Low), the memory should store only the byte whose address was output. During byte memory writes, the CPU (or on-chip DMA channel in non-Flyby transactions) places the same byte on both halves of the bus, and the proper byte must be selected by testing A<sub>0</sub>. For word transfers, (R/ $\overline{W}$  = Low), all 16 bits are captured by the CPU or DMA channel (Read: R/W =High) or stored by the memory (Write: R/W = Low). For these transactions (either memory or I/O) the bytes of data appear swapped on the bus with the most significant byte on AD7-AD0 and the least significant byte on AD15-AD8.

Memory transaction timings are shown in Figures 46-50.




Figure 48. Memory Read Timing with External Wait Cycle



Figure 49. Memory Write Timing with External Wait Cycle





**Burst Memory Transactions.** Burst memory transactions use multiple Data Strobes associated with a single Address Strobe. The CPU uses burst transactions to read four consecutive words in four data transactions. The address of the first word read during a burst transaction has zeros in the three least significant bits. Control bits in the Cache Control register indicate whether or not portions of the memory system can support burst transactions.

The CPU uses burst mode reads only for fetching instructions. If an instruction is to be fetched from a location within a half of physical memory that supports burst transactions, the CPU reads the eight bytes that contain the first byte of the instruction. (EPA template fetches and the RETI instruction do not use the burst transaction.)

Timing for the first data transfer during a burst transaction is identical to that for a single memory read, including the automatic insertion of wait states, except there are four  $T_3$  states. Subsequent data transfers do not include automatic wait states. On the first data transfer, if WAIT is sampled active then it is sampled again every bus clock cycle until it is inactive, at which time the data is read from the bus. Burst memory read timing is shown in Figure 51.

**Internal Operation and Halt Transactions.** Two types of bus transactions made by the CPU do not transfer data: Internal Operations and Halt transactions. These transactions look like a memory transaction, except that  $\overline{\text{DS}}$  remains High and no data is transferred.

For the Internal Operation transaction (Figure 52), the Address lines contain arbitrary data when  $\overline{AS}$  goes High. The R/ $\overline{W}$  line indicates Read (High) and the Status lines indicate Internal Operation (0000).

A Halt transaction (Figure 53) is generated when the CPU executes a Halt instruction or when a fatal sequence of traps and bus errors occurs. The address placed on the AD lines is the location of the Halt instruction or the instruction that initiated the fatal sequence of traps and errors. The Status lines indicate a Halt transaction (0011).

WAIT is not sampled during the Internal Operation or Halt transaction.



Figure 52. Internal Operation Timing

**Z800 MPU** 

OE \*

ĨĒ\*

\*Z8216 only. m = 18 for Z8116, 23 for Z8216.

391



Figure 53. Halt Timing

**I/O Transactions.** I/O transactions (Figures 54 and 55) move data to or from peripherals and are generated during the execution of I/O instructions. I/O transactions to on-chip peripheral devices do not generate external bus transactions.

I/O transactions are four bus cycles long at a minimum, and they can be lengthened by the addition of wait cycles either automatically generated as indicated in the Bus Timing and Control register or generated by an external device. The extra clock cycles allow for slower peripheral operation.

The status lines indicate that the access is an I/O transaction (0010). The I/O address is found on AD\_0–AD\_{15} and A\_{16}–A\_{23}.

Byte data ( $B\overline{W}$  = High) is transmitted on  $AD_0-AD_7$ . This allows peripheral devices to attach to only eight of the AD lines. The Read/Write line ( $R\overline{W}$ ) indicates the direction of the data transfer: peripheral-to-CPU (Read:  $R\overline{W}$ = High) or CPU-to-peripheral (Write:  $R\overline{W}$  = Low). **Interrupt Acknowledge Transactions.** These transactions (Figure 56) acknowledge an interrupt and read an identifier from the device that generated the interrupt. Interrupt Acknowledge transactions are generated automatically by the hardware when an interrupt is detected.

These transactions are five cycles long at a minimum, with at least two automatic wait cycles, although others can be added by programming the Bus Timing and Control register. The wait cycles are used to give the interrupt priority daisy chain (or other priority resolution device) time to settle before the identifier is read.



Figure 55. I/O Read Timing



\* AD<sub>1</sub> and AD<sub>2</sub> indicate the type of interrupt being acknowledged. \*\* 78216 only.

m = 18 for Z8116, 23 for Z8216.

#### Figure 56. Interrupt Acknowledge Timing

The Status lines identify the type of interrupt that is being acknowledged. The possibilities are nonmaskable interrupt (0101) and the three external interrupt acknowledges (0100, 0101 and 0111). No address is generated; the contents of the bus are undefined when  $\overline{\text{AS}}$  rises. The R/W line indicates Read (High), and the B/W line indicates Word (Low).

The only item of data transferred is the identifier that is captured from the AD lines on the falling clock edge just before  $\overline{DS}$  is raised High. The length of time that  $\overline{DS}$  is asserted is identical with I/O timing programmed in the Bus Timing and Control register.

There are two places where  $\overline{WAIT}$  is sampled and thus a wait cycle can be inserted by external devices. The first place serves to delay the falling edge of  $\overline{DS}$  to allow the daisy chain a longer time to settle, and the second place serves to delay the point at which data is read.

**Refresh Transactions.** A memory Refresh transaction (Figure 57) is generated by the refresh mechanism and

can come immediately after the final clock cycle of any other transaction. The memory refresh counter's 10-bit address is output on the low order 10 bits of the bus during the first cycle of the transaction. The contents of the rest of the bus are undefined. The Status lines indicate Refresh (0001). This transaction can be used to generate refreshes for dynamic RAMs. Refreshes may occur while the CPU is in the Halt or Fatal state.

#### **CPU-Extended Processing Unit Interaction**

The Z800 CPU with a Z-BUS interface and PAUSE input line (i.e., the Z8216) and one or more Extended Processing Units (EPUs) work together like a single CPU component, with the CPU providing address, status, and timing signals and the EPU supplying and capturing data. The EPU monitors the status and timing signals output by the CPU so that it knows when to participate in a memory transaction; for EPU to memory transfers, the CPU puts its AD lines in 3-state while DS is Low, so that the EPU can use them.



Figure 57. Memory Refresh Timing

In order to know which transaction it is to participate in, the EPU must track the following sequence of events:

- When the CPU fetches the first word of an EPA instruction template from memory (ST<sub>3</sub>-ST<sub>0</sub> = 1101), the EPU must also capture the instruction returned by the memory. The template has an ID field that indicates whether or not the EPU is to execute the instruction. Because there is no alignment restriction on EPA templates, the ID field can not be in the first word fetched.
- The next non-refresh transaction by the CPU is the fetching the second word of the instruction (ST<sub>3</sub>-ST<sub>0</sub> = 1100). The EPU must also capture this word. If the template is not aligned, a third fetch is made (ST<sub>3</sub>-ST<sub>0</sub> = 1100).
- If the instruction involves a read or write to memory, then transfers of data between memory and the EPU (ST<sub>3</sub>-ST<sub>0</sub> = 1010) are the next non-refresh transactions performed by the CPU. The EPU must supply the data (Write: R/W = Low) or capture the data (Read: R/W = High) for each transaction, just as if it were part of the CPU. In both cases, the CPU 3-states its AD lines while data is being transferred (DS Low).

If the instruction involves a transfer from the EPU to the Z800 MPU, the next non-refresh transaction is the CPU transferring data between the EPU and CPU (ST<sub>3</sub>−ST<sub>0</sub> = 1110).

In order to follow this sequence, an EPU has to monitor the status lines to verify that the transaction it is monitoring on the bus was generated by the CPU. In a multiple EPU system, there is no indication on the bus as to which EPU is cooperating with the CPU at any given time. This must be determined by the EPUs from the EPA templates they capture.

When an EPU begins to execute an extended instruction, the CPU can continue fetching and executing instructions. If the EPU wishes to halt the CPU from executing another instruction or bus transaction, the EPU must activate the PAUSE line to stop the CPU until the EPU is ready for subsequent CPU activity. This mechanism is used to synchronize CPU-EPU activity.

**EPU Transfer Transactions.** These transactions (Figures 58-60) move data between the CPU and an EPU, thus allowing the CPU to transfer data to or from an EPU or to read or write an EPU's status registers. They are generated during the execution of the EPA instruction.

EPU-to-Memory transfers are five cycles unless extended by Wait. Memory to EPU transfers are three cycles unless extended by  $\overline{\text{WAIT}}.$ 

EPU-CPU transfer transactions have the same form as I/O transactions and thus are four clock cycles long, unless extended by  $\overline{WAIT}$ . Although  $\overline{AS}$  is asserted, no address is generated and the contents of the bus are undefined; only one status code is used (1110).

In a multiple EPU system, the EPU that is to participate in a transaction is selected implicitly by the ID code in the EPU template, rather than by an address. The Read/Write line (R/W = High) indicates the direction of the data transfer into the CPU.

#### Requests

The Z800 MPU supports three types of request signal. These are:

- Interrupt requests, which another device initiates and the CPU accepts and acknowledges.
- Bus requests, which an external potential bus master initiates and the CPU accepts and acknowledges.
- Global bus requests, which the CPU or on-chip DMA initiates to acquire a global system bus.

When a request is made, it is answered according to its type: for interrupt requests, an Interrupt Acknowledge transaction is initiated by the CPU; for bus requests, an acknowledge signal is sent; for global bus request, an acknowledge signal is received.

**Interrupt Requests.** The Z800 MPU supports two types of external interrupt, maskable and nonmaskable ( $\overline{NMI}$ ). The Interrupt Request line of a device that is capable of generating an interrupt may be tied to any of the interrupt pins. Several devices can be connected to one pin, with the devices arranged in a priority daisy chain. The CPU uses the same protocol for handling requests on these pins. The sequence of events is given below:

Any High-to-Low transition on the  $\overline{\text{NMI}}$  input is asynchronously edge-detected, and the internal  $\overline{\text{NMI}}$  latch is set. At the beginning of the last processor clock cycle of any instruction, the interrupt inputs are sampled along with the state of the internal  $\overline{\text{NMI}}$  latch.

If a maskable interrupt is requested and the Master Status register indicates that requests on that line are to be accepted, or if the  $\overline{\text{NMI}}$  latch is set, the next possible bus transaction is an interrupt acknowledge transaction that results in an identifier from the highest-priority interrupting device being read off the AD lines. This data is



Figure 58. EPU to CPU Timing



Figure 60. Memory to EPU Timing

used to initiate the interrupt service routine. For a nonmaskable interrupt request in interrupt mode 0, 1, or 2, an interrupt acknowledge transaction is not generated; the hexidecimal constant 0066 is used to initiate the interrupt service routine.

**Bus Requests.** To generate transactions on the bus, a potential external bus master (such as a DMA Controller) must gain control of the bus by making a bus request. A bus request is initiated by pulling BUSREQ Low. Several bus requesters can be wire ORed to the BUSREQ pin; priorities are resolved externally to the CPU, usually by a priority daisy chain.

The asynchronous BUSREQ signal generates an internal BUSREQ, which is synchronous. If the external BUSREQ is Low at the beginning of any processor clock cycle, the internal BUSREQ will cause the bus acknowledge line (BUSACK) to be asserted after the current bus transaction is completed or after the write transaction of a TSET instruction. The CPU then enters Bus Disconnect state and gives up control of the bus. All Z800 Output pins except BUSACK are 3-stated.

The on-chip DMA channels have higher priority than the off-chip devices requesting the external bus via BUSREQ.

### RESET

A hardware reset puts the Z800 MPU into a known state and optionally initializes the Bus Timing and Initialization control register of the Z800 MPU to a system specifiable value. A reset begins at the end of any processor clock cycle if the RESET line is Low. However, if a bus transaction is in progress it is allowed to be completed. A system reset overrides all other operations of the chip, including interrupts, traps and bus requests. A reset should be used to initialize a system as part of the powerup sequence.

Within 128 processor clock cycles of the RESET line becoming Low, the Z800 lines assume their reset values. For either bus, the AD lines are 3-stated, and all control outputs are forced High. While RESET is asserted, the clock output is the processor clock frequency scaled by four. RESET must be held low at least 128 processor clock cycles.

The Reset line is sampled on the rising edge of the clock output during reset. When the Reset line is sampled High

(de-asserted), the state of the Wait line is also noted: if WAIT is asserted, then the contents of the AD lines on the falling edge of the clock are used to program the content of the Bus Timing and Initialization register, otherwise the constant 00 hexadecimal is used. If the hardware programming option is used,  $AD_6$  is used to enable the bootstrap via UART option.

After reset, the following control registers are initialized as follows:

- Program Counter, System Stack Pointer, I, and R registers initialized to 0
- Master Status register—initialized to 0, e.g., system mode of operation; single-step mode, Breakpoint-on-Halt and all maskable interrupts disabled
- I/O Page register—I/O page 0 in use
- Stack Limit register cleared
- Refresh register—initialized to 88, e.g., refresh enabled, rate = 32 clock cycles
- Cache Control register—initialized to 00, e.g. cache enabled for program only (associative rather than fixed location); also, all lines invalid
- Memory Management Unit Master Control register—initialized to 0, e.g., translation disabled
- Trap Control register—initialized to 0, e.g., Stack Warning disabled, EPA disabled, I/O not privileged
- All peripheral control registers—peripheral disabled (but see UART bootstrap option)
- Interrupt Status register—Interrupt Mode 0

The following registers are unaffected:

- CPU register file, including user Stack Pointer
- Page Descriptor registers
- Interrupt/Trap Vector Table Pointer register

On the rising edge of RESET, if Bus Request is asserted the Z800 MPU will grant the bus before fetching the first instruction from location 0.

After RESET has returned to High, the CPU begins to operate unless the Bootstrap UART feature is utilized.

### **PIN ASSIGNMENTS**

The pin assignments of four versions of the Z800 MPU, the Z8108, Z8208, Z8116 and Z8216 are shown in Figures 61-64 respectively.

|                   |   | _  |       | _  |                 |
|-------------------|---|----|-------|----|-----------------|
| A10               | d | 1  |       | 40 | <b>1</b> +5 V   |
| A11               |   | 2  |       | 39 | <b>D</b> 🗛      |
| A12               | d | 3  |       | 38 |                 |
| A13               |   | 4  |       | 37 | A18             |
| A14               |   | 5  |       | 36 | A17             |
| A15               |   | 6  |       | 35 | A16             |
| HALT              |   | 7  |       | 34 | AD7             |
| WR                |   | 8  |       | 33 | AD6             |
| RFSH              |   | 9  | 79109 | 32 | AD <sub>5</sub> |
| IORQ              |   | 10 | MPU   | 31 | AD4             |
| GND               |   | 11 |       | 30 | GND             |
| Mi                |   | 12 |       | 29 | AD3             |
| MREQ              |   | 13 |       | 28 | AD2             |
| RD                |   | 14 |       | 27 | AD1             |
| AS                | q | 15 |       | 26 | AD0             |
| XTAL1             |   | 16 |       | 25 | INTA            |
| XTAL <sub>0</sub> |   | 17 |       | 24 | NMI             |
| CLK               |   | 18 |       | 23 | BUSREQ          |
| WAIT              |   | 19 |       | 22 | RESET           |
| BUSACK            | C | 20 |       | 21 | +5 V            |
|                   |   |    |       |    |                 |

Figure 61. Z8108 Pin Assignments

|                     |   |    |       |    | _                |
|---------------------|---|----|-------|----|------------------|
| A <sub>21</sub>     |   | 1  |       | 64 | <b>□</b> +5V     |
| A10                 | Ц | 2  |       | 63 | A20              |
| A22                 | Ц | 3  |       | 62 | A19              |
| A11                 | Ц | 4  |       | 61 | <b></b> A9       |
| A <sub>23</sub>     |   | 5  |       | 60 | A8               |
| A12                 |   | 6  |       | 59 | RDY <sub>3</sub> |
| A <sub>13</sub>     |   | 7  |       | 58 | A18              |
| A14                 |   | 8  |       | 57 | A17              |
| A15                 |   | 9  |       | 56 | A16              |
| DMASTB <sub>0</sub> |   | 10 |       | 55 | RDY2             |
| HALT                |   | 11 |       | 54 | AD7              |
| DMASTB1             |   | 12 |       | 53 | RDY1             |
| WR                  |   | 13 |       | 52 | AD6              |
| RFSH                |   | 14 |       | 51 | AD5              |
| IORQ                |   | 15 | 79000 | 50 |                  |
| ŌE                  |   | 16 | MPU   | 49 | RDY <sub>0</sub> |
| GND                 |   | 17 |       | 48 | GND              |
| ĨĒ                  |   | 18 |       | 47 |                  |
| MI                  |   | 19 |       | 46 | AD3              |
| MREQ                |   | 20 |       | 45 | AD2              |
| CTIO0               |   | 21 |       | 44 | L TX             |
| RD                  |   | 22 |       | 43 | AD1              |
| CTIN <sub>0</sub>   |   | 23 |       | 42 |                  |
| AS                  |   | 24 |       | 41 |                  |
| XTAL1               |   | 25 |       | 40 |                  |
| XTAL <sub>0</sub>   |   | 26 |       | 39 | NMI              |
| CLK                 |   | 27 |       | 38 | BUSREQ           |
| CTIO <sub>3</sub>   |   | 28 |       | 37 | INT <sub>B</sub> |
| WAIT                |   | 29 |       | 36 | RESET            |
| CTIN <sub>3</sub>   |   | 30 |       | 35 |                  |
| BUSACK              |   | 31 |       | 34 | PAUSE            |
| СТЮ1                |   | 32 |       | 33 | <u></u> +5 v     |
|                     |   |    |       |    |                  |

Figure 62. Z8208 Pin Assignments

|                   | Н |          |       |          | Н                 |
|-------------------|---|----------|-------|----------|-------------------|
| A21               | H | 2        |       | 04<br>62 | H                 |
| AU10              | Η | 2        |       | 63       | H. <sup>20</sup>  |
| A22               | Η | 3        |       | 02       | H <sup>M</sup>    |
| AU11              | Η | 2        |       | 01       | H                 |
| A23               | Η | 5        |       | 50       | H                 |
| AD12              | Н | ь<br>-   |       | 59       | H."               |
| AD13              | Η | <i>'</i> |       | 58       | H <sup>^18</sup>  |
| AD14              | Η | °        |       | 57       | H^"               |
| AU15              | H | 9        |       | 36       | H                 |
| DMASIB0           | Н | 10       |       | 55       |                   |
| B/W               | Н | 11       |       | 54       |                   |
| DMA3101           | Н | 12       |       | 53       | H                 |
|                   | H | 13       |       | 52       | H.                |
| 310               | Η | 4.5      |       | 50       | H <sub>an</sub> . |
| 511               | Η | 15       | Z8216 | 40       |                   |
| OE                | Н | 16       | MPU   | 49       |                   |
| GND               | H | 17       |       | 40       |                   |
| IE                | Н | 18       |       | 4/       | H                 |
| 812               | Ш | 19       |       | 46       | H <sup>abs</sup>  |
| ST3               | Н | 20       |       | 45       |                   |
| CTIO0             |   | 21       |       | 44       | H.                |
| DS                |   | 22       |       | 43       |                   |
| CTIN0             |   | 23       |       | 42       |                   |
| AS                | Ц | 24       |       | 41       |                   |
| XTAL1             | Ц | 25       |       | 40       |                   |
| XTAL <sub>0</sub> |   | 26       |       | 39       |                   |
| CLK               |   | 27       |       | 38       | BUSREQ            |
| CTIO3             |   | 28       |       | 37       |                   |
| WAIT              |   | 29       |       | 36       |                   |
| CTIN <sub>3</sub> |   | 30       |       | 35       |                   |
| BUSACK            |   | 31       |       | 34       |                   |
| CTIO1             |   | 32       |       | 33       | □ +5 V            |
|                   |   |          |       |          |                   |

| AD <sub>10</sub>  | Ľ١           |       | 40 | <b>1</b> +5V |
|-------------------|--------------|-------|----|--------------|
| AD <sub>11</sub>  | 2            |       | 39 | AD9          |
| AD <sub>12</sub>  | ᆸ᠈           |       | 38 | AD8          |
| AD <sub>13</sub>  | □ 4          |       | 37 | A18          |
| AD14              | 디 ゥ          |       | 36 | A17          |
| AD <sub>15</sub>  | ᄃᅊ           |       | 35 | A16          |
| B/W               | ٦,           |       | 34 | AD7          |
| R/W               | ٩            |       | 33 | AD6          |
| ST <sub>0</sub>   | ᆸ᠈           | 70444 | 32 | AD5          |
| ST1               | <b>Ц</b> 1   | MPU   | 31 | AD4          |
| GND               |              | 1     | 30 | GND          |
| ST2               | 디            | 2     | 29 | AD3          |
| ST3               | C 1          | 3     | 28 | AD2          |
| DS                | <b>[</b> ] 1 | 4     | 27 | AD1          |
| AS                | <b>[</b> ] 1 | 5     | 26 |              |
| XTAL1             | ᄓ            | 6     | 25 |              |
| XTAL <sub>0</sub> | <b>[]</b> 1  | 7     | 24 | NMI          |
| CLK               | <b>[]</b> 1  | 8     | 23 | BUSREQ       |
| WAIT              | <b>[</b> ] 1 | 9     | 22 | RESET        |
| BUSACK            | <b>C</b> 2   | 0     | 21 | +5 V         |
|                   |              |       |    | I            |
|                   |              |       |    |              |
|                   |              |       | -  | _            |

Figure 63. Z8116 Pin Assignments

Figure 64. Z8216 Pin Assignments



Family



# Zilog Z8000<sup>®</sup> Family

# A High-Performance 16-Bit Architecture With 32-Bit Migration in Mind

#### March 1985

A Complete Solution. Continuing the family concept so successfully introduced by its 8-bit Z80 CPU, Zilog devised the Z8000 Family of 16-bit parts. As you would expect from Zilog, this family provides much more than an extension of 8-bit architecture: the Z8000 Family lets you design advanced concepts from the mainframe and minicomputer worlds into microcomputer systems.

And because the Z8000 Family was built around a unifying set of protocols and interconnections, present and future family members are entirely compatible. Your system can grow as your applications mature or expand. A whole range of functions have been planned for from the beginning; the growing family now includes parts to provide memory management, DMA transfer, and extended processing.

System Flexibility. Even the smallest Z8000 systems offer high throughput and easy programming far superior to any existing microprocessor alternative. In mid-range applications, Z8000 components offer very powerful solutions to the design problems of word processing, intelligent terminals, data communications, instrumentation, and process control. In a complex network of multiple processors, smart peripheral components, and a distributed memory configuration, the Z8000 Family provides performance and versatility exceeding that of much larger-and far more expensive-minicomputers.

Higher Throughput, Reduced

**Cost.** The powerful instruction set, high execution speed, regular architecture, and numerous special features of the Z8000 microprocessors dramatically increase system throughput. Intelligent Z8000 peripheral controllers and extended processing units unburden the CPU and boost throughput even further.

Simply put, the Z8000 Family offers more for less money. The Z8000 microprocessors give midrange minicomputer performance at microprocessor cost. At component prices, Z8000 peripheral controllers perform complex system functions that previously required an entire PC board.

The Z8000 Family is designed for multiple-processor operation-an economical way of greatly increasing system performance. Many special features for multiple Z8000 CPUs facilitate the design of multipleprocessor systems that share access to a common memory. The Memory Management Units can dynamically relocate code and protect memory areas. The Z8090/4 Z-UPC Universal Peripheral Controller, a complete slave microcomputer, can manipulate data off-line. Asynchronous parts of multiple-processor systems can be joined by the Z8038 Z-FIO FIFO Interface Unit.

A Z8000-based system can also include Zilog's Z8070 FPU Floating Point Unit for high-speed, highly accurate floating-point processing. The Z8000's Extended Processing Architecture (EPA) makes it easy to add the FPU, and Zilog provides a software simulation of the FPU for system development.

An Unmatched CPU. The Z8000 microprocessor is not just a wider data path, more registers, more data types, more addressing modes, more instructions, and more addressing space. It brings bigmachine concepts to the level of components. Its general-register architecture avoids bottlenecks associated with dedicated or implied registers. Special features support parallel processors, operating systems, compilers, and the implementation of virtual memory.

The Z8000 CPU is also a very fast machine. Its throughput is greater than that of any other 16-bit microprocessor with comparable clock speeds. And the Z8000 CPU is available with speeds ranging from a moderate 4 MHz clock rate that allows you the choice of slowaccess, low-cost memories to a high-speed 10 MHz clock rate for high-performance systems. From the four versions of the Z8000 microprocessors, you can select the one best suited to your needs: the Z8001 for large memory applications, the Z8002 for small memory applications, the Z8003 for virtual memory, or the Z8004 for multiprocessors sharing a common, small memory.

#### How to Manage Your Memory

Better. Trends are increasingly toward systems with multiple users, complex programs, security requirements, and continuously expanding memory requirements. These design problems pose questions not sufficiently answered by other microprocessor families.

Exemplifying the Z-Family commitment to advanced architecture, the Z8010 Memory Management Unit (Z-MMU) and the Z8015 Paged Virtual Memory Management Unit (Z-PMMU) both provide flexibility in code segmenter page relocation and sophistication in memory protection rarely found in the microprocessor world. These devices encourage modular software development—a critical factor as programs reach new levels of complexity.

You are free from specifying where information is actually located in physical memory because the Z-MMU and Z-PMMU make software addresses totally independent from the actual physical memory address. While some microprocessor CPUs do have internal CPU relocation registers, they are dedicated and support few segments. These CPUs also restrict memory protection. Not true for the Z-MMU or Z-PMMU. Various configurations of these devices can randomly relocate all 128 segments output by the Z8000 CPU in any of its available memory systems.

For even more sophisticated memory management, the Z8000 microprocessors include a new member that supports virtual memory via an instruction abort mechanism. The Z8003 Virtual Memory Processing Unit (Z-VMPU) can implement either segmented virtual memory that allows demand swapping of segments, or a paged virtual memory in which the unit of memory allocation is a page within a segment.

But the memory management units are more than relocation devices. They offer you a host of memory protection features that allow the system to protect its software from unwanted uses and users. Segments or pages can be specified as readonly to protect them from being overwritten, as system-only to protect the operating system from inadvertent user access, as execute-only, and so on. A write warning zone is especially useful in stack operations so the operating system can deal with growing stacks.

#### Peripheral Problem Solvers.

Z8000 peripheral components are not dumb I/O circuits. They perform intelligent, complicated tasks on their own. They unburden the CPU, reduce bus traffic, and increase system throughput. Complex system tasks that previously required burdensome conglomerations of MSI can now be handled off-line by Z-BUS peripherals with little CPU overhead. Multifunction Z-BUS peripherals are extensively programmable, so each can be precisely tailored to its application.

Counting, timing, and parallel I/O problems seem less tiresome with the Z8036 Z-CIO Counter and Parallel I/O device. It has three 16-bit counter/timers, and three I/O ports. It can even double as a programmable interrupt-priority controller. Data communications are neatly handled by the Z8030 Z-SCC Serial Communication Controller and the Z8033 Z-ASCC Asynchronous Serial Communications Controller, dualchannel multi-protocol components that between them, support all popular communications formats. Direct memory access is amply supported by the Z8016 Z-DTC DMA Transfer Controller, a fast dual-channel device that enhances the addressing power of the Z8000 CPU in stand-alone or parallel-processor environments. General-purpose control and datamanipulation problems are smoothly solved by the Z8094 Z-UPC Universal Peripheral Controller, a complete off-line microcomputer-on-a-chip with three I/O ports. This processor executes the same friendly, capable instruction set as our Z8 Microcomputer. Bits and pieces of asynchronous parallel-processing systems are interconnected by the Z8038 Z-FIO FIFO Input/Output, a surprisingly flexible device that can interface any major microprocessor and most peripherals to the Z-BUS. Its buffer depth can be expanded without limit using the Z8060 Z-FIFO.

If encryption or decryption of data is necessary, the Z8068 Data Ciphering Processor (Z-DCP) supports three standard ciphering options and key parity check. It can also input, output, and encipher simultaneously.

# Z8001/2 Z8000<sup>®</sup> CPU Central Processing Unit

# Zilog

# Product Specification

### April 1985

### FEATURES

- Regular, easy-to-use architecture
- Instruction set more powerful than many minicomputers
- Directly addresses 8 Mbytes
- Eight user-selectable addressing modes
- Seven data types that range from bits to 32-bit long words and byte and word strings
- System and Normal operating modes
- Separate code, data, and stack spaces
- Sophisticated interrupt structure

- Resource-shaping capabilities for multiprocessing systems
- Multi-programming support
- Compiler support
- Memory management and protection provided by Z8010 Memory Management Unit
- 32-bit operations, including signed multiply and divide
- Z-BUS compatible
- 4, 6, and 10 MHz clock rate

# GENERAL DESCRIPTION

The Z8000 is an advanced high-end 16-bit microprocessor that spans a wide variety of applications ranging from simple stand-alone computers to complex parallel-processing systems. Essentially a monolithic minicomputer central processing unit, the Z8000 CPU is characterized by an instruction set more powerful than many minicomputers; abundant resources in registers, data types, addressing modes and addressing range, and a regular architecture that enhances throughput by avoiding critical bottlenecks such as implied or dedicated registers.

CPU resources include sixteen 16-bit general-purpose registers, seven data types that range from bits to 32-bit long words and byte and word strings, and eight user-selectable addressing modes. The 110 distinct instruction types can be combined with the various data types and addressing modes to form a powerful set of 414 instructions. Moreover, the instruction set is regular; most instructions can use any of the five main addressing modes and can operate on byte, word, and long-word data types.

The CPU can operate in either the system or normal mode. The distinction between these two modes permits privileged operations, thereby improving operating system organization and implementation. Multiprogramming is supported by the "atomic" Test and Set instruction; multiprocessing by a combination of instruction and



Figure 1. Z8000 CPU Pin Functions

hardware features; and compilers by multiple stacks, special instructions, and addressing modes.

The Z8000 CPU is offered in two versions: the Z8001 48-pin segmented CPU and the Z8002 40-pin nonsegmented CPU (Figure 1). The main difference between the two is in addressing range. The Z8001 can directly address 8 megabytes of memory; the Z8002 directly addresses 64 kilobytes. The two operating modes—system and normal—and the distinction between code, data, and stack spaces within each mode allows memory extension up to 48 megabytes for the Z8001 and 384 kilobytes for the Z8002.

To meet the requirements of complex, memory-intensive applications, a companion memory-management device is

offered for the Z8001. The Z8010 Memory Management Unit manages the large address space by providing features such as segment relocation and memory protection. The Z8001 can be used with or without the Z8010. If used by itself, the Z8001 still provides an 8 megabyte direct addressing range, extendable to 48 megabytes.

The Z8001, Z8002, and Z8010 are fabricated with high-density, high-performance scaled n-channel silicongate depletion-load technology, and are housed in dual-in-line packages (DIPs) and leadless chip carriers (LCC).

### **REGISTER ORGANIZATION**

The Z8000 CPU is a register-oriented machine that offers sixteen 16-bit general-purpose registers and a set of special system registers. All general-purpose registers can be used as accumulators and all but one as index registers or memory pointers.

Register flexibility is created by grouping and overlapping

multiple registers (Figures 2 and 3). For byte operations, the first eight 16-bit registers (R0... R7) are treated as sixteen 8-bit registers (RL0, RH0..., RL7, RH7). The sixteen 16-bit registers are grouped in pairs (RR0... RR14) to form 32-bit long-word registers. Similarly, the register set is grouped in quadruples (RQ0... RQ12) to form 64-bit registers.





NORMAL STACK POINTER (OFFSET)

Figure 3. Z8002 General-Purpose Registers

# STACKS

The Z8001 and Z8002 can use stacks located anywhere in memory. Call and Return instructions as well as interrupts and traps use implied stacks. The distinction between normal and system stacks separates system information from the application program information. Two stack pointers are available: the system stack pointer and the normal stack pointer. Because they are part of the general-purpose register group, the user can manipulate

### REFRESH

The Z8000 CPU contains a counter that can be used to automatically refresh dynamic memory. The refresh counter register consists of a 9-bit row counter, a 6-bit rate counter, and an enable bit (Figure 4). The 9-bit row counter can address up to 256 rows and is incremented by two each time the rate counter reaches end-of-count. The rate counter determines the time between successive refreshes. It consists of a programmable 6-bit modulo-n prescaler (n = 1 to 64), driven at one-fourth the CPU clock rate. The refresh

### **PROGRAM STATUS INFORMATION**

This group of status registers contains the program counter, flags, and control bits. When an interrupt or trap occurs, the entire group is saved and a new program status group is loaded.

Figure 5 illustrates how the program status groups of the Z8001 and Z8002 differ. In the nonsegmented Z8002, the program status group consists of two words: the program counter (PC), and the flag and control word (FCW). In the segmented Z8001, the program status group consists of



the stack pointers with any instruction available for register operations.

In the Z8001, register pair RR14 is the implied stack pointer. Register R14 contains the 7-bit segment number and R15 contains the 16-bit offset. In the Z8002, register R15 is the implied 16-bit stack pointer.

period can be programmed by 1 to 64  $\mu$ s with a 4 MHz clock. Refresh can be disabled by programming the refresh enable/disable bit.



four words: a two-word program counter, the flag and control word, and an unused word reserved for future use. Seven bits of the first PC word designate one of the 128 memory segments. The second word supplies the 16-bit offset that designates a memory location within the segment.

With the exception of the segment enable bit in the Z8001 program status group, the flags and control bits are the same for both CPUs.





Z8001 Program Status Area Pointer



### INTERRUPT AND TRAP STRUCTURE

The Z8000 provides a very flexible and powerful interrupt and trap structure. Interrupts are external asynchronous events requiring CPU attention, and are generally triggered by peripherals needing service. Traps are synchronous events resulting from the execution of certain instructions. Both are processed in a similar manner by the CPU.

The CPU supports three types of interrupts (non-maskable, vectored, and non-vectored) and four traps [system call, Extended Process Architecture (EPA) instruction, privileged instructions, and segmentation trap]. The vectored and non-vectored interrupts are maskable. Of the four traps, the only external one is the segmentation trap, which is generated by the Z8010.

The remaining traps occur when instructions limited to the system mode are used in the normal mode, or as a result of the System Call instruction, or for an EPA instruction. The descending order of priority for traps and interrupts is: internal traps, nonmaskable interrupt, segmentation trap, vectored interrupt, and non-vectored interrupt.

When an interrupt or trap occurs, the current program status is automatically pushed on the system stack. The program status consists of the processor status (PC and FCW) plus a 16-bit identifier. The identifier contains the reason or source of the trap or interrupt. For internal traps, the identifier is the first word of the trapped instruction. For external traps or interrupts, the identifier is the vector on the data bus read by the CPU during the interrupt-acknowledge or trapacknowledge cycle.

After saving the current program status, the new program status is automatically loaded from the program status area in system memory. This area is designated by the program status area pointer (PSAP).

### DATA TYPES

Z8000 instructions can operate on bits, BCD digits (4 bits), bytes (8 bits), words (16 bits), long words (32 bits), and byte strings and word strings (up to 64 kilobytes long). Bits can be set, reset, and tested; digits are used in BCD arithmetic operations; bytes are used for characters or small integer values; words are used for integer values, instructions and nonsegmented addresses; long words are used for long integer values and segmented addresses. All data elements

### SEGMENTATION AND MEMORY MANAGEMENT

High-level languages, sophisticated operating systems, large programs and data bases, and decreasing memory prices are all accelerating the trend toward larger memory requirements in microcomputer systems. The Z8001 meets this requirement with an eight megabyte addressing space. This large address space is directly accessed by the CPU using a segmented addressing scheme and can be managed by the Z8010 Memory Management Unit.

#### Segmented Addressing

A segmented addressing space—compared with linear addressing—is closer to the way a programmer uses memory because each procedure and data space resides in its own segment. The 8 megabytes of Z8001 addressing space is divided into 128 relocatable segments up to 64 kilobytes each. A 23-bit segmented address uses a 7-bit segment address to point to the segment, and a 16-bit offset to address any location relative to the beginning of the segment. The two parts of the segmented Z8001 can run any code written for the nonsegmented Z8002 in any one of its 128 segments, provided it is set to the nonsegmented mode.

except strings can reside either in registers or memory. Strings are stored in memory only.

The basic data element is the byte. The number of bytes used when manipulating a data element is either implied by the operation or—for strings and multiple register operations—explicitly specified in the instruction.





In hardware, segmented addresses are contained in a register pair or long-word memory location. The segment number and offset can be manipulated separately or together by all the available word and long-word operations.

When contained in an instruction, a segmented address has two different representations: long offset and short offset. The long offset occupies two words, whereas the short offset requires only one and combines in one word the 7-bit segment number with an 8-bit offset (range 0-256). The short offset mode allows very dense encoding of addresses and minimizes the need for long addresses required by direct accessing of this large address space.

#### **Memory Management**

The addresses manipulated by the programmer, used by instructions and output by the Z8001, are called *logical* addresses. The Memory Management Unit takes the logical addresses and transforms them into the *physical* addresses required for accessing the memory (Figure 6). This addresses transformation process is called relocation. Segment relocation makes user software addresses independent of the physical memory so the user is freed from specifying

### **EXTENDED PROCESSING ARCHITECTURE**

The Zilog Extended Processing Architecture (EPA) provides an extremely flexible and modular approach to expanding both the hardware and software capabilities of the Z8000 CPU. Features of the EPA include:

- Specialized instructions for external processors or software traps may be added to CPU instruction set.
- Increases throughput of the system by using up to four specialized external processors in parallel with the CPU.
- Permits modular design of Z8000-based systems.
- Provides easy management of multiple microprocessor configurations via "single instruction stream" communication.
- Simple interconnection between extended processing units and Z8000 CPU requires no additional external supporting logic.
- Supports debugging of suspect hardware against proven software.
- Standard features on all Zilog Z8000 CPUs.

Specific benefits include:

- EPUs can be added as the system grows and as EPUs with specialized functions are developed.
- Control of EPUs is accomplished via a "single instruction stream" in the Z8000 CPU, eliminating many significant system software and bus contention management obstacles that occur in other multiprocessor (e.g., master-slave) organization schemes.

where information is actually located in the physical memory.

The relocation process is transparent to user software. A translation table in the Memory Management Unit associates the 7-bit segment number with the base address of the physical memory segment. The 16-bit offset is added to the physical base address to obtain the actual physical address. The system may dynamically reload translation tables as tasks are created, suspended, or changed.

In addition to supporting dynamic segment relocation, the Memory Management Unit also provides segment protection and other segment management features. The protection features prevent illegal uses of segments, such as writing into a write-protected zone.

Each Memory Management Unit stores 64 segment entries that consist of the segment base address, its attributes, size, and status. Segments are variable in size from 256 bytes to 64 kilobytes in increments of 256 bytes. Pairs of Management Units support the 128 segment numbers available for each of the six CPU address spaces. Within an address space, several Management Units can be used to create multiple translation tables.

The processing power of the Zilog Z8000 16-bit microprocessor can be boosted beyond its intrinsic capability by Extended Processing Architecture. Simply stated, EPA allows the Z8000 CPU to accommodate up to four Extended Processing Units (EPUs), which perform specialized functions in parallel with the CPU's main instruction execution stream (Figure 7).

The use of extended processors to boost the main CPU's performance capability has been proven with large mainframe computers and minicomputers. In these systems, specialized functions such as array processing, special input/output processing, and data communications processing are typically assigned to extended processor hardware. These extended processors are complex computers in their own right.

The Zilog Extended Processing Architecture combines the best concepts of these proven performance boosters with the latest in high-density MOS integrated-circuit design. The result is an elegant expansion of design capability—a powerful microprocessor architecture capable of connecting single-chip EPUs that permits very effective parallel processing and makes for a smoothly integrated instruction stream from the Z8000 programmer's point of view. A typical addition to the current Z8000 instruction set is a set of Floating Point Instructions.

The Extended Processing Units connect directly to the Z8000 Bus (Z-BUS) and continuously monitor the CPU instruction stream. When an extended instruction is detected, the appropriate EPU responds, obtaining or

placing data or status information on the Z-BUS using the Z8000-generated control signals and performing its function as directed.

The Z8000 CPU is responsible for instructing the EPU and delivering operands and data to it. The EPU recognizes instructions intended for it and executes them, using data supplied with the instruction and/or data within its internal registers. There are four classes of EPU instructions:

- Data transfers between main memory and EPU registers
- Data transfers between CPU registers and EPU registers
- EPU internal operations
- Status transfers between the EPUs and the Z8000 CPU Flag and Control Word register (FCW)

Four Z8000 addressing modes may be utilized with transfers between EPU registers and the CPU and main memory:

- Register
- Indirect Register
- Direct Address
- Index

In addition to the hardware-implemented capabilities of the Extended Processing Architecture, there is an extended instruction trap mechanism to permit software simulation of EPU functions. A control bit in the Z8000 FCW register indicates whether actual EPUs are present or not. If not, when an extended instruction is detected, the Z8000 traps on the instruction, so that a software "trap handler" can emulate the desired EPU function—a very useful

development tool. The EPA software trap routine supports the debugging of suspect hardware against proven software. This feature will increase in significance as designers become familiar with the EPA capability of the Z8000 CPU.

This software trap mechanism facilitates the design of systems for later addition of EPUs: initially, the extended function is executed as a trap subroutine; when the EPU is finally attached, the trap subroutine is eliminated and the EPA control bit is set. Application software is unaware of the change.

Extended Processing Architecture also offers protection against extended instruction overlapping. Each EPU connects to the Z8000 CPU via the STOP line so that if an EPU is requested to perform a second extended instruction function before it has completed the previous one, it can put the CPU into the Stop/Refresh state until execution of the previous extended instruction is complete.

EPA and CPU instruction execution are shown in Figure 8. The CPU begins operation by fetching an instruction and determining whether it is a CPU or an EPU command. The EPU meanwhile monitors the Z-BUS for its own instructions. If the CPU encounters an EPU command, it checks to see whether an EPU is present; if not, the EPU may be simulated by an EPU instruction trap software routine; if an EPU is present, the necessary data and/or address is placed on the Z-BUS. If the EPU is free when the instruction and data for it appear, the extended instruction, it activates the CPU's STOP line to lock the CPU off at the Z-BUS until execution is complete. After the instruction is finished, the EPU deactivates the STOP line and CPU transactions continue.



Figure 7. Typical Extended Processor Configuration





### **INPUT/OUTPUT**

A set of I/O instructions performs 8-bit or 16-bit transfers between the CPU and I/O devices. I/O devices are addressed with a 16-bit I/O port address. The I/O port address is similar to a memory address; however, I/O address space need not be part of the memory address space. I/O port and memory addresses coexist on the same bus lines and they are distinguished by the status outputs.

### MULTI-MICROPROCESSOR SUPPORT

Multi-microprocessor systems are supported in hardware and software. A pair of CPU pins is used in conjunction with certain instructions to coordinate multiple microprocessors. The Multi-Micro Out pin issues a request for the resource, while the Multi-Micro In pin is used to recognize the state of the resource. Thus, any CPU in a multiple microprocessor system can exclude all other asynchronous CPUs from a critical shared resource. Two types of I/O instructions are available: standard and special. Each has its own address space. The I/O instructions include a comprehensive set of In, Out, and Block I/O instructions for both bytes and words. Special I/O instructions are used for loading and unloading the Memory Management Unit. The status information distinguishes between standard and special I/O references.

Multi-microprocessor systems are supported in software by the instructions Multi-Micro Request, Test Multi-Micro In, Set Multi-Micro Out, and Reset Multi-Micro Out. In addition, the eight megabyte CPU address space is beneficial in multiple microprocessor systems that have large memory requirements.

### ADDRESSING MODES

The information included in Z8000 instructions consists of the function to be performed, the type and size of data elements to be manipulated, and the location of the data elements. Locations are designated by register addresses, memory addresses, or I/O addresses. The addressing mode of a given instruction defines the address space it references and the method used to compute the address itself. Addressing modes are explicitly specified or implied by the instruction. Figure 9 illustrates the eight addressing modes: Register (R), Immediate (IM), Indirect Register (IR), Direct Address (DA), Index (X), Relative Address (RA), Base Address (BA), and Base Index (BX). In general, an addressing mode explicitly specifies either register address space or memory address space. Program memory address space and I/O address space are usually implied by the instruction.



\*Do not use R0 or RR0 as indirect, index, or base registers.

Figure 9. Addressing Modes

### INSTRUCTION SET SUMMARY

The Z8000 provides the following types of instructions:

- Load and Exchange
- Arithmetic
- Logical
- Program Control

# LOAD AND EXCHANGE

- Bit Manipulation
- Rotate and Shift
- Block Transfer and String Manipulation
- Input/Output
- CPU Control

|                 |                |              |        |           | Clock ( | Cycles*   |        |                                                                                                                |                               |
|-----------------|----------------|--------------|--------|-----------|---------|-----------|--------|----------------------------------------------------------------------------------------------------------------|-------------------------------|
|                 |                | Addr.        | W      | ord, By   | rte     | Lo        | ong Wo | rd                                                                                                             |                               |
| Mnemonics       | Operands       | Modes        | NS     | SS        | SL      | NS        | SS     | SL                                                                                                             | Operation                     |
| CLR             | dst            | R            | 7      | 7         | 7       |           |        |                                                                                                                | Clear                         |
| CLRB            |                | IR           | 8      | 8         | 8       |           |        |                                                                                                                | dst ← 0                       |
|                 |                | DA           | 11     | 12        | 14      |           |        |                                                                                                                |                               |
|                 |                | х            | 12     | 12        | 15      |           |        |                                                                                                                |                               |
| EX              | R, src         | R            | 6      | 6         | 6       |           |        |                                                                                                                | Exchange                      |
| EXB             |                | IR           | 12     | 12        | 12      |           |        |                                                                                                                | R ↔ src                       |
|                 |                | DA           | 15     | 16        | 18      |           |        |                                                                                                                |                               |
|                 |                | х            | 16     | 16        | 19      |           |        |                                                                                                                |                               |
| LD              | R, src         | R            | 3      | 3         | 3       | 5         | 5      | 5                                                                                                              | Load into Register            |
| LDB             |                | IM           | 7      | 7         | 7       | 11        | 11     | 11                                                                                                             | R ← src                       |
| LDL             |                | IM           | 5 (b   | oyte only | 1)      |           |        |                                                                                                                |                               |
|                 |                | IR           | 7      | 7         | 7       | 11        | 11     | 11                                                                                                             |                               |
|                 |                | DA           | 9      | 10        | 12      | 12        | 13     | 15                                                                                                             |                               |
|                 |                | Х            | 10     | 10        | 13      | 13        | 13     | 16                                                                                                             |                               |
|                 |                | BA           | 14     | 14        | 14      | 17        | 17     | 17                                                                                                             |                               |
|                 |                | BX           | 14     | 14        | 14      | 17        | 17     | 17                                                                                                             |                               |
| LD              | dst, R         | IR           | 8      | 8         | 8       | 11        | 11     | 11                                                                                                             | Load into Memory (Store)      |
| LDB             |                | DA           | 11     | 12        | 14      | 14        | 15     | 17                                                                                                             | dst ← R                       |
| LDL             |                | Х            | 12     | 12        | 15      | 15        | 15     | 18                                                                                                             |                               |
|                 |                | BA           | 14     | 14        | 14      | 17        | 17     | 17                                                                                                             |                               |
|                 |                | BX           | 14     | 14        | 14      | 17        | 17     | 11                                                                                                             |                               |
| LD              | dst, IM        | IR           | 11     | 11        | 11      |           |        |                                                                                                                | Load Immediate into Memory    |
| LDB             |                | DA           | 14     | 15        | 17      |           |        |                                                                                                                | dst ← IM                      |
|                 |                | х            | 15     | 15        | 18      |           |        |                                                                                                                |                               |
| LDA             | R, src         | DA           | 12     | 13        | 15      |           |        |                                                                                                                | Load Address                  |
|                 |                | Х            | 13     | 13        | 16      |           |        |                                                                                                                | R ← source address            |
|                 |                | BA           | 15     | 15        | 15      |           |        |                                                                                                                |                               |
|                 |                | BX           | 15     | 15        | 15      |           |        |                                                                                                                |                               |
| LDAR            | R, src         | RA           | 15     | 15        | 15      |           |        | 1999 - Calendaria III - 1994 - 1994 - 1994 - 1994 - 1994 - 1994 - 1994 - 1994 - 1994 - 1994 - 1994 - 1994 - 19 | Load Address Relative         |
|                 |                |              |        |           |         |           |        |                                                                                                                | R ← source address            |
| LDK             | R, src         | IM           | 5      | 5         | 5       |           |        |                                                                                                                | Load Constant                 |
|                 |                |              |        |           |         |           |        |                                                                                                                | R ← n (n = 0 15)              |
| LDM             | R, src, n      | IR           | 11     | 11        | 11 +    | - 3n      |        |                                                                                                                | Load Multiple                 |
|                 |                | DA           | 14     | 15        | 17 +    | - 3n      |        |                                                                                                                | R ← src (n consecutive words) |
|                 |                | х            | 15     | 15        | 18 +    | - 3n      |        |                                                                                                                | (n = 116)                     |
| *NS = Non-segme | ented SS = Seg | mented Short | Offset | SL = 5    | Segment | ed Long ( | Offset |                                                                                                                |                               |

# LOAD AND EXCHANGE (Continued)

|           |           | Clock Cycles* |    |         |      |           |    |    |                                |
|-----------|-----------|---------------|----|---------|------|-----------|----|----|--------------------------------|
|           |           | Addr.         | W  | ord, By | rte  | Long Word |    |    |                                |
| Mnemonics | Operands  | Modes         | NS | SS      | SL   | NS        | SS | SL | Operation                      |
| LDM       | dst, R, n | IR            | 11 | 11      | 11 + | - 3n      |    |    | Load Multiple (Store Multiple) |
|           |           | DA            | 14 | 15      | 17 + | - 3n      |    |    | dst 🗲 R (n consecutive words)  |
|           |           | х             | 15 | 15      | 18 + | - 3n      |    |    | (n = 1 16)                     |
| LDR       | R, src    | RA            | 14 | 14      | 14   | 17        | 17 | 17 | Load Relative                  |
| LDRB      |           |               |    |         |      |           |    |    | R ← src                        |
| LDRL      |           |               |    |         |      |           |    |    | (range - 32768 + 32767)        |
| LDR       | dst, R    | RA            | 14 | 14      | 14   | 17        | 17 | 17 | Load Relative (Store Relative) |
| LDRB      |           |               |    |         |      |           |    |    | dst <del>←</del> R             |
| LDRL      |           |               |    |         |      |           |    |    | (range - 32768 + 32767)        |
| POP       | dst, IR   | R             | 8  | 8       | 8    | 12        | 12 | 12 | Рор                            |
| POPL      |           | IR            | 12 | 12      | 12   | 19        | 19 | 19 | dst ← IR                       |
|           |           | DA            | 16 | 16      | 18   | 23        | 23 | 25 | Autoincrement contents of R    |
|           |           | х             | 16 | 16      | 19   | 23        | 23 | 26 |                                |
| PUSH      | IR, src   | R             | 9  | 9       | 9    | 12        | 12 | 12 | Push                           |
| PUSHL     |           | IM            | 12 | 12      | 12   | 19        | 19 | 19 | Autodecrement contents of R    |
|           |           | IR            | 13 | 13      | 13   | 20        | 20 | 20 | IR ← src                       |
|           |           | DA            | 14 | 14      | 16   | 21        | 21 | 23 |                                |
|           |           | х             | 14 | 14      | 17   | 21        | 21 | 24 |                                |

# ARITHMETIC

| ADC<br>ADCB | R, src  | R  | 5  | 5  | 5  |    |    |    | Add with Carry<br>R ← R + src + carry |
|-------------|---------|----|----|----|----|----|----|----|---------------------------------------|
| ADD         | R, src  | R  | 4  | 4  | 4  | 8  | 8  | 8  | Add                                   |
| ADDB        |         | IM | 7  | 7  | 7  | 14 | 14 | 14 | R ← R + src                           |
| ADDL        |         | IR | 7  | 7  | 7  | 14 | 14 | 14 |                                       |
|             |         | DA | 9  | 10 | 12 | 15 | 16 | 18 |                                       |
|             |         | х  | 10 | 10 | 13 | 16 | 16 | 19 |                                       |
| СР          | R, src  | R  | 4  | 4  | 4  | 8  | 8  | 8  | Compare with Register                 |
| СРВ         |         | IM | 7  | 7  | 7  | 14 | 14 | 14 | R – src                               |
| CPL         |         | IR | 7  | 7  | 7  | 14 | 14 | 14 |                                       |
|             |         | DA | 9  | 10 | 12 | 15 | 16 | 18 |                                       |
|             |         | х  | 10 | 10 | 13 | 16 | 16 | 19 |                                       |
| СР          | dst, IM | IR | 11 | 11 | 11 |    |    |    | Compare with Immediate                |
| СРВ         |         | DA | 14 | 15 | 17 |    |    |    | dst – IM                              |
|             |         | х  | 15 | 15 | 18 |    |    |    |                                       |
| DAB         | dst     | R  | 5  | 5  | 5  |    |    |    | Decimal Adjust                        |
| DEC         | dst, n  | R  | 4  | 4  | 4  |    |    |    | Decremented by n                      |
| DECB        |         | IR | 11 | 11 | 11 |    |    |    | dst ← dst – n                         |
|             |         | DA | 13 | 14 | 16 |    |    |    | (n = 1 16)                            |
|             |         | х  | 14 | 14 | 17 |    |    |    |                                       |

\*NS = Non-segmented SS = Segmented Short Offset SL = Segmented Long Offset

# **ARITHMETIC** (Continued)

|                        |            |             |          |          | Clock  | Cycles'  | ,      |      |                                                                                       |
|------------------------|------------|-------------|----------|----------|--------|----------|--------|------|---------------------------------------------------------------------------------------|
|                        |            | Addr.       | W        | /ord, By | te     | L        | ong Wo | rd   |                                                                                       |
| Mnemonics              | Operands   | Modes       | NS       | SS       | SL     | NS       | SS     | SL   | Operation                                                                             |
|                        | R src      | B           | 107      | 107      | 107    | 744      | 744    | 744  | Divide (signed)                                                                       |
| DIVI                   | 11, 010    | iM          | 107      | 107      | 107    | 744      | 744    | 744  | Word: $B_{-1} \leftarrow B_{1} + src$                                                 |
| 5.12                   |            | IR          | 107      | 107      | 107    | 744      | 744    | 744  | $B_{-} \leftarrow remainder$                                                          |
|                        |            |             | 108      | 109      | 111    | 745      | 746    | 749  |                                                                                       |
|                        |            | x           | 109      | 109      | 112    | 746      | 746    | 749  | R <sub>n,n+2</sub> ← remainder                                                        |
| EXTS<br>EXTSB<br>EXTSL | dst        | R           | 11       | 11       | 11     | 11       | 11     | 11   | Extend Sign<br>Extend sign of low order half of dst<br>through high order half of dst |
| INC                    | dst, n     | R           | 4        | 4        | 4      |          |        |      | Increment by n                                                                        |
| INCB                   |            | IR          | 11       | 11       | 11     |          |        |      | dst ← dst + n                                                                         |
|                        |            | DA          | 13       | 14       | 16     |          |        |      | (n = 1 16)                                                                            |
|                        |            | х           | 14       | 14       | 17     |          |        |      | · · · ·                                                                               |
| MULT                   | R, src     | R           | 70       | 70       | 70     | 282†     | 282†   | 282† | Multiply (signed)                                                                     |
| MULTL                  |            | IM          | 70       | 70       | 70     | 282†     | 282†   | 282† | Word: R <sub>n,n+1</sub> ← R <sub>n+1</sub> ● src                                     |
|                        |            | IR          | 70       | 70       | 70     | 282†     | 282†   | 282† | Long Word: R <sub>n n+3</sub> ← R <sub>n+2,n+3</sub>                                  |
|                        |            | DA          | 71       | 72       | 74     | 283†     | 284†   | 286† | <sup>†</sup> Plus seven cycles for each 1 in the                                      |
|                        |            | х           | 72       | 72       | 75     | 284†     | 284†   | 287† | multiplicand                                                                          |
| NEG                    | dst        | R           | 7        | 7        | 7      |          |        |      | Negate                                                                                |
| NEGB                   |            | IR          | 12       | 12       | 12     |          |        |      | dst ← 0 – dst                                                                         |
|                        |            | DA          | 15       | 16       | 18     |          |        |      |                                                                                       |
|                        |            | х           | 16       | 16       | 19     |          |        |      |                                                                                       |
| SBC<br>SBCB            | R, src     | R           | 5        | 5        | 5      |          |        |      | Subtract with Carry<br>R ← R – src – carry                                            |
| SUB                    | R, src     | R           | 4        | 4        | 4      | 8        | 8      | 8    | Subtract                                                                              |
| SUBB                   |            | IM          | 7        | 7        | 7      | 14       | 14     | 14   | R ← R – src                                                                           |
| SUBL                   |            | IR          | 7        | 7        | 7      | 14       | 14     | 14   |                                                                                       |
|                        |            | DA          | 9        | 10       | 12     | 15       | 16     | 18   |                                                                                       |
|                        |            | х           | 10       | 10       | 13     | 16       | 16     | 19   |                                                                                       |
| LOGICAL                |            |             |          |          |        |          |        |      |                                                                                       |
| AND                    | R, src     | R           | 4        | 4        | 4      |          |        |      | AND                                                                                   |
| ANDB                   |            | IM          | 7        | 7        | 7      |          |        |      | R ← R AND src                                                                         |
|                        |            | IR          | 7        | 7        | 7      |          |        |      |                                                                                       |
|                        |            | DA          | 9        | 10       | 12     |          |        |      |                                                                                       |
|                        |            | Х           | 10       | 10       | 13     |          |        |      |                                                                                       |
| СОМ                    | dst        | R           | 7        | 7        | 7      |          |        |      | Complement                                                                            |
| COMB                   |            | IR          | 12       | 12       | 12     |          |        |      | dst ← NOT dst                                                                         |
|                        |            | DA          | 15       | 16       | 18     |          |        |      |                                                                                       |
|                        |            | Х           | 16       | 16       | 19     |          |        |      |                                                                                       |
| OR                     | R, src     | R           | 4        | 4        | 4      |          |        |      | OR                                                                                    |
| ORB                    |            | IM          | 7        | 7        | 7      |          |        |      | R ← R OR src                                                                          |
|                        |            | IR          | 7        | 7        | 7      |          |        |      |                                                                                       |
|                        |            | DA          | 9        | 10       | 12     |          |        |      |                                                                                       |
|                        |            | х           | 10       | 10       | 13     |          |        |      |                                                                                       |
| *NS = Non-segmente     | d SS = Seg | mented Shor | t Offset | SL = \$  | Segmen | ted Long | Offset |      |                                                                                       |

# LOGICAL (Continued)

|                   |          |       |    |          | Clock | Cycles | •        |    |                                                            |
|-------------------|----------|-------|----|----------|-------|--------|----------|----|------------------------------------------------------------|
|                   |          | Addr. | W  | /ord, By | te    | L      | ong Wo   | rd |                                                            |
| Mnemonics         | Operands | Modes | NS | SS       | SL    | NS     | SS       | SL | Operation                                                  |
| тсс               | cc, dst  | R     | 5  | 5        | 5     |        |          |    | Test Condition Code                                        |
| тссв              |          |       |    |          |       |        |          |    | Set LSB if cc is true                                      |
| TEST              | dst      | R     | 7  | 7        | 7     | 13     | 13       | 13 | Test                                                       |
| TESTB             |          | IR    | 8  | 8        | 8     | 13     | 13       | 13 | dst OR 0                                                   |
| TESTL             |          | DA    | 11 | 12       | 14    | 16     | 17       | 19 |                                                            |
|                   |          | х     | 12 | 12       | 15    | 17     | 17       | 20 |                                                            |
| XOR               | R, src   | R     | 4  | 4        | 4     |        |          |    | Exclusive OR                                               |
| XORB              |          | IM    | 7  | 7        | 7     |        |          |    | R ← R XOR src                                              |
|                   |          | IR    | 7  | 7        | 7     |        |          |    |                                                            |
|                   |          | DA    | 9  | 10       | 12    |        |          |    |                                                            |
|                   |          | х     | 10 | 10       | 13    |        |          |    |                                                            |
| PROGRAM           | CONTROL  |       |    |          |       |        |          |    |                                                            |
|                   | det      |       | 10 | 15       | 15    |        |          |    | Call Subroutine                                            |
| VALL              | Got      |       | 12 | 18       | 20    |        |          |    | Autodecrement SP                                           |
|                   |          | X     | 12 | 18       | 21    |        |          |    |                                                            |
|                   |          | ~     | 10 | 10       | 21    |        |          |    | PC ← dst                                                   |
| CALR              | dst      | RA    | 10 | 10       | 15    |        |          |    | Call Relative                                              |
|                   |          |       |    |          |       |        |          |    | Autodecrement SP                                           |
|                   |          |       |    |          |       |        |          |    | @ SP ← PC                                                  |
|                   |          |       |    |          |       |        |          |    | PC←PC + dst (range - 4094 to + 4096)                       |
| DJNZ              | R, dst   | RA    | 11 | 11       | 11    |        |          |    | Decrement and Jump if Non-Zero                             |
| DBJNZ             |          |       |    |          |       |        |          |    | R ← R – 1                                                  |
|                   |          |       |    |          |       |        |          |    | If $R \neq 0$ : PC $\leftarrow$ PC + dst(range – 254 to 9) |
| IRET <sup>†</sup> | -        |       | 13 | 13       | 16    |        |          |    | Interrupt Return                                           |
|                   |          |       |    |          |       |        |          |    | PS ← @ SP                                                  |
|                   |          |       |    |          |       |        |          |    | Autoincrement SP                                           |
| JP                | cc, dst  | IR    | 10 | 10       | 15    |        | (taken)  |    | Jump Conditional                                           |
|                   |          | IR    | 7  | 7        | 7     | (      | not take | n) | If cc is true: PC 🗲 dst                                    |
|                   |          | DA    | 7  | 8        | 10    |        |          |    |                                                            |
|                   |          | X     | 8  | 8        | 11    |        |          |    |                                                            |
| JR                | cc, dst  | RA    | 6  | 6        | 6     |        |          |    | Jump Conditional Relative                                  |
|                   |          |       |    |          |       |        |          |    | If cc is true: PC ← PC + dst                               |
|                   |          |       |    |          |       |        |          |    | (range – 256 to + 254)                                     |
| RET               | сс       |       | 10 | 10       | 13    |        | (taken)  |    | Return Conditional                                         |
|                   |          |       | 7  | 7        | 7     | (      | not take | n) | If cc is true. PC 🗲 @ SP                                   |
|                   |          |       |    |          |       |        |          |    | Autoincrement SP                                           |
| SC                | src      | IM    | 33 | 33       | 39    |        |          |    | System Call                                                |
|                   |          |       |    |          |       |        |          |    | Autodecrement SP                                           |
|                   |          |       |    |          |       |        |          |    | @ SP ← old PS                                              |
|                   |          |       |    |          |       |        |          |    | Push instruction                                           |
|                   |          |       |    |          |       |        |          |    | PS ← System Call PS                                        |
|                   |          |       |    |          |       |        |          |    |                                                            |

\*NS = Non-segmented SS = Segmented Short Offset SL = Segmented Long Offset †Privileged instruction. Executed in system mode only

### **BIT MANIPULATION**

RRDB

SDA

SDAB

SDAL

SDL

SDLB

SDLL

|           |          |       |    |         | Clock ( | Cycles* |        |    |                                        |
|-----------|----------|-------|----|---------|---------|---------|--------|----|----------------------------------------|
|           |          | Addr. | W  | ord, By | te      | Lo      | ong Wo | rd |                                        |
| Mnemonics | Operands | Modes | NS | SS      | SL      | NS      | SS     | SL | Operation                              |
| BIT       | dst, b   | R     | 4  | 4       | 4       |         |        |    | Test Bit Static                        |
| BITB      |          | IR    | 8  | 8       | 8       |         |        |    | Z flag ← NOT dst bit specified by b    |
|           |          | DA    | 10 | 11      | 13      |         |        |    |                                        |
|           |          | х     | 11 | 11      | 14      |         |        |    |                                        |
| BIT       | dst, R   | R     | 10 | 10      | 10      |         |        |    | Test Bit Dynamic                       |
| ВІТВ      |          |       |    |         |         |         |        |    | Z flag - NOT dst bit specified by      |
|           |          |       |    |         |         |         |        |    | contents of R                          |
| RES       | dst, b   | R     | 4  | 4       | 4       |         |        |    | Reset Bit Static                       |
| RESB      |          | IR    | 11 | 11      | 11      |         |        |    | Reset dst bit specified by b           |
|           |          | DA    | 13 | 14      | 16      |         |        |    |                                        |
|           |          | х     | 14 | 14      | 17      |         |        |    |                                        |
| RES       | dst, R   | R     | 10 | 10      | 10      |         |        |    | Reset Bit Dynamic                      |
| RESB      |          |       |    |         |         |         |        |    | Reset dst bit specified by contents R  |
| SET       | dst, b   | R     | 4  | 4       | 4       |         |        |    | Set Bit Static                         |
| SETB      |          | IR    | 11 | 11      | 11      |         |        |    | Set dst bit specified by b             |
|           |          | DA    | 13 | 14      | 16      |         |        |    |                                        |
|           |          | х     | 14 | 14      | 17      |         |        |    |                                        |
| SET       | dst, R   | R     | 10 | 10      | 10      |         |        |    | Set Bit Dynamic                        |
| SETB      |          |       |    |         |         |         |        |    | Set dst bit specified by contents of R |
| TSET      | dst      | R     | 7  | 7       | 7       |         |        |    | Test and Set                           |
| TSETB     |          | IR    | 11 | 11      | 11      |         |        |    | S flag ← MSB of dst                    |
|           |          | DA    | 14 | 15      | 17      |         |        |    | dst ← all 1s                           |
|           |          | х     | 15 | 15      | 18      |         |        |    |                                        |
|           |          |       |    |         |         |         |        |    |                                        |
|           |          |       |    |         |         |         |        |    |                                        |
| RL        | dst, n   | к     | 6  | tor n = | 1       |         |        |    | Rotate Left                            |
| RLB       |          | К     | /  | tor n = | 2       |         |        |    | by n bits (n = 1, 2)                   |
| RLC       | dst, n   | R     | 6  | for n = | 1       |         |        |    | Rotate Left through Carry              |
| RLCB      |          | R     | 7  | for n = | 2       |         |        |    | by n bits $(n = 1, 2)$                 |
| RLDB      | R, src   | R     | 9  | 9       | 9       |         |        |    | Rotate Digit Left                      |
| RR        | dst, n   | R     | 6  | for n = | 1       |         |        |    | Rotate Right                           |
| RRB       |          | R     | 7  | for n = | 2       |         |        |    | by n bits $(n = 1, 2)$                 |
| RRC       | dst, n   | R     | 6  | for n = | 1       |         |        |    | Rotate Right through Carry             |
| RRCB      |          | R     | 7  | for n = | 2       |         |        |    | by n bits $(n = 1, 2)$                 |

\*NS = Non-segmented SS = Segmented Short Offset SL = Segmented Long Offset

R

R

R

9

9

(15 + 3 n)

(15 + 3 n)

9

(15 + 3 n)

(15 + 3 n)

R, src

dst, R

dst, R

**Rotate Digit Right** 

Shift dst left or right by

Shift Dynamic Logical

Shift dst left or right by

contents of R

contents of R

Shift Dynamic Arithmetic

# ROTATE AND SHIFT (Continued)

|                     |          |       | C          | lock ( | ycles*    |          |    |                                        |
|---------------------|----------|-------|------------|--------|-----------|----------|----|----------------------------------------|
|                     |          | Addr. | Word, Byt  | e      | Long Word |          |    |                                        |
| Mnemonics           | Operands | Modes | NS SS      | SL     | NS        | SS       | SL | Operation                              |
| SLA<br>SLAB<br>SLAL | dst, n   | R     | (13 + 3 n) | )      | (         | 13 + 3 r | 1) | Shift Left Arithmetic<br>by n bits     |
| SLL<br>SLLB<br>SLLL | dst, n   | R     | (13 + 3 n) | )      | (         | 13 + 3 r | 1) | <b>Shift Left Logical</b><br>by n bits |
| SRA<br>SRAB<br>SRAL | dst, n   | R     | (13 + 3 n) | )      | (         | 13 + 3 r | 1) | Shift Right Arithmetic<br>by n bits    |
| SRL<br>SRLB<br>SRLL | dst, n   | R     | (13 + 3 n) | )      | (         | 13 + 3 r | 1) | Shift Right Logical<br>by n bits       |

# **BLOCK TRANSFER AND STRING MANIPULATION**

| CPD<br>CPDB     | R <sub>x</sub> ,src,R <sub>k</sub> ,cc | IR | 20 20     | 20 | Compare and Decrement<br>R <sub>X</sub> – src<br>Autodecrement src address<br>R <sub>Y</sub> ← R <sub>Y</sub> – 1                                          |
|-----------------|----------------------------------------|----|-----------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPDR<br>CPDRB   | R <sub>X</sub> ,src,R <sub>Y</sub> ,cc | IR | (11 + 9 r | )  | Compare, Decrement, and Repeat<br>$R_X - src$<br>Autodecrement src address<br>$R_Y \leftarrow R_Y - 1$<br>Repeat until cc is true or $R_Y = 0$             |
| CPI<br>CPIB     | R <sub>X</sub> ,src,R <sub>Y</sub> ,cc | IR | 20 20     | 20 | Compare and Increment<br>R <sub>X</sub> – src<br>Autoincrement src address<br>R <sub>Y</sub> ← R <sub>Y</sub> – 1                                          |
| CPIR<br>CPIRB   | R <sub>X</sub> ,src,R <sub>Y</sub> ,cc | IR | (11 + 9r  | )) | Compare, Increment, and Repeat $R_X - src$ Autoincrement src address $R_Y \leftarrow R_Y - 1$ Repeat until cc is true or $R_Y = 0$                         |
| CPSD<br>CPSDB   | dst,src,R,cc                           | IR | 25 25     | 25 | Compare String and Decrement<br>dst - src<br>Autodecrement dst and src addresses<br>$R \leftarrow R - 1$                                                   |
| CPSDR<br>CPSDRB | dst,src,R,cc                           | IR | (11 + 14  | n) | Compare String, Decrement, and<br>Repeat<br>dst – src<br>Autodecrement dst and src addresses<br>$R \leftarrow R - 1$<br>Repeat until cc is true or $R = 0$ |

\*NS = Non-segmented SS = Segmented Short Offset SL = Segmented Long Offset

# BLOCK TRANSFER AND STRING MANIPULATION (Continued)

| Clock Cycles*   |              |       |    |          |    |    |        |    |                                                                                                                                                           |  |  |  |
|-----------------|--------------|-------|----|----------|----|----|--------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                 |              | Addr. | W  | /ord, By | te | L  | ong Wo | rd |                                                                                                                                                           |  |  |  |
| Mnemonics       | Operands     | Modes | NS | SS       | SL | NS | SS     | SL | Operation                                                                                                                                                 |  |  |  |
| CPSI<br>CPSIB   | dst,src,R,cc | IR    | 25 | 25       | 25 |    |        |    | Compare String and Increment<br>dst – src<br>Autoincrement dst and src addresses<br>$R \leftarrow R - 1$                                                  |  |  |  |
| CPSIR<br>CPSIRB | dst,src,R,cc | IR    | (1 | 1 + 14   | n) |    |        |    | Compare String, Increment and<br>Repeat<br>dst - src<br>Autoincrement dst and src addresses<br>$R \leftarrow R - 1$<br>Repeat until cc is true or $R = 0$ |  |  |  |
| LDD<br>LDDB     | dst,src,R    | IR    | 20 | 20       | 20 |    |        |    | Load and Decrement<br>dst $\leftarrow$ src<br>Autodecrement dst and src addresses<br>$R \leftarrow R - 1$                                                 |  |  |  |
| LDDR<br>LDDRB   | dst,src,R    | IR    | (  | 11 + 9r  | ר) |    |        |    | Load, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement dst and src addresses<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$                 |  |  |  |
| LDI<br>LDIB     | dst,src,R    | IR    | 20 | 20       | 20 |    |        |    | Load and Increment<br>dst ← src<br>Autoincrement dst and src addresses<br>R ← R - 1                                                                       |  |  |  |
| LDIR<br>LDIRB   | dst,src,R    | IR    | (  | 11 + 9r  | n) |    |        |    | Load, Increment and Repeat<br>dst $\leftarrow$ src<br>Autoincrement dst and src addresses<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$                 |  |  |  |
| TRDB            | dst,src,R    | IR    | 25 | 25       | 25 |    |        |    | Translate and Decrement<br>dst ← src (dst)<br>Autodecrement dst address<br>R ← R - 1                                                                      |  |  |  |
| TRDRB           | dst,src,R    | IR    | (1 | 1 + 14   | n) |    |        |    | Translate, Decrement and Repeat<br>dst ← src (dst)<br>Autodecrement dst address<br>R ← R – 1<br>Repeat until R = 0                                        |  |  |  |
| TRIB            | dst,src,R    | IR    | 25 | 25       | 25 |    |        |    | Translate and Increment<br>dst ← src (dst)<br>Autoincrement dst address<br>R ← R – 1                                                                      |  |  |  |

\*NS = Non-segmented SS = Segmented Short Offset \*Privileged instruction. Executed in system mode only. SL = Segmented Long Offset

|           |             | Addr. | W  | ord, By | te | L  | ong Wa | ord |                                                                                                                                                                     |
|-----------|-------------|-------|----|---------|----|----|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonics | Operands    | Modes | NS | SS      | SL | NS | SS     | SL  | Operation                                                                                                                                                           |
| TRIRB     | dst,src,R   | IR    | (1 | 1 + 14  | n) |    |        |     | Translate, Increment and Repeat<br>dst ← src (dst)<br>Autoincrement dst address<br>R ← R – 1<br>Repeat until R = 0                                                  |
| TRTDB     | src1,src2,R | IR    | 25 | 25      | 25 |    |        |     | Translate and Test, Decrement<br>RH1 ← src2 (src1)<br>Autodecrement src 1 address<br>R ← R - 1                                                                      |
| TRTDRB    | src1,src2,R | IR    | (1 | 1 + 14  | n) |    |        |     | Translate and Test, Decrement, and<br>Repeat<br>RH1 ← src2 (src1)<br>Autodecrement src1 address<br>R ← R - 1<br>Repeat until R = 0 or RH1 = 0                       |
| TRTIB     | src1,src2,R | IR    | 25 | 25      | 25 |    |        |     | Translate and Test, Increment<br>RH1 ← src2 (src1)<br>Autoincrement src1 address<br>R ← R - 1                                                                       |
| TRTIRB    | src1,src2,R | IR    | (1 | 1 + 14  | n) |    |        |     | Translate and Test, Increment and<br>Repeat<br>RH1 $\leftarrow$ src2 (src1)<br>Autoincrement src 1 address<br>R $\leftarrow$ R - 1<br>Repeat until R = 0 or RH1 = 0 |

# BLOCK TRANSFER AND STRING MANIPULATION (Continued)

### **INPUT/OUTPUT**

| IN <sup>†</sup><br>INB <sup>†</sup>     | R,src     | IR<br>DA | 10<br>12 | 10<br>12 | 10<br>12 | <b>Input</b><br>R ← src                                                                                  |
|-----------------------------------------|-----------|----------|----------|----------|----------|----------------------------------------------------------------------------------------------------------|
| IND†<br>INDB†                           | dst,src,R | IR       | 21       | 21       | 21       | Input and Decrement<br>dst ← src<br>Autodecrement dst address<br>R ← R - 1                               |
| INDR <sup>†</sup><br>INDRB <sup>†</sup> | dst,src,R | IR       | (1       | 1 + 10   | n)       | Input, Decrement and Repeat<br>dst ← src<br>Autodecrement dst address<br>R ← R - 1<br>Repeat until R = 0 |
| INI <sup>†</sup><br>INIB <sup>†</sup>   | dst,src,R | IR       | 21       | 21       | 21       | Input and Increment<br>dst ← src<br>Autoincrement dst address<br>R ← R - 1                               |

\*NS = Non-segmented SS = Segmented Short Offset SL = Segmented Long Offset †Privileged instruction. Executed in system mode only.

# **INPUT/OUTPUT** (Continued)

|                                           |           | Addr.    | W        | ord, By  | te       | ່ L | ong Wo | rd |                                                                                                                                            |
|-------------------------------------------|-----------|----------|----------|----------|----------|-----|--------|----|--------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonics                                 | Operands  | Modes    | NS       | SS       | SL       | NS  | SS     | SL | Operation                                                                                                                                  |
| INIR <sup>†</sup><br>INIRB <sup>†</sup>   | dst,src,R | IR       | (1       | 1 + 10   | n)       |     |        |    | Input, Increment and Repeat<br>dst $\leftarrow$ src<br>Autoincrement dst address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$           |
| OUT <sup>†</sup><br>OUTB <sup>†</sup>     | dst,R     | IR<br>DA | 10<br>12 | 10<br>12 | 10<br>12 |     |        |    | Output<br>dst ← R                                                                                                                          |
| OUTD <sup>†</sup><br>OUTDB <sup>†</sup>   | dst,src,R | IR       | 21       | 21       | 21       |     |        |    | Output and Decrement<br>dst ← src<br>Autodecrement src address<br>R ← R - 1                                                                |
| OTDR <sup>†</sup><br>OTDRB <sup>†</sup>   | dst,src,R | IR       | (1       | 1 + 10   | n)       |     |        |    | Output, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement src address<br>R $\leftarrow$ R - 1<br>Repeat until R = 0            |
| О <b>UTI†</b><br>ОUTIВ†                   | dst,src,R | IR       | 21       | 21       | 21       |     | ***    |    | Output and Increment<br>dst $\leftarrow$ src<br>Autoincrement src address<br>$R \leftarrow R - 1$                                          |
| OTIR†<br>OTIRB†                           | dst,src,R | IR       | (1       | 1 + 10   | n)       |     |        |    | Output, Increment, and Repeat<br>dst $\leftarrow$ src<br>Autoincrement src address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$         |
| SIN <sup>†</sup><br>SINB <sup>†</sup>     | R,src     | DA       | 12       | 12       | 12       |     |        |    | <b>Special Input</b><br>R ← src                                                                                                            |
| SIND <sup>†</sup><br>SINDB <sup>†</sup>   | dst,src,R | IR       | 21       | 21       | 21       |     |        |    | Special Input and Decrement<br>dst ← src<br>Autodecrement dst address<br>R ← R - 1                                                         |
| SINDR <sup>†</sup><br>SINDRB <sup>†</sup> | dst,src,R | IR       | 1        | 1 + 10   | n)       |     |        |    | Special Input, Decrement, and<br>Repeat<br>dst $\leftarrow$ src<br>Autodecrement dst address<br>R $\leftarrow$ R - 1<br>Repeat until R = 0 |
| SINI†<br>SINIB†                           | dst,src,R | IR       | 21       | 21       | 21       |     |        |    | Special Input and Increment<br>dst ← src<br>Autoincrement dst address<br>R ← R - 1                                                         |

**Z800**1/2 **CPU** 

\*NS = Non-segmented SS = Segmented Short Offset SL = Segmented Long Offset †Privileged instruction. Executed in system mode only.

# **INPUT/OUTPUT** (Continued)

|                                           |           | Addr. | W  | ord, By | te | L  | ong Wo | rd |                                                                                                                                               |
|-------------------------------------------|-----------|-------|----|---------|----|----|--------|----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonics                                 | Operands  | Modes | NS | SS      | SL | NS | SS     | SL | Operation                                                                                                                                     |
| SINIR†<br>SINIRB†                         | dst,src,R | IR    | (1 | 1 + 10  | n) |    |        |    | Special Input, Increment, and<br>Repeat<br>$dst \leftarrow src$<br>Autoincrement dst address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$  |
| SOUT <sup>†</sup><br>SOUTB <sup>†</sup>   | dst,src   | DA    | 12 | 12      | 12 |    |        |    | <b>Special Output</b><br>dst ← src                                                                                                            |
| SOUTD <sup>†</sup><br>SOUTDB <sup>†</sup> | dst,src,R | IR    | 21 | 21      | 21 |    |        |    | Special Output and Decrement<br>dst ← src<br>Autodecrement src address<br>R ← R - 1                                                           |
| SOTDR <sup>†</sup><br>SOTDRB <sup>†</sup> | dst,src,R | IR    | (1 | 1 + 10  | n) |    |        |    | Special Output, Decrement, and<br>Repeat<br>$dst \leftarrow src$<br>Autodecrement src address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$ |
| SOUTI†<br>SOUTIB†                         | dst,src,R | IR    | 21 | 21      | 21 |    |        |    | Special Output and Increment<br>dst ← src<br>Autoincrement src address<br>R ← R - 1                                                           |
| SOTIR <sup>†</sup><br>SOTIRB <sup>†</sup> | dst,src,R | R     | (1 | 1 + 10  | n) |    |        |    | Special Output, Increment, and<br>Repeat<br>dst $\leftarrow$ src<br>Autoincrement src address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$ |
|                                           |           |       |    |         |    |    |        |    |                                                                                                                                               |

### CPU CONTROL

| COMFLG             | flags    |   | 7         | 7 | 7 | Complement Flag<br>(Any combination of C, Z, S, P/V)     |
|--------------------|----------|---|-----------|---|---|----------------------------------------------------------|
| DI†                | int      |   | 7         | 7 | 7 | <b>Disable Interrupt</b><br>(Any combination of NVI, VI) |
| EI†                | int      |   | 7         | 7 | 7 | Enable Interrupt<br>(Any combination of NVI, VI)         |
| HALT               |          |   | (8 + 3 n) |   |   | HALT                                                     |
|                    | CTLR,src | R | 7         | 7 | 7 | Load into Control Register<br>CTLR ← src                 |
| LDCTL <sup>†</sup> | dst,CTLR | R | 7         | 7 | 7 | Load from Control Register<br>dst ← CTLR                 |

\*NS = Non-segmented SS = Segmented Short Offset †Privileged instruction. Executed in system mode only. SL = Segmented Long Offset

# CPU CONTROL (Continued)

|                   |          | Addr.         | w              | ord, By        | te             | L  | ong Wo      | rd |                                                                   |
|-------------------|----------|---------------|----------------|----------------|----------------|----|-------------|----|-------------------------------------------------------------------|
| Mnemonics         | Operands | Modes         | NS             | SS             | SL             | NS | SS          | SL | Operation                                                         |
| LDCTLB            | FLGR,src | R             | 7              | 7              | 7              |    |             |    | Load into Flag Byte Register<br>FLGR ← src                        |
| LDCTLB            | dst,FLGR | R             | 7              | 7              | 7              |    | <del></del> |    | Load from Flag Byte Register<br>dst ← FLGR                        |
| LDPS†             | SIC      | IR<br>DA<br>X | 12<br>16<br>17 | 16<br>20<br>20 | 16<br>22<br>23 |    |             |    | Load Program Status<br>PS ← src                                   |
| MBIT†             |          |               | 7              | 7              | 7              |    |             |    | Test Multi-Micro Bit<br>Set S if MI is Low; reset S if MI is High |
| MREQ <sup>†</sup> | dst      | R             |                | (12 + n        | )              |    |             |    | Multi-Micro Request                                               |
| MRES <sup>†</sup> |          |               | 5              | 5              | 5              |    |             |    | Multi-Micro Reset                                                 |
| MSET <sup>†</sup> |          |               | 5              | 7              | 7              |    |             |    | Multi-Micro Set                                                   |
| NOP               |          |               | 7              | 7              | 7              |    | <u>.</u>    |    | No Operation                                                      |
| RESFLG            | flag     |               | 7              | 7              | 7              |    |             |    | Reset Flag<br>(Any combination of C, Z, S, P/V)                   |
| SETFLG            | flag     |               | 7              | 7              | 7              |    |             |    | <b>Set Flag</b><br>(Any combination of C, Z, S, P/V)              |

Z8001/2 CPU

\*NS = Non-segmented SS = Segmented Short Offset SL = Segmented Long Offset †Privileged instruction. Executed in system mode only.
# **CONDITION CODES**

| Code | Meaning                        | Flag Settings             | CC Field |
|------|--------------------------------|---------------------------|----------|
| F    | Always false                   |                           | 0000     |
| Т    | Always true                    | _                         | 1000     |
| Z    | Zero                           | Z = 1                     | 0110     |
| NZ   | Not zero                       | Z = 0                     | 1110     |
| С    | Carry                          | C = 1                     | 0111     |
| NC   | No Carry                       | C = 0                     | 1111     |
| PL   | Plus                           | S = 0                     | 1101     |
| MI   | Minus                          | S = 1                     | 0101     |
| NE   | Not equal                      | Z = 0                     | 1110     |
| EQ   | Equal                          | Z = 1                     | 0110     |
| OV   | Overflow                       | P/V = 1                   | 0100     |
| NOV  | No overflow                    | P/V = 0                   | 1100     |
| PE   | Parity is even                 | P/V = 1                   | 0100     |
| PO   | Parity is odd                  | P/V = 0                   | 1100     |
| GE   | Greater than or equal (signed) | (S XOR P/V) = 0           | 1001     |
| LT   | Less than (signed)             | (S X O R P / V) = 1       | 0001     |
| GT   | Greater than (signed)          | [Z OR (S XOR P/V)] = 0    | 1010     |
| LE   | Less than or equal (signed)    | [Z  OR (S  XOR P/V)] = 1  | 0010     |
| UGE  | Unsigned greater than or equal | C = 0                     | 1111     |
| ULT  | Unsigned less than             | C = 1                     | 0111     |
| UGT  | Unsigned greater than          | [(C = 0) AND (Z = 0)] = 1 | 1011     |
| ULE  | Unsigned less than or equal    | (C  OR  Z) = 1            | 0011     |

Note that some condition codes have identical flag settings and binary fields in the instruction: Z = EQ, NZ = NE, C = ULT, NC = UGE, OV = PE, NOV = PO

# **STATUS CODE LINES**

| ST0-ST3 | Definition                              |
|---------|-----------------------------------------|
| 0000    | Internal operation                      |
| 0001    | Memory refresh                          |
| 0010    | I/O reference                           |
| 0011    | Special I/O reference (e.g., to an MMU) |
| 0100    | Segment trap acknowledge                |
| 0101    | Non-maskable interrupt acknowledge      |
| 0110    | Non-vectored interrupt acknowledge      |
| 0111    | Vectored interrupt acknowledge          |
| 1000    | Data memory request                     |
| 1001    | Stack memory request                    |
| 1010    | Data memory request (EPU)               |
| 1011    | Stack memory request (EPU)              |
| 1100    | Program reference, nth word             |
| 1101    | Instruction fetch, first word           |
| 1110    | Extension processor transfer            |
| 1111    | Reserved                                |

#### PIN DESCRIPTION

AD<sub>0</sub>-AD<sub>15</sub>. Address/Data (inputs/outputs, active High, 3-state). These multiplexed address and data lines are used. for I/O and to address memory.

AS. Address Strobe (output, active Low, 3-state). The rising edge of AS indicates addresses are valid.

BUSACK. Bus Acknowledge (output active Low). A Low on this line indicates the CPU has relinquished control of the bus.

BUSREQ. Bus Request (input, active Low). This line must be driven Low to request the bus from the CPU.

**B/W.** Byte/Word (output, Low = Word, 3-state). This signal defines the type of memory reference on the 16-bit address/data bus.

CLK. System Clock (input). CLK is a 5V single-phase time-base input.

**DS.** Data Strobe (output, active Low, 3-state). This line times the data in and out of the CPU.

MREQ. Memory Request (output, active Low, 3-state). A Low on this line indicates that the address/data bus holds a memory address.

MI, MO. Multi-Micro In, Multi-Micro Out (input and output, active Low). These two lines form a resource-request daisy chain that allows one CPU in a multi-microprocessor system to access a shared resource.

**NMI.** Non-Maskable Interrupt (edge triggered, input, active Low). A high-to-low transition on NMI requests a

non-maskable interrupt. The NMI interrupt has the highest priority of the three types of interrupts.

**N/S.** Normal/System Mode (output, Low = System Mode, 3-state). N/S indicates the CPU is in the normal or system mode

NMI. Non-Vectored Interrupt (input, active Low). A Low on this line requests a non-vectored interrupt.

**RESET.** Reset (input, active Low). A Low on this line resets the CPU.

R/W. Read/Write (output, Low = Write, 3-state). R/W indicates that the CPU is reading from or writing to memory or I/O.

SEGT. Segment Trap (input, active Low). The Memory Management Unit interrupts the CPU with a Low on this line when the MMU detects a segmentation trap. Input on Z8001 only.

SNo-SN6. Segment Number (outputs, active High, 3-state). These lines provide the 7-bit segment number used to address one of 128 segments by the Z8010 memory Management Unit Output by the Z8001 only.

ST<sub>0</sub>-ST<sub>3</sub>. Status (outputs, active High, 3-state). These lines specify the CPU status (see Status Code Lines).

**STOP.** Stop (input, active Low). This input can be used to single-step instruction execution.

VI. Vectored Interrupt (input, active Low). A Low on this line requests a vectored interrupt.

WAIT. Wait (input, active Low). This line indicates to the CPU that the memory or I/O device is not ready for data transfer.



|                  | 11 |       | 48 | AD <sub>8</sub> |
|------------------|----|-------|----|-----------------|
| AD9              | 2  |       | 47 | SN6             |
| AD <sub>10</sub> | 3  |       | 46 | ⊐ sn₅           |
| AD11             | 4  |       | 45 | AD7             |
| AD12             | 5  |       | 44 | AD6             |
| AD13             | 6  |       | 43 |                 |
| STOP             | 7  |       | 42 | SN4             |
| мі               | 8  |       | 41 | AD5             |
| AD15             | 9  |       | 40 | AD3             |
| AD14             | 10 |       | 39 | AD2             |
| + 5 V 🗖          | 11 |       | 38 |                 |
| ⊽ 🗖              | 12 | 79004 | 37 |                 |
|                  | 13 | 20001 | 36 | GND GND         |
| SEGT             | 14 |       | 35 | CLOCK           |
|                  | 15 |       | 34 | AS              |
| RESET            | 16 |       | 33 |                 |
| мо               | 17 |       | 32 | 🗖 в/₩           |
|                  | 18 |       | 31 | N/S             |
| DS 🗖             | 19 |       | 30 | R/W             |
| sт₃ 🗖            | 20 |       | 29 | BUSACK          |
| ST2 🗖            | 21 |       | 28 | WAIT            |
| ST1 🗖            | 22 |       | 27 | BUSREQ          |
| st₀ 🗖            | 23 |       | 26 | SN₀             |
| SN3 🗖            | 24 |       | 25 | SN1             |
|                  | -  |       |    |                 |

R

Ñ

Figure 10a. 48-pin Dual-In-Line Package (DIP), **Pin Assignments** 

Figure 11a. 40-pin Dual-In-Line Package (DIP), **Pin Assignments** 







Figure 11b. 44-pin Chip Carrier, Pin Assignments

#### **Z8000 CPU TIMING**

The Z8000 CPU executes instructions by stepping through sequences of basic machine cycles, such as memory read or write, I/O device read or write, interrupt acknowledge, and internal execution. Each of these basic cycles requires three to ten clock cycles to execute. Instructions that require more clock cycles to execute are broken up into several machine cycles. Thus no machine cycle is longer than ten clock cycles and fast response to a Bus Request is guaranteed.

The instruction opcode is fetched by a normal memory read operation. A memory refresh cycle can be inserted just after the completion of any first instruction fetch (IF<sub>1</sub>) cycle and can also be inserted while the following instructions are being executed: MULT, MULTL, DIV, DIVL, HALT, all Shift instructions, all Block Move instructions, and the Multi-Micro Request instruction (MREQ).

The following timing diagrams show the relative timing relationships of all CPU signals during each of the basic operations. When a machine cycle requires additional clock cycles for CPU internal operation, one to five clock cycles are added. Memory and I/O read and write, as well as interrupt acknowledge cycles, can be extended by activating the WAIT input. For exact timing information, refer to the composite timing diagram.

Note that the WAIT input is not synchronized in the Z8000 and that the setup and hold times for WAIT, relative to the clock, must be met. If asynchronous WAIT signals are generated, they must be synchronized with the CPU clock before entering the Z8000.

#### MEMORY READ AND WRITE

Memory read and instruction fetch cycles are identical, except for the status information on the  $ST_0$ - $ST_3$  outputs. During a memory read cycle, a 16-bit address is placed on the  $AD_0$ - $AD_{15}$  outputs early in the first clock period, as shown in Figure 12. In the Z8001, the 7-bit segment number is output on  $SN_0$ - $SN_6$  one clock period earlier than the 16-bit address offset.)

A valid address is indicated by the rising edge of Address Strobe. Status and mode information become valid early in the memory access cycle and remain stable throughout. The state of the  $\overline{\text{WAIT}}$  input is sampled in the middle of the second clock cycle by the falling edge of Clock. If  $\overline{\text{WAIT}}$  is

Low, an additional clock period is added between  $T_2$  and  $T_3$ . WAIT is sampled again in the middle of this wait cycle, and additional wait states can be inserted: this allows interfacing slow memories. No control outputs change during wait states.

Although Z8000 memory is word organized, memory is addressed as bytes. All instructions are word-aligned, using even addresses. Within a 16-bit word, the most significant byte ( $D_8$ - $D_{15}$ ) is addressed by the low-order address ( $A_0$  = Low), and the least significant byte ( $D_0$ - $D_7$ ) is addressed by the high-order address ( $A_0$  = High).





# **INPUT/OUTPUT**

I/O timing is similar to memory read/write timing, except that one wait state is automatically (T\_{WA}) inserted between  $T_2$ 

and  $T_3$  (Figure 13). Both the segmented Z8001 and the nonsegmented Z8002 use 16-bit I/O addresses.



Figure 13. Input/Output Timing

### INTERRUPT AND SEGMENT TRAP REQUEST AND ACKNOWLEDGE

The Z8000 CPU recognizes three interrupt inputs (non-maskable, vectored, and nonvectored) and a segmentation trap input. Any High-to-Low transition on the NMI input is asynchronously edge detected and sets the internal NMI latch. The VI, NVI, and SEGT inputs, as well as the state of the internal NMI latch, are sampled at the end of  $T_2$  in the last machine cycle of any instruction.

In response to an interrupt or trap, the subsequent IF<sub>1</sub> cycle is exercised, but ignored. The internal state of the CPU is not altered and the instruction will be refetched and executed after the return from the interrupt routine. The program counter is not updated, but the system stack pointer is decremented in preparation for pushing starting information onto the system stack.

The next machine cycle is the interrupt acknowledge cycle.

This cycle has five automatic wait states, with additional wait states possible, as shown in Figure 14.

After the last wait state, the CPU reads the information on  $AD_0$ - $AD_{15}$  and temporarily stores it, to be saved on the stack later in the acknowledge sequence. This word identifies the source of the interrupt or trap. For the nonvectored and nonmaskable interrupts, all 16 bits can represent peripheral device status information. For the vectored interrupt, the low byte is the jump vector, and the high byte can be extra user status. For the segmentation trap, the *high* byte is the Memory Management Unit identifier and the *low* byte is undefined.

After the acknowledge cycle, the  $N/\overline{S}$  output indicates the automatic change to system mode.



Figure 14. Interrupt and Segment Trap Request/Acknowledge Timing

# STATUS SAVING SEQUENCE

The machine cycles, following the interrupt acknowledge or segmentation trap acknowledge cycle, push the old status information on the system stack in the following order: the 16-bit program counter; the 7-bit segment number (Z8001 only); the flag control word; and finally the interrupt/trap identifier. Subsequent machine cycles fetch the new program status from the program status area, and then branch to the interrupt/trap service routine.

Z8001/2 CPU

# **BUS REQUEST ACKNOWLEDGE TIMING**

A Low on the BUSREQ input indicates to the CPU that another device is requesting the Address/Data and control buses. The asynchronous BUSREQ input is synchronized at the beginning of any machine cycle (Figure 15). BUSREQ takes priority over WAIT. If BUSREQ is Low, an internal synchronous BUSREQ signal is generated, which—after completion of the current machine cycle—causes the BUSACK output to go Low and all bus outputs to go into the high-impedance state. The requesting device—typically a DMA—can then control the bus.

When BUSREQ is released, it is synchronized with the rising clock edge; the BUSACK output goes High one clock period later, indicating that the CPU will again take control of the bus.

x



Figure 15. Bus Request/Acknowledge Timing

# STOP

The STOP input is sampled by the last falling clock edge immediately preceding any IF<sub>1</sub> cycle (Figure 16) and before the second word of an EPA instruction is fetched. If  $\overline{\text{STOP}}$  is found Low during the IF<sub>1</sub> cycle, a stream of memory refresh cycles is inserted after T<sub>3</sub>, again sampling the  $\overline{\text{STOP}}$  input on each falling clock edge in the middle of the T<sub>3</sub> states. During the EPA instruction, both EPA instruction words are fetched but any data transfer or subsequent instruction fetch is

postponed until  $\overline{\text{STOP}}$  is sampled High. This refresh operation does not use the refresh prescaler or its divide-by-four clock prescaler; rather, it double-increments the refresh counter every three clock cycles. When  $\overline{\text{STOP}}$  is found High again, the next refresh cycle is completed, any remaining T states of the IF<sub>1</sub> cycle are then executed, and the CPU continues its operation.





# INTERNAL OPERATION

Certain extended instructions, such as Multiply and Divide, and some special instructions need additional time for the execution of internal operations. In these cases, the CPU goes through a sequence of internal operation machine cycles, each of which is three to eight clock cycles long (Figure 17). This allows fast response to Bus Request and Refresh Request, because bus request or refresh cycles can be inserted at the end of any internal machine cycle.





# HALT

A HALT instruction executes an unlimited number of 3-cycle internal operations, interspersed with memory refresh cycles whenever requested. An interrupt, segmentation trap, or reset are the only exits from a HALT instruction.

The CPU samples the  $\overline{VI}$ ,  $\overline{NVI}$ ,  $\overline{NMI}$ , and  $\overline{SEGT}$  inputs at the beginning of every T<sub>3</sub> cycle. If an input is found active during two consecutive samples, the subsequent IF<sub>1</sub> cycle is exercised, but ignored, and the normal interrupt acknowledge cycle is started.

#### MEMORY REFRESH

When the 6-bit prescaler in the refresh counter has been decremented to zero, a refresh cycle consisting of three T-states is started as soon as possible (that is, after the next  $IF_1$  cycle or Internal Operation cycle).

The 9-bit refresh counter value is put on the low-order side of the address bus  $(AD_0-AD_8)$ ;  $AD_9-AD_{15}$  are undefined (Figure 18). Since the memory is word-organized,  $A_0$  is always Low during refresh and the refresh counter is always

incremented by two, thus stepping through 256 consecutive refresh addresses on  $AD_1$ - $AD_8$ . Unless disabled, the presettable prescaler runs continuously and the delay in starting a refresh cycle is therefore not cumulative.

While the STOP input is Low, a continuous stream of memory refresh cycles, each three T-states long, is executed without using the refresh prescaler.





# RESET

A Low on the RESET input causes the following results within five clock cycles (Figure 19):

- AD<sub>0</sub>-AD<sub>15</sub> are 3-stated
- AS, DS, MREQ, ST<sub>0</sub>-ST<sub>3</sub>, BUSACK, and MO are forced High
- SN<sub>0</sub>-SN<sub>6</sub> are forced Low
- Refresh is disabled
- R/W, B/W, and N/S are not affected

When  $\overline{\text{RESET}}$  has been High for three clock periods, three consecutive memory read cycles are executed in the system mode for the Z8001. The Z8002 has two consecutive read cycles. In the Z8001, the first cycle reads the flag and control word from location 0002, the next reads the 7-bit program counter segment number from location 0004, the next reads the 16-bit PC offset from location 0006, and the following IF<sub>1</sub> cycle starts the program. In the Z8002, the first cycle reads the flag and control word from location 0002, the next reads the following IF<sub>1</sub> cycle starts the program.



#### **COMPOSITE AC TIMING DIAGRAM**



# AC CHARACTERISTICS†

|        |           |                                                                        | Z80  | 01/  | Z800 | 1A/  | Z800 | 1B/  |
|--------|-----------|------------------------------------------------------------------------|------|------|------|------|------|------|
| Number | Symbol    | Parameter                                                              | Min  | Max  | Min  | Max  | Min  | Max  |
| 1      | ТсС       | Clock Cycle Time                                                       | 250  | 2000 | 165  | 2000 | 100  | 2000 |
| 2      | TwCh      | Clock Width (High)                                                     | 105  | 1895 | 70   | 1930 | 40   | 1960 |
| 3      | TwCl      | Clock Width (Low)                                                      | 105  | 1895 | 70   | 1930 | 40   | 1960 |
| 4      | TfC       | Clock Fall Time                                                        |      | 20   |      | 10   |      | 10   |
| 5      | TrC       | Clock Rise Time                                                        |      | 20   |      | 15   |      | 10   |
| 6      | TdC(SNv)  | Clock ↑ to Segment Number Valid (50 pf load)                           |      | 130  |      | 110  |      | 90   |
| 7      | TdC(SNn)  | Clock 1 to Segment Number Not Valid                                    | 20   |      | 10   |      | 0    |      |
| 8      | TdC(Bz)   | Clock ↑ to Bus Float                                                   |      | 65   |      | 55   |      | 50   |
| 9      | TdC(A)    | Clock ↑ to Address Valid                                               |      | 100  |      | 75   |      | 55   |
| 10     | TdC(Az)   | Clock ↑ to Address Float                                               |      | 65   |      | 55   |      | 50   |
| 11     | TdA(DR)   | Address Valid to Read Data Required Valid                              |      | 475* |      | 305* |      | 180* |
| 12     | TsDR(C)   | Read Data to Clock ↓ Setup time                                        | 30   |      | 20   |      | 10   |      |
| 13     | TdDS(A)   | DS ↑ to Address Active                                                 | 80*  |      | 45*  |      | 20*  |      |
| 14     | TdC(DW)   | Clock ↑ to Write Data Valid                                            |      | 100  |      | 75   |      | 60   |
| 15     | ThDR(DS)  | Read Data to DS ↑ Hold Time                                            | 0    |      | 0    |      | 0    |      |
| 16     | TdDW(DS)  | Write Data Valid to DS ↑ Delay                                         | 295* |      | 195* |      | 110* |      |
| 17     | TdA(MR)   | Address Valid to MREQ ↓ Delay                                          | 55*  |      | 35*  |      | 20*  |      |
| 18     | TdC(MR)   | Clock ↓ to MREQ ↓ Delay                                                |      | 80   |      | 70   |      | 50   |
| 19     | TwMRh     | MREQ Width (High)                                                      | 210* |      | 135* |      | 80*  |      |
| 20     | TdMR(A)   | MREQ ↓ to Address Not Active                                           | 70*  |      | 35*  |      | 20*  |      |
| 21     | TdDW(DSW) | Write Data Valid to DS ↓ (Write) Delay                                 | 55*  |      | 35*  |      | 15*  |      |
| 22     | TdMR(DR)  | MREQ ↓ to Read Data Required Valid                                     |      | 370* |      | 230* |      | 140* |
| 23     | TdC(MR)   | Clock ↓ MREQ ↑ Delay                                                   |      | 80   |      | 60   |      | 50   |
| 24     | TdC(ASf)  | Clock ↑ to ĀS ↓ Delay                                                  |      | 80   |      | 60   |      | 45   |
| 25     | TdA(AS)   | Address Valid to AS ↑ Delay                                            | 55*  |      | 35*  |      | 20*  |      |
| 26     | TdC(ASr)  | Clock ↓ to ĀS ↑ Delay                                                  |      | 90   |      | 80   |      | 45   |
| 27     | TdAS(DR)  | AS ↑ to Read Data Required Valid                                       |      | 360* |      | 220* |      | 140* |
| 28     | TdDS(AS)  | DS ↑ to AS ↓ Delay                                                     | 70*  |      | 35*  |      | 15*  |      |
| 29     | TwAS      | AS Width (Low)                                                         | 85*  |      | 55*  |      | 30*  |      |
| 30     | TdAS(A)   | AS ↑ to Address Not Active Delay                                       | 70*  |      | 45*  |      | 20*  |      |
| 31     | TdAz(DSR) | Address Float to DS (Read) ↓ Delay                                     | 0    |      | 0    |      | 0    |      |
| 32     | TdAS(DSR) | AS ↑ to DS (Read) ↓ Delay                                              | 80*  |      | 55*  |      | 30*  |      |
| 33     | TdDSR(DR) | $\overline{\text{DS}}$ (Read) $\downarrow$ to Read Data Required Valid |      | 205* |      | 130* |      | 70*  |
| 34     | TdC(DSr)  | Clock ↓ to DS ↑ Delay                                                  |      | 70   |      | 65   |      | 50   |
| 35     | TdDS(DW)  | DS ↑ to Write Data Not Valid                                           | 75*  |      | 45*  |      | 25*  |      |
| 36     | TdA(DSR)  | Address Valid to DS (Read) ↓ Delay                                     | 180* |      | 110* |      | 65*  |      |
| 37     | TdC(DSR)  | Clock ↑ to DS (Read) ↓ Delay                                           |      | 120  |      | 85   |      | 65   |
| 38     | TwDSR     | DS (Read) Width (Low)                                                  | 275* |      | 185* |      | 110* |      |
| 39     | TdC(DSW)  | Clock ↓ to DS (Write) ↓ Delay                                          |      | 95   |      | 80   |      | 65   |
| 40     | TwDSW     | DS (Write) Width (Low)                                                 | 185* |      | 110* |      | 75*  |      |

\*Clock-cycle time-dependent characteristics. See Footnotes to AC Characteristics  ${\rm +Units}$  in nanoseconds (ns)

|        |                      |                                                   | Z8002 |      | Z8002A |      | Z8002B |      |
|--------|----------------------|---------------------------------------------------|-------|------|--------|------|--------|------|
| Number | Symbol               | Parameter                                         | Min   | Max  | Min    | Max  | Min    | Max  |
| 41     | TdDSI(DR)            | DS (I/O) ↓ to Read Data Required Valid            |       | 330* |        | 210* |        | 120* |
| 42     | TdC(DSf)             | Clock ↓ to DS (I/O) ↓ Delay                       |       | 120  |        | 90   |        | 65   |
| 43     | TwDS                 | DS (I/O) Width (Low)                              | 410*  |      | 255*   |      | 160*   |      |
| 44     | TdAS(DSA)            | ĀS ↑ to DS (Acknowledge) ↓ Delay                  | 1065* |      | 690*   |      | 410*   |      |
| 45     | TdC(DSA)             | Clock ↑ to DS (Acknowledge) ↓ Delay               |       | 120  |        | 85   |        | 70   |
| 46     | TdDSA(DR)            | DS (Acknowledge) ↓ to Read Data Required<br>Delay |       | 455* |        | 295* |        | 165* |
| 47     | TdC(S)               | Clock ↑ to Status Valid Delay                     |       | 110  |        | 85   |        | 65   |
| 48     | TdS(AS)              | Status Valid to AS ↑ Delay                        | 50*   |      | 30*    |      | 20*    |      |
| 49     | TsR(C)               | RESET to Clock ↑ Setup Time                       | 180   |      | 70     |      | 50     |      |
| 50     | ThR(C)               | RESET to Clock ↑ Hold Time                        | 0     |      | 0      |      | 0      |      |
| 51     | TwNMI                | NMI Width (Low)                                   | 100   |      | 70     |      | 50     |      |
| 52     | TsNMI(C)             | NMI to Clock † Setup Time                         | 140   |      | 70     |      | 50     |      |
| 53     | TsVI(C)              | VI, NVI to Clock ↑ Setup Time                     | 110   |      | 50     |      | 40     |      |
| 54     | ThVI(C)              | VI, NVI to Clock ↑ Hold Time                      | 20    |      | 20     |      | 10     |      |
| 55     | TsSGT(C <del>)</del> | SEGT to Clock ↑ Setup Time                        | 70    |      | 55     |      | 40     |      |
| 56     | ThSGT(C)             | SEGT to Clock ↑ Hold Time                         | 0     |      | 0      |      | 0      |      |
| 57     | TsMI(C)              | MI to Clock ↑ Setup Time                          | 180   |      | 140    |      | 80     |      |
| 58     | ThMI(C)              | MI to Clock ↑ Hold Time                           | 0     |      | 0      |      | 0      |      |
| 59     | TdC(MO)              | Clock ↑ to MO Delay                               |       | 120  |        | 85   |        | 80   |
| 60     | TsSTP(C)             | STOP to Clock ↓ Setup Time                        | 140   |      | 100    |      | 50     |      |
| 61     | ThSTP(C)             | STOP to Clock ↓ Hold Time                         | 0     |      | 0      |      | 0      |      |
| 62     | TsW(C)               | WAIT to Clock ↓ Setup Time                        | 50    |      | 30     |      | 20     |      |
| 63     | ThW(C)               | WAIT to Clock ↓ Hold Time                         | 10    |      | 10     |      | 5      |      |
| 64     | TsBRQ(C)             | BUSREQ to Clock                                   | 90    |      | 80     |      | 60     |      |
| 65     | ThBRQ(C)             | BUSREQ to Clock † Hold Time                       | 10    |      | 10     |      | 5      |      |
| 66     | TdC(BAKr)            | Clock ↑ to BUSACK ↑ Delay                         |       | 100  |        | 75   |        | 65   |
| 67     | TdC(BAKf)            | Clock ↑ to BUSACK ↓ Delay                         |       | 100  |        | 75   |        | 65   |
| 68     | TwA                  | Address Valid Width                               | 150*  |      | 95*    |      | 50*    |      |
| 69     | TdDS(S)              | DS ↑ to STATUS Not Valıd                          | 80 °  |      | 55*    |      | 30*    |      |

Z8001/

Z8001A/

Z8001B/

# AC CHARACTERISTICS† (Continued)

\*Clock-cycle time-dependent characteristics. See Footnotes to AC Characteristics. †Units in nanoseconds (ns).

# FOOTNOTES TO AC CHARACTERISTICS

| Number | Symbol    | Z8001/Z8002<br>Equation | Z8001A/Z8002A<br>Equation | Z8001B/Z8002B<br>Equation |
|--------|-----------|-------------------------|---------------------------|---------------------------|
| 11     | TdA(DR)   | 2TcC + TwCh - 130 ns    | 2TcC + TwCh - 95 ns       | 2TcC + TwCh - 60 ns       |
| 13     | TdDS(A)   | TwCl – 25 ns            | TwCl – 25 ns              | TwCl – 20 ns              |
| 16     | TdDW(DS)  | TcC + TwCh - 60 ns      | TcC + TwCh - 40 ns        | TcC + TwCh - 30 ns        |
| 17     | TdA(MR)   | TwCh – 50 ns            | TwCh – 35 ns              | TwCh – 20 ns              |
| 19     | TwMRh     | TcC – 40 ns             | TcC – 30 ns               | TcC – 20 ns               |
| 20     | TdMR(A)   | TwCl – 35 ns            | TwCl – 35 ns              | TwCl – 20 ns              |
| 21     | TdDW(DSW) | TwCh – 50 ns            | TwCh – 35 ns              | TwCh – 25 ns              |
| 22     | TdMR(DR)  | 2TcC – 130 ns           | 2TcC - 100 ns             | 2TcC - 60 ns              |
| 25     | TdA(AS)   | TwCh – 50 ns            | TwCh – 35 ns              | TwCh – 20 ns              |
| 27     | TdAS(DR)  | 2TcC - 140 ns           | 2TcC - 110 ns             | 2TcC - 60 ns              |
| 28     | TdDS(AS)  | TwCl – 35 ns            | TwCl – 35 ns              | TwCl – 25 ns              |
| 29     | TwAS      | TwCh – 20 ns            | TwCh – 15 ns              | TwCh – 10 ns              |
| 30     | TdAS(A)   | TwCl – 35 ns            | TwCl – 25 ns              | TwCl – 20 ns              |
| 32     | TdAS(DSR) | TwCl – 25 ns            | TwCl – 15 ns              | TwCl – 10 ns              |
| 33     | TdDSR(DR) | TcC + TwCh - 150 ns     | TcC + TwCh - 105 ns       | TcC + TwCh - 70 ns        |
| 35     | TdDS(DW)  | TwCl – 30 ns            | TwCl – 25 ns              | TwCl – 15 ns              |
| 36     | TdA(DSR)  | TcC – 70 ns             | TcC – 55 ns               | TcC – 35 ns               |
| 38     | TwDSR     | TcC + TwCh – 80 ns      | TcC + TwCh - 50 ns        | TcC + TwCh - 30 ns        |
| 40     | TwDSW     | TcC – 65 ns             | TcC – 55 ns               | TcC – 25 ns               |
| 41     | TdDSI(DR) | 2TcC - 170 ns           | 2TcC - 120 ns             | 2TcC - 80 ns              |
| 43     | TwDS      | 2TcC – 90 ns            | 2TcC - 75 ns              | 2TcC - 40 ns              |
| 44     | TdAS(DSA) | 4TcC + TwCI - 40 ns     | 4TcC + TwCI - 40 ns       | 4TcC + TwCl – 30 ns       |
| 46     | TdDSA(DR) | 2TcC + TwCh - 150 ns    | 2TcC + TwCh - 105 ns      | 2TcC + TwCh – 75 ns       |
| 48     | TdS(AS)   | TwCh - 55 ns            | TwCh – 40 ns              | TwCh – 30 ns              |
| 68     | TwA       | TcC – 90 ns             | TcC – 70 ns               | TcC – 50 ns               |
| 69     | TdDS(s)   | TwCl – 25 ns            | TwCl – 15 ns              | TwCl – 10 ns              |

AC Timing Test Conditions

$$\begin{split} & V_{OL} &= 0.8V \\ & V_{OH} &= 2.0V \\ & V_{IL} &= 0.8V \\ & V_{IH} &= 2.4V \\ & V_{ILC} &= 0.45V \\ & V_{IHC} &= V_{CC} - 0.4V \end{split}$$

#### **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              | 0.3V to +7.0V                                   |
|---------------------|-------------------------------------------------|
| Operating Ambient   |                                                 |
| Temperature         | See Ordering Information                        |
| Storage Temperature | $\ldots \ldots -65^{\circ}C$ to $+150^{\circ}C$ |

#### STANDARD TEST CONDITIONS

The DC characteristics below apply for the following test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to + 70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.75V  $\leq V_{CC} \leq +5.25$ V
- L =  $-55^{\circ}$ C to  $+110^{\circ}$ C, +4.5V  $\leq$  V<sub>CC</sub>  $\leq$  +5.5V

All ac parameters assume a total load capacitance (including parasitic capacitances) or 100 pf max, except for parameter 6 (50 pf max). Timing references between two output signals assume a load difference of 50 pf max.

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability



The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

#### **DC CHARACTERISTICS**

| Symbol    | Parameter                            | Min                  | Max                   | Unit | Condition                          |
|-----------|--------------------------------------|----------------------|-----------------------|------|------------------------------------|
| VCH       | Clock Input High Voltage             | V <sub>CC</sub> -0.4 | V <sub>CC</sub> +0.3  | V    | Driven by External Clock Generator |
| VCL       | Clock Input Low Voltage              | - 0.3                | 0.45                  | V    | Driven by External Clock Generator |
| VIH       | Input High Voltage                   | 2.0                  | V <sub>CC</sub> + 0.3 | V    |                                    |
| VIH RESET | Input High Voltage on RESET pin      | 2.4                  | V <sub>CC</sub> +0.3  | V    |                                    |
| VIHNMI    | Input High Voltage on NMI pin        | 2.4                  | V <sub>CC</sub> +03   | V    |                                    |
| VIL       | Input Low Voltage                    | -0.3                 | 0.8                   | V    |                                    |
| VOH       | Output High Voltage                  | 2.4                  |                       | V    | $I_{OH} = -250 \mu A$              |
| VOL       | Output Low Voltage                   |                      | 0.4                   | V    | $I_{OL} = +2.0  \text{mA}$         |
| μ         | Input Leakage                        |                      | ± 10                  | μA   | 0.4≼V <sub>IN</sub> ≤+2.4V         |
| L SEGT    | Input Leakage on SEGT pin            | - 100                | 100                   | μA   |                                    |
| IOL       | Output Leakage                       |                      | ± 10                  | μA   | 0.4≼V <sub>IN</sub> ≼+2.4V         |
| lcc       | V <sub>CC</sub> Power Supply Current |                      | 300                   | mA   | 4 MHz and 6 MHz commercial         |
|           |                                      |                      | 400                   | mA   | Extended temperature range         |
|           |                                      |                      | 400                   | mA   | 10 MHz speed range                 |

#### **ORDERING INFORMATION**

| Z8001 Segmente  | ed CPU, 4.0 MHz | Z8002 Non   | segmented CPU, 4 | I.O MHz    |
|-----------------|-----------------|-------------|------------------|------------|
| 40-pin DIP      | 68-pin LCC      | 40-pin DIP  | 44-pin LCC       | 44-pin PCC |
| Z8001 PS        | Z8001 LL*+      | Z8002 PS    | Z8002 LL*        | Z8002 VS   |
| Z8001 CS        | Z8001 LLB*+     | Z8002 CS    | Z8002 LLB*†      |            |
| Z8001 PE        |                 | Z8002 PE    |                  |            |
| Z8001 CE        |                 | Z8002 CE    |                  |            |
| Z8001 CL*       |                 | Z8002 CL*   |                  |            |
| Z8001 CLB*      |                 | Z8002 CLB*  |                  |            |
|                 |                 | Z8002 CLJ*  |                  |            |
| Z8001A Segment  | ed CPU. 6.0 MHz |             |                  |            |
| 40-pin DIP      | 68-pin LCC      | Z8002A Nor  | nseamented CPU.  | 6.0 MHz    |
| Z8001A PS       | Z8001A LL*+     | 40-pin DIP  | 44-pin LCC       | 44-pin PCC |
| Z8001A CS       | Z8001A LLB*+    | Z8002A PS   | Z8002A LL*       | Z8002A VS  |
| Z8001A PE       |                 | Z8002A CS   | Z8002A LLB*†     |            |
| Z8001A CE       |                 | Z8002A PE   | ·                |            |
| Z8001A CL*      |                 | Z8002A CE   |                  |            |
| Z8001A CLB*     |                 | Z8002A CL*  |                  |            |
|                 |                 | Z8002A CLB* |                  |            |
| Z8001B Seamente | d CPU, 10.0 MHz | Z8002A CLJ* |                  |            |
| 48-pin DIP      | 68-pin LCC      |             |                  |            |
| Z8001B PS       | Z8001B LL*      | Z8002B Non  | segmented CPU, 1 | 0.0 MHz    |
| Z8001B CS       | Z8001B LLB*†    | 40-pin DIP  | 44-pir           | n LCC      |
| Z8001B PE       | ·               | Z8002B PS   | Z8002            | BLL*       |
| Z8001B CE       |                 | Z8002B CS   | Z8002            | BLLB*      |
| Z8001B CL*      |                 | Z8002B PE   |                  |            |
| Z8001B CLB*     |                 | Z8002B CE   |                  |            |
|                 |                 | Z8002B CL*  |                  |            |
|                 |                 | Z8002B CLB  | *                |            |

#### Codes

First letter is for package; second letter is for temperature.

| С | = | Cerar | nic | DIP |
|---|---|-------|-----|-----|
| C | = | Cerar | nic | DIP |

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

- $\begin{array}{l} S &= 0\,^{\circ}C \ to \ + \,70\,^{\circ}C \\ E &= \,- \,40\,^{\circ}C \ to \ + \,85\,^{\circ}C \\ M^{*} = \,- \,55\,^{\circ}C \ to \ + \,125\,^{\circ}C \end{array}$
- $L^* = -55^{\circ}C \text{ to } + 110^{\circ}C$

Example: PS is a plastic DIP, 0 °C to +70 °C.

+Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications

R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded)

# FLOW

# Zilog

# **Product** Specification

#### April 1985

# FEATURES

- Regular, easy-to-use architecture.
- Instruction set more powerful than many minicomputers.
- Direct addressing capability of up to 8 Mbytes in each address space.
- Supports implementation of virtual memory systems.
- Eight user-selected addressing modes.
- Wide range of data types including bits, bytes, words, 32-bit long words, and byte and word strings.
- Code-compatible with Z8001/2 CPUs.

# **GENERAL DESCRIPTION**

The Virtual Memory Microprocessor Units (Z8003 and Z8004 Z-VMPUs) accommodate applications that range from the simplest to the most complex.

The Z8003 Z-VMPU uses both segmented and nonsegmented address spaces. It also provides facilities for the implementation of demand segment swapping or a demand paged virtual memory system.

The Z8004 Z-VMPU uses only nonsegmented address spaces. It also provides facilities for the implementation of a demand paged virtual memory system.

Both Z-VMPUs interface with the entire Z8000 Family of support components. Used alone or with Z8000 Family components, the advanced architecture of these LSI Z-VMPUs permits the implementation of systems that have the flexibility and the sophisticated features usually associated with minicomputers or mainframe computers.

- Separate System and Normal operating modes.
- Sophisticated interrupt structure.
- Resource-sharing capabilities for multiprocessing systems.
- Multi-programming support.
- 32-bit operations, including signed multiply and divide.
- Z-BUS<sup>®</sup> compatible.
- Multiple clock rates: 4, 6, or 10 MHz.

The Z8003/4 microprocessors are code compatible with other Z8000 Family microprocessors. The features that distinguish these microprocessors from the Z8001 and Z8002 microprocessors are the abort capability and the Test and Set status.

An abort request function aids in the implementation of virtual memory systems. The abort function is initiated by memory management circuitry external to the Z-VMPU when an address issued by the Z-VMPU references information (data or instructions) that is not in main memory. After the abort interrupt function, a service routine must bring the page or segment containing the addressed data into main memory. The mainstream program is then restarted at the point of interruption. An abort interrupt differs from a standard interrupt in that the executing instruction is stopped immediately upon detection of the interrupt; this prevents the loss of infor mation needed for a successful restart. The Test and Set instruction (TSET), in addition to its semaphore test and set function, causes status code 1111 to be placed onto output lines  $ST_0$ - $ST_3$  during the data read bus transaction. It can be used by external circuitry to lock memory to prevent it from being accessed by any other device during the execution of the current TSET instruction.

The architectural features of the Z-VMPU combine to produce a powerful and versatile microprocessor. These features result in the following benefits:

- High-density code
- Efficient compilation of programs
- Support for typical operating system operations
- Complex data structures
- Large-scale virtual memory systems

The Z-VMPU is designed so that a powerful memory management system can be used to improve the utilization of the main memory either as a standard memory or as a virtual memory configuration. Zilog produces Memory Management Units (Z-MMUs) designed for use with the Z8003 Z-VMPU to implement both virtual and nonvirtual memory systems.

The architectural resources of the Z-VMPUs include sixteen I6-bit registers, seven data types (ranging from bits to 32-bit words, and byte and word strings), eight addressing modes, and a powerful instruction set.

A general mechanism has been provided for extending the basic instruction set through the use of external devices called Extended Processing Units (EPUs). In general, an EPU is dedicated to performing complex and time-consuming tasks (such as floating-point arithmetic) so as to unburden the Z-VMPU. Figure 1 shows a simplified block diagram of the Z-VMPU.



Figure 1. Block Diagram

# ARCHITECTURE

#### **General-Purpose Registers**

The Z-VMPU is a register-oriented machine that contains sixteen 16-bit general-purpose registers. All generalpurpose registers can be used as accumulators and all but one can be used as index registers or memory pointers.

Register flexibility is created by grouping and overlapping multiple registers (Figure 2). For byte operations, the first eight 16-bit registers can be treated as sixteen 8-bit registers. The sixteen 16-bit registers can also be grouped in pairs to form eight 32-bit long-word registers. Similarly, the register set can be grouped in quadruples to form four 64-bit registers.

**Stacks.** Z-VMPUs can use stacks located anywhere in main memory. Call and Return instructions, as well as interrupts and traps, use an implied stack. Two stack pointers are available, the System Stack Pointer and the Normal Stack Pointer. The two stacks separate operating system (System mode) information from application program (Normal mode) information. The user can manipulate the Stack Pointer with any instruction available for register operations because the Stack Pointer is part of the general-purpose register group.

In the Z8003 Z-VMPU, register pair RR14 is the implied Stack Pointer for segmented operation. Register R14 contains the 7-bit segment number and R15 contains the 16-bit offset. Register R15 is used as the Stack Pointer during nonsegmented operation. Since the Z8004 runs only in the nonsegmented mode, register R15 is used as the Stack Pointer.

#### Special-Purpose Registers

The Z-VMPUs also provide 16-bit special-purpose registers. These registers include Program Status registers, Program Status Area Pointer register(s), and a Refresh Counter. The configurations of the special-purpose registers for the Z8003 and Z8004 Z-VMPUs are shown in Figure 3.

**Program Status Registers.** This group of registers consists of the Program Counter (PC) register and the Flag and Control Word (FCW) register. The PC register contains the address of the next instruction to be loaded into the CPU. The low-order byte of the FCW register contains the following flags:

**C**, **Carry flag**, is used to indicate that a carry was made out of the high-order bit position of a register used as an accumulator.

**Z**, **Zero flag**, is generally used to indicate that the result of an operation was zero.

**S**, **Sign flag**, is generally used to indicate that the result of an operation was negative.

**P/V, Parity/Overflow flag,** is generally used to indicate either even parity (after logical operations on byte operands) or an overflow condition (after arithmetic operations).

**D**, **Decimal-Adjust flag**, is used in BCD arithmetic to indicate the type of instruction that was executed (addition or subtraction).



Figure 2. Z-VMPU General-Purpose Registers

**H, Half Carry flag,** is used to convert the binary result of a previous addition or subtraction into the correct decimal (BCD) result.

The high-order byte of the FCW register contains control bits which are used to control the Z-VMPU operating modes and to enable various types of interrupts. The following control bits are contained in the FCW:

**NVIE, Nonvectored Interrupt Enable bit.** This bit must be 1 to enable the Z-VMPU to accept non-vectored interrupts.

VIE, Vectored Interrupt Enable bit. This bit must be 1 to enable the Z-VMPU to accept vectored interrupts.

 $S/\overline{N}$ , System/Normal bit. This bit indicates the current Z-VMPU operating mode. When 0,  $S/\overline{N}$  specifies Normal mode; when 1,  $S/\overline{N}$  specifies System mode. The Z-VMPU output N/S represents the complement of this bit.

**EPA, Extended Processor Architecture mode bit.** This bit, when 1, indicates that the system contains an Extended Processing Unit (EPU) and extended instructions are to be executed by the appropriate EPU. When 0, this bit specifies that extended instructions will be trapped for software emulation.

**SEG, Segmentation mode bit (Z8003 only).** When 1, this bit specifies that the Z-VMPU is in segmented addressing mode; when 0 it specifies that the Z-VMPU is in the non-segmented addressing mode.



Z8004



**Program Status Area Pointer (PSAP) Register.** A Program Status Area (PSA) array in main memory is used to store new program status information (i.e., sets of FCW and PC values). Each time an interrupt or trap occurs, the current program status is saved and a new program status is loaded into the status registers from the Program Status Area. The address of the table that contains new program status values is contained in a Program Status Area Pointer (PSAP) register (Figure 4). The loworder byte of the offset address is assumed to be all zeros; therefore, the Program Status Area must start on a 256-byte boundary.

**Refresh Register.** The Z-VMPU contains a programmable counter that automatically refreshes dynamic memory. The Refresh Counter register consists of a 9-bit row counter, a 6-bit rate counter, and an Enable bit (Figure 5). The 9-bit row counter can address up to 256 rows and is incremented by two each time the rate counter reaches end-of-count. The rate counter determines the time between successive refreshes. It consists of a programmable, 6-bit modulo-n prescaler (n = 1-64), driven at one-fourth the Z-VMPU clock rate. Refresh can be disabled by programming the refresh Enable/Disable bit. If this register is not needed for memory refresh, it can function as an on-board internal timer.



Figure 5. Refresh Register/Counter

#### SYSTEM AND NORMAL MODES

The Z-VMPUs can run in either System or Normal mode. In System mode, all instructions can be executed and all Z-VMPU control registers can be accessed. This mode is useful in programs that perform operating system functions.

In Normal mode, some instructions, such as the I/0 instructions, cannot be executed. In addition, the Z-VMPU control registers cannot be accessed. This mode is intended for use by application (user) programs.

#### **ADDRESS SPACES**

Programs and data can be located in the main memory of the computer system or in peripheral devices. In either case, the location of the information must be specified by an address before that information can be accessed. A set of these addresses is called an address space.

The Z-VMPUs support two different types of addresses and thus two categories of address space:

- Memory addresses, which specify locations in main memory.
- I/O addresses, which specify the ports through which peripheral devices are accessed.

Within the two general types of address spaces (memory and I/O), there are several subcategories. Figure 6 shows the address spaces that are available on both types of Z-VMPUs.

The difference between the Z8003 and the Z8004 Z-VMPUs lies not in the number and type of address spaces, but rather in the organization and size of each space. For the Z8003, the memory address space contains 8M bytes of addresses grouped into 128 separate segments. For the Z8004, the memory space is a homogeneous collection of 64K bytes of addresses. In both the Z8003 and the Z8004, each I/O address space contains 32K byte port addresses and 64K word port addresses.

When an address is used to access data, the address spaces can be distinguished by the state of the status lines ( $ST_0-ST_3$ ) and by the value of the Normal/System line (N/S). The states of the four status lines are determined by the way the address was generated. The value of the N/S output line is the complement of the S/N control bit in the FCW register.

The 23-bit segmented addresses are divided into 7-bit segment identifiers (segment numbers) and 16-bit offsets to address locations relative to the beginning of the specified segment. In hardware, segmented addresses are contained in a register pair or in a long-word memory location. The segment number and offset of an address can be manipulated separately or together by all available word and long word operations. The use of separate Z-VMPU System and Normal modes promotes the integrity of the system by preventing user programs from having access to the operating system and the control registers. The current operating mode is specified by the S/N bit of the FCW register. The complement of the state of this bit is output by the Z-VMPU on line N/S. Output N/S can be used to separate System and Normal address spaces.

In an instruction, a segmented address can have one or two representations; long-offset or short-offset. A long-offset address occupies two words, with the first word containing the 7-bit segment number and the second word containing the 16-bit offset. A short-offset address requires only one word, which combines the 7-bit segment number with an 8-bit offset (range 0-256). The short-offset mode allows very dense encoding of addresses and minimizes the need for long addresses to directly access each 8M byte address space.

Nonsegmented addresses are 16 bits and permit access of up to 64K of contiguous byte locations.

The Z8004 operates only in the nonsegmented address mode. The Z8003 can operate in either the segemented or nonsegmented address mode. When the Z8003 is in nonsegmented mode, all address representations assume implicitly the segment number contained in the 7-bit segment number field of the PC.

#### I/O Addresses

There is a set of I/O instructions that performs 8- or 16-bit transfers between a Z-VMPU and its I/O devices. I/O devices are addressed with 16-bit I/O port addresses. An I/O port address is similar to a memory address; however, the I/O address space is not part of the memory address space. Memory-mapped I/O can be implemented by dedicating memory locations to I/O device registers. Two types of I/O instruction are available: Standard and Special. Each type has its own address space. Special I/O instructions are used for loading and unloading memory management units.

| MEMORY ADDRESS SPACES         |                               |  |  |  |  |  |
|-------------------------------|-------------------------------|--|--|--|--|--|
| SYSTEM MODE NORMAL MODE       |                               |  |  |  |  |  |
| INSTRUCTIONS<br>DATA<br>STACK | INSTRUCTIONS<br>DATA<br>STACK |  |  |  |  |  |
| I/O ADDRE                     | I/O ADDRESS SPACES            |  |  |  |  |  |
| SYSTEM MODE                   |                               |  |  |  |  |  |
| STANDARD I/O                  | SPECIAL I/O                   |  |  |  |  |  |

Figure 6. Address Spaces on the Z8003 and Z8004

# INSTRUCTION ADDRESSING MODES

The information included in Z-VMPU instructions consists of the function to be performed, the type and size of data elements to be manipulated, and the locations of the data elements. Locations are designated by register addresses, memory addresses, or I/O addresses. The addressing mode of a given instruction defines the method used to compute the address. Addressing modes are explicitly specified or implied by the instruction. Locations are designated using one of the following addressing modes:

- Register Mode (R). The data element is located in one of the I6 general-purpose registers or a control register.
- Immediate Mode (IM). The data element is located in the instruction.
- Indirect Register Mode (IR). The data element can be found in the location whose address is given in a specified register.

- Direct Address Mode (DA). The data element can be found in the location whose address is given in the instruction.
- Index Mode (X). The data element can be found in the location whose address is the sum of the contents of an index value in a specified register and an address in the instruction.
- Relative Address Mode (RA). The data element can be found in the location whose address is the sum of the contents of the Program Counter and a displacement given in the instruction.
- Base Address Mode (BA). The data element can be found in the location whose address is the sum of a base address in a specified register and a displacement given in the instruction.
- Base Index Mode (BX). The data element can be found in the location whose address is the sum of a base address in one specified register and an index value in a second specified register.

#### **INSTRUCTION SET**

#### **Major Groups**

The major groups of instructions provided by the Z-VMPU are described in the following paragraphs. A detailed summary of the instructions is presented in Table 3 (located at the back of this document).

Load and Exchange. These instructions move data among registers or between registers and main memory.

**Arithmetic.** These instructions perform integer arithmetic. The basic instructions (e.g., add, subtract, multiply and divide) in this group use standard two's complement binary format. Support is also provided for implementing BCD arithmetic.

**Logical.** These instructions perform logical operations (i.e., AND, OR, XOR, and complementation) on the bits of specified operands. The operands can be bytes or words. The Test Long (TESTL) instruction, however, permits logical operations to be performed on 32-bit quantities.

**Program Control.** These instructions affect the Program Counter, thereby controlling program flow.

Bit Manipulation. These instructions manipulate individual bits in registers or main memory.

Rotate and Shift. These instructions shift and rotate the contents of registers.

**Block Transfer and String Manipulation.** These instructions perform string comparisons, string translations, and block transfer functions. **Input/Output.** These instructions transfer bytes, words, or blocks of data between peripheral devices and the Z-VMPU registers or main memory.

**Z-VMPU Control.** These instructions modify Z-VMPU control and status registers or perform those functions that do not fit into any of the preceding instruction groups.

**Extended.** These instructions perform Extended Processor Unit (EPU) internal operations, data transfers between memory and EPU, data transfers between EPU and the Z-VMPU, and data transfers between EPU flag registers and the Z-VMPU Flag And Control Word (FCW).

#### **Processor Flags**

The processor flags contained by the program status registers provide a link between sequentially executed instructions. The link is provided in the sense that the result of executing one instruction may alter one or more flags. The new flag values (states) can then be used to determine the operation of a subsequent instruction (typically a conditional jump instruction). The following six flags are available for use by the programmer and the processor:

- Carry (C)
- Zero (Z)
- Sign (S)
- Parity/Overflow (P/V)
- Decimal-Adjust (D)
- Half Carry (H)

#### Table 1. Condition Codes

|      |                                |                            | CC F   | leid |  |
|------|--------------------------------|----------------------------|--------|------|--|
| Code | Meaning                        | Flag Settings              | Binary | Hex  |  |
| F    | Always false                   |                            | 0000   | 0    |  |
| Т    | Always true                    |                            | 1000   | 8    |  |
| Z    | Zero                           | Z = 1                      | 0110   | 6    |  |
| NZ   | Not zero                       | Z = 0                      | 1110   | E    |  |
| С    | Carry                          | C = 1                      | 0111   | 7    |  |
| NC   | No carry                       | C = 0                      | 1111   | F    |  |
| PL   | Plus                           | S = 0                      | 1101   | D    |  |
| MI   | Minus                          | S = 1                      | 0101   | 5    |  |
| NE   | Not equal                      | Z = 0                      | 1110   | Е    |  |
| EQ   | Equal                          | Z = 1                      | 0110   | 6    |  |
| ov   | Overflow                       | P/V = 1                    | 0100   | 4    |  |
| NOV  | No overflow                    | P/V = 0                    | 1100   | С    |  |
| PE   | Parity is even                 | P/V = 1                    | 0100   | 4    |  |
| PO   | Parity is odd                  | P/V = 0                    | 1100   | С    |  |
| GE   | Greater than or equal (signed) | (S XOR P/V) = 0            | 1001   | 9    |  |
| LT   | Less than (signed)             | (S XOR P/V) = 1            | 0001   | 1    |  |
| GT   | Greater than (signed)          | [Z  OR  (S  XOR  P/V)] = 0 | 1010   | А    |  |
| LE   | Less than or equal (signed)    | [Z  OR  (S  XOR  P/V)] = 1 | 0010   | 2    |  |
| UGE  | Unsigned greater than or equal | C = 0                      | 1111   | F    |  |
| ULT  | Unsigned less than             | C = 1                      | 0111   | 7    |  |
| UGT  | Unsigned greater than          | [(C = 0) AND (Z = 0)] = 1  | 1011   | В    |  |
| ULE  | Unsigned less than or equal    | (C  OR  Z) = 1             | 0011   | 3    |  |

Note: Some condition codes have identical flag settings and binary fields in the instruction, i.e., Z = EQ, NZ = NE, C = ULT, NC = UGE, OV = PE, NOV = PO.

#### **Condition Codes**

Flags C, Z, S, and P/V are used to control the operation of conditional instructions (such as Conditional Jump). The operations performed by this type of instruction depend on whether or not a specified Boolean condition ex-

# MULTI-MICROPROCESSOR RESOURCE CONTROL

The Z8003 and Z8004 Z-VMPUs include both hardware and software support for controlling access to shared resources in multi-microprocessor systems. Z-VMPU pins  $\overline{MI}$  (Multi-Micro In) and  $\overline{MO}$  (Multi-Micro Out) and instructions MSET (Set  $\overline{MO}$ ), MREQ (access request), MBIT (Test  $\overline{MI}$ ), and MRES (reset  $\overline{MO}$ ) can be used to

ists on the four flags. Sixteen functions of the flag settings found to be frequently used are encoded in a 4-bit condition code (CC) field, which forms a part of all conditional instructions. These I6 codes are described in Table 1.

form a prioritized resource access control system. Such a system would, for a Z-VMPU, 1) issue requests for access to a shared resource, 2) test the access status for the resource (available/not available) and 3) when access is granted, exclude all other Z-VMPUs in the system from the resource until use of the resource is complete.

# **TEST AND SET INSTRUCTION (TSET)**

The TSET instruction implements synchronization mechanisms in multiprogramming and multiprocessing environments. TSET tests and sets semaphores that control access to shared resources. The testing and setting of a semaphore requires the semaphore to be read from memory, modified, then written back into the same memory location. To prevent other processors from requesting access to a resource during a test and set process, status code 1111 is placed onto status lines  $ST_0-ST_3$  during the data read transaction to specify that

# **EXTENDED PROCESSING ARCHITECTURE**

The Z-VMPU has an Extended Processing Architecture (EPA) facility which extends the basic functions of the Z-VMPU by using external devices called Extended Processing Units (EPUs). A special set of extended instructions controls the operations to be performed by each EPU. When a Z-VMPU encounters an extended instruc-

microprocessor environment to permit external circuitry to preclude memory access by another device between the read transaction and the write transaction of the test and set operation. Request input BUSREQ is also disabled during a test and set operation to ensure that the test and set operation is not interrupted; this action is useful in a single-processor system.

an uninterruptable memory operation is taking place.

Status code 1111 is particularly useful in a multiple

# **EXCEPTIONS**

The Z8003 and Z8004 Z-VMPUs support four types of exceptions (conditions that alter the normal flow of program execution): interrupts, traps, instruction aborts, and reset.

#### Interrupt and Trap Structure

The Z8003 and Z8004 Z-VMPUs have a flexible and powerful interrupt and trap structure. Interrupts are external events requiring Z-VMPU attention and are generally triggered by peripherals needing service. Traps are synchronous events resulting from the execution of certain instructions.

Both Z8003 and Z8004 Z-VMPUs support three interrupts: nonmaskable ( $\overline{NMI}$ ), vectored ( $\overline{VI}$ ), and nonvectored ( $\overline{NVI}$ ).

Both Z-VMPUs support several types of traps: System Call, EPU instruction, and privileged instruction. In addition, the Z8003 supports a Segment/ Address Translation (SAT) trap. Of the above traps, only the last is initiated by external events. Such events are normally generated by a memory management system. The remaining traps occur when instructions limited to the System mode are used in the Normal mode, when a System Call instruction is executed, or when an EPA instruction is encountered.

The descending order of priority for traps and interrupts is: internal traps, nonmaskable interrupts, segment/ad-

tion, it either traps the instruction, or it performs the data transfer portion of the instruction. The data manipulation portion of the instruction is executed by the involved EPU. Whether the Z-VMPU traps or transfers data depends on the setting of an EPA bit in its Flag and Control Word (FCW) status register.

dress translation traps, vectored interrupts, and nonvectored interrupts.

When an interrupt or trap occurs, the current program status information is automatically pushed onto the System stack. The new program status is then automatically loaded into the Program Status registers from the Program Status Area in System program memory. This area of memory is identified by the Program Status Area Pointer (PSAP).

#### **Instruction Abort Function**

The Z-VMPU monitors its ABORT input during each bus transaction it generates. The timing for an Instruction Abort operation is shown in Figure 7. If the ABORT input is asserted during clock cycle T<sub>2</sub> of a memory access, the currently executing instruction is automatically aborted. If no abort is indicated but input WAIT is asserted, input ABORT is also tested during each wait cycle (Tw). When an Instruction Abort condition is indicated (ABORT is asserted) the WAIT input must also be asserted for five cycles to permit the Z-VMPU internal control mechanism to abort the current instruction. When the WAIT input is deasserted, the Z-VMPU acknowledges any pending interrupt request. Therefore, the memory management circuitry that caused the interrupt to be aborted should also request an interrupt to the software routine that restores the Z-VMPU registers and the main memory so that the aborted instruction can be reissued.





# VIRTUAL MEMORY SYSTEMS

Virtual memory systems permit programs to reference an address space that exceeds the main (physical) memory. In virtual memory systems, high-speed main memory is supported by medium- and low-speed storage devices (secondary memory) such as hard disks or floppy disks. When a Z-VMPU in a virtual system issues an address that references information not in main memory, a software swap operation must be initiated. This swap retrieves the block containing the referenced location, loads it into main memory, and restarts the aborted mainstream program at the point of interruption. The swap operation is transparent to the user and to the executing program; therefore, the system appears to have a memory that is not constrained by physical size. The maximum size of a virtual memory is determined by the address structure used and by the capabilities of the system memory management hardware and software.

#### Segmented and Paged Virtual Memories

External circuitry can be used to implement either a segmented virtual memory or a paged virtual memory. In a segmented virtual memory, information is transferred between main memory and secondary storage devices on a segment-by-segment basis. The Z8003 Z-VMPU permits use of variable-length segments of up to 64K bytes.

In a paged virtual memory system, each segment is divided into fixed-size pages (standard size is 2048 bytes). Main memory is divided into page "frames." Information is then transferred between main memory and the secondary storage devices on a page-by-page basis. The Z8003 Z-VMPU can support both segmented or paged virtual memory systems. The Z8004 supports only the paged virtual memory approach.

#### **External Hardware Support**

The detection of a logical address that references a location outside main memory (i.e., an addressing fault) and the initiation of the required swap operation must be performed by memory management circuitry external to the Z-VMPU.

A swap operation is started by the initiation of a Segment/Address Translation (SAT) trap request function in the Z-VMPU. Since the Z8004 does not have a SAT input, one of the NMI, VI or NVI inputs must be used instead. Low levels on Z-VMPU inputs ABORT, SAT and WAIT initiate SAT requests.

These inputs are sampled at the falling clock of the second clock cycle of a bus transaction. Input WAIT must be asserted for at least five clock cycles. Input ABORT must be deasserted on or before the rising edge of the WAIT signal. The same timing can be used for both WAIT and ABORT. Input SAT should be asserted until the trap acknowledge bus transaction is indicated by Z8003 Z-VMPU status code 0100.

External circuitry is needed to record the information for instruction restart. The following assumptions about the operating system must also be true:

- The fault handler does not generate a fault until all critical data is saved.
- Accessing the System stack never causes a fault. (Either the segment is in memory or a memory management mechanism warns of a potential stack overflow.)
- I/O buffers are always in main memory, so I/O instructions never cause a fault.

The Program Status Area is always in main memory.

The following information must be saved by external circuitry to restart the instruction interrupted by the addressing fault:

- The value of the Program Counter during the initial instruction fetch cycle (cycle identified by status code 1101).
- The address that caused the fault.
- The code that was on the status lines during the aborted cycle.
- For paged memories, the number of successful data accesses made by the instruction.

#### Software Support

The software required for virtual memory operation normally consists of a fault handler and a restart routine. The fault handler is started during each Z-VMPU abort request operation. The fault handler is responsible for saving information about the aborted instruction and for the initiation of a request which brings the segment (or page) containing the referenced location in main

#### **BUS TRANSACTIONS**

#### **Status Outputs**

The Z-VMPUs provide output that specifies the type of transaction on the Address/Data bus. Output line R/W specifies whether a read or write operation is involved. Output line B/W specifies whether the transaction involves byte or word data. Output line N/S specifies the mode of operation, Normal or System. In addition to



Figure 8. Flow Chart of an Instruction Restart Routine

memory. The state of the aborted program (Flag and Control Word (FCW), Program Counter (PC), and the register file must be saved and another process dispatched while the missing segment (or page) is being fetched from secondary memory.

When the page or segment containing the referenced location is loaded into main memory, an instruction restart routine must be executed. This instruction restart routine must restore the operating environment that existed when the instruction/program abort was initiated. This routine must establish the PC value that points to the aborted instruction. It must also decode the instruction's opcode to determine whether or not any of the Z-VMPU's registers were modified before the instruction execution cycle in which the abort occurred. If registers were modified, the instruction restart routine must return these registers to a state in which the restarted instruction behaves as if no abort had occurred. The flow chart in Figure 8 illustrates a possible control sequence for a software restart routine. The instructions requiring remodification of system registers and the manner in which these registers must be modified depend upon the type (segmented or paged) of virtual memory system implemented.

these lines, output lines  $ST_0-ST_3$  encode additional characteristics of the current bus transaction. These lines can present any of sixteen 4-bit status codes which define specific characteristics of the current bus transaction. The available status codes are listed and defined in Table 2.

**Table 2. Status Codes** 

| ST <sub>3</sub> -ST <sub>0</sub><br>Binary | Definition                                                    |
|--------------------------------------------|---------------------------------------------------------------|
| 0000                                       | Internal Operation                                            |
| 0001                                       | Memory Refresh                                                |
| 0010                                       | I/O Reference                                                 |
| 0011                                       | Special I/O Reference (e.g., to an MMU)                       |
| 0100                                       | Segment/Address Translation Trap<br>Acknowledge               |
| 0101                                       | Nonmaskable Interrupt Acknowledge                             |
| 0110                                       | Nonvectored Interrupt Acknowledge                             |
| 0111                                       | Vectored Interrupt Acknowledge                                |
| 1000                                       | Data Memory Request                                           |
| 1001                                       | Stack Memory Request                                          |
| 1010                                       | Data Memory Request (Extended Process-<br>ing Architecture)   |
| 1011                                       | Stack Memory Request, (Extended Process-<br>ing Architecture) |
| 1100                                       | Instruction Space Access                                      |
| 1101                                       | Instruction Fetch, First Word                                 |
| 1110                                       | Extended Processing Unit—Z-VMPU                               |
|                                            | Transfer                                                      |
| 1111                                       | Bus Lock, Data Memory Request                                 |

#### **Memory Read and Write**

Memory read and instruction fetch cycles are identical, except for the status code on the ST<sub>0</sub>–ST<sub>3</sub> outputs. Memory write is similar to memory read except for the R/W status and the timing of DS and data valid true. During a memory cycle, a 16-bit offset address is placed on the AD<sub>0</sub>–AD<sub>15</sub> outputs early in the first clock period (Figure 9). In the Z8003, a 7-bit segment number is also output on SN<sub>0</sub>–SN<sub>6</sub> one clock period earlier than the 16-bit address offset. Issuing the segment number early minimizes address translation overhead by enabling the memory management circuitry to overlap its operations with the Z-VMPU instruction execution cycle.

A valid address is indicated by the rising edge of Address Strobe  $\overline{(AS)}$ . Status and mode information becomes valid early in the memory access cycle and remains stable throughout it. The access cycle can be extended in length by the addition of wait cycles.

The Read/Write line ( $R/\overline{W}$ ) indicates the direction of the data transfer.  $R/\overline{W}$  is High for transfers to the Z-VMPU.  $R/\overline{W}$  is Low for transfers from the Z-VMPU.

Word data (B/W is Low) to or from the Z-VMPU is transmitted on lines  $AD_0-AD_{15}$ . Byte data to the Z-VMPU is transmitted in  $AD_{10}-AD_7$ , from odd addresses ( $AD_0 = 1$ ) and in  $AD_8-AD_{15}$  from even addresses ( $AD_0 = 0$ ). Byte data from the Z-VMPU is replicated in  $AD_0-AD_7$  and  $AD_8-AD_{15}$ , regardless of address.



Figure 9. Memory Read and Write Timing

#### **I/O Transactions**

I/O transactions, which are generated by the execution of I/O instructions, move data to or from peripherals or Z-VMPU support devices. As shown in the timing diagram presented in Figure 10, I/O transactions have a minimum length of four clock cycles; wait cycles can be added to lengthen transaction periods to meet the needs of slow peripherals. Status line outputs indicate whether access is to the Standard I/O (0010) or Special I/O (0011) address spaces.

I/O transactions are always performed with the Z-VMPU in System mode (N/ $\overline{S}$  = Low). The rising edge of  $\overline{AS}$  indicates that a valid address is present on lines

 $AD_0-AD_{15}$ . Since the I/O address is always 16 bits long, the segment number lines in Z8003 are undefined.

For byte transfers ( $B\overline{W}$  = High) in Standard I/O space, addresses must be odd; for byte transfers in Special I/O space, addresses must be even.

Word data (B/ $\overline{W}$  = Low) to or from the CPU is transmitted on AD<sub>0</sub>-AD<sub>15</sub>. Byte data (B/ $\overline{W}$  = High) is transmitted on AD<sub>0</sub>-AD<sub>15</sub> for Special I/O. This allows peripheral devices or CPU support devices to attach to only eight of the 16 AD<sub>0</sub>-AD<sub>16</sub> lines. The Read/Write line (R/ $\overline{W}$ ) indicates the direction of the data transfer: peripheral-to-CPU (Read: R/ $\overline{W}$  = High) or CPU-to-peripheral (Write: R/ $\overline{W}$  = Low).



Figure 10. Input/Output Transaction

#### Wait Add-On Cycles

As shown in Figures 9 and 10, the WAIT input line is sampled on a falling edge of CLK one cycle before data is sampled ( $\overline{DS}$  is Low for a read or write operation). If the WAIT input line is Low when sampled, another cycle is added to the transaction before data is sampled or  $\overline{DS}$  is deasserted (goes High). During an added wait cycle, input WAIT is sampled again on the falling clock edge; if it is Low, another wait cycle is added to the transaction. This use of the WAIT input permits transactions to be extended arbitrarily to accommodate, for example, slow memories or I/O devices that are not yet ready for data transfer.

#### **Memory Refresh Timing**

When the 6-bit prescaler in the refresh counter has been decremented to zero, a refresh cycle is started (Figure 11). The 9-bit refresh counter value is put on  $AD_0-AD_8$ ; lines  $AD_9-AD_{15}$  are undefined. Unless disabled, the presettable prescaler runs continuously, therefore any delay in starting a refresh cycle is not cumulative.

While the STOP input is Low, a continous stream of memory refresh cycles is executed without using the refresh prescaler. The refresh count, however, is incremented.

#### **Internal Operation Timing**

Certain instructions, such as multiply and divide, need additional time to execute internal operations. In these cases, the Z-VMPU goes through a sequence of internal operation machine cycles, each three to eight clock cycles long (Figure 12). This allows fast response to bus and refresh requests because a bus request or a refresh cycle can be inserted at the end of any internal machine cycle.

Although the address outputs during clock cycle  $T_1$  are undefined, Address Strobe ( $\overline{AS}$ ) is generated to satisfy the requirements of Z-BUS-compatible peripherals and self-refresh dynamic memories.

#### **Reset Function**.

A Low on the RESET input causes the following results within five clock cycles (Figure 13):

- 1. AD<sub>0</sub>-AD<sub>15</sub> are 3-stated.
- 2. AS, DS, MREQ, BUSACK, MO, and ST<sub>0</sub>–ST<sub>3</sub> are forced High.
- 3. SN0-SN6 are forced Low.
- 4. Refresh is disabled.
- 5. R/W, B/W and N/S are undefined.

When RESET is again High, the Z8003 Z-VMPU executes three memory read cycles in a System mode of operation. During these three word read cycles, the Z-VMPU reads, in sequence, the following information from segment 0:

- 1. The flag and control word (FCW) from offset location 0002.
- 2. The Program Counter segment number from location 0004 and offset from location 0006.

In the Z8004 Z-VMPU, only two read cycles are performed. During the first cycle, the FCW is read from location 0002. During the second cycle, the 16-bit PC value is read from location 0004. The program is started during the following machine cycle.



Figure 11. Memory Refresh Timing

Figure 12. Internal Operating Timing



# BUS REQUEST, INTERRUPT AND ACKNOWLEDGE

A Low on the BUSREQ input indicates to the Z-VMPU that another device is requesting <u>the address/data</u> and control lines. The asynchronous BUSREQ input is synchronized at the beginning of any machine cycle (Figure 14). If BUSREQ is Low, an internal synchronous BUSREQ signal is generated, which, after <u>completion</u> of the current machine cycle, causes the BUSACK output to go Low and all bus outputs to go into the high-impedance state. The requesting device (typically a DMA) can then control the bus.

When BUSREQ is released, it is synchronized with the rising clock edge. The BUSACK output goes High one clock period later to indicate that the Z-VMPU will take control of the bus.

#### Interrupt and Segment/Address Translation Trap Request and Acknowledge

Any High-to-Low transition on the Z-VMPU's  $\overline{\text{NMI}}$  input (Figure 15) is asynchronously edge-detected and sets the internal  $\overline{\text{NMI}}$  latch. The  $\overline{\text{VI}}$ ,  $\overline{\text{NVI}}$ , and  $\overline{\text{SAT}}$  inputs, as well as the state of the internal  $\overline{\text{NMI}}$  latch, are sampled at the beginning of T<sub>3</sub>.

In response to an interrupt or trap, the subsequent  $IF_1$  cycle is exercised. The Program Counter, however, is

not updated, but the System Stack Pointer is decremented in preparation for storing status information on the System stack.

The next machine cycle is the interrupt acknowledge cycle. This cycle has five automatic wait states, and additional wait states are possible.

After the last wait state, the Z-VMPU reads the information on  $AD_0-AD_{15}$  and stores it temporarily, to be saved on the stack later in the acknowledge sequence. This word identifies the source of the interrupt or trap. For internal traps, the identifier is the first word of the trapped instruction. For external events, the identifier is the contents of the Data bus as sampled during T<sub>3</sub> of the acknowledge cycle. During nonvectored and nonmaskable interrupts, all 16 bits can represent peripheral device status information. For the vectored interrupt, the low byte is the jump vector, and the high byte can be used for extra status. For a  $\overline{SAT}$  trap (assuming that a Zilog Z8010 Z-MMU Memory Management Unit is used) the high byte is the memory management unit identifier and the low byte is undefined.

After the acknowledge cycle, the  $N/\overline{S}$  output indicates the automatic change to System mode.









#### **PIN DESCRIPTIONS**

The Z8003 Z-VMPU is produced in a 48-pin package; the Z8004 Z-VMPU is produced in a 40-pin package. The pin functions of both the Z8003 and Z8004 are illustrated in Figure 16; the pin assignments are illustrated in Figure 17. The signal names assigned to the Z-VMPU I/0 pins are listed alphabetically and are described in the following paragraphs.

**ABORT.** Abort Request (input, active Low). This input is used to implement virtual memory. It is asserted by external circuitry when an address does not correspond to a location in main memory.

When  $\overline{\text{ABORT}}$  is asserted with input  $\overline{\text{SAT}}$  in the Z8003, or with input  $\overline{\text{NMI}}$ ,  $\overline{\text{VI}}$ , or  $\overline{\text{NVI}}$  in the Z8004, it initiates an Abort Interrupt in the Z-VMPU.

**AD<sub>0</sub>-AD<sub>1</sub>5.** Address/Data (inputs/outputs, active High, 3-state). These multiplexed address and data lines are used both for I/O and memory.

**AS.** Address Strobe (output, active Low, 3-state). The rising edge of  $\overline{AS}$  indicates that addresses are valid.

**BUSACK.** Bus Acknowledge (output, active Low). A Low on this line indicates that the Z-VMPU has relinquished control of the bus.

**BUSREQ.** Bus Request (input, active Low). This line must be driven Low to request the bus from the Z-VMPU.

**B/W.** Byte/Word (output, Low = Word, 3-state). This line defines the size of the data being transferred.

**CLK.** System Clock (input). CLK is a +5V single-phase, time-base input.

**DS.** Data Strobe (output, active Low, 3-state). This line strobes data in and out of the Z-VMPU.

**MI, MO.** Multi-Micro In, Multi-Micro Out (input and output, active Low). These two lines form a resource-request daisy chain that allows only one Z-VMPU in a multi-microprocessor system to access a shared resource at the same time.

**MREQ.** *Memory Request* (output, active Low, 3-state). A Low on this line indicates that a memory reference is in progress.

**NMI.** Nonmaskable Interrupt (edge-triggered, input, active Low). A High-to-Low transition on NMI requests a non-maskable interrupt.

 $N/\overline{S}$ . Normal/System Mode (output, Low = System mode, 3-state).  $N/\overline{S}$  indicates the current Z-VMPU operating mode (System or Normal).

**NVI.** Nonvectored Interrupt (input, active Low). A Low on this line requests a nonvectored interrupt.

**RESET.** *Reset* (input, active Low). A Low on this line resets the Z-VMPU.

**SAT.** Segment Address Translation Trap (Z8003 only, input, active Low). A Low on this input requests a Segment Address Translation trap.

**STOP.** (Input, active Low). When asserted this line suspends CPU operation either after the fetch of the first word of an instruction or during an EPU instruction if the EPU is busy.



Figure 16. Pin Functions

| AD <sub>0</sub> 1<br>AD <sub>0</sub> 2<br>AD <sub>10</sub> 4<br>AD <sub>12</sub> 4<br>AD <sub>12</sub> 6<br>STOP 7<br>MI 8<br>AD <sub>14</sub> 8<br>AD <sub>15</sub> 0<br>STOP 7<br>MI 9<br>AD <sub>15</sub> 10<br>+5 V 11<br>VI 12<br>SAT 11<br>NMI 15<br>RESET 14<br>NMI 15<br>STOP 11<br>SAT 14<br>NMI 15<br>STOP 11<br>SAT 14<br>NMI 15<br>STOP 11<br>SAT 14<br>NMI 15<br>STOP 11<br>SAT 12<br>SAT 1 | 46<br>47<br>46<br>44<br>43<br>42<br>41<br>41<br>40<br>38<br>38<br>3003<br>37<br>38<br>38<br>38<br>3003<br>37<br>38<br>38<br>38<br>30<br>38<br>31<br>30<br>32<br>31<br>30<br>29<br>20<br>20<br>27<br>27<br>27 | AD,<br>SN,<br>SN,<br>AD,<br>AD,<br>AD,<br>AD,<br>AD,<br>AD,<br>AD,<br>AD | AD <sub>1</sub><br>AD <sub>1</sub><br>AD <sub>1</sub><br>AD <sub>1</sub><br>AD <sub>1</sub><br>AD <sub>1</sub><br>STOP<br>MIC<br>AD <sub>1</sub><br>AD <sub>1</sub><br>AD <sub>1</sub><br>AD <sub>1</sub><br>AD <sub>1</sub><br>STOP<br>NU<br>NU<br>NU<br>NU<br>NU<br>NU<br>NU<br>STO<br>ST <sub>1</sub><br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U<br>U | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | Z8004<br>VMPU | 40<br>39<br>38<br>37<br>36<br>35<br>34<br>30<br>29<br>28<br>30<br>29<br>28<br>27<br>26<br>25<br>24<br>22<br>21 | AD <sub>0</sub><br>AD <sub>8</sub><br>AD <sub>7</sub><br>AD <sub>6</sub><br>AD <sub>4</sub><br>AD <sub>5</sub><br>AD <sub>3</sub><br>AD <sub>3</sub><br>AD <sub>3</sub><br>AD <sub>3</sub><br>AD <sub>3</sub><br>AD <sub>3</sub><br>AD <sub>3</sub><br>AD <sub>5</sub><br>AD <sub>5</sub><br>AD <sub>7</sub><br>AD <sub>5</sub><br>AD <sub>7</sub><br>AD <sub>5</sub><br>AD <sub>7</sub><br>AD <sub>5</sub><br>AD <sub>5</sub><br>ABORT<br>BUSACK<br>WAIT<br>BUSREO<br>ST <sub>0</sub> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ST3 20<br>ST2 22<br>ST1 22<br>ST0 22<br>ST0 23<br>SN3 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 28<br>28<br>27<br>26<br>25                                                                                                                                                                                   | _ BUSACK<br>] WAIT<br>] BUSREC<br>] SN₀<br>] SN₁                         | 5"14                                                                                                                                                                                                                                                                                                                                                                                                    | 20                                                                                                          |               | 21                                                                                                             | 510                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### Figure 17. Pin Assignments

#### INSTRUCTION SET SUMMARY

The Z8003/04 instruction set is presented in the instruction set summary. This summary lists the mnemonics, operands, addressing modes, timing, and operation for each instruction.

Timing is given as the number of CPU clock cycles required for instruction execution. Timing requirements are given for the three possible addressing representations used in word, byte and long word operations:

- NS nonsegmented addresses
- SS segmented short-offset addresses
- SL segmented long-offset addresses

The SS and SL address representations apply only to those instructions for which the address of the operand

# INSTRUCTION SET SUMMARY

The Z8003/4 provides the following types of instructions:

- Load and Exchange
- Arithmetic
- Logical
- Program Control

is contained within the instruction itself. The only instructions of this type are those using the DA and X addressing modes.

With few exceptions, timing requirements are the same for all instructions in either segmented or nonsegmented mode, except for those instructions that employ the SS and SL addresses. The timing for these instructions will differ since the number of fetches needed to load the address, one word or two words, will vary.

#### NOTE

Timing values are given in the SS and SL columns of the instruction set summary for all addressing modes, even where the address representation does not apply. These values are given to indicate that the time requirements are the same for both segmented and nonsegmented modes.

- Bit Manipulation
- Rotate and Shift
- Block Transfer and String Manipulation
- Input/Output
- CPU Control

## Load and Exchange

|                     |           |                |           | Clock          | Cycles   |                         |          |          |                                                    |
|---------------------|-----------|----------------|-----------|----------------|----------|-------------------------|----------|----------|----------------------------------------------------|
| Mnemonics           | Operands  | Addr.<br>Modes | W<br>NS   | Vord, By<br>SS | te<br>SL | Long Word<br>L NS SS SL |          | rd<br>SL | Operation                                          |
| CLR                 | dst       | R              | 7         | 7              | 7        |                         |          |          | Clear                                              |
| CLRB                |           | IR             | 8         | 8              | 8        |                         |          |          | dst ← 0                                            |
|                     |           | DA             | 11        | 12             | 14       |                         |          |          |                                                    |
|                     |           | X              | 12        | 12             | 15       |                         |          |          |                                                    |
| EX                  | R, src    | R              | 6         | 6              | 6        |                         |          |          | Exchange                                           |
| EXB                 |           | IR             | 12        | 12             | 12       |                         |          |          | R ↔ src                                            |
|                     |           | DA<br>X        | 15<br>16  | 16<br>16       | 18<br>19 |                         |          |          |                                                    |
|                     |           |                |           |                | 0        | <br>F                   | <br>F    |          | Lood into Deviator                                 |
|                     | H, SIC    | н<br>114       | 3         | 3              | 3        | 5                       | 5<br>11  | 5<br>11  | Load into Register                                 |
| LDL                 |           | IM.            | ,<br>5(by | ,<br>te onlv)  | '        |                         |          | ••       |                                                    |
|                     |           | IR             | 7         | 7              | 7        | 11                      | 11       | 11       |                                                    |
|                     |           | DA             | 9         | 10             | 12       | 12                      | 13       | 15       |                                                    |
|                     |           | х              | 10        | 10             | 13       | 13                      | 13       | 16       |                                                    |
|                     |           | BA             | 14        | 14             | 14       | 17                      | 17       | 17       |                                                    |
|                     | ,         |                |           |                |          | 17                      |          |          |                                                    |
| LD                  | dst, R    | IR             | 8         | 8              | 8        | 11                      | 11       | 11       | Load into Memory (Store)                           |
| LDB                 |           | DA             | 11        | 12             | 14       | 14                      | 15       | 17       | dst ← R                                            |
| LDL                 |           | X              | 12        | 12             | 15       | 15                      | 15       | 18       |                                                    |
|                     |           | BA<br>BX       | 14        | 14             | 14       | 17                      | 17       | 17       |                                                    |
| 1.5                 |           |                |           |                |          |                         |          |          |                                                    |
|                     | ast, IM   |                | 11        | 15             | 17       |                         |          |          | dot - M                                            |
| 208                 |           | X              | 15        | 15             | 18       |                         |          |          |                                                    |
|                     | P sro     | DA             | 10        | 12             | 15       |                         |          |          | Load Address                                       |
| LUA                 | 1,510     | x              | 13        | 13             | 16       |                         |          |          | B ← source address                                 |
|                     |           | BA             | 15        | 15             | 15       |                         |          |          |                                                    |
|                     |           | BX             | 15        | 15             | 15       |                         |          |          |                                                    |
| LDAR                | R, src    | RA             | 15        | 15             | 15       |                         |          |          | Load Address Relative<br>R ← source address        |
| LDK                 | R, src    | ІМ             | 5         | 5              | 5        |                         |          |          | Load Constant<br>R ← n (n = 0 … 15)                |
| LDM                 | R, src, n | IR             | 11        | 11             | 11       |                         |          |          | Load Multiple                                      |
|                     |           | DA             | 14        | 15             | 17       | +3 n                    |          |          | R - src (n consecutive words)                      |
|                     |           | х              | 15        | 15             | 18       |                         |          |          | (n = 1 16)                                         |
| LDM                 | dst, R, n | IR             | 11        | 11             | 11       |                         |          |          | Load Multiple (Store Multiple)                     |
|                     |           | DA             | 14        | 15             | 17       | +3 n                    |          |          | dst 🗝 R (n consecutive words)                      |
|                     |           | X              | 15        | 15             | 18       |                         |          |          | (n = 1 16)                                         |
| LDR<br>LDRB<br>LDRL | R, src    | RA             | 14        | 14             | 14       | 17                      | 17       | 17       | Load Relative<br>R ← src<br>(range -32768 + 32767) |
| LDR                 | dst B     | RA             | 14        | 14             | 14       | 17                      | 17       | 17       | Load Relative (Store Belative)                     |
| LDRB                | uot, m    |                |           |                |          |                         |          |          | dst ← R                                            |
| LDRL                |           |                |           |                |          |                         |          |          | (range -32768 + 32767)                             |
| POP                 | dst, IR   | R              | 8         | 8              | 8        | 12                      | 12       | 12       | Рор                                                |
| POPL                |           | IR             | 12        | 12             | 12       | 19                      | 19       | 19       | dst ← IR                                           |
|                     |           | DA<br>X        | 16<br>16  | 16<br>16       | 18<br>19 | 23<br>23                | 23<br>23 | 25<br>26 | Autoincrement contents of R                        |
|                     |           |                |           |                |          |                         |          |          |                                                    |
| PUSH                | IR, src   | R              | 9         | 9              | 9        | 12                      | 12       | 12       | Push                                               |
| PUSHL               |           | IM<br>ID       | 12        | 12             | 12       | 20                      | 20       | 20       | Autodecrement contents of H                        |
|                     |           | DA             | 13        | 13             | 13       | 20                      | 20       | 20       |                                                    |
|                     |           | x              | 14        | 14             | 17       | 21                      | 21       | 24       |                                                    |
|                     |           |                |           | +              |          |                         |          | 6-T      |                                                    |

# Arithmetic

|                        |          | Clock Cycles |                |     |     |          |          |      |                                                                                       |  |  |
|------------------------|----------|--------------|----------------|-----|-----|----------|----------|------|---------------------------------------------------------------------------------------|--|--|
|                        |          | Addr.        | Word, Byte Lor |     |     |          | ng Word  |      |                                                                                       |  |  |
| Mnemonics              | Operands | Modes        | NS             | SS  | SL  | NS       | SS       | SL   | Operation                                                                             |  |  |
| ADC<br>ADCB            | R, src   | R            | 5              | 5   | 5   |          |          |      | Add with Carry<br>R ← R + carry + src                                                 |  |  |
|                        |          |              |                |     |     |          |          |      | L.L.A                                                                                 |  |  |
| ADD                    | H, SrC   | R            | 4              | 4   | 4 7 | 8        | 8        | 8    | Add                                                                                   |  |  |
| ADDB                   |          | IM           | <u>'</u>       | 4   | 4   | 14       | 14       | 14   | $R \leftarrow R + src$                                                                |  |  |
| AUDL                   |          |              | 6              | 10  | 10  | 14       | 14       | 14   |                                                                                       |  |  |
|                        |          | X            | 9<br>10        | 10  | 13  | 16       | 16       | 19   |                                                                                       |  |  |
|                        |          |              |                |     |     |          |          |      |                                                                                       |  |  |
| CP                     | R, src   | R            | 4              | 4   | 4   | 8        | 8        | 8    | Compare with Register                                                                 |  |  |
| CPB                    |          | IM           | 7              | 7   | 7   | 14       | 14       | 14   | R – src                                                                               |  |  |
| CPL                    |          | IR           | 7              | 7   | 7   | 14       | 14       | 14   |                                                                                       |  |  |
|                        |          | DA<br>Y      | 9<br>10        | 10  | 12  | 15<br>16 | 16<br>16 | 18   |                                                                                       |  |  |
|                        |          | ^            | 10             |     | 13  |          |          |      |                                                                                       |  |  |
| CP                     | dst, IM  | IR           | 11             | 11  | 11  |          |          |      | Compare with Immediate                                                                |  |  |
| СРВ                    |          | DA           | 14             | 15  | 17  |          |          |      | dst – IM                                                                              |  |  |
|                        |          | X            | 15             | 15  | 18  |          |          |      |                                                                                       |  |  |
| DAB                    | dst      | R            | 5              | 5   | 5   |          |          |      | Decimal Adjust                                                                        |  |  |
| DEC                    | dst, n   | R            | 4              | 4   | 4   |          |          |      | Decrement by n                                                                        |  |  |
| DECB                   |          | IR           | 11             | 11  | 11  |          |          |      | dst ← dst – n                                                                         |  |  |
|                        |          | DA           | 13             | 14  | 16  |          |          |      | (n = 1 16)                                                                            |  |  |
|                        |          | х            | 14             | 14  | 17  |          |          |      |                                                                                       |  |  |
| DIV                    | R, src   | R            | 107            | 107 | 107 | 744      | 744      | 744  | Divide (signed)                                                                       |  |  |
| DIVL                   |          | IM           | 107            | 107 | 107 | 744      | 744      | 744  | Word: $R_{n+1} \leftarrow R_{n+1} + src$                                              |  |  |
|                        |          | IR           | 107            | 107 | 107 | 744      | 744      | 744  | $R_n \leftarrow remainder$                                                            |  |  |
|                        |          | DA           | 108            | 109 | 111 | 745      | 746      | 748  | Long Word: $R_{n+2,n+3} \leftarrow R_{n-n+3} + src$                                   |  |  |
|                        |          | х            | 109            | 109 | 112 | 746      | 746      | 749  | R <sub>n,n+1</sub> ← remainder                                                        |  |  |
| EXTS<br>EXTSB<br>EXTSL | dst      | R            | 11             | 11  | 11  | 11       | 11       | 11   | Extend Sign<br>Extend sign of low order half of dst<br>through high order half of dst |  |  |
| INC                    | dst.n    | B            | 4              | 4   | 4   |          |          |      | Increment by n                                                                        |  |  |
| INCB                   | dot, ti  | IR           | 11             | 11  | 11  |          |          |      | dst ← dst + n                                                                         |  |  |
|                        |          | DA           | 13             | 14  | 16  |          |          |      | $(n = 1 \dots 16)$                                                                    |  |  |
|                        |          | x            | 14             | 14  | 17  |          |          |      |                                                                                       |  |  |
| MULT                   | B src    | R            | 70             | 70  | 70  | 282*     | 282*     | 282* | Multiply (signed)                                                                     |  |  |
| MULTL                  | 1,0.0    | iM           | 70             | 70  | 70  | 282*     | 282*     | 282* | Word: $B_{n-1} \leftrightarrow B_{n-1} + src$                                         |  |  |
|                        |          | IB           | 70             | 70  | 70  | 282*     | 282*     | 282* | Long Word: $B_n \rightarrow a \leftarrow B_n + a + a + src$                           |  |  |
|                        |          | DA           | 71             | 72  | 74  | 283*     | 284*     | 286* | *Plus seven cycles for each 1 in the                                                  |  |  |
|                        |          | x            | 72             | 72  | 75  | 284*     | 284*     | 287* | absolute value of the low order word of                                               |  |  |
|                        |          |              |                |     |     |          |          |      | the multiplicand                                                                      |  |  |
| NEG                    | dst      | R            | 7              | 7   | 7   |          |          |      | Negate                                                                                |  |  |
| NEGB                   |          | IR           | 12             | 12  | 12  |          |          |      | dst ← -dst                                                                            |  |  |
|                        |          | DA           | 15             | 16  | 18  |          |          |      |                                                                                       |  |  |
|                        |          | х            | 16             | 16  | 19  |          | _        |      |                                                                                       |  |  |
| SBC<br>SBCB            | R, src   | R            | 5              | 5   | 5   |          |          |      | Subtract with Carry<br>R ← R - src - carry                                            |  |  |
| SUB                    | R.src    | B            | 4              | 4   | 4   | 8        | 8        | 8    | Subtract                                                                              |  |  |
| SUBB                   | .,       | iM           | 7              | 7   | 7   | 14       | 14       | 14   | $B \leftarrow B - src$                                                                |  |  |
| SUBL                   |          | IR           | 7              | 7   | 7   | 14       | 14       | 14   |                                                                                       |  |  |
|                        |          | DA           | 9              | 10  | 12  | 15       | 16       | 18   |                                                                                       |  |  |
|                        |          | X            | 10             | 10  | 13  | 16       | 16       | 19   |                                                                                       |  |  |
|                        |          |              | -              |     | . – | -        | -        |      |                                                                                       |  |  |
# Logical

|           |          |       |    | Clock    | Cycle |    |         |    |                       |
|-----------|----------|-------|----|----------|-------|----|---------|----|-----------------------|
|           |          | Addr. | W  | /ord, By | te    | L  | ong Wor | ď  |                       |
| Mnemonics | Operands | Modes | NS | SS       | SL    | NS | SS      | SL | Operation             |
| AND       |          |       |    |          |       |    |         |    |                       |
| ANDB      | R, src   | R     | 4  | 4        | 4     |    |         |    | And                   |
|           |          | IM    | 7  | 7        | 7     |    |         |    | R ← R AND src         |
|           |          | IR    | 7  | 7        | 7     |    |         |    |                       |
|           |          | DA    | 9  | 10       | 12    |    |         |    |                       |
|           |          | х     | 10 | 10       | 13    |    |         |    |                       |
| СОМ       | dst      | R     | 7  | 7        | 7     |    |         |    | Complement            |
| COMB      |          | IR    | 12 | 12       | 12    |    |         |    | dst 🔶 NOT dst         |
|           |          | DA    | 15 | 16       | 18    |    |         |    |                       |
|           |          | х     | 16 | 16       | 19    |    |         |    |                       |
| OR        | R. src   | R     | 4  | 4        | 4     |    |         |    | OR                    |
| ORB       |          | IM    | 7  | 7        | 7     |    |         |    | R ← R OR src          |
|           |          | IR    | 7  | 7        | 7     |    |         |    |                       |
|           |          | DA    | 9  | 10       | 12    |    |         |    |                       |
|           |          | X     | 10 | 10       | 13    |    |         |    |                       |
| TEST      | dst      | <br>R | 7  | 7        | 7     | 13 | 13      | 13 | Test                  |
| TESTB     |          | IR    | 8  | 8        | 8     | 13 | 13      | 13 | dst OR 0              |
| TESTL     |          | DA    | 11 | 12       | 14    | 16 | 17      | 19 |                       |
|           |          | X     | 12 | 12       | 15    | 17 | 17      | 20 |                       |
| TCC       | cc.dst   | R     | 5  | 5        | 5     |    |         |    | Test Condition Code   |
| TCCB      | ,        |       |    |          |       |    |         |    | Set LSB if cc is true |
| XOR       | R.src    | <br>R | 4  | 4        | 4     |    |         |    | Exclusive OR          |
| XORB      |          | IM    | 7  | 7        | 7     |    |         |    | R ← R XOR src         |
|           |          | IR    | 7  | 7        | 7     |    |         |    |                       |
|           |          | DA    | 9  | 10       | 12    |    |         |    |                       |
|           |          | X     | 10 | 10       | 13    |    |         |    |                       |

# **Program Control**

|               | Operands |       |             | Clock | Cycles |         |        |    |                                             |
|---------------|----------|-------|-------------|-------|--------|---------|--------|----|---------------------------------------------|
|               |          | Addr. | Addr. Word, |       |        | Lo      | ng Wor | d  |                                             |
| Mnemonics     |          | Modes | NS          | SS    | SL     | NS      | SS     | SL | Operation                                   |
| CALL          | dst      | IR    | 10          | 15    | 15     |         |        |    | Call Subroutine                             |
|               |          | DA    | 12          | 18    | 20     |         |        |    | Autodecrement SP                            |
|               |          | х     | 13          | 18    | 21     |         |        |    | @ SP ← PC                                   |
|               |          |       |             |       |        |         |        |    | PC ← dst                                    |
| CALR          | dst      | RA    | 10          | 15    | 15     |         |        |    | Call Relative                               |
|               |          |       |             |       |        |         |        |    | Autodecrement SP                            |
|               |          |       |             |       |        |         |        |    | @ SP ← PC                                   |
|               |          |       |             |       |        |         |        |    | PC ← PC + dst                               |
|               |          |       |             |       |        |         |        |    | (range -4094 to + 4096)                     |
| DJNZ<br>DBJNZ | R, dst   | RA    | 11          | 11    | 11     |         |        |    | Decrement and Jump If Non-Zero<br>B ← B − 1 |
|               |          |       |             |       |        |         |        |    | If $R \neq 0$ : PC $\leftarrow$ PC + dst    |
|               |          |       |             |       |        |         |        |    | (range -254 to 0)                           |
| IRET*         |          |       | 13          | 16    | 16     |         |        |    | Interrupt Return                            |
|               |          |       |             |       |        |         |        |    | PS ← @ SP                                   |
|               |          |       |             |       |        |         |        |    | Autoincrement SP                            |
| JP            | cc, dst  | IR    | 10          | 15    | 15     | (tak    | en)    |    | Jump Conditional                            |
|               |          | IR    | 7           | 7     | 7      | (not ta | ken)   |    | If cc is true: PC - dst                     |
|               |          | DA    | 7           | 8     | 10     |         |        |    |                                             |
|               |          | х     | 8           | 8     | 11     |         |        |    |                                             |

\* Privileged instructions; executed in system mode only.

# Program Control (Continued)

|             |          |                    |                    | Clock              | Cycles             | B       |        |    |                                                                                             |
|-------------|----------|--------------------|--------------------|--------------------|--------------------|---------|--------|----|---------------------------------------------------------------------------------------------|
|             |          | Addr.              | W                  | /ord, By           | te                 | Le      | ong Wo | rd |                                                                                             |
| Mnemonics   | Operands | Modes              | NS                 | SS                 | SL                 | NS      | SS     | SL | Operation                                                                                   |
| RET         | cc       |                    | 10                 | 13                 | 13                 | (tak    | en)    |    | Return Conditional                                                                          |
|             |          |                    | 7                  | 7                  | 7                  | (not ta | iken)  |    | If cc is true. PC ← @SP<br>Autoincrement SP                                                 |
| SC          | SIC      | IM                 | 33                 | 39                 | 39                 |         |        |    | System Call<br>Autoincrement SP<br>@ SP ← Old PS<br>Push Instruction<br>PS ← System Call PS |
| BIT<br>BITB | dst, b   | R<br>IR<br>DA<br>X | 4<br>8<br>10<br>11 | 4<br>8<br>11<br>11 | 4<br>8<br>13<br>14 |         |        |    | Test Bit Static<br>Z flag ← NOT dst bit specified by b                                      |
| BIT<br>BITB | dst, R   | R                  | 10                 | 10                 | 10                 |         |        |    | Test Bit Dynamic<br>Z flag ← NOT dst bit specified by<br>contents of R                      |

# **Bit Manipulation**

|          |                                                         |                                                                                                                                                                                                                                                                                                           | Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operands | Addr.                                                   | W                                                                                                                                                                                                                                                                                                         | ord, By                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | te                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ong Wor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ď                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | Modes                                                   | NS                                                                                                                                                                                                                                                                                                        | SS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| dst, b   | R                                                       | 4                                                                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset Bit Static                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          | IR                                                      | 11                                                                                                                                                                                                                                                                                                        | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset dst bit specified by b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          | DA                                                      | 13                                                                                                                                                                                                                                                                                                        | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | х                                                       | 14                                                                                                                                                                                                                                                                                                        | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| dst, R   | R                                                       | 10                                                                                                                                                                                                                                                                                                        | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset Bit Dynamic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |                                                         |                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Heset ast bit specified by contents H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| dst, b   | R                                                       | 4                                                                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Set Bit Static                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          | IR                                                      | 11                                                                                                                                                                                                                                                                                                        | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Set dst bit specified by b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| dst. R   | R                                                       | 10                                                                                                                                                                                                                                                                                                        | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Set Bit Dynamic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |                                                         |                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Set dst bit specified by contents of R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| dst      | R                                                       | 7                                                                                                                                                                                                                                                                                                         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Test and Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          | IR                                                      | 11                                                                                                                                                                                                                                                                                                        | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | S flag - MSB of dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | DA                                                      | 14                                                                                                                                                                                                                                                                                                        | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | dst ← all 1s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          | x                                                       | 15                                                                                                                                                                                                                                                                                                        | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | Operands<br>dst, b<br>dst, R<br>dst, b<br>dst, R<br>dst | Operands     Addr.<br>Modes       dst, b     R<br>IR<br>DA<br>X       dst, R     R       dst, B     R<br>IR       dst, R     R       dst, R     R | Operands         Addr.<br>Modes         W<br>NS           dst,b         R         4           IR         11         13           DA         13         14           dst,R         R         10           dst,R         R         10           dst,R         R         10           dst,R         R         10           dst,R         R         11           dst,R         R         10           dst,R         IR         11           dst,R         11         11           dst,R         10         11           dst         R         7           IR         11         14           X         15         15 | Addr.<br>Modes         Word, By<br>NS           dst, b         R         4         4           IR         11         11         11           DA         13         14         14           dst, b         R         1         13         14           X         14         14         14         14           dst, R         R         10         10         10           dst, b         R         7         7         11         11           dst, R         R         10         10         10         10           dst, R         R         10         10         10         10         10           dst, R         R         10         11         11         11         11         11         11         11         11         11         11         11         11         13         14         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15         15 | Clock Cycles           Addr.<br>Modes         Word, Byte<br>SS         SL           dst,b         R         4         4         4           IR         11         11         11         11           DA         13         14         16         14         14         17           dst,R         R         10         10         10         10         10           dst,R         R         7         7         7         7           IR         11         11         11         11         11           DA         14         15         17         15         15         15 | Clock Cycles           Addr.<br>Modes         Word, Byte<br>NS         SS         SL         NS           dst,b         R         4         4         4         4           IR         11         11         11         11         11           DA         13         14         16         16         17         16           dst,R         R         10         10         10         10         10         10           dst,B         R         10         10         10         10         10         10           dst,B         R         10         10         10         10         10         10           dst,R         R         10         10         10         10         10         10           dst,R         R         10         10         10         10         10         10           dst         R         7         7         7         7         17         17           Modes         R         7         7         7         17         14         15         18 | Clock Cycles           Addr.<br>Modes         Word, Byte<br>NS         SL         Long Wor<br>NS         SS           dst,b         R         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         17         11         11         11         11         11         11         11         11         11         11         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11 | Clock Cycles           Addr.<br>Modes         Word, Byte<br>NS         SL         Long Word<br>NS         SS         SL           dst,b         R         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         4         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11         11 <td< td=""></td<> |

**Rotate and Shift** 

|           |          |       |         | Clock | Cycles   | 5         |    |    |                                   |
|-----------|----------|-------|---------|-------|----------|-----------|----|----|-----------------------------------|
| Maamaalaa | Onerende | Addr. | Word, B |       | te<br>Si | Long Word |    | d  | Operation                         |
| Mnemonics | Operands | Wodes | NЭ      | 33    | 3L       | пэ        | 33 | ЭL | Operation                         |
| RLDB      | R, src   | R     | 9       | 9     | 9        |           |    |    | Rotate Left Digit                 |
| RRDB      | R, src   | R     | 9       | 9     | 9        |           |    |    | Rotate Right Digit                |
| RL        | dst, n   | R     | 6 for   | n = 1 |          |           |    |    | Rotate Left                       |
| RLB       |          | R     | 7 for   | n = 2 |          |           |    |    | Rotate dst by n bits (n = $1,2$ ) |
| RLC       | dst, n   | R     | 6 for   | n=1   |          |           |    |    | Rotate Left through Carry         |
| RLCB      |          | R     | 7 for   | n = 2 |          |           |    |    | Rotate dst by n bits (n = $1,2$ ) |
| RR        | dst, n   | R     | 6 for   | n = 1 |          |           |    |    | Rotate Right                      |
| RRB       |          | R     | 7 for   | n = 2 |          |           |    |    | Rotate dst by n bits (n = $1.2$ ) |

461

# Rotate and Shift (Continued)

|                     |          |                |                | Clock          | Cycle     | 6       |              |          |                                                                      |  |
|---------------------|----------|----------------|----------------|----------------|-----------|---------|--------------|----------|----------------------------------------------------------------------|--|
| Mnemonics           | Operands | Addr.<br>Modes | W<br>NS        | ord, By/<br>SS | rte<br>SL | L<br>NS | ong Wo<br>SS | rd<br>SL | Operation                                                            |  |
| RRC<br>RRCB         | dst, n   | R<br>R         | 6 for<br>7 for | n = 1<br>n = 2 |           |         |              |          | Rotate Right through Carry<br>Rotate dst by n bits (n = 1,2)         |  |
| SDA<br>Sdab<br>Sdal | dst, R   | R              | (15 +          | - 3n)          |           | (15 +   | 3n)          |          | Shift Dynamic Arithmetic<br>Shift dst left or right by contents of R |  |
| SDL<br>SDLB<br>SDLL | dst, R   | R              | (15 +          | - 3n)          |           | (15 +   | 3n)          |          | Shift Dynamic Logical<br>Shift dst left or right by contents of R    |  |
| SLA<br>SLAB<br>SLAL | dst, n   | R              | (13 +          | - 3n)          |           | (13 +   | 3n)          |          | Shift Left Arithmetic<br>Shift dst left by n bits                    |  |
| SLL<br>SLLB<br>SLLL | dst, n   | R              | (13 +          | - 3n)          |           | (13 +   | 3n)          |          | Shift Left Logical<br>Shift dst left by n bits                       |  |
| SRA<br>SRAB<br>SRAL | dst, n   | R              | (13 +          | - 3n)          |           | (13 +   | 3n)          |          | Shift Right Arithmetic<br>Shift dst right by n bits                  |  |
| SRL<br>SRLB<br>SRLL | dst, n   | R              | (13 +          | - 3n)          |           | (13 +   | 3n)          |          | Shift Right Logical<br>Shift dst right by n bits                     |  |

### **Block Transfer and String Manipulation**

|                 | Operands                                     |                |         | Clock         | Cycles   | 3        |                |    |                                                                                                                                                                               |
|-----------------|----------------------------------------------|----------------|---------|---------------|----------|----------|----------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonics       |                                              | Addr.<br>Modes | W<br>NS | ord, By<br>SS | te<br>SL | Lo<br>NS | ong Word<br>SS | SL | Operation                                                                                                                                                                     |
| CPD<br>CPDB     | R <sub>X</sub> , src,<br>R <sub>Y</sub> , cc | IR             | 20      | 20            | 20       |          |                |    | $\begin{array}{l} \mbox{Compare and Decrement} \\ R_X - src \\ \mbox{Autodecrement src address} \\ R_Y \leftarrow R_Y - 1 \end{array}$                                        |
| CPDR<br>CPDRB   | R <sub>X</sub> , src,<br>R <sub>Y</sub> , cc | IR             | (11 +   | 9n)           |          |          |                |    | Compare, Decrement and Repeat<br>$R_X - src$<br>Autodecrement src address<br>$R_Y \leftarrow R_Y - 1$<br>Repeat until cc is true or $R_Y = 0$                                 |
| CPI<br>CPDRB    | R <sub>X</sub> , src,<br>R <sub>Y</sub> , cc | IR             | 20      | 20            | 20       |          |                |    | $\begin{array}{l} \textbf{Compare, Decrement and Repeat} \\ \textbf{R}_X - src \\ \textbf{Autodecrement src address} \\ \textbf{R}_Y \leftarrow \textbf{R}_Y - 1 \end{array}$ |
| CPIR<br>CPIRB   | R <sub>X</sub> , src,<br>R <sub>Y</sub> , cc | IR             | (11 +   | 9n)           |          |          |                |    | Compare, increment and Repeat<br>$R_X - src$<br>Autoincrement src address<br>$R_Y \leftarrow R_Y - 1$<br>Repeat until cc is true or $R_Y = 0$                                 |
| CPSD<br>CPSDB   | dst, src,<br>R, cc                           | IR             | 25      | 25            | 25       |          |                |    | Compare String and Decrement<br>dst $\leftarrow$ src<br>Autodecrement dst and src addresses<br>R $\leftarrow$ R - 1                                                           |
| CPSDR<br>CPSDRB | dst, src,<br>R, cc                           | IR             | (11 +   | · 14n)        |          |          |                |    | Compare String, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement dst and src addresses<br>$R \leftarrow R - 1$<br>Repeat until cc is true or $R = 0$             |

# Block Transfer and String Manipulation (Continued)

|                 |                    | _     |       | Clock    | Cycles | 5  |         |     |                                                                                                                                                                    |
|-----------------|--------------------|-------|-------|----------|--------|----|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | <b>A</b>           | Addr. | W     | ord, Byt | .e     | L  | ong Wor | d _ | Omeraller                                                                                                                                                          |
| Mnemonics       | Operands           | Modes | NS    | 55       | SL     | NS |         | SL  | Operation                                                                                                                                                          |
| CPSI<br>CPSIB   | dst, src,<br>R, cc | IR    | 25    | 25       | 25     |    |         |     | Compare String and Increment<br>dst - src<br>Autoincrement dst and src addresses<br>$R \leftarrow R - 1$                                                           |
| CPSIR<br>CPSIRB | dst, src,<br>R, cc | IR    | (11 + | - 14n)   |        |    |         |     | Compare String, increment and Repeat<br>dst - src<br>Autoincrement dst and src addresses<br>$R \leftarrow R - 1$<br>Repeat until cc is true or $R = 0$             |
| LDD<br>LDDB     | dst, src, R        | IR    | 20    | 20       | 20     |    |         |     | Load and Decrement<br>dst $\leftarrow$ src<br>Autodecrement dst and src addresses<br>R $\leftarrow$ R - 1                                                          |
| LDDR<br>LDDRB   | dst, src, R        | IR    | (11 + | - 9n)    |        |    |         |     | Load, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement dst and src addresses<br>R $\leftarrow$ R - 1<br>Repeat until R = 0                            |
| LDI<br>LDIB     | dst, src, R        | IR    | 20    | 20       | 20     |    |         |     | Load and Increment<br>dst ← src<br>Autoincrement dst and src addresses<br>R ← R - 1                                                                                |
| LDIR<br>LDIRB   | dst, src, R        | IR    | (11 + | - 9n)    |        |    |         |     | Load, Increment and Repeat<br>dst $\leftarrow$ src<br>Autoincrement dst and src addresses<br>R $\leftarrow$ R - 1<br>Repeat until R = 0                            |
| TRDB            | dst, src, R        | IR    | 25    | 25       | 25     |    |         |     | Translate and Decrementdst $\leftarrow$ src (dst)Autodecrement dst addressR $\leftarrow$ R - 1                                                                     |
| TRDRB           | dst, src, R        | IR    | (11 + | ⊦ 14n)   |        |    |         |     | Translate, Decrement and Repeatdst $\leftarrow$ src (dst)Autodecrement dst addressR $\leftarrow$ R - 1Repeat until R = 0                                           |
| TRIB            | dst, src, R        | IR    | 25    | 25       | 25     |    |         |     | Translate and Incrementdst $\leftarrow$ src (dst)Autoincrement dst addressR $\leftarrow$ R - 1                                                                     |
| TRIRB           | dst, src, R        | IR    | (11 + | ⊦ 14n)   |        |    |         |     | Translate, Increment and Repeat<br>dst ← src (dst)<br>Autoincrement dst address<br>R ← R - 1<br>Repeat until R = 0                                                 |
| TRTDB           | src1,src2,R        | IR    | 25    | 25       | 25     |    |         |     | Translate and Test, Decrement<br>RH1 $\leftarrow$ src 2 (src1)<br>Autodecrement src1 address<br>R $\leftarrow$ R - 1                                               |
| TRTDRB          | src1, src2, R      | IR    | (11 + | ⊦ 14n)   |        |    |         |     | Translate and Test, Decrement<br>and Repeat<br>RH1 $\leftarrow$ src2 (src1)<br>Autodecrement src1 address<br>R $\leftarrow$ R - 1<br>Repeat until R = 0 or RH1 = 0 |

463

# Block Transfer and String Manipulation (Continued)

|           |               |                |       | Clock         | Cycles   |         |               |         |                                                                                                                                                                  |
|-----------|---------------|----------------|-------|---------------|----------|---------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonics | Operands      | Addr.<br>Modes | NS NS | ord, By<br>SS | te<br>SL | L<br>NS | ong Wor<br>SS | d<br>SL | Operation                                                                                                                                                        |
| TRTIB     | src1, src2, R | IR             | 25    | 25            | 25       |         |               |         | Translate and Test, increment<br>RH1 $\leftarrow$ src2 (src1)<br>Autoincrement src1 address<br>R $\leftarrow$ R - 1                                              |
| TRTIRB    | src1, src2, R | IR             | (11 + | - 14n)        |          |         |               |         | Translate and Test, Increment<br>and Repeat         RH1 ← src2 (src1)         Autoincrement src1 address         R ← R - 1         Repeat until R = 0 or RH1 = 0 |

# Input/Output

|                 |             |                |          | Clock C         | ycles    |      |                |    |                                                                                                                                  |
|-----------------|-------------|----------------|----------|-----------------|----------|------|----------------|----|----------------------------------------------------------------------------------------------------------------------------------|
| Mnemonics       | Operands    | Addr.<br>Modes | W        | ord, Byte<br>SS | SL       | LONS | ong Word<br>SS | SL | Operation                                                                                                                        |
| IN*             | - P ero     | 10             | 10       | 10              | 10       |      |                |    |                                                                                                                                  |
| INB*            | n, sic      | DA             | 12       | 12              | 12       |      |                |    | R - src                                                                                                                          |
| IND*<br>INDB*   | dst, src, R | IR             | 21       | 21              | 21       |      |                |    | Input and Decrement<br>dst $\leftarrow$ src<br>Autodecrement dst address<br>R $\leftarrow$ R - 1                                 |
| INDR*<br>INDRB* | dst, src, R | IR             | (11 +    | 10n)            |          |      |                |    | Input, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement dst address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$ |
| INI*<br>INIB*   | dst, src, R | IR             | 21       | 21              | 21       |      |                |    | Input and Increment<br>dst ← src<br>Autoincrement dst address<br>R ← R - 1                                                       |
| INIR*<br>INIRB* | dst, src, R | IR             | (11 +    | 10n)            |          |      |                |    | Input, Increment and Repeat<br>dst ← src<br>Autoincrement dst address<br>R ← R - 1<br>Repeat until R = 0                         |
| OUT*<br>OUTB*   | dst, R      | IR<br>DA       | 10<br>12 | 10<br>12        | 10<br>12 |      |                |    | Output<br>dst ← R                                                                                                                |
| OUTD*<br>OUTDB* | dst, src, R | IR             | 21       | 21              | 21       |      |                |    | Output and Decrement<br>dst ← src<br>Autodecrement src address<br>R ← R - 1                                                      |
| OTDR*<br>OTDRB* | dst, src, R | IR             | (11 +    | 10n)            |          |      |                |    | Output, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement src address<br>R $\leftarrow$ R - 1<br>Repeat until R = 0  |
| OUTI*<br>OUTIB* | dst, src, R | IR             | 21       | 21              | 21       |      |                |    | Output and Increment<br>dst ← src<br>Autoincrement src address<br>R ← R - 1                                                      |

\*Privileged instructions, executed in system mode only

# Input/Output (Continued)

|                   |             |                |     | Clock           | Cycles  | 3    |               |         |                                                                                                                                           |
|-------------------|-------------|----------------|-----|-----------------|---------|------|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonics         | Operands    | Addr.<br>Modes | NS  | Word, Byt<br>SS | e<br>SL | NS L | ong Wor<br>SS | d<br>SL | Operation                                                                                                                                 |
| OTIR*<br>OTIRB*   | dst, src, R | IR             | (11 | + 10n)          |         |      |               |         | Output, Increment and Repeat<br>dst src<br>Autoincrement src address<br>R R - 1<br>Repeat until R = 0                                     |
| SIN*<br>SINB*     | R, src      | DA             | 12  | 12              | 12      |      |               |         | Special Input<br>R ← src                                                                                                                  |
| SIND*<br>SINB*    | dst, src, R | IR             | 21  | 21              | 21      |      |               |         | Special Input and Decrement<br>dst ← src<br>Autodecrement dst address<br>R ← R - 1                                                        |
| SINDR*<br>SINDRB* | dst, src, R | IR             | (11 | + 10n)          |         |      |               |         | Special Input, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement dst address<br>R $\leftarrow$ R - 1<br>Repeat until R = 0    |
| SINI*<br>SINIB*   | dst, src, R | IR             | 21  | 21              | 21      |      |               |         | Special input and increment<br>dst $\leftarrow$ src<br>Autoincrement dst address<br>R $\leftarrow$ R - 1                                  |
| SINIR*<br>SINIRB* | dst, src, R | IR             | (11 | + 10n)          |         |      |               |         | Special Input, Increment and Repeat<br>dst $\leftarrow$ src<br>Autoincrement dst address<br>R $\leftarrow$ R - 1<br>Repeat until R = 0    |
| SOUT*<br>SOUTB*   | dst, src    | DA             | 12  | 12              | 12      |      |               |         | <b>Special Output</b><br>dst ← src                                                                                                        |
| SOUTD*<br>SOUTDB* | dst, src, R | IR             | 21  | 21              | 21      |      |               |         | Special Output and Decrement<br>dst ← src<br>Autodecrement src address<br>R ← R - 1                                                       |
| SOTDR*<br>SOTDRB* | dst, src, R | IR             | (11 | + 10n)          |         |      |               |         | Special Output, Decrement and Repeat<br>dst $\leftarrow$ src<br>Autodecrement src address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$ |
| SOUTI*<br>SOUTIB* | dst, src, R | IR             | 21  | 21              | 21      |      |               |         | Special Output and Increment<br>dst ← src<br>Autoincrement src address<br>R ← R - 1                                                       |
| SOTIR*<br>SOTIRB* | dst, src, R | R              | (11 | + 10n)          |         |      |               |         | Special Output, increment and Repeat<br>dst $\leftarrow$ src<br>Autoincrement src address<br>$R \leftarrow R - 1$<br>Repeat until $R = 0$ |

\*Privileged instructions, executed in system mode only.

### **CPU Control**

|           | 0                                          |               |                | Clock          | Cycles         |    |          |    |                                                                      |
|-----------|--------------------------------------------|---------------|----------------|----------------|----------------|----|----------|----|----------------------------------------------------------------------|
|           |                                            | Addr.         | W              | ord, Byt       |                | L  | ong Word | 3  |                                                                      |
| Mnemonics | Operands                                   | Modes         | NS             | SS             | SL             | NS | SS       | SL | Operation                                                            |
| COMFLG    | flags                                      |               | 7              | 7              | 7              |    |          |    | Complement Flag<br>(Any combination of C,Z,S,P/V)                    |
| DI*       | int                                        |               | 7              | 7              | 7              |    |          |    | <b>Disable Interrupt</b><br>(Any combination of NVI, VI)             |
| El*       | int                                        |               | 7              | 7              | 7              |    |          |    | Enable Interrupt<br>(Any combination of NVI, VI)                     |
| HALT*     | ter an |               | (8 +           | 3n)            |                |    |          |    | HALT                                                                 |
| LDCTL*    | CTLR, src                                  | R             | 7              | 7              | 7              |    |          |    | Load Into Control Register<br>CTLR ← src                             |
| LDCTL*    | dst, CTLR                                  | R             | 7              | 7              | 7              |    |          |    | Load from Control Register<br>dst ← CTLR                             |
| LDCTLB    | FLGR, src                                  | R             | 7              | 7              | 7              |    |          |    | Load into Flag Byte Register<br>FLGR ← src                           |
| LDCTLB    | dst FLGR                                   | R             | 7              | 7              | 7              |    |          |    | Load from Flag Byte Register<br>dst ← FLGR                           |
| LDPS*     | src                                        | IR<br>DA<br>X | 12<br>16<br>17 | 16<br>20<br>20 | 16<br>22<br>23 |    |          |    | Load Program Status<br>PS ← src                                      |
| MBIT*     |                                            |               | 7              | 7              | 7              |    |          |    | Test Multi-Micro Bit<br>Set S if MI is Low;<br>clear S if MI is High |
| MREQ*     | dst                                        | R             | (12 +          | 7n)            |                |    |          |    | Multi-Micro Request                                                  |
| MRES*     |                                            |               | 5              | 5              | 5              |    |          |    | Multi-Micro Reset                                                    |
| MSET*     |                                            |               | 5              | 5              | 5              |    | MARANA   |    | Multi-Micro Set                                                      |
| NOP       |                                            |               | 7              | 7              | 7              |    |          |    | No Operation                                                         |
| RESFLG    | flag                                       |               | 7              | 7              | 7              |    |          |    | Reset Flag<br>(Any combination of C,Z,S,P/V)                         |
| SETFLG    | flag                                       |               | 7              | 7              | 7              |    |          |    | Set Flag<br>(Any combination of C,Z,S,P/V)                           |

\*Privileged instructions; executed in system mode only.

### **Extended Instructions**

|                         | Clock Cycles   |                        |                        |                        |                                                                                                                                                                                                |  |  |  |
|-------------------------|----------------|------------------------|------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Function                | Addr.<br>Modes | NS                     | SS                     | SL                     | Operation                                                                                                                                                                                      |  |  |  |
| Memory - EPU            | IR             | (11 + 3n)              | (11 + 3n)              | (11 + 3n)              | Load Memory from EPU                                                                                                                                                                           |  |  |  |
|                         | DA<br>X        | (15 + 3n)<br>(14 + 3n) | (15 + 3n)<br>(15 + 3n) | (18 + 3n)<br>(17 + 3n) | Write n words from EPU into memory                                                                                                                                                             |  |  |  |
| EPU - Memory            | IR             | (11 + 3n)              | (11 + 3n)              | (11 + 3n)              | Load EPU from Memory                                                                                                                                                                           |  |  |  |
|                         | DA<br>X        | (15 + 3n)<br>(14 + 3n) | (15 + 3n)<br>(15 + 3n) | (18 + 3n)<br>(17 + 3n) | Read n words from memory into EPU                                                                                                                                                              |  |  |  |
| CPU - EPU Registers     |                | (11 + 4n)              | (11 + 4n)              | (11 + 4n)              | Load VMPU from EPU<br>Transfer n words from EPU to Z-VMPU registers                                                                                                                            |  |  |  |
| EPU ← CPU Registers     |                | (11 + 4n)              | (11 + 4n)              | (11 + 4n)              | Load EPU from VMPU<br>Transfer n words from Z-VMPU registers to EPU                                                                                                                            |  |  |  |
| Flags ← EPU             |                | 15                     | 15                     | 15                     | Load FCW from EPU<br>Load information from EPU into flags of the<br>Z-VMPU's Flag and Control Word                                                                                             |  |  |  |
| EPU ← Flags             |                | 15                     | 15                     | 15                     | Load EPU from FCW<br>Transfer information from Z-VMPU's Flag and<br>Control Word to EPU                                                                                                        |  |  |  |
| EPU Internal Operations |                | (11 + 4n)              | (11 + 4n)              | (11 + 4n)              | Internal EPU Operations<br>Z-VMPU treats this template as a "no-operations";<br>it is typically used to initiate an internal EPU<br>operation. The character is a field in the<br>instruction. |  |  |  |

# **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND                        | 0.3V to +7.0V       |
|-------------------------------|---------------------|
| Operating Ambient Temperature | 0°C to +70°C        |
| Storage Temperature           | - 65 °C to + 150 °C |

### STANDARD TEST CONDITIONS

Standard test temperature/operating voltage ranges are presented below. All voltages are referenced to GND. Positive current flows into the referenced pin.

- 0°C to +70°C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.75V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V

All ac parameters assume a load capacitance of 100 pf max, except for parameter 6, which has a load capacitance of 50 pf max. Timing references between two output signals assume a load difference of 50 pf max.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition beyond those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Package Information section. Refer to the Literature List for additional documentation.



Figure 18. Standard Test Load

# DC CHARACTERISTICS

| Symbol | Parameter                      | Min                   | Max                   | Unit | Condition                          |
|--------|--------------------------------|-----------------------|-----------------------|------|------------------------------------|
| VCH    | Clock Input High Voltage       | V <sub>CC</sub> – 0.4 | V <sub>CC</sub> + 0.3 | V    | Driven by External Clock Generator |
| VCL    | Clock Input Low Voltage        | -0.3                  | 0.45                  | V    | Driven by External Clock Generator |
| VIH    | Input High Voltage             | 2.0                   | V <sub>CC</sub> + 0.3 | V    |                                    |
| VIL    | Input Low Voltage              | -0.3                  | 0.8                   | V    |                                    |
| VOH    | Output High Voltage            | 2.4                   |                       | V    | I <sub>OH</sub> = -250 A           |
| VOL    | Output Low Voltage             |                       | 0.4                   | V    | $I_{OL} = +2.0  \text{mA}$         |
| ΙL     | Input Leakage                  |                       | ± 10                  | А    | 0.4 V <sub>IN</sub> +2.4V          |
| IOL    | Output Leakage                 |                       | ±10                   | А    | 0.4 V <sub>OUT</sub> + 2.4V        |
| lcc    | V <sub>CC</sub> Supply Current |                       | 300                   | mA   | 4 + 6 MHz commercial               |
| •••    |                                |                       | 400                   | mA   | Extended Temp. Range               |
|        |                                |                       | 400                   | mA   | 10 MHz Speed Range                 |

# **AC CHARACTERISTICS†**

| Number       | Symbol            | Parameter                                       | Z800:<br>(4 N<br>Min | 3/Z8004<br>/IHz)<br>Max | Z8003A<br>(6 N<br>Min | /Z8004A<br>IHz)<br>Max | Z8003E<br>(10<br>Min | 3/Z8004B<br>D MHz)<br>Max |
|--------------|-------------------|-------------------------------------------------|----------------------|-------------------------|-----------------------|------------------------|----------------------|---------------------------|
|              | ToC               | Clock Cycle Time                                | 250                  | 2000                    | 165                   | 2000                   | 100                  | 2000                      |
| 2            | TwCh              | Clock Width (High)                              | 105                  | 2000                    | 70                    | 2000                   | 40                   | 2000                      |
| 20           | Twon              |                                                 | 105                  | 2000                    | 70                    | 2000                   | 40                   |                           |
| 3            | TWO               | Clock Width (Low)                               | 105                  | 2000                    | 70                    | 2000                   | 40                   |                           |
| 4            | TIC .             | Clock Fall Time                                 |                      | 20                      |                       | 10                     |                      | 10                        |
| 5            | TrC               | Clock Rise Time                                 |                      | 20                      |                       | 15                     |                      | 10                        |
| 6            | TdC(SNv)          | Clock t to Segment Number Valid<br>(50 pF load) |                      | 130                     |                       | 110                    |                      | 70                        |
| 7            | TdC(SNn)          | Clock 1 to Segment Number Not Valid             | 20                   |                         | 10                    |                        | 5                    |                           |
| 8            | TdC(Bz)           | Clock t to Bus Float                            |                      | 65                      |                       | 55                     | -                    | 40                        |
| 9            | TdC(A)            | Clock t to Address Valid                        |                      | 100                     |                       | 75                     |                      | 50                        |
| 10           | TdC(Az)           | Clock t to Address Float                        |                      | 65                      |                       | 55                     |                      | 40                        |
| 11           | TdA(DR)           | Address Valid to Read Data Required Valid       |                      | 475*                    |                       | 305*                   |                      | 180*                      |
| 12           | TsDR(C)           | Read Data to Clock J Setup Time                 | 30                   |                         | 20                    |                        | 10                   |                           |
| 13           | TdDS(A)           | DS t to Address Active                          | 80*                  |                         | 45*                   |                        | 20*                  |                           |
| 14           | TdC(DW)           | Clock t to Write Data Valid                     |                      | 100                     |                       | 75                     |                      | 50                        |
| 15           | ThDB(DS)          | Read Data to DS t Hold Time                     | 0                    | 100                     | ٥                     | /0                     | ٥                    | 50                        |
| 16           | TdDW(DS)          | Write Data Valid to DS 1 Delay 295* 195* 110*   |                      |                         |                       |                        |                      |                           |
| + Timingo or | o proluminory and | aubient te ebange. Linite in nanogeogeoge       |                      |                         |                       |                        |                      |                           |

† Timings are preliminary and subject to change. Units in nanoseconds.

# AC CHARACTERISTICS† (Continued)

| Number | Sumbol    | Baramatan                                  | Z8003/Z8004<br>(4 MHz)<br>Min Max |      | Z8003A<br>(6 N | /Z8004A<br>IHz) | Z8003B/Z8004B<br>(10 MHz) |      |
|--------|-----------|--------------------------------------------|-----------------------------------|------|----------------|-----------------|---------------------------|------|
| Number | Symbol    | Parameter                                  | MIN                               | Max  | MIN            | max             | MIN                       | max  |
| 17     | TdA(MR)   | Address Valid to MREQ 1 Delay              |                                   | 55*  | 35*            |                 | 20*                       |      |
| 18     | TdC(MR)   | Clock I to MREQ I Delay                    |                                   | 80   |                | 70              |                           | 40   |
| 19     | TwMRh     | MREQ Width (High)                          | 210*                              |      | 135*           |                 | 80*                       |      |
| 20     | TdMR(A)   | MREQ I to Address Not Active               | 70*                               |      | 35*            |                 | 20*                       |      |
| 21     | TdDW(DSW) | Write Data Valid to DS I (Write) Delay     | 55*                               |      | 35*            |                 | 15*                       |      |
| 22     | TdMR(DR)  | MREQ I to Read Data Required Valid         |                                   | 370* |                | 230*            |                           | 140* |
| 23     | TdC(MR)   | Clock I MREQ † Delay                       |                                   | 80   |                | 60              |                           | 45   |
| 24     | TdC(ASf)  | Clock t to AS I Delay                      |                                   | 80   |                | 60              |                           | 40   |
| 25     | TdA(AS)   | Address Valid to AS t Delay                | 55*                               | 00   | 35*            | 00              | 20*                       |      |
| 26     | TdC(ASr)  | Clock I to AS t Delay                      | 00                                | 90   | 00             | 80              | 20                        | 40   |
| 27     | TdAS(DB)  | AS t to Bead Data Bequired Valid           |                                   | 360* |                | 220*            |                           | 140* |
| 29     |           | DS t to AS I Delay                         | 70*                               | 300  | 25*            | 220             | 15*                       | 140  |
| 20     |           |                                            | 70<br>95*                         |      | 55             |                 | 20*                       |      |
| 29     |           | AS the Address Net Active Delay            | 00°                               |      | 00 ···         |                 | 30*                       |      |
| 30     |           | Address Not Active Delay                   | 70*                               |      | 45"            |                 | 20"                       |      |
| 31     |           | Address Float to DS (Read) + Delay         | 0                                 |      | 0              |                 | 0                         |      |
| 32     | TOAS(DSR) | AS I to DS (Head) I Delay                  | 80*                               |      | 55*            |                 | 30*                       |      |
| 33     | IdDSR(DR) | DS (Read) I to Read Data Required Valid    |                                   | 205* |                | 130*            |                           | 70*  |
| 34     | TdC(DSr)  | Clock I to DS 1 Delay                      |                                   | 70   |                | 65              |                           | 45   |
| 35     | TdDS(DW)  | DS t to Write Data Not Valid               | 75*                               |      | 45*            |                 | 25*                       |      |
| 36     | TdA(DSR)  | Address V <u>alid</u> to DS (Read) I Delay | 180*                              |      | 110*           |                 | 65*                       |      |
| 37     | TdC(DSR)  | Clock t to DS (Read) ↓ Delay               |                                   | 120  |                | 85              |                           | 60   |
| 38     | TwDSR     | DS (Read) Width (Low)                      | 275*                              |      | 185*           |                 | 110*                      |      |
| 39     | TdC(DSW)  | Clock I to DS (Write) I Delay              |                                   | 95   |                | 80              |                           | 60   |
| 40     | TwDSW     | DS (Write) Width (Low)                     | 185*                              |      | 110*           |                 | 75*                       |      |
| 41     | TdDSI(DR) | DS (I/O) I to Read Data Required Valid     |                                   | 330* |                | 210*            |                           | 120* |
| 42     | TdC(DSf)  | Clock I to DS (I/O) I Delay                |                                   | 120  |                | 90              |                           | 60   |
| 43     | TwDS      | DS (I/O) Width (Low)                       | 410*                              |      | 255*           |                 | 160*                      |      |
| 44     | TdAS(DSA) | AS t to DS (Acknowledge) I Delay           | 1065*                             |      | 690*           |                 | 410*                      |      |
| 45     | TdC(DSA)  | Clock t to DS (Acknowledge) / Delay        | 1000                              | 120  | 000            | 85              | 410                       | 65   |
| 46     |           | DS (Acknowledge) I to Read Data            |                                   | 455* |                | 295*            |                           | 165* |
| 40     | (DII)     | Required Delay                             |                                   | -00  |                | 235             |                           | 100  |
| 47     |           | Clock t to Status Valid Dalay              |                                   | 110  |                | 95              |                           | 60   |
| 47     |           | Status Valid to AS t Dolay                 | 50*                               | 110  | 20*            | 00              | 10*                       | 00   |
| 40     |           | BESET to Clock t Sotup Time                | 100                               |      | 30             |                 | 50                        |      |
| 49     |           |                                            | 180                               |      | 10             |                 | 50                        |      |
| 50     |           |                                            | 100                               |      | -0             |                 | -0                        |      |
| 51     |           |                                            | 100                               |      | 70             |                 | 50                        |      |
| 52     | TSNMI(C)  | NMI to Clock I Setup Time                  | 140                               |      | 70             |                 | 50                        |      |
| 53     | TSVI(C)   | VI, NVI to Clock I Setup Time              | 110                               |      | 50             |                 | 40                        |      |
| 54     | ThVI(C)   | VI, NVI to Clock I Hold Time               | 20                                |      | 20             |                 | 10                        |      |
| 55     | TsSGT(C)  | SAT to Clock 1 Setup Time                  | 70                                |      | 55             |                 | 40                        |      |
| 56     | ThSGT(C)  | <u>SA</u> T to Clock † Hold Time           | 0                                 |      | 0              |                 | 0                         |      |
| 57     | TsMI(C)   | <u>MI</u> to Clock 1 Setup Time            | 180                               |      | 110            |                 | 80                        |      |
| 58     | ThMI(C)   | MI to Clock <u>†</u> Hold Time             | 0                                 |      | 0              |                 | 0                         |      |
| 59     | TdC(MO)   | <u>Clock</u> t to MO Delay                 |                                   | 120  |                | 85              |                           | 70   |
| 60     | TsSTP(C)  | STOP to Clock I Setup Time                 | 140                               |      | 80             |                 | 50                        |      |
| 61     | ThSTP(C)  | STOP to Clock I Hold Time                  | 0                                 |      | 0              |                 | 0                         |      |
| 62     | TsW(C)    | WAIT to Clock I Setup Time                 | 50                                |      | 30             |                 | 20                        |      |
| 63     | ThWIC     | WAIT to Clock I Hold Time                  | 10                                |      | 10             |                 | 5                         |      |
| 64     | TsBRQ(C)  | BUSREQ to Clock t Setup Time               | 90                                |      | 80             |                 | 60                        |      |
| 65     | ThBROIC   | BUSREQ to Clock t Hold Time                | 10                                |      | 10             |                 | 5                         |      |
| 66     | TdC(BAKr) | Clock t to BUSACK t Delay                  |                                   | 100  |                | 75              | U                         | 60   |
| 67     | TdC(BAKf) | Clock t to BLISACK   Delay                 |                                   | 100  |                | 75              |                           | 60   |
| 68     |           | Address Valid Width                        | 150*                              | 100  | 05*            | 15              | 50*                       | 00   |
| 60     |           |                                            | 100*                              |      | 50             |                 | 20*                       |      |
| 70     |           | APOPT L to Clock t Satur Time              | 60 ···                            |      | 20             |                 | 30"<br>0F                 |      |
| 70     | THADT(C)  | ABORT + to Clock   Setup Time              | 50                                |      | 30             |                 | 20                        |      |
| 71     | THABT(C)  | ABORT + TO CIOCK + HOID TIME               | U                                 |      | U              |                 | U                         |      |

\*Clock-cycle-time-dependent characteristics. See table on following page.

†Timings are preliminary and subject to change. Units in nanoseconds(ns).

# **COMPOSITE AC TIMING DIAGRAM**



# CLOCK-CYCLE-TIME-DEPENDENT CHARACTERISTICS

| Numbe | or Symbol | Z8003<br>Equation    | Z8003A<br>Equation   | Z8003B<br>Equation  |
|-------|-----------|----------------------|----------------------|---------------------|
| 11    | TdA(DR)   | 2TcC + TwCh - 130 ns | 2TcC + TwCh - 95 ns  | 2TcC + TwCh - 60 ns |
| 13    | TdDS(A)   | TwCl – 25 ns         | TwCl – 25 ns         | TwCl – 20 ns        |
| 16    | TdDW(DS)  | TcC + TwCh – 60 ns   | TcC + TwCh - 40 ns   | TcC + TwCh - 30 ns  |
| 17    | TdA(MR)   | TwCh – 50 ns         | TwCh – 35 ns         | TwCh – 20 ns        |
| 19    | TwMRh     | TcC – 40 ns          | TcC – 30 ns          | TcC – 20 ns         |
| 20    | TdMR(A)   | TwCl – 35 ns         | TwCl – 35 ns         | TwCl – 20 ns        |
| 21    | TdDW(DSW) | TwCh – 50 ns         | TwCh – 35 ns         | TwCh – 25 ns        |
| 22    | TdMR(DR)  | 2TcC – 130 ns        | 2TcC - 100 ns        | 2TcC - 60 ns        |
| 25    | TdA(AS)   | TwCh – 50 ns         | TwCh – 35 ns         | TwCh – 20 ns        |
| 27    | TdAS(DR)  | 2TcC - 140 ns        | 2TcC - 110 ns        | 2TcC – 60 ns        |
| 28    | TdDS(AS)  | TwCl – 35 ns         | TwCl – 35 ns         | TwCl – 25 ns        |
| 29    | TwAS      | TwCh – 20 ns         | TwCh – 15 ns         | TwCh – 10 ns        |
| 30    | TdAS(A)   | TwCl – 35 ns         | TwCl – 25 ns         | TwCl – 20 ns        |
| 32    | TdAS(DSR) | TwCl – 25 ns         | TwCl – 15 ns         | TwCl – 10 ns        |
| 33    | TdDSR(DR) | TcC + TwCh - 150 ns  | TcC + TwCh - 105 ns  | TcC + TwCh - 70 ns  |
| 35    | TdDS(DW)  | TwCl – 30 ns         | TwCl – 25 ns         | TwCl – 15 ns        |
| 36    | TdA(DSR)  | TcC – 70 ns          | TcC – 55 ns          | TcC – 35 ns         |
| 38    | TwDSR     | TcC + TwCh - 80 ns   | TcC + TwCh – 50 ns   | TcC + TwCh - 30 ns  |
| 40    | TwDSW     | TcC – 65 ns          | TcC – 55 ns          | TcC – 25 ns         |
| 41    | TdDSI(DR) | 2TcC – 170 ns        | 2TcC – 120 ns        | 2TcC – 80 ns        |
| 43    | TwDS      | 2TcC - 90 ns         | 2TcC – 75 ns         | 2TcC – 40 ns        |
| 44    | TdAS(DSA) | 4TcC + TwCI - 40 ns  | 4TcC + TwCl - 40 ns  | 4TcC + TwCl-30 ns   |
| 46    | TdDSA(DR) | 2TcC + TwCh - 150 ns | 2TcC + TwCh - 105 ns | 2TcC + TwCh - 75 ns |
| 48    | TdS(AS)   | TwCh – 55 ns         | TwCh – 40 ns         | TwCh – 30 ns        |
| 68    | TwA       | TcC - 90 ns          | TcC - 70 ns          | TcC – 50 ns         |
| 69    | TdDS(S)   | TwCl – 25 ns         | TwCl – 15 ns         | TwCl – 10 ns        |

### **ORDERING INFORMATION**

#### Z8003 Segmented VMPU, 4.0 MHz

48-pin DIP

Z8003 PS Z8003 CS Z8003 PE Z8003 CE

#### Z8003A Segmented VMPU, 6.0 MHz

**48-pin DIP** Z8003A PS Z8003A CS Z8003A PE Z8003A CE

#### Z8003B Segmented VMPU, 10.0 MHz

**48-pin DIP** Z8003B PS Z8003B CS Z8003B PE Z8003B CE

### Z8004 Nonsegmented VMPU, 4.0 MHz

**40-pin DIP** Z8004 PS Z8004 CS Z8004 PE Z8004 CE

#### Z8004A Nonsegmented VMPU, 6.0 MHz

**40-pin DIP** Z8004A PS Z8004A CS Z8004A PE Z8004A CE

#### Z8004B Nonsegmented VMPU, 10.0 MHz

**40-pin DIP** Z8004B PS Z8004B CS Z8004B PE Z8004B CE

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

- $S = 0 \circ C \text{ to } + 70 \circ C$ E = -40 \circ C to +85 \circ C
- $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$

Example: PS is a plastic DIP, 0°C to +70°C.

#### +Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

 R
 = Protopack

 T
 = Low Profile Protopack

 DIP
 = Dual-In-Line Package

 LCC
 = Leadless Chip Carrier

 PCC
 = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

# **Z80,000**

# Family



- - -

# Zilog Z80,000<sup>™</sup> Family

# Provides 16- and 32-Bit Microprocessor Solutions

# **Advance Information**

March 1985

Zilog continues its tradition of state-of-the-art microprocessor components with the introduction of the 32-bit Z80,000 CPU and the Z8070 floating-point Arithmetic Processing Unit (APU). These two devices bring the performance of super minicomputers and mainframe computers into the realm of microprocessorbased systems. The advances in VLSI technology used in these integrated circuits herald a major breakthrough in the range of options available to the systems designer.

The **Z80,000.** The Z80,000 CPU provides the flexibility of a 16-bit CPU. Oriented to applications in which high throughput is required, its file of 16 general-purpose registers handles bytes, words, and long words with equal facility. The rich instruction set combines powerful addressing modes and operations in a manner that aids assemblylanguage coding of time-critical applications, and still provides the completeness desirable for efficient compiler-generated code.

The Z80,000 CPU can be configured under software control to use 16-bit logical addresses (ideally suited for high-speed controller applications) or 32-bit addresses (for large-system tasks). The 32-bit address modes support both a linear addressing space and an alternative segmented addressing space, which are selected by the user according to the application's requirements. Other system features include System and Normal modes of operation, a sophisticated trapping mechanism, a high-performance bus structure, and built-in multiprocessor support. Finally, the device has a high-performance interface to the Z8070 Arithmetic Processing Unit so that the two devices can operate in tandem to execute floating-point instructions in the CPU's instruction stream.

An on-chip cache and a memory management unit (MMU), coupled with a sophisticated instruction pipeline, enable the Z80,000 to execute instructions at a rate of up to one instruction per processor cycle. The 256-byte cache provides an automatic buffering mechanism to hold the most recently fetched instructions and data on the chip itself. Thus, subsequent references to these items do not require lengthy memory transactions but instead can be fetched in a single processor cycle. The memory management unit on the chip contains all the information needed to translate the most recently used logical addresses generated by the CPU into the physical addresses used by the memory system. With each address translation, access attributes are automatically checked to determine whether or not the access is permitted. The MMU can be used to implement a virtual memory or can be disabled entirely for applications that do not need memory management.

Peripheral Support. The Z80,000 uses Zilog's Z-BUS<sup>™</sup>, so the entire Z8000 family of circuits are available for use with it. Multifunction Z-BUS peripherals are extensively programmable, so each can be precisely tailored to an application. Counting, timing, and parallel I/O are tasks handled by the Z8036 Z-CIO Counter/Timer and Parallel I/O Unit, which has three 16-bit counter/timers and three I/O ports.

Data communications are the domain of the Z8030 Z-SCC Serial Communications Controller and the Z8031 Z-ASCC Asynchronous Serial Communications Controller, both dual-channel multiprotocol components that between them support all popular communication formats.

Direct memory access components are supplied by the Z8016 Z-DTC DMA Transfer Controller, a fast, dual-channel device that supports I/O-to-memory data transfers without CPU intervention. In addition, the Z-BUS versions of the Z800 can be used as I/O processors, with their on-chip DMA channels programmed to transfer data in a Z80,000-based system. General-purpose control and data-manipulation problems are solved by the Z8090 Z-UPC Universal Peripheral Controller, a complete microcomputer-on-a-chip that uses the Z8 instruction set and features three I/O ports and two 8-bit counter/ timers. The Z8038 Z-FIO FIFO Input/ Output Interface Unit can be Interconnected with asynchronous subsystems of a multiprocessor system to interface any major microprocessor to the Z-BUS. Its buffer depth can be expanded using the Z8060 Z-FIFO Buffer Unit. Another support peripheral circuit that can be used with the Z80,000 is the Z8068 Z-DCP Data Ciphering Processor. The Z8581 CTC Clock Generator Controller can be used to generate the clock timing required by the Z80,000. This device uses the same technology as the Z80,000 and provides a power-on reset signal and auxiliary clocking signals.

Finally, the Z8070 FPU Arithmetic Processing Unit provides the floating-point processing power for the Z80,000 CPU.

# **Z80,000™ CPU**

# Preliminary Product Specification

#### April 1985

- FEATURES
- Full 32-bit architecture and implementation
- 4G (billion) bytes of directly addressable memory
- Linear or segmented address space
- Virtual memory management integrated with CPU
- On-chip cache memory
- General-purpose register file with sixteen 32-bit registers
- Nine general addressing modes
- Numerous data types include bit, bit field, logical value, signed integer, and string
- Extended Processing Architecture supports floatingpoint operations

# **GENERAL DESCRIPTION**

The Z80,000 CPU is an advanced, high-end 32-bit microprocessor that integrates the architecture of a mainframe computer into a single chip. While maintaining full compatibility with Z8000 family software and hardware, the Z80,000 CPU offers greater power and flexibility in both its architecture and interface capability. Operating systems and compilers are easily developed in the Z80,000 CPU's high-quality environment, and the hardware interface provides for connection to a wide variety of system configurations.

Addresses in the Z80,000 CPU are 32 bits. This allows direct addressing of 4G bytes in each of four address spaces: system-mode data, system-mode instruction, normal-mode data, and normal-mode instruction. The CPU supports three modes of addresses representation. The 16-bit compact addresses are compatible with Z8000 nonsegmented mode. The 32-bit segmented addresses include both 16-bit offset, which is compatible with Z8000 segmented mode, and 24-bit offset. In addition a full 32-bit linear address space is provided.

The CPU features a general-purpose register file with sixteen 32-bit registers and nine operand addressing modes. The various addressing modes allow encoding choices for compact representation or for full 32-bit addressing. The instruction set can operate on bit, bit field, logical value, signed integer, unsigned integer, address, string, stack, and packed decimal byte data types. Logical and arithmetic instructions operate on bytes (8 bits), words (16 bits) and longwords (32 bits). The Extended Processing Architecture (EPA) supports floating-point operations. In addition, the instruction set is highly regular in combining operations, data types, and addressing modes. High-level language compilation is supported with instructions for procedure linkage, array index calculation, and bounds checking. Other instructions provide operating system functions such as system call and control of memory management.

There are two main operating modes, system and normal, supported by separate stacks. User programs operate in normal mode, while sensitive operating

- Regular use of operations, addressing modes, and data types in instruction set
- System and normal modes of operation with separate stacks
- Sophisticated interrupt and trap handling
- Software is a binary-compatible extension of Z8000<sup>TM</sup> software
- Hardware is compatible with other Z-BUSTM components
- Mainframe performance



system functions are performed in system mode. This protects critical parts of the operating system from user access. In addition, some instructions are privileged, and execute only in system mode. Memory management functions protect both system memory from user programs, and user memory from other users. Vectored, nonvectored, and nonmaskable interrupts support realtime operating systems.

Memory management is fully integrated with the CPU; no external support circuitry is necessary. A paging address translation mechanism is implemented. Registers in the CPU point to address translation tables located in memory; the most recently used table entries are kept in a Translation Lookaside Buffer (TLB) in the CPU. The CPU performs logical to physical address translation and access protection for each memory reference. When a logical memory reference causes a translation or protection violation, the state of the CPU is automatically restored to restart the instruction. I/O ports can be referenced either by dedicated instructions or by the memory management mechanism mapping logical memory addresses to I/O port addresses.

Extensive trapping facilities, such as integer overflow, subrange out of bounds, and subscript out of bounds, catch common run-time errors. Software debuggers can use trace and breakpoint traps. Privileged instruction traps and memory protection violation traps secure the operating system from user programming errors or mischief. The overflow stack allows recovery from otherwise fatal errors.

The CPU has full 32-bit internal address and data paths. Externally, 32 pins time-multiplex the address and data. The interface is compatible with the complete line of Z-BUS peripherals. The hardware interface features 16-bit or 32-bit memory data path and programmable wait states. Burst transfers and an on-chip cache for instructions and data help develop high-performance systems. The interface supports multiprocessing configurations with interlocked memory references and two types of bus request protocols. The system designer can tailor the Z80,000-based system to cost and performance needs.

In summary, the Z80,000 CPU meets and surpasses the requirements of medium and high-end microprocessor systems for the 1980s. Software program development is easily accomplished with the CPU's sophisticated architecture. The highly pipelined design, on-chip cache, and external interface support systems ranging from dedicated controllers to mainframe computers. While Zilog continues to develop support for the Z80,000 CPU, Z8000 peripherals and development software are fully compatible with this latest in Zilog's line of high-performance microprocessors.

# REGISTERS

The Z80,000 CPU is a register-oriented processor offering sixteen 32-bit general-purpose registers, a 32-bit Program Counter (PC), a 16-bit Flag and Control Word (FCW), and nine other special-purpose registers.

The general-purpose register file (Figure 1) contains 64 bytes of storage. The first 16 bytes (RL0,RH0,...,RL7,RH7) can be used as accumulators for byte data. The first 16 words (R0,R1,...,R15) can be used as accumulators for word data, as index registers (except R0), or for memory addresses in compact mode (except R0). Any longword register (RR0,RR2,...,RR30) can be used as an accumulator for longword data, an index register in linear or segmented mode (except RR0), or for memory addresses in linear or segmented mode (except RR0). Quadword registers (RQ0,RQ4,...,RQ28) can be used as accumulators for Multiply, Divide, and Extend Sign instructions. This unique register organization allows bytes and words of data to be manipulated conveniently while leaving most of the register file free to hold addresses, counters, and any other data.

Two registers are dedicated to the Stack Pointer (SP) and Frame Pointer (FP) used by Call, Enter, Exit, and Return

instructions. In compact mode, R15 is the Stack Pointer and R14 the Frame Pointer. In linear or segmented mode, RR14 is the Stack Pointer and RR12 is the Frame Pointer.

|       |             | _  |     |    |   |     |   |    |     | - | _  |     |   |        |
|-------|-------------|----|-----|----|---|-----|---|----|-----|---|----|-----|---|--------|
| BOD   | RRO         | 7  | RHO | 0  | 7 | RLO | 0 | 7  | RH1 | 0 | 7  | RL1 | 0 | R0, R1 |
| NGU   | RR2         | 7  | RH2 | 0  | 7 | RL2 | 0 | 7  | RH3 | 0 | 7  | RL3 | 0 | R2, R3 |
| RQ4   | RR4         | 7  | RH4 | 0  | 7 | RL4 | 0 | 7  | RH5 | 0 | 7  | RL5 | 0 | R4, R5 |
|       | RR6         | 7  | RH6 | 0  | 7 | RL6 | 0 | 7  | RH7 | 0 | 7  | RL7 | 0 | R6, R7 |
| P.00  | RR8         | 15 |     | R8 | 1 |     | 0 | 15 |     | R | )  |     | 0 |        |
| nuo   | <b>RR10</b> | 15 |     | R1 | 0 |     | 0 | 15 |     | R | 1  |     | 0 |        |
| BO12  | ( RR12      | 15 |     | R1 | 2 |     | 0 | 15 |     | R | 13 |     | 0 |        |
| nur z | RR14        | 15 |     | R1 | 4 |     | 0 | 15 |     | R | 15 |     | 0 |        |
| 8016  | RR16        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |
| nario | RR18        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |
| 8020  | RR20        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |
| NG20  | RR22        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |
| 0.024 | RR24        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |
| N424  | RR26        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |
|       | RR28        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |
| RQ28  | RR30        | 31 |     |    |   |     |   |    |     |   |    |     | 0 |        |

Figure 1. General-Purpose Register File

The PC and FCW form the Program Status (Figure 2), which is automatically saved for traps and interrupts. The bits in FCW indicate operating modes, masks for traps and interrupts, and flags set according to the result of instructions. The remaining special registers are used for memory management, system configuration, and other CPU control (Figure 3).



#### Figure 2. Program Status Registers

### **ADDRESS SPACES**

As shown in Figure 4, the CPU has three modes of address representation: compact, segmented, and linear. The mode is selected by two control bits in the Flag and Control Word register (Table 1). The Extended/Compact (E/C) bit selects whether compact addresses (16 bits) or extended addresses (32 bits) are used. For extended addresses the Linear/Segmented (L/S) bit selects whether linear or segmented addresses are used.

The Load Address instruction can be used to manipulate addresses in any mode of representation.

In compact mode, addresses are 16 bits. Address calculations using compact addresses involve all 16 bits. Compact mode is more efficient and less programconsuming for applications requiring less than 64K bytes of program and less than 64K bytes of data. This efficiency is due to shorter instructions in compact mode, and the fact that addresses in the register file use word rather than longword registers. Applications requiring more than 64K bytes of either program or data should use segmented or linear modes.

| Tabla | 4  | Address | De  |         | allon |
|-------|----|---------|-----|---------|-------|
|       | 1. | AUU1833 | ne. | higagii | auvii |

| Control Bi | ts in FCW | Representation |
|------------|-----------|----------------|
| E/C        | L/S       |                |
| 0          | 0         | Compact        |
| 0          | 1         | Reserved       |
| 1          | 0         | Segmented      |
| 1          | 1         | Linear         |



PROGRAM STATUS AREA POINTER (PSAP)



#### NORMAL STACK POINTER (NSP)



#### TRANSLATION TABLE DESCRIPTOR REGISTERS



#### OVERFLOW STACK POINTER (OSP)



SYSTEM CONFIGURATION CONTROL LONGWORD (SCCL)

Figure 3. Special-Purpose Control Registers





In segmented mode, addresses are 32 bits. Segmented addresses are composed of either a 15-bit segment number and a 16-bit segment offset or a 7-bit segment number and a 24-bit segment offset. Bit 31 of the address selects either of the two types of segmented addresses. Address calculations using segmented addresses involve only the segment offset; the segment number is unaffected. In segmented mode, the address space allows up to 32,768 segments of 64K-byte maximum size and up to 128 segments of 16M-byte maximum size. Many applications benefit from the logical structure of segmentation by allocating individual objects, such as a program module, stack, or large data structure, to separate segments.

In linear mode, addresses are 32 bits. Address calcula-

# NORMAL AND SYSTEM MODES

The CPU has two modes of operation, normal and system, selected by the S/N bit in the Flag and Control Word register. These modes impact on CPU operation in three areas: privileged instructions, stack pointers, and memory management.

Since the most sensitive portions of the operating system usually execute in system mode, separate stack pointers are used to isolate the two operating modes.

tions using linear addresses involve all 32 bits. In linear mode, the address space of 4G bytes is uniform and unstructured. Many applications benefit from the flexibility of linear addressing by allocating objects at arbitrary positions in the address space.

Memory is byte addressable by the CPU. The address used for multiple-byte data is the address of the mostsignificant byte. Multiple-byte data can be located at any byte address with no alignment restrictions.

I/O ports can be addressed by either dedicated instructions or by the memory management mechanism mapping logical memory addresses to I/O ports. I/O ports can be byte, word, or longword in size.

Some instructions, such as those performing I/O operations or accessing control registers, can only be executed in system mode; in addition, the memory management mechanism allows access to some memory locations in system mode only. Programs executing in normal mode can request services from the operating system using the System Call instruction and trap.

### THEORY OF OPERATION

Figure 5 shows a block diagram of the Z80,000 CPU's internal organization, including the following major functional units and data paths:

- The external interface logic controls transactions on the bus. Addresses and data from the internal memory bus are transmitted through the interface to the Z-BUS. The Z-BUS is a time-multiplexed, address/data bus that connects the components of a microprocessor system.
- The cache stores copies of instruction and data memory locations. Instructions are read from the cache on the instruction bus. Data is read from or written to the cache on the memory bus. The cache also includes a copy of the physical Program Counter, so that the logical addresses of instructions are translated only for branches and when incrementing the Program Counter across a page boundary.
- The Translation Lookaside Buffer (TLB) translates logical addresses calculated by the address arithmetic unit to physical addresses used to access the cache.
- The address arithmetic unit performs all address calculations. This unit has a path to the register file for reading base and index registers and another path to the instruction bus for reading displacements and direct addresses. The result of the address calculation is transmitted to the TLB.
- The register file contains the sixteen general-purpose longword registers, Program Status registers, specialpurpose control registers, and several registers used to store values temporarily during instruction execution. The register file has one path to the address arithmetic unit and two paths to the execution arithmetic and logic unit.
- The execution arithmetic and logic unit calculates the results of instruction execution, such as add, exclusive-OR, and simple load. This unit has two paths to the register file on which two operands can be read simultaneously or one can be written. One of the paths to the register file is multiplexed with a path from the memory bus.
- The instruction decoding and control unit decodes instructions and controls the operation of the other functional units. This unit has a path from the instruction bus and two programmable logic arrays for separate microcoded control of the two arithmetic units. This unit also controls exception handling and TLB loading.

All of the functional units and data paths listed above are 32 bits wide.

The operation of the CPU is highly pipelined so that several instructions are simultaneously in different stages of execution. Thus, the functional units effectively operate in parallel with one instruction being fetched while an address is calculated for another instruction and results are stored for a third instruction.

Figure 6 shows the six-stage, synchronous pipeline. Instructions flow through each stage of the pipeline in sequence. The various pipeline stages can be working simultaneously on separate instructions or on separate portions of a single complex instruction. Each pipeline stage operates in one processor cycle, which is composed of two clock cycles, called eq 1 and 
eq 2. Thus, a processor cycle is 200 ns with a 10 MHz clock or 80 ns with a 25 MHz clock.

The instruction-fetch stage increments the Program Counter and initiates instructions fetched from the cache. The instruction-decoding stage receives and decodes instructions to set up control of the address-calculation stage.

The address-calculation stage can generally calculate a memory address in one processor cycle, except for Base Index, Relative, and Relative Index addressing modes, which require multiple cycles. After the logical effective address has been calculated, the corresponding physical address is provided by the TLB. The operand-fetch stage fetches the data from the cache and latches it into a holding register.

The execution stage performs data manipulations. Byte, word, and longword results are generally calculated in one processor cycle, but certain instructions, such as multiply and block-move operations, require multiple cycles. During the execution stage, results are stored to registers. Results are stored to the cache and external memory during the operand-store stage. The flags are also set during the operand-store stage.

The cache can handle two references during a processor cycle. Instruction fetches use the  $\phi 2$  clock cycle for tag comparison and  $\phi 1$  for data access. Either an operand fetch or store can use  $\phi 1$  for tag comparison and  $\phi 2$  for data access.

The pipeline allows single instructions, like register-toregister load and memory-to-register add, to execute at a rate of one per processor cycle. Thus, the peak performance of the CPU is 12.5 million instructions per second (MIPS) with a 25 MHz clock. In practice, the actual performance is reduced to approximately one-third of the peak because of delays due to the execution of multiple-cycle instructions, interference between instructions in the pipeline, and main memory accesses for cache and TLB misses.









### MEMORY MANAGEMENT

The CPU and the operating system cooperate in translating logical to physical addresses and protecting memory for execute, read, and write accesses. The CPU implements a paging translation mechanism similar to that in most mainframe and super-minicomputers. The operating system creates translation tables in memory, then initializes pointers to the tables in control registers. The CPU automatically references the tables to perform address translation and access protection. The CPU enables the operating system to implement efficient virtual memory by marking pages that have been referenced or modified and by automatically recovering from address translation restart.

The paging translation scheme implemented by the CPU divides the logical address spaces into pages and the physical address space into frames. The logical pages and physical frames are each 1K bytes. A logical page, which is specified by the 22 most-significant bits of the logical address, can be mapped into any physical frame, which is specified by the 22 most-significant bits of the physical address. The 10 least-significant bits, which specify the byte within a page or frame, are not translated. For each memory reference, the CPU translates the logical address to the corresponding physical address and also tests whether access to the memory location is permitted. For most references the information needed to perform the translation is stored in the CPU Translation Lookaside Buffer (TLB). The TLB (Figure 7) stores the translation information for the 16 most recently referenced pages in a fully associative memory. Only when information to translate the page is missing from the TLB does the CPU reference translation tables in memory. In the case of a TLB miss, the CPU translates the logical address using the procedure described below and the translation information is loaded into the TLB entry of the least recently referenced page.



Figure 7. Address Translation Using the TLB



Figure 8. Automatic Loading of the TLB Using Tables in Memory

The address translation mechanism is a three-level paging scheme. A logical address is partitioned into an 8-bit level-1 field (L1), an 8-bit level-2 field (L2), a 6-bit page number field (P), and a 10-bit page offset field (P-OFFSET). During translation, the L1, L2, and P fields are used as indexes into tables in physical memory. The TF field of the Translation Table Descriptor register can be programmed to selectively skip the first and secondlevel tables to reduce both the storage space needed for tables and the number of references necessary to perform translation when the information to translate a page is missing from the on-chip TLB.

To load the TLB (Figure 8), the CPU selects one of four table descriptor registers according to the address space for the reference: system instruction, system data, normal instruction, or normal data. The table descriptor register points to the beginning of the level-1 table in memory; the L1 field of the logical address is used as an index into this table to select the level-1 table entry. Next, the level-1 table entry points to the beginning of the level-2 table; the L2 field of the logical address is used as an index into this table to select the level-2 table entry. After this, the level-2 table entry points to the beainning of the page table in memory: the P field of the logical address is used as an index into this table to select the page table entry. The page table entry contains the physical address of the frame corresponding to the logical address. The CPU then loads the logical page address and physical frame address into the TLB.

When bit 31 in the page table entry is 1, the frame is in physical I/O space. The CPU uses I/O status and timing for the reference. Thus, the address translation process allows protected access to memory-mapped I/O devices.

Figures 9 and 10 show the translation and table entry formats.

Access protection information (Table 2) is encoded in the 4-bit PROT field contained in the Translation Table Descriptor, level-1 table entry, level-2 table entry, or page table entry. During the translation process, a PROT field is encountered at each level. The first PROT field with value other than 1000 is selected; the other PROT fields are ignored. The protection code specifies the types of access (execute, read, and write) permitted in normal and system modes. A value of 1000 in the page table entry indicates no access.

There are several optional features that allow the number of levels and the size of tables to be reduced. When memory address spaces are not separated, two or more of the translation table descriptor registers can be loaded with the same value so that tables are held in common. The table descriptor register can specify that either or both of the level-1 and level-2 tables should be skipped during the translation process. Level-1 tables can be skipped when a 24-bit logical address space is sufficient, both level-1 and level-2 segment tables can be skipped for compact addresses, and level-2 tables can be skipped for compatibility with Z8000 seqmented addresses. The table size can be reduced by allocating only 256, 512, or 768 bytes for the tables; the remaining table entries are assumed invalid. The tables can be allocated efficiently for downward growing stacks by setting the G bit of the translation table descriptor or level-1 table entry.

During execution of an instruction, if an invalid translation table entry is encountered or a protection violation is detected, the CPU traps to the operating system. The CPU automatically saves the state of registers and memory so the instruction can simply be restarted.



Figure 9. Translation Table Descriptor



PAGE TABLE ENTRY

Figure 10. Table Entry Formats

| Table 2. Protection Field Encoding |        |        |  |  |  |  |
|------------------------------------|--------|--------|--|--|--|--|
| Encoding                           | System | Normai |  |  |  |  |
| 0000                               | NA     | NA     |  |  |  |  |
| 0001                               | RE     | NA     |  |  |  |  |
| 0010                               | RE     | E      |  |  |  |  |
| 0011                               | RE     | RE     |  |  |  |  |
| 0100                               | E      | NA     |  |  |  |  |
| 0101                               | E      | E      |  |  |  |  |
| 0110                               | R      | NA     |  |  |  |  |
| 0111                               | R      | R      |  |  |  |  |
| 1000                               | Next   | Next   |  |  |  |  |
| 1001                               | RW     | NA     |  |  |  |  |
| 1010                               | RW     | R      |  |  |  |  |
| 1011                               | RW     | RW     |  |  |  |  |
| 1100                               | RWE    | NA     |  |  |  |  |
| 1101                               | RWE    | Е      |  |  |  |  |
| 1110                               | RWE    | RE     |  |  |  |  |
| 1111                               | RWE    | RWE    |  |  |  |  |
|                                    |        |        |  |  |  |  |

NA-no access is permitted

R-read access is permitted

W-write access is permitted

E-execute access is permitted

Next—use the protection field of the next level translation table; for page table entries, a PROT field of 1000 indicates no access is permitted.

Several instructions are provided to help the operating system control memory management. The Purge TLB instructions are used to purge the TLB of a single entry, normal mode entries, or all entries. The Load Physical Address instructions translate logical addresses into physical addresses, and set the flags to verify access permission for system call parameters. The Load Normal Data and Load Normal Instruction instructions allow system mode programs to reference normal memory spaces.

The memory management mechanism can be selectively ly enabled for normal and system space references by using the SX and NX bits of the System Configuration Control Longword register.

# **EXCEPTIONS**

The CPU supports four types of exceptions: reset, bus error, interrupts, and traps. A reset exception occurs when the RESET line is activated; this causes the CPU to be reset to an initialized state. A bus error exception occurs when external hardware indicates an error on a bus transaction. An interrupt is an asynchronous event that typically occurs when a peripheral device needs attention. A trap is a synchronous event that occurs when a particular condition is detected during execution of an instruction.

In responding to a reset exception, the CPU fetches the program status (FCW and PC) from physical address 2. In responding to other exceptions, the CPU pushes the old program status onto the system stack along with information specific to the type of exception. The CPU then fetches a new program status from the table designated by the Program Status Area Pointer control register.

During exception processing, the mode of address representation for the system Stack Pointer and Program Status Area Pointer is either linear or segmented, selected by the XL/S bit in the System Configuration Control Longword register. Three types of interrupts are supported: vectored, nonvectored, and nonmaskable. The vectored and nonvectored interrupts have mask bits in the FCW. All interrupts read an identifier word from the bus during an interrupt acknowledge transaction and save the word on the system stack. Vectored interrupts use the lower byte of this word to select a unique PC value from the Program Status Area.

The CPU recognizes twelve trap conditions.

- Extended Instruction trap occurs when an Extended Processing Architecture instruction is executed and the EPA bit in the FCW is clear.
- Privileged Instruction trap occurs when an attempt is made to execute a privileged instruction in normal mode.
- System Call trap occurs when the System Call instruction is executed to request service from the operating system.

- Address Translation trap occurs when an address translation or access protection violation is detected.
- Unimplemented Instruction trap occurs when an attempt is made to execute an instruction with a reserved bit pattern.
- Odd PC trap occurs when an odd-byte address is loaded into the PC.
- Trace trap occurs after execution of an instruction when tracing is enabled by setting the T bit in the FCW.
- Breakpoint trap occurs when the Breakpoint instruction is executed, usually to invoke a debugging or monitoring program.
- Conditional trap occurs when the Conditional trap instruction is executed and the specified condition code is satisfied. This trap can allow detection of user-defined exceptions.
- Integer Arithmetic trap occurs when any of the following three error conditions is detected:
  - Integer Overflow error occurs when overflow is detected during execution of an integer arithmetic instruction and the IV bit in the FCW is set.
  - Bounds Check error occurs when the Check instruction is executed and the source operand is out of bounds.
  - Index error occurs when the Index instruction is executed and the subscript operand is out of bounds.

In descending order, the priority of exceptions is: reset, bus error, trap (other than trace), nonmaskable interrupt, vectored interrupt, and nonvectored interrupt. Trace Trap uses two control bits, T and TP, so that when tracing is enabled, exactly one trace trap occurs after each instruction is executed.

When an Address Translation trap occurs for the system stack, the CPU cannot save the program status and other exception information on the system stack. The system can still recover from this otherwise fatal error because the CPU saves the information on the overflow stack designated in physical memory by the Overflow Stack Pointer control register.

# ADDRESSING MODES

The CPU locates operands (the data manipulated by instructions) in registers, memory, I/O ports, or in the instruction. The location of an operand is specified by one of nine addressing modes (Figure 11): Register (R), Immediate (IM), Indirect Register (IR), Direct Address (DA), Index (X), Base Address (BA), Base Index (BX), Relative Address (RA), and Relative Index (RX). Most operations can be used with any addressing mode; however, some operations are restricted. Instruction encoding provides compact representation for the most frequently used addressing modes. The term Extended Addressing Modes (EAM) refers to the following addressing modes that require one or more extra words to be added to the opcode.

- In compact mode: DA and X (X is equivalent to BA)
- In linear or segmented modes: DA, X, BA, BX, RA, and RX



\*R0 and RR0 cannot be used for Indirect, Base, or Index registers

Figure 11. Addressing Modes

# DATA TYPES

The CPU supports operations on the following data types.

- Bit
- Bit field—1 to 32 contiguous bits within a longword
- Signed integer—byte, word, longword, and quadword
- Unsigned integer—byte, word, longword, and quadword

### **FLAGS AND CONDITION CODES**

Arithmetic, logical, and many other instructions affect the six flag bits (C, Z, S, P/V, D, and H) in the FCW to provide information about an operation's result. Generally, C indicates carry or borrow from the result, Z indicates the result is zero, S indicates whether the result is Logical value—byte, word, and longword

- Address—word or longword
- Packed BCD integer—byte
- Stack—word and longword
- String—dynamic length byte, word, and longword

negative or positive, and P/V indicates parity or overflow. D and H are used for decimal arithmetic.

Jump, Test Condition Code, and several other instructions test the state of the flags. The conditions that can be tested are shown in Table 3.

| Code | Meaning                        | Flag Setting              | Binary |
|------|--------------------------------|---------------------------|--------|
| F    | Always false                   | _                         | 0000   |
| т    | Always true                    |                           | 1000   |
| Z    | Zero                           | Z = 1                     | 0110   |
| NZ   | Not zero                       | Z = 0                     | 1110   |
| С    | Carry                          | C = 1                     | 0111   |
| NC   | No carry                       | C = 0                     | 1111   |
| PL   | Plus                           | S = 0                     | 1101   |
| MI   | Minus                          | S = 1                     | 0101   |
| NE   | Not equal                      | Z = 0                     | 1110   |
| EQ   | Equal                          | Z = 1                     | 0110   |
| OV   | Overflow                       | V = 1                     | 0100   |
| NOV  | No overflow                    | V = 0                     | 1100   |
| PE   | Parity even                    | P = 1                     | 0100   |
| PO   | Parity odd                     | P = 0                     | 1100   |
| GE   | Greater than or equal          | (S XOR V) = 0             | 1001   |
| LT   | Less than                      | (S XOR V) = 1             | 0001   |
| GT   | Greater than                   | (Z  OR (S  XOR V)) = 0    | 1010   |
| LE   | Less than or equal             | (Z OR (S XOR V)) = 1      | 0010   |
| UGE  | Unsigned greater than or equal | C = 0                     | 1111   |
| ULT  | Unsigned less than             | C = 1                     | 0111   |
| UGT  | Unsigned greater than          | ((C = 0) AND (Z = 0)) = 1 | 1011   |
| ULE  | Unsigned less than or equal    | (C  OR  Z) = 1            | 0011   |
|      |                                |                           |        |

#### Table 3. Flags and Condition Codes

Some of the condition codes correspond to identical flag settings: i.e., Z-EQ, NZ-NE, C-ULT, NC-UGE, PE-OV, and PO-NOV. If no condition code is specified, the default condition is T (always true).

# INSTRUCTION SET SUMMARY

The CPU provides 11 types of instructions:

- Load and Exchange
- Arithmetic
- Logical
- Program Control
- Bit Manipulation
- Bit Field
- Rotate and Shift
- Block Transfer and String Manipulation

# Load and Exchange

- Input/Output
- CPU Control
- Extended Instructions

Instructions are encoded in one or more words, located in memory at even addresses. The generic instruction mnemonic indicates the instruction operates on words; addition of a "B" or "L" suffix to the mnemonic indicates operation on bytes or longwords, respectively. For example: CLR operates on words, CLRB on bytes, and CLRL on longwords.

| Mnemonic                                                 | Operands | Addressing Modes                                               | Operation                                        |
|----------------------------------------------------------|----------|----------------------------------------------------------------|--------------------------------------------------|
| <br>CLR<br>CLRB<br>CLRL                                  | dst      | dst: R,IR,EAM                                                  | <b>Clear</b><br>dst ← 0                          |
| CVTBW<br>CVTBL<br>CVTWB<br>CVTWL<br>CVTLB<br>CVTLW       | dst,src  | dst: R<br>src: R,IR,EAM<br>or<br>dst: IR,EAM<br>src: R         | Convert<br>dst ← convert (src)                   |
| CVTUBW<br>CVTUBL<br>CVTUWB<br>CVTUWL<br>CVTULB<br>CVTULW | dst,src  | dst: R<br>src: R,IR,EAM<br>or<br>dst: IR,EAM<br>src: R         | Convert Unsigned<br>dst ← convert (src)          |
| EX<br>EXB<br>EXL                                         | dst,src  | dst: R<br>src: R,IR,EAM                                        | <b>Exchange</b><br>dst ↔ src                     |
| LD<br>LDB<br>LDL                                         | dst,src  | dst: R<br>src: R,IM,IR,EAM*<br>or<br>dst: IR,EAM*<br>src: R,IM | Load<br>dst ← src                                |
| <br>LDA                                                  | dst,src  | dst: R<br>src: EAM*                                            | Load Address<br>dst ← Address (src)              |
| <br>LDAR                                                 | dst,src  | dst: R<br>src: RA                                              | Load Address Relative<br>dst ← Address (src)     |
| <br>LDK<br>LDKL                                          | dst,n    | dst: R<br>n: IM                                                | Load Constant<br>dst $\leftarrow$ n<br>(n = 015) |

\*Compact mode allows BX with no displacement for EAM.

| Mnemonic            | Operands                   | Addressing Modes                                                          | Operation                                                                          |
|---------------------|----------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| LDM                 | dst,src,n                  | dst: R<br>src: IM,IR,EAM<br>n: IM<br>or<br>dst: IR,EAM<br>src: R<br>n: IM | Load Multiple<br>dst ← src (n words)                                               |
| LDML                | mask,src<br>or<br>dst,mask | mask: IM<br>src: IM,IR,EAM<br>or<br>dst: IR,EAM<br>mask: IM               | Load Multiple Long<br>dst (register mask) ← src<br>or<br>dst ← src (register mask) |
| LDR<br>LDRB<br>LDRL | dst,src                    | dst: R<br>src: RA<br>or<br>dst: RA<br>src: R                              | Load Relative<br>dst ← src                                                         |
| POP<br>POPL         | dst,src                    | dst: R,IR,EAM<br>src: IR                                                  | <b>Pop</b><br>dst ← src<br>Autoincrement src address                               |
| PUSH<br>PUSHL       | dst,src                    | dst: IR<br>src: R,IM,IR,EAM                                               | Push<br>Autodecrement dst address<br>dst ← src                                     |

# Load and Exchange (Continued)

# Arithmetic

| Mnemonic            | Operands | Addressing Modes                                           | Operation                                                                 |
|---------------------|----------|------------------------------------------------------------|---------------------------------------------------------------------------|
| ADC<br>ADCB<br>ADCL | dst,src  | dst: R<br>src: R                                           | Add with Carry<br>dst ← dst + src + C                                     |
| ADD<br>ADDB<br>ADDL | dst,src  | dst: R<br>src: R,IM,IR,EAM                                 | Add<br>dst ← dst + src                                                    |
| CHK<br>CHKB<br>CHKL | dst,src  | dst: R<br>src: IM,IR,EAM                                   | <b>Check</b><br>compare dst with src bounds<br>if out of bounds then trap |
| CP<br>CPB<br>CPL    | dst,src  | dst: R<br>src: R,IM,IR,EAM<br>or<br>dst: IR,EAM<br>src: IM | <b>Compare</b><br>dst – src                                               |
| DAB                 | dst      | dst: R                                                     | Decimal Adjust                                                            |
| DEC<br>DECB<br>DECL | dst,n    | dst: R,IR,EAM<br>n: IM                                     | Decrement<br>dst $\leftarrow$ dst - n<br>(n = 116)                        |

| •               | · · · · · · · · · · · · · · · · · · · |                                    |                                                        |
|-----------------|---------------------------------------|------------------------------------|--------------------------------------------------------|
| Mnemonic        | Operands                              | Addressing Modes                   | Operation                                              |
| DECI            | dst,n                                 | dst: IR,EAM<br>n: IM               | Decrement Interlocked                                  |
|                 |                                       |                                    | dst ← dst – n<br>(n = 116)                             |
| DIV             | dst,src                               | dst: R                             | Divide                                                 |
| DIVL            |                                       | src: R,IM,IR,EAM                   | dst (low) ← dst DIV src<br>dst (high) ← dst REM src    |
| DIVU            | dst,src                               | dst: R<br>src: R,IM,IR,EAM         | Divide Unsigned                                        |
|                 |                                       |                                    | dst (low) ← dst DIV src<br>dst (high) ← dst REM src    |
| EXTS            | dst                                   | dst: R                             | Extend Sign                                            |
| EXTSE           |                                       |                                    | dst ← sign_extend (dst (low))                          |
| INC             | dst,n                                 | dst: R,IR,EAM                      | Increment                                              |
| INCB<br>INCL    |                                       | n: IM                              | dst ← dst + n<br>(n = 116)                             |
|                 | dst,n                                 | dst: IR,EAM<br>n: IM               | Increment Interlocked                                  |
| INCIB           |                                       |                                    | dst ← dst + n<br>(n = 116)                             |
| INDEX<br>INDEXL | dst,sub,src                           | dst: R<br>sub: R<br>src: IM,IR,EAM | Index                                                  |
|                 |                                       |                                    | calculate array index:<br>check, scale, and accumulate |
| MULT            | dst,src                               | dst: R                             | Multiply                                               |
| MULTL           |                                       | src: R,IM,IR,EAM                   | dst ← dst (low) * src                                  |
|                 | dst,src                               | dst: R<br>src: R,IM,IR,EAM         | Multiply Unsigned                                      |
|                 |                                       |                                    | dst ← dst (low) * src                                  |
|                 | dst                                   | dst: R,IR,EAM                      | Negate                                                 |
| NEGL            |                                       |                                    | dst – dst                                              |
| SBC             | dst,src                               | dst: R<br>src: R                   | Subtract with Carry                                    |
| SBCB<br>SBCL    |                                       |                                    | dst ← dst - src - C                                    |
| SUB             | dst,src                               | dst: R                             | Subtract                                               |
| SUBB            |                                       | src: R,IM,IR,EAM                   | dst ← dst – src                                        |
| TESTA           | dst                                   | dst: R,IR,EAM                      | Test Arithmetic                                        |
| TESTAD          |                                       |                                    | dst – 0                                                |

# Arithmetic (Continued)

# Logical

| Mnemonic               | Operands | Addressing Modes           | Operation                                           |
|------------------------|----------|----------------------------|-----------------------------------------------------|
| AND<br>ANDB<br>ANDL    | dst,src  | dst: R<br>src: R,IM,IR,EAM | <b>And</b><br>dst ← dst AND src                     |
| COM<br>COMB<br>COML    | dst      | dst: R,IR,EAM              | <b>Complement</b><br>dst ← NOT dst                  |
| OR<br>ORB<br>ORL       | dst,src  | dst: R<br>src: R,IM,IR,EAM | <b>Or</b><br>dst ← dst OR src                       |
| TCC<br>TCCB<br>TCCL    | cc,dst   | dst: R                     | Test Condition Code<br>if cc then<br>dst ← dst OR 1 |
| TEST<br>TESTB<br>TESTL | dst      | dst: R,IR,EAM              | <b>Test</b><br>dst OR 0                             |
| XOR<br>XORB<br>XORL    | dst,src  | dst: R<br>src: R,IM,IR,EAM | <b>Xor</b><br>dst ← dst XOR src                     |

# **Program Control**

| Mnemonic       | Operands | Addressing Modes                                       | Operation                                                                                |
|----------------|----------|--------------------------------------------------------|------------------------------------------------------------------------------------------|
| BRKPT          |          |                                                        | Breakpoint                                                                               |
|                |          |                                                        | (breakpoint trap)<br>Push PS onto System Stack<br>Push instruction<br>PS - Breakpoint PS |
| CALL           | dst      | dst: IR,EAM                                            | Call                                                                                     |
|                |          |                                                        | Autodecrement SP<br>@SP ← PC<br>PC ← Address (dst)                                       |
| CALR           | dst      | dst: RA                                                | Call Relative                                                                            |
|                |          |                                                        | Autodecrement SP<br>@SP ← PC<br>PC ← Address (dst)                                       |
| DJNZ           | cnt,dst  | cnt: R                                                 | Decrement and Jump if Not Zero                                                           |
| DBJNZ<br>DLJNZ | dst: RA  | cnt ← cnt – 1<br>if cnt ≠ 0 then<br>PC ← Address (dst) |                                                                                          |

| Mnemonic | Operands | Addressing Modes | Operation                                                                                                                               |
|----------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| ENTER    | mask,siz | mask: IM         | Enter Procedure                                                                                                                         |
|          |          | siz: IM          | Push registers (mask)<br>Push FP<br>Push mask<br>Push 0 (exception handler)<br>FP ← SP<br>SP ← SP + siz<br>update integer overflow mask |
| EXIT     |          |                  | Exit Procedure                                                                                                                          |
|          |          |                  | SP ← FP<br>Pop exception handler<br>Pop mask<br>Pop FP<br>Pop registers (mask)<br>restore integer overflow mask                         |
| JP       | cc,dst   | dst: IR,EAM      | Jump                                                                                                                                    |
|          |          |                  | if cc then<br>PC ← Address (dst)                                                                                                        |
| JR       | cc,dst   | dst: RA          | Jump Relative                                                                                                                           |
|          |          |                  | if cc then<br>PC ← Address (dst)                                                                                                        |
| RET      | cc       |                  | Return                                                                                                                                  |
|          |          |                  | if cc then<br>PC ← @SP<br>Autoincrement SP                                                                                              |
| SC       | src      | src: IM          | System Call                                                                                                                             |
|          |          |                  | (system call trap)<br>Push PS onto System Stack<br>Push instruction<br>PS ← System Call PS                                              |
| TRAP     | cc,src   | src: IM          | Trap Conditional                                                                                                                        |
|          |          |                  | if cc then<br>(condition trap)<br>Push PS onto System Stack<br>Push instruction<br>PS ← Conditional Trap PS                             |

# Program Control (Continued)

| Mnemonic            | Operands | Addressing Modes                                   | Operation                                 |
|---------------------|----------|----------------------------------------------------|-------------------------------------------|
| BIT<br>BITB<br>BITL | dst,src  | dst: R,IR,EAM<br>src: IM<br>or<br>dst: R<br>src: R | <b>Test Bit</b><br>Z ← NOT dst (src)      |
| RES<br>RESB<br>RESL | dst,src  | dst: R,IR,EAM<br>src: IM<br>or<br>dst: R<br>src: R | Reset Bit<br>dst (src) ← 0                |
| SET<br>SETB<br>SETL | dst,src  | dst: R,IR,EAM<br>src: IM<br>or<br>dst: R<br>src: R | Set Bit<br>dst (src) ← 1                  |
| TSET<br>TSETB       | dst      | dst: R,IR,EAM                                      | Test and Set<br>S ← dst (MSB)<br>dst ← −1 |

# **Bit Manipulation**

# **Rotate and Shift**

| Mnemonic     | Operands | Addressing Modes  | Operation                                                    |
|--------------|----------|-------------------|--------------------------------------------------------------|
| RL<br>PL B   | dst,n    | dst: R<br>n: IM   | Rotate Left                                                  |
| RLL          |          |                   | dst $\leftarrow$ dst rotate left n bits<br>(n = 1 or 2)      |
| RLC          | dst,n    | dst: R<br>n: IM   | Rotate Left through Carry                                    |
| RLCB         |          |                   | dst,C $\leftarrow$ dst,C rotate left n bits<br>(n = 1 or 2)  |
| RLDB         | link,dst | link: R<br>dst: R | Rotate Left Digit                                            |
|              |          |                   | dst,link (0:3) ← dst,link (0:3)<br>rotate left 1 dıgıt       |
| RR           | dst,n    | dst: R<br>n: IM   | Rotate Right                                                 |
| RRB<br>RRL   |          |                   | dst ← dst rotate right n bits<br>(n = 1 or 2)                |
| RRC          | dst,n    | dst: R<br>n: IM   | Rotate Right through Carry                                   |
| RRCB         |          |                   | dst,C $\leftarrow$ dst,C rotate right n bits<br>(n = 1 or 2) |
| RRDB         | link,dst | link: R<br>dst: R | Rotate Right Digit                                           |
|              |          |                   | dst,link (0:3) ← dst,link (0:3)<br>rotate right 1 digit      |
| SDA          | dst,src  | dst: R            | Shift Dynamic Arithmetic                                     |
| SDAB<br>SDAL |          | src: R            | dst ← dst arithmetic shift src bits                          |
#### Rotate and Shift (Continued) Mnemonic Operands **Addressing Modes** Operation SDL dst: R Shift Dynamic Logical dst,src SDLB src: R dst ← dst logical shift src bits SDLL SLA dst,n dst: R **Shift Left Arithmetic** SLAB n: IM dst ← dst arithmetic shift left n bits SLAL SLL dst,n dst: R Shift Left Logical SLLB n: IM dst - dst logical shift left n bits SLLL SRA dst,n dst: R **Shift Right Arithmetic** SRAB n: IM dst - dst arithmetic shift right n bits SRAL Shift Right Logical SRL dst,n dst: R SRLB n: IM dst - dst logical shift right n bits SRLL

### **Block Transfer and String Manipulation**

| Mnemonic            | Operands           | Addressing Modes            | Operation                                                                                        |
|---------------------|--------------------|-----------------------------|--------------------------------------------------------------------------------------------------|
| CPD                 | dst,src,           | dst: R                      | Compare and Decrement                                                                            |
| CPDB<br>CPDL        | cnt,cc             | src: IR<br>cnt: R           | dst – src<br>Autodecrement src address<br>cnt ← cnt – 1                                          |
| CPDR                | dst,src,           | dst: R                      | Compare, Decrement, and Repeat                                                                   |
| CPDRB<br>CPDRL      | cnt,cc             | src: IR<br>cnt: R           | Repeat<br>dst — src<br>Autodecrement src address<br>cnt ← cnt - 1<br>Until cc is true or cnt = 0 |
| CPI<br>CPIB<br>CPIL | dst,src,<br>cnt,cc | dst: R<br>src: IR<br>cnt: R | Compare and Increment<br>dst – src<br>Autoincrement src address                                  |

| Mnemonic                  | Operands           | Addressing Modes             | Operation                                                                                                                                       |
|---------------------------|--------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| CPIR<br>CPIRB<br>CPIRL    | dst,src,<br>cnt,cc | dst: R<br>src: IR<br>cnt: R  | Compare, Increment, and Repeat<br>Repeat<br>dst – src<br>Autoincrement src address<br>cnt ← cnt – 1<br>Unit cc is true or cnt = 0               |
| CPSD<br>CPSDB<br>CPSDL    | dst,src,<br>cnt,cc | dst: IR<br>src: IR<br>cnt: R | Compare String and Decrement<br>dst - src<br>Autodecrement dst and src addresses<br>cnt $\leftarrow$ cnt - 1                                    |
| CPSDR<br>CPSDRB<br>CPSDRL | dst,src,<br>cnt,cc | dst: IR<br>src: IR<br>cnt: R | Compare String, Decrement, Repeat<br>Repeat<br>dst - src<br>Autodecrement dst and src addresses<br>cnt ← cnt - 1<br>Until cc is true or cnt = 0 |
| CPSI<br>CPSIB<br>CPSIL    | dst,src,<br>cnt,cc | dst: IR<br>src: SR<br>cnt: R | Compare String and Increment<br>dst - src<br>Autoincrement dst and src addresses<br>cnt $\leftarrow$ cnt - 1                                    |
| CPSIR<br>CPSIRS<br>CPSIRL | dst,src,<br>cnt,cc | dst: IR<br>src: IR<br>cnt: R | Compare String, Increment, Repeat<br>Repeat<br>dst - src<br>Autoincrement dst and src addresses<br>cnt ← cnt - 1<br>Until cc is true or cnt=0   |
| LDD<br>LDDB<br>LDDL       | dst,src,cnt        | dst: IR<br>src: IR<br>cnt: R | Load and Decrement<br>dst ← src<br>Autodecrement dst and src addresses<br>cnt ← cnt - 1                                                         |
| LDDR<br>LDDRB<br>LDDRL    | dst,src,cnt        | dst: IR<br>src: IR<br>cnt: R | Load, Decrement, and Repeat<br>Repeat<br>dst ← src<br>Autodecrement dst and src addresses<br>cnt ← cnt - 1<br>Unitl cnt=0                       |
| LDI<br>LDIB<br>LDIL       | dst,src,cnt        | dst: IR<br>src: IR<br>cnt: R | Load and Increment<br>dst ← src<br>Autoincrement dst and src addresses<br>cnt ← cnt - 1                                                         |

# Block Transfer and String Manipulation (Continued)

280,000 CPU

| Mnemonic               | Operands          | Addressing Modes               | Operation                                                                                                                                |
|------------------------|-------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| LDIR<br>LDIRB<br>LDIRL | dst,src,cnt       | dst: IR<br>src: IR<br>cnt: R   | Load, Increment, and Repeat<br>Repeat<br>dst ← src<br>Autoincrement dst and src addresses<br>cnt ← cnt - 1<br>Until cnt = 0              |
| TRDB                   | dst,src,cnt       | dst: IR<br>src: IR<br>cnt: R   | Translate and Decrement<br>dst ← src [dst]<br>Autodecrement dst address<br>cnt ← cnt - 1                                                 |
| TRDRB                  | dst,src,cnt       | dst: IR<br>src: IR<br>cnt: R   | Translate, Decrement, and Repeat<br>Repeat<br>dst ← src [dst]<br>Autodecrement dst address<br>cnt ← cnt - 1<br>Until cnt=0               |
| TRIB                   | dst,src,cnt       | dst: IR<br>src: IR<br>cnt: R   | Translate and Increment<br>dst ← src [dst]<br>Autoincrement dst address<br>cnt ← cnt - 1                                                 |
| TRIRB                  | dst,src,cnt       | dst: IR<br>src: IR<br>cnt: R   | Translate, Increment, and Repeat<br>Repeat<br>dst ← src [dst]<br>Autoincrement dst address<br>cnt ← cnt - 1<br>Until cnt=0               |
| TRTDB                  | src1,src2,<br>cnt | src1: IR<br>src2: IR<br>cnt: R | Translate, Test, and Decrement<br>RH1 ← src2 [src1]<br>Autodecrement src1 address<br>cnt ← cnt - 1                                       |
| TRTDRB                 | src1,src2,<br>cnt | src1: IR<br>src2: IR<br>cnt: R | Translate, Test, Decrement, Repeat<br>Repeat<br>RH1 ← src2 [src1]<br>Autodecrement src1 address<br>cnt ← cnt - 1<br>Until RH1≠0 or cnt=0 |
| TRTIB                  | src1,src2,<br>cnt | src1: IR<br>src2: IR<br>cnt: R | Translate, Test, and Increment<br>RH1 ← src2 [src1]<br>Autoincrement src1 address<br>cnt ← cnt - 1                                       |

# Block Transfer and String Manipulation (Continued)

# Block Transfer and String Manipulation (Continued)

| Mnemonic | Operands          | Addressing Modes               | Operation                                                                                                                                |
|----------|-------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| TRTIRB   | src1,src2,<br>cnt | src1: IR<br>src2: IR<br>cnt: R | Translate, Test, Increment, Repeat<br>Repeat<br>RH1 ← src2 [src1]<br>Autoincrement src1 address<br>cnt ← cnt - 1<br>Until RH1≠0 or cnt=0 |

# Input/Output

| Mnemonic                  | Operands    | Addressing Modes             | Operation                                                                                                           |
|---------------------------|-------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|
| IN*<br>INB*<br>INL*       | dst,src     | dst: R<br>src: IR,DA         | <b>Input</b><br>dst ← src                                                                                           |
| IND*<br>INDB*<br>INDL*    | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Input and Decrement<br>dst ← src<br>Autodecrement dst address<br>cnt ← cnt - 1                                      |
| INDR*<br>INDRB*<br>INDRL* | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Input, Decrement, and Repeat<br>Repeat<br>dst ← src<br>Autodecrement dst address<br>cnt ← cnt - 1<br>Until cnt=0    |
| INI*<br>INIB*<br>INIL*    | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Input and Increment<br>dst ← src<br>Autoincrement dst address<br>cnt ← cnt − 1                                      |
| INIR*<br>INIRB*<br>INIRL* | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Input, Increment, and Repeat<br>Repeat<br>dst ← src<br>Autoincrement dst address<br>cnt ← cnt - 1<br>Until cnt=0    |
| OTDR*<br>OTDRB*<br>OTDRL* | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Output, Decrement, and Repeat<br>Repeat<br>dst ← src<br>Autodecrement src address<br>cnt ← cnt - 1<br>Until cnt = 0 |
| OTIR*<br>OTIRB*<br>OTIRL* | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Output, Increment, and Repeat<br>Repeat<br>dst ← src<br>Autoincrement src address<br>cnt ← cnt - 1<br>Until cnt=0   |

# Input/Output (Continued)

| Mnemonic                  | Operands    | Addressing Modes             | Operation                                                                       |
|---------------------------|-------------|------------------------------|---------------------------------------------------------------------------------|
| OUT*<br>OUTB*<br>OUTL*    | dst,src     | dst: IR,DA<br>src: R         | Output<br>dst ← src                                                             |
| OUTD*<br>OUTDB*<br>OUTDL* | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Output and Decrement<br>dst ← src<br>Autodecrement src address<br>cnt ← cnt - 1 |
| OUTI*<br>OUTIB*<br>OUTIL* | dst,src,cnt | dst: IR<br>src: IR<br>cnt: R | Output and Increment<br>dst ← src<br>Autoincrement src address<br>cnt ← cnt - 1 |

# **CPU** Control

| Mnemonic                | Operands | Addressing Modes                                                                                                | Operation                      |
|-------------------------|----------|-----------------------------------------------------------------------------------------------------------------|--------------------------------|
| COMFLG                  | flags    | flags: IM                                                                                                       | Complement Flag                |
| DI*                     | ints     | ints: IM                                                                                                        | Disable Interrupt              |
| EI*                     | ints     | ints: IM                                                                                                        | Enable Interrupt               |
| HALT*                   |          |                                                                                                                 | Halt                           |
| IRET*                   |          |                                                                                                                 | Interrupt Return               |
|                         |          |                                                                                                                 | PS ← @SP<br>Autoincrement SP   |
| LDCTL*                  | dst,src  | dst: CTLR                                                                                                       | Load Control Register          |
|                         |          | src: R<br>or                                                                                                    | dst ← src                      |
|                         |          | dst: R<br>src: CTLR                                                                                             |                                |
| LDCTLB                  | dst,src  | dst: FLGR                                                                                                       | Load Flag Byte Register        |
|                         |          | src: R<br>or                                                                                                    | dst ← src                      |
|                         |          | dst: R<br>src: FLGR                                                                                             |                                |
| LDCTLL*                 | dst,src  | dst: CTLRL                                                                                                      | Load Control Register Long     |
|                         |          | src: R<br>or                                                                                                    | dst ← src                      |
|                         |          | dst: R                                                                                                          |                                |
|                         |          |                                                                                                                 |                                |
| LDND*<br>LDNDB*         | dst,src  | dst: R<br>src: IR.EAM                                                                                           | Load Normal Data Address Space |
| LDNDL*                  |          | Or<br>International Contraction                                                                                 | dst ← src                      |
|                         |          | ost: IR,EAM<br>src: R                                                                                           |                                |
| *Privileged instruction |          | 1994 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - |                                |

500

| Mnemonic                                    | Operands | Addressing Modes            | Operation                                |
|---------------------------------------------|----------|-----------------------------|------------------------------------------|
| LDNI*<br>LDNIB*                             | dst,src  | dst: R<br>src: IR,EAM       | Load Normal Instruction Address<br>Space |
| LDNIL*                                      |          | or<br>dst: IR,EAM<br>src: R | dst ← src                                |
| LDPS*                                       | src      | src: IR,EAM                 | Load Program Status                      |
|                                             |          |                             | PS ← src                                 |
| LDPND*                                      | dst,src  | dst: R                      | Load Physical Address                    |
| LDPNI*<br>LDPSD*<br>LDPSI*                  |          | src: IR,EAM                 | dst ← Physical_Address (src)             |
| NOP                                         |          |                             | No Operation                             |
| PCACHE*                                     |          |                             | Purge Cache                              |
| PTLB*                                       |          |                             | Purge TLB                                |
| PTLBEND*<br>PTLBENI<br>PTLBESD*<br>PTLBESI* | src      | src: IR,EAM                 | Purge TLB Entry                          |
| PTLBN*                                      |          |                             | Purge TLB Normal                         |
| RESFLG                                      | flag     | flag: IM                    | Reset Flag                               |
| SETFLG                                      | flag     | flag: IM                    | Set Flag                                 |
| it Field                                    |          |                             |                                          |
| Mnemonic                                    | Operands | Addressing Modes            | Operation                                |
| EXTR                                        | dst,src, | dst: R                      | Extract Field                            |

src: R,IR,EAM

src: R,IR,EAM

dst: R,IR,EAM

pos: IM,R siz: IM,R

dst: R

src: R

pos: IM,R siz: IM,R

pos: IM,R siz: IM,R dst - src (pos,siz)

dst - src (pos,siz)

**Insert Field** 

dst (pos,siz) - src

**Extract Unsigned Field** 

pos,siz

dst,src,

pos,siz

dst,src,

pos,siz

### CPU Control (Continued)

\*Privileged instruction.

EXTRU

INSRT

#### **EXTENDED INSTRUCTIONS**

The Z80,000 CPU supports extended instructions through the Zilog Extended Processing Architecture (EPA). The EPA facility allows the operations defined in the Z80,000 architecture to be extended by software or hardware. In particular, floating-point operations are supported by the Z8070 Arithmetic Processing Unit (APU) or by a software package that emulates the APU.

Up to four Extended Processing Units (EPUs) can be included in a Z80,000 CPU system. The CPU and EPU cooperate in execution of EPA instructions. When the CPU encounters an EPA instruction, the instruction is transmitted across the external bus to the appropriate EPU. The CPU then performs transactions on the external bus to transfer data between the EPU and memory or the EPU and CPU. Transfers between the EPU and CPU can involve the CPU general-purpose registers or FCW flag byte. EPU internal operations do not require any data transfers. After the data transfers for the EPU instruction are completed, the CPU can continue processing while the EPU performs the operation. While the EPU is processing an instruction, it can drive the EPUBSY signal to stop the CPU. The data processing operations performed by the EPU are transparent to the CPU. The EPU can execute floating point operations, decimal arithmetic, specialized operating system functions, signal processing operations, or any other that the system designer chooses. For this reason, no mnemonic is listed for the extended instructions, as the mnemonic will depend on the type of EPU. EPUs designed to speed execution of special purpose operations can provide significant performance improvements. The operation of the EPU can be overlapped with operation of the CPU and other EPUs.

The EPA bit in the Flag and Control Word register indicates whether an EPU is present. If no EPU is present, the CPU traps EPA instructions for software simulation. Thus, the EPA facility can be used even with no external support circuitry. This allows software compatibility between systems, whether or not an EPU is present. The system designer can choose to include an EPU in highperformance systems but not in low-cost systems, and software can be developed using the EPA instructions before an EPU is available.

| Operation                                                | Operands    | Addressing Modes                    |  |
|----------------------------------------------------------|-------------|-------------------------------------|--|
| Load EPU from memory<br>dst - src<br>(n bytes or words)  | dst, src, n | dst: EPU<br>src: IM,IR,EAM<br>n: IM |  |
| Load memory from EPU<br>dst ← src<br>(n bytes or words)  | dst, src, n | dst: IR,EAM<br>src: EPU<br>n: IM    |  |
| Load EPU from CPU<br>dst ← src<br>(n words or longwords) | dst, src, n | dst: EPU<br>src: R<br>n: IM         |  |
| Load CPU from EPU<br>dst ← src<br>(n words or longwords) | dst, src, n | dst: R<br>src: EPU<br>n: IM         |  |
| Load EPU from Flags<br>dst ← src                         | dst, src    | dst: EPU<br>src: Flags              |  |
| Load Flags from EPU<br>dst ← src                         | dst, src    | dst: Flags<br>src: EPU              |  |
| EPU Internal Operation                                   | ۰.          |                                     |  |

### **Extended Instructions**

#### CACHE

The CPU implements a cache mechanism to keep on-chip copies of the most recently referenced memory locations (Figure 12). The CPU examines the cache on memory fetches to determine if the addressed data are located in the cache. If the information is in the cache (a hit), then the CPU fetches from the cache, and no transaction is necessary on the external interface. If the information is not in the cache (a miss), then the CPU performs a memory read transaction to fetch the missing information.

The cache stores data in blocks of 16 bytes. Each data word in the cache has an associated validity bit to indicate whether or not the word is a valid copy of the corresponding main memory location. The cache contains 16 blocks, providing 256 bytes of storage.

The cache is fully associative, so that a block currently needed and missing in the cache can replace any block in the cache. Moreover, when a block miss occurs, the least



Figure 12. Cache Organization

#### PIN DESCRIPTIONS

The CPU has 59 signal lines. Pin functions are shown in Figure 13.

 $AD_0-AD_{31}$ . Address/Data (Bidirectional, active High, 3-state). These 32 lines are time-multiplexed to transfer address and data. At the beginning of each transaction the lines are driven with the 32-bit address. After the address has been driven, the lines are used to transfer one or more bytes, words, or longwords of data.

**AS.** Address Strobe (Output, active Low, 3-state). The rising edge of  $\overline{AS}$  indicates the beginning of a transaction and shows that the address,  $ST_0-ST_3$ ,  $R/\overline{W}$ ,  $BL/\overline{W}$ ,  $BW/\overline{L}$ ,  $N/\overline{S}$ , and  $\overline{BRST}$  are valid.

**BUSREQ.** Bus Request (Input, active Low). A Low on this line indicates that a bus requestor has obtained or is trying to obtain control of the local bus.

recently used (LRU) block in the cache is replaced. When a cache miss occurs on an instruction fetch, the CPU fetches the missing instruction from memory and prefetches the following words in the block using a burst transaction. When a cache miss occurs on an operand fetch, the CPU fetches the missing data from memory. (The CPU uses burst transactions only for fetching operands when more than one data transfer is necessary: longword operands on a 16-bit bus, unaligned operands, string instructions, Load Multiple instructions, and loading Program Status.)

On store references, the data is written to memory (store through), and if the reference hits in the cache, the data is also written to the cache. If the store reference misses in the cache, the cache is unaffected.

Software has some control over the cache. The cache can be selectively enabled for instruction and data references by bits CI and CD in the SCCL control register. The memory management mechanism allows cacheing to be inhibited for individual pages. The Pcache instruction can be used to invalidate all information in the cache.

The cache has an option, controlled by bit CR in SCCL, to inhibit block replacement on a miss. This option can be used to lock fixed locations into the cache for fast, onchip access. To do this, the cache is first enabled for block replacement of data references only. Selected blocks are read into the cache. The block replacement algorithm is then disabled, while the cache is enabled for instruction and data references.

**BUSACK.** Bus Acknowledge (Output, active Low). A Low on this line indicates that the CPU has relinquished control of the local bus in response to a bus request.

**BRST.** Burst (Output, active Low, 3-state). A Low on this line indicates that the CPU is performing a burst transfer; i.e, multiple Data Strobes following a single Address Strobe.

**BRSTA.** Burst Acknowledge (Input, active Low). A Low on this line indicates that the responding device can support burst transfers.

**BL/W; BW/L.** Byte, Longword/Word; Byte, Word/ Longword (Output, 3-state). These two lines specify the data transfer size.

| BL/W | BW/Ĩ | Size     |
|------|------|----------|
| High | High | Byte     |
| Low  | High | Word     |
| High | Low  | Longword |
| Low  | Low  | Reserved |

**CLK.** *Clock (Input).* This is the clock used to generate all CPU timing.

**DS.** Data Strobe (Output, active Low, 3-state). DS is used for timing data transfers.

**EPUABORT.** *EPU Abort (Output, active Low).* A Low on this line indicates that the CPU is aborting execution of an EPA instruction, typically because an Address Translation trap has occurred.

**EPUBSY.** *EPU Busy (Input, active Low).* A Low on this line indicates that an EPU is busy. This line is used to synchronize the operation of the CPU with an EPU during execution of an EPA instruction.

**GREQ.** Global Request (Output, active Low, 3-state). A Low on this line indicates the CPU has obtained or is trying to obtain control of a global bus.

**GACK.** Global Acknowledge (Input, active Low). A Low on this line indicates the CPU has been granted control of a global bus.

**IE.** Input Enable (Output, active Low, 3-state). A Low on this line can be used to enable buffers on the AD lines to drive toward the CPU.

**NMI.** Non-Maskable Interrupt (Input, Edge activated). A High-to-Low transition on this line requests a nonmaskable interrupt.

**NVI.** Non-Vectored Interrupt (Input, active Low). A Low on this line requests a non-vectored interrupt.

**N/S.** Normal/System Mode (Output, Low = System Mode, 3-state). This line indicates whether the CPU is in normal or system mode.

**OE.** Output Enable (Output, active Low, 3-state). A Low on this line can be used to enable buffers on the AD lines to drive away from the CPU.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (Output, Low = Write, 3-state). This signal indicates the direction of data transfer.

**RESET.** Reset (Input, active Low). A Low on this line resets the CPU.

**RSP<sub>0</sub>-RSP<sub>1</sub>.** Response (Input). These lines encode the response to transactions initiated by the CPU. Note that  $\text{RSP}_0$  and  $\text{RSP}_1$  can be connected together for Z-BUS WAIT timing.

| RSP <sub>0</sub> | RSP <sub>1</sub> | Response  |
|------------------|------------------|-----------|
| High             | High             | Ready     |
| Low              | High             | Bus Error |
| High             | Low              | Bus Retry |
| Low              | Low              | Wait      |

**ST<sub>0</sub>-ST<sub>3</sub>.** Status (Output, active High, 3-state). These lines specify the kind of transaction occurring on the bus. (See Table 4.)

**VI.** Vectored Interrupt (Input, active Low). A Low on this line requests a vectored interrupt.



Figure 13. Pin Functions

#### **MULTIPROCESSOR CONFIGURATIONS**

The CPU provides support for interconnection in four types of multiprocessor configurations (Figure 14): coprocessor, slave processor, tightly-coupled multiple CPUs, and loosely-coupled multiple CPUs.

Coprocessors, such as the Z8070 Arithmetic Processing Unit, work synchronously with the CPU to execute a single instruction stream using the Extended Processing Architecture facility. The EPUBSY and EPUABORT signals are dedicated for connection with coprocessors.

Slave processors, such as the Z8016 DMA Transfer Controller, perform dedicated functions asynchronously to the CPU. The CPU and slave processor share a local bus, of which the CPU is the default master, using the CPU's BUSREQ and BUSACK lines. Tightly-coupled, multiple CPUs execute independent instruction streams and generally communicate through shared memory located on a common (global) bus using the CPU's GREQ and GACK lines. Each CPU is default master of its local bus, but the global bus master is chosen by an external arbiter. The CPU also provides status information about interlocked memory references (for Test and Set, Increment Interlocked, and Decrement Interlocked instructions), which can be used with multiported memories.

Loosely-coupled, multiple CPUs generally communicate through a multiple-ported peripheral, such as the Z8038 FIO. The Z80,000 CPU's I/O and interrupt facilities can support loosely-coupled multiprocessing.



#### HARDWARE INTERFACE CONTROL REGISTER

The Hardware Interface Control register (HICR) specifies certain characteristics of the hardware configuration surrounding the CPU, including bus speed, memory data path width, and number of automatic wait states. The physical memory address space is divided into two sections,  $M_0$  and  $M_1$ , selected by bit 30 of the address. A typical system would locate slow, 16-bit wide bootstrap ROM in  $M_0$  and faster 32-bit wide dynamic RAM in  $M_1$ . The physical I/O address space is similarly divided into two sections,  $I/O_0$  and  $I/O_1$ , selected by bit 30 of the address.

Fields in HICR specify the following interface characteristics (see Figure 3):

*Bus speed* (S)—The bus clock frequency is either 1/2 or 1/4 the clock frequency.

*Memory data path* ( $M_0$ .DP,  $M_1$ .DP)—The data path width for  $M_0$  and  $M_1$  are each specified as 16 or 32 bits.

Automatic wait states ( $M_0.W$ ,  $M_1.W$ ,  $I/O_0.W$ ,  $I/O_1.W$ , *IACK.W1*, *IACK.W2*)—The number of Wait states automatically inserted by the CPU for references to  $M_0$ ,  $M_1$ ,  $I/O_0$ ,  $I/O_1$ , and interrupt acknowledge, are separately specified.

Global bus protocol control (LAD, GE)—The CPU can access a global bus (a bus shared with other CPUs). On references to the global bus, the CPU must use a re-

quest/acknowledge handshake with an external arbiter. The GE field enables the use of the global bus; the LAD field selects the portion of the address space used for references to the global bus.

Minimum Address Strobe rate (MASR)—This optional feature ensures that an Address Strobe will be generated at least once every 16 bus clock cycles. This

#### **CPU TIMING**

CLK

BCLK

The CPU performs transactions on the external interface to transfer data for fetching instructions, fetching and storing operands, processing exceptions, and performing memory management. In addition, the CPU performs internal operation and halt transactions, which do not transfer data. Each transaction occurs during a sequence of bus clock cycles, named T<sub>1</sub>, T<sub>2</sub>, etc.

The CPU has a single clock line, CLK, used to generate all timing. Internally, the CPU derives another clock for bus timing by dividing CLK by 2 or 4. The scale factor for bus timing (2 or 4) is selected at reset. In the AC timing characteristics for the CPU (available in a separate data sheet from Zilog),

is useful for refreshing pseudostatic RAMS.

*EPU overlap (EPUO)*—This bit, along with another bit in an EPU control register, controls the degree of overlap for CPU and EPU operations. The degree of overlap can be limited to simplify debugging and recovery from exceptions, although to do so reduces overall execution speed.

input setup and hold times and output delays are specified with respect to a rising edge of CLK. When CPU output transitions occur on different clock edges, the time between the transitions is specified in terms of a constant delay and a variable number of CLK cycles. The number of CLK cycles depends on the bus timing scale factor, type of transaction, and number of wait states.

In the logical timing diagrams that follow, the signal transitions on the bus are shown in relation to the bus clock, BCLK. The beginning of a transaction, signified by a falling edge of  $\overline{AS}$ , always occurs on a rising edge of BCLK. The BCLK signal is derived internally to the CPU as described



Figure 15. Memory Read Timing for Different Bus Scale Factors

above, but is not available on the pins. BCLK can also be derived externally to the CPU by dividing CLK by the selected bus timing scale factor. (The Reset section discusses synchronization of the internal and external bus clocks.) The timing diagrams in Figure 15 show example memory read transactions using the different scale factors. In the description of bus transactions that follow, the term "asserted" means an active signal and "negated" means an inactive signal. A signal is either active when High or when Low, as specified in the pin functions.

#### **BUS TRANSACTIONS**

All bus transactions begin with Address Strobe ( $\overline{AS}$ ) asserted and then negated. On the rising edge of  $\overline{AS}$  the lines for status (ST<sub>0</sub>-ST<sub>3</sub>), Read/Write (R/ $\overline{W}$ ), data transfer size (BW/L, BL/ $\overline{W}$ ), and Normal/System (N/S) are valid. The status lines indicate the type of transaction being initiated (Table 4). The R/ $\overline{W}$  line indicates the direction of data transfer. The data transfer size indicates whether a byte, word, or longword of data is being transferred. The N/ $\overline{S}$  line indicates the CPU's operating mode. The following sections describe timing for the different transactions.

#### Table 4. Status Codes

| ST3-ST0 | Definition                             |
|---------|----------------------------------------|
| 0000    | internal operation                     |
| 0001    | CPU-EPU (data)                         |
| 0010    | I/O                                    |
| 0011    | halt                                   |
| 0100    | CPU-EPU (instruction)                  |
| 0101    | NMI acknowledge                        |
| 0110    | NVI acknowledge                        |
| 0111    | VI acknowledge                         |
| 1000    | cacheable CPU-memory (data)            |
| 1001    | non-cacheable CPU-memory (data)        |
| 1010    | cacheable EPU-memory                   |
| 1011    | non-cacheable EPU-memory               |
| 1100    | cacheable CPU-memory (instruction)     |
| 1101    | non-cacheable CPU-memory (instruction) |
| 1110    | reserved                               |
| 1111    | interlocked CPU-memory (data)          |
|         |                                        |

On the rising edge of  $\overline{\text{AS}}$ , the address on the AD lines is also valid. Addresses are not required and therefore are undefined for internal operation, halt, interrupt acknowledge, and CPU-EPU data transactions.

The CPU uses Data Strobe ( $\overline{\text{DS}}$ ) to time the data transfer. (internal operation and halt transactions do not transfer

data, and thus do not assert  $\overline{DS}$ .) For write operations (R/ $\overline{W}$  = Low) the CPU asserts  $\overline{DS}$  when valid data is on the AD lines. For read operations (R/ $\overline{W}$  = High) the CPU makes the AD lines 3-state before asserting  $\overline{DS}$ , so the addressed device can put its data on the bus. The CPU samples the data in the middle of a bus cycle, while negating  $\overline{DS}$ .

The AD lines can be used to transfer bytes, words, or longwords. For read transactions, the three cases are handled as follows:

- Byte transfers use AD<sub>0</sub>-AD<sub>7</sub>; AD<sub>8</sub>-AD<sub>31</sub> are ignored (used only by I/O).
- Word transfers use  $AD_0$ - $AD_{15}$ ;  $AD_{16}$ - $AD_{31}$  are ignored.
- Longword transfers use AD<sub>0</sub>-AD<sub>31</sub>.

For write transactions, the three cases are handled as follows:

- Byte transfers replicate the data on AD<sub>0</sub>-AD<sub>7</sub>, AD<sub>8</sub>-AD<sub>15</sub>, AD<sub>16</sub>-AD<sub>23</sub>, and AD<sub>24</sub>-AD<sub>31</sub>.
- Word transfers replicate the data on AD<sub>0</sub>-AD<sub>15</sub> and AD<sub>16</sub>-AD<sub>31</sub>.
- Longword transfers use AD<sub>0</sub>-AD<sub>31</sub>.

The Input Enable ( $\overline{IE}$ ) and Output Enable ( $\overline{OE}$ ) signals can be used to enable buffers on the bidirectional AD lines.  $\overline{IE}$  is asserted when the buffers drive toward the CPU;  $\overline{OE}$  is asserted when the buffers drive away from the CPU. Whenever the direction for the AD lines changes, neither  $\overline{IE}$  nor  $\overline{OE}$  is asserted for at least one CLK cycle.

To transfer more than one data item, the CPU can perform burst transactions. The data items are transferred in the same direction, and are equal in size. Data Strobe is used to time each transfer. The CPU asserts Burst (BRST) to indicate a burst transfer. The responding device asserts Burst Acknowledge (BRSTA) if it is capable of supporting burst transfers. If BRSTA is not asserted, the CPU transfers only a single data item.

#### RESPONSE

Any time data is transferred, the responding device returns a code on the Response lines  $(RSP_0-RSP_1)$  to indicate ready, wait, bus error, or bus retry. The response is sampled at a time specific to each type of transaction, generally before the AD lines are sampled or  $\overline{DS}$  is negated.

Ready indicates the completion of a successful transfer.

Wait indicates that the responding device needs more time to complete the transaction. The CPU waits one bus cycle before sampling the response again to accommodate slow memory or peripherals.

Bus error indicates that a fatal error has occurred during the transaction; for example, bus timeout for a nonexistent device. Bus error is treated as an exception by the CPU.

#### **CPU-MEMORY TRANSACTIONS**

The CPU uses status 1000, 1001, 1100, 1101, or 1111 to read from and write to memory. The transactions involve a single data transfer or multiple, burst data transfers.

#### **Single Memory Read**

Figure 16 shows timing for a single memory read transaction with no wait states. AS is asserted during the first half of T<sub>1</sub>. The rising edge of AS indicates that the address on AD and control signals  $ST_0$ - $ST_3$ ,  $R/\overline{W}$ ,  $BW/\overline{L}$ ,  $BL/\overline{W}$ , and  $N/\overline{S}$  are valid. The control signals remain valid for the duration of the transaction. BRST is negated during the transaction because only a single data item is being transferred. At the beginning of T<sub>2</sub> the CPU stops driving the address, asserts DS, and prepares to receive data from memory. In the middle of T<sub>2</sub> RSP<sub>0</sub>-RSP<sub>1</sub> are sampled ready, the input data is latched, and  $\overline{DS}$  is negated. The signal  $\overline{OE}$  is asserted during T<sub>1</sub>; however, for this two-cycle read transaction, IE is not asserted. IE is unasserted because there is no bus clock transition between the negation of  $\overline{OE}$  at the end of T<sub>1</sub> and the sampling of data in the middle of T2. The two-cycle read transaction is a compatible extension of the Z-BUS threecycle read transaction. Two-cycle read transactions are intended for use with fast memories connected directly to the CPU pins without buffers, such as an external cache.

For memory read transactions, the data transfer size is equal to the data path width specified in HICR. The memory should transfer the aligned longword addressed by  $AD_2-AD_{31}$  (ignoring  $AD_0-AD_1$ ) for a 32-bit data path or the aligned word addressed by  $AD_1-AD_{31}$  (ignoring  $AD_0$ ) for a 16-bit data path. The CPU selects the required bytes from the transferred word or longword.

The timing for a single memory read transaction with one wait state is shown in Figure 17. This is not a true wait state because  $\overline{IE}$  is asserted in the middle of  $T_2$  and continues until the middle of  $T_3$ . For memory read transactions longer than two bus cycles, either because of wait states or burst transfers,  $\overline{IE}$  is asserted from the middle of  $T_2$  until the end of data transfer. The signals  $\overline{OE}$ 

Bus retry indicates that the transaction should be tried again; for example, a transient parity error is detected. The CPU tries the transaction again.

The CPU can insert wait states automatically under control of several fields in the Hardware Interface Control Register. If an automatic wait state is programmed for a bus cycle, the CPU ignores the response and wait is assumed. Thus, wait states can be inserted automatically by the CPU or upon request of the responding device.

It must be emphasized that the RSP<sub>0</sub>–RSP<sub>1</sub> lines are synchronous. Thus, they must meet the specified setup and hold times for correct operation. A simple system using only Z-BUS WAIT can be implemented by connecting WAIT to RSP<sub>0</sub> and RSP<sub>1</sub>.

and IE can be used to control buffers on the AD lines.

The CPU can insert wait states in the middle of  $T_2$  if RSP<sub>0</sub>-RSP<sub>1</sub> are sampled wait or if automatic wait states are programmed in the appropriate field of HICR. The duration of a wait state is one BCLK cycle.



Figure 16. Single Memory Read Timing



\*RSP0-RSP1 and data sampled.



#### **Single Memory Write**

A single memory write transaction (Figure 18) begins with  $\overline{AS}$  to indicate that address and control signals are valid. At the beginning of T<sub>2</sub>, the CPU stops driving the address and starts driving the data. In the middle of T<sub>2</sub>,  $\overline{DS}$  is asserted. The CPU negates  $\overline{DS}$  in the middle of T<sub>3</sub>.  $\overline{OE}$  is asserted beginning at T<sub>1</sub> and continues for the duration of the transaction. The CPU samples  $RSP_0-RSP_1$  in the middle of T<sub>3</sub>.

For memory write transactions, the data transfer size is less than or equal to the data path width specified in HICR. Bytes and words can be written to a 16-bit memory; bytes, words, and longwords can be written to a 32-bit memory. The CPU writes bytes to any address, but words and longwords are always written to an aligned address (i.e., words are always written to an even address and longwords are always written to an address that is a multiple of four). When a program writes a word or longword to an unaligned address, the CPU performs two or more write transactions to aligned addresses. For example, if the program writes a word to an odd address, the CPU first writes the more significant byte to the odd address, then it writes the less significant byte to the successive even address.

Single memory read and write timing differ slightly from Z-BUS specifications. The minimum read transaction is two bus cycles, and the slave response is sampled at the end of the data transfer. For the Z-BUS, the minimum read transaction is three cycles, and the slave response is sampled one cycle before the end of the data transfer. For strict Z-BUS compatibility, it is possible to program one automatic Wait state for memory read and to delay the slave response with an external flipflop.



\*RSP0-RSP1 sampled.

Figure 18. Single Memory Write Timing

#### **Burst Memory Transactions**

Burst memory transactions use multiple Data Strobes following a single Address Strobe to transfer data at consecutive memory addresses. The signals BRST and BRSTA control the burst transaction. The CPU uses burst transactions to prefetch a cache block on an instruction fetch cache miss. The CPU also uses burst transactions to fetch or store operands when more than one transfer is necessary, as with unaligned operands, string instructions, Load Multiple instructions, and loading of program status.

If the memory does not support burst transfers, the burst transfer protocol described below (Figure 19) allows BRSTA to be tied High. The CPU then separates the burst transaction into a sequence of single transfers.

At the beginning of a burst transaction, the CPU asserts  $\overline{BRST}$  along with other control signals. When the CPU continues to assert  $\overline{BRST}$  at the falling edge of  $\overline{DS}$ , this indicates to memory that the CPU can support another data transfer following the one in process. When the CPU negates  $\overline{BRST}$  before the falling edge of  $\overline{DS}$ , this indicates to memory that the current transfer is the last in the transaction.

When BRSTA is asserted at the time the  $RSP_0-RSP_1$  lines are sampled ready, this indicates to the CPU that memory can support another data transfer following the one in process. When BRSTA is negated at the time the  $RSP_0-RSP_1$  lines are sampled ready, this indicates to the CPU that the current data transfer is the last in the transaction.

The burst transaction can be terminated by either the CPU or memory. If memory terminates the transfer by negating  $\overline{BRSTA}$ , the CPU responds by negating  $\overline{BRST}$  when  $\overline{DS}$  is negated. (See the example for burst memory read.) If the CPU terminates the transfer by negating  $\overline{BRST}$  before the falling edge of  $\overline{DS}$ , memory responds by negating  $\overline{BRSTA}$ . (See the example for burst memory write.) The CPU terminates the burst transaction when all the required data items have been transferred or after reaching the end of an aligned, 16-byte block.



Figure 19. CPU Burst Transfer Protocol

#### **Burst Memory Read**

Figure 20 shows timing for a burst memory read transaction with one wait state. In this example, three data items are transferred, after which memory terminates the burst. BRST is asserted at the beginning of T<sub>1</sub>; otherwise, the timing for the first transfer is identical to a single memory read. In the middle of T<sub>3</sub> the CPU samples <u>RSP<sub>0</sub>-RSP<sub>1</sub></u> ready, latches the data, and samples <u>BRSTA</u> active. During T<sub>4</sub> the second data item is transferred, accompanied by <u>DS</u>. The time for the second and subsequent transfers can be extended with wait states if  $RSP_0-RSP_1$  are sampled wait; the CPU does not insert automatic wait states after the first transfer.

During T<sub>5</sub> the third data item is transferred. At the same time the RSP<sub>0</sub>-RSP<sub>1</sub> lines are sampled ready, the data is latched and BRSTA is sampled inactive. Memory terminates the burst transfer, and the CPU responds by negating BRST.



\*RSP0 - RSP1, BRSTA, and data sampled.



#### **Burst Memory Write**

Figure 21 shows timing for a burst memory write transaction with no wait states. In this example, two data items are transferred, and the CPU terminates the burst. BRST is asserted at the beginning of  $T_1$ ; otherwise, the timing for the first transfer is identical to a single memory write. In the middle of  $T_3$  the CPU samples RSP<sub>0</sub>-RSP<sub>1</sub> ready and BRSTA active. At the beginning of  $T_4$  the CPU negates BRST indicating that one more data transfer will follow. During T<sub>4</sub> the second data item is transferred, accompanied by DS. The time for the second and subsequent transfers can be extended with wait states if RSP<sub>0</sub>-RSP<sub>1</sub> are sampled wait; the CPU does not insert automatic wait states after the first transfer. Memory recognizes that the CPU has terminated the burst transfer and responds by negating BRSTA before the end of T<sub>4</sub>.





#### **Interlocked Memory Transactions**

In tightly-coupled multiprocessor configurations, the CPU must at certain times inhibit other bus masters from referring to shared memory while the CPU performs two or more interlocked transactions. The CPU uses interlock protection for data references associated with Test and Set, Decrement Interlocked, and Increment Interlocked instructions. The CPU also uses interlock protection for references to address translation table entries when loading the Translation Lookaside Buffer. The CPU indicates interlocked protection for a

sequence of memory references by using status 1111 for any of the memory transactions previously described. While the CPU indicates status 1111, the memory system must prevent interlocked references to shared memory by other processors. During a sequence of interlocked memory transactions, the CPU does not acknowledge local bus requests nor does the CPU generate any bus transactions with status other than 1111.

#### INPUT/OUTPUT TRANSACTIONS

The CPU uses status 0010 to read from and write to I/O ports. I/O transactions are generated by I/O instructions and, when address translation is enabled, by data references to pages with bit 31 of the page table entry set to 1.

The timing for I/O and memory transactions is very similar. The major difference is that  $\overline{\text{DS}}$  falls in the middle of T<sub>2</sub> for I/O read timing, compared to the beginning of T<sub>2</sub> for memory read timing. This allows peripheral

devices more time for address decoding. Another difference is that the data transfer size (byte, word, or longword) for I/O transactions is specified by the instruction, not by HICR. The final difference is that the CPU does not support burst I/O transactions. Figure 22 shows timing for an I/O read transaction. Single I/O write timing is the same as that shown for a single memory write (Figure 18).



\*RSP0-RSP1 and data sampled.

Figure 22. I/O Read Timing

# 280,000 CPU

#### **EPU TRANSACTIONS**

The CPU and EPU cooperate in the execution of EPA instructions (Figure 23). When the CPU encounters an EPA instruction and the EPA bit in FCW is 1, the CPU broadcasts the first two words of the instruction to the EPUs in the system using the CPU-EPU instruction transfer transaction. All EPUs in the system recognize the transaction, but only one of four possible EPUs is selected by bits 16 and 17 of the EPU instruction. The CPU also transfers the PC value for the instruction, which the selected EPU saves for use in exception handling. If data transfers are required to complete the instruction, the CPU controls the data transfer transactions while the EPU drives or receives the data.

The EPUBSY signal, output from the EPU, is used to synchronize the CPU and EPU in executing EPA instructions. (When multiple EPUs are present in a system, the EPUBSY input to the CPU must be driven by an external AND gate whose inputs are the EPUBSY signals from the EPUs). The CPU must sample EPUBSY inactive before initiating an EPU instruction transfer. If data transfers are required, the CPU must sample EPUBSY inactive before initiating the first transfer.

While the CPU samples EPUBSY active, no transactions are initiated; however, the CPU may grant the local bus.

EPUBSY is also used to control the degree of overlap between CPU and EPU instruction execution. Ordinarily, the CPU can continue processing other instructions after performing the data transfers associated with an EPA instruction and before the EPU has completed executing the instruction. To simplify debugging and recovery from exceptions, overlap can be disabled under control of the EPUO bit in HICR. When overlap is disabled (EPUO = 0), the CPU samples EPUBSY in the middle of the bus cycle during which the last data transfer for an EPA instruction occurs. If EPUBSY is asserted, the CPU ceases processing instructions or interrupts until EPUBSY is sampled inactive in the middle of a bus cycle. When overlap is enabled (EPUO = 1), the CPU does not sample EPUBSY after the last data transfer, but only samples EPUBSY before initiating the next EPU instruction transfer.

While processing an EPA instruction and after the instruction has been transferred to the selected EPU, the CPU may detect an address translation exception. In such an event, the CPU asserts EPUABORT, informing the selected EPU to abort execution of the instruction; at all other times, the CPU negates EPUABORT. The CPU then saves the address of the suspended EPA instruction on the system stack during exception processing.



Figure 23. EPA Instruction Processing

When CPU and EPU instruction processing overlap, the CPU may complete all data transfers for an EPA instruction (the queued instruction) before the EPU completes execution of a previous EPA instruction. If the EPU then detects an exception during execution of the previous instruction, the EPU does not execute the queued instruction. In such a case, the address of the queued instruction is in an EPU control register, and the CPU saves the address of a subsequent instruction on the system stack.

To simplify system hardware, the CPU and EPU AD lines should be wired together with no buffers between them. If the AD lines are separated by buffers, external circuitry must generate  $\overline{IE}$  and  $\overline{OE}$  timing for CPU-EPU data and read and EPU-memory write transactions.

#### **CPU-EPU Instruction Transfer**

Figure 24 shows timing for a CPU-EPU instruction transfer transaction with status 0100. The rising edge of  $\overline{AS}$  indicates that the AD lines and status are valid. During T<sub>1</sub>, the AD lines are used to transfer the opcode, i.e., the first two words of the EPA instruction. At the beginning of T<sub>2</sub> the CPU stops driving the opcode, asserts  $\overline{DS}$ , and starts driving PC on the AD lines. In the middle of T<sub>2</sub>, the CPU samples RSP<sub>0</sub>-RSP<sub>1</sub> ready and negates  $\overline{DS}$ . The data transfer size for the transaction is longword.

The duration of a CPU-EPU instruction or data transfer can be extended with wait states if  $RSP_0$ - $RSP_1$  are sampled wait. The Z8070 APU, however, does not require wait states, nor does it drive  $RSP_0$ - $RSP_1$ . Systems using the Z8070 APU must ensure that  $RSP_0$ - $RSP_1$  are both High, indicating ready, during CPU-EPU instruction and data transactions.



†EPUBSY sampled. \*RSP0-RSP1 sampled; EPUBSY sampled if EPU internal operation.

Figure 24. CPU-EPU Instruction Transfer Timing

#### **CPU-EPU Data Transfer Transactions**

Transactions to transfer data between the CPU and EPU use status 0001. The EPA instruction opcode indicates the number of words to be transferred. One or more longwords of data are transferred until all words have been transferred. If the last transfer contains a single word, the data is on AD<sub>0</sub>-AD<sub>15</sub>. The <u>CPU</u> does not assert BRST and ignores RSP<sub>0</sub>-RSP<sub>1</sub> and BRSTA.

Figure 25 shows timing for a CPU-EPU data read transaction. This example has two data transfers; any number of data transfers between one and eight is possible. The rising edge of  $\overline{AS}$  indicates that status and control signals are valid. The CPU stops driving the AD lines at the end of T<sub>1</sub>, and the EPU begins driving the AD lines in the middle of T<sub>2</sub>. At the beginning of T<sub>3</sub>, the CPU asserts  $\overline{DS}$ . In the middle of T<sub>3</sub>, the CPU samples the data and negates  $\overline{DS}$ . The second longword of data is transferred during T<sub>4</sub>. After the last data transfer, the CPU inserts an idle bus cycle (T<sub>5</sub> in the example) during which neither the CPU nor EPU drive the AD lines.



†EPUBSY sampled. \*RSP0-RSP1 and data sampled.

Figure 25. CPU-EPU Data Read Timing

Figure 26 shows timing for a CPU-EPU data write transaction. This example has three data transfers; any number of data transfers between one and eight is possible. Timing for the first transfer is identical to the CPU-EPU instruction transfer transaction. A second longword of data is transferred during  $T_3$ , and the third longword is transferred during  $T_4$ .



†EPUBSY sampled. \*RSP0-RSP1 sampled.



#### **EPU-Memory Transactions**

The CPU uses status 1010 or 1011 for the EPU to read from and write to memory. The timing is identical for EPUmemory read and CPU-memory read. The EPU monitors the CPU timing on the bus, and uses the two least-significant address bits on the first transfer, the data transfer size, and the length of the operand from the instruction to select the bytes it needs from the AD lines.

The timing for an EPU-memory write transaction differs slightly from a CPU-memory write transaction. Two extra bus cycles are included to pass the AD lines from the CPU to EPU after the address transfer and from EPU back to CPU after the last data transfer. Figure 27 shows an example for a single EPU-memory write transaction with no wait states. The CPU stops driving the AD lines at the end of  $T_1$ ; the EPU begins driving them in the middle of  $T_2$ .  $\overline{DS}$  is asserted in the middle of  $T_3$ , one bus cycle later than for CPU-memory write timing. The CPU negates  $\overline{DS}$  in the middle of  $T_4$ . The CPU can insert wait states in the middle of  $T_4$ . The EPU continues to drive the AD lines until the end of  $T_4$ . After the last data transfer the CPU inserts an idle bus cycle ( $T_5$  in this example) during which neither the CPU nor EPU drive the AD lines. EPU-memory burst write transactions are similarly extended by two bus cycles more than with CPU-memory burst write transfer, and another after the last data transfer.



\*EPUBSY sampled.

+ RSP<sub>0</sub>-RSP<sub>1</sub> sampled; EPUBSY sampled if last transaction.

Figure 27. EPU-Memory Single Write Timing

#### INTERRUPT REQUEST AND ACKNOWLEDGE

The CPU recognizes vectored, nonvectored, and nonmaskable interrupt requests. The decreasing order of priority for interrupts is nonmaskable, vectored, and nonvectored. MMI is edge sensitive; when MMI is asserted, an internal latch is loaded. VI and NVI are level sensitive.

The CPU samples  $\overline{VI}$ ,  $\overline{NVI}$ , and the internal  $\overline{NMI}$  latch on the rising edge of CLK. The interrupt request signals can be asynchronous to CLK; the CPU synchronizes them internally.

Figure 28 shows timing for an interrupt acknowledge transaction, indicated by status 0101, 0110, or 0111. The timing is similar to a single I/O read. Wait states (either programmed for automatic insertion or externally generated) can be inserted before  $\overline{DS}$  falls in the middle of  $T_2$  and before  $\overline{DS}$  rises in the middle of T<sub>3</sub>. Inserting wait states before  $\overline{DS}$  falls allows for delay in the interrupt priority daisy chain. A word of data is transferred on AD0-AD15. All of the interrupts save the transferred word on the system stack for processing the interrupt. Vectored interrupts use the low-order byte of the word to select a unique PC value from the Program Status Area.



+ RSP0-RSP1 and data sampled.

Figure 28. Interrupt Response/Acknowledge Timing

#### INTERNAL OPERATION AND HALT TRANSACTIONS

Figure 29 shows timing for internal operation (status = 0000) and halt (status = 0011) transactions. Unlike other bus transactions, data is not transferred in these operations. Nevertheless, the transfer size for these transactions is longword. The minimum duration for the transaction is two bus cycles.

The CPU generates an internal operation transaction after a sequence of interlocked memory transactions to free the memory system lock when no other transactions need to be performed. The CPU generates a halt transaction upon entering halt state—when the Halt instruction is executed, or when memory indicates bus error during a fetch or store of Program Status for exception processing. The CPU leaves halt state when an interrupt or reset occurs. When the minimum Address Strobe rate option is enabled (controlled by bit MASR in HICR), the CPU maintains a minimum rate for Address Strobe by generating halt transactions in halt state or internal operation transactions otherwise.



#### **BUS RETRY**

During any transaction in which data is transferred, the responding device can indicate bus retry on  $RSP_0$ -RSP<sub>1</sub>. When bus retry is indicated, the CPU terminates the transaction in progress, negating  $\overline{DS}$  and  $\overline{BRST}$ . If bus retry is indicated during a burst transfer, the retry transaction begins

#### **BUS ERROR**

During any transaction in which data is transferred, the responding device can indicate a bus error exception on  $RSP_0$ -RSP<sub>1</sub>. When bus error is indicated, the CPU terminates the transaction in progress, negating  $\overline{DS}$  and  $\overline{BRST}$ . A bus error exception also causes termination of the instrucwith the address for the data transfer where bus retry is indicated.

The CPU does not acknowledge inerrupts or bus requests between the retry response and the retry transaction.

tion in execution. In processing a bus error exception, the CPU saves the Program Status, physical address for the transaction, and a word identifying the status and control signals used for the transaction.

#### **BUS REQUEST AND ACKNOWLEDGE**

The CPU supports two types of bus request/acknowledge sequences, local and global. Other bus masters request the local bus from the CPU using a handshake of BUSREQ and BUSACK. The CPU requests a global bus from an external arbiter using a handshake of GREQ and GACK.

To generate transactions on the local bus, a potential bus master (such as a DMA controller) must gain control of the bus by making a bus request (Figure 30). A local bus request is initiated by asserting BUSREQ. Several bus requestors may be wired to the BUSREQ signal; priorities are resolved externally to the CPU, usually by a priority daisy chain.

The CPU samples BUSREQ on the rising edge of CLK. BUSREQ can be asynchronous to CLK; the CPU synchronizes it internally. After BUSREQ is asserted, the CPU completes any transaction or sequence of interlocked transactions in progress, including possible retries. Next, the CPU responds by asserting BUSACK and placing its other output signals except EPUABORT in 3-state. The EPUABORT signal remains valid while the CPU has granted the local bus, and may be asserted if an EPA instruction is in progress. Later, when BUSREQ is negated, the CPU negates BUSACK and begins driving all other output signals. The CPU can initiate transactions with devices located on a global bus shared with other CPUs. At any time, only one of the CPUs can initiate transactions on the global bus. Control of the global bus is arbitrated by external circuitry. Before initiating transactions on the global bus, the CPU requests control of the global bus from the arbiter using the protocol described below.

The CPU uses two fields of HICR to distinguish between local and global bus transactions. The GE bit enables use of the global bus. The 4-bit LAD field specifies one of sixteen sections of the physical address space used for local references.

Before every memory and I/O bus transaction (status codes 0010 and 1000 through 1111), the CPU compares the LAD field with bits 26 to 29 of the physical address. If the comparison is unequal and GE is 1, then the transaction is a global bus reference; otherwise the transaction is a local bus reference. In a tightly-coupled multiprocessor system (Figure 14-c), each of the local and global memory locations and peripheral ports can have a unique system address. Each CPU loads a distinct value into LAD, identifying its local addresses; the CPUs refer to global addresses and local addresses of other CPUs using the global bus request protocol.



Figure 30. Local Bus Request/Acknowledge Timing

Figure 31 shows timing for the global bus request/ acknowledge protocol. Before initiating a transaction on the global bus, the CPU drives the address, ST<sub>0</sub>-ST<sub>3</sub>, <u>BRST</u>, R/W, N/S, BL/W, and BW/L valid at the beginning of a bus cycle. Then, in the middle of the bus cycle, the CPU asserts <u>GREQ</u>. When the global bus selected by the address is available to the CPU, the arbiter asserts GACK. The CPU samples GACK on the rising edge of CLK. GACK can be asynchronous to CLK, the CPU synchronizes it internally. The CPU performs one or more transactions on the global bus, then negates GREQ. The arbiter responds by negating GACK, and the CPU can then initiate more transactions.



Figure 31. Global Bus Request/Acknowledge Timing

Figure 32 shows a state diagram for the local and global bus request protocols. To prevent deadlock between CPUs referencing each other's local memories, a CPU can be

preempted while it is waiting for GACK in State 2. If BUSREQ is asserted before GACK, the CPU relinquishes the global bus without performing any transactions.



NOTES: Interface signals are High (H), Low (L), High or Low (2ST), or 3-stated (3ST).

NEED\_\_GBUS is an active High signal internal to the CPU.

| Figure 32. State Diagram f | or CPU Bus Request Protocol |
|----------------------------|-----------------------------|
|----------------------------|-----------------------------|

| Transition Legend |                                                                                                                                                                      | State Legend       |                                                                                                                                                                                                                                                                     |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <br>A<br>R        | A local bus request occurs.                                                                                                                                          | State 0            | The CPU controls the local bus and is neither requesting nor controlling the global bus.                                                                                                                                                                            |
| 0                 | global bus when no global bus request is<br>pending. This is an error. The CPU remains in                                                                            |                    | The CPU can perform transactions on the local bus.                                                                                                                                                                                                                  |
|                   | State 0.                                                                                                                                                             | State 1            | ate 1 The CPU has granted the local bus.                                                                                                                                                                                                                            |
| С                 | The CPU requests the global bus in response<br>to the internally generated signal<br>NEED_GBUS.                                                                      | State 2            | The CPU controls the local bus and is re-<br>questing the global bus.                                                                                                                                                                                               |
| D                 | The local bus master relinquishes the bus.                                                                                                                           |                    | The CPU cannot perform transactions.                                                                                                                                                                                                                                |
| E                 | The global bus arbiter grants the global bus to the CPU while no local bus request is pending.                                                                       | State 3<br>State 4 | <ul> <li>te 3 The CPU controls the local and global buses.<br/>The CPU can perform transactions on the global bus.</li> <li>te 4 The CPU controls the local bus and is relinquishing control of the global bus.<br/>The CPU cannot perform transactions.</li> </ul> |
| F                 | The global bus arbiter grants the global bus to<br>the CPU while no local bus request is pending.<br>The CPU is preempted.                                           |                    |                                                                                                                                                                                                                                                                     |
| G                 | The global bus arbiter reclaims the global bus<br>before the CPU relinquishes the global bus.<br>This is an error. The CPU's response to this<br>error is undefined. |                    |                                                                                                                                                                                                                                                                     |
| н                 | The CPU relinquishes control of the global bus<br>when it no longer needs the global bus or in<br>response to a local bus request.                                   |                    |                                                                                                                                                                                                                                                                     |
| I I               | The global bus arbiter reclaims the global bus.                                                                                                                      |                    |                                                                                                                                                                                                                                                                     |

#### Reset

Figure 33 shows Reset timing. After RESET is asserted, the CPU responds as follows.

- AD lines are turned to input direction
- AS, BRST, BUSACK, DS, EPUABORT, GREQ, IE, and OE are negated
- ST<sub>0</sub>-ST<sub>3</sub> are driven to 1111
- BW/L and BL/W are driven Low
- N/S and R/W are undefined

If  $\overrightarrow{\text{RESET}}$  is asserted while the CPU is asserting  $\overrightarrow{\text{BUSACK}}$ , the CPU first negates  $\overrightarrow{\text{BUSACK}}$ , then the other CPU output lines are removed from 3-state and driven as described above. After  $\overrightarrow{\text{RESET}}$  is asserted, external circuitry can detect that the CPU has responded to the reset request by sensing  $\overrightarrow{\text{BW/L}}$  and  $\overrightarrow{\text{BL/W}}$  Low. At power on,  $\overrightarrow{\text{RESET}}$  should be asserted until after power has stabilized.

During reset, bits SX, NX, CI, and CD of the SCCL control register are cleared, disabling the address translation and cache mechanisms. Bit GE of HICR is also cleared, disabling the global bus request protocol.

At the rising edge of  $\overrightarrow{\text{RESET}}$ , the relationship between bus timing, memory data path, and number of automatic wait states is determined. If  $\overrightarrow{\text{RSP}}_0$  is High at the rising edge of  $\overrightarrow{\text{RESET}}$ , HICR is initialized with  $M_0.DP = 1$ ,  $M_0.W = 7$ , and S = 1. This corresponds to a default configuration of 16-bit memory path, seven automatic wait states, and bus clock scale factor 2. If  $\overrightarrow{\text{RSP}}_0$  is Low at the rising edge of  $\overrightarrow{\text{RESET}}$ ,  $\overrightarrow{\text{AD}}_0$ - $\overrightarrow{\text{AD}}_3$  and  $\overrightarrow{\text{AD}}_{11}$  are latched into the corresponding bits of HICR, and  $\overrightarrow{\text{AD}}_{15}$  must be High.

RESET need not be synchronous with CLK; however, the CPU assumes that the last rising edge of CLK on which RESET is asserted corresponds to a rising edge of BCLK. Thus, if RESET is synchronized with the rising edge of the external bus clock, the internal and external bus clocks will be in phase with respect to CLK. After RESET is negated, the CPU reads FCW from memory address 2 and PC from address 4 using status 1101. If BUSREQ is asserted before RESET is negated, the CPU acknowledges the bus request before fetching the Program Status.



#### **ORDERING INFORMATION**

The Ordering Information section lists package temperature ranges and product numbers. Refer to the Literature List for additional documentation. Package drawings are in the Package Information section.

# Z-BUS Peripherals

# Zilog

# **Z-BUS Peripherals** Introduction

#### March 1985

The Z-BUS is a high-speed parallel shared bus that links the Z800, Z8000, and Z80,000 microprocessor families and Extended Processing Units with the peripherals needed to implement complete systems. Through a common communications interface, Z-BUS peripherals and CPUs support the following types of transactions:

- Data Transfer. 16 or 32 bits of data can be moved between bus controllers (such as a CPU) and associated peripherals
- Interrupts. Interrupts can be generated by peripherals and serviced by CPUs over the bus.
- Resource Control. A daisy chain priority mechanism supports distributed management of shared resources which includes peripheral devices and the bus itself.

The heart of the Z-BUS is a set of multiplexed address/data lines and the signals that control these lines. Multiplexing data and address onto the same lines makes more efficient use of pins and facilitates expansion of the number of data and address bits. Multiplexing also allows straightforward addressing of a peripheral's internal registers, which greatly simplifies I/O programming.

A daisy-chained priority mechanism resolves interrupt and resource requests, thus allowing distributed control of the bus and eliminating the need for separate priority controllers. The resource-control daisy chain also allows wide physical separation of components.

Furthermore, Z-BUS is asynchronous in the sense that peripherals need not be synchronized with the CPU clock. All timing information is provided by Z-BUS signals. As a result of a common hardware interface and protocol, users can be assured that adequate system support for their Z800, Z8000, or Z80,000 system design is readily available with the following Z-BUS peripherals and Extended Processing Units:

- Z8030 Serial Communications Controller (Z-SCC)
- Z8036 Counter Input/Output Circuit (Z-CIO)
- Z8038 FIFO Input/Output Interface Unit (Z-FIO)
- Z8068 Data Ciphering Processor
- Z8090/4 Universal Peripheral Controller
- Z8070 Floating Point Unit (FPU Extended Processor)

# **Z8070 FPU** Floating Point Unit

# Zilog

# Preliminary Product Specification

#### April 1985

format.

- Fast and complete implementation of proposed IEEE Standard P754 Draft 10.0 for Binary Floating-Point Arithmetic. With a 10 MHz clock, performs a single-precision multiplication in under three microseconds.
- Supports Single, Double, and Double Extended floating-point data types, 32- and 64-bit integers; BCD strings.
- Operations supported include add, subtract, multiply, divide, square root, remainder, and compare.
- Provides for conversion of binary integer and Binary Coded Decimal formats to and from floating-point
- Can be interfaced through Zilog's Extended Processing Architecture or a general-purpose interface.
- Frees CPU for performance of other tasks.

#### **GENERAL DESCRIPTION**

The Z8070 Floating-Point Processing Unit (FPU) is an Extended Processing Unit (EPU) designed to perform floating-point arithmetic functions while operating in parallel with a CPU. By monitoring the same instruction stream as the CPU, it is able to identify and execute those instructions intended for it, thereby freeing the CPU to perform other activities (Figure 1).

The FPU can use Zilog's Extended Processing Architecture (EPA) for the Z800, Z8000, and Z80000, or using a general-purpose interface, it can be integrated into systems based on other popular microprocessors.

The FPU supports several data formats, enabling it to handle a wide range of business and scientific applications. These include three binary floating-point formats and four integer formats, including one for variable length Binary Coded Decimal (BCD) strings. All of the FPU's internal numeric manipulations use an 80-bit floating-point format; however, transfers of data between the FPU's data registers and CPU registers or memory can use any of the formats desired, as specified in the floating-point instruction.



Figure 1. The FPU Environment
Floating-point arithmetic operations are performed according to the requirements of the proposed IEEE Standard P754 Draft 10.0. The Z8070 supports:

- Single (32-bit), Double (64-bit), and Extended (80-bit) Precision floating-point number formats.
- Addition, subtraction, multiplication, division, squareroot, remainder, square, reverse division, reverse subtraction, absolute value, and compare operations.
- Conversions between different floating-point formats.
- Conversions between binary integers and floating-point numbers.

# ARCHITECTURE

#### Overview

The Z8070's contribution to a system is best understood by examining its structure. Internally, the Z8070 is organized as two processors: an Interface Processor and a Data Processor. The two processors have separate clocks, freeing the Data Processor from interface speed constraints. Figure 2 is a block diagram of the Z8070 FPU.

The Interface Processor fetches and aligns instructions and data, maintains the internal instruction queue, and executes certain control and data movement instructions independently of the Data Processor. By monitoring CPU status and control signals, the Interface Processor knows when an instruction fetch is to occur and will watch for an Extended Instruction template. It will read and align the instruction and data when the Extended Instruction template has the correct EPU Identifier (ID) number.



Figure 2. Z8070 Block Diagram

- Non-numbers (NaNs) and infinity arithmetic.
- Floating-point exceptions and their handling.

Execution speeds are as follows:

|                   | Number of Cycles |           |                      |  |  |  |  |  |
|-------------------|------------------|-----------|----------------------|--|--|--|--|--|
| Operation         | Single           | Double    | Double Extended      |  |  |  |  |  |
| Add/subtract      | 18               | 18        | 18                   |  |  |  |  |  |
| Multiply          | 28               | 42        | 48                   |  |  |  |  |  |
| Divide            | 29               | 43        | 49                   |  |  |  |  |  |
| At 25 MHz, 1 cycl | e = 40ns;        | at 10 MHz | z, 1 cycle = 100 ns. |  |  |  |  |  |

The Data Processor, which operates independently of the Interface Processor, contains eight 80-bit data registers accessible to the user. It also contains the multiplier array, ALU, accumulator, shifter, quotient predictor, and temporary registers required for floating-point processing.

The parts of the Data Processor visible to the user are the eight 80-bit data registers, specified in floating-point instructions as source and/or destination registers.

#### **Register Organization**

The Z8070 provides the following registers:

- Eight 80-bit data registers (F0-F7)
- Two 32-bit program counters (PC1 and PC2)
- Two 32-bit flags register (FFLAGS)
- A 32-bit system configuration register (SC)
- A 32-bit user control register (USER)
- Two 80-bit operand registers (FOP1 and FOP2)

These are shown in Figures 3, 4, 5, 6, 7 and 8.



STATUS AND CONTROL REGISTERS





| 31  | 30   | 29 | 28                          | 27 | 26       | 25 | 24  | 23 | 22 | 21 | 20   | 19   | 18  | 17  | 16 | 15  | 14  | 13 | 12  | 11 | 10   | 9   | 8   | 7  | 6   | 5  | 4    | 3  | 2   | 1   | 0    |
|-----|------|----|-----------------------------|----|----------|----|-----|----|----|----|------|------|-----|-----|----|-----|-----|----|-----|----|------|-----|-----|----|-----|----|------|----|-----|-----|------|
| INV | ALID | OP | R                           | FO | I<br>P1E | FC | P2E | FC | FZ | FS | FV   | FD   | FH  | 0   | 0  | іх  | NAN | DE | INX | DZ | ีบท  | FOV | INV | іх | NAN | DE | ่เทx | Dz | ีบท | FOV | ์เทง |
|     |      |    | COMPARE AND REMAINDER FLAGS |    |          |    |     |    |    | 7  | PREV | ious | OPE | RAT |    | LAG | s   | 5  |     | ST | пску | FLA | GS  |    | -   |    |      |    |     |     |      |

Figure 6. Flags Register

All of these are accessible to users except the System Configuration register; it is reserved for privileged users.

**Data Registers.** The Z8070 has a data register file of eight 80-bit data registers labeled F0 to F7.

**Program Counter Registers** (read only). PC1 holds the address of the instruction being executed in the Data Processor or the address of any control instruction being executed. PC2 holds the address of any queued instruction.

Flags Register. The Flags register (Figure 6) contains historical information on Z8070 operations.

**Sticky Flags (0-7).** Eight flags are set when the corresponding arithmetic exception occurs, and remain set until they are cleared by the programmer. These flags are:

*INV (Invalid Operation).* Indicates an invalid operation or result has occurred (e.g., 0/0).

*FOV (Overflow).* Indicates that the absolute value of a floating-point number is too large to be accommodated by the destination format.

*UN (Underflow).* Occurs when the absolute value of a number is too small for the destination format, and further denormalization would cause a loss of accuracy.

*DZ (Divide by Zero).* Indicates the division of a non-zero finite number by zero.

*INX (Inexact Result).* Indicates when the result is inexact due to rounding or an untrapped overflow.

*DE (Denormalized number).* Indicates that an operation was performed on a denormalized number.

*NAN (Signaling NaN).* Occurs when a Signaling NaN is encountered. (NaN stands for "Not-a-Number", and may be used to force a trap or hold other information.)

IX (Integer Overflow). Occurs when the floating-point number is too large in magnitude to convert to an integer or

BCD string, or when an attempt is made to convert a NaN to an integer.

**Previous Operation Flags (8-15).** The same as the sticky flags described above, but they reflect the exceptions of the previous arithmetic operation.

Reserved (16-17). These bits are reserved.

**Compare and Remainder Flags (18-23).** Set with comparisons as shown in Table 1.

#### **Table 1. Comparison Results**

|    | < | = | > | Unordered |  |
|----|---|---|---|-----------|--|
| FC | 1 | 0 | 0 | 0         |  |
| FZ | 0 | 1 | 0 | 0         |  |
| FS | 1 | 0 | 0 | 0         |  |
| FV | 0 | 0 | 0 | 1         |  |
| FD | 1 | 0 | 1 | 0         |  |

**FOP2E (24-25).** Contains the two most significant bits of the exponent of operand register FOP2.

**FOP1E (26-27).** Contains the two most significant bits of the exponent of operand register FOP1.

**R (28).** Rounding bit; 1 if most recent result was rounded up.

**Invalid Op (29-31).** Contains a code describing the reason for an invalid operation result as follows:

- 000 infinity minus infinity
- 001 zero multiplied by infinity
- 010 zero divided by zero, or infinity divided by infinity
- 011 all invalid remainders
- 100 unordered compare
- 101 square root of a negative number
- 110 non-decimal digit on BCD convert
- 111 conversion of NaN to decimal or integer

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19  | 18 | 17 16 | 15  | 14 | 13  | 12  | 11 | 10  | 9  | 8 | 7 | 6    | 5   | 4    | 3    | 2   | 1    | 0 |
|----|-----|-----|----|----|----|----|----|----|-----|----|----|-----|----|-------|-----|----|-----|-----|----|-----|----|---|---|------|-----|------|------|-----|------|---|
|    | EPU | IDS |    | I  | D. | IF | ٦  | U  | RPC | ŕF | AC | OVR | LP |       | MIE | IP | IUS | DLC | NV | vis | sv | 0 | - | NTER | RUP | T VE | стор | NUN | ABER |   |

\*read only

#### Figure 7. System Configuration Register

**System Configuration Register.** The System Configuration register is a 32-bit control register (Figure 7). In systems that distinguish between System and User modes of operation, it is restricted to privileged users.

*Interrupt Vector (0-7).* This field identifies the source and cause of an interrupt.

SV (9). Set to shift the interrupt vector left one bit, and set the LSB to zero.

 $\mathit{VIS}$  (10). Set when the interrupt vector is to include status information.

*NV (11).* Set when there is no interrupt vector (leaves lines 3-stated).

*DLC (12).* Set to disable interrupts from lower priority devices on the interrupt daisy chain.

IUS (13). Set when the interrupt is under service.

IP (14). Set to indicate a pending interrupt.

MIE (15). Set to enable interrupts.

*INTACK (16-17).* Set to indicate which type of interrupt acknowledge to respond to as follows:

0X = Non-maskable

- 10 = Non-vectored
- 11 = Vectored

OVRLP (18-19). Indicates the Overlap mode as follows:

- 00 = No Overlap, Simple Overlap (Z80,000)
- 01 = Reserved
- 10 = Intermediate Overlap
- 11 = Maximum Overlap (Not available for Z8000)

AC (20). Set to synchronize processors if CLK.I and CLK.D are running at different speeds.

F (21). Set if an interrupt service routine will be unable to successfully return to the interrupted program. Also set if two or more floating-point instructions have been fetched after the EPU requested an interrupt, but before the interrupt acknowledge.

*RPC (22).* Set if an interrupt service routine will need to alter its return address to successfully continue the interrupted program. *IR (24-25).* Set to indicate the reason for an interrupt as follows:

- 00 = Arithmetic
- 01 = Invalid opcode
- 10 = Invalid EPU id
- 11 = Privilege mode violation

*ID (26-27).* These (read only) bits hold the ID of the Z8070 expressed in binary form. Instructions are executed only if the ID in the opcode matches these bits.

*EPUIDS (28-31).* This field contains four bits, one for each possible EPU ID An instruction specifying an ID whose corresponding bit is a 1 will cause an Invalid EPU ID interrupt.

**User Control Register.** The User Control register (Figure 8) is a 32-bit register, accessible to all users. The user controls rounding modes and enables/disables traps with this register.

RM (0-1). Sets the rounding modes as follows:

- 00 = Round to Nearest
- 01 = Round toward Zero
- 10 = Round toward Positive Infinity
- 11 = Round toward Negative Infinity

*Trap Enables (8-15).* The setting of these bits enables the trap associated with each exception listed below.

INV (Invalid) FOV (Overflow) UN (Underflow) DZ (Divide-by-Zero) INX (Inexact result) DE (Denormalized number) NAN (Signaling NaN) IX (Integer Overflow)

*Undefined (16-31).* These bits are undefined, and reserved for future use.

Floating Operand Registers (read only). The Z8070 contains two 80-bit Floating Operand registers (Figure 9), labeled FOP1 and FOP2, which contain the input operand (FOP1) and the default result (FOP2) for use by trap handlers.

*U* (23). Set when the Z8070 is used.

| 3116      | 15 | 14  | 13 | 12   | 11   | 10 | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|----|-----|----|------|------|----|-----|-----|---|---|---|---|---|---|---|---|
|           | IX | NAN | DE | ่เทม | DZ   | UN | FOV | INV | 0 | J | 0 | 0 | 0 | 0 | F | M |
| UNDEFINED | 5  |     | TR |      | NABL | ES |     |     |   |   |   |   |   |   |   |   |

Figure 8. User Control Register



# PROGRAMMING

Floating-point instructions are contained in the same program as standard CPU instructions. To the programmer, instruction execution appears linear, as if a single processor is executing all the instructions. In many cases however, CPU and Z8070 processing can occur in parallel, greatly increasing system throughput.

Parallel processing depends upon the type of FPU instruction being executed and the Overlap mode set in the System Configuration register. Instruction overlap is a type of system organization that allows the FPU to queue instructions by distributing processing between two processors.

Interleaving CPU and FPU instructions allows processing to be overlapped, thereby increasing total system processing speed by distributing processing between two processors.

Details about the behavior of the Z8070 under each of the overlap modes can vary according to the particular interface. The basic idea is explained in Table 2.

#### Table 2. Overlap Modes

#### NO OVERLAP

Instruction 1 executing CPU stopped

#### INTERMEDIATE INSTRUCTION OVERLAP

Instruction 1 executing Instruction 2 queued

#### MAXIMUM INSTRUCTION OVERLAP

Instruction 1 executing Instruction 2 queued Instruction 3 being fetched Generally, while in No Overlap mode the Z8070 attempts to stop the CPU whenever the Z8070 is doing any processing. This mode does not take advantage of the Z8070's overlap capabilities, but can be useful for debugging purposes.

In Intermediate Overlap mode, the Z8070 allows the CPU to continue with CPU processing while a floating point operation is proceeding in the FPU, but attempts to stop the CPU after a second floating point instruction is transferred.

In Maximum Overlap mode, the Z8070 allows the CPU to continue processing after a second FPU instruction has been transferred to the Z8070, and allows a subsequent third FPU instruction to be fetched. Maximum Overlap mode, not available for Z8000 interface, is used for applications requiring maximum performance.

Floating point exceptions cause flushing of floating point instructions queued behind the instruction responsible for the exception. The use of Intermediate Overlap mode allows software to recover cleanly from exceptions (such as divide by zero, or overflow). When Maximum Overlap mode is in effect, programs that encounter an enabled exception must restart the program from a known point, such as rerunning the exception-causing module, or simply exit the program.

Figure 10 illustrates instruction processing with No-Overlap and with Maximum Overlap. In general, any time lost by stopping the CPU is negligible, and the interaction of CPU and FPU is transparent to the user. It is possible, however, to arrange programs to take advantage of the parallel processing capabilities inherent in the system.



FPU/CPU PROCESSING IN MAXIMUM MODE

FPU/CPU PROCESSING IN NO OVERLAP MODE



An interleaving of CPU and Z8070 instructions enhances the ability of a system to process in parallel. Without interleaving, floating-point instructions might be received faster than they can be processed, forcing the Z8070 to halt further CPU processing until the current extended instruction is completed. Also, some instructions take a relatively long time to process (e.g., FSQR or FREMSNF); interleaving allows the CPU to process instructions while these extended instructions are being processed by the FPU.

Parallel processing is facilitated by interleaving instructions as in

|          | CLR   | FO          |
|----------|-------|-------------|
| DUILOUP: | FLDD  | F1, @R2     |
|          | FMULD | F1, @R4     |
|          | INC   | R2, #8      |
|          | INC   | R4, #8      |
|          | FADD  | F0, F1      |
|          | DJNZ  | R6, DOTLOOP |

In this dot product loop, the two CPU commands are placed directly after the multiply command so the CPU can execute them while the Z8070 is busy with the (relatively slow) multiply command.

Programming constructions like the following

| FADD | F1, @R2 |
|------|---------|
| FLD  | @R4, F1 |

cause the Z8070 to halt the CPU to ensure that valid results are read from F1 during the subsequent load operation.

#### **Data Types and Formats**

This section describes the different data types and formats that the FPU is able to manipulate. These data types include binary floating-point and binary and decimal integers, and can be represented in 32-, 64-, and 80-bit formats.

**Binary Floating-Point.** All binary floating-point numbers assume the following format:

SIGN EXPONENT SIGNIFICAND

where the Sign bit specifies a positive (cleared to 0) or negative (set to 1) number. The negative or positive floating-point number is equal to:

#### Significand x 2(exponent-bias)

The significand portion contains the fraction and the integer bit (in Single and Double Precision binary, the integer bit is implicit). The significand then, is the integer bit followed by the binary point and the fraction. The exponent locates the actual binary point, and the sign bit specifies a positive or negative number.

In the following description of the binary floating-point formats, "s" is the sign, "e" is the exponent, "f" is the fractional part of the significand, and "j" is the integer part (possibly implicit) of the significand.

The value (v) of the 32-bit Single Precision Binary format is determined as follows:

- If e = 255 and f ≠ 0, then v = NaN.
- If e = 255 and f = 0, then  $v = (-1)^{s}$ (infinity).
- If 0 < e < 255, then  $v = (-1)^{s}2^{e-127}(1.f)$ .
- If e = 0 and  $f \neq 0$ , then  $v = (-1)^{s2e-126}(0.f)$ .
- If e = 0 and f = 0, then  $v = (-1)^{s0}$ ,(zero).

The value of the 64-bit Double Precision binary format is determined as follows:

- If e = 2047 and  $f \neq 0$ , then v = NaN.
- If e = 2047 and f = 0, then  $v = (-1)^{s}$ (infinity).
- If 0 < e < 2047 then v = (-1)<sup>s</sup>2<sup>e-1023</sup>(1.f).
- If e = 0 and  $f \neq 0$ , then  $v = (-1)^{s2e \cdot 1022}(0.f)$ .
- If e = 0 and f = 0, then  $v = (-1)^{s0}$ ,(zero).

For the 80-bit Double Extended Precision Binary format, the value is determined as follows:

- If e = 32,767 and f ≠ 0, then v = NaN.
- If e = 32,767 and f = 0, then  $v = (-1)^{s}$ (infinity).
- If 0 < e < 32,767 then v = (-1)<sup>s</sup>2<sup>(e-16,383)</sup>(j.f).
- If e = 0 and j = f = 0, then v = (-1)<sup>s</sup>0, (normal zero).
- If e = 0 and j or f is nonzero, then  $v = (-1)^{s2e-16,383}$ (j.f).

The exponent is always biased to ensure a positive value for the purpose of comparisons. Numbers of the same format may then be compared bit by bit from left to right, the first difference determining the ordering. For Single Precision Binary the bias is 127, for Double Precision it is 1023, and for Extended Precision the bias is 16,383 (Table 3).

#### **Table 3. Exponent Biases**

| <br>     |               |
|----------|---------------|
| Format   | Exponent Bias |
| Single   | 127           |
| Double   | 1023          |
| Extended | 16383         |
|          |               |

An exponent of all ones indicates an infinity if the significand equals zero, or a NaN if the significand is not zero. A Signaling NaN is indicated by the MSB of the fraction field being zero, and a Quiet (non-trapping) NaN is indicated by the MSB of the fraction being one. Single, Double, and Extended formats are shown in Figure 11.



Figure 11. Binary Floating-Point Formats





**Integers.** Integer formats are automatically converted to the 80-bit binary floating-point format when they are loaded into the FPU (instructions FLDIL, FLDIQ, and FLDBCD).

Decimal Integers. The Decimal Integer format is 80 bits, which includes up to 19 Binary Coded Decimal (BCD) digits and a Sign bit. The Decimal Integer format is illustrated in Figure 12.

Binary Integers. The Long Word and Quad Word Integer formats are shown in Figure 13. These are the only formats which express negative numbers in two's complement form.

# Addressing Modes (Table 4)

Operands are specified in the Z8000 floating-point instruction with one or more of the following five addressing modes: Z8070 Register (F), CPU Register (R), Indirect Register (IR), Direct Address (DA), and Index (X) addressing.

#### Table 4. Addressing Modes

| Addressing Mode             | Z800 | Z8000 | Z80,000 | Universal |
|-----------------------------|------|-------|---------|-----------|
| FPU Register (F)            | x    | x     | x       | x         |
| CPU Register (R)            | ×    | ×     | ×       |           |
| Immediate (IM)              |      |       | х       |           |
| Indirect Register (IR)      | ×*   | x     | x       |           |
| Direct Address (DA)         | x*   | х     | x       |           |
| Indexed (X)                 | x*   | x     | x       |           |
| Relative Address (RA)       | x*   |       |         |           |
| Stack Pointer Relative (SR) | x*   |       |         |           |
| Base Index (BX)             | x*   |       |         |           |
|                             |      |       |         |           |

\*May be used to transfer data between memory and the Z8070.

The Z80,000 adds the Extended Addressing Mode (EAM) to the five Z8000 addressing modes listed above. These include Immediate Addressing (IM), Relative Address (RA), Base Address (BA), Base Index (BX), and Relative Index (RX) addressing modes. Refer to the Z80,000 CPU Manual for detailed information.

The Z800 encodes the addressing mode in an escape prefix preceding the template. The template itself indicates Indirect Register (IR) addressing mode.

The Z800 adds three addressing modes: Relative Address (RA), Stack Pointer Relative (SR), and Base Index (BX).

The Universal interface addressing mode is F = FPU register (F).

## Assembler Syntax

Floating-point instructions are of the form:

## FXXX[S,D] rnd dst,src

The opcode suffix [Single (S), Double (D), or Extended (no suffix)], refers to the size of the source operand. "rnd" refers to the precision to which the result of the operation is rounded. SGL is single precision, DBL is double precision, and no suffix is extended precision.

# **INSTRUCTION SET**

The floating-point instruction set provides the following types of instructions:

- Primary arithmetic operations
- Load and store operations

- Compare and examine operations
- Secondary arithmetic operations
- Control operations

| FADD<br>FADDS<br>FADDDdst,srcdst: F<br>src: F,CPU,MFDIV<br>FDIVS<br>FDIVDdst,srcdst: F<br>src: F,CPU,MFMUL<br>FMULS<br>FMULDdst,srcdst: F<br>src: F,CPU,MFREMSNFdst,srcdst: F<br>src: F,CPU,MFREMSNFdst,srcdst: F<br>src: F,CPU,MFREMSNFdst,srcdst: F<br>src: F,CPU,MFREMSTEPdst,srcdst: F<br>src: F,CPU,MFRDIV<br>FRDIVS<br>FRDIVDdst,srcdst: F<br>src: F,CPU,MFRUSUB<br>FRVSUBS<br>FRVSUBDdst,srcdst: F<br>src: F,CPU,MFSQR<br>FSQRS<br>FSQRSdst,srcdst: F<br>src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Floating Addition         dst ← dst + src         Floating Divide         dst ← dst/src         Floating Multiply         dst ← dst*src         Floating Remainder Step         dst ← dst REM src         Floating Remainder Step and         Transfer Flags to CPU         dst ← dst REM src         CPU ← immediate result flag |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FADDD     dst, src     dst: F       FDIV     dst, src     dst: F       FDIVD     dst, src     dst: F       FMUL     dst, src     dst: F       FMULS     src: F, CPU, M       FRUSS     src: F, CPU, M       FREMSNF     dst, src     dst: F       dst, src     dst: F     src: F, CPU, M       FREMSTEP     dst, src     dst: F       fRDIVS     dst, src     dst: F       FRDIVS     src: F, CPU, M       FRDIVD     dst, src     dst: F       src: F, CPU, M     src: F, CPU, M       FRUSUB     dst, src     dst: F       FRVSUBB     dst, src     dst: F       FRVSUBS     src: F, CPU, M                                                                                                                                                                                                                                                                                                    | dst ← dst + src<br>Floating Divide<br>dst ← dst/src<br>Floating Multiply<br>dst ← dst * src<br>Floating Remainder Step<br>dst ← dst REM src<br>Floating Remainder Step and<br>Transfer Flags to CPU<br>dst ← dst REM src<br>CPU ← immediate result flag<br>Floating Reverse Divide                                                |
| FDIV       dst,src       dst: F         FDIVS       dst,src       dst: F         FMUL       dst,src       dst: F         FMULD       dst,src       dst: F         FMULD       dst,src       dst: F         FREMSNF       dst,src       dst: F         GREMSNF       dst,src       dst: F         Green       dst,src       dst: F         FREMSTEP       dst,src       dst: F         FRDIVS       dst,src       dst: F         FRDIVD       dst,src       dst: F         FRDIVS       src: F,CPU,M         FRDIVS       dst,src       dst: F         FRDIVD       dst,src       dst: F         FRDIVD       dst,src       dst: F         FROULD       dst,src       dst: F         FROULD       dst,src       dst: F         FROULD       src: F,CPU,M       src: F,CPU,M         FSQR       dst,src       dst: F         FSQR       src: F,CPU,M | Floating Divide         dst ← dst/src         Floating Multiply         dst ← dst*src         Floating Remainder Step         dst ← dst REM src         Floating Remainder Step and         Transfer Flags to CPU         dst ← dst REM src         CPU ← immediate result flag                                                   |
| FNUL       dst, src       dst: F         FMULS       src: F,CPU,M         FMULD       dst, src       dst: F         FREMSNF       dst, src       dst: F         dst, src       dst: F         src: F,CPU,M         FREMSTEP       dst, src         dst, src       dst: F         src: F,CPU,M         FREMSTEP       dst, src         dst, src       dst: F         src: F,CPU,M         FRDIVS       src: F,CPU,M         FRDIVD       dst, src         fRVSUB       dst, src         fRVSUBS       src: F,CPU,M         FRVSUBB       dst, src         fRVSUBD       src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                | dst ← dst/src<br>Floating Multiply<br>dst ← dst*src<br>Floating Remainder Step<br>dst ← dst REM src<br>Floating Remainder Step and<br>Transfer Flags to CPU<br>dst ← dst REM src<br>CPU ← immediate result flag<br>Floating Reverse Divide                                                                                        |
| FMUL<br>FMULS<br>FMULDdst,srcdst: F<br>src: F,CPU,MFREMSNFdst,srcdst: F<br>src: F,CPU,MFREMSTEPdst,srcdst: F<br>src: FFRDIV<br>FRDIVS<br>FRDIVDdst,srcdst: F<br>src: F,CPU,MFRVSUB<br>FRVSUBS<br>FRVSUBDdst,srcdst: F<br>src: F,CPU,MFSQR<br>FSQRSdst,srcdst: F<br>src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Floating Multiply<br>dst ← dst*src<br>Floating Remainder Step<br>dst ← dst REM src<br>Floating Remainder Step and<br>Transfer Flags to CPU<br>dst ← dst REM src<br>CPU ← immediate result flag<br>Floating Reverse Divide                                                                                                         |
| FMULD       stc. F, CF O, M         FREMSNF       dst, src       dst: F         src: F, CPU, M       src: F, CPU, M         FREMSTEP       dst, src       dst: F         src: F       src: F, CPU, M         FRDIV       dst, src       dst: F         src: F, CPU, M       src: F, CPU, M         FRDIVS       src: F, CPU, M         FRVSUB       dst, src       dst: F         FRVSUBS       src: F, CPU, M         FRVSUBS       src: F, CPU, M         FSQR       dst, src       dst: F         FSQRS       src: F, CPU, M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | dst ← dst*src<br>Floating Remainder Step<br>dst ← dst REM src<br>Floating Remainder Step and<br>Transfer Flags to CPU<br>dst ← dst REM src<br>CPU ← immediate result flag<br>Floating Reverse Divide                                                                                                                              |
| FREMSNF       dst,src       dst: F         src: F,CPU,M         FREMSTEP       dst,src       dst: F         src: F         FRDIV       dst,src       dst: F         src: F       src: F,CPU,M         FRDIVS       dst,src       dst: F         FRDIVD       dst,src       dst: F         FRVSUB       dst,src       dst: F         FRVSUBS       src: F,CPU,M         FRVSUBD       dst,src       dst: F         FSQR       dst,src       dst: F         FSQRS       src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Floating Remainder Step<br>dst ← dst REM src<br>Floating Remainder Step and<br>Transfer Flags to CPU<br>dst ← dst REM src<br>CPU ← immediate result flag<br>Floating Reverse Divide                                                                                                                                               |
| FREMSTEP       dst,src       dst: F         FRDIV       dst,src       dst: F         FRDIVS       src: F,CPU,M         FRDIVD       dst,src       dst: F         FRVSUB       dst,src       dst: F         FRVSUBS       src: F,CPU,M         FRVSUBS       src: F,CPU,M         FSQR       dst,src       dst: F         FSQR       dst,src       dst: F         FSQRS       src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | dst ← dst REM src<br>Floating Remainder Step and<br>Transfer Flags to CPU<br>dst ← dst REM src<br>CPU ← immediate result flag<br>Floating Reverse Divide                                                                                                                                                                          |
| FREMSTEP     dst,src     dst: F<br>src: F       FRDIV     dst,src     dst: F<br>src: F,CPU,M       FRDIVD     dst,src     dst: F<br>src: F,CPU,M       FRVSUB     dst,src     dst: F<br>src: F,CPU,M       FRVSUBS     src: F,CPU,M       FRVSUBD     src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Floating Remainder Step and<br>Transfer Flags to CPU<br>dst ← dst REM src<br>CPU ← immediate result flag                                                                                                                                                                                                                          |
| FRDIV     dst,src     dst: F       FRDIVS     src: F,CPU,M       FRUSUB     dst,src     dst: F       FRVSUBS     src: F,CPU,M       FRVSUBD     src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | dst ← dst REM src<br>CPU ← immediate result flag                                                                                                                                                                                                                                                                                  |
| FRDIV     dst,src     dst: F       FRDIVS     src: F,CPU,M       FRVSUB     dst,src     dst: F       FRVSUBS     src: F,CPU,M       FRVSUBD     src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Eloating Beverse Divide                                                                                                                                                                                                                                                                                                           |
| FRDIVD<br>FRVSUB dst,src dst: F<br>FRVSUBS src: F,CPU,M<br>FRVSUBD<br>FSQR dst,src dst: F<br>FSQRS src: F,CPU,M<br>FSQRS src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | rioating neverse bivide                                                                                                                                                                                                                                                                                                           |
| FRVSUB     dst,src     dst: F       FRVSUBS     src: F,CPU,M       FRVSUBD     fsc: F       FSQR     dst,src     dst: F       FSQRS     src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | dst ← src/dst                                                                                                                                                                                                                                                                                                                     |
| FRVSUBD<br>FRVSUBD<br>FSQR dst,src dst: F<br>FSQRS src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Floating Reverse Subtract                                                                                                                                                                                                                                                                                                         |
| FSQR dst,src dst: F<br>FSQRS src: F,CPU,M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | dst ← src – dst                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Floating Square Root                                                                                                                                                                                                                                                                                                              |
| raunu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | dst ← SQR src                                                                                                                                                                                                                                                                                                                     |
| FSUB dst,src dst: F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Floating Subtract                                                                                                                                                                                                                                                                                                                 |
| FSUBD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | dst ← dst – src                                                                                                                                                                                                                                                                                                                   |
| FLD dst,src dst: F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Floating Load                                                                                                                                                                                                                                                                                                                     |
| FLDS src: F,CPU,M<br>FLDD or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | •                                                                                                                                                                                                                                                                                                                                 |

| Mnemonic           | Operands      | Addressing Modes               | Operation                       |
|--------------------|---------------|--------------------------------|---------------------------------|
| FLDBCD             | dst,src       | dst: F<br>src: CPU,M           | Floating Load BCD Integer       |
|                    |               | (80-bit operand)               | dst ← Float (BCD-src)           |
|                    |               | or                             | dst ← BCD (float-src)           |
|                    |               | dst: CPU,M<br>(80 bit eperand) |                                 |
|                    |               | (ou-bit operand)               |                                 |
|                    |               | 510.1                          |                                 |
| FLDIL              | dst,src       | dst: F<br>src: CPU,M           | Floating Load Binary Integer    |
|                    |               | or                             | dst 🗲 Float (src)               |
|                    |               | dst: CPU,M                     | dst ← Fix (src)                 |
|                    |               | src: ⊢                         |                                 |
| FLDIQ              | dst,src       | dst: F                         |                                 |
|                    |               | Src: CPU,M                     |                                 |
|                    |               | dst: CPUM                      |                                 |
|                    |               | src: F                         |                                 |
|                    |               | · · · -                        |                                 |
| FLDM<br>(absolate) | dst,src,n     | dst: F                         | Floating Load Multiple          |
| (UDSUIete)         | (1 = 1  Only) | or                             | dst <del>←</del> src            |
|                    |               | dst: CPU,M                     |                                 |
|                    |               | src: F                         |                                 |
|                    | det erc       | det: F                         | Floating Load with No Flage Set |
|                    | 000,010       | src: F.CPU.M                   | ricating Load with no Flays Sel |
|                    |               | or                             | dst ← src                       |
|                    |               | dst: CPU,M                     |                                 |
|                    |               | src: F                         |                                 |

# Load and Store Operations

# **Compare and Examine Operations**

| Mnemonic      | Operands  | Addressing Modes         | Operation                                                                 |
|---------------|-----------|--------------------------|---------------------------------------------------------------------------|
| FCP<br>FCPS   | src1,src2 | src1: F<br>src2: F.CPU.M | Floating Compare                                                          |
| FCPD          |           | ,,                       | src1 - src2, test results set accordingly                                 |
| FCPF          | src1,src2 | src1: F<br>src2: F       | Floating Compare and Transfer<br>Flags to CPU                             |
|               |           |                          | src1 – src2<br>FCW ← test results                                         |
| FCPFX         | src1,src2 | src1: F<br>src2: F       | Floating Compare, Transfer Flags to CPU, and Raise Exception if Unordered |
|               |           |                          | src1 – src2<br>CPU ← test results                                         |
| FCPX<br>FCPXS | src1,src2 | src1: F<br>src2: F,CPU,M | Floating Compare and Raise<br>Exception if Unordered                      |
| FCFXD         |           |                          | src1 – src2, test results set accordingly                                 |

| Mnemonic                        | Operands | Addressing Modes | Operation                                                                                 |
|---------------------------------|----------|------------------|-------------------------------------------------------------------------------------------|
| FCPZ                            | src1     | src1: F          | Floating Compare with Zero<br>and Transfer Flags to CPU                                   |
|                                 |          |                  | src1 – Normal Zero<br>CPU ← test results                                                  |
| FCPZFX                          | src1     | src1: F          | Floating Compare with Zero, Transfer<br>Flags to CPU, and Raise Exception<br>if Unordered |
|                                 |          |                  | src1 – Normal Zero<br>CPU ← test results                                                  |
| FCPZNF                          | src1     | src1: F,CPU,M    | Floating Compare with Zero                                                                |
| FCPZNFS                         |          |                  | src1 – Normal Zero                                                                        |
| FCPZXNF<br>FCPZXNFS<br>FCPZXNFD | src1     | src1: F,CPU,M    | Floating Compare with Zero and Raise Exception if Unordered                               |
| FGFZANFD                        |          |                  | src1 – Normal Zero                                                                        |

# Compare and Examine Operations (Continued)

# **Control Operations**

| Mnemonic | Operands                   | Addressing Modes                                         | Operation                          |
|----------|----------------------------|----------------------------------------------------------|------------------------------------|
| FLDCTL   | dst,src<br>dst,src,#count  | dst: Fctl<br>src: CPU,M<br>or<br>dst: CPU,M<br>src: Fctl | Floating Load Control<br>dst ← src |
| FLDCTLB  | dst                        | dst: flag group                                          | Floating Load Control Byte         |
|          |                            |                                                          | FCW ← test results                 |
| FRESFLG  | src                        | dst: FFLAGS<br>src: flaglist                             | Floating Reset Flag                |
|          |                            |                                                          | FFLAGS (flaglist) ← 0              |
| FRESTRAP | SIC                        | dst: USER                                                | Floating Reset Trap                |
|          |                            | Sic. traplist                                            | USER (traplist) ← 0                |
| FSETFLG  | <b>*LG</b> src dst: FFLAGS |                                                          | Floating Set Flag                  |
|          |                            | SIC. IIAGIISI                                            | FFLAGS (flaglist) ← 1              |
| FSETMODE | SrC                        | dst: USER                                                | Floating Set Mode                  |
|          |                            | SIG. ITIOQUISL                                           | USER ← modelist                    |
| FSETTRAP | FSETTRAP src dst: USER     | dst: USER                                                | Floating Set Trap                  |
|          |                            | Sid. trapilot                                            | USER (traplist) ← 1                |

| Mnemonic        | Operands | Addressing Modes       | Operation                             |
|-----------------|----------|------------------------|---------------------------------------|
| FABS<br>FABSS   | dst,src  | dst: F<br>src: F.CPU.M | Floating Absolute Value               |
| FABSD           |          |                        | dst ←  src                            |
| FCLR            | dst      | dst: F                 | Floating Clear                        |
|                 |          |                        | dst ← Normal Zero                     |
| FINT            | dst,src  | dst: F                 | Floating Round to Floating Integer    |
| FINTD           |          | SIC. F,CFO,M           | dst ← Float [Int (src)]               |
| FNEG            | dst,src  | dst: F                 | Floating Negation                     |
| FNEGD           |          | SIC: F,CPU,IVI         | dst ← (-src)                          |
| FLDTL           | dst,src  | dst: CPU,M             | Floating Load and Truncate to Integer |
| FLDTQ           | dst,src  | dst: CPU,M             | dst ← Int(src)                        |
|                 |          | src: F                 |                                       |
| FPWR2<br>FPWR2S | dst,src  | dst: F<br>src: ECPLLM  | Floating Square                       |
| FPWR2D          |          |                        | dst ← src*src                         |

# Secondary Arithmetic Operations

# SIGNAL DESCRIPTIONS

This section describes the Z8070 pin functions that are common to all interfaces. Signals specific to individual interfaces are listed within those sections.

**BSY.** *Busy* (output, active Low). The BSY signal is used by the Z8070 as a Wait signal during stores, and also to implement overlap functions. BSY is associated with the Z8000 STOP, the Z800 PAUSE, and the Z80,000 EPUBSY.

**CLK.D.** *Data Processor Clock* (input). CLK.D is provided by the system and runs the data processor portion of the Z8070.

**CLK.I.** Interface Processor Clock (input). Interface Processor portion of the Z8070.

**ID<sub>0</sub>-ID<sub>1</sub>.** *ID* Selects (input, active High). These signals establish the EPU ID during reset.

**IEI.** Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interrupt-driven device sharing a common interrupt request line to the CPU. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

**IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing a Z8070

interrupt and the Z8070 is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

**INT.** Interrupt Request (output, open-drain, active Low). This signal is activated when the Z8070 requests an interrupt.

**N/Ŝ.** *Normal/System* (input). High for Normal mode, Low for System mode.

**OPT<sub>0</sub>-OPT<sub>1</sub>.** *CPU Option* (input, active High). These signals establish the CPU option during reset as follows:

| OPT <sub>0</sub> | OPT <sub>1</sub> | CPU Interface |
|------------------|------------------|---------------|
| 0                | 0                | Universal     |
| 0                | 1                | Z80,000       |
| 1                | 0                | Z800          |
| 1                | 1                | Z8000         |

**RESET.** Reset (input, active Low). When asserted, RESET forces a hardware reset to power-on condition.

NOTE: After a reset, all bits in USER, FFLAG, and SYS registers are set to 0 except the ID bits in SYS. These store the value on the ID pins.

# EXTERNAL INTERFACE

The Z8070 supports four types of external interface; Z800, Z8000, Z8000, and Universal.

The Z800, Z8000, and Z80000 are Z-BUS type interfaces, with the CPU and FPU fully interlocked in hardware. These Z-BUS interfaces require no software polling or wait instructions to prevent overrunning of the Z8070's instruction queue.

The universal interface may require additional logic to implement the interface. In general, EPU-memory transactions are performed with the same bus cycles as CPU-memory transactions.

Each of these interface types is described in detail later in this specification.

## Options

The Z8070's external interface can be configured to match a variety of different conditions. Among the selections are:

**Interface type.** The  $OPT_0$  and  $OPT_1$  lines select interface types as described earlier in the signal description section of this specification.

**Overlap mode.** The OVRLP bits (0 and 1) determine how the Z8070 will react to extended instructions before it has completed the current task. In general, increasing the overlap makes processing faster but makes exception recovery difficult. (Overlap behavior may also be affected by CPU option selections.)

**Interrupts.** The Z8070 asserts  $\overline{\text{INT}}$  when it detects an exception condition; this signal can be connected to different interrupt pins if the MIE bit in the Z8070's System Configuration register is set to 1.

When the Z8070 detects an exception condition, it asserts INT. The Z800, Z8000, and Z80,000 respond according to whether  $\overline{\rm INT}$  is connected to its  $\overline{\rm VI}$ ,  $\overline{\rm NVI}$ , or  $\rm N\overline{\rm MI}$  line. The priority of the interrupt depends on the Z8070's position in the IEI/IEO daisy chain. The Z-BUS Component Interconnect Specification in the Zilog Data Book has more information.

**ID field.** The Z8070 is designed to be one of up to four EPUs in a system. Each extended instruction contains a two-bit ID field which selects the desired EPU.

## Extended Processing Architecture

The Z-BUS CPUs (Z800, Z8000, and Z80000) all support Extended Processing Architecture. This provides a mechanism by which the basic instruction set can be extended via external EPUs such as the Z8070 FPU.

Each of these CPUs contains an Extended Processing Architecture bit, which, when disabled, causes the CPU to trap to a software trap handler when it encounters an extended instruction. This allows the operation of the extended instruction to be performed by software, and provides an ideal tool for emulating an EPU during development of systems intended to later contain an EPU.

If the EPA bit is enabled, it indicates that an EPU is connected to the CPU. The CPU fetches instructions, and the EPU monitors the address/data (AD) bus. When an extended instruction occurs, the EPU captures it, and the CPU performs any required address calculations. If the instruction involves data transfers, the CPU generates the timing signals while the EPU drives or receives the data.

When an extended instruction occurs on the AD bus, all EPUs and the CPU latch it. Extended instructions contain an ID code which identifies the particular EPU for whom the instruction is intended; if that unit is free, it executes the instruction.

If the extended instruction indicates a data transfer between the Z8070's internal registers and main memory, the CPU calculates the memory address and generates the appropriate timing signals, e.g.  $\overline{AS}$ ,  $\overline{DS}$ , or MREQ, but the data transfer itself is between the Z8070 and memory (over the AD lines). If a transfer of data between the CPU and the Z8070 is indicated, the sender places the data on the AD bus while  $\overline{DS}$  is active.

If the extended instruction indicates an internal operation to be performed by the Z8070, the Z8070 begins execution of the task and the CPU is free to continue on to the next instruction. Processing then proceeds simultaneously in both the CPU and the Z8070, subject to the restrictions of the overlap mode in effect.

The Extended Processing Architecture includes a provision to control the amount of instruction overlapping. Each EPU connects to the CPU via the STOP line (Z8000), PAUSE (Z8100), or EPUBSY (Z80,000), wired to BSY in the Z8070. When the overlap exceeds the amount allowed by the overlap mode in effect, the EPU can halt the CPU, giving itself a chance to catch up.



# **Z8000 INTERFACE**

The Z8000 uses its Z-BUS architecture to support the Z8070. As the Z8000 fetches instructions from memory, the Z8070 monitors the instruction stream, looking for templates.

The EPA Enable bit in the Z8000's FCW register must be High to enable the extended processing architecture. If it sees a template while the EPA enable bit is Low, it generates a trap. This facilitates the use of a software emulator in designs which will use the Z8070. In addition to the pins described earlier for all interfaces, the Z8000 Interface (Figure 14) uses the following Z8070 pins:

**ABORT.** Abort (input, active Low). ABORT is asserted to cause an instruction abort (Z8001 and Z8003 only).

**AD<sub>0</sub>-AD<sub>15</sub>.** Address/Data (bidirectional, active High, 3-state). These multiplexed address and data lines are supplied by the CPU.

**AS**. Address Strobe (input, active Low). The rising edge of AS indicates the beginning of a transaction and shows that the address, status, and control signals are valid.

**BUSACK.** Bus Acknowledge (input, active Low). When BUSACK goes Low, the EPU 3-states the AD lines until BUSACK goes High again and an EPU-to-memory or CPU transfer is required.

**B/W.** Byte/Word (input). These signals specify the data transfer size.

**DS.** Data Strobe (input, active Low). DS provides timing for data transfers on the bus.

**R/W.** *Read/Write* (input, Low = Write). Tells the Z8070 whether the CPU is performing a read or write.

**SN<sub>0</sub>-SN<sub>6</sub>.** Segment Number (input, active High). These lines identify address segments in Z8001 and Z8003 circuits and contain the segment number portion of a memory address.

**ST<sub>0</sub>-ST<sub>3</sub>.** *Status* (input, active High). These lines specify the type of bus transaction as follows:

| ST3-ST0                                              | Type of Transaction                                                                                                                                                                                                                            |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0101<br>0110<br>0111<br>1010<br>1011<br>1100<br>1101 | Nonmaskable interrupt acknowledge<br>Nonvectored interrupt acknowledge<br>Vectored interrupt acknowledge<br>EPU to data memory transfer<br>EPU to stack memory transfer<br>Instruction fetch after first word<br>Instruction fetch, first word |
|                                                      |                                                                                                                                                                                                                                                |

All Z8000 extended instructions have a two-word opcode, where the first Hex byte is either 0E, 0F, 4E, 4F, 8E or 8F and the least significant two bits of the first word are the ID field.

The Z8000 recognizes four types of extended instruction:

- 1) data transfers between an EPU and memory
- 2) data transfers between an EPU and the CPU
- 3) status transfers between an EPU and the CPU
- 4) internal EPU operations.

The first three types require data transfers to or from the EPU. The CPU performs all necessary address calculations, and generates the required address, status and control signals. The Z8070 monitors these transactions, capturing or supplying the data when DS is active, just as if it were part of the CPU. Up to 16 words can be transferred as the result of one extended instruction; this information is imbedded in the instruction.

The fourth case, internal EPU operations, require no more activity from the CPU; it can continue with something else, provided the proper overlap mode is in effect. The Z8070 uses its BSY (STOP) line to stop the Z8000 according to the overlap mode in effect and the number of instructions in the queue.

Z8000-based systems use either No Overlap or Intermediate Overlap mode.

#### Instruction Execution Sequence

The Z8000/Z8070 instruction sequence appears in Figure 15.

When the Z8000 fetches an extended instruction, it examines its FCW register to ensure that extended processing is enabled. If it is, the Z8000 fetches the second word of the extended instruction.

The Z8070 monitors the instruction stream and the status bits. When the CPU fetches the first word of an instruction, the Z8070 captures it; if it is an extended instruction, it compares the ID field with its ID number and executes the instruction if they match.

If it is an extended instruction, the CPU's next non-refresh transaction fetches the second word and sets  $ST_0$ - $ST_3$  to 1100.

The EPU whose ID bits match the ID field captures this word, and based on the opcode, determines the type of operation to be performed, and (if data transfers are required) the number of words of data to be transferred.



Figure 15. Z8000/Z8070 Instruction Execution

CPU activity following the fetch depends on the instruction type. If the instruction requires a data transfer, the CPU generates the bus transaction signals and status codes. The Z8070 monitors this activity to determine when to output or input data. For transfers between the Z8070 and memory, the CPU tristates its address/data lines while  $\overline{\text{DS}}$  is active.

## Internal FPU Operations

If the instructions call for an internal Z8070 operation, the CPU can proceed with its next instruction, provided it is not stopped by the  $\overline{\text{BSY}}$  from the Z8070.

## Z8070 to Memory Data Transfers

If an extended instruction calls for EPU to memory transfers, the CPU generates extra instruction fetch cycles as required to obtain the address portion of the instruction. The next 1 to 16 non-refresh CPU-generated transactions transfer the data. Figure 16 illustrates the timing. During  $T_1$ , the CPU outputs the memory address and bus status information, identified by status 1010 and 1011; this is guaranteed valid when  $\overline{AS}$  rises.

For Z8070 to memory transactions, R/W is Low and the Z8070 places the data on the bus when  $\overline{AS}$  rises. For memory to Z8070, R/W is High and memory must supply the data before the falling edge of the clock in the middle of  $T_3$ . In both cases, the Z8000 tristates its AD lines while DS is active.

These times can be extended by activating the CPU's WAIT line, adding wait states between  $T_2$  and  $T_3$ .

## **CPU to Z8070 Data Transfers**

CPU to Z8070 data transactions are illustrated in Figure 17.

When an extended instruction calls for a CPU to FPU data transfer, the next 1 to 16 non-refresh CPU-generated transactions provide for data transfer.



Figure 16. Z8070-Memory Transfers, Z8000 Interface



Figure 17. Z8070-CPU Data Transfers, Z8000 Interface

# **Z800 INTERFACE**

The Z8100 is the Z-BUS external interface of the Z800 family; it interfaces to the Z8070 via the Z-BUS architecture. The Z8108 uses the Universal Interface.

Like the other Z-BUS units, the Z8100 is designed to interface with the Z8070 without using external logic. The CPU is responsible for fetching instructions, performing address calculations, and generating the timing signals for bus transactions; however, the Z8070 does the actual data manipulation.

In addition to the pins described earlier for all interfaces, the Z800 Interface (Figure 18) uses the following Z8070 pins:

**AD<sub>0</sub>-AD<sub>23</sub>.** Address/Data (bidirectional, active High, 3-state). These multiplexed address and data lines are supplied by the CPU.

**AS**. Address Strobe (input, active Low). The rising edge of AS indicates the beginning of a transaction and shows that the address, status, and control signals are valid.

**BL/W, BW/L.** Byte, Longword/Word; Byte, Word/ Longword. These signals specify the data transfer size. BW/L is tied High to program the Z8070 for 8/16 bit date transfers.

| BL/W | BW/Ē | Size in Bits |
|------|------|--------------|
| 1    | 1    | 8 (Byte)     |
| 0    | 1    | 16 (Word)    |

**BUSACK.** Bus Acknowledge (input, active Low). When BUSACK goes Low, the EPU 3-states the AD lines until BUSACK goes High again and an EPU-to-memory or CPU transfer is required.

**DS.** Data Strobe (input, active Low). DS provides timing for data transfers on the bus.

**R/W.** *Read/Write* (input, Low = Write). Tells the Z8070 whether the CPU is performing a read or write.

**ST<sub>0</sub>-ST<sub>3</sub>.** *Status* (input, active High). These lines specify the type of bus transaction as follows:

| ST <sub>0</sub> -ST <sub>3</sub> | Type of Transaction                 |
|----------------------------------|-------------------------------------|
| 0101                             | Nonmaskable interrupt acknowledge   |
| 0110                             | Nonvectored interrupt acknowledge   |
| 1010                             | Vectored Interrupt acknowledge      |
| 1010                             | EPU to data memory transfer         |
| 1100                             | Lettuction for the after first word |
| 1100                             | Instruction fetch, first word       |
| 1110                             | OPL to EPL transfer                 |
| 1110                             | CPU to EPU transier                 |

The Z8100 architecture provides a group of unique instruction opcodes for EPU instructions. All these fall into one of four groups:

Load EPU from memory Load memory from EPU Load accumulator from EPU EPU internal operation

These fall into one of the following formats:

ED opcode, 4-byte template ED opcode, 2-byte displacement, 4-byte template

ED opcode, 2-byte address, 4-byte opcode

The 8100 uses the ED opcode portion as an instruction, to tell it what type of EPU instruction follows. It handles the displacement and template as data. The FPU uses the template to determine what action it is to perform.



#### **Bus Transactions**

As the Z8100 fetches and executes instructions, the Z8070 monitors the instruction stream and the status bits ( $ST_0$ - $ST_3$ ). When the Z8100 fetches an extended instruction (assuming the EPA enable bit is set), it sets its status lines to 1101 for the first word of the four-byte instruction template and to 1100 for the second.

Once the Z8070 sees the 1100 status code, it begins to capture template information and to monitor the address

and timing signals from the CPU These tell it when to participate in a data transaction.

For transactions between the Z8070 and memory, the Z8100 3-states its address/data lines while  $\overline{DS}$  is active so the Z8070 can supply data over the bus (Figures 19 and 20). Z8070 to CPU transactions are four processor cycles long unless extended by WAIT (Figure 21).

The BSY/PAUSE line halts all CPU activity except responses to refresh requests, bus requests, and reset.



Figure 19. Z8070 Memory Read, Z800 Interface







Figure 21. Z8070-CPU Data Transfer, Z800 Interface

### **EPU Templates**

The four-byte template requires two word-fetch cycles if it is on an even boundary and one byte-fetch followed by two word-fetches if it is on an odd boundary. In the case of odd boundaries, it only captures the upper byte from the bus during the last word-fetch.

The template is always fetched from memory using the CPU's external interface, regardless of the current state of the on-chip cache. Even though the opcode and addressing portion of the EPU instruction may be executed from the Z8216's on-chip cache, the template is always fetched from memory.

The CPU activity following the extended instruction fetch depends on the type of extended instruction. For an EPU internal operation, no further bus transactions are required; it fetches the next instruction. For an EPU to CPU transfer,

the next non-refresh transaction after the template fetch will be the EPU to CPU transfer, a word transaction identified by status code 1110. During this cycle, the CPU emits the address of the previous transaction.

For transactions between the EPU and memory, the next one to 16 transactions after the template fetch will be data transfer cycles. The amount of data to transfer is encoded in the instruction template, but the actual number of cycles also depends on whether the block to be transferred starts on an even or odd boundary.

The Z8100/Z8070 interface handles all activity prior to, and following, the extended instruction template fetch. Zilog's Z800 Assembler supports the Z8070 by replacing Z8070 source mnemonics with the proper opcode and template information.

# **Z80,000 INTERFACE**

In addition to the pins described earlier for all interfaces, the Z80,000 Interface (Figure 22) uses the following Z8070 pins:

**ABORT.** Abort (input, active Low). Aborts current instruction.

**AD<sub>0</sub>-AD<sub>31</sub>.** Address/Data (bidirectional, active High, 3-state). These multiplexed address and data lines are supplied by the CPU.

**AS.** Address Strobe (input, active Low). The rising edge of AS indicates the beginning of a transaction and shows that the address, status, and control signals are valid.

**BL/W, BW/L.** Byte, Longword/Word; Byte, Word/Longword (inputs). These signals specify the data transfer size as follows:

| BL/W | BW/Ē | Size in Bits  |
|------|------|---------------|
| 1    | 1    | 8 (Byte)      |
| 0    | 1    | 16 (Word)     |
| 1    | 0    | 32 (Longword) |

**BRST.** *Burst* (input, active Low). BRST active indicates that the CPU may generate burst transfers.

**BRSTA.** Burst Acknowledge (input, active Low). A Low on BRSTA indicates that the memory can support burst transfers.

**BUSACK.** Bus Acknowledge (input, active Low). When BUSACK goes Low, the EPU 3-states the AD lines until BUSACK goes High again and an EPU-to-memory or CPU transfer is required.

**DS.** Data Strobe (input, active Low). DS provides timing for data transfers on the bus.

**RSPO<sub>0</sub>-RSPO<sub>1</sub>.** *Response* (bidirectional, active High). These lines encode the response monitored by the EPU to transactions initiated by the Z80,000 CPU as follow:

| RSP0 | RSP <sub>1</sub> | Response  |
|------|------------------|-----------|
| 0    | 0                | Wait      |
| 0    | 1                | Bus Error |
| 1    | 0                | Retry     |
| 1    | 1                | Ready     |

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (input, Low = High). Tells the Z8070 whether the CPU is performing a read or write.

**ST<sub>0</sub>-ST<sub>3</sub>.** *Status* (input, active High). These lines specify the type of bus transaction as follows:

| Nonmaskable interrupt acknowledge    |
|--------------------------------------|
| Nonvectored interrupt acknowledge    |
| Vectored interrupt acknowledge       |
| EPU to data memory transfer          |
| EPU to stack memory transfer         |
| Instruction fetch (after first word) |
| Instruction fetch, first word        |
| CPU to EPU transfer                  |
|                                      |

The Z8070 and the Z80,000 are designed to serve together as coprocessors, so the interface between them is straightforward. The address/data, bus control, and timing pins are connected directly, enabling the  $\overline{IE}$  and  $\overline{OE}$  signals from the Z80,000 to control buffer circuits.

The Z80,000 and Z8070 use EPUABORT and BSY to control the Z8070. The Z8070 asserts BSY to halt the Z80,000, and the Z80,000 asserts EPUABORT to abort Z8070 operation.



Figure 22. Z80,000-Z8070 Interface

The Z8070's interface clock and the CPU's clock connect to a common signal. The Z8070's interface clock must be synchronous with the CPU's clock, and skew between the two should be minimal. The Z8070's data processor clock can be asynchronous.

### Instruction Execution

The Z80,000 architecture is designed to enable EPUs (including the Z8070) to serve as coprocessors, executing instructions in parallel.

When the CPU, with its EPA bit enabled, encounters an EPA instruction, it outputs the first two words of the instruction to the EPUs using a CPU-EPU instruction transfer bus

transaction. The EPUs use bits 16 and 17 of the instruction longword as an ID code. The CPU also transmits the logical Program Counter that points to the instruction; the Z8070, assuming it is selected, saves this for exception handling.

If the instruction requires data transfers to or from memory, the CPU controls the bus while the Z8070 drives or receives the data. If the Z8070 needs time to process or format the data, it asserts BSY to delay the CPU.

The Z8070 also uses BSY to control the CPU for overlap modes. It works together with the EPU0 bit in the CPU's Hardware Interface Control Register, as follows:

|                      | OVRLP | EPU     |                                                                                                                                                                                                           |
|----------------------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overlap Mode         | Z8070 | Z80,000 | Description                                                                                                                                                                                               |
| No overlap           | 00    | 0       | The Z8070 executes an EPU instruction before the CPU proceeds.                                                                                                                                            |
| Simple overlap       | 00    | 1       | After the Z8070 has received instruction 1 the CPU proceeds to EPA instruction 2 then waits for the Z8070 to complete instruction 1.                                                                      |
| Intermediate overlap | 10    | 0       | When the Z8070 is executing instruction 1 and instruction 2 is in its queue, the CPU waits for the Z8070 to complete instruction 1.                                                                       |
| Maximum overlap      | 11    | 1       | When the Z8070 is executing instruction 1 and has instruction 2 and 3 in its queue, the CPU proceeds to EPA instruction 4 and waits for the Z8070 to complete instruction 1 before issuing instruction 4. |

# **UNIVERSAL INTERFACE**

#### General

The Universal Interface option (Figure 23) supports non-Zilog processors, and the Z80 and Z800 versions not directly supported by the Z8070.

In general, the Z8070 is treated as an I/O device similar to Z8500 peripherals (e.g. the Z8530 SCC). Data is transferred over the data bus ( $D_0$ - $D_{31}$ ), with the Chip Enable ( $\overline{CE}$ ), Read ( $\overline{RD}$ ), and Write ( $\overline{WR}$ ) lines controlling the direction. When CE and WR go Low, instructions are written to the Z8070; when  $\overline{CE}$  and  $\overline{RD}$  go High, data is read from the Z8070.

Universal Interface is enabled at reset by the Z8070  $\mathsf{OPT}_0$  and  $\mathsf{OPT}_1$  pins.

## Signal Descriptions

In addition to the pins described earlier for all interfaces, the Universal Interface uses the following Z8070 pins:

**A<sub>0</sub>.** Address Line (input, active High). Selects between status (1) and normal (0) transactions. Permits access to the contents of the Status register, and initiates read or write transactions.

**ABORT.** Abort (input, active Low). Aborts current instruction.



Figure 23. Z8070 Universal Interface

**Z8070 FPU** 

**BL/W, BW/L.** Byte, Longword/Word; Byte, Word/ Longword. These signals specify the data transfer size. BW/L is tied High to program the Z8070 for 8/16 bit data transfers.

| BL/W | BW/Ē | Size in Bits  |
|------|------|---------------|
| 1    | 1    | 8 (Byte)      |
| 0    | 1    | 16 (Word)     |
| 1    | 0    | 32 (Longword) |

**CE.** *Chip Enable* (input, active Low). **CE** signals the beginning of a Z8070 transaction and is valid only for the length of a single transaction or machine cycle.

**D**<sub>0</sub>-**D**<sub>31</sub>. *Data Bus* (bidirectional, active High, 3-state). These are the Data Lines for the Universal Interface.

**INTACK.** Interrupt Acknowledge (input, active Low). This line indicates to the Z8070 that an interrupt acknowledge cycle is in progress.

**RD.** Read (input, active Low). This signal indicates a read operation.

**SIP**. Sequence in Progress (output, active Low). This signal is forced Low during the first bus transaction of an instruction, and is held Low until all data transfers associated with that transaction are complete. **WAIT.** Wait (output, open drain). This signal is activated when a read or write of floating point instructions or data is attempted while BSY is asserted. It is released when the data can be accepted or supplied.

**WR.** Write (input, active Low). This signal indicates that the CPU is writing to the Z8070.

### **Z8070 Transfer and Timing**

This interface supports four basic cycles:

- Read Cycle
- Write Cycle
- Interrupt Acknowledge Cycle
- Read Status Cycle

A Read cycle is distinguished by  $\overline{CE}$  and  $\overline{RD}$  being pulled Low. A Write cycle is distinguished by  $\overline{CE}$  and  $\overline{WR}$  being pulled low. An Interrupt Acknowledge cycle is distinguished by INTACK being pulled Low. All instruction, data, and status transfers are based on these basic cycles.

## **Read Cycle Timing**

Figure 24 illustrates read cycle timing.  $A_0$  (Low) and the status on INTACK must remain stable throughout the cycle. If  $\overline{CE}$  falls after RD falls, or rises before RD rises, the effective RD is shortened.





Figure 25. Write Cycle Timing, Universal Interface

# Write Cycle Timing

Figure 25 illustrates write cycle timing.  $A_0$  and the status on INTACK must remain stable throughout the cycle. If  $\overrightarrow{\text{CE}}$  falls after  $\overrightarrow{\text{WR}}$  falls, or rises before  $\overrightarrow{\text{WR}}$  rises, the effective  $\overrightarrow{\text{WR}}$  is shortened.

## Interrupt Acknowledge Cycle Timing

Figure 26 illustrates interrupt acknowledge cycle timing. Between INTACK going low and the falling edge of RD, the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending on the Z8070, and IEI is High when RD falls, the acknowledge cycle was intended for the Z8070. In this case, the Z8070 may be programmed to respond to RD Low by placing its interrupt vector on  $D_0$ - $D_7$  and internally setting the appropriate Interrupt-Under-Service latch.

# **Read Status Cycle Timing**

Read status cycles are like the normal read cycles shown in Figure 24 except that  $A_0$  is High; a Read Status Cycle can be performed at any time.  $A_0$  and the status on INTACK must remain stable throughout the cycle. If  $\overline{CE}$  falls after  $\overline{RD}$  falls, or rises before  $\overline{RD}$  rises, the effective  $\overline{RD}$  is shortened.

## **Z8070 Transaction Timing**

At any time, the Z8070 can be in one of the following states:

Ready Sequence-in-Progress Busy

In Universal Interface, the Z8070 is treated as an I/O device. After Reset, it is in the Ready state, ready to accept an instruction via a Write cycle. After the first Write cycle, it changes to the Sequence-in-Progress state.

During the Sequence-in-Progress state, the SIP line is held Low. It is asserted until the instruction sequence and all associated data transfers are complete.

For example, if the Z8070 is programmed to use a 16-bit bus, and the instruction consists of two 16-bit words, the Z8070 changes from the Ready state to the Sequence-in-Progress state after the first word (most significant word first) is transferred. It waits for the transfer of the second word of the instruction, then determines if any data transfers are required. It waits for these as necessary.



Figure 26. Interrupt Acknowledge Cycle Timing, Universal Interface

The Z8070 enters the Busy state when it cannot accept additional Read or Write cycles, either because the internal queues are full, or because the requested data is not yet ready. In the Busy state, the BSY signal is held Low which is a signal for the CPU to avoid Write or Read cycles. If either a Write or Read cycle is attempted, the Z8070 will drive the WAIT line Low. WAIT is released when the Read or Write cycle can proceed. Note that a Read Status cycle can be performed at any time, even while WAIT is asserted.

After the instruction transfer and any associated data transfers are complete, if the internal queues are full, the Z8070 becomes Busy; otherwise, it becomes Ready.

The Z8070 is always expecting either a Read or a Write cycle, depending on what state it is in. The use of the  $\overline{\text{BSY}}$  line depends on what overlap option is in effect.

**CAUTION:** If the Z8070 expects a Read cycle and the CPU performs a Write cycle, data may be lost. If it expects a Write cycle and the CPU performs a Read cycle, spurious data is transferred. Both situations should be avoided.

### Z8070 Status Register

The Status register allows the CPU to read the status of the Z8070 (Table 5). The Read Status cycle can occur at any time: during Ready, Sequence-in-Progress, and Busy states, between bytes of an instruction, and during data transfers.

| Status | Registe | r         |                                             |
|--------|---------|-----------|---------------------------------------------|
| Bit    | Name    | Туре      | Function                                    |
| 0      | BSY     | Read only | 1 if Z8070 cannot accept more data          |
| 1      | SIP     | Read only | 1 if instruction sequence is in<br>progress |
| 2      | R/W     | Read only | 1 if the next instruction should be a Read  |
|        |         |           | 0 if the next instruction should be a Write |

#### **Table 5. Status Register**

For example, the Z8070 can be polled at any time to determine whether it expects a Read cycle or a Write cycle. To do this, read the Status register (set  $A_0$  to 1 and perform a Read cycle). Status bit 2 on D2 will be 1 if the next operation should be a Read cycle, or 0 if the next operation should be a Write cycle.

Status bit 0 replicates the information provided by the  $\overline{\text{BSY}}$  pin; this allows software to determine if the Z8070 is in the Busy state.

Status bit 1 replicates the information provided by the  $\overline{\text{SIP}}$  pin; this allows software to determine if the Z8070 is in the SIP state.

# Address Modes

In Universal Interface mode, the Z8070 ignores distinctions between addressing modes such as R, IR, DA, and X that move data to, or from, external locations. Specifically, the Z8070 merely places data on, or reads data from, the data bus  $D_0$ - $D_{31}$ . This is consistent with the universal interface philosophy of treating the Z8070 as an I/O device.

## Data Bus Width

Because of the programmable bus width, the Z8070 acts as an 8, 16, or 32-bit I/O port. Instructions and data transfers require multiple Read or Write cycles with the most significant byte, word, or longword first.

For example, if the single precision number 1234ABCD is to be transferred over an 8-bit bus, the transactions will occur as follows:

| first byte:  | 12 |
|--------------|----|
| second byte: | 34 |
| third byte:  | AB |
| fourth byte: | CD |

#### Interrupts, Traps and Aborts

The CPU should respond to an interrupt request by issuing the appropriate interrupt acknowledge cycle. The least-significant 8 bits of the Z8070's System Configuration register contain the vector value read by the CPU during interrupt acknowledge. The CPU should use this vector either to identify the interrupt source as the Z8070 and/or to select the proper service routine. This is shown in Figure 26.

#### **Exception Handling and Overlap**

The choice of overlap mode depends on how the user recovers from arithmetic exception conditions. The Z8070 can be programmed to cause an interrupt when certain exceptions occur. When an exception occurs, any instruction that had been transferred or was in the process of being transferred to the Z8070, is flushed. In the Universal Interface mode, the PC1 and PC2 registers cannot be used for exception recovery because the Z8070 does not monitor addresses.

Both the No Overlap and Intermediate Overlap modes have the benefit of allowing only one Z8070 instruction to be processed at a time. This allows the exception handling routine to read the Z8070 flags to determine the cause of the interrupt, take appropriate action, and resume processing.

In the Maximum Overlap mode, the user must allow for recovery of the instruction that caused the exception, and any subsequent instruction in the queue. Since the queued instruction is lost as a result of the exception, the exception handling routine needs to a) read the Z8070 flags to determine the cause of the interrupt, b) take any action required by the exception itself, c) determine if a subsequent instruction was flushed during the exception (and if so, re-transfer that instruction), and d) resume processing.

#### Hardware Interfacing and Description

The Universal Interface is patterned after the interface for the Zilog 8500 peripherals, which have been interfaced to the Zilog's Z80 and Motorola's 68000 CPU, among others. Only a minimal amount of "glue logic" is required.

The reader should consult the following documents in the Zilog Microprocessors Applications Reference Book, Volume 2, 00-2320-01; they demonstrate the versatility of the 8500 peripheral interface:

"Interfacing Z80 CPUs to the 8500 Peripheral Family," May 1983, pp. 2,29-51.

"Interfacing the 8500 Peripherals to the 68000," October 1982, pp. 4,93-104.

# Z8010 Z8000® MMU Memory Management Unit

# Product Specification

|                        |                                                                                                                                                                                                                                                                                                                                                                                                          | Aprıl 1985                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features               | <ul> <li>Dynamic segment relocation makes software addresses independent of physical memory addresses.</li> <li>Sophisticated memory-management features include access validation that protects memory areas from unauthorized or unintentional access, and a write-warning indicator that predicts stack overflow.</li> <li>For use with both Z8001 and Z8003 CPU.</li> </ul>                          | <ul> <li>64 variable-sized segments from 256 to<br/>65,536 bytes can be mapped into a total<br/>physical address space of 16M bytes; all 64<br/>segments are randomly accessible.</li> <li>Multiple MMUs can support several transla-<br/>tion tables for each Z8001/3 address space.</li> <li>MMU architecture supports multi-program-<br/>ming systems and virtual memory implemen-<br/>tations.</li> </ul>                        |
| General<br>Description | The Z8010 Memory Management Unit (MMU)<br>manages the large 8M byte addressing spaces<br>of the Z8001 CPU. The MMU provides dynamic<br>segment relocation as well as numerous<br>memory protection features.<br>Dynamic segment relocation makes user soft-<br>ware addresses independent of the physical<br>memory addresses, thereby freeing the user<br>from specifying where information is actually | located in the physical memory. It also pro-<br>vides a flexible, efficient method for support-<br>ing multi-programming systems. The MMU<br>uses a translation table to transform the 23-bit<br>logical address output from the Z8001 CPU<br>into a 24-bit address for the physical memory.<br>(Only logical memory addresses go to an MMU<br>for translation; I/O addresses and data, in<br>general, must by pass this component.) |
|                        | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                   | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                               |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                          | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                |
|                        | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                   | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                               |
|                        | ÎÎÎÎÎ<br>+5V GND CLK RESET<br>Figure I. Pin Functions                                                                                                                                                                                                                                                                                                                                                    | Figure 2. 48-pin Dual-In-Line Package (DIP),<br>Pin Assignments                                                                                                                                                                                                                                                                                                                                                                      |

Zilog

**General Description** (Continued) Memory segments are variable in size from 256 bytes to 64K bytes, in increments of 256 bytes. Pairs of MMUs support the 128 segment numbers available for the various Z8001 CPU address spaces. Within an address space, any number of MMUs can be used to accommodate multiple translation tables for System and Normal operating modes, or to support more sophisticated memory-management systems.

MMU memory-protection features safeguard memory areas from unauthorized or unintended access by associating special access restrictions with each segment. A segment is assigned a number of attributes when its descriptor is entered into the MMU. When a memory reference is made, these attributes are checked against the status information supplied by the Z8001/3 CPU. If a mismatch occurs, a trap is generated and the CPU is interrupted. The CPU can then check the status registers of the MMU to determine the cause.

Segments are protected by modes of permitted use, such as read only, system only, execute only and CPU-access only. Other segment management features include a writewarning zone useful for stack operations and status flags that record read or write accesses to each segment.

The MMU is controlled via 22 Special I/O instructions from the Z8000 CPU in System mode. With these instructions, system software can assign program segments to arbitrary memory locations, restrict the use of segments and monitor whether segments have been read or written.



Figure 2a. 68-pin Chip Carrier. Pin Assignments



Figure 3. The shaded areas in these block diagrams illustrate the resources used in the two modes of MMU operation. In the Address Translation Mode shown on the left, addresses are translated automatically. In the Command Mode shown on the right, specific registers are accessed using Special I/O commands.

A segmented addressing space—compared with linear addressing—is closer to the way a programmer uses memory because each procedure and data set can reside in its own segment.

The 8M byte Z8001 addressing spaces are divided into 128 relocatable segments of up to 64K bytes each. A 23-bit segmented address uses a 7-bit segment address to point to the segment, and a 16-bit offset to address any byte relative to the beginning of the segment. The two parts of the segmented address may be manipulated separately.

The MMU divides the physical memory into 256-byte blocks. Segments consist of physically contiguous blocks. Certain segments may be designated so that writes into the last block generate a warning trap. If such a segment is used as a stack, this warning can be used to increase the segment size and prevent a stack overflow error.

The addresses manipulated by the programmer, used by instructions and output by the Z8001 are called *logical addresses*. The MMU takes the logical addresses and transforms them into the *physical addresses* required for accessing the memory (Figure 4). This address transformation process is called *relocation*.

The relocation process is transparent to user software. A translation table in the MMU associates the 7-bit segment number with the base address of the physical memory segment. The 16-bit logical address offset is added to the physical base address to obtain the actual physical memory location. Because a base address always has a low byte equal to zero,

Memorv Each memory segment is assigned several Protection attributes that are used to provide memory access protection. A memory request from the Z8001/3 CPU is accompanied by status information that indicates the attributes of the memory request. The MMU compares the memory request attributes with the segment attributes and generates a Trap Request whenever it detects an attribute violation. Trap Request informs the Z8001/3 CPU and the system control program of the violation so that appropriate action can be taken to recover. The MMU also generates the Suppress signal SUP in the event of an access violation. Suppress can be used by a memory system to inhibit stores into the memory and thus protect the contents of the memory from erroneous changes.

> Five attributes can be associated with each segment. When an attempted access violates any one of the attributes associated with a segment, a Trap Request and a Suppress signal are generated by the MMU. These attributes are read only, execute only, system access only, inhibit CPU accesses and inhibit DMA accesses.

only the high-order 16 bits are stored in the MMU and used in the addition. Thus the loworder byte of the physical memory location is the same as the low-order byte of the logical address offset. This low-order byte therefore bypasses the MMU, thus reducing the number of pins required.



Figure 4. Logical-to-Physical Address Translation

Segments are specified by a base address and a range of legal offsets to this base address. On each access to a segment, the offset is checked against this range to insure that the access falls within the allowed range. If an access that lies outside the segment is attempted, Trap Request and Suppress are generated.

Normally the legal range of offsets within a segment is from 0 to 256N + 255 bytes, where  $0 \le N \le 255$ . However, a segment may be specified so that legal offsets range from 256N to 65,535 bytes, where  $0 \le N \le 255$ . The later type of segment is useful for stacks since the Z8000 stack manipulation instructions cause stacks to grow toward lower memory locations. Thus when a stack grows to the limit of its allocated segment, additional memory can be allocated on the correct end of the segment. As an aid in maintaining stacks, the MMU detects when a write is performed to the lowest allocated 256 bytes of these segments and generates a Trap Request. No Suppress signal is generated so the write is allowed to proceed. This write warning can then be used to indicate that more memory should be allocated to the segment.

#### MMU Register Organization

The MMU contains three types of registers: Segment Descriptor, Control and Status. A set of 64 Segment Descriptor Registers supplies the information needed to map logical memory addresses to physical memory locations. The segment number of a logical address determines which Segment Descriptor Register is used in address translation. Each Descriptor Register also contains the necessary information for checking that the segment location referenced is within the bounds of the segment and that the type of reference is permitted. It also indicates whether the segment has been read or written.

In addition to the Segment Descriptor Registers, the Z8010 MMU contains three 8-bit control registers for programming the device and six 8-bit status registers that record information in the event of an access violation.

Segment Descriptor Registers. Each of the 64 Descriptor Registers contains a 16-bit base address field, an 8-bit limit field and an 8-bit attribute field (Figure 5). The base address field is subdivided into high- and low-order bytes that are loaded one byte at a time when the descriptor is initialized. The limit field contains a value N that indicates N+1 blocks of 256 bytes have been allocated to the segment.\*

The attribute field contains eight flags (Figure 6). Five are related to protecting the segment against certain types of access, one indicates the special structure of the segment, and two encode the types of accesses that have been made to the segment. A flag is set when its value is 1. The following brief descriptions indicate how these flags are used.

**Read-Only (RD).** When this flag is set, the segment is read only and is protected against any write access.

**System-Only (SYS)**. When this flag is set, the segment can be accessed only in System mode, and is protected against any access in Normal mode.

CPU-Inhibit (CPUI). When this flag is set, the segment is not accessible to the currently executing process, and is protected against any memory access by the CPU. The segment is, however, accessable under DMA.

**Execute-Only (EXC).** When this flag is set, the segment can be accessed only during an instruction fetch or access by the relative addressing mode cycle, and thus is protected against any access during other cycles

**DMA-Inhibit (DMAI).** When this flag is set, the segment can be accessed only by the CPU, and thus is protected against any access under DMA.

Direction and Warning (DIRW). When this flag is set, the segment memory locations are considered to be organized in descending order and each write to the segment is checked for access to the last 256-byte block. Such an access generates a trap to warn of potential segment overflow, but no Suppress signal is generated.

Changed (CHG). When this flag is set, the segment has been changed (written) This bit is set automatically during any write access to this segment if the write access does not cause any violation.

Referenced (REF). When this flag is set, the segment has been referenced (either read or written). This bit is set automatically during any access to the segment if the access does not cause a violation.

\*In the stack mode, segment size is 64K-256N

BASE ADDRESS LIMIT ATTRIBUTE FIELD FIELD FIELD 5 67 07 07 0 SDR0 BAH0 BAL0 L0 A0 SDR1 BAH1 BAL1 L1 A1 SDR2 BAH2 BAL2 L2 A2 I I SDR8 BAH3 BAL5 L63 A63

Figure 5. Segment Descriptor Registers



Figure 6. Attribute Field in Segment Descriptor Register

**Control Registers.** The three user-accessible 8-bit control registers in the MMU direct the functioning of the MMU (Figure 7). The Mode Register provides a sophisticated method for selectively enabling MMUs in multiple-MMU configurations. The Segment Address Register (SAR) selects a particular Segment Descriptor Register to be accessed during a control operation. The Descriptor Selection Counter Register points to a byte within the Segment Descriptor Register to be accessed during a control operation.



**Figure 7. Control Registers** 

The Mode Register contains a 3-bit identification field (ID) that distinguishes among eight enabled MMUs in a multiple-MMU configuration. This field is used during the segment trap acknowledge sequence (refer to the section on Segment Trap and Acknowledge). In addition, the Mode Register contains five flags.

Multiple Segment Table (MST). This flag indicates whether multiple segment tables are present in the hardware configuration. When this flag is set, more than one table is present and the  $N/\overline{S}$  line must be used to determine whether the MMU contains the appropriate table.

Normal Mode Select (NMS). This flag indicates whether the MMU is to translate addresses when the  $N/\overline{S}$  line is High or Low. If the MST flag is set, the  $N/\overline{S}$  line must match the NMS flag for the MMU to translate segment addresses, otherwise the MMU Address lines remain 3-stated. MMU Register Organization (Continued) Upper Range Select (URS). This flag is used to indicate whether the MMU contains the lower-numbered segment descriptors or the higher-numbered segment descriptors. The most significant bit of the segment number must match the URS flag for the MMU to translate segment addresses, otherwise the MMU Address lines remain 3-stated.

Translate (TRNS). This flag indicates whether the MMU is to translate logical program addresses to physical memory locations or is to pass the logical addresses unchanged to the memory and without protection checking. In the nontranslation mode, the most significant byte of the output is the 7-bit segment number and the most significant bit is 0. When this flag is set, the MMU performs address translation and attribute checking.

Master Enable (MSEN). This flag enables or disables the MMU from performing its address translation and memory protection functions. When this flag is set, the MMU performs these tasks; when the flag is clear the Address lines of the MMU remain 3-stated.

The Segment Address Register (SAR) points to one of the 64 segment descriptors. Control commands to the MMU that access segment descriptors implicitly use this pointer to select one of the descriptors. This register has an auto-incrementing capability so that multiple descriptors can be accessed in a block read/write fashion.

The Descriptor Selection Counter Register holds a 2-bit counter that indicates which byte in the descriptor is being accessed during the reading or writing operation. A value of zero in this counter indicates the high-order byte of the base address field is to be accessed, one indicates the low-order byte of the base address, two indicates the limit field and three indicates the attribute field.

Status Registers. Six 8-bit registers contain information useful in recovering from memory access violations (Figure 8). The Violation Type Register describes the conditions that generated the trap. The Violation Segment Number and Violation Offset Registers record the most-significant 15 bits of the logical address that causes a trap. The Instruction Segment Number and Offset Registers record the most-significant 15 bits of the logical address of the last instruction fetched before the first accessing violation. These two registers can be used in conjunction with external circuitry that records the low-order offset byte. At the time of the addressing violation, the Bus Cycle Status Register records the bus cycle status (status code, read/write mode and normal/system mode).

The MMU generates a Trap Request for two general reasons: either it detects an access violation, such as an attempt to write into a read-only segment, or it detects a warning condition, which is a write into the lowest 256 bytes of a segment with the DIRW flag set. When a violation or warning condition is detected, the MMU generates a Trap Request and automatically sets the appropriate flags. The eight flags in the Violation Type Register describe the cause of a trap.

 ${\bf Read-Only~Violation~(RDV)}.$  Set when the CPU attempts to access a read-only segment and the  $R/\overline{W}$  line is Low.

System Violation (SYSV). Set when the CPU accesses a system-only segment and the  $\overline{N}/S$  line is High.

**CPU-Inhibit Violation (CPUIV).** Set when the CPU attempts to access a segment with the CPU-inhibit flag set.

**Execute-Only Violation (EXCV).** Set when the CPU attempts to access an execute-only segment in other than an instruction fetch or load relative instructions cycle.

Segment Length Violation (SLV). Set when an offset falls outside of the legal range of a segment.

**Primary Write Warning (PWW).** Set when an access is made to the lowest 256 bytes of a segment with the DIRW flag set.

Secondary Write Warning (SWW). Set when the CPU pushes data into the last 256 bytes of the system stack and EXCV, CPUIV, SLV, SYSV, RDV or PWW is set. Once this flag is set, subsequent write warnings for accessing the system stack do not generate a Segment Trap request.

Fatal Condition (FATL). Set when any other flag in the Violation Type Register is set and either a violation is detected or a write warning condition occurs in Normal mode. This flag is not set during a stack push in System mode that results in a warning condition. This flag indicates a memory access error has occurred in the trap processing routine. Once set, no Trap Request signals are generated on subsequent violations. However, Suppress signals are generated on this and subsequent CPU violations until the FATL flag has been reset.



Figure 8. Status Registers

#### Segment Trap and Acknowledge

The Z8010 MMU generates a Segment Trap when it detects an access violation or a write warning condition. In the case of an access violation, the MMU also activates Suppress, which can be used to inhibit memory writes and to flag special data to be returned on a read access. Segment Trap remains Low until a Trap Acknowledge signal is received. If a CPU-generated violation occurs, Suppress is asserted for that cycle and all subsequent CPU instruction execution cycles until the end of the instruction. Intervening DMA cycles are not suppressed, however, unless they generate a violation. Violations detected during DMA cycles cause Suppress to be asserted during that cycle only-no Segment Trap Requests are ever generated during DMA cycles.

Segment traps to the Z8001/3 CPU are handled similarly to other types of interrupts. To service a segment trap, the CPU issues a segment trap acknowledge cycle. The acknowledge cycle is always preceded by an instruction fetch cycle that is ignored (the MMU has been designed so that this dummy cycle is ignored). During the acknowledge cycle all enabled MMUs use the Address/Data lines to indicate their status. An MMU that has generated a Segment Trap Request outputs a 1 on the A/D line associated with the number in its ID field; an MMU that has not generated a segment trap request outputs a 0 on its associated A/D line. A/D lines for which no MMU is associated remain 3-stated. During a

Several features of the MMU can be used in conjunction with external circuitry to support virtual memory for the Z8001/3. Segment Trap Request can be used to signal the CPU in the event that a segment is not in primary memory. The CPU-Inhibit Flag can be used to indicate whether a segment is in the memory or in

segment trap acknowledge cycle, an MMU uses A/D line 8 + i if its ID field is i.

Following the acknowledge cycle the CPU automatically pushes the Program Status onto the system stack and loads another Program Status from the Program Status Area. The Segment Trap line is reset during the segment trap acknowledge cycle. Suppress 1s not generated during the stack push. If the store creates a write warning condition, a Segment Trap Request is generated and is serviced at the end of the Program Status swap. The SWW flag is also set. Servicing this second Segment Trap Request also creates a write warning condition, but because the SWW flag is set, no Segment Trap Request is generated. If a violation rather than a write warning occurs during the Program Status swap, the FATL flag is set rather than the SWW flag. Subsequent violations cause Suppress to be asserted but not Segment Trap Request. Without the SWW and FATL flags, trap processing routines that generate memory violations would repeatedly be interrupted and called to process the trap they created.

The CPU routine to process a trap request should first check the FATL flag to determine if a fatal system error has occurred. If not, the SWW flag should be checked to determine if more memory is required for the system stack. Finally, the trap itself should be processed and the Violation Type Register reset.

secondary storage. The Changed and Altered Flags in the attribute field for each segment can aid in implementing efficient segment management policies. The Status Registers can be used in recovering from virtual memory access faults.

Multiple MMUs

Virtual

Memory

MMU architecture directly supports two methods for multiple MMU configurations. The first approach extends single-MMU capability for handling 64 segments to a dual-MMU configuration that manages the 128 different segments the Z8001/3 can address. This scheme uses the URS flag in the Mode Register in connection with the high-order bit of the segment number (SN<sub>6</sub>).

The second approach uses several MMUs to implement multiple translation tables. Multiple tables can be used to reduce the time required to switch tasks by assigning separate tables to each task. Multiple translation tables for multitask environments can use the Master Enable Flag to enable the appropriate MMUs through software. Multiple translation tables may also be used to extend the physical memory size beyond 16 megabytes by separating system from normal memory and/or program from data memory. The MST and NMS flags in the Mode Register can be used in conjunction with the  $N/\overline{S}$  line to select the MMU that contains the appropriate table. Special external circuitry that monitors the CPU Status lines can manipulate the MMU  $N/\overline{S}$  line to perform this selection.

#### DMA Operation

Direct memory access operations may occur between Z8001 instruction cycles and can be handled through the MMU. The MMU permits DMA in either the System or Normal mode of operation. For each memory access, the segment attributes are checked and if a violation is detected, Suppress is activated. Unlike a CPU violation that automatically causes Suppress signals to be generated on subsequent memory accesses until the next instruction, DMA violations generate a Suppress only on a per memory access basis.

The DMA device should note the Suppress signal and record sufficient information to enable the system to recover from the access violation. No Segment Trap Request is ever generated during DMA, hence warning conditions are not signaled. Trap Requests are not issued because the CPU cannot acknowledge such a request.

At the start of a DMA cycle, DMASYNC must go Low for at least two clock cycles, indicating to the MMU the beginning of a DMA cycle. A Low DMASYNC inhibits the MMU from using an indeterminate segment number on lines SN<sub>0</sub>-SN<sub>6</sub>. When the DMA logical memory address is valid, the DMASYNC line must be High before a rising edge of Clock and the MMU then performs its address translation and access protection functions. Upon the release of the bus at the termination of the DMA cycle the DMASYNC line must again be High. After two clock cycles of DMASYNC High, the MMU assumes that the CPU has control of the bus and that subsequent memory references are CPU accesses. The first instruction fetch occurs at least two cycles after the CPU regains control of the bus. During CPU cycles, DMASYNC should always be High.

#### Opcode (Hex) Instruction

| cone (mex) | msnuchon                                     |
|------------|----------------------------------------------|
| 08         | Read/Write Base Field                        |
| 09         | Read/Write Limit Field                       |
| 0A         | Read/Write Attribute Field                   |
| 0B         | Read/Write Descriptor (all fields)           |
| 0C         | Read/Write Base Field; Increment SAR         |
| 0D         | Read/Write Limit Field; Increment SAR        |
| 0E         | Read/Write Attribute Field; Increment<br>SAR |
| OF         | Read/Write Descriptor; Increment SAR         |
|            |                                              |

- 15 Set All CPU-Inhibit Attribute Flags
- 16 Set All DMA-Inhibit Attribute Flags

Three commands are used to read and write the control registers.

#### Opcode (Hex) Instruction

- 00 Read/Write Mode Register
- 01 Read/Write Segment Address Register
- 20 Read/Write Descriptor Selector Counter Register

The Status Registers are read-only registers, although the Violation Type Register (VTR) can be reset. Nine instructions access these registers.

#### Opcode (Hex) Instruction

- 02 Read Violation Type Register
- 03 Read Violation Segment Number Register
- 04 Read Violation Offset (High-byte) Register
- 05 Read Bus Status Register
- 06 Read Instruction Segment Number
  - Register
- 07 Read Instruction Offset (High-byte) Register
- 11 Reset Violation Type Register
- 13 Reset SWW Flag in VTR
- 14 Reset FATL Flag in VTR

#### MMU Commands

The various registers in the MMU can be read and written using Z8001 CPU special I/O commands. These commands have machine cycles that cause the Status lines to indicate an SIO operation is in progress. During these machine cycles the MMU enters command mode. In this mode, the rising edge of the Address Strobe indicates a command is present on the AD<sub>8</sub>-AD<sub>15</sub>. If Chip Select is asserted and if this command indicates that data is to be written into one of the MMU registers, the data is read from AD<sub>8</sub>-AD<sub>15</sub> while Data Strobe is Low. If the command indicates that data is to be read from one of the MMU registers, the data 1s placed on AD<sub>8</sub>-AD<sub>15</sub> while Data Strobe is Low.

There are ten commands that read or write various fields in the Segment Descriptor Register. The status of the Read/Write line indicates whether the command is a read or a write.

The auto-incrementing feature of the Segment Address Register (SAR) can be used to block load segment descriptors using the repeat forms of the Special I/O instructions. The SAR is autoincremented at the end of the field. In accessing the base field, first the high-order byte is selected and then the loworder byte. The command accessing the entire Descriptor Register references the fields in the order of base address, limit and attribute.

#### MMU Timing

The Z8010 translates addresses and checks for access violations by stepping through sequences of basic clock cycles corresponding to the cycle structure of the Z8001 CPU. The following timing diagrams show the relative timing relationships of MMU signals during the basic operations of memory read/write and MMU control commands. For exact timing information, refer to the composite timing diagram. **Memory Read and Write.** Memory read and instruction fetch cycles are identical, except for the status information on the  $ST_0-ST_3$  inputs. During a memory read cycle (Figure 9) the 7-bit segment number is input on  $SN_0-SN_6$  one clock period earlier than the address offset; a High on DMASYNC during  $T_3$  indicates that the segment offset data is valid. The most significant eight bits of the address offset are placed on the  $AD_0-AD_{15}$  inputs early in the



Figure 9. Memory Read Timing
MMU Timing (Continued) first clock period. Valid address offset data is indicated by the rising edge of Address Strobe. Status and mode information become valid early in the memory access cycle and remain stable throughout. The most significant 16-bits of the address (physical memory location) remain valid until the end of T<sub>3</sub>. Segment Trap Request and Suppress are asserted in T<sub>2</sub>. Segment Trap Request remains Low until Segment Trap Acknowledge is received. Suppress is asserted during the current machine cycle and terminates during  $T_3$ . Suppress is repeatedly asserted during CPU instruction execution cycles until the current instruction has terminated.



Figure 10. Memory Write Timing

**Z8010 MMU** 

#### MMU Timing (Continued)

**MMU Command Cycle.** During the command cycle of the MMU (Figure 11), commands are placed on the Address/Data lines during  $T_1$ . The Status lines indicate that a Special I/O instruction is in progress, and the Chip Select line enables the appropriate MMU for that command. Data to be written to a register in the MMU must be valid on the Address/Data lines late in  $T_2$ . Data read from the MMU is

placed on the Address/Data lines late in the  $T_{\rm WA}$  cycle.

**Input/Output and Refresh.** Input/Output and Refresh operations are indicated by the status lines  $ST_0$ - $ST_3$ . During these operations, the MMU refrains from any address translation or protection checking. The address lines  $A_8$ - $A_{23}$  remain 3-stated.



Figure 11. I/O Command Timing

MMU Timing (Continued)

**Reset.** The MMU can be reset by either hard ware or software mechanisms. A hardware reset occurs on the falling edge of the Reset signal; a software reset is performed by a Z8000 Special I/O command. A hardware reset clears the Mode Register, Violation Type Register and Descriptor Selection Counter. If the Chip Select line is Low, the Master Enable Flag in the Mode Register is set to 1. All other registers are undefined. After reset, the AD8-AD15 and A8-A23 lines are 3-stated. The SUPand SEGT open-drain outputs are not driven. If the Master Enable flag is not set during reset, the MMU does not respond to subsequent addresses on its A/D lines. To enable an MMU after a hardware reset, an MMU command must be used in conjunction with the Chip Select line.

A software reset occurs when the Reset Violation Type Register command is issued. This command clears the Violation Type Register and returns the MMU to its initial state (as if no violations or warnings had occurred). Note that the hardware and software resets have different effects.

**Segment Trap and Acknowledge.** The Z8010 MMU generates a segment trap whenever it detects an access violation or a write into the lowest block of a segment with the DIRW flag set. In the case of an access violation, the MMU also activates Suppress. This Suppress signal can be used to inhibit memory writes. The Segment Trap remains Low until a Trap Acknowledge signal is received. If a violation occurs, Suppress is asserted for that cycle and all subsequent CPU cycles until the end of the instruction; intervening DMA cycles are not suppressed, however, unless they generate a violation. Violations detected during DMA cycles cause Suppress to be asserted during that cycle only, but no Trap Request is generated.

When the MMU issues a Segment Trap Request it awaits a Segment Trap Acknowledge. Subsequent violations occurring before the Trap Acknowledge is received are still detected and handled appropriately. During the Segment Trap Acknowledge cycle, the MMU drives one of its Address/Data lines High; the particular line selected is a function of the identification field of the mode register. After the Segment Trap has been acknowledged by the Z8001/3 CPU, the Violation Status Register should be read via the Special I/O commands in order to determine the cause of the trap. The Trap Type Register should also be reset so that subsequent traps will be recorded correctly.



Figure 12. Segment Trap and Acknowledge Timing

#### Pin Description

Ag-A23. Address Bus (outputs, active High, 3-state). These address lines are the 16 mostsignificant bits of the physical memory location.

AD8-AD15. Address/Data Bus (inputs/outputs, active High, 3-state). These multiplexed address and data lines are used both for commands and for logical addresses intended for translation.

**AS.** Address Strobe (input, active Low). The rising edge of  $\overline{\text{AS}}$  indicates that  $\text{AD}_{0}\text{-}\text{AD}_{15}$ ,  $ST_0-ST_3$ , R/W and N/S are valid.

CLK. System Clock (input). CLK is the 5 V single-phase time-base input used for both the CPU and MMU.

**CS.** Chip Select (input, active Low). This line selects an MMU for a control command.

DMASYNC. DMA/Segment Number Synchronization Strobe (input, active High). A Low on this line indicates that the segment number lines are 3-state; a High indicates that the segment number is valid. It must always be High during CPU cycles. If a DMA device does not use the MMU for address translation, the BUSACK signal from the CPU may be used as an input to DMASYNC.

**DS.** Data Strobe (input, active Low). This line provides timing for the data transfer between the MMU and the Z8001/3 CPU.

N/S. Normal/System Mode (input, Low = System Mode).  $N/\overline{S}$  indicates the Z8001/3 CPU or Z8016 DMA is in the Normal or System Mode. The signal can also be used to switch between MMUs during different phases of an instruction.

#### Reserved. Do not connect.

**RESET.** Reset (input. active Low). A Low on this line resets the MMU.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (input, Low = write).  $\mathbb{R}/\overline{\mathbb{W}}$ indicates the Z8001/3 CPU or Z8016 DTC is reading from or writing to memory or the MMU.

**SEGT.** Segment Trap Request (output, active Low, open drain). The MMU interrupts the Z8001/3 CPU with a Low on this line when the MMU detects an access violation or write warning.

SN0-SN6. Segment Number (inputs, active High). The SN<sub>0</sub>-SN<sub>5</sub> lines are used to address one of 64 segments in the MMU;  $SN_6$  is used to selectively enable the MMU.

ST<sub>0</sub>-ST<sub>3</sub>. Status (inputs, active High). These lines specify the Z8001/3 CPU status.

#### Definition ST<sub>3</sub>-ST<sub>0</sub>

- 0000 Internal operation
- 0001 Memory refresh
- 0010 I/O reference
- 0011 Special I/O reference (e.g., to an MMU)
- 0100 Segment trap acknowledge 0101 Nonmaskable interrupt acknowledge
- 0110 Nonvectored interrupt acknowledge
- 0111 Vectored interrupt acknowledge
- 1000 Data memory request
- Stack memory request 1001
- Data memory request (EPU) 1010
- 1011 Stack memory request (EPU)
- 1100 Instruction space access
- Instruction fetch, first word 1101
- 1110 Extension processor transfer
- Bus Lock, Data Memory Request (Z8003 only) 1111

SUP. Suppress (output, active Low, open drain). This signal is asserted during the current bus cycle when any access violation except write warning occurs.

Figure 13. The MMU in a Z8001 System





| AC Characteristics |                      |                                                                                | Z8010                       |                                 | Z8010    |       | Z8010             |     |        |
|--------------------|----------------------|--------------------------------------------------------------------------------|-----------------------------|---------------------------------|----------|-------|-------------------|-----|--------|
| No.                | Symbol               | Parameter                                                                      | 4 I<br>Min                  | 4 MHz 6 MHz†<br>Min Max Min Max |          |       | 10 MHz<br>Min Max |     | Notes* |
| 1                  | TcC                  | Clock Cycle Time                                                               | 250                         |                                 | 165      |       | 100               |     |        |
| 2                  | TwCh                 | Clock Width (High)                                                             | 105                         |                                 | 70       |       | 40                |     |        |
| 3                  | TwCl                 | Clock Width (Low)                                                              | 105                         |                                 | 70       |       | 40                |     |        |
| 4                  | TfC                  | Clock Fall Time                                                                |                             | 20                              |          | 10    |                   | 10  |        |
| 5-                 | - TrC                | - Clock Rise Time                                                              |                             |                                 |          |       |                   |     |        |
| 6                  | TdDSA(RDv)           | DS ↓ (Acknowledge) to Read Data<br>Valid Delay                                 |                             | 100                             |          | 80    |                   | 60  | 1      |
| 7                  | TdDSA(RDf)           | DS † (Acknowledge) to Read Data<br>Float Delay                                 |                             | 75                              |          | 60    |                   | 45  | 1      |
| 8                  | TdDSR(RDv)           | DS   (Read) to AD Output Driven Delay                                          |                             | 100                             |          | 80    |                   | 60  | 1      |
| 9                  | TdDSR(RDf)           | DS † (Read) to Read Data Float Delay                                           |                             | 75                              | 60       | 60    |                   | 45  | 1      |
| 10-                | - TdC(WDv)           | - CLK † to Write Data Valid Delay-                                             |                             | -125-                           |          |       |                   |     |        |
| 11                 | ThC(WDn)             | CLK ↓ to Write Data Not Valid<br>Hold Time                                     | 30                          |                                 | 20       |       | 10                |     |        |
| 12                 | TwAS                 | Address Strobe Width                                                           | 60                          |                                 | 50       |       | 30                |     |        |
| 13                 | TsOFF(AS)            | Offset Valid to AS 1 Setup Time                                                | 45                          |                                 | 35       |       | 20                |     |        |
| 14                 | ThAS(OFFn)           | AS 1 to Offset Not Valid Hold Time                                             | 60                          |                                 | 40       |       | 20                |     |        |
| 15-                | - TdAS(C)            | - AS I to CLK † Delay                                                          | -110-                       |                                 | 90       |       |                   |     |        |
| 16                 | TdDS(AS)             | DS 1 to AS I Delay                                                             | 50                          |                                 | 30       |       | 15                |     |        |
| 17                 | TdAS(DS)             | AS 1 to DS 1 Delay                                                             | 50                          |                                 | 40       |       | 30                |     |        |
| 18                 | T <sub>s</sub> SN(C) | SN Data Valid to CLK † Setup Time                                              | 100                         |                                 | 40       |       | 30                |     |        |
| 19                 | ThC(SNn)             | CLK † to SN Data not Valid Hold Time                                           | 0                           |                                 | 0        |       | 0                 |     |        |
| 20                 | - TdDMAS(C) -        | - DMASYNC Valid to CLK † Delay                                                 | NC Valid to CLK t Delay 120 |                                 |          |       |                   |     |        |
| 21                 | TdSTNR(AS)           | Status (ST <sub>0</sub> -ST <sub>3</sub> , N/S, R/W) Valid to<br>AS † Delay    | 50                          |                                 | 30       |       | 10                |     |        |
| 22                 | TdC(DMA)             | CLK t to DMASYNC I Delay                                                       | 20                          |                                 | 15       |       | 10                |     |        |
| 23                 | TdST(C)              | Status (ST <sub>0</sub> -ST <sub>0</sub> ) Valud to CLK † Delay                | 100                         |                                 | 60       |       | 30                |     |        |
| 24                 | TdDS(STn)            | DS 1 to Status Not Valid Delay                                                 | 0                           |                                 | 0        |       | 0                 |     |        |
| 25                 | - TdOFF(Av)          | - Offset Valid to Address Output                                               |                             |                                 |          |       | -                 | 60  | ]      |
|                    |                      | Valid Delay                                                                    |                             |                                 |          |       |                   |     |        |
| 26                 | TdST(Ad)             | Status Valid to Address Output<br>Driven Delay                                 |                             | 155                             |          | 75    |                   | 45  | 1      |
| 27                 | TdDS(Af)             | DS 1 to Address Output Float Delay                                             |                             | 160                             |          | 130   |                   | 100 | 1      |
| 28                 | TdAS(Ad)             | ĀS↓to Addres Output Driven Delay                                               |                             | 145                             |          | 70    |                   | 40  | 1      |
| 29                 | TdC(Av)              | CLK † to Address Output Valid Delay                                            |                             | 255                             |          | 155   |                   | 100 | 1      |
| 30 —               | - TdAS(SEGT) -       | - AS   to SEGT   Delay                                                         |                             | -160-                           |          | -100- |                   |     |        |
| 31                 | TdC(SEGT)            | CLK † to SEGT † Delay                                                          |                             | 300                             |          | 200   |                   | 100 | 1,2    |
| 32                 | TdAS(SUP)            | AS 1 to SUP   Delay                                                            |                             | 150                             |          | 90    |                   | 55  | 1,2    |
| 33                 | TdDS(SUP             | DS 1 to SUP 1 Delay                                                            |                             | 155                             |          | 100   |                   | 60  | 1,2    |
| 34                 | TsCS(AS)             | Chip Select Input Valid to $\overline{\mathrm{AS}}$ † Setup<br>Time            | 10                          |                                 | 10       |       | 10                |     |        |
| 35 —               | - ThAS(CSn)          | <ul> <li>— AS 1 to Chip Select Input Not Valid</li> <li>— Hold Time</li> </ul> |                             |                                 | <u> </u> |       | 20                |     |        |
| 36                 | TdAS(C)              | AS † to CLK † Delay                                                            | 10                          |                                 | 10       |       | 10                |     |        |
| 37                 | TsCS(RST)            | Chip Select Input Valid to RESET †<br>Setup Time                               | 150                         |                                 | 100      |       | 60                |     |        |
| 38                 | ThRST(CSn)           | RESET † to Chip Select Input Not<br>Valid Hold Time                            | 0                           |                                 | 0        |       | 0                 |     |        |
| 39                 | TwRST                | RESET Width (Low)                                                              | 2TcC                        |                                 | 2TcC     |       | 2TcC              |     |        |
| 40 —               | - TdC(RDv)           | - CLK † to Read Data Valid Delay                                               |                             | -460-                           |          | -300- |                   |     |        |
| 41                 | TdDS(C)              | DS † to CLK † Delay                                                            | 30                          |                                 | 20       |       | 10                |     |        |
| 42                 | TdC(DS)              | CLK   to DS   Delay                                                            | 0                           |                                 | 0        |       | 0                 |     |        |
| NOTES              | · · ·                | -<br>                                                                          |                             |                                 |          |       |                   |     |        |

| NOTES:                               |               |                       |                        |
|--------------------------------------|---------------|-----------------------|------------------------|
| 1. 50 pf Load                        | Timing measur | ements are made at th | ie following voltages: |
|                                      |               | Hıgh                  | Low                    |
| 2. 2.2K Pull-up.                     | Clock         | 4.0 V                 | 0 8 V                  |
| † All 6 MHz timings are preliminary. | Output        | 2.0 V                 | 08 V                   |
| * Units in nanoseconds (ns).         | Input         | 20 V                  | 0 8 V                  |
|                                      | Float         | Δv                    | ±0.5 V                 |

| Absolute<br>Maximum<br>Ratings | Voltages<br>to GN<br>Operatin<br>Tempe<br>Storage                                             | on all pins with respect<br>Dng Ambient<br>eratureSee Order<br>Temperature                                                                                           | 0.3V to +<br>ing Inform<br>5°C to + 15                             | 7.0V<br>ation<br>50°C        | Stresses greater than those listed under Absolute Maxi-<br>mum Ratings may cause permanent damage to the device.<br>This is a stress rating only; operation of the device at any<br>condition above those indicated in the operational sections<br>of these specifications is not implied. Exposure to absolute<br>maximum rating conditions for extended periods may affect<br>device reliability. |                                                                                           |  |  |
|--------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|
| Standard<br>Test<br>Conditions | The D<br>tion belo<br>conditio<br>are refer<br>into the r<br>Stand                            | C characteristics and cap<br>w apply for the following<br>ns, unless otherwise notec<br>enced to GND. Positive cu<br>referenced pin.<br>ard conditions are as follow | acitance se<br>standard te<br>1. All voltac<br>urrent flows<br>ws: | ec- d<br>est i<br>ges f<br>s | drawings are<br>in this book. I<br>tional docum                                                                                                                                                                                                                                                                                                                                                     | in the Package Information section<br>Refer to the Literature List for addi-<br>entation. |  |  |
|                                | <ul> <li>■ +4.7.</li> <li>■ GND</li> <li>■ 0°C :</li> <li>The O</li> <li>ature rar</li> </ul> | $5 V \le V_{CC} \le +5.25 V$<br>= 0 V<br>$\le T_A \le +70 ^{\circ}C$<br>redering Information section<br>product numbers                                              | on lists tem<br>5. Package                                         | per-                         | FROM                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                           |  |  |
| DC                             | Symbol                                                                                        | Parameter                                                                                                                                                            | Min                                                                | Max                          | Unit                                                                                                                                                                                                                                                                                                                                                                                                | Condition                                                                                 |  |  |
| Character-                     | V <sub>CH</sub>                                                                               | Clock Input High Voltage                                                                                                                                             | V <sub>CC</sub> -0.4                                               | V <sub>CC</sub> +0.3         | 3 V                                                                                                                                                                                                                                                                                                                                                                                                 | Driven by External Clock Generator                                                        |  |  |
| istics                         | V <sub>CL</sub>                                                                               | Clock Input Low Voltage                                                                                                                                              | -0.3                                                               | 0.45                         | v                                                                                                                                                                                                                                                                                                                                                                                                   | Driven by External Clock Generator                                                        |  |  |
|                                | V <sub>IH</sub>                                                                               | Input High Voltage                                                                                                                                                   | 2.0                                                                | V <sub>CC</sub> +0.3         | 3 V                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                           |  |  |
|                                | V <sub>IL</sub>                                                                               | Input Low Voltage                                                                                                                                                    | -0.3                                                               | 0.8                          | V                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                           |  |  |
|                                | V <sub>OH</sub>                                                                               | Output High Voltage                                                                                                                                                  | 2.4                                                                |                              | V                                                                                                                                                                                                                                                                                                                                                                                                   | $I_{OH} = -250 \ \mu A$                                                                   |  |  |
|                                | VOL                                                                                           | Output Low Voltage                                                                                                                                                   |                                                                    | 0.4                          | V                                                                                                                                                                                                                                                                                                                                                                                                   | $I_{OL} = +2.0 \text{ mA}$                                                                |  |  |

300 NOTE: The on-chip back-bias voltage generator takes approximately 20 ms to pump the back-bias voltage to -2 5 V after the power has been turned on The performance of the Z8010 Z-MMU is not guaranteed during this period.

±10

±10

μĀ

μĀ

mÅ

 $0.4 \leq V_{\rm IN} \leq +2.4 \text{ V}$ 

 $0.4 \leq V_{\rm IN} \leq +2.4 \ V$ 

 $\mathrm{I}_{\mathrm{IL}}$ 

 $I_{OL}$ 

 $\mathrm{I}_{\mathrm{CC}}$ 

Input Leakage

Output Leakage

V<sub>CC</sub> Supply Current

#### **ORDERING INFORMATION**

| Z8010 MMU, 4.0 MHz    |            |  |  |  |  |  |
|-----------------------|------------|--|--|--|--|--|
| 48-pin DIP 68-pin LCC |            |  |  |  |  |  |
| Z8010 PS              | Z8010 LL*† |  |  |  |  |  |
| Z8010 CS              |            |  |  |  |  |  |
| Z8010 CE†             |            |  |  |  |  |  |

#### Z8010A MMU, 6.0 MHz

| 48-pin DIP | 68-pin LCC  |
|------------|-------------|
| Z8010A PS  | Z8010A LL*† |
| Z8010A CS  |             |

#### Z8010B MMU, 10.0 MHz

| 48-pin DIP | 68-pin LCC  |
|------------|-------------|
| Z8010B PS  | Z8010B LL*† |
| Z8010B CS  |             |

#### Codes

First letter is for package; second letter is for temperature.

| C = | Ceramic | DIP |
|-----|---------|-----|
| 0   | ocianio |     |

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC
- v = 1 lastic 1 00

TEMPERATURE

- $S = 0^{\circ}C \text{ to } + 70^{\circ}C$  $E = -40^{\circ}C \text{ to } + 85^{\circ}C$
- $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$  $L^* = -55^{\circ}C \text{ to } + 110^{\circ}C$

Example: PS is a plastic DIP, 0 °C to + 70 °C.

†Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

λ

#### Product Specification

April 1985

implemented.

using multiple PMMUs.

#### FEATURES

- PMMU architecture supports multiprogramming systems and virtual memory implementations.
- Dynamic page relocation makes software addresses independent of physical memory addresses.
- Sophisticated memory management features include access validation that protects memory areas from unauthorized or unintentional access, and a writewarning indicator that predicts stack overflow.

#### **GENERAL DESCRIPTION**

The Z8015 Paged Memory Management Unit (PMMU), a new member of Zilog's Z8000 Family, is designed to support a paged virtual memory system for the Z8003 Virtual Memory Processor Unit (VMPU). Although designed primarily for the Z8003, the PMMU can also be used to support other CPUs in the Z8000 Family. The sophisticated memory management features of the PMMU include access validation for memory protection, a write-warning

that gives advance warning of possible stack overflow, and the generation of instruction aborts for accesses to pages not in main memory. Each PMMU can manage a basic memory area of sixty-four 2048-byte, fixed-size pages. The VMPU's 8M byte logical address space is translated by the PMMU into a 16M byte physical address space. Page size can be easily changed and multiple PMMUs can be combined to support more pages.

 64 pages, each 2048 bytes in length, can be mapped into a total physical address space of 16 megabytes; all

Pages larger or smaller than 2048 bytes can be easily

The number of accessible pages can be increased by

64 pages are randomly accessible.

#### FUNCTIONAL DESCRIPTION

The Z8015 Paged Memory Management Unit (PMMU) manages the 8M byte addressing spaces of the Z8003 VMPU. The PMMU provides dynamic page relocation as well as numerous memory protection features.

Dynamic page relocation makes user software addresses independent of the physical memory addresses, thereby freeing the user from specifying where information is located in the physical memory. It also provides a flexible, efficient method for supporting multiprogramming systems.

The PMMU uses a content-addressable translation table to transform each 23-bit logical address output from the VMPU into a 24-bit address for the physical memory. (Only logical memory addresses go to a PMMU for translation; I/O addresses and data bypass this component.) The translation table consists of 64 page descriptors; each descriptor contains address translation, status, and access information for one memory page. Each PMMU can then

manage up to 64 pages of memory.

Multiple PMMUs can be used to support more than 64 pages within a given address space. In addition, PMMUs can be used to accommodate separate translation tables for System and Normal operating modes.

The PMMU is designed to support a memory page 2048 bytes in length. This basic page length can be increased or decreased using a minimal amount of external circuitry.

The PMMU is specially designed to operate with a Z8003 VMPU to implement a paged virtual memory system. If the current PMMU instruction addresses a page not in main memory (a page fault), the PMMU initiates an Instruction Abort operation in the VMPU. During an abort, the PMMU aborts the execution of the current instruction, then saves the information needed to restart the aborted instruction. On completion of the abort, the PMMU initiates a trap in the

VMPU to a routine that brings the addressed page into main memory, updates the descriptor table of the PMMU to allow address translation to the new page, and restarts the execution of the interrupted instruction.

The logical address that caused the page fault is available in three violation address registers of the PMMU. This information can be used to fetch the required instruction or data page into main memory and/or to create a page descriptor entry so that the executing program can access those instructions or data. The logical address of the instruction generating the page fault is available in three instruction address registers of the PMMU. This information can be used to reset the Program Counter to restart the instruction. The instruction to be restarted must also be examined to determine if adjustments must be made to any VMPU registers to ensure correct execution. Finally, the Read/Write Data Count register can be accessed so that certain instructions, such as Load Multiple, can be restarted correctly.

As an aid in implementing efficient paging algorithms, the PMMU provides Changed and Referenced flags for each page descriptor register. The Changed flag indicates that a page has been altered and hence must be copied to secondary storage before that physical memory can be overwritten by another page. The Referenced flag can be used to determine which pages have not been accessed by an executing program—these are the pages that should first be removed from memory when room must be made to bring another page into memory.

PMMU memory protection features safeguard memory

### SEGMENTED ADDRESSING AND ADDRESS TRANSLATION

Compared with linear addressing, a segmented addressing space is closer to the way a programmer uses memory because each procedure and data set can reside in its own segment.

The 23-bit addresses output by the VMPU divide an 8M byte addressing space into 128 segments of up to 64K bytes each. A 23-bit segmented address consists of a 7-bit segment number and a 16-bit offset used to address any byte relative to the beginning of the segment. The two parts of the segmented address (segment number and offset) can be manipulated separately.

The PMMU divides physical memory into 2048-byte pages. Pages are assumed to be allocated in memory on 2048-byte boundaries so that the 11 low-order bits of the starting location of each page are always equal to zero. Segments in areas from unauthorized or unintended access by associating special access restrictions with each page. A page is assigned a number of attributes when its descriptor is initially entered into the PMMU. When a memory reference is made, these attributes are checked against the status information supplied by the VMPU. If a mismatch occurs, the instruction is aborted, a Trap Request signal is generated, and the VMPU is interrupted. The VMPU then checks the status registers of the PMMU to determine the cause of the abort.

Pages are protected by modes of permitted use, such as read only, system only, and execute only. A Valid flag indicates whether or not a descriptor has been initialized. Other page management features include a Write Warning flag useful for stack operations.

The PMMU is controlled by 20 Special I/O instructions, which can be issued from the VMPU in System mode only. With these instructions, system software can assign program pages to arbitrary memory locations, restrict the use of pages, and monitor whether pages have been read or written.

The PMMU has two operating modes: an Address Translation mode in which addresses are translated automatically as they are received, and a Command mode, during which specific registers in the PMMU are accessed using Special I/O commands. Figure 1 shows two simplified block diagrams that illustrate the internal organization and data/signal flow within the PMMU. The resources used in the Translation and the Command modes are shown, separately, in Figures 1a and 1b.

a virtual memory system can consist of pages that need not be in physical storage. Those segment pages in main memory need not be contiguous. Segments can have a variable number of pages. Certain pages can be designated so that writes into the last 128 bytes generate a warning trap without causing an instruction abort. If such a page is used as the last page of the system stack, the warning trap can be used to initiate the allocation of another page to the stack segment to prevent a stack overflow error.

The addresses manipulated by the programmer, used by instructions, and output by the VMPU are called logical addresses. The PMMU translates logical addresses into the physical addresses required for accessing memory; this process is called relocation.



Figure 1a. Address Translation Mode PMMU Operating Modes, Simplified Flow Diagram

The translation activity in the PMMU that provides address relocation is controlled by four internal control flags and six input lines. The four flags are:

**Master Enable (MSEN) Flag.** This flag controls when the PMMU outputs physical addresses on its Address bus (A) lines. When this bit is clear, the A lines remain 3-stated and no checking is performed.

**Translate (TRNS) Flag.** This flag determines whether the output on the A lines is the logical address as input (with most significant bit at 0) or a translated address. When translation is not performed, no checking is done.

**Multiple Page Table (MPT) Flag.** This flag indicates whether separate PMMUs are to be used for System and Normal pages.

**Normal Mode Select (NMS) Flag.** When the Multiple Page Table flag is set, this flag indicates whether the PMMU contains System or Normal page descriptors.

The six input lines used in the control of the PMMU are:

 $N/\overline{S}$  Line. This line is used by the PMMU to distinguish System mode accesses from Normal mode accesses. When the Multiple Page Table flag is set, the  $N/\overline{S}$  line acts as a chip-select mechanism.

**Chip Enable (CE) Line.** This line acts as a master enable control line: it must be asserted for any address translation to occur or for any address to be output by the PMMU.

Status Lines (ST<sub>0</sub>-ST<sub>3</sub>). These four lines are used by the PMMU to determine the type of transaction in progress.



Figure 1b. Command Mode PMMU Operating Modes, Simplified Flow Diagram

Access violation checking, write warning checking, and page fault monitoring functions occur only when the PMMU is enabled for address translation. For example, if Chip Enable is not asserted, the PMMU does not generate an Abort Request even if none of its descriptors match the logical address.

The address translation process is transparent to user software; a simplified flow diagram of this process is shown in Figure 2. A content-addressable translation table in the PMMU compares the 7-bit segment number and five most-significant bits of the offset with the logical address field of each descriptor. If a match occurs and that descriptor's Valid flag is set, the physical address field of that descriptor is accessed. The 11-bit logical address within the page is concatenated to this 13-bit physical base address to obtain the actual physical memory location. Because the base address of a page always has the low-order 11 bits equal to zero, only the high-order 13 bits are stored in the PMMU and used in the translation. The PMMU outputs the 16 most significant bits of the translated address.



Figure 2. Logical-to-Physical Address Translation

#### **MEMORY PROTECTION**

Each memory page is assigned several attributes that are used to provide memory access protection. A memory request from the VMPU is accompanied by status information that indicates the attributes of the memory request. The PMMU compares the memory request attributes with the page attributes and generates Instruction Abort Request, Suppress, and Trap Request signals whenever it detects an attribute violation.

An Abort Request is used to generate the Abort and Wait inputs to the VMPU that cause the current instruction to be aborted. The Suppress input is used by the VMPU to inhibit stores into the memory and thus protect the contents of the memory from erroneous changes. A Trap Request informs the VMPU and the system control program of the violation so that appropriate action can be taken for recovery.

Three attributes: read only, execute only, and system access only, can be associated with each page. When an attempted access violates any one of the page attributes, Abort Request, Trap Request, and Suppress signals are generated by the PMMU.

Each descriptor register has a Valid flag in the attribute field. When set to 1, this flag indicates that the descriptor contains

valid translation information and its logical address field is to be used in the associative match process. If Chip Enable is asserted and no match is found, the PMMU, if enabled, generates Abort Request, Trap Request, and Suppress signals. The PMMU is enabled under either of the following conditions: the MSEN and TRNS flags are both 1 and the MPT flag is 0; or the MSEN and TRNS flags are both 1, the MPT flag is 1, and both input N/S and the NMS flag have the same value.

Normally, the legal range of offsets within a segment goes from 0 to 65,535 bytes. A stack segment, however, has legal word offsets ranging downward from 65,534 to 0 bytes; the stack manipulation instructions cause stacks to grow toward lower memory locations. When a stack grows to the limit of its allocated segment, additional memory can be added to the segment. As an aid in maintaining stacks, the PMMU detects when a write is performed to the lowest-allocated 128 bytes of a stack page and generates a Trap Request if the DIRW attribute flag is set in the page descriptor. Since neither a Suppress nor Abort Request signal is generated, the write is allowed to proceed. This write warning can then be used to indicate that more memory (that is, another page) needs to be allocated to the segment.

#### **PMMU REGISTER ORGANIZATION**

The PMMU contains a set of 64 page descriptor registers that supply the information needed to map logical memory addresses to physical memory locations. The PMMU also contains three 8-bit control registers for programming the PMMU, and nine 8-bit status registers to record information in the event of an access violation.

#### **Page Descriptor Registers**

The segment number and five most-significant bits of a logical address determine, by associative lookup, which page descriptor register is used in address translation. Each register also contains the necessary information to enable checking to ensure that the type of reference made is permitted. An indication that the segment has been previously read or written is also contained in the register.

Each of the 64 page descriptor registers contains a 12-bit logical address field, a 13-bit physical address field, and a 7-bit attribute field (Figure 3).



Figure 3. Page Descriptor Register Format

The logical address field is used during the associative search phase of address translation; a match of this field with the most-significant bits of the logical address indicates that the descriptor is to be used during physical address generation. The physical address field supplies the most-significant bits of the generated physical address.

The attribute field contains seven flags (Figure 4). Three flags protect the page against certain types of access, one indicates the special structure of the page, and two encode the types of accesses that have been made to the page. The seventh flag is used to indicate whether or not the information in the descriptor is valid. A flag is set when its value is 1. During a write to only the attribute field, bit 7 of the byte is ignored. When an attribute field is read, bit 7 is undefined. When an entire descriptor is accessed, bit 7 will be part of the physical address field. The following descriptions explain how these flags are used.

**Valid (VALID).** When this flag is set, the descriptor contains valid page information for the currently executing process. When this bit is clear, the logical address generated by the VMPU is not compared against the contents of the logical address field, so the descriptor is not used for address translation. Only descriptors that have this flag set are used during the associative search.

| 6     |     |     |      |     |     | 0  |
|-------|-----|-----|------|-----|-----|----|
| VALID | REF | CHG | DIRW | EXC | SYS | RD |

Figure 4. Attribute Field of Page Descriptor Register

**Read-Only (RD).** When this flag is set, the page is read-only and is protected against any write access.

**System-Only (SYS).** When this flag is set, the page can be accessed only in System mode, and is protected against any access in Normal mode.

**Execute-Only (EXC).** When this flag is set, the page can be accessed only during an Instruction Fetch cycle and is thus protected against access during other cycles.

**Direction and Warning (DIRW).** When this flag is set, the page's memory locations are considered to be organized in descending order and each write to the page is checked for access to the lowest 128 bytes. Such an access generates a Trap Request signal to warn of potential stack overflow, but neither an Abort Request nor a Suppress signal is generated.

**Changed (CHG).** When this flag is set, the page has been changed (written into). This bit is set automatically during any write access to this page if the write access does not cause a violation.

**Referenced (REF).** When this flag is set, the page has been referenced (either read or written). This bit is set automatically during any access to the page if the access does not cause a violation.

The byte format that is required to write into or read from an attribute field is shown in Figure 5.



#### Figure 5. Format of Byte for Reading or Writing a Descriptor's Attribute

#### **Control Registers**

The three user-accessible, 8-bit control registers in the PMMU direct the functioning of the PMMU (Figure 6). The Mode register provides a sophisticated method for selectively enabling PMMUs in multiple-PMMU configurations. The Descriptor Address (DAR) register selects the particular page descriptor register to be accessed during a control operation. The Descriptor Selection Count (DSC) register points to the byte in the Page Descriptor register to be accessed during a control operation.



Figure 6. Control Registers

#### **Mode Register**

The Mode register contains a 3-bit identification (ID) field that can distinguish up to eight enabled PMMUs in a multiple-PMMU configuration. This field is used during the Trap Request acknowledge sequence. In addition, the Mode register contains the following four flags:

**Multiple Page Table (MPT).** This flag indicates whether more than one page table is present in the hardware configuration. When this flag is set, more than one table is present and the N/S line is used to determine whether the PMMU contains the appropriate table.

**Normal Mode Select (NMS).** This flag indicates whether the PMMU is to translate addresses when the N/S line is High or Low. If the MPT flag is set, the N/S line must match the NMS flag for the PMMU to translate addresses; otherwise, the PMMU address lines remain 3-stated.

**Translate (TRNS).** This flag indicates whether the PMMU is to translate logical program addresses to physical memory locations or is to pass the logical addresses unchanged to the memory without protection checking. In the Non-Translation mode, the most-significant output byte is the 7-bit segment number and the most-significant bit is 0. When TRNS is set, the PMMU performs address translation and attribute checking.

**Master Enable (MSEN).** This flag enables or disables the PMMU from performing its address translation and memory protection functions. When this flag is set, the PMMU performs these tasks; when the flag is clear the address lines of the PMMU remain 3-stated.

#### **Descriptor Address Register (DAR)**

This register points to one of the 64 page descriptor registers. Control commands to the PMMU that access page descriptors implicitly use this pointer to select one of the page descriptor registers. The DAR has autoincrementing capability so that multiple descriptors can be accessed in a block read/write fashion.

#### **Descriptor Selection Count (DSC) Register**

This register holds a 2-bit counter that indicates which byte in the descriptor is being accessed during Read or Write operations. A zero in this counter indicates that the highest-order byte of the descriptor is to be accessed (most-significant byte of the logical address field), a one indicates the next byte of the descriptor, a two indicates the third byte, and a three indicates the least-significant byte (containing the attribute field).

#### **Status Registers**

The following nine 8-bit status registers contain information useful in recovering from memory access violations (Figure 7):



Figure 7. Status Registers

*Trap Type Register.* This register describes the conditions that generate a Trap Request signal.

Violation Segment Number and Violation Offset Registers. These three registers record the logical address that caused a Trap Request.

**Instruction Address Registers.** These three registers record the logical address of the last instruction fetched before the first warning, access violation, or page fault.

**Bus Cycle Status Register.** This register records the bus cycle status (status code, Read/Write operation and Normal/System mode).

**Read/Write Data Count Register.** This register contains a 4-bit counter that counts the number of read and write data transactions whose addresses have been translated by the PMMU since the last instruction fetch cycle. This count is

locked when an Abort Request is generated, and indicates the number of successful data transactions performed by the aborted instruction.

#### Violation Type Register (VTR) Flags

The VTR is used by the PMMU to determine the cause of a Trap Request. The PMMU generates a Trap Request when: it detects an access violation, such as an attempt to write into a read-only page; it detects a warning condition, which is a write into the lowest 128 bytes of a page with the DIRW flag set; or no entry matches the logical address (a page fault). The following seven flags are contained by the Violation Type register (VTR):

**Read-Only Violation (RDV).** This flag is set when the VMPU attempts 1to access a read-only page and the R/W line is Low.

**System Violation (SYSV).** This flag is set when the VMPU accesses a system-only page and the N/S line is High.

**Execute-Only Violation (EXCV).** This flag is set when the VMPU attempts to access an execute-only page other than during an instruction fetch cycle.

### ABORT, TRAP REQUEST, AND ACKNOWLEDGE

The PMMU generates a four-clock-cycle Abort Request (ABORT) when it detects an access violation or a page fault. This signal on the ABORT (pin 33) and WAIT (pin 28) inputs of the VMPU inserts a five-cycle abort sequence that causes the VMPU to terminate instruction execution. A Trap Request is generated when the PMMU detects an access violation, page fault, or write warning. This signal on the translation trap line of the VMPU (SAT, pin 14) causes the VMPU to generate a trap acknowledge after the instruction abortion (for an access violation or page fault) or after the execution of the instruction (for a write warning). In the case of an access violation or page fault, the PMMU also activates Suppress (SUP), which can be used by the memory to inhibit memory writes.

Trap Request remains Low until a trap acknowledge is received (status = 0100). If a VMPU-generated violation occurs, Suppress is asserted for that memory reference. (If a Z8001 or Z8002 CPU generates the violation, any subsequent CPU memory reference also causes Suppress to be asserted until the end of the instruction.) Intervening DMA accesses are not suppressed, however, unless they generate a violation. Violations detected during DMA accesses cause Suppress to be asserted for that access only; no Trap or Abort Requests are generated during DMA accesses.

Trap Requests to the VMPU are handled similarly to interrupts. To service a PMMU trap, the VMPU issues a trap acknowledge. The acknowledge is usually preceded by a dummy instruction fetch that is not used by the VMPU (the PMMU has been designed to ignore this dummy fetch). During the identifier fetch of the acknowledge cycle, all

**Page Fault (PGFT).** This flag is set when no logical address field of the valid descriptors in the PMMU matches the upper 12 bits of the logical address.

**Primary Write Warning (PWW).** This flag is set when an access is made to the lowest 128 bytes of a page with the DIRW flag set.

**Secondary Write Warning (SWW).** This flag is set when the VMPU writes data into the last 128 bytes of the system stack and EXCV, SYSV, PGFT, RDV, or PWW is set. With SWW set, subsequent write warnings for accessing the system stack do not generate a Trap Request.

**Fatal Condition (FATL).** This flag is set when any other flag in the Trap Type register is set and either a violation is detected or a write warning condition occurs in Normal mode. FATL is not set during a stack push in System mode that results in a warning condition. This flag indicates that a memory access error has occurred in the trap processing routine. Once set, no Trap Request or Abort Request signals are generated on subsequent violations. However, as long as the PMMU is enabled, Suppress signals are generated on this and subsequent VMPU violations until the FATL flag is reset.

enabled PMMUs use the Address/Data (AD) lines to indicate their status. A PMMU that has generated a Trap Request outputs a 1 on the AD line associated with the number in its ID field; a PMMU that has not generated a trap request outputs a 0 on its associated AD line. AD lines with no associated PMMU remain 3-stated. During a trap acknowledge, a PMMU uses AD line 8 + i if its ID field is i.

Following the Acknowledge cycle, the VMPU automatically pushes the program status onto the system stack and loads another program status from the trap vector at location 20<sub>H</sub> in the program status area. The PMMU's trap line is reset during the trap acknowledge. Suppress is not generated during the stack push. If the push operation creates a write warning condition, a Trap Request is generated and serviced at the end of the context swap. The SWW flag is also set. Servicing this second Trap Request also creates a write warning condition, but because the SWW flag is set, no Trap Request is generated. If a violation or page fault rather than a write warning occurs during the context swap, the FATL flag is set rather than the SWW flag. Subsequent violations or faults cause Suppress but not Trap Request to be asserted. Without the SWW and FATL flags, trap processing routines that generate memory violations or faults would repeatedly be interrupted and called to process the trap they created.

The VMPU routine to process a Trap Request should first check the FATL flag to determine if a fatal system error has occurred. If not, the SWW flag should be checked to determine if more memory is required for the system stack. Finally, the trap itself should be processed and the Trap Type register reset.

#### **MULTIPLE PMMUs**

Although only one PMMU should be actively translating addresses at a given time, PMMU architecture directly supports various methods for multiple PMMU configurations. The following four examples illustrate different ways that PMMUs can be used to implement memory management systems capable of handling more than 64 pages.

**Example 1.** The first approach extends the capability of one PMMU for handling 64 pages to a multiple-PMMU configuration that manages more than 64 pages. The Chip Enable line is used to select a particular PMMU to translate a page address. For example, if one PMMU is assigned only pages for logical addresses whose bit number 11 is a 0 and another PMMU is assigned those whose bit number 11 is a 1, then the state of output line AD<sub>11</sub> can be used to select the appropriate PMMU to translate a logical address.

**Example 2.** Another way of using Chip Enable separates program pages from data pages. One PMMU is associated

#### CHANGING PAGE SIZE

The PMMU directly supports pages of 2048 bytes in length. However, the addition of external circuitry enables the PMMU to support systems with larger or smaller pages. The following examples illustrate the technique for changing the supported page size.

**Example 1.** To implement 4096-byte pages, address bit  $AD_{11}$  is not used in the translation process but is used directly as the most significant bit of the address location within a selected 4096-byte page. This can be achieved by doing the following: (1) set the  $AD_{11}$  input to be equal to the logical OR of the ST<sub>3</sub> and  $AD_{11}$  output lines of the VMPU, (2) require that the least significant bit in the logical address field

with translating addresses generated during instruction fetches (status codes 1100 and 1101) and the other with addresses generated during data fetches (status codes 1000, 1001, 1010, 1011, and 1111). Chip Enable for each PMMU is obtained from the status code (i.e., status lines  $ST_0-ST_3$ ).

**Example 3.** Several PMMUs can be used to implement multiple translation tables. Multiple tables reduce the time required to switch tasks by assigning separate tables to each task. Multiple translation tables for multitask environments can use the Master Enable flag to enable the appropriate PMMUs through software.

**Example 4.** A final method uses two translation tables to separate system from normal memory. The MPT and NMS flags in the Mode register can be used in conjunction with the  $N/\overline{S}$  line to select the PMMU that contains the appropriate table.

of each descriptor register be set to 1, and (3) use the logical address bit AD<sub>11</sub> output by the VMPU instead of the physical address A<sub>11</sub> output by the PMMU. The AD<sub>11</sub> input must be 1 during address translation but must equal the AD<sub>11</sub> output by the CPU during command cycles to the PMMU; ST<sub>3</sub> is used to distinguish the two types of transactions.

**Example 2.** To implement 1024-byte pages an additional address bit must be translated. Two PMMUs are used. The  $\overline{CE}$  input is driven by AD<sub>10</sub> for one PMMU and its complement,  $\overline{AD}_{10}$ , for the other.

#### **DMA OPERATION**

At the start of a DMA cycle, DMASYNC must go Low whether or not the PMMU is used to translate DMA addresses, to indicate the beginning of a DMA cycle. When DMASYNC has been Low for two cycles, the PMMU assumes that a DMA device has control of the bus. A Low on DMASYNC inhibits the PMMU from using an indeterminate segment number on lines SN0-SN6. When the DMA logical memory address is valid, the DMASYNC line must be High on a rising edge of the clock and then be Low by the next falling clock edge. The PMMU then performs its address translation and access protection functions during the clock period begun in this DMASYNC pulse. Upon the release of the bus at the termination of the DMA cycle, the DMASYNC line must go High. After two clock cycles of DMASYNC High, the PMMU assumes that the VMPU has control of the bus and that subsequent memory references are VMPU accesses. The first memory reference occurs at least two cycles after the VMPU regains control of the bus. During VMPU cycles, DMASYNC should remain High. Refer to the paragraph "Memory Read and Write" and Figure 8 for further information.

Diroct memory access (DMA) operations can occur between instruction cycles and can be handled through the PMMU. The PMMU permits DMA in either the System or Normal mode of operation. For each memory access, the page attributes are checked, and if a violation is detected, Suppress is activated. DMA violations generate a Suppress only on a per-memory-access basis.

The DMA device should note the Suppress signal and record sufficient information to enable the system to recover from the access violation. Neither a Trap Request nor an Abort Request is ever generated during a DMA operation, therefore warning conditions are not signaled.

#### **PMMU COMMANDS**

The various registers in the PMMU can be read and written using VMPU Special I/O commands. The machine cycles of these commands cause the status lines to indicate that a special input/output operation is in progress. During these machine cycles, the PMMU enters the command mode. In this mode, the rising edge of  $\overline{AS}$  indicates that a command is present on lines  $AD_8-AD_{15}$ . If this command indicates that data is to be written into one of the PMMU registers, the data is to be read from lines  $AD_8-AD_{15}$  while  $\overline{DS}$  is Low. If the command indicates that data is to be read from one of the PMMU registers, the data is placed on lines  $AD_8-AD_{15}$  while  $\overline{DS}$  is Low.

There are five commands that read or write various fields in the page descriptor register. The status of the read/write line indicates whether the command is a read or a write.

The autoincrementing feature of the Descriptor Address Register (DAR) can be used to block load page descriptors using the repeat forms of the Special I/O instructions. The DAR is autoincremented at the end of the field. The command accessing the entire page descriptor register references the fields in the order of logical address, physical address, and attribute; four bytes are written in succession.

Table 1 gives the five commands that are used to write data into descriptor fields.

| Table 1. | Descriptor | <b>Field Write</b> | Commands |
|----------|------------|--------------------|----------|
|----------|------------|--------------------|----------|

| Opcode |                                                   |
|--------|---------------------------------------------------|
| (Hex)  | Instruction                                       |
| OA     | Read/Write Attribute field                        |
| OB     | Read/Write Descriptor (all fields)                |
| OE     | Read/Write Attribute field; increment DAR         |
| OF     | Read/Write Descriptor (all fields), increment DAR |
| 15     | Reset all Valid Attribute flags                   |

### USE OF THE PMMU WITH OTHER Z8000 CPUs

The PMMU is designed to operate in conjunction with the Z8003 VMPU; however, it can also be used with other CPUs in the Z8000 Family. The following examples suggest simple system configurations; more sophisticated arrangements are possible.

The Z8004 VMPU generates nonsegmented 16-bit addresses only. The PMMU can be used to implement a paged virtual memory by tying the segment number inputs of the PMMU to 0 and requiring the most significant seven bits of the logical address field to be 0. Since the Z8004 VMPU lacks a translation trap request input pin, the nonmaskable (or other interrupt request) pin should be used instead.

The PMMU extends the physical addressing capability of the Z8004 without using the segmentation mechanism of the Z8003. This use is similar to the way in which 16-bit Table 2 gives the three commands that are used to read and write the control registers.

Table 2. Control Registers' Read/Write Commands

\_

| Opcode<br>(Hex) | Instruction                                   |
|-----------------|-----------------------------------------------|
| 00              | Read/Write Mode register                      |
| 01              | Read/Write Descriptor Address register        |
| 20              | Read/Write Descriptor Selector Count register |

The status registers are read-only registers, although the Trap Type Register (TTR) can be reset. Twelve instructions, shown in Table 3, access these registers.

| Table 3. | Status | Registers' | Access | Instructions |
|----------|--------|------------|--------|--------------|
| 14010 01 | oluluo | negiotoro  | A00000 | monuona      |

| Opcode<br>(Hex) | Instruction                                  |
|-----------------|----------------------------------------------|
| 02              | Read Trap Type register                      |
| 03              | Read Violation Segment Number register       |
| 04              | Read Violation Offset (high-byte) register   |
| 05              | Read Bus Status register                     |
| 06              | Read Instruction Segment Number register     |
| 07              | Read Instruction Offset (high-byte) register |
| 11              | Reset Trap Type register                     |
| 13              | Reset SWW flag in VTR                        |
| 14              | Reset FATL flag in VTR                       |
| 21              | Read Violation Offset (low-byte) register    |
| 22              | Read Read/Write Data Counter register        |
| 23              | Read Instruction Offset (low-byte) register  |
|                 |                                              |

minicomputers extend their addressing capability.

The Z8001 and Z8002 CPUs do not support the instruction abort mechanism. A page fault for one of these CPUs is, in general, non-recoverable, since during an interrupt, the current instruction runs to completion, possibly overwriting CPU registers. For the nonsegmented Z8002, this means that all pages that the CPU can access must be in physical memory and appropriate information must be in the PMMU page descriptor registers. For the segmented Z8001, this means that programs must explicitly request segments before accessing them and must free segments after use. It also means that segments are allocated in units of the page size and that limit protection is performed with this granularity. Use of the PMMU with the Z8001 and Z8002 CPUs permits a paged allocation of main memory and extends the physical address capability of the Z8002.

#### **PMMU TIMING**

The PMMU translates addresses and checks for access violations by stepping through sequences of basic clock cycles corresponding to the cycle structure of the VMPU. Timing diagrams that show the relative timing relationships of PMMU signals during the basic operations of memory read/write and PMMU control commands are given in this section.

#### **Memory Read and Write**

Memory read and instruction fetch cycles are identical, except for the status information on the ST<sub>0</sub>-ST<sub>3</sub> inputs. During a memory read cycle (Figure 8), the 7-bit segment number is input on SNn-SN6 one clock period before the address offset: a High on DMASYNC during T3 indicates that the segment offset data is valid. The address offsets are placed on the AD0-AD15 inputs early in the first clock period. Valid address offset data is indicated by the rising edge of AS. Status, mode, and chip enable information becomes valid early in the memory access cycle and must remain stable throughout. The most significant 16 bits of the address (physical memory location) remain valid until the end of T3. Abort Request, Trap Request, and Suppress are asserted in T2 (Figure 9). Abort Request is asserted for four clock cycles. Trap Request remains Low until trap acknowledge (status = 0100) is received. Suppress is asserted during the current machine cycle and terminates during T3.

#### **PMMU Command Cycle**

During the command cycle of the PMMU (Figure 11), commands are placed on lines  $AD_8-AD_{15}$  during T1. The status lines indicate that a Special I/O instruction is in progress, and the  $\overline{CS}$  line enables the appropriate PMMU for that command. Data to be written to a register in the PMMU must be valid on lines  $AD_8-AD_{15}$  late in T2. Data read from the PMMU is placed on lines  $AD_8-AD_{15}$  late in the T<sub>WA</sub> cycle.

#### Input/Output and Refresh

Input/output and refresh operations are indicated by codes on status lines  $ST_0-ST_3$ . During these operations, the PMMU refrains from any address translation or protection checking. Lines  $A_8-A_{23}$  remain 3-stated during these operations.

#### Reset

The PMMU can be reset by either hardware or software mechanisms. A hardware reset occurs on the falling edge of the Reset signal; a software reset is performed by a VMPU special I/O command. A hardware reset clears the Mode register, Trap Type Register, and Descriptor Selection Count register. If the CS line is Low, the Master Enable flag in the Mode register is set to 1. All other registers are undefined. After reset, lines AD<sub>0</sub>-AD<sub>15</sub> and A<sub>8</sub>-A<sub>23</sub> are 3-stated. The SUP and ABORT open-drain outputs are not driven. If the Master Enable flag is not set during reset, the PMMU does not respond to subsequent addresses on its AD lines. To enable a PMMU after a hardware reset, a PMMU command must be used in conjunction with  $\overline{CS}$ 

A software reset occurs when the Reset Violation Type Register command is issued. This command clears the Trap Type Register and returns the PMMU to its initial state (as if no violations or warnings had occurred). Note that the hardware and software resets have different effects.

#### Abort, Trap Request, and Acknowledge

The PMMU generates a Trap Request whenever it fails to find a page entry corresponding to the logical address (that is, a page fault), detects an access violation, or detects a write into the lowest 128-byte block of a page with the DIRW flag set (Figure 12). In the case of an access violation or page fault, the PMMU also activates Suppress and Abort Request. The Suppress signal is used by memory to inhibit memory writes. The Trap Request remains Low until a trap acknowledge signal (status = 0100) is received. Violations detected during DMA cycles cause Suppress to be asserted during that cycle only, but no Trap Request is generated.

When the PMMU issues a Trap Request, it awaits the indication of a trap acknowledge Subsequent violations occurring before the trap acknowledge indication is received are detected and appropriately processed. During a Trap Acknowledge cycle, the PMMU drives one of its Address/Data lines; the selection of the line is a function of the identification field of the Mode register. After the Trap Request has been acknowledged by the VMPU, the Violation Status register should be read by a special I/O command in order to determine the cause of the trap. The Trap Type register should be resei so that subsequent traps are recorded correctly.



Figure 8. Memory Read Timing







Figure 10. Memory Write Timing



Figure 11. I/O Command Timing



Figure 12. Trap Request and Acknowledge Timing

#### SIGNAL DESCRIPTIONS

The Z8015 is produced in 64-pin and 68-pin packages; the functions performed by the device's input and/or output pins are shown in Figure 13. Pin/signal name assignments are shown in Figure 14.

**A<sub>8</sub>–A<sub>23</sub>.** Address Bus (outputs, active High, 3-state). These address lines are the 16 most significant bits of the physical memory location.

**ABORT.** Abort Request (output, active Low, open drain). A Low on this line indicates MMU requests for an instruction abort. This line is enabled when a page fault or access violation is detected.

**AD**<sub>0</sub>–**AD**<sub>15</sub>. Address/Data Bus (inputs/outputs, active High, 3-state). AD<sub>0</sub>–AD<sub>7</sub> are used for addresses and inputs only. They carry the low-order byte in the offset of logical addresses intended for translation. AD<sub>8</sub>–AD<sub>15</sub> are multiplexed address and data lines that are used both for the eight most significant bits of the logical address and for commands.

**AS**. Address Strobe (input, active Low). The rising edge of AS indicates that lines  $AD_0-AD_{15}$ ,  $ST_0-ST_3$ , R/W,  $\overline{CE}$ , and N/S are valid.

**CE.** Chip Enable (input, active Low). This line selects a PMMU to translate a logical address.

**CLK.** System Clock (input). CLK is a +5V single-phase, time-base input used for both the VMPU and PMMU.

**CS.** Chip Select (input, active Low). This line selects a PMMU for a control command.

**DMASYNC.** *DMA/Segment Number Synchronization Strobe* (input, active High). A Low on this line indicates a DMA access is occurring; a High indicates the segment number is valid. It must be High during VMPU cycles and Low when SN lines are 3-stated.

**DS.** Data Strobe (input, active Low). This line provides timing for the data transfer between the PMMU and the Z8003 VMPU.

**N/S.** Normal/System Mode (input, Low = System mode). N/S indicates to the PMMU that the VMPU or DMA is in the Normal or System mode.

**RESET.** *Reset* (input, active Low). A Low on this line resets the PMMU.

**R/W.** Read/Write (input, Low = write). R/W indicates whether the VMPU is reading from or writing to either memory or the PMMU.

**SN<sub>0</sub>–SN<sub>6</sub>.** Segment Number (inputs, active High). These lines provide the 7-bit segment number of a logical address.

**ST<sub>0</sub>-ST<sub>3</sub>.** Status (inputs, active High). These lines (Table 4) specify the status of the associated VMPU.

**SUP.** Suppress (output, active Low, open-drain). This signal is asserted during the current bus cycle when a page fault or any access violation, except write warning, occurs.

**TRAP.** *Trap Request* (output, active Low, open-drain). The PMMU interrupts the VMPU with a Low on this line when the PMMU detects a page fault, access violation, or write warning.

#### Table 4. Status Lines

| ST3-ST0 | Definition                                                |
|---------|-----------------------------------------------------------|
| 0000    | Internal operation                                        |
| 0001    | Memory refresh                                            |
| 0010    | I/O reference                                             |
| 0011    | Special I/O reference (for example, to a<br>PMMU)         |
| 0100    | Translation trap acknowledge                              |
| 0101    | Nonmaskable interrupt acknowledge                         |
| 0110    | Nonvectored interrupt acknowledge                         |
| 0111    | Vectored interrupt acknowledge                            |
| 1000    | Data memory request                                       |
| 1001    | Stack memory request                                      |
| 1010    | Data memory request (External Processing<br>Architecture) |
| 1011    | Stack memory request (External Processing Architecture)   |
| 1100    | Instruction space access                                  |
| 1101    | Instruction fetch, first word                             |
| 1110    | External Processing Unit-CPU transfer                     |

1 1 1 1 Bus lock, data memory request



Figure 13. Pin Functions

Figure 14a. 64-pin Dual-In-Line (DIP), Pin Assignments



Figure 14b. 68-pin Chip Carrier, Pin Assignments

#### AC CHARACTERISTICS†

| Number | Symbol     | Parameters                                  | Min<br>(4 MHz) | Max<br>(4 MHz) | Notes |
|--------|------------|---------------------------------------------|----------------|----------------|-------|
| 1      | TcC        | Clock Cycle Time                            | 250            |                |       |
| 2      | TwCh       | Clock Width (High)                          | 105            |                |       |
| 3      | TwCl       | Clock Width (Low)                           | 105            |                |       |
| 4      | TfC        | Clock Fall Time                             |                | 20             |       |
| 5      | TrC        | Clock Rise Time                             |                | 20             |       |
| 6      | TdDSA(RDv) | DS ↓ (Acknowledge) to Read Data Valid Delay |                | 100            | 1     |
| 7      | TdDSA(RDf) | DS ↑ (Acknowledge) to Read Data Float Delay | 20             | 75             | 1     |
| 8      | TdDSR(RDv) | DS ↓ (Read) to AD Output Driven Delay       |                | 100            | 1     |
| 9      | TdDSR(RDf) | DS ↑ (Read) to Read Data Float Delay        | 20             | 75             | 1     |
| 10     | TdC(WDv)   | CLK ↑ to Write Data Valıd Delay             |                | 160            |       |
| 11     | ThC(WDn)   | CLK↓ to Write Data Not Valid Hold Time      | 30             |                |       |
| 12     | TwAS       | Address Strobe Width                        | 60             |                |       |
| 13     | TsOFF(AS)  | Offset Valid to AS † Setup Time             | 45             |                |       |
| 14     | ThAS(OFFn) | AS ↑ to Offset Not Valid Hold Time          | 60             |                |       |
| 15     | TdAS(C)    | ĀS ↓ to CLK ↑ Delay                         | 110            |                |       |
| 16     | TdDS(AS)   | DS ↑ to AS ↓Delay                           | 50             |                |       |
| 17     | TdAS(DS)   | ĀS ↑ to DS ↑ Delay                          | 50             |                |       |
| 18     | TsSN(C)    | SN Data Valid to CLK ↑ Setup Time           | 120            |                |       |

NOTES:

+ All times given in nanoseconds (ns).

1 50 pf load

2 2.2K pull-up

#### AC CHARACTERISTICS† (Continued)

| Number | Symbol      | Parameters                                                                 | Min<br>(4 MHz) | Max<br>(4 MHz) | Notes |
|--------|-------------|----------------------------------------------------------------------------|----------------|----------------|-------|
| 19     | ThC(SNn)    | CLK ↑ to SN Data Not Valıd Hold Time                                       | 0              |                |       |
| 20     | TdDMAS(C)   | DMASYNC Valıd to CLK ↑ Delay                                               | 120            |                |       |
| 21     | TdSTNR(AS)  | Status (ST <sub>0</sub> –ST <sub>3</sub> , N/S̄, R/W̄) Valıd to ĀS ↑ Delay | 60             |                |       |
| 22     | TdC(DMA)    | CLK ↑ Delay                                                                | 20             |                |       |
| 23     | TdST(C)     | Status (ST <sub>0</sub> −ST <sub>3</sub> ) Valid to CLK ↑ Setup Time       | 140            |                |       |
| 24     | TdDS(STn)   | DS ↑ to Status Not Valid Delay                                             | 0              |                |       |
| 25     | TdOFF(Av)   | Offset Valid to Address Output Valid Delay                                 |                | 200            | 1     |
| 26     | TdST(Ad)    | Status Valid to Address Output Driven Delay                                |                | 180            | 1     |
| 27     | TdDS(Af)    | DS ↑ to Address Output Float Delay                                         | 30             | 160            | 1     |
| 28     | TdAS(Ad)    | ĀS ↓ to Address Output Driven Delay                                        |                | 170            | 1     |
| 29     | TdC(Av)     | CLK ↓ to Address Output Valid Delay                                        |                | 155            | 1     |
| 30     | TdAS(TRAP)  | AS ↑ to TRAP ↓ Delay                                                       |                | 110            | 1,2   |
| 31     | TdC(TRAP)   | CLK↑to TRAP↑Delay                                                          |                | 300            | 1,2   |
| 32     | TdAS(SUP)   | ĀS ↑ to SUP ↓ Delay                                                        |                | 115            | 1,2   |
| 33     | TdDS(SUP)   | DS ↑ to SUP ↑ Delay                                                        | 30             | 155            | 1,2   |
| 34     | TsCS(AS)    | Chip Select Input Valıd to AS ↑ Setup Time                                 | 10             |                |       |
| 35     | ThAS(CSn)   | AS ↑ to Chip Select Input Not Valid Hold Time                              | 80             |                |       |
| 36     | TdAS(C)     | ĀS ↑ to CLK ↑ Delay                                                        | 0              |                |       |
| 37     | TsCS(RST)   | Chip Select Input Valid to RESET ↑ Setup Time                              | 150            |                |       |
| 38     | ThRST(CSn)  | RESET ↑ to Chip Select Input Not Valid Hold Time                           | 0              |                |       |
| 39     | TwRSTI      | RESET Width (Low)                                                          | 2TcC           |                |       |
| 40     | TdC(RDv)    | CLK ↑ to Read Data Valıd Delay                                             |                | 460            |       |
| 41     | TdDS(C)     | DS ↑ to CLK ↑ Delay                                                        | 30             |                |       |
| 42     | TdC(DS)     | CLK ↓ to DS ↑ Delay                                                        | 0              | 110            |       |
| 43     | TdAS(ABORT) | AS ↑ to ABORT Delay                                                        |                | 110            |       |
| 44     | TdC(ABORT)  | CLK ↓ to ABORT Delay                                                       | 30             | 155            |       |
| 45     | TdCE(Av)    | CE ↓ to Address Output Valıd Delay                                         |                | 235            |       |
| 46     | TsCE(AS)    | CE ↓ to AS ↑ Setup Time                                                    | 0              |                |       |
| 47     | ThAS(CEn)   | AS ↑ to Chip Enable Input Not Valid Hold Time                              | 60             |                |       |

NOTES † All times given in nanoseconds (ns) 1 50 pf load. 2 2.2K pull-up.



#### **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              | 0.3V to +7.0V            |
|---------------------|--------------------------|
| Operating Ambient   |                          |
| Temperature         | See Ordering Information |
| Storage Temperature |                          |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the

#### STANDARD TEST CONDITIONS

The following dc characteristics apply for the given standard test conditions unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $\blacksquare +4.75 \lor \leqslant \lor_{CC} \leqslant +5.25 \lor$
- GND = 0V
- $0^{\circ}C \leq TA \leq +70^{\circ}C$

operational sections of these specifications is not implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

The type of test circuit used is as follows:

# 

| Symbol | Parameter                      | Min                   | Max                   | Unit | Condition                          |
|--------|--------------------------------|-----------------------|-----------------------|------|------------------------------------|
| Vcн    | Clock Input High Voltage       | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> + 0.3 | V    | Driven by External Clock Generator |
| VCL    | Clock Input Low Voltage        | - 0.3                 | 0.45                  | V    | Driven by External Clock Generator |
| VIH    | Input High Voltage             | 2.0                   | V <sub>CC</sub> + 0.3 | V    | 1                                  |
| VIL    | Input Low Voltage              | -0.3                  | 0.8                   | V    |                                    |
| Voн    | Output High Voltage            | 2.4                   |                       | V    | $I_{OH} = -250\mu A$               |
| VOL    | Output Low Voltage             |                       | 0.4                   | V    | $I_{OL} = +2.0 \text{mA}$          |
| կլ     | Input Leakage                  |                       | ±10                   | μA   | 0.4 ≤ V <sub>IN</sub> ≤ +2.4V      |
| IOL    | Output Leakage                 |                       | ±10                   | μA   | $0.4 \le V_{\rm IN} \le +2.4V$     |
| lcc    | V <sub>CC</sub> Supply Current |                       | 300                   | mA   |                                    |

#### **DC CHARACTERISTICS**

#### **ORDERING INFORMATION**

| Z8015 Z-P  | MMU, 4.0 MHz | Z8015A Z-F | PMMU, 6.0 MHz |
|------------|--------------|------------|---------------|
| 64-pin DIP | 68-pin PCC   | 64-pin DIP | 68-pin PCC    |
| Z8015 CS   | Z8015 VS†    | Z8015A CS  | Z8015A VS†    |
| Z8015 CE   | Z8015 VE†    | Z8015A CE  | Z8015A VE†    |

R

Т

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

 $\begin{array}{l} \text{TEMPERATURE} \\ \text{S} &= 0\,^{\circ}\text{C}\ \text{to}\ + 70\,^{\circ}\text{C} \\ \text{E} &= -\,40\,^{\circ}\text{C}\ \text{to}\ + 85\,^{\circ}\text{C} \end{array}$ 

 $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example<sup>.</sup> PS is a plastic DIP, 0 °C to + 70 °C.

†Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

PCC = Plastic Chip Carrier (Leaded) FLOW B = 883 Class B

= Protopack

= Low Profile Protopack

DIP = Dual-In-Line Package

LCC = Leadless Chip Carrier

## Zilog

#### **Product Specification**

#### April 1985

#### **FEATURES**

- Memory-to-peripheral transfers up to 2.66M bytes per second at 4 MHz.
- Memory-to-memory transfers up to 1.33M bytes per second at 4 MHz.
- Two fully independent, multi-function channels.
- Masked data pattern matching for Search and Transfer-and-Search operations.
- Funneling option that permits mixing of byte and word data during transfer operations.

#### GENERAL DESCRIPTION

The Z8016 DMA Transfer Controller (DTC) is a high performance data transfer device designed to match the power and addressing capability of the Z8000 CPUs. In addition to providing block data transfer capability between memory and peripherals, each of the two DTC channels can perform peripheral-to-peripheral and memory-to-memory transfers. A special Search mode of operation compares data read from memory or peripherals with the contents of a pattern register. A search can be performed concurrently with transfers or as an operation in itself.

In all operations (Search, Transfer, and Transfer-and-Search), the DTC can operate in either Flowthrough or Flyby transfer mode. In the Flowthrough mode, data is stored temporarily within the DTC on its way from source to destination. In this mode transfers can be made between a word-oriented memory and a byte-oriented peripheral through the bidirectional byte/word funneling option. In Flyby mode, data is transferred in a single step (from source to destination), thus providing twice the throughput.

The Z8016 DTC takes full advantage of the Z8000 memory management scheme by interfacing directly to the Z8010 Memory Management Unit (MMU) or the Z8015 Paged Memory Management Unit (PMMU). In this configuration, 8M bytes of logical address range are provided for each CPU address space. Alternatively, the

- Z8016 Z-DTC Can operate in logical address space with Zilog Memory Management Units, providing an 8M byte
- logical addressing range and 16M byte physical addressing range. Programmable chaining operation provides automatic
- loading of control parameters from memory into each channel.
- Software- or hardware-controlled Wait state insertion.
- Z-BUS<sup>TM</sup> daisy-chain interrupt hierarchy and busrequest structure.

Z8016 DTC can operate independently of an MMU, directly addressing up to 16M bytes of physical address space.

In addition to providing a hardware WAIT input to accommodate different memory or peripheral speeds, the Z8016 DTC allows the user to program the automatic insertion of either zero, one, two, or four Wait states for either source or destination addresses. Alternatively, the WAIT input pin function can be disabled and these software-programmed Wait states used exclusively.

The Z8016 DTC minimizes CPU involvement by allowing each channel to load its control registers from memory automatically when a DMA operation is complete. By loading the address of the next block of control parameters as part of this operation, command chaining is accomplished. The only action required of the CPU is to load the address of the control parameter table into the channel's Chain Address register and then issue a Start Chain command.

In some DMA applications, data is transferred continuously between the same two locations. To service these repetitive DMA operations, base registers are provided on each channel to reinitialize the current source and destination address registers. This re-initialization eliminates the need for reloading registers from memory tables.

The Z8016 DTC is directly Z-BUS compatible, and operates within the Z8000 daisy-chain vectored-priority interrupt scheme. The Demand Interleave operation allows the DTC to surrender the bus to the external system, or to alternate between internal channels. This capability allows for parallel operations between dual channels or between a DTC channel and the CPU.

The DTC can be used to provide a central DMA function

for the CPU or to provide dispersed DMA operations in conjunction with a wide variety of Z8000 Family peripheral controllers.

The Z8016 DTC is packaged in a 48-pin DIP and uses a single +5 V power supply.

The Z8016 DTC pin functions and assignments are shown in Figures 1 and 2, respectively.



#### SIGNAL DESCRIPTIONS

**AD<sub>0</sub>-AD<sub>15</sub>.** Address/Data Bus (bidirectional, active High, 3-state) pins 5-20. These multiplexed Address/Data lines are used for all I/O and memory transactions.

**AS.** Address Strobe (bidirectional, active Low, 3-state) pin 44. When the DTC is bus master the rising edge of  $\overline{AS}$  (while  $\overline{DS}$  is High) indicates that addresses are valid. When the DTC is not bus master, the address lines are sampled on the rising edge of  $\overline{AS}$ . There are no timing requirements between  $\overline{AS}$  as an input and the DTC clock, because the Z-BUS does not use a bused clock. If  $\overline{AS}$  and  $\overline{DS}$  are simultaneously Low, the DTC will be reset.

**BAI.** Bus Acknowledge In (input, active Low) pin 1. Signals that the bus has been released for DTC control. In multiple-DTC configurations, the BAI pin of the highest-priority DTC is normally connected to the Bus Acknowledge pin of the CPU. Each lower-priority DTC has its BAI connected to the BAO of the next higherpriority DTC.

**BAO.** Bus Acknowledge Out (output, active Low) pin 3. In a multiple-DMA configuration, this pin signals that no higher-priority DTC has requested the bus. BAI and BAO form a daisy chain for multiple-DTC priority resolution. **BUSREQ.** Bus Request (bidirectional, active Low, opendrain) pin 2. BUSREQ is used by the DTC to obtain control of the bus from the CPU. Before driving BUSREQ active, the DTC samples this line to ensure that another request is not already being made by another device. Since the DTC internally synchronizes the sampled BUSREQ signal, transitions on BUSREQ can be asynchronous with respect to the DTC clock.

**B/W.** Byte/Word (output, 3-state) pin 35. This output indicates the type of data transferred on the Address/Data (A/D) bus. A High on this line indicates a byte (8-bit) transfer and a Low indicates a word (16-bit) transfer. This signal is activated when  $\overline{AS}$  goes Low and remains valid for the duration of the transaction.

**CLK.** *DTC Clock* (input) pin 45. The Clock signal controls internal operations and the rates of data transfer. It is usually derived from a master system clock or an associated CPU clock. When the DTC is used with an MMU, both must be driven from the same clock signal. While many DTC input signals are asynchronous, transitions for other signals (such as WAIT inputs) must meet setup and hold requirements relative to the DTC clock. (See the timing diagrams for details.)

**CS/WAIT.** Chip Select/Wait (input, active Low) pin 42. When the DTC is not in control of the system bus, this pin serves as a Chip Select ( $\overline{CS}$ ) input. A CPU or other external device uses  $\overline{CS}$  to activate the DTC for reading and writing the DTC's internal registers. ( $\overline{CS}$  can be held Low for multiple transfers to and from the DTC, provided that  $\overline{AS}$  and  $\overline{DS}$  are enabled for each transfer.) There are no timing requirements between the  $\overline{CS}$  input and the DTC clock; the  $\overline{CS}$  input timing requirements are only defined relative to  $\overline{AS}$ .

When the DTC is in control of the system bus, this pin serves as the  $\overline{WA|T}$  input. Slow memories and peripheral devices can use  $\overline{WA|T}$  to extend  $\overline{DS}$  during bus transfers. Unlike the  $\overline{CS}$  input, transitions on the  $\overline{WA|T}$  input must meet certain timing requirements relative to the DTC clock (see the Active State timing diagram for details). The  $\overline{WA|T}$  function can be disabled using a control bit in the Master Mode register, in which case this input is treated as a Chip Select only and is ignored when the DTC is in control of the system bus.

**DACK1, DACK2.** *DMA Acknowledge* (output, active Low) pins 39 and 40. There is one DMA Acknowledge line associated with each channel. The DACK lines are programmed in the Channel Mode register to be pulsed, held active, or held inactive during DMA transfers. During Flyby operations the DACK line is used for two purposes. It selects the peripheral involved in the transfer, and it provides timing information on when to access the bus. During flowthrough operations the DACK line can be programmed to be active or inactive during a DMA transfer. DACK is not output during chaining operations.

**DREQ**<sub>1</sub>, **DREQ**<sub>2</sub>. *DMA Request* (input, active Low) pins 36 and 37. There is a DMA Request line associated with each channel. These lines can make transitions independent of the DTC clock. They are used by external logic to initiate and control DMA operations performed by the DTC.

**DS.** Data Strobe (bidirectional, active Low, 3-state) pin 43. A Low on this signal while  $\overline{AS}$  is High indicates that the A/D bus is being used to transfer data. When the CPU is bus master and is transferring information to or from the DTC,  $\overline{DS}$  is a timing input used by the DTC to move data to or from the A/D bus.

**EOP.** End of Process (bidirectional, active Low, opendrain, asynchronous) pin 38. This line is output when a Terminal Count (TC) or Match Condition (MC) termination occurs (see Termination section). An external source can terminate a DMA operation in progress by driving EOP Low. EOP always applies to the active channel; if no channel is active, EOP is ignored. The Suppress output of the MMU can be connected to EOP to terminate DMA accesses that violate the MMU protection settings. To provide full access protection, an external EOP is accepted even during chaining.

**IEI.** Interrupt Enable In (input, active High) pin 46. IEI is used with IEO to form an interrupt daisy chain when there is more than one interrupt-driven device. A High IEI indicates that no other higher-priority device has an interrupt under service or is requesting an interrupt.

**IEO.** Interrupt Enable Out (output, active High) pin 48. IEO is High only if IEI is High and the CPU is not servicing an interrupt from the requesting DTC. IEO is connected to the next lower-priority device's IEI input and thus inhibits interrupts from lower-priority devices.

**INT.** Interrupt Request (output, open-drain, active Low) pin 47. This signal is pulled Low when the DTC requests an interrupt.

 $N/\overline{S}$ . Normal/System (output, 3-state) pin 30. The  $N/\overline{S}$  signal is activated when the DTC is bus master. The  $N/\overline{S}$  signal indicates which memory space is being accessed by going High for normal memory and Low for system memory.

**R/W.** Read/Write (bidirectional, 3-state, Low = write) pin 41. When the DTC is not bus master, R/W is a status input used to indicate whether data is being read from (High) or written to (Low) the DTC. When the DTC is bus master, R/W is an output used to indicate whether the DTC is reading or writing the addressed location. During Flyby DMA operations, the "Flyby peripheral" (Figure 3) inverts the R/W signal to determine whether it must read or write.

**SN<sub>0</sub>-SN<sub>6</sub>.** Segment Number (output, 3-state) pins 21-25 and 28-29. In logical address configuration, these lines provide the segment number field of a 23-bit segmented address. The SN<sub>0</sub>-SN<sub>6</sub> I/O address information can be used to increase the DTC's logical I/O address space beyond that of the CPU. In physical address configuration, these lines provide bits 23 through 17 of a 24-bit linear address. The 24th bit (MSB) is output on SN<sub>7</sub>/MMU Sync.

**SN7 or MMU Sync.** Segment Number 7 or MMU Sync (output, 3-state) pin 27. In a logical address space configuration (with MMU), this line outputs an active High pulse prior to each machine cycle. The MMU uses this signal to synchronize access to its translation table and to differentiate between CPU and DTC control. The MMU ignores MMUSYNC if the status lines (ST<sub>0</sub>-ST<sub>3</sub>) indicate

that an I/O transaction is being performed. This output is Low when the DTC is not bus master and the MM1 bit in the Master Mode register is set.

In a physical address space configuration (without MMU), this line outputs SN<sub>7</sub>, which becomes the 24th address bit in a linear address space. The 24-bit linear address configuration allows the DTC to access 16M bytes of memory. This pin floats to the high impedance state when the DTC is not bus master and the MM1 bit is cleared.

**ST<sub>0</sub>-ST<sub>3</sub>.** Status (bidirectional, 3-state) pins 31-34. When the DTC is bus master, these lines are outputs indicating the type of memory or I/O transaction being performed. When the DTC is not bus master, the status lines are inputs used to detect Interrupt and Segment Trap Acknowledge cycles (Table 1).

| ST3 | ST2 | ST1 | ST <sub>0</sub> | Transaction/Operation                                  | Status Code<br>Generated/Decoded |
|-----|-----|-----|-----------------|--------------------------------------------------------|----------------------------------|
| 0   | 0   | 0   | 0               | Internal Operation                                     |                                  |
| 0   | 0   | 0   | 1               | Memory Refresh                                         |                                  |
| 0   | 0   | 1   | 0               | I/O Transaction                                        | Generated                        |
| 0   | 0   | 1   | 1               | Special I/O Transaction                                | Generated                        |
| 0   | 1   | 0   | 0               | Segment Trap Acknowledge                               | Decoded                          |
| 0   | 1   | 0   | 1               | Nonmaskable Interrupt Acknowledge                      | Decoded                          |
| 0   | 1   | 1   | 0               | Nonvectored Interrupt Acknowledge                      | Decoded                          |
| 0   | 1   | 1   | 1               | Vectored Interrupt Acknowledge                         | Decoded                          |
| 1   | 0   | 0   | 0               | Memory Transaction for Data/DTC Chaining               | Generated                        |
| 1   | 0   | 0   | 1               | Memory Transaction for Stack                           | Generated                        |
| 1   | 0   | 1   | 0               | Reserved                                               |                                  |
| 1   | 0   | 1   | 1               | Reserved                                               |                                  |
| 1   | 1   | 0   | 0               | Memory Transaction for Program Fetch (Subsequent Word) | Generated                        |
| 1   | 1   | 0   | 1               | Memory Transaction for Program Fetch (First Word)      |                                  |
| 1   | 1   | 1   | 0               | Reserved                                               |                                  |
| 1   | 1   | 1   | 1               | Reserved                                               |                                  |

#### Table 1. Status Codes

#### **FUNCTIONAL DESCRIPTION**

#### **Channel Initialization**

The Z8016 DTC operates with a minimum of interaction with the host CPU. Each channel's operation is determined by the settings of its own set of control registers. Each channel is initialized when the DTC loads its control parameters from memory into its control registers during the chaining operation. To initiate the chaining operation, the CPU is required to program the Master Mode register and each channel's Chain Address register. Then each channel's control registers are automatically loaded by the DTC with control parameters stored in a chain control table in memory, located at the address pointed to by that channel's Chain Address register. Once the channel registers are loaded, the DTC is ready to perform DMA operations. **Initiating DMA Operations.** DMA operations can be initiated in three ways:

- Software Request. The CPU can issue Software Request commands to start DMA operations on a specific channel. This channel must then request control of the bus and perform transfers.
- Hardware Request. DMA operations can be started by forcing a channel's DREQ input Low, as described in the Transfer Modes section.
- Starting After Chaining. If the Software Request bit of the Channel Mode register is loaded with a 1 during chaining, the channel will perform the programmed DMA operation at the end of chaining. If the channel is

programmed for Single Operation or Demand mode, it will perform the operation immediately. The channel will give up the bus after chaining and before the operation if the CPU Interleave bit in the Master Mode register is set. Note that once a channel starts a chaining operation by fetching a reload word, it retains bus control at least until all of the registers specified in the reload word have been loaded from memory.

#### Transfers

The Z8016 DTC uses three basic types of operation: Transfer, Search, and Transfer-and-Search.

During a Transfer operation, the DTC obtains control of the system A/D bus from the CPU. Data is read from one addressable port (source) and is written to another addressable port (destination) in words or bytes. This applies to both Flyby and Flowthrough transfers.

Flyby transfers use a single addressing/transfer cycle, in which data is transferred directly from the source to the destination with no intermediate storage (Figure 3). This method of transfer provides higher throughput than Flowthrough transfers but cannot be used for memoryto-memory transfer.

Flowthrough transfers are used for all combinations of addressable memory and I/O spaces. These transfers use independent double Addressing/Transfer cycles, in which data is stored temporarily in the DTC while being transferred from source to destination (Figure 4). Flowthrough transfers can use the funneling option. which allows mixing of data sizes between source and destination. For example, a byte-oriented peripheral can conveniently supply data to a word-oriented memory. This option requires no added circuitry for either memory or peripherals.



Figure 3. Configuration of a Flyby Transaction


During a Search operation, data is read from the source port and compared byte-by-byte with a pattern register containing a programmable match byte. The Search operation can be programmed to stop either when the read data matches (Stop-on-Match) or when it fails to match the masked pattern (Stop-on-No-Match). For word reads, the Channel Mode register can be used to select either 8- or 16-bit compares.

Transfer-and-Search operations combine the transfer and search functions to facilitate the transfer of variablelength data blocks. While data is being transferred between two ports, a simultaneous search is made for a bit-maskable byte match. Transfer-and-Search can be performed in either Flowthrough or Flyby mode. A Flyby Transfer-and-Search can be used to increase throughput for transfers between peripherals or between memory and a peripheral; it cannot be used for memoryto-memory transfers.

**Transfer Modes.** The Z8016 DTC operates in either of two transfer modes: Single or Demand. The Demand mode is further divided into the Demand Dedicated with Bus Hold, Demand Dedicated with Bus Release, and Demand Interleave modes.

The Single mode is used with peripherals that transfer single bytes or words at irregular intervals. Each Software Request command causes the channel to perform a single DMA operation and each application of a Highto-Low transition on the DREQ input also initiates a DMA operation. Each time a Single mode DMA operation ends, the channel relinquishes the bus unless a new transition has occurred on DREQ.

In the Demand mode, when the DREQ input is active, transfer cycles are executed repeatedly until the transfer is completed. In the Demand Dedicated with Bus Hold mode, the active channel retains control of the bus until the transfer is complete, even after the DREQ input has gone inactive. In the Demand Dedicated with Bus Release mode, the active channel releases control of the bus when the DREQ input goes inactive. When the DREQ input becomes active again, control of the bus is re-acquired and the transfer operation continues.

The Demand Interleave mode has two options, programmable in the Master Mode register bit MM2. If MM2 is set, the DTC relinquishes and re-requests bus control after every DMA operation.

This permits the CPU and other devices to gain bus control. If both channels receive active DREQ inputs, each channel relinquishes control to the CPU after each operation. In the second option (MM2 is 0), control can pass from one channel to the other without requiring the DTC to release bus control. If both channels receive active DREQ inputs, control alternates between channels and the DTC retains bus control until all channel operations are complete.

Wait States. The Z8016 DTC can insert Wait cycles into the DMA Transaction cycle under hardware or software control. The CS/WAIT input can be multiplexed to function as a Chip Select for the DTC when it does not have control of the bus, and as a WAIT input when the DTC is the bus controller. Multiplexing CS and WAIT requires external logic, but the DTC can be programmed to insert Wait states automatically without external logic when accessing either I/O or memory addresses. Either zero, one, two, or four Wait states can be added. Wait states can be programmed separately for the Current Address registers and for the Chain Address register. Programmable Wait cycle insertion allows memories and peripherals of different speeds to be associated with I/O and memory addresses.

**Interrupts.** On the Z8016 DTC, each channel is an interrupt source and has its own vector register for identifying the source of the interrupt during a CPU/DTC Interrupt Acknowledge transaction. An interrupt can result from a Match Condition (MC), End-Of-Process (EOP), or Terminal Count (TC) on either channel. The user selects the action to be performed by setting bits in the Channel Mode register.

Three bits in each channel's Status register control interrupts. These are the Channel Interrupt Enable (CIE) bit, the Interrupt Pending (IP) bit, and the Interrupt Under Service (IUS) bit.

Devices connected to any of the CPU's three interrupt inputs resolve priority conflicts with an interrupt daisy chain, as shown in Figure 5. The daisy chain has two functions. During an Interrupt Acknowledge transaction, it determines which interrupt source is being acknowledged. At all other times, it determines which interrupt sources can initiate an interrupt request.

The Z8016 DTC has an interrupt queuing capability, which includes a two-deep interrupt queue on each channel. This allows the DTC to continue normal operation between the time an interrupt is issued and the time the Interrupt Acknowledge is received.



### Figure 5. Interrupt Daisy Chain

### Termination

DMA operations can end in one of the following three ways:

 A Terminal Count (TC) termination occurs when a channel's Current Operation Count register goes to 0.

# MEMORY MANAGEMENT

The DTC can be configured to operate in physical address space or logical address space. When the DTC is operated in logical address space, the segment and offset portions of the address registers combine to form 23-bit logical addresses. In conjunction with a CPU, DMA operations can be handled through the Z8010 MMU or the Z8015 PMMU. MMUs offer dynamic segment relocation, segment protection, and other memory management features.

- An End-of-Process (EOP) termination occurs when the DTC'S EOP pin is driven Low by external logic.
- A Match Condition (MC) termination occurs when data being Searched or Transferred-and-Searched meets the match condition programmed in the Channel Mode register.

In the physical address space configuration, the segment and offset portions of the DTC's address registers are combined with the SN<sub>7</sub> output to form a single 24-bit linear address. The extended I/O addressing capability of the DTC can be used to increase the DTC's physical I/O address space beyond that of the CPU. Figure 6 illustrates various DTC configuration options with the Z8000 CPUs and MMUs.

#### DTC WITH Z8001/3 (SEGMENTED) CPU



DTC WITH Z8002/4 (NONSEGMENTED) CPU

Z8016

DTC

DTC WITH Z8001/3 (SEGMENTED) CPU AND MMU

**Z**8016

DTC

-16-

OFFSET

**←**7→

SEG

-24-

LINEAR ADDRESS

16-OFFSET

Z8002/4

CPU

Z8001/3

CPU

Z8010 OR

Z8015

MMU

SYSTEM BUS

Figure 6. DTC Configurations

SYSTEM BUS



# INTERNAL STRUCTURE

The internal structure of the Z8016 DTC includes driver and receiver circuitry for interfacing with Zilog's Z-BUS. The DTC's internal bus interfaces with the Z-BUS and services all internal logic and registers, as illustrated in the DTC block diagram (Figure 7).



# **REGISTER DESCRIPTION**

The DTC contains chip-level control registers as well as channel-level registers that are duplicated for each channel. Registers on the DTC that can be read by the CPU are either fast- or slow-readable. CPU I/O instructions can read fast-readable registers without Wait states. Slow-readable registers can be read by the CPU only if Wait states are inserted. This requires external logic to generate and time the application of Low signals on the CPUs WAIT input if the slow-readable registers are to be read.

### **Control Registers**

The four control registers direct the functioning of the DTC. (Figure 8.)

**Master Mode Register.** This register selects the way in which the DTC interfaces to the system. The following descriptions indicate how the individual bits in the Master Mode register are used. The Master Mode register is fast-readable.

*Chip Enable (CE).* The setting of this bit enables the DTC to request the bus, perform DMA operations and reload registers.

Logical/Physical Address Space (LPA). The setting of this bit determines how the system will view the segment and offset portions of the Current ARA and ARB registers. When LPA is set to 1 (Logical Address Space), the segment and offset portions of the Current ARA and ARB registers are treated as separate portions of the address. The 16-bit offset portion of the address will appear on pins  $AD_0-AD_{15}$  when  $\overline{AS}$  is Low. The 7-bit segment number appears on pins  $SN_0-SN_6$  for the duration of the transaction.

When this bit is set to 0 (Physical Address Space), the segment and offset portions of the Current ARA and ARB registers are treated as a single address and all eight segment bits in the register are used. Both the I/O and the memory addresses in Physical Memory Space are generated by loading the offset portion of the Current Address register onto the  $AD_0-AD_{15}$  bus and the segment portion of that register onto the  $SN_0-SN_7$  bus. (In conjunction with the nonsegmented Z8000 CPUs, either Logical or Physical Address Space setting may be used.)

Wait Line Enable (WLE). This bit is set to enable sampling of the  $\overline{\text{CS/WAIT}}$  line during memory and I/O transactions.

*Disable Lower Chain (DLC).* This bit is set to inhibit all lower priority devices on the interrupt daisy chain. While DLC is 0, the DTC generates Low and High signals on the IEO output in response to IEI.

No Vector on Interrupt (NVI). This bit determines whether the DTC channel or a peripheral returns a vector during Interrupt Acknowledge cycles. While the bit is

#### MASTER MODE REGISTER



cleared, a channel receiving an Interrupt Acknowledge will drive the contents of its Interrupt Save register onto the A/D bus while  $\overline{\text{DS}}$  is Low. While this bit is set, interrupts are serviced in an identical manner, but the A/D bus remains in a high impedance state throughout the Acknowledge cycle.

#### **COMMAND REGISTER**



CHAIN CONTROL REGISTER (CHAIN LOADABLE ONLY) (WRITE ONLY)



#### **TEMPORARY REGISTER**

Figure 8. Control Registers

Interrupt Acknowledge Field (two bits). This field is used to select the type of Interrupt Acknowledge cycle the DTC is to respond to. The setting of this field must correspond to the IEI/IEO daisy chain on which the DTC is located. The DTC can respond to Nonmaskable Interrupt (NMI), Nonvectored Interrupt (NVI), or Segment Trap Acknowledge cycles.

*CPU Interleave Enable.* When this bit is set, interleaving of bus use between the CPU and the DTC is enabled.

**Chain Control Register.** This 16-bit register specifies which registers are to be loaded from memory during a chaining operation. The Chain Control register is loaded from the memory location pointed to by the Chain Address register. The Chain Control register is chain loadable only and cannot be accessed by the CPU.

**Command Register.** The Command register is an 8-bit write-only register written to by the host CPU to execute commands. The Command register is loaded from the data on AD<sub>7</sub>-AD<sub>0</sub>; the data on AD<sub>15</sub>-AD<sub>8</sub> is disregarded.

**Temporary Register.** This 16-bit register is used to hold data during Flowthrough transfers, Search operations, and Transfer-and-Search operations. The Temporary register cannot be written or read by the CPU.

#### **Channel-Level Registers**

Each of the DTC's two channels has a complete set of channel-level registers. This set consists of both General-Purpose and Special-Purpose registers, as illustrated in Figure 9. The General-Purpose registers are commonly found on DMA devices and can be read or written by the CPU. The Special-Purpose registers provide additional features specific to the Z8016 DTC.

**General-Purpose Registers.** The General-Purpose register set on each channel consists of the Current Address registers A and B, the Base Address registers A and B, the Base and Current Operation Count registers, and the Channel Mode register (Figure 10).

**Current and Base Address Registers A and B.** The Current Address registers A and B are used to point to the source and destination for DMA operations. The contents of the Base Address registers A and B are transferred into the Current Address registers A and B at the end of a DMA operation if the user enables base-to-current reloading in the Completion field of the Channel Mode register. The base-to-current reload operation facilitates repetitive DMA operations without the multiple memory accesses required by chaining.

Each of the Base and Current Address registers A and B consist of two words. The first word contains a 7-bit Tag field and an 8-bit Segment Number field. The second word contains a 16-bit offset. The use of the Tag field is

described below. The use of the Segment Number field depends upon the setting of the LPA bit in the Master Mode register. The Base and Current Address registers are fast-readable and can be loaded by chaining.

*Programmable Wait Field.* This field allows the insertion of zero, one, two, or four Wait states into memory or I/O accesses addressed by the offset and segment fields.

Address Control Field. At the end of each iteration of a DMA operation, the address can be incremented, decremented, or left unchanged. Memory addresses are changed by one if the address points to a byte operand or by two if the address points to a word operand.

Address Reference Field. This portion of the Tag field is used to select whether the address pertains to memory space or I/O space. The N/ $\overline{S}$  output line is always Low (indicating System) for I/O space but can be either High (Normal) or Low (System) for memory space.

**Current and Base Operation Count Registers.** The 16-bit Current Operation Count register specifies the number of words or bytes to be transferred, searched, or transferred-and-searched. For word-to-word operations and byte-word funneling, this register must be programmed with the number of words to be transferred or searched.

The Base Operation Count register reinitializes the current source and destination in the Current Operation Count register. Each time data is transferred or searched, the Current Operation Count register is decremented by one. Once all of the data is transferred or searched, the Current Operation Count register will contain zero. If the transfer on search stops before the Current Operation Count register reaches zero, the contents of the register indicate the number of bytes or words remaining to be transferred or searched. This allows a channel to be restarted from where it left off without requiring reloading of the Current Operation Count registers. The Current and Base Operation Count registers are slowreadable and can be loaded by chaining.

**Channel Mode Register.** This register selects the type of DMA operation the channel is to perform, how the operation is to be executed, and what action is to be taken when the operation finishes. The Channel Mode register is slow-readable and can be loaded by chaining.

Data Operation and Transfer Type Field. These fields are used to select the type of operation the channel is to perform along with the operand size. The specific codes are listed in Tables 2 and 3. The Flip bit is used to select which of the Current Address Registers A (ARA), or B (ARB), points to the source and which points to the destination address.







#### **SPECIAL-PURPOSE CHANNEL REGISTERS**

Figure 9. Channel-Level Registers



BASE AND CURRENT ADDRESS

# BASE AND CURRENT OPERATION COUNT REGISTERS

| _   | _   |                 |                 | _   |             |    |                |    |                |                |    |                |                |    |                |
|-----|-----|-----------------|-----------------|-----|-------------|----|----------------|----|----------------|----------------|----|----------------|----------------|----|----------------|
| D15 | D14 | D <sub>13</sub> | D <sub>12</sub> | D11 | <b>D</b> 10 | D9 | D <sub>8</sub> | D7 | D <sub>6</sub> | D <sub>5</sub> | D4 | D <sub>3</sub> | D <sub>2</sub> | D1 | D <sub>0</sub> |

#### CHANNEL MODE REGISTER



Figure 10. General-Purpose Channel Registers

| Table 2. Data Operation Field         |                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Operand Size<br>Code/Operation ARA AR |                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Tran                                  | sfer                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Byte                                  | Byte                                                                                                                                                       | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Byte                                  | Word                                                                                                                                                       | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Word                                  | Word                                                                                                                                                       | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Byte                                  | Byte                                                                                                                                                       | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Word                                  | Word                                                                                                                                                       | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Fransfer-an                           | d-Search                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Byte                                  | Byte                                                                                                                                                       | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Byte                                  | Word                                                                                                                                                       | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Word                                  | Word                                                                                                                                                       | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Byte                                  | Byte                                                                                                                                                       | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Word                                  | Word                                                                                                                                                       | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Sear                                  | ch                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Byte                                  | Byte                                                                                                                                                       | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Word                                  | Word                                                                                                                                                       | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Illegal                               |                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                       | 2. Data O<br>Operat<br>ARA<br>Tran<br>Byte<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Word | 2. Data Operation F<br>Operand Size<br>ARA ARB<br>Transfer<br>Byte Byte<br>Byte Word<br>Word Word<br>Byte Byte<br>Word Word<br>Fransfer-and-Search<br>Byte Byte<br>Byte Byte<br>Word Word<br>Byte Byte<br>Word Word<br>Byte Byte<br>Byte Byte<br>Word Word<br>Byte Byte<br>Word Word |  |  |  |

*Completion Field.* This field is used to program the action taken by the channel at the end of a DMA operation. When a DMA operation ends, the channel can perform any combination of the following options:

- Interrupt the CPU (Interrupt Enable field)
- Base-to-Current reload (B to C Reload field)
- Chain reload the next DMA operation (Chain Enable field)

The options are performed according to the bits set in the Interrupt Enable, B to C Reload, and Chain Enable fields for each type of termination that occurs; the NAC bit in the Status register is automatically set on completion of a DMA operation.

Match Control Field. This 2-bit field determines whether matches use an 8-bit or 16-bit pattern and whether the channel is to Stop-On-Match or Stop-On-No-Match. The specific codes for the Match Control field are listed in Table 3.

| Table 3. | Transfer  | Type  | Field  | and | Match | Control | Field  |
|----------|-----------|-------|--------|-----|-------|---------|--------|
| lable J. | 114113161 | i ype | 1 1010 | anu | waten | CONTROL | i ieiu |

| Code | Transfer Type             | Match Control         |
|------|---------------------------|-----------------------|
| 00   | Single Transfer           | Stop on No Match      |
| 01   | Demand Dedicated/Bus Hold | Stop on No Match      |
| 10   | Demand Dedicated/Bus      |                       |
|      | Release                   | Stop on Word<br>Match |
| 11   | Demand Interleave         | Stop on Byte Match    |

Pulse DACK (PD). This bit determines when the DACK Ine is active. While cleared, the channel's DACK line is active whenever the channel is performing a DMA operation, regardless of the type of transaction. While the PD bit is set, the DACK pin is inactive during chaining, Flowthrough Transfers, Flowthrough Transfer-and-Searches, and Searches. DACK is pulsed active during Flyby Transfers and Flyby Transfer-and-Searches at the time necessary to strobe data into, or out of, the Flyby peripheral.

Hardware Request Mask (HRM). If this bit is set, a DMA operation can be started by applying a Low on the channel's DREQ input.

Software Request (SR). If this bit is set during chaining, the channel performs the programmed DMA operation at the end of the chaining operation.

**Special Purpose Registers.** The Special-Purpose registers on each channel are the Pattern and Mask registers, the Status register, the Interrupt Vector register, the Interrupt Save registers, and the Chain Address register (Figure 11).

**Pattern and Mask Registers.** These registers are used in Search and Transfer-and-Search operations. The Pattern register contains the pattern that the read data is compared to. The Mask register allows the user to exclude or mask selected Temporary register bits from comparison by setting the corresponding Mask register bit to 1. The Pattern and Mask registers are slowreadable and can be loaded by chaining.

**Status Register.** The Status register on each channel reports the status of that channel. The functions of the individual bits are indicated in the following field descriptions. The Status register is fast-readable.

*Completion Status Field.* Three bits indicate whether the DMA operation ended as a result of TC, MC, or EOP. The TC bit is set if the Operation Count (reaching zero) ends the DMA operation. The MC bit is set if a pattern match termination occurs. The EOP bit is set when an EOP termination ends a DMA transfer. The appropriate combination of the TC, MC, and EOP bits is set if multiple reasons exist for ending a DMA operation. The Match Condition High byte (MCH) and Match Condition Low byte (MCL) bits report the match states of the upper and lower comparator bytes of the last word transfered. The MCH and MCL bits are updated with each transfer.

These bits are set when the associated comparator bytes are matched, regardless of whether Stop-on-Match or Stop-on-no-Match is programmed.

Hardware Interface Status Field. The Hardware Request (HRQ) bit provides a means of monitoring the channel's DREQ input line. While DREQ is Low, the HRQ bit is set. While the Hardware Mask (HM) bit is set, the DTC is prevented from responding to a Low on the DREQ line. However, the HRQ bit always reports the status of DREQ regardless of the status of the HM bit.

*DTC Status Field.* This field reports the current channel status to the CPU. The "channel initialized and waiting for request" status is implicitly indicated if bits  $ST_{12}$  through  $ST_9$  are clear.

Second Interrupt Pending (SIP). When a second interrupt is to be issued before the first interrupt is acknowledged, this bit is set and the channel relinquishes the bus until an Acknowledge occurs.

Waiting for Bus (WFB). This bit is set when the channel is waiting for bus control to perform a DMA operation.

*No Auto-Reload or Chaining (NAC).* This bit is set under the following conditions:

- A channel completes a DMA operation and neither Base-to-Current reloading nor auto-chaining is enabled.
- A channel is issued an EOP during chaining.
- A Reset is issued to the DTC.

Chaining Abort (CA). This bit is set when a channel is issued an  $\overline{\text{EOP}}$  during chaining or a Reset is issued to the DTC. The Chain Abort (CA) bit holds the No Auto-Reload or Chaining (NAC) bit in the set state until the  $\overline{\text{EOP}}$  bit is cleared. The CA bit is cleared when a new Chain Address Segment and Tag word or Offset word is loaded into the channel.

Interrupt Status Field. The Channel Interrupt Enable (CIE), Interrupt Pending (IP), and Interrupt Under Service (IUS) bits are used to control the way a channel generates an interrupt. An interrupt source with its IP bit set makes an interrupt request if all of the following conditions are met: Interrupts are enabled, (CIE bit = 1), there is no Interrupt Under Service (IUS bit = 0), no higher priority interrupt is being serviced, and no Inter-

rupt Acknowledge transaction is in progress. When an interrupt source has an Interrupt Under Service (IUS = 1), all lower priority interrupt sources are prevented from requesting interrupts.

Interrupt Vector and Interrupt Save Registers. The 8-bit Interrupt Vector register contains the vector or identifier to be output during an Interrupt Acknowledge cycle. When an interrupt occurs, the contents of the Interrupt Vector register and bits ST<sub>9</sub>-ST<sub>15</sub> of the Status register are stored in the 16-bit Interrupt Save register. Because the vector and status are stored, a new vector can be loaded during chaining and a new DMA operation can be performed before an Interrupt Acknowledge cycle occurs. If another interrupt occurs on the channel before the first is acknowledged, further channel activity is suspended. When a clear IP command is issued, the status and vector for the second interrupt are loaded into the Interrupt Save register and channel operation resumes. The DTC can retain only two interrupts for each channel. The Interrupt Save register is fastreadable.

**Chain Address Register.** This register points to the chain control table in memory containing data to be loaded into the channel's registers. The Chain Address register consists of two words (Figure 11). The first word consists of a Segment and Tag field. The second word contains the 16-bit offset portion of the memory address. Bit 15 in the Segment field is ignored when the DTC is configured for logical address space (LPA = 1). The Tag field contains two bits used to designate the number of Wait states to be inserted during accesses to the Chain Control table. The Chain Address register is fast-readable and is loadable by chaining.

Table 4 provides a list of register addresses.

#### STATUS REGISTER



INTERRUPT SAVE REGISTER



#### CHAIN ADDRESS REGISTER







|                                                |           | Table 4. Register Address Summary                 |
|------------------------------------------------|-----------|---------------------------------------------------|
| Address<br>(AD <sub>7</sub> -AD <sub>0</sub> ) | (Hex)     | Control Registers                                 |
| X011100X                                       | 38        | Master Mode                                       |
| X 0 1 0 1 1 1 X                                | 2E        | Command Channel 1                                 |
| X010110X                                       | 2C        | Command Channel 2                                 |
|                                                |           | General-Purpose Channel Registers                 |
| X 0 0 1 1 0 1 X                                | 1A        | Current Address Register A-Channel 1, Segment/Tag |
| X 0 0 0 1 0 1 X                                | 0A        | Current Address Register A-Channel 1, Offset      |
| X 0 0 1 1 0 0 X                                | 18        | Current Address Register A-Channel 2, Segment/Tag |
| X 0 0 0 1 0 0 X                                | 08        | Current Address Register A-Channel 2, Offset      |
| X 0 0 1 0 0 1 X                                | 12        | Current Address Register 8-Channel 1, Segment/Tag |
| X 0 0 0 0 0 1 X                                | 02        | Current Address Register B-Channel 1, Offset      |
| X 0 0 1 0 0 0 X                                | 10        | Current Address Register B-Channel 2, Segment/Tag |
| X 0 0 0 0 0 X                                  | 00        | Current Address Register B-Channel 2, Offset      |
| X001111X                                       | 1E        | Base Address Register A-Channel 1, Segment/Tag    |
| X000111X                                       | OE        | Base Address Register A-Channel 1, Offset         |
| X 0 0 1 1 1 0 X                                | 1C        | Base Address Register A-Channel 2, Segment/Tag    |
| X 0 0 0 1 1 0 X                                | OC        | Base Address Register A-Channel 2, Offset         |
| X 0 0 1 0 1 1 X                                | 16        | Base Address Register B-Channel 1, Segment/Tag    |
| X000011X                                       | 06        | Base Address Register B-Channel 1, Offset         |
| X001010X                                       | 14        | Base Address Register B-Channel 2. Segment/Tag    |
| X000010X                                       | 04        | Base Address Register B-Channel 2, Offset         |
| X011001X                                       | 32        | Current Operation Count Channel 1                 |
| X011000X                                       | 30        | Current Operation Count Channel 2                 |
| X011011X                                       | 36        | Base Operation Count Channel 1                    |
| X011010X                                       | 34        | Base Operation Count Channel 2                    |
|                                                |           | Special-Purpose Channel Registers                 |
| X100101X                                       | 4A        | Pattern Channel 1                                 |
| X 1 0 0 1 0 0 X                                | 48        | Pattern Channel 2                                 |
| X100111X                                       | 4E        | Mask Channel 1                                    |
| X 1 0 0 1 1 0 X                                | 4C        | Mask Channel 2                                    |
| X010111X                                       | 2E        | Status Channel 1                                  |
| X010110X                                       | 2C        | Status Channel 2                                  |
| X010101X                                       | 2A        | Interrupt Save Channel 1                          |
| X010100X                                       | 28        | Interrupt Save Channel 2                          |
| X101101X                                       | 5A        | Interrupt Vector Channel 1                        |
| X101100X                                       | 58        | Interrupt Vector Channel 2                        |
| X010011X                                       | 26        | Chain Address Channel 1 Segment/Tag               |
| X010001X                                       | 22        | Chain Address, Channel 4 Offset                   |
| X010010X                                       | 24        | Chain Address, Channel 2 Segment/Tag              |
| X010000X                                       | 27        | Chain Address, Channel 2 Offset                   |
| X101011X                                       | 20        | Channel Mode Channel 1 High                       |
| X101011X                                       | 50        |                                                   |
| X101001X                                       | 52        | Channel Mode Channel 2 High                       |
| X101010X                                       | -04<br>E0 |                                                   |
| X I U I U U U X                                | 50        | Channel Mode Channel 2 Low                        |

NOTE: X = ignored.

# ADDRESSING

The address generated by the DTC is always a byte address, even though the memory is organized as 16-bit words. All word-sized data is word-aligned and must be addressed by even addresses ( $A_0 = 0$ ). With byte transfers, the least significant address bit determines which half of the A/D bus is used for the transfer. An

# COMMANDS

The Z8016 DTC responds to several commands that give the CPU direct control over operating parameters. The commands described below are executed immediately after being written by the CPU into the DTC's Command register. A summary of the DTC commands is given in Table 5.

#### Reset

The Reset command forces the DTC into an idle state, in which it waits for a Start Chain command. The Start Chain command initiates a chain operation on either channel.

even address specifies the most significant byte  $(AD_8-AD_{15})$ , and an odd address specifies the least significant byte  $(AD_0-AD_7)$ . This addressing mechanism applies to memory accesses as well as to I/O and Special I/O accesses.

#### Software Request

A channel's Software Request command initiates a previously programmed transfer. If both channels are active, Channel 1 has priority.

#### Set/Clear Hardware Mask

The Set/Clear Hardware Mask command sets or clears the Hardware Mask bit in the selected channel's Mode register.

#### Table 5. DTC Command Summary

|                                  | Орсос | Example<br>Code |       |
|----------------------------------|-------|-----------------|-------|
| Command                          | 7654  | 3210            | (HEX) |
| Reset                            | 000X  | XXXX            | 00    |
| Start Chain Channel 1            | 101X  | XXX0            | A0    |
| Start Chain Channel 2            | 101X  | XXX1            | A1    |
| Clear Software Request Channel 1 | 010X  | XX00            | 40    |
| Clear Software Request Channel 2 | 010X  | XX01            | 41    |
| Set Software Request Channel 1   | 010X  | XX10            | 42    |
| Set Software Request Channel 2   | 010X  | XX11            | 43    |
| Clear Hardware Mask Channel 1    | 100X  | XX00            | 80    |
| Clear Hardware Mask Channel 2    | 100X  | XX01            | 81    |
| Set Hardware Mask Channel 1      | 100X  | XX10            | 82    |
| Set Hardware Mask Channel 2      | 100X  | XX11            | 83    |
| Clear CIE, IUS, IP Channel 1     | 001E  | SP00            | *     |
| Clear CIE, IUS, IP Channel 2     | 001E  | SP01            | *     |
| Set CIE, IUS, IP Channel 1       | 001E  | SP10            | *     |
| Set CIE, IUS, IP Channel 2       | 001E  | SP11            | *     |
| Clear Flip Bit Channel 1         | 011X  | XX00            | 60    |
| Clear Flip Bit Channel 2         | 011X  | XX01            | 61    |
| Set Flip Bit Channel 1           | 011X  | XX10            | 62    |
| Set Flip Bit Channel 2           | 011X  | XX11            | 63    |

\*NOTES: 1. E = Set to 1 to perform set/clear on CIE, Clear to 0 for no effect on CIE.

2 S = Set to 1 to perform set/clear on IUS, Clear to 0 for no effect on IUS.

3 P = Set to 1 to perform set/clear on IP, Clear to 0 for no effect on IP.

4. X = "don't care" bit This bit is not decoded and may be 0 or 1.

5 Flip bit = reset to 0 for ARA = src, ARB = dst Set to 1 for ARA = dst, ARB = src.

#### Set/Clear IP, IUS, and CIE

The Set/Clear IP, IUS, and CIE commands manipulate the Interrupt Control bits located in each channel's Status register. These bits implement the interrupt daisychain control. The IP, IUS, and CIE bits for each channel can be set and cleared individually or in combination.

# TIMING

The following descriptions and timing diagrams refer to the relative timing relationships of DTC signals during basic operations. For exact timing information, refer to the composite timing diagrams.

### **Bus Request And Acknowledge**

Before the DTC can perform a DMA operation, it must gain control of the system bus. The BUSREQ, BAI, and BAO interface pins provide connections between the DTC and the host CPU and other DMA devices to arbitrate which device has control of the system bus. When the DTC wants to gain bus control, it drives BUSREQ Low. Bus Request and Acknowledge timing is shown in Figure 12.

### **Flowthrough Transactions**

Timing for Flowthrough I/O and Flowthrough Memory transactions (Figures 13 and 14, respectively) is identical. There are two types of I/O space on the Z8016: I/O and Special I/O. Status lines  $ST_0-ST_3$  specify when an I/O operation is being performed and which of the two I/O spaces is being accessed. During an I/O transaction,

# Set/Clear Flip Bit

The Set/Clear Flip Bit command reverses the source and destination, thereby reversing the direction of data transfer without reprogramming the channel.

status signal N/ $\bar{S}$  will be Low to indicate a System Level operation.

The timing for I/O operations is identical to the timing of Flowthrough memory transactions. An I/O cycle consists of three states:  $T_1$ ,  $T_2$ , and  $T_3$ . The TWA state is a Wait state that can be inserted into the transaction cycle. The  $\overline{AS}$  output is pulsed Low to mark the beginning of a T-cycle. The N/ $\overline{S}$  line is set Low (System) and the R/ $\overline{W}$  and B/ $\overline{W}$  lines select Read or Write operations for bytes or words. The N/ $\overline{S}$ , R/ $\overline{W}$  and B/ $\overline{W}$  lines become stable during  $T_1$  and remain stable until the end of  $T_3$ .

I/O address space is byte-addressed but both 8- and 16-bit data sizes are supported. During I/O transactions, the  $B/\overline{\!W}$  output is High for byte transactions and Low for word transactions.

The R/ $\overline{W}$  output is High during Read operations and Low during Write operations.  $\overline{DS}$  is driven Low to signal the peripherals that data can be gated onto, or received from, the bus.  $\overline{DS}$  is driven High to signal the end of the I/O transaction.



Figure 12. Bus Request and Acknowledge Timing







\*For logical addressing only. \*\*For physical addressing only.

Figure 14. Flowthrough Memory Transaction Timing

#### **Flyby Transactions**

A Flyby operation is performed during three T-states. AS is pulsed during T1 to signal the output of address information. R/W is High if the current ARA specifies source, and Low if the current ARB specifies destination. DS and DACK are driven active during T<sub>2</sub> to initiate the transfer, and driven inactive during  $T_3$  to conclude the transfer. Wait states can be inserted between T2 and T3 to extend the active time to DS and DACK. Flyby transaction timing is shown in Figure 15.



\*Toggles for memory access in logical address space only. \*\*For physical addressing only.

\*\*\* N/S will be low for I/O transactions.

(A) Address is current ARA (B) Address is current ARB



# **DREQ** Timing

The following section describes DREQ timing for various operations.

A High-to-Low transition of DREQ causes a single iteration of a DMA operation. A new transition can occur after the Low-to-High AS transition on the first memory or I/O access of the DMA iteration. Figure 16 shows the timing for a new transition to be applied and recognized to avoid giving up the bus at the end of the current iteration.

In Bus Hold mode,  $\overrightarrow{DREQ}$  is sampled when a channel gains bus control. If  $\overrightarrow{DREQ}$  is Low, an iteration of a DMA operation is performed. If  $\overrightarrow{DREQ}$  is High, the channel retains bus control and continues to drive all bus control signals active or inactive, but performs no DMA operation.

In Demand mode during DMA operation, DREQ is sampled to determine whether the channel should perform another cycle or release the bus (Figure 17).

DREQ is sampled after each End of Chaining or Base-to-Current Reloading operation. If DREQ is active, the channel begins performing DMA operations immediately, without releasing the bus.

# DACK Timing

During I/O and memory transactions, WAIT is sampled in the middle of T<sub>2</sub>. If WAIT is High, and no programmable Wait states are selected, the DTC proceeds to T<sub>3</sub>. Otherwise, one or more Wait states are inserted. WAIT is also sampled during T<sub>WA</sub>. If WAIT is High the DTC proceeds to T<sub>3</sub>, otherwise, additional Wait states are inserted. When both hardware and software Wait states are inserted, each WAIT time is sampled. A Low causes a hardware Wait state insertion is suspended until WAIT is High. Hardware Wait states can be inserted any time during the software Wait state sequence. DACK timing is shown in Figure 18.

#### EOP Timing

 $\overline{EOP}$  is driven Low when a TC, MC, or  $\overline{EOP}$  termination occurs. When a DMA operation has terminated,  $\overline{EOP}$  is sampled on the falling edge of T<sub>3</sub> to determine if  $\overline{EOP}$  has been driven Low. The generation of internal  $\overline{EOP}$ s and sampling of external  $\overline{EOPs}$  for Transfers-and-Searches follows the same timing used for Transfers.  $\overline{EOP}$  timing is shown in Figure 19.



Figure 16. Sample DREQ During Single Transfer DMA Operations



(D) Sampling DREQ at End of Base-to-Current Reloading





Figure 19. EOP Timing

# ACTIVE STATE TIMING



# AC CHARACTERISTICS† Timing for DTC as Bus Master

|        |           |                                                      | 4 N  | ٨Hz  | 6 N | lHz |
|--------|-----------|------------------------------------------------------|------|------|-----|-----|
| Number | Symbol    | Parameters                                           | Min  | Max  | Min | Max |
| 1      | TcC       | Clock Cycle Time                                     | 250  | 2000 | 165 |     |
| 2      | TwCh      | Clock Width (High)                                   | 105  |      | 70  |     |
| 3      | TwCl      | Clock Width (Low)                                    | 105  |      | 70  |     |
| 4      | TfC       | Clock Fall Time                                      |      | 20   |     | 10  |
| 5      | TrC       | Clock Rise Time                                      |      | 20   |     | 15  |
| 6      | TdC(SNv)  | Clock t to Segment Number Valid (50pf Load) Delay*** |      | 110  |     | 90  |
| 7      | TdC(SNn)  | Clock 1 to Segment Number Valid Delay                | 20   |      | 10  |     |
| 8      | TdC(Bz)   | Clock ↑ to Bus Float Delay                           |      | 65   |     | 50  |
| 9      | TdC(A)    | Clock ↑ to Address Valid Delay                       |      | 100  |     | 90  |
| 10     | TdC(Az)   | Clock ↑ to Address Float Delay                       |      | 65   |     | 50  |
| 11     | TdA(DI)   | Address Valid to Data In Required Valıd Delay        | 400  |      | 305 |     |
| 12     | TsDI(C)   | Data In to Clock ↓ Setup Time                        | 20   |      | 15  |     |
| 13     | TdDS(A)   | DS ↑ to Address Active Delay                         | 80   |      | 45  |     |
| 14     | TdC(DO)   | Clock ↑ to Data Out Valid Delay                      |      | 100  |     | 90  |
| 15     | ThDI(DS)  | DS ↑ to Data In Hold Time                            | 0    |      | 0   |     |
| 16     | TdDO(DS)  | Data Out Valid to DS ↑ Delay                         | 230  |      | 200 |     |
| 21     | TdDO(SW)  | Data Out Valid to DS ↓ (Write) Delay                 | 55   |      | 35  |     |
| 24     | TdC(ASf)  | Clock ↑ to ĀS ↓ Delay                                |      | 70   |     | 60  |
| 25     | TdA(AS)   | Address Valid to AS ↑ Delay                          | 50   |      | 35  |     |
| 26     | TdC(ASr)  | Clock ↓ to AS ↑ Delay                                |      | 80   |     | 60  |
| 27     | TdAS(DI)  | AS ↑ to Data In Required Valid Delay                 |      | 300  |     | 220 |
| 28     | TdDS(AS)  | DS ↑ to AS ↓ Delay                                   | 75   |      | 35  |     |
| 29     | TwAS      | AS Width (Low)                                       | 80   |      | 60  |     |
| 30     | TdAS(A)   | AS ↑ to Address Valid Delay                          | 60   |      | 45  |     |
| 31     | TdAz(DSR) | Address Float to DS (Read) ↓ Delay                   | 0    |      | 0   |     |
| 32     | TdAS(DSR) | AS ↑ to DS ↓ (Read) Delay                            | 75   |      | 40  |     |
| 33     | TdDSR(DI) | DS (Read) ↓ to Data In Required Valid Delay          | 165  |      | 155 |     |
| 34     | TdC(DSr)  | Clock ↓ to DS ↑ Delay                                |      | 70   |     | 65  |
| 35     | TdDS(DO)  | DS ↑ to Data Out (Write Only) and Status Valid (Read |      |      |     |     |
|        |           | and Write) Delay                                     | 85   |      | 45  |     |
| 36     | TdA(DSR)  | Address Valıd DS (Read) ↓ Delay                      | 120  |      | 110 |     |
| 37     | TdC(DSR)  | Clock ↑ to DS (Read) ↓ Delay                         |      | 60   |     | 60  |
| 38     | TwDSR     | DS (Read) Width (Low)                                | 275  |      | 185 |     |
| 39     | TdC(DSW)  | Clock ↓ to DS (Write) ↓ Delay                        |      | 60   |     | 60  |
| 40     | TwDSW     | DS (Write) Width (Low)                               | 160  |      | 150 |     |
| 41     | TdDSI(DI) | DS (Input) ↓ to Data In Required Valid Delay         |      | 325  |     | 210 |
| 42     | TdC(DSf)  | Clock ↓ to DS (I/O) ↓ Delay                          |      | 60   |     | 60  |
| 43     | TwDS      | DS (I/O) Width (Low)                                 | 150* |      | 150 |     |
| 47     | TdC(S)    | Clock ↑ to Status Valid Delay                        |      | 110  |     | 80  |
| 48     | TdS(AS)   | Status Valid to AS ↑ Delay                           | 60   |      | 35  |     |
| 62     | TsWT(C)   | WAIT to Clock ↓ Setup Time                           | 20   |      | 20  |     |
| 63     | ThWT(C)   | WAIT to Clock ↓ Hold Time                            | 30   |      | 30  |     |
| 96     | TdC(SNr)  | Clock ↑ to SN7/MMUSYNC ↑ Delay * *                   |      | 110  |     | 110 |
| 97     | TdC(SNf)  | Clock ↑ to SN7/MMUSYNC ↓ Delay * *                   | 20   | 110  |     | 110 |
|        |           | -                                                    |      |      |     |     |

NOTES:

\*Wait states should be inserted by programming a hardware when accessing slow peripherals. \*\*Logical Addressing only.

\*\*\*130 ns max with Logical Addressing. †Units in nanoseconds (ns).

# **INACTIVE STATE TIMING**







\*For logical addressing only \*\*For physical addressing only Note 1 The DTC will begin driving the bus on the clock cycle following the clock cycle in ,which the set-up parameters are met.

AC CHARACTERISTICS† Timing for DTC as Bus Slave and CPU-DTC Bus Exchange

|        |             |                                                                                                   |      | 4 MHz |      | 6 MHz |  |
|--------|-------------|---------------------------------------------------------------------------------------------------|------|-------|------|-------|--|
| Number | Symbol      | Parameters                                                                                        | Min  | Max   | Min  | Max   |  |
| 64     | TwDRQ       | DREQ Pulse Width (Single Transfer Mode)                                                           | 20   |       | 20   |       |  |
| 65     | TsDRQ(C)    | DREQ Valid to Clock t Setup Time                                                                  | 60   |       | 50   |       |  |
| 66     | ThDRQ(C)    | Clock ↑ to DREQ Valid Hold Time                                                                   | 20   |       | 20   |       |  |
| 67     | TdC(BRQf)   | Clock ↑ to BUSREQ ↓ Delay                                                                         |      | 150   |      | 120   |  |
| 68     | TdC(BRQr)   | Clock↓to BUSREQ↑Delay                                                                             |      | 165   |      | 150   |  |
| 69     | TdBRQ(BUSc) | BUSREQ ↑ to Control Bus Float Delay                                                               |      | 140   |      | 110   |  |
| 70     | TdBRQ(BUSd) | BUSREQ ↑ to AD Bus Float Delay                                                                    |      | 140   |      | 110   |  |
| 71     | TdDSA(RDV)  | $\overline{\text{DS}}$ $\downarrow$ (Acknowledge) to Data Output Valid Delay                      |      | 135   |      | 120   |  |
| 72     | TdDSA(RDZ)  | DS↑ (Acknowledge) to Data Output Float Delay                                                      |      | 80    |      | 75    |  |
| 73     | TdDSR(DOD)  | $\overline{\text{DS}} \downarrow$ (IOR) to Data Output Driven Delay                               |      | 135   |      | 120   |  |
| 74     | TdDSR(RDZ)  | DS ↑ (IOR) to Data Output Float Delay                                                             |      | 80    |      | 75    |  |
| 75     | TwAS        | AS Low Width                                                                                      | 70   |       | 50   |       |  |
| 76     | TsA(AS)     | Address Valid to AS ↑ Setup Time                                                                  | 30   |       | 10   |       |  |
| 77     | ThAS(Av)    | AS ↑ to Address Valid Hold Time                                                                   | 50   |       | 40   |       |  |
| 78     | TdAS(DS)    | ĀS↑to DS↓Delay (I/O)                                                                              | 50   |       | 40   |       |  |
| 79     | TsCS(AS)    | CS Valid to AS ↑ Setup Time                                                                       | 0    |       | 0    |       |  |
| 80     | ThCS(AS)    | AS ↑ to CS Valid Hold Time                                                                        | 40   |       | 30   |       |  |
| 81     | TwAS(DS)    | $\overline{AS}$ and $\overline{DS}$ Simultaneously Low Time (Reset)                               | 3TcC |       | 3TcC |       |  |
| 82     | TdBAI(Az)   | BAI ↑ to SN <sub>0</sub> -SN <sub>7</sub> , AD <sub>0</sub> -AD <sub>15</sub> Float Delay (Reset) |      | 135   |      | 120   |  |
| 83     | TdBAI(ST)   | BAI ↑ to ST <sub>0</sub> -ST <sub>3</sub> , R/₩, B/₩, N/S̄ Float Delay (Reset)                    |      | 100   |      | 80    |  |
| 84     | TdBAI(DS)   | BAI ↑ to DS, AS Float Delay (Reset)                                                               |      | 100   |      | 85    |  |
| 85     | TdDS(Dn)    | DS ↑ (IOW) to Data Valid Hold Time                                                                | 40   |       | 40   |       |  |
| 86     | TdAC(DRV)   | Address Valid to Data (IOR) Required Valid Delay                                                  |      | 540   |      | 345   |  |
| 87     | TdAZ(DS)    | Address Float to DS ↓ (IOR) Delay                                                                 | 0    |       | 0    |       |  |
| 88     | TwDS(IO)    | DS (IO) Low Width                                                                                 | 150* |       | 150  |       |  |
| 89     | TsD(DS)     | Data (IOW) Valid to DS ↑ Setup Time                                                               | 40   |       | 40   |       |  |
| 90     | TrDS(W)     | DS ↑ (IOW) to DS ↓ (IOW) (Write Recovery Time                                                     |      |       |      |       |  |
|        |             | applies only for issuing Command)                                                                 | 4TcC |       | 4TcC |       |  |
| 91     | TsBAK(C)    | BAI Valid to Clock ↑ Setup Time                                                                   | 60   |       | 50   |       |  |
| 92     | TdAS(DS)    | ĀS ↑ to DS ↓ (ACK) Delay                                                                          | 100  |       | 100  |       |  |
| 93     | TwDS(AK)    | DS (ACK) Low Width                                                                                | 150  |       | 150  |       |  |
| 94     | TdBRQ(BAI)  | BUSREQ ↓ to BAI ↓ Required Delay                                                                  | 0    |       | 0    |       |  |
| 95     | TsS(AS)     | Status Valid to AS ↑ Setup Time                                                                   | 40   |       | 0    |       |  |
| 98     | TdBAI (BAO) | BAI ↑, ↓ to BAO ↑, ↓ Delay                                                                        |      | 80    |      | 70    |  |
| 99     | TdIEI(IEO)  | IEI ↑, ↓ to IEO ↑, ↓ Delay                                                                        |      | 80    |      | 60    |  |

NOTES.

\*2000 ns for reading slow-readable registers (worst case) †Units in nanoseconds (ns).

# **ABSOLUTE MAXIMUM RATINGS**

| Voltages on all pins with respect |                           |
|-----------------------------------|---------------------------|
| to GND                            | 0.3V to +7.0V             |
| Operating Ambient                 |                           |
| Temperature                       | .See Ordering Information |
| Storage Temperature               | 65°C to +150°C            |
|                                   |                           |

# STANDARD TEST CONDITIONS

The DC characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- T<sub>A</sub> as specified in Ordering Information

All AC parameters assume a load capacitance of 50 pf max.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the

# DC CHARACTERISTICS

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, operation of the device at any condition above those indicated in the operational sections of these specifications is not implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability

Package Information section. Refer to the Literature List for additional documentation.

Standard Test Load

**Open-Drain Test Load** 

| Symbol          | Parameter                      | Min                  | Max                   | Unit | Condition                              |
|-----------------|--------------------------------|----------------------|-----------------------|------|----------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | V <sub>CC</sub> -0.4 | V <sub>CC</sub> + 0.3 | V    | Driven by External Clock Generator     |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3                 | 0.45                  | ٧    | Driven by External Clock Generator     |
| V <sub>IH</sub> | Input High Voltage             | 2.0                  | V <sub>CC</sub> + 0.3 | ٧    |                                        |
| V <sub>IL</sub> | Input Low Voltage              | -0.3                 | 0.8                   | ٧    |                                        |
| V <sub>OH</sub> | Output High Voltage            | 2.4                  |                       | V    | $I_{OH} = -250 \ \mu A$                |
| V <sub>OL</sub> | Output Low Voltage             |                      | 0.4                   | ٧    | $I_{OL} = +2.0 \text{ mA}$             |
| I <sub>IL</sub> | Input Leakage                  |                      | ±10                   | μA   | $0.4 \leq V_{\rm IN} \leq V_{\rm CC}$  |
| I <sub>OL</sub> | Output Leakage                 |                      | ±10                   | μA   | $0.4 \leq V_{\rm IN} \leq +V_{\rm CC}$ |
| Icc             | V <sub>CC</sub> Supply Current |                      | 350                   | mA   | $T_A = 0 ^{\circ}C$                    |
|                 |                                |                      |                       |      |                                        |

NOTE:  $V_{CC} = 5 V \pm 5\%$  unless otherwise specified.

# CAPACITANCE

| Symbol             | Parameter          | Min | Max | Unit |
|--------------------|--------------------|-----|-----|------|
| C <sub>CLOCK</sub> | Clock Capacitance  |     | 40  | pf   |
| C <sub>IN</sub>    | Input Capacitance  |     | 5   | pf   |
| COUT               | Output Capacitance |     | 10  | pf   |

T<sub>A</sub> = 25°C, f = 1 MHz.

Unmeasured pins returned to ground.

# **ORDERING INFORMATION**

| Z8016 Z-DTC, 4.0 MHz | Z8016A Z-DTC, 6.0 MH |  |  |  |
|----------------------|----------------------|--|--|--|
| 48-pin DIP           | 48-pin DIP           |  |  |  |
| Z8016 PS             | Z8016A PS            |  |  |  |
| Z8016 CS             | Z8016A CS            |  |  |  |
| Z8016 PE             | Z8016A PE            |  |  |  |
| Z8016 CE             | Z8016A CE            |  |  |  |

#### Codes

First letter is for package; second letter is for temperature.

| C | _ | Cora | mic | DIP |
|---|---|------|-----|-----|
| C | = | Cera |     | DIF |

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC
- TEMPERATURE
- $S = 0^{\circ}C to + 70^{\circ}C$ E = -40 °C to +85 °C  $M^{*}= -55^{\circ}C \text{ to } + 125^{\circ}C$

Example: PS is a plastic DIP, 0°C to +70°C.

+Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# z

- R = Protopack
- = Low Profile Protopack Т
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

# Z8030 Z8000<sup>®</sup> Z-SCC Serial Communications Controller

# Zilog

# Product Specification

need for external logic.

|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | April 1985                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Feαtures               | <ul> <li>Two independent, 0 to 1.5M bit/second, full-duplex channels, each with a separate crystal oscillator, baud rate generator, and Digital Phase-Locked Loop for clock recovery.</li> <li>Multi-protocol operation under program control; programmable for NRZ, NRZI, or FM data encoding.</li> <li>Asynchronous mode with five to eight bits and one, one and one-half, or two stop bits per character; programmable clock factor; break detection and generation; parity, overrun, and framing error detection.</li> <li>Synchronous mode with internal or external character synchronization on one or two</li> </ul> | <ul> <li>synchronous characters and CRC generation and checking with CRC-16 or CRC-CCITT preset to either 1s or 0s.</li> <li>SDLC/HDLC mode with comprehensive frame-level control, automatic zero insertion and deletion, I-field residue handling, abort generation and detection, CRC generation and checking, and SDLC Loop mode operation.</li> <li>Local Loopback and Auto Echo modes.</li> <li>1.544M bit/second T1 digital trunk compatible version available.</li> </ul> |
| General<br>Description | The Z8030 Z-SCC Serial Communications<br>Controller is a dual-channel, multi-protocol<br>data communications peripheral designed for<br>use with the Zilog Z-Bus. The Z-SCC functions<br>as a serial-to-parallel, parallel-to-serial con-                                                                                                                                                                                                                                                                                                                                                                                     | communications applications. The device con-<br>tains a variety of new, sophisticated internal<br>functions including on-chip baud rate<br>generators, Digital Phase-Locked Loops, and<br>crystal oscillators that dramatically reduce the                                                                                                                                                                                                                                        |

TxDA 40 AD<sub>0</sub> 39 AD<sub>2</sub> 38 AD<sub>4</sub> 37 AD<sub>6</sub> 36 DS 36 AS 36 RW 33 CS<sub>0</sub> AD, SERIAL DATA AD<sub>6</sub> RxDA TRXCA AD5 CHANNEL CLOCKS AD₄ RTxCA ADDRESS/ DATA BUS SYNCA AD3 CH-A AD2 W/REQA INT 5 IEO 6 IEI 7 INTACK 8 +5 V 9 W/REGA 10 SYNCA 11 RTXCA 12 RXDA 13 CHANNEL CONTROLS FOR MODEM, DMA, OR AD1 DTR/REQA AD RTSA ĀS BUS CTSA OTHER 32 CS1 31 GND TIMING AND RESET DS DCDA Z8030 Z-SCC R/W TXDE SERIAL DATA 30 W/REQB CS1 CONTROL **BxDB** 29 SYNCB 28 RTxCB CS<sub>0</sub> TRxCB CHANNEL CLOCKS RXDA 13 TRXCA 14 TXDA 15 DTR/REQA 16 RTSA 17 CTSA 18 DCDA 19 DCDA 19 INT RTxCB 27 RxDB 26 TRxCB INTACK SYNCB INTERRUPT CHANNEL CONTROLS FOR MODEM, DMA, OR OTHER СН-В W/REQB IFI 25 TxDB IEO DTR/REQB 24 DTR/REQB 23 RTSB 22 CTSB 21 DCDB RTSB CTSB Z8030 Z-SCC DCDB PCLK 20 +5V GND PCLK

verter/controller. The Z-SCC can be software-

configured to satisfy a wide variety of serial



**Z8030 Z-SCC** 

General Description (Continued) The Z-SCC handles asynchronous formats, synchronous byte-oriented protocols such as IBM Bisync, and Synchronous bit-oriented protocols such as HDLC and IBM SDLC. This versatile device supports virtually any serial data transfer application (cassette, diskette, tape drives, etc.).

The device can generate and check CRC codes in any Synchronous mode and can be programmed to check data integrity in various modes. The Z-SCC also has facilities for modem controls in both channels. In applications where these controls are not needed, the modem controls can be used for general-purpose I/O.

The Z-Bus daisy-chain interrupt hierarchy is also supported—as is standard for Zilog peripheral components.

The Z8030 Z-SCC is packaged in a 40-pin ceramic DIP and 44-pin chip carrier and uses a single +5V power supply.



Figure 2a. 44-pin Chip Carrier, Pin Assignments

#### Pin Description

The following section describes the pin functions of the Z-SCC. Figures 1 and 2 detail the respective pin functions and pin assignments.

**AD<sub>0</sub>-AD<sub>7</sub>.** Address/Data Bus (bidirectional, active High, 3-state). These multiplexed lines carry register addresses to the Z-SCC as well as data or control information to and from the Z-SCC.

**AS.** Address Strobe (input, active Low). Addresses on  $AD_0$ - $AD_7$  are latched by the rising edge of this signal.

 $\overline{\mathbf{CS}}_{\mathbf{0}}$ . Chip Select 0 (input, active Low). This signal is latched concurrently with the addresses on AD<sub>0</sub>-AD<sub>7</sub> and must be active for the intended bus transaction to occur.

 $\label{eq:constraint} \begin{array}{l} \textbf{CS}_1. \ Chip \ Select \ 1 \ (input, \ active \ High). \ This second select signal must also be active before the intended bus transaction can occur. \ CS_1 \ must remain active throughout the transaction. \end{array}$ 

**CTSA**, **CTSB**. Clear to Send (inputs, active Low). If these pins are programmed as Auto Enables, a Low on the inputs enables their respective transmitters. If not programmed as Auto Enables, they may be used as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise-time inputs. The Z-SCC detects pulses on these inputs and can interrupt the CPU on both logic level transitions.

**DCDA**, **DCDB**. Data Carrier Detect (inputs active Low). These pins function as receiver enables if they are programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow rise-time signals. The Z-SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.

**DS.** Data Strobe (input, active Low). This signal provides timing for the transfer of data into and out of the Z-SCC. If AS and DS coincide, this is interpreted as a reset.

**DTR/REQA**, **DTR/REQB**. Data Terminal Ready/Request (outputs, active Low). These outputs follow the state programmed into the DTR bit. They can also be used as general-purpose outputs or as Request lines for a DMA controller. **IEI.** Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interrupt-driven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

**IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing a Z-SCC interrupt or the Z-SCC is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

**INT.** Interrupt Request (output, open-drain, active Low). This signal is activated when the Z-SCC requests an interrupt.

**INTACK.** Interrupt Acknowledge (input, active Low). This signal indicates an active Interrupt Acknowledge cycle. During this cycle, the Z-SCC interrupt daisy chain settles. When DS becomes active, the Z-SCC places an interrupt vector on the data bus (if IEI is High). INTACK is latched by the rusing edge of AS.

**PCLK.** *Clock* (input). This is the master Z-SCC clock used to synchronize internal signals. PCLK is not required to have any phase relationship with the master system clock, although the frequency of this clock must be at least 90% of the CPU clock frequency for a Z8000. PCLK is a TTL level signal.

**RxDA**, **RxDB**. *Receive Data* (inputs, active High). These input signals receive serial data at standard TTL levels.

**RTxCA**, **RTxCB**. Receive/Transmit Clocks (inputs, active Low). These pins can be programmed in several different modes of operation. In each channel, **RTxC** may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock of the Digital Phase-Locked Loop. These pins can also be programmed for use with the respective **SYNC** pins as a crystal oscillator. The receive clock may be 1, 16, 32, or 64 times the data rate in Asynchronous modes.

**RTSA, RTSB.** Request To Send (outputs, active Low). When the Request To Send (RTS) bit

Pin Description (Continued) in Write Register 5 (Figure 11) is set, the RTS signal goes Low. When the RTS bit is reset in the Asynchronous mode and Auto Enable is on, the signal goes High after the transmitter is empty. In Synchronous mode or in <u>Asynchronous mode</u> with Auto Enable off, the RTS pin strictly follows the state of the RTS bit. Both pins can be used as general-purpose outputs.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (input). This signal specifies whether the operation to be performed is a read or a write.

**SYNCA**, **SYNCB**. Synchronization (inputs or outputs, active Low). These pins can act either as inputs, outputs, or part of the crystal oscillator circuit.

In the Asynchronous Receive mode (crystal oscillator option not selected), these pins are inputs similar to CTS and DCD. In this mode, transitions on these lines affect the state of the Synchronous/Hunt status bits in Read Register 0 (Figure 10) but have no other function.

In External Synchronization mode with the crystal oscillator not selected, these lines also act as inputs. In this mode, SYNC must be driven Low two receive clock cycles after the last bit in the synchronous character is received. Character assembly begins on the rising edge of the receive clock immediately preceding the activation of SYNC.

# Functional Description

The functional capabilities of the Z-SCC can be described from two different points of view: as a data communications device, it transmits and receives data in a wide variety of data communications protocols; as a Z8000 Family peripheral, it interacts with the Z8000 CPU and other peripheral circuits and is part of the Z-Bus interrupt structure.

**Data Communications Capabilities.** The Z-SCC provides two independent full-duplex channels programmable for use in any common Asynchronous or Synchronous data-communication protocol. Figure 3 and the

In the Internal Synchronization mode (Monosync and Bisync) with the crystal oscillator not selected, these pins act as outputs and are active only during the part of the receive clock cycle in which synchronous characters are recognized. The synchronous condition is not latched, so these outputs are active each time a synchronization pattern is recognized (regardless of character boundaries). In SDLC mode, these pins act as outputs and are valid on receipt of a flag.

**TxDA**, **TxDB**. *Transmit Data* (outputs, active High). These output signals transmit serial data at standard TTL levels.

**TRxCA**, **TRxCA**. *Transmit/Receive Clocks* (inputs or outputs, active Low). These pins can be programmed in several different modes of operation. TRxC may supply the receive clock or the transmit clock in the input mode or supply the output of the Digital Phase-Locked Loop, the crystal oscillator, the baud rate generator, or the transmit clock in the output mode.

**W/REQA**, **W/REQB**. Wait/Request (outputs, active Low. Open-drain when programmed for a Wait function; when programmed for a 3-state Request function). These dual-purpose outputs may be programmed as Request lines for a DMA controller or as Wait lines to synchronize the CPU to the Z-SCC data rate. The reset state is Wait.

following description briefly detail these protocols.

Asynchronous Modes. Transmission and reception can be accomplished independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, one-and-ahalf, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU both at the start and at the end of a received break. Reception is protected from spikes by a transient spike-rejection mechanism that checks the signal one-half a



Figure 3. Some Z-SCC Protocols

#### Functional Description (Continued)

bit time after a Low level is detected on the receive data input (RxDA or RxDB in Figure 1). If the Low does not persist (as in the case of a transient), the character assembly process does not start.

Framing errors and overrun errors are detected and buffered together with the partial character on which they occur. Vectored interrupts allow fast servicing or error conditions using dedicated routines. Furthermore, a built-in checking process avoids the interpretation of a framing error as a new start bit: a framing error results in the addition of one-half a bit time to the point at which the search for the next start bit begins.

The Z-SCC does not require symmetric transmit and receive clock signals—a feature allowing use of the wide variety of clock sources. The transmitter and receiver can handle data at a rate of 1, 1/16, 1/32, or 1/64 of the clock rate supplied to the receive and transmit clock inputs. In Asynchronous modes, the SYNC pin may be programmed as an input used for functions such as monitoring a ring indicator.

Synchronous Modes. The Z-SCC supports both byte-oriented and bit-oriented synchronous communication. Synchronous byte-oriented protocols can be handled in several modes, allowing character synchronization with a 6-bit or 8-bit synchronous character (Monosync), any 12-bit synchronization pattern (Bisync), or with an external synchronization signal. Leading synchronous characters can be removed without interrupting the CPU.

Five- or 7-bit synchronous characters are detected with 8- or 16-bit patterns in the Z-SCC by overlapping the larger pattern across multiple incoming synchronous characters as shown in Figure 4.

CRC checking for Synchronous byteoriented modes is delayed by one character time so that the CPU may disable CRC checking on specific characters. This permits the implementation of protocols such as IBM Bisync.

Both CRC-16 ( $X^{16} + X^{15} + X^2 + 1$ ) and CCITT ( $X^{16} + X^{12} + X^5 + 1$ ) error checking polynomials are supported. Either polynomial may be selected in all Synchronous modes. Users may preset the CRC generator and checker to all 1s or all 0s. The Z-SCC also provides a feature that automatically transmits CRC data when no other data is available for transmission. This allows for high speed transmissions under DMA control, with no need for CPU intervention at the end of a message. When there is no data or CRC to send in Synchronous modes, the transmitter inserts 6-, 8-, or 16-bit synchronous characters, regardless of the programmed character length.

The Z-SCC supports Synchronous bitoriented protocols, such as SDLC and HDLC, by performing automatic flag sending, zero insertion, and CRC generation. A special command can be used to abort a frame in transmission. At the end of a message, the Z-SCC automatically transmits the CRC and trailing flag when the transmitter underruns. The transmitter may also be programmed to send an idle line consisting of continuous flag characters or a steady marking condition.

If a transmit underrun occurs in the middle of a message, an external/status interrupt warns the CPU of this status change so that an abort may be issued. The Z-SCC may also be programmed to send an abort itself in case of an underrun, relieving the CPU of this task. One to eight bits per character can be sent, allowing reception of a message with no prior, information about the character structure in the information field of a frame.

The receiver automatically acquires synchronization on the leading flag of a frame in SDLC or HDLC and provides a synchronization signal on the SYNC pin (an interrupt can also be programmed). The receiver can be programmed to search for frames addressed by a single byte (or four bits within a byte) of a user-selected address or to a global broadcast address. In this mode, frames not matching either the user-selected or broadcast address are ignored. The number of address bytes can be extended under software control. For receiving data, an interrupt on the first received character, or an interrupt on every character, or on special condition only (endof-frame) can be selected. The receiver automatically deletes all 0s inserted by the transmitter during character assembly. CRC is also calculated and is automatically checked to validate frame transmission. At the end of transmission, the status of a received frame is available in the status registers. In SDLC mode, the Z-SCC must be programmed to use the SDLC CRC polynomial, but the generator and checker may be preset to all 1s or all 0s.



Figure 4. Detecting 5- or 7-Bit Synchronous Characters

Functional Description (Continued) The CRC is inverted before transmission and the receiver checks against the bit pattern 0001110100001111.

NRZ, NRZI or FM coding may be used in any lx mode. The parity options available in Asynchronous modes are available in Synchronous modes.

The Z-SCC can be conveniently used under DMA control to provide high-speed reception or transmission. In reception, for example, the Z-SCC can interrupt the CPU when the first character of a message is received. The CPU then enables the DMA to transfer the message to memory. The Z-SCC then issues an end-offrame interrupt and the CPU can check the status of the received message. Thus, the CPU is freed for other service while the message is being received. The CPU may also enable the DMA first and have the Z-SCC interrupt only on end-of-frame. This procedure allows all data to be transferred via the DMA.

**SDLC Loop Mode.** The Z-SCC supports SDLC Loop mode in addition to normal SDLC. In an SDLC Loop, there is a primary controller station that manages the message traffic flow on the loop and any number of secondary stations. In SDLC Loop mode, the Z-SCC performs the functions of a secondary station while a Z-SCC operating in regular SDLC mode can act as a controller (Figure 5).

A secondary station in an SDLC Loop is always listening to the messages being sent around the loop, and in fact must pass these messages to the rest of the loop by retransmitting them with a one-bit-time delay. The secondary station can place its own message on the loop only at specific times. The controller signals that secondary stations may transmit messages by sending a special character, called an EOP (End Of Poll), around the loop. The EOP character is the bit pattern 1111110. Because of zero insertion during messages, this bit pattern is unique and easily recognized.

When a secondary station has a message to transmit and recognizes an EOP on the line, it



Figure 5. An SDLC Loop

changes the last binary 1 of the EOP to a 0 before transmission. This has the effect of turning the EOP into a flag sequence. The secondary station now places its message on the loop and terminates the message with an EOP. Any secondary stations further down the loop with messages to transmit can then append their messages to the message of the first secondary station by the same process. Any secondary stations without messages to send merely echo the incoming messages and are prohibited from placing messages on the loop (except upon recognizing an EOP).

SDLC Loop mode is a programmable option in the Z-SCC. NRZ, NRZI, and FM coding may all be used in SDLC Loop mode.

Baud Rate Generator. Each channel in the Z-SCC contains a programmable baud rate generator. Each generator consists of two 8-bit time constant registers that form a 16-bit time constant, a 16-bit down counter, and a flip-flop on the output producing a square wave. On startup, the flip-flop on the output is set in a High state, the value in the time constant register is loaded into the counter, and the counter starts counting down. The output of the baud rate generator toggles upon reaching 0, the value in the time constant register is loaded into the counter, and the process is repeated. The time constant may be changed at any time, but the new value does not take effect until the next load of the counter.

The output of the baud rate generator may be used as either the transmit clock, the receive clock, or both. It can also drive the Digital Phase-Locked Loop (see next section).

If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the baud <u>rate generator</u> may be echoed out via the TRxC pin.

The following formula relates the time constant to the baud rate (the baud rate is in bits/second and the BR clock period is in seconds):

| baud rate | = | 1                                         |
|-----------|---|-------------------------------------------|
|           |   | 2 (time constant + 2) × (BR clock period) |

**Digital Phase-Locked Loop.** The Z-SCC contains a Digital Phase-Locked Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock may then be used as the Z-SCC receive clock, the transmit clock, or both.

For NRZI encoding, the DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the

**Z8030 Z-SCC** 

#### Functional Description (Continued)

incoming data stream for edges (either 1 to 0 or 0 to 1). Whenever an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), producing a terminal count closer to the center of the bit cell.

For FM encoding, the DPLL still counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream should occur between counts 15 and 16 and between counts 31 and 0. The DPLL locks for edges only during a time centered on the 15 to 16 counting transition.

The 32x clock for the DPLL can be programmed to come from either the  $\overline{RTxC}$  input or the output of the baud rate generator. The DPLL output may be programmed to be echoed out of the Z-SCC via the  $\overline{TRxC}$  pin (if this pin is not being used as an input).

Data Encoding The Z-SCC may be programmed to encode and decode the serial data in four different ways (Figure 6). In NRZ encoding, a 1 is represented by a High level and a 0 is represented by a Low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. In FM1 (more properly, bi-phase mark) a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition at the center of the bit cell. In FMO (bi-phase space), a transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell, and a 1 is represented by no additional transition at the center of the bit cell. In addition to these four methods, the Z-SCC can be used to decode Manchester (bi-phase level) data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1, the bit is a 0. If the transition is 1 to 0 the bit is a 1.

Auto Echo and Local Loopback. The Z-SCC is capable of automatically echoing everything it receives. This feature is useful mainly in Asynchronous modes, but works in Synchronous and SDLC modes as well. In Auto Echo mode, TxD is RxD. Auto Echo mode can be used with NRZI or FM encoding with no additional delay, because the data stream is not decoded before retransmission. In Auto Echo mode, the  $\overline{\text{CTS}}$  input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and WAIT/REQUEST on transmit.

The Z-SCC is also capable of Local Loopback. In this mode TxD is RxD, just as in Auto Echo mode. However, in Local Loopback mode, the internal transmit data is tied to the internal receive data and RxD is ignored (except to be echoed out via TxD). The  $\overline{\text{CTS}}$  and  $\overline{\text{DCD}}$  inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works in Asynchronous, Synchronous and SDLC modes with NRZ, NRZI or FM coding of the data stream.

**I/O Interface Capabilities.** The Z-SCC offers the choice of Polling, Interrupt (vectored or nonvectored), and Block Transfer modes to transfer data, status, and control information to and from the CPU. The Block Transfer mode can be implemented under CPU or DMA control.

**Polling.** All interrupts are disabled. Three status registers in the Z-SCC are automatically updated whenever any function is performed. For example, end-of-frame in SDLC mode sets a bit in one of these status registers. The idea behind polling is for the CPU to periodically read a status register until the register contents indicate the need for data to be transferred. Only one register needs to be



Figure 6. Data Encoding Methods

Functional Description (Continued) read; depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for data transfer. An alternative is a poll of the Interrupt Pending register to determine the source of an interrupt. The status for both channels resides in one register.

**Interrupts.** The Z-SCC interrupt scheme conforms to the Z-Bus specification. When a Z-SCC responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector may be placed on the A/D bus. This vector is written in WR2 and may be read in RR2A or RR2B (Figures 10 and 11).

To speed interrupt response time, the Z-SCC can modify three bits in this vector to indicate status. If the vector is read in Channel A, status is never included; if it is read in Channel B, status is always included.

Each of the six sources of interrupts in the Z-SCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation of the IE bit is straightforward. If the IE bit is set for a given interrupt source, then that source can request interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts may be requested. The IE bits are write only.

The other two bits are related to the Z-Bus interrupt priority chain (Figure 7). As a Z-Bus peripheral, the Z-SCC may request an interrupt only when no higher priority device is requesting one, e.g., when IEI is High. If the device in question requests an interrupt, it pulls down INT. The CPU then responds with INTACK, and the interrupting device places the vector on the A/D bus.

In the Z-SCC, the IP bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the  $\overline{INT}$  output is pulled Low, requesting an interrupt. In the Z-SCC, if the IE bit is not set by enabling interrupts, then the IP for that source can never be set. The IP is set two or three  $\overline{AS}$  cycles after the interrupt condition occurs. Two or three  $\overline{AS}$  rising edges are required from the time an interrupt condition occurs until  $\overline{INT}$  is activated. The IP bits are readable in RR3A.

is being serviced. If an IUS is set, all interrupt sources of lower priority in the Z-SCC and external to the Z-SCC are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the Z-SCC being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle if there are no higher priority devices requesting interrupts. There are three three of unterrupt.

There are three types of interrupts: Transmit, Receive, and External/Status. Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit, and External/Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enabled, the CPU is interrupted when the transmit buffer becomes empty. (This implies that the transmitter must have had a data character written into it so that it can become empty.) When enabled, the receiver can interrupt the CPU in one of three ways:

- Interrupt on First Receive Character or Special Receive Condition.
- Interrupt on All Receive Characters or Special Receive Condition.
- Interrupt on Special Receive Condition Only.

Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer mode. A Special Receive Condition is one of the following: receiver overrun, framing error in Asynchronous mode, end-of-frame in SDLC mode and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character available interrupt only in the status placed in the vector during the Interrupt Acknowledge cycle. In Interrupt on First Receive Character, an interrupt can occur from Special Receive Conditions any time after the first receive character interrupt.

The main function of the External/Status interrupt is to monitor the signal transitions of the  $\overline{\text{CTS}}$ ,  $\overline{\text{DCD}}$ , and  $\overline{\text{SYNC}}$  pins; however, an External/Status interrupt is also caused by a Transmit Underrun condition, or a zero count



Figure 7. Z-BUS Interrupt Schedule

The IUS bits signal that an interrupt request

#### Functional in the baud rate generator, or by the detection Description of a Break (Asynchronous mode), Abort (SDLC mode) or EOP (SDLC Loop mode) sequence in (Continued) the data stream. The interrupt caused by the Abort or EOP has a special feature allowing the Z-SCC to interrupt when the Abort or EOP sequence is detected or terminated. This feature facilitates the proper termination of the current message, correct initialization of the next message, and the accurate timing of the Abort condition in external logic in SDLC mode. In SDLC Loop mode, this feature allows secondary stations to recognize the wishes of the primary station to regain control of the loop during a poll sequence.

**CPU/DMA Block Transfer.** The Z-SCC provides a Block Transfer mode to accommodate

Architecture The Z-SCC internal structure includes two full-duplex channels, two baud rate generators, internal control and interrupt logic, and a bus interface to the Zilog Z-Bus. Associated with each channel are a number of CPU block transfer functions and DMA controllers. The Block Transfer mode uses the WAIT/REQUEST output in conjunction with the Wait/Request bits in WR1. The WAIT/ REQUEST output can be defined under software control as a WAIT line in the CPU Block Transfer mode or as a REQUEST line in the DMA Block Transfer mode.

To a DMA controller, the Z-SCC REQUEST output indicates that the Z-SCC is ready to transfer data to or from memory. To the CPU, the WAIT line indicates that the Z-SCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The DTR/ REQUEST line allows full-duplex operation under DMA control.

read and write registers for mode control and status information, as well as logic necessary to interface to modems or other external devices (Figure 8).

The logic for both channels provides



Figure 8. Block Diagram of Z-SCC Architecture


Figure 9. Data Path

640

2016-010

#### Architecture (Continued)

formats, synchronization, and validation for data transferred to and from the channel interface. The modem control inputs are monitored by the control logic under program control. All of the modem control signals are generalpurpose in nature and can optionally be used for functions other than modem control.

The register set for each channel includes ten control (write) registers, two sync character (write) registers, and four status (read) registers. In addition, each baud rate generator has two (read/write) registers for holding the time constant that determines the baud rate. Finally, associated with the interrupt logic is a write register for the interrupt vector accessible through either channel, a write-only Master Interrupt Control register and three read registers: one containing the vector with status infomation (Channel B only), one containing the vector without status (Channel A only), and one containing the Interrupt Pending bits (Channel A only).

The registers for each channel are designated as follows:

WR0-WR15 — Write Registers 0 through 15. RR0-RR3, RR10, RR12, RR13, RR15 — Read Registers 0 through 3, 10, 12, 13, 15.

Table 1 lists the functions assigned to each read or write register. The Z-SCC contains only one WR2 and WR9, but they can be accessed by either channel. All other registers are paired (one for each channel).

**Data Path.** The transmit and receive data path illustrated in Figure 9 is identical for both channels. The receiver has three 8-bit buffer registers in an FIFO arrangement, in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service an interrupt at the beginning of a block of high speed data. Incoming data is routed through one of several paths (data or CRC) depending on the selected mode (the character length in Asynchronous modes also determines the data path).

The transmitter has an 8-bit Transmit Data

buffer register loaded from the internal data bus and a 20-bit Transmit Shift register that can be loaded either from the synchronous character registers or from the Transmit Data register. Depending on the operational mode, outgoing data is routed through one of four main paths before it is transmitted from the Transmit Data output (TxD)

#### **Read Register Functions**

| RRO  | Transmit/Receive buffer status and External status                                            |
|------|-----------------------------------------------------------------------------------------------|
| RR1  | Special Receive Condition status                                                              |
| RR2  | Modified interrupt vector (Channel B only)<br>Unmodified interrupt vector (Channel A only)    |
| RR3  | Interrupt Pending bits (Channel A only)                                                       |
| RR8  | Receive buffer                                                                                |
| RR10 | Miscellaneous status                                                                          |
| RR12 | Lower byte of baud rate generator time constant                                               |
| RR13 | Upper byte of baud rate generator time constant                                               |
| RR15 | External/Status interrupt information                                                         |
|      | Write Register Functions                                                                      |
| WR0  | CRC initialize, initialization commands for the various modes, shift right/shift left command |
| WR1  | Transmit/Receive interrupt and data transfer mode definition                                  |
| WR2  | Interrupt vector (accessed through either channel)                                            |
| WR3  | Receive parameters and control                                                                |
| WR4  | Transmit/Receive miscellaneous parameters and                                                 |

| WR0  | CRC initialize, initialization commands for the                      |  |  |  |  |  |
|------|----------------------------------------------------------------------|--|--|--|--|--|
|      | various modes, shift right/shift left command                        |  |  |  |  |  |
| WR1  | Transmit/Receive interrupt and data transfer mode definition         |  |  |  |  |  |
| WR2  | Interrupt vector (accessed through either channel)                   |  |  |  |  |  |
| WR3  | Receive parameters and control                                       |  |  |  |  |  |
| WR4  | Transmit/Receive miscellaneous parameters and modes                  |  |  |  |  |  |
| WR5  | Transmit parameters and controls                                     |  |  |  |  |  |
| WR6  | Sync characters or SDLC address field                                |  |  |  |  |  |
| WR7  | Sync character or SDLC flag                                          |  |  |  |  |  |
| WR8  | Transmit buffer                                                      |  |  |  |  |  |
| WR9  | Master interrupt control and reset (accessed through either channel) |  |  |  |  |  |
| WR10 | Miscellaneous transmitter/receiver control bits                      |  |  |  |  |  |
| WR11 | Clock mode control                                                   |  |  |  |  |  |
| WR12 | Lower byte of baud rate generator time constant                      |  |  |  |  |  |
| WR13 | Upper byte of baud rate generator time constant                      |  |  |  |  |  |
| WR14 | Miscellaneous control bits                                           |  |  |  |  |  |
| WR15 | External/Status interrupt control                                    |  |  |  |  |  |
| Т    | Table 1. Read and Write Register Functions                           |  |  |  |  |  |

ignored.  $AD_7$  and  $AD_6$  are always ignored as address bits and the register address itself occupies  $AD_4$ - $AD_1$ .

The system program first issues a series of commands to initialize the basic mode of operation. This is followed by other commands to qualify conditions within the selected mode. For example, the Asynchronous mode, character length, clock rate, number of stop bits, even or odd parity might be set first. Then the Interrupt mode would be set, and finally, receiver or transmitter enable.

**Z8030 Z-SCC** 

#### Programming (Continued) Read Registers. The Z-SCC contains eight read registers (actually nine, counting the receive buffer [RR8]) in each channel. Four of these may be read to obtain status information (RR0, RR1, RR10, and RR15). Two registers (RR12 and RR13) may be read to learn the baud rate generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information (Channel B). RR3 contains the

#### **Read Register 0**



#### **Read Register 1**



#### **Read Register 2**



#### **Read Register 3**



\*ALWAYS 0 IN B CHANNEL

Interrupt Pending (IP) bits (Channel A). Figure 10 shows the formats for each read register.

The status bits of RR0 and RR1 are carefully grouped to simplify status monitoring; e.g., when the interrupt vector indicates a Special Receive Condition interrupt, all the appropriate error bits can be read from a single register (RR1).

#### **Read Register 10**



#### **Read Register 12**



#### **Read Register 13**



#### **Read Register 15**





Programming (Continued)

Write Registers. The Z-SCC contains 13 write registers (14 counting WR8, the transmit buffer) in each channel. These write registers are programmed separately to configure the functional "personality" of the channels. In addition, there are two registers (WR2 and

WR9) shared by the two channels that may be accessed through either of them. WR2 contains the interrupt vector for both channels, while WR9 contains the interrupt control bits. Figure 11 shows the format of each write register.

## Write Register 0



٧ı V2 V3 V4 V5

V6

INTERRUPT VECTOR



0 1

1 0

1 1

Tx 7 BITS/CHARACTER

Tx 6 BITS/CHARACTER

Tx 8 BITS/CHARACTER



# **Programming** (Continued)

Write Register 7



#### Write Register 9



#### Write Register 10



#### Write Register 11



#### Write Register 12



#### Write Register 13



#### Write Register 14



#### Write Register 15



Figure 11. Write Register Bit Functions (Continued)

The Z-SCC generates internal control signals from  $\overline{AS}$  and  $\overline{DS}$  that are related to PCLK. Since PCLK has no phase relationship with  $\overline{AS}$  and  $\overline{DS}$ , the circuitry generating these internal control signals must provide time for metastable conditions to disappear. This gives rise to a recovery time related to PCLK. The recovery time applies only between bus transactions involving the Z-SCC. The recovery time required for proper operation is specified from the rising edge of  $\overline{DS}$  in the first transaction involving the Z-SCC to the falling edge of

DS in the second transaction involving the Z-SCC. This time must be at least 6 PCLK cycles plus 200 ns.

**Read Cycle Timing.** Figure 12 illustrates read cycle timing. The address on  $AD_0$ - $AD_7$  and the state of  $\overline{CS}_0$  and  $\overline{INTACK}$  are latched by the rising edge of  $\overline{AS}$ . R/W must be High to indicate a Read cycle.  $CS_1$  must also be High for the Read cycle to occur. The data bus drivers in the Z-SCC are then enabled while  $\overline{DS}$  is Low.



Write Cycle Timing. Figure 13 illustrates Write cycle timing. The address on  $AD_0$ - $AD_7$ and the state of  $\overline{CS}_0$  and  $\overline{INTACK}$  are latched by the rising edge of  $\overline{AS}$ . R/W must be Low to indicate a Write cycle.  $CS_1$  must be High for the Write cycle to occur.  $\overline{DS}$  Low strobes the data into the Z-SCC.



## Interrupt Acknowledge Cycle Timing.

Figure 14 illustrates Interrupt Acknowledge cycle timing. The address on  $AD_0-AD_7$  and the state of  $\overline{CS}_0$  and  $\overline{INTACK}$  are latched by

the rising edge of  $\overline{AS}$ . However, if  $\overline{INTACK}$  is Low, the address and  $\overline{CS}_0$  are ignored. The state of the  $R/\overline{W}$  and  $CS_1$  are also ignored for the duration of the Interrupt Acknowledge

#### Timing (Continued)

Test

cycle. Between the rising edge of  $\overline{AS}$  and the falling edge of  $\overline{\text{DS}}$ , the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the Z-SCC and IEI is High when  $\overline{\text{DS}}$  falls, the Acknowledge cycle was

intended for the Z-SCC. In this case, the Z-SCC may be programmed to respond to  $\overline{\text{DS}}$ Low by placing its interrupt vector on  $AD_0-AD_7$ . It then sets the appropriate Interrupt-Under-Service latch internally.



GND. Positive current flows into the referenced pin. Standard conditions are as follows:



All ac parameters assume a load capacitance of 50 pF max.



Figure 15. Standard Test Load



Figure 16. Open-Drain Test Load

| DC          | Symbol             | Parameter                           | Min               | Μαχ                  | Unit | Condition                     |
|-------------|--------------------|-------------------------------------|-------------------|----------------------|------|-------------------------------|
| Charac-     | VIH                | Input High Voltage                  | 2.0               | V <sub>CC</sub> +0.3 | v    |                               |
| lei istics  | VII                | Input Low Voltage                   | -0.3              | 0.8                  | v    |                               |
|             | VOH                | Output High Voltage                 | 2.4               |                      | v    | $I_{OH} = -250 \ \mu A$       |
|             | VOL                | Output Low Voltage                  |                   | 0.4                  | v    | $I_{OL} = +2.0 \text{ mA}$    |
|             | I <sub>II</sub>    | Input Leakage                       |                   | ±10.0                | μA   | $0.4 \leq V_{IN} \leq +2.4V$  |
|             | I <sub>OL</sub>    | Output Leakage                      |                   | ±10.0                | μA   | $0.4 \leq V_{OUT} \leq +2.4V$ |
|             | ICC                | V <sub>CC</sub> Supply Current      |                   | 250                  | mA   |                               |
|             | $V_{\rm CC} = 5 V$ | ± 5% unless otherwise specified, or | ver specified tem | perature range.      |      |                               |
| Capacitance | Symbol             | Parameter                           | Min               | Max                  | Unit | Test Condition                |
|             | C <sub>IN</sub>    | Input Capacitance                   |                   | 10                   | pf   | Unmeasured Pins               |
|             | COUT               | Output Capacitance                  |                   | 15                   | pf   | Returned to Ground            |
|             | C <sub>I/O</sub>   | Bidirectional Capacitan             | ce                | 20                   | pf   |                               |
|             | f = 1 MHz, c       | over specified temperature range.   |                   |                      |      |                               |

#### Read and Write Timing



|      | <b>6</b>      | <b>D</b>                                            | 4 MHz   | 6 MHz   | <b>N</b> |
|------|---------------|-----------------------------------------------------|---------|---------|----------|
| NO.  | Symbol        | Parameter                                           | Min Max | Min Max | Notes"†  |
| 1    | TwAS          | AS Low Width                                        | 70      | 50      |          |
| 2    | TdDS(AS)      | DS ↑ to AS ↓ Delay                                  | 50      | 25      |          |
| 3    | TsCSO(AS)     | $\overline{CS}_{C}$ to $\overline{AS}$ † Setup Time | 0       | 0       | 1        |
| 4    | ThCSO(AS)     | $\overline{CS_0}$ to $\overline{AS}$ † Hold Time    | 60      | 40      | 1        |
| 5 -  | -TsCS1(DS)    | CS <sub>1</sub> to DS ↓ Setup Time                  | 100     | 80      | l        |
| 6    | ThCS1(DS)     | $CS_1$ to $\overline{DS}$ † Hold Time               | 55      | 40      | 1        |
| 7    | TsIA(AS)      | INTACK to AS † Setup Time                           | 0       | 0       |          |
| 8    | ThIA(AS)      | INTACK to AS_t_Hold Time                            | 250     | 250     |          |
| 9    | TsRWR(DS)     | R/W (Read) to DS ↓ Setup Time                       | 100     | 80      |          |
| 10—  | — ThRW(DS) —— |                                                     | 55      |         |          |
| 11   | TsRWW(DS)     | <u>R/W</u> (Write) to DS ↓ Setup Time               | 0       | 0       |          |
| 12   | TdAS(DS)      | AS † to DS ↓ Delay                                  | 60      | 40      |          |
| 13   | TwDS1         | DS Low Width                                        | 390     | 250     |          |
| 14   | TrC           | Valid Access Recovery Time                          | 6TcPC   | 6TcPC   | 2        |
|      |               |                                                     | + 200   | +130    |          |
| 15—  | - TsA(AS)     | —Address to <u>AS</u> † Setup Time ————             | 30      | 10      | l        |
| 16   | ThA(AS)       | Address to AS <u>†</u> Hold Time                    | 50      | 30      | 1        |
| 17   | TsDW(DS)      | Write Data to DS ↓ Setup Time                       | 30      | 20      |          |
| 18   | ThDW(DS)      | Write Data to DS † Hold Time                        | 30      | 20      |          |
| 19   | TdDS(DA)      | DS↓ to Data Active Delay                            | 0       | 0       |          |
| 20 — | -TdDSr(DR)    | — <u>DS</u> † to Read Data Not Valid Delay ———      | 0       | 0       |          |
| 21   | TdDSf(DR)     | DS ↓ to Read Data Valid Delay                       | 250     | 180     |          |
| 22   | TdAS(DR)      | AS t to Read Data Valid Delay                       | 520     | 335     |          |

2016-015

NOTES: 1. Parameter does not apply to Interrupt Acknowledge transactions.

Parameter applies only between transactions involving the SCC.
 \*Timings are preliminary and subject to change.
 †Units in nanoseconds (ns).

**Z8030 Z-SCC** 



| 110. | Symbol            | Laramerer                                            | MITH     | IMUA      | 1,111  | MUX     | Notes |
|------|-------------------|------------------------------------------------------|----------|-----------|--------|---------|-------|
| 23   | TdDS(DRz)         | DS † to Read Data Float Delay                        |          | 70        |        | 45      | 3     |
| 24   | TdA(DR)           | Address Required Valid to Read Data Valid Delay      |          | 570       |        | 420     |       |
| 25   | TdDS(W)           | DS ↓ to Wait Valid Delay                             |          | 240       |        | 200     | 4     |
| 26   | TdDSf(REQ)        | DS I to W/REQ Not Valid Delay                        |          | 240       |        | 200     |       |
| 27 — | - TdDSr(REQ)      | - DS † to DTR/REQ Not Valid Delay                    |          | – 5TcPC – |        | - 5TcPC |       |
|      |                   |                                                      |          | + 300     |        | + 250   |       |
| 28   | TdAS(INT)         | AS t to INT Valid Delay                              |          | 500       |        | 500     | 4     |
| 29   | TdAS(DSA)         | AS † to DS ↓ (Acknowledge) Delay                     | 250      |           | 250    |         | 5     |
| 30   | TwDSA             | DS (Acknowledge) Low Width                           | 390      |           | 250    |         |       |
| 31   | TdDSA(DR)         | DS ↓ ( <u>A</u> cknowledge) to Read Data Valid Delay |          | 250       |        | 180     |       |
| 32 — | – TsIEI(DSA) –––– | — IEI to <u>DS</u> ↓ (Acknowledge) Setup Time        | <u> </u> |           | 100    |         |       |
| 33   | ThIEI(DSA)        | IEI to DS † (Acknowledge) Hold Time                  | 0        |           | 0      |         |       |
| 34   | TdIEI(IEO)        | IEI to IEO Delay                                     |          | 120       |        | 100     |       |
| 35   | TdAS(IEO)         | AS t to IEO Delay                                    |          | 250       |        | 250     | 6     |
| 36   | TdDSA(INT)        | DS   (Acknowledge) to INT Inactive Delay             |          | 500       |        | 500     | 4     |
| 37   | - TdDS(ASQ)       | - <u>DS</u>   to <u>AS</u>   Delay for No Reset      | 30       |           | 15     |         |       |
| 38   | TdASQ(DS)         | AS I to DS I Delay for No Reset                      | 30       |           | 30     |         | _     |
| 39   | TwRES             | AS and DS Coincident Low for Reset                   | 250      |           | 250    | 1000    | 7     |
| 40   | TwPCI             | PCLK Low Width                                       | 105      | 2000      | 701    | 1000    |       |
| 41   | TwPCh             | PCLK High Width                                      | 105      | 2000      | 701    | 1000    |       |
| 42-  | - ICPC            | - PCLK Cycle lime                                    | - 250 -  | - 4000    | 165° - |         |       |
| 43   | TIPC              | POLK Rise lime                                       |          | 20        |        | 15      |       |
| 44   | TIPC              | PCLK Fall lime                                       |          | 20        |        | 10      |       |

NOTES:

3. Float delay is defined as the time required for a ±0.5 V change in the output with a maximum dc load and minimum ac load.

Ploat delay is defined as the time required for a ±0.5 v Change in the output with a maximum dc load and minimum ac load.
 Open-dram output, measured with open-dram test load.
 Parameter is system dependent. For any Z-SCC in the daisy chain, TdAS(DSA) must be greater than the sum of TdAS(IEO) for the highest priority device in the daisy chain, TaIEI(DSA) for the 2-SCC, and TdIEII(IEO) for each device separating them in the daisy chain.
 Parameter applies only to a 2-SCC pulling INT Low at the beginning of the Interrupt Acknowledge transaction.
 Internal circuitry allows for the reset provided by the Z8 to be recognized as a reset by the Z-SCC.
 Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0".

† Units in nanoseconds (ns).

Parameter equals 64 ns for Z8030A SL441 version compatible with T1 operation.
 Parameter equals 153 ns for Z8030A SL441 version compatible with T1 operation.

## General Timing



| No.  | Symbol        | Parameter                                       | 4<br>Min       | MHz<br>Max | 6 1<br>Min     | MHz<br>Max | Notes*† |
|------|---------------|-------------------------------------------------|----------------|------------|----------------|------------|---------|
| 1    | THEOREON      |                                                 |                | 250        |                | 250        |         |
| 1    |               |                                                 |                | 250        |                | 250        |         |
| 2    | IdPC(W)       | PCLK + to Wait Inactive Delay                   |                | 350        |                | 350        |         |
| 3    | TsRXC(PC)     | RxC † to PCLK † Setup Time (PCLK ÷ 4 case only) | 80             | TwPCL      | 70             | TwPCL      | 1,4     |
| 4    | TsRXD(RXCr)   | RxD to RxC † Setup Time (X1 Mode)               | 0              |            | 0              |            | 1       |
| 5—   | -ThRXD(RXCr)- | -RxD to RxC † Hold Time (X1 Mode)               |                |            |                |            | l       |
| 6    | TsRXD(RXCf)   | RxD to RxC ↓ Setup Time (X1 Mode)               | 0              |            | 0              |            | 1,5     |
| 7    | ThRXD(RXCf)   | RxD to RxC ↓ Hold Time (X1 Mode)                | 150            |            | 150            |            | 1,5     |
| 8    | TsSY(RXC)     | SYNC to RxC † Setup Time                        | -200           |            | -200           |            | 1       |
| 9    | ThSY(RXC)     | SYNC to RxC † Hold Time                         | 3TcPC<br>+ 200 |            | 3TcPC<br>+ 200 |            | 1       |
| 10 — | -TsTXC(PC)    | -TxC I to PCLK † Setup Time                     | 0              |            | 0              |            | 2,4     |
| 11   | TdTXCf(TXD)   | TxC↓ to TxD Delay (X1 Mode)                     |                | 300        |                | 300        | 2       |
| 12   | TdTXCr(TXD)   | TxC † to TxD Delay (X1 Mode)                    |                | 300        |                | 300        | 2,5     |
| 13   | TdTXD(TRX)    | TxD to TRxC Delay (Send Clock Echo)             |                | 200        |                | 200        |         |
| 14   | TwRTXh        | RTxC High Width                                 | 180            |            | 180            |            | 6       |
| 15 — | -TwRTX1       | -RTxC Low Width                                 | —180—          |            |                |            | 6       |
| 16   | TcRTX         | RTxC Cycle Time                                 | 400            |            | 400            |            | 6       |
| 17   | TcRTXX        | Crystal Oscillator Period                       | 250            | 1000       | 250            | 1000       | 3       |
| 18   | TwTRXh        | TRxC High Width                                 | 180            |            | 180            |            | 6       |
| 19   | TwTRX1        | TRxC Low Width                                  | 180            |            | 180            |            | 6       |
| 20—  | -TcTRX        | -TRxC Cycle Time                                | - 400          |            |                |            | 6       |
| 21   | TwEXT         | DCD or CTS Pulse Width                          | 200            |            | 200            |            |         |
| 22   | TwSY          | SYNC Pulse Width                                | 200            |            |                |            |         |

NOTES:

- 1. RxC is RTxC or TRxC, whichever is supplying the receive clock
- 2. TxC is TRxC or RTxC, whichever is supplying the transmit clock. 3 Both RTxC and SYNC have 30 pf capacitors to the ground

Definition of the late of productors to the ground connected to them
 Parameter applies only if the data rate is one-fourth the PCLK rate In all other cases, no phase relationship between RxC and PCLK or TxC and PCLK is required.

- Parameter applies only to FM encoding/decoding.
   Parameter applies only for transmitter and receiver; DPLL and baud rate generator timing requirements are identical to chip PCLK requirements.
- \* Timings are preliminary and subject to change.
- † Units in nanoseconds (ns).

# System Timing



|     |              |                                                                                                      | 41      | MHz       | 6 1     | /Hz       |            |
|-----|--------------|------------------------------------------------------------------------------------------------------|---------|-----------|---------|-----------|------------|
| No. | Symbol       | Parameter                                                                                            | Min     | Μαχ       | Min     | Μαχ       | Notes*     |
| 1   | TdRXC(REQ)   | RxC † to W/REQ Valid Delay                                                                           | 8       | 12        | 8       | 12        | 2,4        |
| 2   | TdRXC(W)     | RxC † to Wait Inactive Delay                                                                         | 8       | 12        | 8       | 12        | 1,2,4      |
| З   | TdRXC(SY)    | RxC † to SYNC Valid Delay                                                                            | 4       | 7         | 4       | 7         | 2,4        |
| 4   | TdRXC(INT)   | RxC † INT Valid Delay                                                                                | 8<br>+2 | 12<br>+ 3 | 8<br>+2 | 12<br>+ 3 | 1,2,4<br>5 |
| 5 — | -TdTXC(REQ)- | -TxC ↓ to W/REQ Valid Delay                                                                          | 5       | 8         |         | 8         | 3,4        |
| 6   | TdTXC(W)     | TxC ↓ to Wait Inactive Delay                                                                         | 5       | 8         | 5       | 8         | 1,3,4      |
| 7   | TdTXC(DRQ)   | TxC ↓ to DTR/REQ Valid Delay                                                                         | 4       | 7         | 4       | 7         | 3,4        |
| 8   | TdTXC(INT)   | TxC ↓ to INT Valid Delay                                                                             | 4<br>+2 | 6<br>+ 3  | 4<br>+2 | 6<br>+ 3  | 1,3,4<br>5 |
| 9   | TdSY(INT)    | SYNC Transition to INT Valid Delay                                                                   | 2       | 3         | 2       | 3         | 1,5        |
| 10  | TdEXT(INT)   | $\overline{\text{DCD}}$ or $\overline{\text{CTS}}$ Transition to $\overline{\text{INT}}$ Valid Delay | 2       | 3         | 2       | 3         | 1,5        |

NOTES.

 Open-drain output, measured with open-drain test load.
 RKC is RTxC or TRxC, whichever is supplying the receive clock.
 TxC is TRxC or RTxC, whichever is supplying the transmit clock.

Units equal to <u>TCPC</u>.
 Units equal to <u>AS</u>.
 Timings are preliminary and subject to change.

## **ORDERING INFORMATION**

| Z                                                                                                                                                                                            | 8030 Z-SCC, 4.0 MHz                                              |                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| <b>40-pin DIP</b><br>Z8030 PS<br>Z8030 CS<br>Z8030 CE<br>Z8030 CE<br>Z8030 CM*<br>Z8030 CMB*                                                                                                 | <b>44-pin LCC</b><br>Z8030 LM*<br>Z8030 LMB*†                    | <b>44-pin PCC</b><br>Z8030 VS                                                                                             |
| Z8                                                                                                                                                                                           | 030A Z-SCC. 6.0 MHz                                              |                                                                                                                           |
| 40-pin DIP<br>Z8030A PS<br>Z8030A CS<br>Z8030A CE<br>Z8030A CM*<br>Z8030A CM*<br>Z8030A CMB*<br><b>Z8030A CMB</b> *<br><b>Z8030A Z-S</b><br>40-pin DIP<br>Z8030A PS SL441<br>Z8030A CS SL441 | 44-pin LCC<br>Z8030A LM*<br>Z8030A LMB*†<br>SCC, 6.5 MHz—T1 Comp | <b>44-pin PCC</b><br>Z8030A VS<br><b>atible</b><br><b>44-pin PCC</b><br>Z8030A VS SL441                                   |
| Codes                                                                                                                                                                                        |                                                                  |                                                                                                                           |
| First letter is for package; secon                                                                                                                                                           | d letter is for temperature.                                     |                                                                                                                           |
| C = Ceramic DIP<br>P = Plastic DIP<br>L = Ceramic LCC<br>V = Plastic PCC                                                                                                                     |                                                                  | R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded) |
| TEMPERATURE<br>S = 0°C to + 70°C                                                                                                                                                             |                                                                  | FLOW<br>B = 883 Class B                                                                                                   |

TEMF  $S = 0^{\circ}C to + 70^{\circ}C$ E = -40 °C to +85 °C M\*= -55°C to +125°C

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# Z8031 Z8000<sup>®</sup> Z-ASCC Asynchronous Serial Communications Controller

# Zilog

## Product Specification

#### April 1985 Features Two independent, 0 to 1M bit/second, full-Asynchronous communications with five to duplex channels, each with a separate eight bits per character and one, one and crystal oscillator and baud rate generator. one-half, or two stop bits per character; programmable clock factor; break detection Programmable for NRZ, NRZI, or FM data and generation; parity, overrun, and framencoding. ing error detection. Local Loopback and Auto Echo modes. General The Z8031 Z-ASCC Asynchronous Serial 40 D AD0 AD<sub>1</sub> 1 AD<sub>3</sub> 2 AD<sub>5</sub> 3 AD<sub>7</sub> 4 INT 5 Description Communications Controller is a dual-channel 39 AD2 38 6 AD4 data communications peripheral designed for 37 AD6 use with the Zilog Z-BUS. The Z-ASCC func-36 6 ōs tions as a serial-to-parallel, parallel-to-serial 35 T AS converter/controller. The device contains a 34 🗖 R/W variety of new, sophisticated internal functions INTACK 33 l cs₀ +5 V 🗖 9 32 G CS1 including on-chip baud rate generators and W/REQA 10 RIA 11 RTxCA 12 31 GND 30 W/REQB Z8031 Z-ASCC crystal oscillators that dramatically reduce the need for external logic. 29 RIB RXDA 13 TRXCA 14 28 BTXCB The Z-ASCC has facilities for modem con-RXDB 27 trols in both channels. In applications where TxDA 15 26 TRXCB these controls are not needed, the modem con-25 TxDB 24 DTR/REQB trols can be used for general-purpose I/O. 23 RTSB 22 CTSB The Z-BUS daisy-chain interrupt hierarchy is also supported—as is standard for Zilog Б 6 20 2 DCDB PCLK peripheral components. Figure 2a. 40-Pin Dual-In-Line Package (DIP), AD. TxDA Pin Assignments SERIAL DATA AD6 RxDA AD5 TRXCA CHANNEL AD, RTXCA CLOCKS 11 201 205 202 200 200 202 20 200 50 55 ADDRESS DATA BUS AD. BIA CH.A 44 43 42 41 40 AD2 W/REQA CHANNEL CONTROLS ΔΠ. DTR/REQA IEO R/W AD0 RTSA IEI CS<sub>0</sub> 38 DMA, OR OTHER BUS TIMING ĀS CTSA INTACK 37 CS1 **D**S DCDA + 5 V 10 NC AND RESET 36





Figure 2b. 44-Pin Chip Carrier, Pin Assignments

R/W

CS₁

CS0

INT

IEI

IEO

INTACK

Z8031

Z-ASCC

1 1 +5V GND

**Figure 1. Pin Functions** 

CONTROL

INTERRUPT

TXDB

RxDB

TBXCB

RTXCE

W/REQB

OTR/REOF

RIB

RTSB

DCDE

PCI K

SERIAL DATA

CHANNEL CLOCKS

CHANNEL CONTROLS FOR MODEM, DMA, OR OTHER СН-В

GND

35

Pin Description The following section describes the pin functions of the Z-ASCC. Figures 1 and 2 detail the respective pin functions and pin assignments.

**AD<sub>0</sub>-AD<sub>7</sub>.** Address/Data Bus (bidirectional, active High, 3-state). These multiplexed lines carry register addresses to the Z-ASCC as well as data or control information to and from the Z-ASCC.

**AS.** Address Strobe (input, active Low). Addresses on AD<sub>0</sub>-AD<sub>7</sub> are latched by the rising edge of this signal.

 $\overline{\textbf{CS}}_{0}$ . Chip Select 0 (input, active Low). This signal is latched concurrently with the addresses on AD<sub>0</sub>-AD<sub>7</sub> and must be active for the intended bus transaction to occur.

**CS**<sub>1</sub>. Chip Select 1 (input, active High). This second select signal must also be active before the intended bus transaction can occur.  $CS_1$  must remain active throughout the transaction.

**CTSA**, **CTSB**. Clear to Send (inputs, active Low). If these pins are programmed as Auto Enables, a Low on the inputs enables their respective transmitters. If not programmed as Auto Enables, they may be used as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise-time inputs. The Z-ASCC detects pulses on these inputs and can interrupt the CPU on both logic level transitions.

**DCDA**, **DCDB**. Data Carrier Detect (inputs, active Low). These pins function as receiver enables if they are programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow rise-time signals. The Z-ASCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.

**DS.** Data Strobe (input, active Low). This signal provides timing for the transfer of data into and out of the Z-ASCC. If  $\overline{AS}$  and  $\overline{DS}$  coincide, this is interpreted as a reset.

**DTR/REQA**, **DTR/REQB**. Data Terminal Ready/Request (outputs, active Low). These outputs follow the state programmed into the DTR bit. They can also be used as generalpurpose outputs or as Request lines for a DMA controller.

**IEI.** Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interruptdriven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

**IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing a Z-ASCC interrupt or the Z-ASCC is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is

connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

**INT.** Interrupt Request (output, open-drain, active Low). This signal is activated when the Z-ASCC requests an interrupt.

**INTACK.** Interrupt Acknowledge (input, active Low). This signal indicates an active Interrupt Acknowledge cycle. During this cycle, the Z-ASCC interrupt daisy chain settles. When DS becomes active, the Z-ASCC places an interrupt vector on the data bus (if IEI is High). INTACK is latched by the rising edge of AS.

**PCLK.** Clock (input). This is the master Z-ASCC clock used to synchronize internal signals. PCLK is not required to have any phase relationship with the master system clock, although the frequency of this clock must be at least 90% of the CPU clock frequency for a Z8000. PCLK is a TTL level signal.

**RxDA**, **RxDB**. *Receive Data* (inputs, active High). These input signals receive serial data at standard TTL levels.

**RIA**, **RIB**. *Ring Indicator* (inputs, active Low). These pins can act either as inputs or as part of the crystal oscillator circuit.

In normal operation (crystal oscillator option not selected), these pins are inputs similar to CTS and DCD. In this mode, transitions on these lines affect the state of the Ring Indicator status bits in Read Register 0 (Figure 8) but have no other function.

**RT×CA**, **RT×CB**. Receive/Transmit Clocks (inputs, active Low). These pins can be programmed in several different modes of operation. In each channel, **RTxC** may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock of the Digital Phase-Locked Loop. These pins can also be programmed for use with the respective **RI** pins as a crystal oscillator. The receive clock may be 1, 16, 32, or 64 times the data rate in Asynchronous modes.

**RTSA**, **RTSB**. Request To Send (outputs, active Low). When the Request To Send (RTS) bit in Write Register 5 (Figure 9) is set, the RTS signal goes Low. When the RTS bit is reset and Auto Enable is on, the signal goes High after the transmitter is empty. With Auto Enable off, the RTS pin strictly follows the state of the RTS bit. Both pins can be used as general-purpose outputs.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (input). This signal specifies whether the operation to be performed is a read or a write.

**TxDB.** *TxDB. Transmit Data* (outputs, active High). These output signals transmit serial data at standard TTL levels.

| Pin<br>Description<br>(Continued) | <b>TRxCA</b> , <b>TRxCB</b> . Transmit/Receive Clocks<br>(inputs or outputs, active Low). These pins can<br>be programmed in several different modes of<br>operation. TRxC may supply the receive clock<br>or the transmit clock in the input mode or sup-<br>ply the output of the Digital Phase-Locked<br>Loop, the crystal oscillator, the baud rate<br>generator, or the transmit clock in the output<br>mode. | W/REQA<br>open-dra<br>tion, driv<br>for a Req<br>outputs m<br>for a DM<br>synchron<br>The reset |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Functional<br>Description         | The functional capabilities of the Z-ASCC<br>can be described from two different points<br>of view: as a data communications device,<br>it transmits and receives data in a wide<br>variety of data communications protocols;<br>as a Z8000 peripheral, it interacts with the<br>CPU and other peripheral circuits and is part<br>of the system interrupt structure.                                               | handle d<br>the clock<br>transmit<br><b>Baud Ra</b><br>Z-ASCC<br>generator<br>time constant     |
|                                   | <b>Data Communications Capabilities.</b> The<br>Z-ASCC provides two independent full-duplex<br>channels programmable for use in any com-<br>mon Asynchronous data communication pro-<br>tocol. Figure 3 and the following description<br>briefly detail this protocol.                                                                                                                                             | on the ou<br>startup, t<br>High stat<br>register i<br>counter s                                 |
|                                   | Asynchronous Modes. Transmission and                                                                                                                                                                                                                                                                                                                                                                               | 0, the val                                                                                      |

reception can be accomplished independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, one-and-ahalf, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU both at the start and at the end of a received break. Reception is protected from spikes by a transient spike-rejection mechanism that checks the signal one-half a bit time after a Low level is detected on the receive data input (RxDA or RxDB in Figure 1). If the Low does not persist (as in the case of a transient), the character assembly process does not start.

Framing errors and overrun errors are detected and buffered together with the partial character on which they occur. Vectored interrupts allow fast servicing of error conditions using dedicated routines. Furthermore, a built-in checking process avoids the interpretation of a framing error as a new start bit: a framing error results in the addition of one-half a bit time to the point at which the search for the next start bit begins.

The Z-ASCC does not require symmetric transmit and receive clock signals—a feature allowing use of the wide variety of clock sources. The transmitter and receiver can **W**/**REQA**, **W**/**REQB**. Wait/Request (outputs, open-drain when programmed for a Wait function, driven High or Low when programmed for a Request function). These dual-purpose outputs may be programmed as Request lines for a DMA controller or as Wait lines to synchronize the CPU to the Z-ASCC data rate. The reset state is Wait.

handle data at a rate of 1/16, 1/32, or 1/64 of the clock rate supplied to the receive and transmit clock inputs.

te Generator. Each channel in the contains a programmable baud rate r. Each generator consists of two 8-bit stant registers that form a 16-bit time a 16-bit down counter, and a flip-flop tput producing a square wave. On he flip-flop on the output is set in a e, the value in the time constant s loaded into the counter, and the starts counting down. The output of rate generator toggles upon reaching ue in the time constant register is loaded into the counter, and the process is repeated. The time constant may be changed at any time, but the new value does not take effect until the next load of the counter.

The output of the baud rate generator may be used as either the transmit clock, the receive clock, or both. It can also drive the Digital Phase-Locked Loop (see next section).

If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the baud rate generator may be echoed out via the TRxC pin.

The following formula relates the time constant to the baud rate (the baud rate is in bits/second and the BR clock period is in seconds):

time constant = 
$$\frac{PCLK}{2 (clock factor) (baud)} - 2$$

**Digital Phase-Locked Loop.** The Z-ASCC contains a Digital Phase-Locked Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock may then be used as the Z-ASCC receive clock, the transmit clock, or both.



Figure 3. Z-ASCC Protocol

Functional Description (Continued) For NRZI encoding, the DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the incoming data stream for edges (either 1 to 0 or 0 to 1). Whenever an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), producing a terminal count closer to the center of the bit cell.

For FM encoding, the DPLL still counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream should occur between counts 15 and 16 and between counts 31 and 0. The DPLL locks for edges only during a time centered on the 15 to 16 counting transition.

The 32x clock for the DPLL can be programmed to come from either the  $\overline{\text{RTxC}}$  input or the output of the baud rate generator. The DPLL output may be programmed to be echoed out of the Z-ASCC via the  $\overline{\text{TRxC}}$  pin (if this pin is not being used as an input).

Data Encoding The Z-ASCC may be programmed to encode and decode the serial data in four different ways (Figure 4). In NRZ encoding, a 1 is represented by a High level and a 0 is represented by a Low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. In FM1 (more properly, bi-phase mark) a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition at the center of the bit cell. In FMO (bi-phase space), a transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell, and a 1 is represented by no additional transition at the center of the bit cell. In addition to these four methods, the Z-ASCC can be used to decode Manchester (bi-phase level) data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1,

the bit is a 0. If the transition is 1 to 0 the bit is a 1.

Auto Echo and Local Loopback. The Z-ASCC is capable of automatically echoing everything it receives. In Auto Echo mode, RxD is connected to TxD internally. Auto Echo mode can be used with NRZI or FM encoding with no additional delay, because the data stream is not decoded before retransmission. In Auto Echo mode, the CTS input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and WAIT/REQUEST on transmit.

The Z-ASCC is also capable of Local Loopback. In this mode TxD is connected to RxD internally, just as in Auto Echo mode. However, in Local Loopback mode, the internal transmit data is tied to the internal receive data and RxD is ignored (except to be echoed out via TxD). The CTS and DCD inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works with NRZ, NRZI or FM coding of the data stream.

**I/O Interface Capabilities.** The Z-ASCC offers the choice of Polling, Interrupt (vectored or nonvectored), and Block Transfer modes to transfer data, status, and control information to and from the CPU. The Block Transfer mode can be implemented under CPU or DMA control.

**Polling.** All interrupts are disabled. Three status registers in the Z-ASCC are automatically updated whenever any function is performed. The idea behind polling is for the CPU to periodically read a status register until the register contents indicate the need for data to be transferred. Only one register needs to be read; depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for data transfer. An alternative is a poll of the



Figure 4. Data Encoding Methods

#### Functional Description (Continued)

Interrupt Pending register to determine the source of an interrupt. The status for both channels resides in one register.

Interrupts. The Z-ASCC interrupt scheme conforms to the Z-BUS specification. When a Z-ASCC responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector may be placed on the A/D bus. This vector is written in WR2 and may be read in RR2A or RR2B (Figures 8 and 9).

To speed interrupt response time, the Z-ASCC can modify three bits in this vector to indicate status. If the vector is read in Channel A, status is never included; if it is read in Channel B, status is always included.

Each of the six sources of interrupts in the Z-ASCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation of the IE bit is straightforward. If the IE bit is set for a given interrupt source, then that source can request interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts may be requested. The IE bits are write only.

The other two bits are related to the Z-BUS interrupt priority chain (Figure 5). The Z-ASCC may request an interrupt only when no higher priority device is requesting one, e.g., when IEI is High. If the device in question requests an interrupt, it <u>pulls</u> down INT. The CPU then responds with INTACK, and the interrupting device places the vector on the A/D bus.

In the Z-ASCC, the IP bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the  $\overline{INT}$  output is pulled Low, requesting an interrupt. In the Z-ASCC, if the IE bit is not set by enabling interrupts, then the IP for that source can never be set. The IP is set two or three  $\overline{AS}$  cycles after the interrupt condition occurs. Two or three  $\overline{AS}$ rising edges are required from the time an interrupt condition occurs until  $\overline{INT}$  is activated. The IP bits are readable in RR3A.

The IUS bits signal that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority in the Z-ASCC and external to the Z-ASCC are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the Z-ASCC being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle if there are no higher priority devices requesting interrupts.

There are three types of interrupts: Transmit, Receive, and External/Status. Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit, and External/Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enabled, the CPU is interrupted when the transmit buffer becomes empty. (This implies that the transmitter must have had a data character written into it so that it can become empty.) When enabled, the receiver can interrupt the CPU in one of three ways:

- Interrupt on First Receive Character or Special Receive Condition.
- Interrupt on All Receive Characters or Special Receive Condition.
- Interrupt on Special Receive Condition Only.

Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer mode. A Special Receive Condition is receiver overrun, and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character available interrupt only in the status placed in the vector during the Interrupt Acknowledge cycle. In Interrupt on First Receive Character, an interrupt can occur from Special Receive Conditions any time after the first receive character interrupt.

The main function of the External/Status interrupt is to monitor the signal transitions of the  $\overline{\text{CTS}}$ ,  $\overline{\text{DCD}}$ , and  $\overline{\text{RI}}$  pins; however, an External/Status interrupt is also caused by a Transmit Underrun condition, or a zero count in the baud rate generator, or by the detection of a Break.



Figure 5. Z-BUS Interrupt Schedule

 

 Functional Description
 CPU/DMA Block Transfer. The Z-ASCC provides a Block Transfer mode to accommodate CPU block transfer functions and DMA controllers. The Block Transfer mode uses the WAIT/REQUEST output in conjunction with the Wait/Request bits in WR1. The WAIT/ REQUEST output can be defined under software control as a WAIT line in the CPU Block Transfer mode or as a REQUEST line in the

ArchitectureThe Z-ASCC internal structure includes<br/>two full-duplex channels, two baud rate<br/>generators, internal control and interrupt<br/>logic, and a bus interface to the Zilog Z-BUS.<br/>Associated with each channel are a number of<br/>read and write registers for mode control and<br/>status information, as well as logic necessary to<br/>interface to modems or other external devices<br/>(Figure 6).

The logic for both channels provides formats, synchronization, and validation for

DMA Block Transfer mode.

To a DMA controller, the Z-ASCC REQUEST output indicates that the Z-ASCC is ready to transfer data to or from memory. To the CPU, the WAIT line indicates that the Z-ASCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The DTR/ REQUEST line allows full-duplex operation under DMA control.

data transferred to and from the channel interface. The modem control inputs are monitored by the control logic under program control. All of the modem control signals are generalpurpose in nature and can optionally be used for functions other than modem control.

The register set for each channel includes ten control (write) registers, and four status (read) registers. In addition, each baud rate generator has two (read/write) registers for holding the time constant that determines the



Figure 6. Block Diagram of Z-ASCC Architecture



Figure 7. Data Path

**JJST-Z 1608Z** 

659

#### Architecture (Continued)

baud rate. Finally, associated with the interrupt logic is a write register for the interrupt vector accessible through either channel, a write-only Master Interrupt Control register and three read registers: one containing the vector with status infomation (Channel B only), one containing the vector without status (Channel A only), and one containing the Interrupt Pending bits (Channel A only).

The registers for each channel are designated as follows:

WR0-WR15 — Write Registers 0-5, 8-15.

RR0-RR3, RR10, RR12, RR13, RR15 - Read Registers 0 through 3, 10, 12, 13, 15.

Table 1 lists the functions assigned to each read or write register. The Z-ASCC contains only one WR2 and WR9, but they can be accessed by either channel. All other registers are paired (one for each channel).

Data Path. The transmit and receive data path illustrated in Figure 7 is identical for both channels. The receiver has three 8-bit buffer registers in an FIFO arrangement, in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service an interrupt at the beginning of a block of high speed data. Incoming data is routed through one of several paths depending on the selected mode (the character length determines the data path).

The transmitter has an 8-bit Transmit Data buffer register loaded from the internal data bus and an 11-bit Transmit Shift register that is loaded from the Transmit Data register.

Programming The Z-ASCC contains 11 write registers in each channel that are programmed by the system separately to configure the functional personality of the channels. All of the registers in the Z-ASCC are directly addressable. How the Z-ASCC decodes the address placed on the address/data bus at the beginning of a Read or Write cycle is controlled by a command issued in WROB. In the shift right mode, the channel select  $A/\overline{B}$  is taken from  $AD_0$  and the state of AD<sub>5</sub> is ignored. In the shift left

#### **Read Register Functions**

- RRO Transmit/Receive buffer status and External status RR1 Special Receive Condition status RR2 Modified interrupt vector (Channel B only) Unmodified interrupt vector (Channel A only) RR3 Interrupt Pending bits (Channel A only) RR8 Receive buffer RR10 Miscellaneous status
- **RR12**
- Lower byte of baud rate generator time constant **RR13** Upper byte of baud rate generator time constant
- RR15 External/Status interrupt information

#### Write Register Functions

| WR0  | CRC initialize, initialization commands for the various modes, shift right/shift left command |
|------|-----------------------------------------------------------------------------------------------|
| WR1  | Transmit/Receive interrupt and data transfer mode definition                                  |
| WR2  | Interrupt vector (accessed through either channel)                                            |
| WR3  | Receive parameters and control                                                                |
| WR4  | Transmit/Receive miscellaneous parameters and modes                                           |
| WR5  | Transmit parameters and controls                                                              |
| WR8  | Transmit buffer                                                                               |
| WR9  | Master interrupt control and reset (accessed through either channel)                          |
| WR10 | Miscellaneous transmitter/receiver control bits                                               |
| WR11 | Clock mode control                                                                            |
| WR12 | Lower byte of baud rate generator time constant                                               |
| WR13 | Upper byte of baud rate generator time constant                                               |
| WR14 | Miscellaneous control bits                                                                    |
| WR15 | External/Status interrupt control                                                             |

#### Table 1. Read and Write Register Functions

mode,  $A/\overline{B}$  is taken from  $AD_5$  and the state of AD<sub>0</sub> is ignored. AD<sub>7</sub> and AD<sub>6</sub> are always ignored as address bits and the register address itself occupies AD<sub>4</sub> - AD<sub>1</sub>.

The system program first issues a series of commands to initialize the basic mode of operation. For example, the character length, clock rate, number of stop bits, even or odd parity might be set first. Then the Interrupt mode would be set, and finally, receiver or transmitter enable.

Programming Read Registers. The Z-ASCC contains eight read registers (actually nine, counting the receive buffer [RR8]) in each channel. Four of these may be read to obtain status information (RR0, RR1, RR10, and RR15). Two registers (RR12 and RR13) may be read to learn the baud rate generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information (Channel B), RR3 contains the

#### **Read Register 0**

(Continued)





#### **Read Register 2**



MODIFIED IN B CHANNEL

#### **Read Register 3**



Interrupt Pending (IP) bits (Channel A). Figure 8 shows the formats for each read register.

The status bits of RR0 and RR1 are carefully grouped to simplify status monitoring; e.g., when the interrupt vector indicates a Special Receive Condition interrupt, all the appropriate error bits can be read from a single register (RR1).

## **Read Register 10**



## **Read Register 12**



## **Read Register 13**



## **Read Register 15**



Figure 8. Read Register Bit Functions

Programming Write Registers. The Z-ASCC contains 11 (Continued) write registers (12 counting WR8, the transmit buffer) in each channel. These write registers are programmed separately to configure the functional "personality" of the channels. In addition, there are two registers (WR2 and

Write Register 0

WR9) shared by the two channels that may be accessed through either of them. WR2 contains the interrupt vector for both channels, while WR9 contains the interrupt control bits. Figure 9 shows the format of each write register.





Write Register 2



INTERRUPT VECTOR



Figure 9. Write Register Bit Functions

#### Programming Write Register 9





#### Writer Register 10



#### Write Register 11



### Write Register 12



#### Write Register 13



#### Write Register 14



#### Write Register 15



Figure 9. Write Register Bit Functions (Continued)

#### Timing

The Z-ASCC generates internal control signals from  $\overline{AS}$  and  $\overline{DS}$  that are related to PCLK. Since PCLK has no phase relationship with  $\overline{AS}$  and  $\overline{DS}$ , the circuitry generating these internal control signals must provide time for metastable conditions to disappear. This gives rise to a recovery time related to PCLK. The recovery time applies only between bus transactions involving the Z-ASCC. The recovery time required for proper operation is specified from the rising edge of  $\overline{DS}$  in the first transaction involving the Z-ASCC to the falling edge

of  $\overline{\text{DS}}$  in the second transaction involving the Z-ASCC. This time must be at least 6 PCLK cycles plus 200 ns.

**Read Cycle Timing.** Figure 10 illustrates Read cycle timing. The address on  $AD_0-AD_7$ and the state of  $\overline{CS}_0$  and  $\overline{INTACK}$  are latched by the rising edge of  $\overline{AS}$ . R/W must be High to indicate a Read cycle.  $CS_1$  must also be High for the Read cycle to occur. The data bus drivers in the Z-ASCC are then enabled while  $\overline{DS}$  is Low.



Figure 10. Read Cycle Timing

Write Cycle Timing. Figure 11 illustrates Write cycle timing. The address on  $AD_0-AD_7$ and the state of  $\overline{CS}_0$  and  $\overline{INTACK}$  are latched by the rising edge of  $\overline{AS}$ .  $R/\overline{W}$  must be Low to indicate a Write cycle.  $CS_1$  must be High for the Write cycle to occur.  $\overline{DS}$  Low strobes the data into the Z-ASCC.





#### Interrupt Acknowledge Cycle Timing.

Figure 12 illustrates Interrupt Acknowledge cycle timing. The address on  $AD_0$ - $AD_7$  and the state of  $\overline{CS}_0$  and  $\overline{INTACK}$  are latched by

the rising edge of  $\overline{AS}$ . However, if  $\overline{INTACK}$  is Low, the address and  $\overline{CS}_0$  are ignored. The state of the  $R/\overline{W}$  and  $CS_1$  are also ignored for the duration of the Interrupt Acknowledge

cycle. Between the rising edge of  $\overline{AS}$  and the falling edge of  $\overline{DS}$ , the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the Z-ASCC and IEI is High when DS falls, the Acknowledge cycle was

intended for the Z-ASCC. In this case, the Z-ASCC may be programmed to respond to DS Low by placing its interrupt vector on  $AD_0-AD_7$ . It then sets the appropriate Interrupt-Under-Service latch internally.



| Capacitance | Symbol                                                  | Parameter                                                            | Min | Max            | Unit           | Condition |
|-------------|---------------------------------------------------------|----------------------------------------------------------------------|-----|----------------|----------------|-----------|
|             | C <sub>IN</sub><br>C <sub>OUT</sub><br>C <sub>I/O</sub> | Input Capacitance<br>Output Capacitance<br>Bidırectional Capacitance |     | 10<br>15<br>20 | pf<br>pf<br>pd |           |

μÅ

mÅ

±10.0

250

f = 1 MHz, over specified temperature range.

Output Leakage

V<sub>CC</sub> Supply Current

Unmeasured pins returned to ground.

I<sub>OL</sub>

 $I_{CC}$ 

## Read and Write Timing



|      |                 |                                                            | 4 MHz   | 6 MHz  |           |
|------|-----------------|------------------------------------------------------------|---------|--------|-----------|
| No.  | Symbol          | Parameter                                                  | Min Max | Min Ma | x Notes*† |
| 1    | TwAS            | AS Low Width                                               | 70      | 50     |           |
| 2    | TdDS(AS)        | $\overline{\text{DS}}$ † to $\overline{\text{AS}}$ ↓ Delay | 50      | 25     |           |
| 3    | TsCSO(AS)       | $\overline{CS}_0$ to $\overline{AS}$ † Setup Time          | 0       | 0      | 1         |
| 4    | ThCSO(AS)       | $\overline{CS_0}$ to $\overline{AS}$ † Hold Time           | 60      | 40     | 1         |
| 5    | - TsCS1(DS)     | - CS <sub>1</sub> to DS I Setup Time                       | 100     | 80     | 1         |
| 6    | ThCS1(DS)       | $CS_1$ to $\overline{DS}$ † Hold Time                      | 55      | 40     | 1         |
| 7    | TsIA(AS)        | INTACK to AS   Setup Time                                  | 0       | 0      |           |
| 8    | ThIA(AS)        | INTACK to AS   Hold Time                                   | 250     | 250    |           |
| 9    | TsRWR(DS)       | R/W (Read) to DS   Setup Time                              | 100     | 80     |           |
| 10 - | - ThRW(DS)      | - R/W to DS † Hold Time                                    | 55      | 40     |           |
| 11   | TsRWW(DS)       | R/₩ (Write) to DS ↓ Setup Time                             | 0       | 0      |           |
| 12   | TdAS(DS)        | AS t to DS ↓ Delay                                         | 60      | 40     |           |
| 13   | TwDS1           | DS Low Width                                               | 390     | 250    |           |
| 14   | TrC             | Valid Access Recovery Time                                 | 6TcPC   | 6TcPC  | 2         |
|      |                 | -                                                          | + 200   | + 130  |           |
| 15 — | – TsA(AS) ––––– | — Address to AS † Setup Time ———                           | 30      | 10     | 1         |
| 16   | ThA(AS)         | Address to AS † Hold Time                                  | 50      | 30     | 1         |
| 17   | TsDW(DS)        | Write Data to DS↓ Setup Time                               | 30      | 20     |           |
| 18   | ThDW(DS)        | Write Data to DS † Hold Time                               | 30      | 20     |           |
| 19   | TdDS(DA)        | DS I to Data Active Delay                                  | 0       | 0      |           |
| 20 - | - TdDSr(DR)     | — DS † to Read Data Not Valid Delay ————                   | 0       | 0      |           |
| 21   | TdDSf(DR)       | DS ↓ to Read Data Valıd Delay                              | 250     | 180    | )         |
| 22   | TdAS(DR)        | AS † to Read Data Valid Delay                              | 520     | 335    | 5         |
| NOTE | ٠.              |                                                            |         |        |           |

NOTES: 1. Parameter does not apply to Interrupt Acknowledge transactions.

Parameter applies only between transactions involving

the Z-ASCC \*Timings are preliminary and subject to change. † Units in nanoseconds (ns).



|      |                   |                                                              | 4     | MHz       | 61      | MHz     |         |
|------|-------------------|--------------------------------------------------------------|-------|-----------|---------|---------|---------|
| No.  | Symbol            | Parameter                                                    | Min   | Max       | Min     | Max     | Notes*† |
| 23   | TdDS(DRz)         | DS † to Read Data Float Delay                                |       | 70        |         | 45      | 3       |
| 24   | TdA(DR)           | Address Required Valid to Read Data Valid Delay              |       | 570       |         | 420     |         |
| 25   | TdDS(W)           | DS ↓ to Wait Valid Delay                                     |       | 240       |         | 200     | 4       |
| 26   | TdDSf(REQ)        | DS ↓ to W/REQ Not Valid Delay                                |       | 240       |         | 200     |         |
| 27 — | - TdDSr(REQ)      | - DS † to DTR/REQ Not Valid Delay                            |       | – 5TcPC – |         | – 5TcPC |         |
|      |                   |                                                              |       | + 300     |         | + 250   |         |
| 28   | TdAS(INT)         | AS t to INT Valid Delay                                      |       | 500       |         | 500     | 4       |
| 29   | TdAS(DSA)         | AS 1 to DS 4 (Acknowledge) Delay                             |       |           |         |         | 5       |
| 30   | TwDSA             | DS (Acknowledge) Low Width                                   | 390   |           | 250     |         |         |
| 31   | TdDSA(DR)         | DS I (Acknowledge) to Read Data Valid Delay                  |       | 250       |         | 180     |         |
| 32-  | - TsIEI(DSA)      | · IEI to DS I (Acknowledge) Setup Time                       | - 120 |           |         |         |         |
| 33   | ThIEI(DSA)        | IEI to DS I (Acknowledge) Hold Time                          | 0     | 100       | 0       | 100     |         |
| 34   | Tdiel(IEO)        | IEI to IEO Delay                                             |       | 120       |         | 100     |         |
| 35   | TdAS(IEO)         | AS I to IEO Delay                                            |       | 250       |         | 250     | 6       |
| 30   | IdDSA(INI)        | DS I (Acknowledge) to INI Inactive Delay                     |       | 500       | 10      | 500     | 4       |
| 37   |                   | DS   to AS   Delay for No Reset                              |       |           |         |         |         |
| 38   | IdASQ(DS)         | $\frac{AS}{AS}$ and $\frac{DS}{DS}$ Coincident Low (on Reset | 30    |           | 30      |         | 7       |
| 39   |                   | PCIK Low Width                                               | 250   | 2000      | 250     | 1000    | 1       |
| 40   | TwPCh             | PCLK LOW WIGH                                                | 105   | 2000      | 70      | 1000    |         |
| 42   |                   | PCLK Ingli Widni                                             | - 250 |           | 165     |         |         |
| 43   | T <sub>r</sub> PC | PCIK Bise Time                                               | 200-  | 20        | - 105 - | 15      |         |
| 44   | TfPC              | PCLK Fall Time                                               |       | 20        |         | 10      |         |
|      |                   | I OBE I UN IMO                                               |       | 20        |         | 10      |         |

NOTES:

3. Float delay is defined as the time required for a  $\pm 0.5$  V change

in the output with a maximum dc load and minimum ac load.

The output with a maximum dc load and minimum dc load.
 Open-frain output, measured with open-frain test load.
 Parameter is system dependent. For any Z-ASCC in the daisy chain, TdAS(IDSA) must be greater than the sum of TdAS(IEO) for the highest priority device in the daisy chain, TsIEI(DSA) for the Z-ASCC, and TdIEIf(IEO) for each device separating them in the daisy chain.

6. Parameter applies only to a Z-ASCC pulling  $\overline{\text{INT}}$  Low at the

Parameter applies only to a Z-ASCC pulling INT Low at the beginning of the Interrupt Acknowledge transaction.
 Internal circuitry allows for the reset provided by the Z8 to be recognized as a reset by the Z-ASCC.
 Timings are preliminary and subject to change All timing refer-ences assume 2.0 V for a logic "1" and 0.8 V for a logic "0".
 Units in nanoseconds (ns).

## General Timing



| No  | Symbol          | Baramotor                                                                                | 4<br>Min | MHz<br>May | 6)<br>Min | MHz    | Notos** |
|-----|-----------------|------------------------------------------------------------------------------------------|----------|------------|-----------|--------|---------|
|     | Бушьог          |                                                                                          | MIII     | Mux        | MIII      | Mux    | Holes   |
| 1   | TdPC(REQ)       | PCLK $\downarrow$ to $\overline{W}/\overline{REQ}$ Valid                                 |          | 250        |           | 250    |         |
| 2   | TdPC(W)         | PCLK↓ to Wait Inactive Delay                                                             |          | 350        |           | 350    |         |
| 3   | TsRXC(PC)       | $\overline{RxC}$ † to PCLK † Setup Time (PCLK - 4 case only)                             | 80       | TwPCl      | 70        | TwPCl  | 1,4     |
| 4   | TsRXD(RXCr)     | RxD to $\overline{RxC}$ † Setup Time (X1 Mode)                                           | 0        |            | 0         |        | 1       |
| 5 — | - ThRXD(RXCr) — | - RxD to RxC † Hold Time (X1 Mode)                                                       | - 150 -  |            | 150       |        | 1       |
| 6   | TsRXD(RXCf)     | RxD to $\overline{RxC} \downarrow$ Setup Time (X1 Mode)                                  | 0        |            | 0         |        | 1,5     |
| 7   | ThRXD(RXCf)     | RxD to $\overline{RxC} \downarrow$ Hold Time (X1 Mode)                                   | 150      |            | 150       |        | 1,5     |
| 8   | TsTXC(PC)       | TxC↓ to PCLK † Setup Time                                                                | 0        |            | 0         |        | 2,4     |
| 9   | TdTXCf(TXD)     | TxC↓ to TxD Delay (X1 Mode)                                                              |          | 300        |           | 300    | 2       |
| 10  | - TdTXCr(TXD) — | - TxC † to TxD Delay (X1 Mode)                                                           |          | 300        |           | 300    | 2,5     |
| 11  | TdTXD(TRX)      | TxD to TRxC Delay (Send Clock Echo)                                                      |          |            |           |        |         |
| 12  | TwRTXh          | RTxC High Width                                                                          | 180      |            | 180       |        | 6       |
| 13  | TwRTX1          | RTxC Low Width                                                                           | 180      |            | 180       |        | 6       |
| 14  | TcRTX           | RTxC Cycle Time                                                                          | 400      |            | 400       |        | 6       |
| 15— | - TcRTXX        | - Crystal Oscillator Period                                                              | - 250 -  |            | - 250 -   | - 1000 | 3       |
| 16  | TwTRXh          | TRxC High Width                                                                          | 180      |            | 180       |        | 6       |
| 17  | TwTRX1          | TRxC Low Width                                                                           | 180      |            | 180       |        | 6       |
| 18  | TcTRX           | TRxC Cycle Time                                                                          | 400      |            | 400       |        | 6       |
| 19  | TwEXT           | $\overline{\text{DCD}}$ or $\overline{\text{CTS}}$ or $\overline{\text{RI}}$ Pulse Width | 200      |            | 200       |        |         |

NOTES. 1  $\overline{\text{RxC}}$  is  $\overline{\text{RTxC}}$  or  $\overline{\text{TRxC}},$  whichever is supplying the receive

HXC IS HIXC OF TRXC, whichever is supplying the receive clock.
 TxC is TRXC or RTxC, whichever is supplying the transmit clock.
 Both RTxC and RI have 30 pF capacitors to the ground connected to them
 Parameter applies only if the data rate is one-fourth the PCLK rate In all other cases, no phase relationship between RxC and

- PCLK or TxC and PCLK is required.
  Parameter applies only to FM encoding/decoding.
  Parameter applies only for transmitter and receiver, DPLL and baud rate generator timing requirements are identical to chip PCLK requirements.
  Timings are preliminary and subject to change.
  Units in nanoseconds (ns)



|     |                |                                                                                                                               | 4 MHz   |           | 6 MHz   |           |            |
|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------|---------|-----------|---------|-----------|------------|
| No. | Symbol         | Parameter                                                                                                                     | Min     | Max       | Min     | Max       | Notes*     |
| 1   | TdRXC(REQ)     | $\overline{\text{RxC}}$ † to $\overline{\text{W}}/\overline{\text{REQ}}$ Valid Delay                                          | 8       | 12        | 8       | 12        | 2,4        |
| 2   | TdRXC(W)       | RxC † to Wait Inactive Delay                                                                                                  | 8       | 12        | 8       | 12        | 1,2,4      |
| 3   | TdRXC(INT)     | RxC † INT Valid Delay                                                                                                         | 8<br>+2 | 12<br>+ 3 | 8<br>+2 | 12<br>+ 3 | 1,2,4<br>5 |
| 4   | – TdTXC(REQ) – | — TxC ↓ to W/REQ Valid Delay                                                                                                  | 5       | 8         | 5       | 8         | 3,4        |
| 5   | TdTXC(W)       | TxC ↓ to Wait Inactive Delay                                                                                                  | 5       | 8         | 5       | 8         | 1,3,4      |
| 6   | TdTXC(DRQ)     | TxC ↓ to DTR/REQ Valid Delay                                                                                                  | 4       | 7         | 4       | 7         | 3,4        |
| 7   | TdTXC(INT)     | $\overline{\text{TxC}}$ \$ to $\overline{\text{INT}}$ Valid Delay                                                             | 4<br>+2 | 6<br>+3   | 4<br>+2 | 6<br>+ 3  | 1,3,4<br>5 |
| 8   | TdEXT(INT)     | $\overline{\text{DCD}}$ , $\overline{\text{RI}}$ or $\overline{\text{CTS}}$ Transition to $\overline{\text{INT}}$ Valid Delay | 2       | 3         | 2       | 3         | 1,5        |

NOTES:

 <u>Open-drain output, measured with open-drain test load.</u>
 <u>RKC is RTxC or TRxC</u>, whichever is supplying the receive clock.
 <u>TxC is TRxC or RTxC</u>, whichever is supplying the transmit clock.

Units equal to TOPC.
 Units equal to AS.
 Timings are preliminary and subject to change.

## **ORDERING INFORMATION**

Z8031 Z-ASCC, 4.0 MHz

**40-pin DIP** Z8031 PS Z8031 CS

Z8031A Z-ASCC, 6.0 MHz

**40-pin DIP** Z8031A PS Z8031A CS **Z8031 Z-ASCC, 4.0 MHz 44-pin PCC** Z8031 VS

**Z8031 Z-ASCC, 6.0 MHz 44-pin PCC** Z8031A VS

## Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC

V = Plastic PCC

- TEMPERATURE S =  $0^{\circ}C$  to +  $70^{\circ}C$
- $E = -40^{\circ}C \text{ to } +85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } +125^{\circ}C$

Example: PS is a plastic DIP, 0 °C to + 70 °C.

+Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

# Z8036 Z8000® Z-CIO **Counter/Timer and** Parallel I/O Unit

# Zilog

# **Product** Specification

|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | April 1985                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features               | <ul> <li>Two independent 8-bit, double-buffered, bidirectional I/O ports plus a 4-bit special-purpose I/O port. I/O ports feature programmable polarity, programmable direction (Bit mode), "pull catchers," and programmable open-drain outputs.</li> <li>Four handshake modes, including 3-Wire (like the IEEE-488).</li> <li>REQUEST/WAIT signal for high-speed data and the second second</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>Flexible pattern-recognition logic, programmable as a 16-vector interrupt controller.</li> <li>Three independent 16-bit counter/timers with up to four external access lines per counter/timer (count input, output, gate, and trigger), and three output duty cycles (pulsed, one-shot, and square-wave), programmable as retriggerable or nonretriggerable.</li> <li>Easy to use since all registers are read/write</li> </ul> |
|                        | transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | and directly addressable.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| General<br>Description | The Z8036 Z-CIO Counter/Timer and<br>Parallel I/O element is a general-purpose<br>peripheral circuit, satisfying most<br>counter/timer and parallel I/O needs<br>encountered in system designs. This versatil<br>device contains three I/O ports and three<br>counter/timers. Many programmable options<br>tailor its configuration to specific application                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | The use of the device is simplified by making<br>all internal registers (command, status, and<br>data) readable and (except for status bits)<br>writable. In addition, each register is given its<br>own unique address so that it can be<br>accessed directly—no special sequential<br>operations are required. The Z-CIO is directly<br>ns. Z-Bus compatible.                                                                           |
|                        | ADDRESS/DATA<br>BUS<br>BUS TIMING<br>AND RESET<br>$\begin{cases} \leftrightarrow AD_7 & PA_7 \\ \Rightarrow AD_6 & PA_6 \\ \Rightarrow AD_5 & PA_5 \\ \Rightarrow AD_4 & PA_1 \\ \Rightarrow AD_2 & PA_2 \\ \Rightarrow AD_2 & PA_2 \\ \Rightarrow AD_0 & PA_0 \\ \Rightarrow \overline{AD} & PA_0 \\ \Rightarrow A$ | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                   |
|                        | $CONTROL\left\{\xrightarrow{\longrightarrow} R^{W}  Z^{CIO}  PC_{1} \xrightarrow{\longleftarrow} P^{VW} \right\}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PB <sub>3</sub> 11 30 PA <sub>3</sub><br>PB <sub>2</sub> 12 29 PA <sub>4</sub>                                                                                                                                                                                                                                                                                                                                                            |
|                        | INTERRUPT $\begin{cases} - & CS_1 & PB_7 \\ \hline INT & PB_6 \\ \hline INTACK & PB_5 \\ \hline IEI & PB_4 \\ \hline IEI & PB_4 \\ \hline IEI & PB_4 \\ \hline IEI & PB_5 \\ \hline$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PB6 13 28 PA5<br>PB6 14 27 PA6<br>PB7 15 28 PA7<br>B PCL 16 25 INTACK                                                                                                                                                                                                                                                                                                                                                                     |

+ 5 V

Figure 2a. 40-pin Dual-In-Line Package (DIP), Pin Ässignments

23 🗍 + 5 V

PC2

22 21 PC3

IEO 🗖 18

PC0 19

PC1

20

Pin Description **AD<sub>0</sub>-AD<sub>7</sub>.** *Z-Bus Address/Data lines* (bidirectional/3-state). These multiplexed Address/Data lines are used for transfers between the CPU and Z-CIO.

**AS\*.** Address Strobe (input, active Low). Addresses,  $\overline{INTACK}$ , and  $\overline{CS}_0$  are sampled while  $\overline{AS}$  is Low.

**CS<sub>0</sub>** and **CS<sub>1</sub>**. Chip Select 0 (input, active Low) and Chip Select 1 (input, active High).  $\overline{CS_0}$  and  $CS_1$  must be Low and High, respectively, in order to select a device.  $\overline{CS_0}$  is latched by  $\overline{AS}$ .

**DS\*.** Data Strobe (input, active Low). DS provides timing for the transfer of data into or out of the Z-CIO.

**IEI.** Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interruptdriven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

**IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing an interrupt from the requesting Z-CIO or is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

\*When  $\overline{AS}$  and  $\overline{DS}$  are detected Low at the same time (normally an illegal condition), the Z-CIO is reset.

**INT.** Interrupt Request (output, open-drain, active Low). This signal is pulled Low when the Z-CIO requests an interrupt.

**INTACK.** Interrupt Acknowledge (input, active Low). This signal indicates to the Z-CIO that an Interrupt Acknowledge cycle is in progress. INTACK is sampled while AS is Low.

**PA<sub>0</sub>-PA<sub>7</sub>.** Port A I/O lines (bidirectional, 3-state, or open-drain). These eight I/O lines transfer information between the Z-CIO's Port A and external devices.

**PB<sub>0</sub>-PB<sub>7</sub>.** Port B I/O lines (bidirectional, 3-state, or open-drain). These eight I/O lines transfer information between the Z-CIO's Port B and external devices. May also be used to provide external access to Counter/Timers 1 and 2.

 $PC_0$ - $PC_3$ . Port C I/O lines (bidirectional, 3-state, or open-drain). These four I/O lines are used to provide handshake, WAIT, and REQUEST lines for Ports A and B or to provide external access to Counter/Timer 3 or access to the Z-CIO's Port C.

**PCLK.** (*input, TTL-compatible*). This is a peripheral clock that may be, but is not necessarily, the CPU clock. It is used with timers and REQUEST/WAIT logic.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (input).  $\mathbb{R}/\overline{\mathbf{W}}$  indicates that the CPU is reading from (High) or writing to (Low) the Z-CIO.





The Z8036 Z-CIO Counter/Timer and Parallel I/O element (Figure 3) consists of a Z-Bus interface, three I/O ports (two generalpurpose 8-bit ports and one special-purpose



Figure 3. Z-CIO Block Diagram
Architecture (Continued) 4-bit port), three 16-bit counter/timers, an interrupt control logic block, and the internal control logic block. An extensive number of programmable options allow the user to tailor the configuration to best suit the specific application.

The two general-purpose 8-bit I/O ports (Figure 4) are identical, except that Port B can be specified to provide external access to Counter/Timers 1 and 2. Either port can be programmed to be a handshake-driven, double-buffered port (input, output, or bidirectional) or a control-type port with the direction of each bit individually programmable. Each port includes pattern-recognition logic, allowing interrupt generation when a specific pattern is detected. The pattern-recognition logic can be programmed so the port functions like a priority-interrupt controller. Ports A and B can also be linked to form a 16-bit I/O port.

To control these capabilities, both ports contain 12 registers. Three of these registers, the Input, Output, and Buffer registers, comprise the data path registers. Two registers, the Mode Specification and Handshake Specification registers, are used to define the mode of the port and to specify which handshake, if any, is to be used. The reference pattern for the pattern-recognition logic is defined via three registers: the Pattern Polarity, Pattern Transition, and Pattern Mask registers. The detailed characteristics of each bit path (for example, the direction of data flow or whether a path is inverting or noninverting) are programmed using the Data Path Polarity, Data Direction, and Special I/O Control registers.

The primary control and status bits are grouped in a single register, the Command and Status register, so that after the port is initially configured, only this register must be accessed frequently. To facilitate initialization, the port logic is designed so that registers associated with an unrequired capability are ignored and do not have to be programmed.



Figure 4. Ports A and B Block Diagram

# 2014-006

# Architecture (Continued)

The function of the special-purpose 4-bit port, Port C (Figure 5), depends upon the roles of Ports A and B. Port C provides the required handshake lines. Any bits of Port C not used as handshake lines can be used as I/O lines or to provide external access for the third counter/timer.

Since Port C's function is defined primarily by Ports A and B, only three registers (besides the Data Input and Output registers) are needed. These registers specify the details of each bit path: the Data Path Polarity, Data Direction, and Special I/O Control registers.

The three counter/timers (Figure 6) are all identical. Each is comprised of a 16-bit downcounter, a 16-bit Time Constant register (which holds the value loaded into the downcounter), a 16-bit Current Counter register (used to read the contents of the downcounter), and two 8-bit registers for control and status (the Mode Specification and the Command and Status registers).

The capabilities of the counter/timer are

numerous. Up to four port I/O lines can be dedicated as external access lines for each counter/timer: counter input, gate input, trigger input, and counter/timer output. Three different counter/timer output duty cycles are available: pulse, one-shot, or square-wave. The operation of the counter/timer can be programmed as either retriggerable or nonretriggerable. With these and other options, most counter/timer applications are covered.

The interrupt control logic provides standard Z-Bus interrupt capabilities. There are five registers (Master Interrupt Control register, three Interrupt Vector registers, and the Current Vector register) associated with the interrupt logic. In addition, the ports' Command and Status registers and the counter/timers' Command and Status registers include bits associated with the interrupt logic. Each of these registers contains three bits for interrupt control and status: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE).

TO COUNTER/



TO PORT TO PORT

Figure 5. Port C Block Diagram

# Architecture (Continued) INTERNAL BUS (Continued) Image: Continued of the second se

# Functional Description

The following describes the functions of the ports, pattern-recognition logic, counter/timers, and interrupt logic.

I/O Port Operations. Of the Z-CIO's three I/O ports, two (Ports A and B) are generalpurpose, and the third (Port C) is a specialpurpose 4-bit port. Ports A and B can be configured as input, output, or bidirectional ports with handshake. (Four different handshakes are available.) They can also be linked to form a single 16-bit port. If they are not used as ports with handshake, they provide 16 input or output bits with the data direction programmable on a bit-by-bit basis. Port B also provides access for Counter/Timers 1 and 2. In all configurations, Ports A and B can be programmed to recognize specific data patterns and to generate interrupts when the pattern is encountered.

The four bits of Port C provide the handshake lines for Ports A and B when required. A REQUEST/WAIT line can also be provided so that Z-CIO transfers can be synchronized with DMAs or CPUs. Any Port C bits not used for handshake or REQUEST/WAIT can be used as input or output bits (individually data direction programmable) or external access lines for Counter/Timer 3. Port C does not contain any pattern-recognition logic. It is, however, capable of bit-addressable writes. With this feature, any combination of bits can be set and/or cleared while the other bits remain undisturbed without first reading the register.

Bit Port Operations. In bit port operations, the

port's Data Direction register specifies the direction of data flow for each bit. A 1 specifies an input bit, and a 0 specifies an output bit. If bits are used as I/O bits for a counter/timer, they should be set as input or output, as required.

The Data Path Polarity register provides the capability of inverting the data path. A 1 specifies inverting, and a 0 specifies noninverting. All discussions of the port operations assume that the path is noninverting.

The value returned when reading an input bit reflects the state of the input just prior to the read. A 1's catcher can be inserted into the input data path by programming a 1 to the corresponding bit position of the port's Special I/O Control register. When a 1 is detected at the 1's catcher input, its output is set to a 1 until it is cleared. The 1's catcher is cleared by writing a 0 to the bit. In all other cases, attempted writes to input bits are ignored.

When Ports A and B include output bits, reading the Data register returns the value being output. Reads of Port C return the state of the pin. Outputs can be specified as opendrain by writing a 1 to the corresponding bit of the port's Special I/O Control register. Port C has the additional feature of bit-addressable writes. When writing to Port C, the four most significant bits are used as a write protect mask for the least significant bits (0-4, 1-5, 2-6, and 3-7). If the write protect bit is written with a 1, the state of the corresponding output bit is not changed.

## Functional Description (Continued)

Ports with Handshake Operation. Ports A and B can be specified as 8-bit input, output, or bidirectional ports with handshake. The Z-CIO provides four different handshakes for its ports: Interlocked, Strobed, Pulsed, and 3-Wire. When specified as a port with handshake, the transfer of data into and out of the port and interrupt generation is under control of the handshake logic. Port C provides the handshake lines as shown in Table 1. Any Port C lines not used for handshake can be used as simple I/O lines or as access lines for Counter/ Timer 3.

When Ports A and B are configured as ports with handshake, they are double-buffered. This allows for more relaxed interrupt service routine response time. A second byte can be input to or output from the port before the interrupt for the first byte is serviced. Normally, the Interrupt Pending (IP) bit is set and an interrupt is generated when data is shifted into the Input register (input port) or out of the Output register (output port). For input and output ports, the IP is automatically cleared when the data is read or written. In bidirectional ports, IP is cleared only by command. When the Interrupt on Two Bytes (ITB) control bit is set to 1, interrupts are generated only when two bytes of data are available to be read or written. This allows a minimum of 16 bits of information to be transferred on each interrupt. With ITB set, the IP is not automatically cleared until the second byte of data is read or written.

When the Single Buffer (SB) bit is set to 1, the port acts as if it is only single-buffered. This is useful if the handshake line must be stopped on a byte-by-byte basis.

Ports A and B can be linked to form a 16-bit port by programming a 1 in the Port Link Control (PLC) bit. In this mode, only Port A's Handshake Specification and Command and Status registers are used. Port B must be specified as a bit port. When linked, only Port A has pattern-match capability. Port B's pattern-match capability must be disabled. Also, when the ports are linked, Port B's Data register must be read or written before Port A's.

When a port is specified as a port with handshake, the type of port it is (input, output, or bidirectional) determines the direction of data flow. The data direction for the bidirectional port is determined by a bit in Port C (Table 1). In all cases, the contents of the Data Direction register are ignored. The contents of the Special I/O Control register apply only to output bits (3-state or open-drain). Inputs may not have I's catchers; therefore, those bits in the Special I/O Control register are ignored. Port C lines used for handshake should be programmed as inputs. The handshake specification overrides Port C's Data Direction register for bits that must be outputs. The contents of Port C's Data Path Polarity register still apply.

Interlocked Handshake. In the Interlocked Handshake mode, the action of the Z-CIO must be acknowledged by the external device before the next action can take place. Figure 7 shows timing for Interlocked Handshake. An output port does not indicate that new data is available until the external device indicates it is ready for the data. Similarly, an input port does not indicate that it is ready for new data until the data source indicates that the previous byte of the data is no longer available, thereby acknowledging the input port's acceptance of the last byte. This allows the Z-CIO to interface directly to the port of a Z8 microcomputer, a UPC, an FIO, an FIFO, or to another Z-CIO port with no external logic.

A 4-bit deskew timer can be inserted in the Data Available ( $\overline{DAV}$ ) output for output ports. As data is transferred to the Buffer register, the deskew timer is triggered. After the number of PCLK cycles specified by the deskew timer time constant plus one,  $\overline{DAV}$  is

| Port A/B Configuration                                                          | PC3                        | PC <sub>2</sub> | PC1                        | PC <sub>0</sub> |
|---------------------------------------------------------------------------------|----------------------------|-----------------|----------------------------|-----------------|
| Ports A and B: Bit Ports                                                        | Bit I/O                    | Bit I/O         | Bit I/O                    | Bit I/O         |
| Port A: Input or Output Port<br>(Interlocked, Strobed, or Pulsed<br>Handshake)* | RFD or DAV                 | ACKIN           | REQUEST/WAIT<br>or Bit I/O | Bit I/O         |
| Port B: Input or Output Port<br>(Interlocked, Strobed, or Pulsed<br>Handshake)* | REQUEST/WAIT<br>or Bit I/O | Bıt I/O         | RFD or DAV                 | ACKIN           |
| Port A or B: Input Port (3-Wıre<br>Handshake)                                   | RFD (Output)               | DAV (Input)     | REQUEST/WAIT<br>or Bit I/O | DAC (Output)    |
| Port A or B: Output Port (3-Wıre<br>Handshake)                                  | DAV (Output)               | DAC (Input)     | REQUEST/WAIT<br>or Bit I/O | RFD (Input)     |
| Port A or B: Bidirectional Port<br>(Interlocked or Strobed Handshake)           | RFD or DAV                 | ACKIN           | REQUEST/WAIT<br>or Bit I/O | IN/OUT          |

\*Both Ports A and B can be specified input or output with Interlocked, Strobed, or Pulsed Handshake at the same time if neither uses REQUEST/WAIT.

## Table 1. Port C Bit Utilization

Functional Description (Continued) allowed to go Low. The deskew timer therefore guarantees that the output data is valid for a specified minimum amount of time before DAV goes Low. Deskew timers are available for output ports independent of the type of handshake employed.

Strobed Handshake. In the Strobed Handshake mode, data is "strobed" into or out of the port by the external logic. The falling edge of the Acknowledge Input (ACKIN) strobes data into or out of the port. Figure 7 shows timing for the Strobed Handshake. In contrast to the Interlocked Handshake, the signal indicating the port is ready for another data transfer operates independently of the ACKIN input. It is up to the external logic to ensure that data overflows or underflows do not occur.

**3-Wire Handshake.** The 3-Wire Handshake is designed for the situation in which one output port is communicating with many input ports simultaneously. It is essentially the same as the Interlocked Handshake, except that two signals are used to indicate if an input port is ready for new data or if it has accepted the present data. In the 3-Wire Handshake (Figure 8), the rising edge of one status line indicates that the port is ready for data, and the rising edge of another status line indicates that the data has been accepted. With the 3-Wire Handshake, the output lines of many input ports can be bussed together with open-drain drivers; the

output port knows when all the ports have accepted the data and are ready. This is the same handshake as is used on the IEEE-488 bus. Because this handshake requires three ines, only one port (either A or B) can be a 3-Wire Handshake port at a time. The 3-Wire Handshake is not available in the bidirectional node. Because the port's direction can be banged under software control, however.

bidirectional IEEE-488-type transfers can be performed.

Pulsed Handshake. The Pulsed Handshake (Figure 9) is designed to interface to mechanical-type devices that require data to be held for long periods of time and need relatively wide pulses to gate the data into or out of the device. The logic is the same as the Interlocked Handshake mode, except that an internal counter/timer is linked to the handshake logic. If the port is specified in the input mode, the timer is inserted in the  $\overline{\text{ACKIN}}$  path. The external **ACKIN** input triggers the timer and its output is used as the Interlocked Handshake's normal acknowledge input. If the port is an output port, the timer is placed in the Data Available (DAV) output path. The timer is triggered when the normal Interlocked Handshake DAV output goes Low and the timer output is used as the actual DAV output. The counter/timer maintains all of its normal capabilities. This handshake is not available to bidirectional ports.



OUTPUT HANDSHAKE







Figure 8. 3-Wire Handshake

**Z8036 Z-CIO** 

## Functional Description (Continued)

REQUEST/WAIT Line Operation. Port C can be programmed to provide a status signal output in addition to the normal handshake lines for either Port A or B when used as a port with handshake. The additional signal is either a REQUEST or WAIT signal. The REQUEST signal indicates when a port is ready to perform a data transfer via the Z-Bus. It is intended for use with a DMA-type device. The WAIT signal provides synchronization for transfers with a CPU. Three bits in the Port Handshake Specification register provide controls for the REQUEST/WAIT logic. Because the extra Port C line is used, only one port can be specified as a port with a handshake and a REQUEST/WAIT line. The other port must be a bit port.

Operation of the REQUEST line is modified by the state of the port's Interrupt on Two Bytes (ITB) control bit. When ITB is 0, the REQUEST line goes active as soon as the Z-CIO is ready for a data transfer. If ITB is 1, REQUEST does not go active until two bytes can be transferred. REQUEST stays active as long as a byte is available to be read or written.

The SPECIAL REQUEST function is reserved for use with bidirectional ports only. In this case, the REQUEST line indicates the status of the register not being used in the data path at that time. If the IN/OUT line is High, the REQUEST line is High when the Output register is empty. If IN/OUT is Low, the REQUEST line is High when the Input register is full.

Pattern-Recognition Logic Operation. Both Ports A and B can be programmed to generate interrupts when a specific pattern is recognized at the port. The pattern-recognition logic is independent of the port application, thereby allowing the port to recognize patterns in all of its configurations. The pattern can be independently specified for each bit as 1, 0, rising edge, falling edge, or any transition. Individual bits may be masked off. A patternmatch is defined as the simultaneous satisfaction of all nonmasked bit specifications in the AND mode or the satisfaction of any nonmasked bit specifications in either of the OR or OR-Priority Encoded Vector modes.



Figure 9. Pulsed Handshake

The pattern specified in the Pattern Definition register assumes that the data path is programmed to be noninverting. If an input bit in the data path is programmed to be inverting, the pattern detected is the opposite of the one specified. Output bits used in the patternmatch logic are internally sampled before the invert/noninvert logic.

Bit Port Pattern-Recognition Operations. During bit port operations, pattern-recognition may be performed on all bits, including those used as I/O for the counter/timers. The input to the pattern-recognition logic follows the value at the pins (through the invert/noninvert logic) in all cases except for simple inputs with l's catchers. In this case, the output of the l's catcher is used. When operating in the AND or OR mode, it is the transition from a nomatch to a match state that causes the interrupt. In the "OR" mode, if a second match occurs before the first match goes away, it does not cause an interrupt. Since a match condition only lasts a short time when edges are specified, care must be taken to avoid losing a match condition. Bit ports specified in the OR-Priority Encoded Vector mode generate interrupts as long as any match state exists. A transition from a no-match to a match state is not required.

The pattern-recognition logic of bit ports operates in two basic modes: Transparent and Latched. When the Latch on Pattern Match (LPM) bit is set to 0 (Transparent mode), the interrupt indicates that a specified pattern has occurred, but a read of the Data register does not necessarily indicate the state of the port at the time the interrupt was generated. In the Latched mode (LPM = 1), the state of all the port inputs at the time the interrupt was generated is latched in the input register and held until IP is cleared. In all cases, the PMF indicates the state of the port at the time it is read.

If a match occurs while IP is already set, an error condition exists. If the Interrupt On Error bit (IOE) is 0, the match is ignored. However, if IOE is 1, after the first IP is cleared, it is automatically set to 1 along with the Interrupt Error (ERR) flag. Matches occurring while ERR is set are ignored. ERR is cleared when the corresponding IP is cleared.

When a pattern-match is present in the OR-Priority Encoded Vector mode, IP is set to 1. The IP cannot be cleared until a match is no longer present. If the interrupt vector is allowed to include status, the vector returned during Interrupt Acknowledge indicates the highest priority bit matching its specification at the time of the Acknowledge cycle. Bit 7 is the highest priority and bit 0 is the lowest. The bit initially causing the interrupt may not be the one indicated by the vector if a higher priority bit matches before the Acknowledge. Once the Acknowledge cycle is initiated, the vector is

## Functional Description (Continued)

frozen until the corresponding IP is cleared. Where inputs that cause interrupts might change before the interrupt is serviced, the 1's catcher can be used to hold the value. Because a no-match to match transition is not required, the source of the interrupt must be cleared before IP is cleared or else a second interrupt is generated. No error detection is performed in this mode and the Interrupt On Error bit should be set to 0.

# Ports with Handshake Pattern-Recognition

**Operation.** In this mode, the handshake logic normally controls the setting of IP and, therefore, the generation of interrupt requests. The pattern-match logic controls the Pattern Match Flag (PMF). The data is compared with the match pattern when it is shifted from the Buffer register to the Input register (input port) or when it is shifted from the Output register to the Buffer register (output port). The patternmatch logic can override the handshake logic in certain situations. If the port is programmed to interrupt when two bytes of data are available to be read or written, but the first byte matches the specified pattern, the pattern-recognition logic sets IP and generates an interrupt. While PMF is set, IP cannot be cleared by reading or writing the data registers. IP must be cleared by command. The input register is not emptied while IP is set, nor is the output register filled until IP is cleared.

If the Interrupt on Match Only (IMO) bit is set, IP is set only when the data matches the pattern. This is useful in DMA-type applications when interrupts are required only after a block of data is transferred.

# **Counter/Timer Operation.** The three independent 16-bit counter/timers consist of a presettable 16-bit down counter, a 16-bit Time Constant register, a 16-bit Current Counter register, an 8-bit Mode Specification register, an 8-bit Command and Status register, and the associated control logic that links these registers.

| Function             | $C/T_1$ | C/T <sub>2</sub> | C/T <sub>3</sub> |  |
|----------------------|---------|------------------|------------------|--|
| Counter/Timer Output | PB 4    | PB 0             | PC 0             |  |
| Counter Input        | PB 5    | PB 1             | PC 1             |  |
| Trigger Input        | PB 6    | PB 2             | PC 2             |  |
| Gate Input           | PB 7    | PB 3             | PC 3             |  |

Table 2. Counter/Timer External Access

The flexibility of the counter/timers is enhanced by the provision of up to four lines per counter/timer (counter input, gate input, trigger input, and counter/timer output) for direct external control and status. Counter/ Timer 1's external I/O lines are provided by the four most significant bits of Port B. Counter/Timer 2's are provided by the four least significant bits of Port B. Counter/Timer 3's external I/O lines are provided by the four bits of Port C. The utilization of these lines (Table 2) is programmable on a bit-by-bit basis via the Counter/Timer Mode Specification registers.

When external counter/timer I/O lines are to be used, the associated port lines must be vacant and programmed in the proper data direction. Lines used for counter/timer I/O have the same characteristics as simple input lines. They can be specified as inverting or noninverting; they can be read and used with the pattern-recognition logic. They can also include the l's catcher input.

Counter/Timers 1 and 2 can be linked internally in three different ways. Counter/Timer 1's output (inverted) can be used as Counter/ Timer 2's trigger, gate, or counter input. When linked, the counter/timers have the same capabilities as when used separately. The only restriction is that when Counter/Timer 1 drives Counter/Timer 2's count input, Counter/Timer 2 must be programmed with its external count input disabled.

There are three duty cycles available for the timer/counter output: pulse, one-shot, and square-wave. Figure 10 shows the counter/



Figure 10. Counter/Timer Waveforms

# **Z8036 Z-CIO**

## Functional Description (Continued)

timer waveforms. When the Pulse mode is specified, the output goes High for one clock cycle, beginning when the down-counter leaves the count of 1. In the One-Shot mode, the output goes High when the counter/timer is triggered and goes Low when the downcounter reaches 0. When the square-wave output duty cycle is specified, the counter/timer goes through two full sequences for each cycle. The initial trigger causes the downcounter to be loaded and the normal countdown sequence to begin. If a 1 count is detected on the down-counter's clocking edge, the output goes High and the time constant value is reloaded. On the clocking edge, when both the down-counter and the output are 1's, the output is pulled back Low.

The Continuous/Single Cycle (C/SC) bit in the Mode Specification register controls operation of the down-counter when it reaches terminal count. If  $C/\overline{SC}$  is 0 when a terminal count is reached, the countdown sequence stops. If the  $C/\overline{SC}$  bit is 1 each time the countdown counter reaches 1, the next cycle causes the time constant value to be reloaded. The time constant value may be changed by the CPU, and on reload, the new time constant value is loaded.

Counter/timer operations require loading the time constant value in the Time Constant register and initiating the countdown sequence by loading the down-counter with the time constant value. The Time Constant register is accessed as two 8-bit registers. The registers are readable as well as writable, and the access order is irrelevant. A 0 in the Time Constant register specifies a time constant of 65.536. The down-counter is loaded in one of three ways: by writing a 1 to the Trigger Command Bit (TCB) of the Command and Status register, on the rising edge of the external trigger input, or, for Counter/Timer 2 only, on the rising edge of Counter/Timer 1's internal output if the counters are linked via the trigger input. The TCB is write-only, and read always returns 0.

Once the down-counter is loaded, the countdown sequence continues toward terminal count as long as all the counter/timers' hardware and software gate inputs are High. If any of the gate inputs goes Low (0), the countdown halts. It resumes when all gate inputs are 1 again.

The reaction to triggers occurring during a countdown sequence is determined by the state of the Retrigger Enable Bit (REB) in the Mode Specification register. If REB is 0, retriggers are ignored and the countdown continues normally. If REB is 1, each trigger causes the down-counter to be reloaded and the countdown sequence starts over again. If the output is programmed in the Square-Wave mode, retrigger causes the sequence to start over from the initial load of the time constant.

The rate at which the down-counter counts is determined by the mode of the counter/timer. In the Timer mode (the External Count Enable [ECE] bit is 0), the down-counter is clocked internally by a signal that is half the frequency of the PCLK input to the chip. In the Counter mode (ECE is 1), the down-counter is decremented on the rising edge of the counter/ timer's counter input.

Each time the counter reaches terminal count, its Interrupt Pending (IP) bit is set to 1, and if interrupts are enabled (IE = 1), an interrupt is generated. If a terminal count occurs while IP is already set, an internal error flag is set. As soon as IP is cleared, it is forced to a 1 along with the Interrupt Error (ERR) flag. Errors that occur after the internal flag is set are ignored.

The state of the down-counter can be determined in two ways: by reading the contents of the down-counter via the Current Count register or by testing the Count In Progress (CIP) status bit in the Command and Status register. The CIP status bit is set when the down-counter is loaded; it is reset when the down-counter reaches 0. The Current Count register is a 16-bit register, accessible as two 8-bit registers, which mirrors the contents of the down-counter. This register can be read anytime. However, reading the register is asynchronous to the counter's counting, and the value returned is valid only if the counter is stopped. The down-counter can be reliably read "on the fly" by the first writing of a 1 to the Read Counter Control (RCC) bit in the counter/timer's Command and Status register. This freezes the value in the Current Count register until a read of the least significant byte is performed.

Interrupt Logic Operation. The interrupts generated by the Z-CIO follow the Z-Bus operation as described more fully in the Zilog Z-Bus Summary. The Z-CIO has five potential sources of interrupts: the three counter/timers and Ports A and B. The priorities of these sources are fixed in the following order: Counter/Timer 3, Port A, Counter/Timer 2, Port B, and Counter/Timer 1. Since the counter/timers all have equal capabilities and Ports A and B have equal capabilities, there is no adverse impact from the relative priorities.

The Z-CIO interrupt priority, relative to other components within the system, is determined by an interrupt daisy chain. Two pins, Interrupt Enable In (IEI) and Interrupt Enable Out (IEO), provide the input and output necessary to implement the daisy chain. When IEI is pulled Low by a higher priority device, Functional Description (Continued) the Z-CIO cannot request an interrupt of the CPU. The following discussion assumes that the IEI line is High.

Each source of interrupt in the Z-CIO contains three bits for the control and status of the interrupt logic: an Interrupt Pending (IP) status bit, an Interrupt Under Service (IUS) status bit, and an Interrupt Enable (IE) control bit. IP is set when an event requiring CPU intervention occurs. The setting of IP results in forcing the Interrupt (INT) output Low, if the associated IE is 1.

The IUS status bit is set as a result of the Interrupt Acknowledge cycle by the CPU and is set only if its IP is of highest priority at the time the Interrupt Acknowledge commences. It can also be set directly by the CPU. Its primary function is to control the interrupt daisy chain. When set, it disables lower priority sources in the daisy chain, so that lower priority interrupt sources do not request servicing while higher priority devices are being serviced.

The IE bit provides the CPU with a means of masking off individual sources of interrupts. When IE is set to 1, an interrupt is generated normally. When IE is set to 0, the IP bit is set when an event occurs that would normally require service; however, the  $\overline{\text{INT}}$  output is not forced Low.

The Master Interrupt Enable (MIE) bit allows all sources of interrupts within the Z-CIO to be disabled without having to individually set each IE to 0. If MIE is set to 0, all IPs are masked off and no interrupt can be requested or acknowledged. The Disable Lower Chain

**Programming** Programming the Z-CIO entails loading control registers with bits to implement the desired operation. Individual enable bits are provided for the various major blocks so that erroneous operations do not occur while the part is being initialized. Before the ports are enabled, IPs cannot be set, REQUEST and WAIT cannot be asserted, and all outputs remain high-impedance. The handshake lines are ignored until Port C is enabled. The counter/timers cannot be triggered until their enable bits are set.

The Z-CIO is reset by forcing  $\overline{AS}$  and  $\overline{DS}$ Low simultaneously or by writing a 1 to the Reset bit. Once reset, the only thing that can be done is to read and write the Reset bit. Writes to all other bits are ignored and all reads return 0s. In this state, all control bits are forced to 0. Only after clearing the Reset (DLC) bit is included to allow the CPU to modify the system daisy chain. When the DLC bit is set to 1, the Z-CIO's IEO is forced Low, independent of the state of the Z-CIO or its IEI input, and all lower priority devices' interrupts are disabled.

As part of the Interrupt Acknowledge cycle, the Z-CIO is capable of responding with an 8-bit interrupt vector that specifies the source of the interrupt. The Z-CIO contains three vector registers: one for Port A, one for Port B, and one shared by the three counter/timers. The vector output is inhibited by setting the No Vector (NV) control bit to 1. The vector output can be modified to include status information to pinpoint more precisely the cause of interrupt. Whether the vector includes status or not is controlled by a Vector Includes Status (VIS) control bit. Each base vector has its own VIS bit and is controlled independently. When MIE = 1, reading the base vector register always includes status, independent of the state of the VIS bit. In this way, all the information obtained by the vector, including status, can be obtained with one additional instruction when VIS is set to 0. When MIE = 0, reading the vector register returns the unmodified base vector so that it can be verified. Another register, the Current Vector register, allows use of the Z-CIO in a polled environment. When read, the data returned is the same as the interrupt vector that would be output in an acknowledge, based on the highest priority IP set. If no unmasked IPs are set, the value FF<sub>H</sub> is returned. The Current Vector register is read-only.

bit (by writing to it) can the other command bits be programmed.

**Register Addressing.** The Z-CIO allows two schemes for register addressing. Both schemes use only six of the eight bits of the address/ data bus. The scheme used is determined by the Right Justify Address (RJA) bit in the Master Interrupt Control register. When RJA equals 0, address bus bits 0 and 7 are ignored, and bits 1 through 6 are decoded for the register address (A<sub>0</sub> from AD<sub>1</sub>). When RJA equals 1, bits 0 through 5 are decoded for the register address (A<sub>0</sub> from AD<sub>0</sub>). In the following register descriptions, only six bits are shown for addresses and represent address/ data bus bits 0 through 5 or 1 through 6, depending on the state of the RJA bit.



Figure 12. Port Specification Registers

2014-012.013

685

Z8036 Z-CI0





Figure 16. Conter/Timer Registers

Registers

(Continued)

Interrupt Vector Register Addresses: 000010 Port A 000011 Port B 000100 Counter/Timers (Read/Write)

PRIORITY ENCODED VECTOR MODE:

C/T 3 C/T 2 C/T 1 ERROR

# 

PORT VECTOR STATUS

ALL OTHER MODES: <u>D3</u> <u>D2</u> <u>D1</u> ORE IRF PMF NORMAL 0 0 0 ERROR <u>COUNTER/TIMER STATUS</u>

 $\frac{D_3}{x}$   $\frac{D_2}{x}$   $\frac{D_1}{x}$ 

### ----- INTERRUPT VECTOR

NUMBER OF HIGHEST PRIORITY BIT WITH A MATCH

# **Current Vector Register**

Address: 011111 (Read Only)

# 

INTERRUPT VECTOR BASED ON HIGHEST PRIORITY UNMASKED IP. IF NO INTERRUPT PENDING ALL 1'S OUTPUT.

## Figure 17. Interrupt Vector Registers

| Register<br>Address   | Address* | Main Control Registers<br>Register Name          | Address* | Port A Specification Registers   |
|-----------------------|----------|--------------------------------------------------|----------|----------------------------------|
| Autoress<br>Commenter | 000000   | Master Intervent Control                         | 100000   | Dert Ma Made Creationstan        |
| Summary               | 000000   | Master Interrupt Control                         | 100000   | Port A's Mode Specification      |
|                       | 000001   | Port A'a Interrupt Vester                        | 100001   | Port A's Data Data Delarity      |
|                       | 000010   | Port A's Interrupt Vector                        | 100010   | Port A's Data Pain Foldrity      |
|                       | 000011   | Counter/Timer's Intermunt Vector                 | 100011   | Port A's Data Direction          |
|                       | 000100   | Port C's Data Path Polarity                      | 100100   | Port A's Dettorn Polantr         |
|                       | 000101   | Port C's Data Direction                          | 100101   | Port A's Pattern Transition      |
|                       | 000111   | Port C's Special I/O Control                     | 100111   | Port A's Pattern Mask            |
|                       |          | Most Often Accessed Registers                    |          | Port B Specification Registers   |
|                       | Address* | Register Name                                    | Address* | Register Name                    |
|                       | 001000   | Port A's Command and Status                      | 101000   | Port B's Mode Specification      |
|                       | 001001   | Port B's Command and Status                      | 101001   | Port B's Handshake Specification |
|                       | 001010   | Counter/Timer 1's Command and Status             | 101010   | Port B's Data Path Polarity      |
|                       | 001011   | Counter/Timer 2's Command and Status             | 101011   | Port B's Data Direction          |
|                       | 001100   | Counter/Timer 3's Command and Status             | 101100   | Port B's Special I/O Control     |
|                       | 001101   | Port A's Data                                    | 101101   | Port B's Pattern Polarity        |
|                       | 001110   | Port B's Data                                    | 101110   | Port B's Pattern Transition      |
|                       | 001111   | Port C's Data                                    | 101111   | Port B's Pattern Mask            |
|                       | Address* | Counter/Timer Related Registers<br>Register Name |          |                                  |
|                       | 010000   | Counter/Timer 1's Current Count-MSBs             |          |                                  |
|                       | 010001   | Counter/Timer 1's Current Count-LSBs             |          |                                  |
|                       | 010010   | Counter/Timer 2's Current Count-MSBs             |          |                                  |
|                       | 010011   | Counter/Timer 2's Current Count-LSBs             |          |                                  |
|                       | 010100   | Counter/Timer 3's Current Count-MSBs             |          |                                  |
|                       | 010101   | Counter/Timer 3's Current Count-LSBs             |          |                                  |
|                       | 010110   | Counter/Timer 1's Time Constant-MSBs             |          |                                  |
|                       | 010111   | Counter/Timer 1's Time Constant-LSBs             |          |                                  |
|                       | 011000   | Counter/Timer 2's Time Constant-MSBs             |          |                                  |
|                       | 011001   | Counter/Timer 2's Time Constant-LSBs             |          |                                  |
|                       | 011010   | Counter/Timer 3's Time Constant-MSBs             |          |                                  |
|                       | 011011   | Counter/Timer 3's Time Constant-LSBs             |          |                                  |
|                       | 011100   | Counter/Timer 1's Mode Specification             |          |                                  |
|                       | 011101   | Counter/Timer 2's Mode Specification             |          |                                  |

\*When RJA = 0,  $A_0$  from  $AD_1$ ; when RJA = 1,  $A_0$  from  $AD_0$ 

Current Vector

Counter/Timer 3's Mode Specification

011110

011111

Timing





Write Cycle. The CPU places an address on the address/data bus. The more significant bits and status information are combined and decoded by external logic to provide two Chip Selects ( $\overline{CS}_0$  and  $CS_1).$  Six bits of the least significant byte of the address are latched within the Z-CIO and used to specify a Z-CIO register. The CPU places the data on the address/data bus and strobes it into the Z-CIO register by issuing a Data Strobe  $(\overline{DS})$ .



Interrupt Acknowledge Cycle. When one of the IP bits in the Z-CIO goes High and interrupts are enabled, the Z-CIO pulls its INT output line Low, requesting an interrupt. The CPU responds with an Interrupt Acknowledge cycle. When INTACK goes Low with IP set, the Z-CIO pulls its Interrupt Enable Out (IEO)

Low, disabling all lower priority devices on the daisy chain. The CPU reads the Z-CIO interrupt vector by issuing a Low  $\overline{DS}$ , thereby strobing the interrupt vector onto the address/ data bus. The IUS that corresponds to the IP is also set, which causes IEO to remain Low.

WRITE DATA



Figure 20. Interrupt Acknowledge Timing

| Absolute | Voltages on all pins with respect   |
|----------|-------------------------------------|
| Maximum  | to GND 0.3V to + 7.0V               |
| Ratings  | Operating Ambient                   |
|          | TemperatureSee Ordering Information |
|          | Storage Temperature65°C to +150°C   |

Standard Test Conditions The DC characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

■ +4.75 V ≤ 
$$V_{CC}$$
 ≤ +5.25 V



Figure 21. Standard Test Load

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# $\blacksquare$ GND = 0 V

■ T<sub>A</sub> as specified in Ordering Information

All ac parameters assume a load capacitance of 50 pf max.

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.



Figure 22. Open-Drain Test Load

| DC                   | Symbol          | Parameter                      | Min  | Μαχ                  | Unit | Condition                    |
|----------------------|-----------------|--------------------------------|------|----------------------|------|------------------------------|
| Charac-<br>teristics | V <sub>IH</sub> | Input High Voltage             | 2.0  | V <sub>CC</sub> +0.3 | V    |                              |
| 101101100            | V <sub>IL</sub> | Input Low Voltage              | -0.3 | 0.8                  | v    |                              |
|                      | V <sub>OH</sub> | Output High Voltage            | 2.4  |                      | v    | $I_{OH} = -250 \ \mu A$      |
|                      | V <sub>OL</sub> | Output Low Voltage             |      | 0.4                  | V    | $I_{OL} = +2.0 \text{ mA}$   |
|                      |                 |                                |      | 0.5                  | v    | $I_{OL} = +3.2 \text{ mA}$   |
|                      | $I_{IL}$        | Input Leakage                  |      | ±10.0                | μA   | $0.4 \le V_{IN} \le +2.4 V$  |
|                      | I <sub>OL</sub> | Output Leakage                 |      | ±10.0                | μA   | $0.4 \le V_{OUT} \le +2.4 V$ |
|                      | I <sub>CC</sub> | V <sub>CC</sub> Supply Current |      | 200                  | mÅ   |                              |

 $V_{CC}$  = 5 V ± 5% unless otherwise specified, over specified temperature range.

| Capacitance | Symbol           | Parameter                 | Min | Μαχ | Unit | Test Condition |  |
|-------------|------------------|---------------------------|-----|-----|------|----------------|--|
|             | C <sub>IN</sub>  | Input Capacitance         |     | 10  | pf   |                |  |
|             | C <sub>OUT</sub> | Output Capacitance        |     | 15  | pf   |                |  |
|             | C <sub>I/O</sub> | Bidirectional Capacitance |     | 20  | pf   |                |  |
|             |                  |                           |     |     |      |                |  |

f = 1 MHz, over specified temperature range.

Unmeasured pins returned to ground.

(



Z8036 Z-CIO

|      |               |                                                                 | 4    | MHz     | 6   | MHz      |         |
|------|---------------|-----------------------------------------------------------------|------|---------|-----|----------|---------|
| No.  | Symbol        | Parameter                                                       | Min  | Max     | Min | Μαχ      | Notes*† |
| 1    | TwAS          | ĀS Low Width                                                    | 70   | 2000    | 50  | 2000     |         |
| 2    | TsA(AS)       | Address to $\overline{\mathrm{AS}}$ † Setup Time                | 30   |         | 10  |          | 1       |
| З    | ThA(AS)       | Address to $\overline{\text{AS}}$ † Hold Time                   | 50   |         | 30  |          | 1       |
| 4 —  |               | —Address to DS ↓ Setup Time                                     |      |         |     |          | 1       |
| 5    | TsCSO(AS)     | $\overline{\text{CS}}_0$ to $\overline{\text{AS}}$ † Setup Time | 0    |         | 0   |          | 1       |
| 6    | ThCSO(AS)     | $\overline{\text{CS}}_0$ to $\overline{\text{AS}}$ † Hold Time  | 60   |         | 40  |          | 1       |
| 7    | TdAS(DS)      | ĀS † to DS ↓ Delay                                              | 60   |         | 40  |          | 1       |
| 8    | -TsCS1(DS)    | - CS <sub>1</sub> to DS I Setup Time                            |      |         | 80  |          |         |
| 9    | TsRWR(DS)     | R/₩ (Read) to DS ↓ Setup Time                                   | 100  |         | 80  |          |         |
| 10   | TsRWW(DS)     | R/₩ (Write) to DS ↓ Setup Time                                  | 0    |         | 0   |          |         |
| 11   | TwDS          | DS Low Width                                                    | 390  |         | 250 |          |         |
| 12—  | - TsDW(DSf)   | — Write Data to DS ↓ Setup Time                                 | 30 - |         |     |          |         |
| 13   | TdDS(DRV)     | DS (Read)↓ to Address Data Bus Driven                           | 0    |         | 0   |          |         |
| 14   | TdDSf(DR)     | DS ↓ to Read Data Valid Delay                                   |      | 250     |     | 180      |         |
| 15   | ThDW(DS)      | Write Data to DS † Hold Time                                    | 30   |         | 20  |          |         |
| 16—  | – TdDSr(DR) – | — DS † to Read Data Not Valid Delay————                         | 0 _  |         | 0   |          |         |
| 17   | TdDS(DRz)     | DS † to Read Data Float Delay                                   |      | 70      |     | 45       | 2       |
| 18   | ThRW(DS)      | $R/\overline{W}$ to $\overline{DS}$ † Hold Time                 | 55   |         | 40  |          |         |
| 19   | ThCS1(DS)     | $CS_1$ to $\overline{DS}$ † Hold Time                           | 55   |         | 40  |          |         |
| 20—  | -TdDS(AS)     | — DS ↑ to AS ↓ Delay                                            | 50 - |         |     |          |         |
| 21   | Trc           | Valıd Access Recovery Time                                      | 1000 |         | 650 |          | 3       |
| 22   | TdPM(INT)     | Pattern Match to INT Delay (Bit Port)                           |      | 1 + 800 |     | 1 + 800  | 6       |
| 23   | TdACK(INT)    | ACKIN to INT Delay (Port with Handshake)                        |      | 4+600   |     | 4+600    | 4,6     |
| 24 — | -TdCI(INT)    | — Counter Input to INT Delay (Counter Mode)———                  |      | -1+700  |     | -1 + 700 | 6       |
| 25   | TdPC(INT)     | PCLK to INT Delay (Timer Mode)                                  |      | 1 + 700 |     | 1 + 700  | 6       |
| 26   | TdAS(INT)     | ĀS to INT Delay                                                 |      | 300     |     |          |         |
| 27   | TsIA(AS)      | INTACK to AS † Setup Time                                       | 0    |         | 0   |          |         |
| 28   | ThIA(AS)      | INTACK to AS † Hold Time                                        | 250  |         | 250 |          |         |
| 29   | TsAS(DSA)     | ĀS † to DS (Acknowledge) ↓ Setup Time                           | 350  |         | 250 |          | 5       |
| 30—  | -TdDSA(DR)    | — DS (Acknowledge) ↓ to Read Data Valid Delay—                  |      | 250     |     | 180      |         |
| 31   | TwDSA         | DS (Acknowledge) Low Width                                      | 390  |         | 250 |          |         |
| 32   | TdAS(IEO)     | AS † to IEO ↓ Delay (INTACK Cycle)                              |      | 350     |     | 250      | 5       |
| 33—  | -TdIEI(IEO)   | —IEI to IEO Delay ———                                           |      | 150     |     |          |         |
| 34   | TsIEI(DSA)    | IEO to DS (Acknowledge) ↓ Setup Time                            | 100  |         | 70  |          | 5       |
| 35   | ThIEI(DSA)    | IEI to DS (Acknowledge) † Hold Time                             | 100  |         | 70  |          |         |
| 36   | TdDSA(INT)    | DS (Acknowledge) ↓ to INT † Delay                               |      | 600     |     | 600      |         |

NOTES:

1. Parameter does not apply to Interrupt Acknowledge transactions.

Float delay is measured to the time when the output has changed 0.5 V from steady state with minimum ac load and maximum dc load.

3. This is the delay from  $\overline{DS}$  † of one CIO access to  $\overline{DS}$  ↓ of

This is the delay from DAV i for 3-Wire Input Handshake. The delay is from DAV i for 3-Wire Output Handshake. One additional AS cycle is required for ports in the Single Buffered mode. 4

5. The parameters for the devices in any particular daisy chain must meet the following constraint, the delay from  $\overline{AS}$  † to  $\overline{DS}$  4 must be greater than the sum of TdAS(IEO) for the highest priority peripheral, TsIEI(DSA) for the lowest priority peripheral, and TdIEI(IEO) for each peripheral separating them in the chain. 6. Units equal to AS cycle + ns.

Timings are preliminary and subject to change.

† Units in nanoseconds(ns), except as noted



|          |                         |                                                                                              | 4 MHz   | 6 MHz   |         |
|----------|-------------------------|----------------------------------------------------------------------------------------------|---------|---------|---------|
| No.      | Symbol                  | Parameter                                                                                    | Min Max | Min Max | Notes*† |
| 1        | TsDI(ACK)               | Data Input to ACKIN   Setup Time                                                             | 0       | 0       |         |
| 2        | ThDI(ACK)               | Data Input to ACKIN ↓ Hold Time – Strobed<br>Handshake                                       | 500     |         |         |
| 3        | TdACKf(RFD)             | ACKIN ↓ to RFD ↓ Delay                                                                       | 0       | 0       |         |
| 4—       | -TwACK1                 | – ACKIN Low Width – Strobed Handshake                                                        | - 250   |         |         |
| 5        | TwACKh                  | ACKIN High Width – Strobed Handshake                                                         | 250     |         |         |
| 6        | TdRFDr(ACK)             | RFD ↑ to ACKIN ↓ Delay                                                                       | 0       | 0       |         |
| 7        | TsDO(DAV)               | Data Out to DAV   Setup Time                                                                 | 25      | 20      | 1       |
| 8        | TdDAVf(ACK)             | DAV I to ACKIN I Delay                                                                       | 0       | 0       |         |
| 9—       | -ThDO(ACK)              | – Data Out to ACKIN   Hold Time ––––––                                                       | 1       | l       | 2       |
| 10<br>11 | TdACK(DAV)<br>ThDI(RFD) | ACKIN ↓ to DAV † Delay<br>Data Input to RFD ↓ Hold Time – Interlocked<br>Handshake           | 1<br>0  | 1<br>0  | 2       |
| 12       | TdRFDf(ACK)             | RFD I to ACKIN † Delay – Interlocked Handshake                                               | 0       | 0       |         |
| 13—      | —TdACKr(RFD)—           | <ul> <li>ACKIN † (DAV † ) to RFD † Delay – Interlocked —<br/>and 3-Wire Handshake</li> </ul> | 0       | 0       |         |
| 14       | TdDAVr(ACK)             | DAV † to ACKIN † (RFD † ) – Interlocked and<br>3-Wire Handshake                              | 0       | 0       |         |
| 15       | TdACK(DAV)              | ACKIN ↑ (RFD ↑ )to DAV ↓ Delay – Interlocked and<br>3-Wire Handshake                         | 0       | 0       |         |
| 16-      | -TdDAVIf(DAC)-          | - DAV I to DAC † Delay – Input 3-Wire Handshake                                              | 0       | 0       |         |
| 17       | ThDI(DAC)               | Data Input to DAC † Hold Time – 3-Wire<br>Handshake                                          | 0       | 0       |         |
| 18       | TdDACOr(DAV             | ) DAC † to DAV † Delay – Input 3-Wire Handshake                                              | 0       | 0       |         |
| 19       | TdDAVIr(DAC)            | DAV † to DAC ↓ Delay – Input 3-Wire Handshake                                                | 0       | 0       |         |
| 20-      | - TdDAVOf(DAC           | -DAV↓ to DAC↑ Delay - Output 3-Wire Handshake -                                              | 0       | 0       |         |
| 21       | ThDO(DAC)               | Data Output to DAC † Hold Time – 3-Wire<br>Handshake                                         | 1       | 1       | 2       |
| 22       | TdDACIr(DAV)            | DAC 1 to $\overline{\text{DAV}}$ 1 Delay – Output 3-Wire Handshake                           | 1       | 1       | 2       |
| 23       | TdDAVOr(DAC             | ) DAV † to DAC ↓ Delay - Output 3-Wire Handshake                                             | 0       | 0       |         |

NOTES:
1. This time can be extended through the use of the deskew timers.
2. Units equal to AS cycle.

Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0 8 V for a logic "0".
 Units in nanoseconds (ns), except as noted

## Counter/ Timer Timing



|      |                 |                                                               | 4       | MHz  | 6 1 | MHz  |         |
|------|-----------------|---------------------------------------------------------------|---------|------|-----|------|---------|
| No.  | Symbol          | Parameter                                                     | Min     | Μαχ  | Min | Μαχ  | Notes*† |
| 1    | TcPC            | PCLK Cycle Time                                               | 250     | 4000 | 165 | 4000 | 1       |
| 2    | TwPCh           | PCLK Hıgh Width                                               | 105     | 2000 | 70  | 2000 |         |
| 3    | TwPC1           | PCLK Low Width                                                | 105     | 2000 | 70  | 2000 |         |
| 4    | TfPC            | PCLK Fall Time                                                |         | 20   |     | 10   |         |
| 5    | TrPC            | PCLK Rise Time                                                |         | 20   |     | 15   |         |
| 6-   | - TcCI          | Counter Input Cycle Time                                      | - 500 - |      |     |      |         |
| 7    | TCIh            | Counter Input High Width                                      | 230     |      | 150 |      |         |
| 8    | TwCI1           | Counter Input Low Width                                       | 230     |      | 150 |      |         |
| 9    | TfCI            | Counter Input Fall Time                                       |         | 20   |     | 15   |         |
| 10   | TrCI            | Counter Input Rise Time                                       |         | 20   |     | 15   |         |
| 11 - | – TsTI(PC)––––  |                                                               | -150 -  |      |     |      | 2       |
| 12   | TsTI(CI)        | Trigger Input to Counter Input ↓ Setup<br>Time (Counter Mode) | 150     |      |     |      | 2       |
| 13   | TwTI            | Trigger Input Pulse Width (High or Low)                       | 200     |      |     |      |         |
| 14 - | – TsGI(PC) –––– | — Gate Input to PCLK ↓ Setup Time ———<br>(Timer Mode)         | -100 -  |      |     |      | 2       |
| 15   | TsGI(CI)        | Gate Input to Counter Input ↓ Setup<br>Time (Counter Mode)    | 100     |      |     |      | 2       |
| 16   | ThGI(PC)        | Gate Input to PCLK ↓ Hold Time (Timer<br>Mode)                | 100     |      |     |      | 2       |
| 17 - | - ThGI(CI)      | —Gate Input to Counter Input ↓ Hold ——<br>Time (Counter Mode) | -100 -  |      |     |      | 2       |
| 18   | TdPC(CO)        | PCLK to Counter Output Delay (Timer<br>Mode)                  |         | 475  |     |      |         |
| 19   | TdCI(CO)        | Counter Input to Counter Output Delay<br>(Counter Mode)       |         | 475  |     |      |         |

2014-028

NOTES 1. PCLK is only used with the counter/timers (in Timer mode), the deskew timers, and the REQUEST/WAIT logic If these func-tions are not used, the PCLK input can be held low 2 These parameters must be met to guarantee that trigger or gate

are valid for the next counter/timer cycle \* Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0"

† Units in nanoseconds (ns)

# Z8036 Z-CI0

# REQUEST/ WAIT Timing



|     |             | 2                       | 4 MHz        | 6 MHz |     |         |  |
|-----|-------------|-------------------------|--------------|-------|-----|---------|--|
| No. | Symbol      | Parameter               | Min Max      | Min   | Μαχ | Notes*† |  |
| 1   | TdDS(REQ)   | DS I to REQ I Delay     | 500          |       |     |         |  |
| 2   | TdDS(WAIT)  | DS I to WAIT I Delay    | 500          |       |     |         |  |
| 3   | TdPC(REQ)   | PCLK↓ to REQ ↑ Delay    | 300          |       |     |         |  |
| 4   | TdPC(WAIT)  | PCLK↓ to WAIT ↑ Delay   | 300          |       |     |         |  |
| 5   | TdACK(REQ)  | ACKIN↓ to REQ ↑ Delay   | 3+2<br>+1000 |       |     | 1,2     |  |
| 6   | TdACK(WAIT) | ACKIN ↓ to WAIT † Delay | 10+600       |       |     | 3       |  |

### NOTES

Units equal to PCLK cycles + ns.
 Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0".

- † Units in nanoseconds (ns), except as noted.



|     |           |                                                                                           | 41  | MHz | 61  | MHz |         |
|-----|-----------|-------------------------------------------------------------------------------------------|-----|-----|-----|-----|---------|
| No. | Symbol    | Parameter                                                                                 | Min | Max | Min | Μαχ | Notes*† |
| 1   | TdDSQ(AS) | Delay from $\overline{\text{DS}}$ 1 to $\overline{\text{AS}}$ 1 for No Reset              | 40  |     | 15  |     |         |
| 2   | TdASQ(DS) | Delay from $\overline{AS}$ † to $\overline{DS} \downarrow$ for No Reset                   | 50  |     | 30  |     |         |
| 3   | TwRES     | Minimum Width of $\overline{\mathrm{AS}}$ and $\overline{\mathrm{DS}}$ both Low for Reset | 250 |     | 170 |     | 1       |

NOTES.

1 Internal circuitry allows for the reset provided by the Z8 ( $\overline{\rm DS}$  held Low while  $\overline{\rm AS}$  pulses) to be sufficient

\* Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0"

† Units in nanoseconds (ns).

<sup>1.</sup> The Delay is from DAV 4 for the 3-Wire Input Handshake. The delay is from DAC 1 for the 3-Wire Output Handshake.

<sup>2.</sup> Units equal to AS cycles + PCLK cycles + ns.

## Miscellaneous Port

Timing



|     |        |                                                     | 41   | MHz | 6 ] | MHz |         |
|-----|--------|-----------------------------------------------------|------|-----|-----|-----|---------|
| No. | Symbol | Parameter                                           | Min  | Max | Min | Μαχ | Notes*† |
| 1   | TrI    | Any Input Rise Time                                 |      | 100 |     | 100 |         |
| 2   | TfI    | Any Input Fall Time                                 |      | 100 |     | 100 |         |
| 3   | Twl's  | l's Catcher High Wıdth                              | 250  |     | 170 |     | 1       |
| 4   | TwPM   | Pattern Match Input Valid (Bit Port)                | 750  |     | 500 |     |         |
| 5   | TsPMD  | Data Latched on Pattern Match Setup Time (Bit Port) | 0    |     | 0   |     |         |
| 6   | ThPMD  | Data Latched on Pattern Match Hold Time (Bit Port)  | 1000 |     | 650 |     |         |

NOTES:

If the input is programmed inverting, a Low-going pulse of the same width will be detected.

\* Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0", † Units in nanoseconds (ns).

# Bidirectional Port Timing





| No. | Symbol     | Parameter                   | 4 MHz<br>Min Me | 6<br>xx Min | MHz<br>Max | Notes*† |
|-----|------------|-----------------------------|-----------------|-------------|------------|---------|
|     | •          |                             |                 |             |            |         |
| 1   | TdIOr(DAV) | I/O † to RFD/DAV High Delay | 50              | 00          | 500        |         |
| 2   | TdIOr(DRZ) | I/Ō † to Data Float Delay   | 50              | 0           | 500        |         |
| 3   | TdIOr(ACK) | I/Ō↑to ĀCKIN↓Delay          |                 |             |            | 2       |
| 4   | TdIOf(RFD) | I/Ō↓to RFD/DAV Hıgh Delay   | 50              | 0           | 500        |         |
| 5   | TdIOf(DAV) | I/O ↓ to RFD/DAV ↓ Delay    | 3               | 3           |            | 1       |
| 6   | TdDO(IO)   | I/Ō↓to Data Bus Driven      | 2               | 2           |            | 1       |

NOTES:

Units equal to AS cycles.
 Units equal to AS cycles.
 Minimum delay is four AS cycles or one AS cycle after the corresponding IP is cleared, whichever is longer.

Timings are preliminary and subject to change All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0"
 Units in nanoseconds (ns)

# **ORDERING INFORMATION**

| Z8036 Z-CIO, 4.0 MHz |             |            |  |  |  |  |  |
|----------------------|-------------|------------|--|--|--|--|--|
| 40-pin DIP           | 44-pin LCC  | 44-pin PCC |  |  |  |  |  |
| Z8036 PS             | Z8036 LM*   | Z8036 VS   |  |  |  |  |  |
| Z8036 CS             | Z8036 LMB*† |            |  |  |  |  |  |
| Z8036 PE             |             |            |  |  |  |  |  |
| Z8036 CE             |             |            |  |  |  |  |  |
| Z8036 CM*            |             |            |  |  |  |  |  |
| Z8036 CMB*           |             |            |  |  |  |  |  |
|                      |             |            |  |  |  |  |  |

# Z8036A Z-CIO, 6.0 MHz

 40-pin DIP
 44-pin LCC
 44-pin PCC

 Z8036A PS
 Z8036A LM\*
 Z8036A VS

 Z8036A CS
 Z8036A LMB\*†
 Z8036A CS

 Z8036A CE
 Z8036A CM\*
 Z8036A CMB\*

# Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$   $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0 °C to + 70 °C.

+Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded)

FLOW

B = 883 Class B

# Z8038 Z8000® Z-FIO FIFO Input/ Output Interface Unit

# Zilog

# Product Specification

|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | April 1985                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Features               | <ul> <li>128-byte FIFO buffer provides asynchronous<br/>bidirectional CPU/CPU or CPU/peripheral<br/>interface, expandable to any width in byte<br/>increments by use of multiple FIOs.</li> <li>Interlocked 2-Wire or 3-Wire Handshake<br/>logic port mode; Z-BUS or non-Z-BUS<br/>interface.</li> <li>Pattern-recognition logic stops DMA<br/>transfers and/or interrupts CPU; preset byte<br/>count can initiate variable-length DMA<br/>transfers.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li>Seven sources of vectored/nonvectored interrupt which include pattern-match, byte count, empty or full buffer status; a dedicated "mailbox" register with interrupt capability provides CPU/CPU communication.</li> <li>REQUEST/WAIT lines control high-speed data transfers.</li> <li>All functions are software controlled via directly addressable read/write registers.</li> <li>Wire Handshake, and 3-Wire Handshake operating modes. These modes interface dissimilar CPUs or CPUs and peripherals running unde differing speeds or protocols, allowing asynchronous data transactions and improving I/O overhead by as much as two orders of magnitude. Figures 1 and 2 show how the signals controlling these operating modes are mapped to the FIO pins.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| General<br>Description | The Z8038 FIO provides an asynchronous 128-<br>byte FIFO buffer between two CPUs or between a<br>CPU and a peripheral device. This buffer inter-<br>face expands to a 16-bit or wider data path and<br>expands in depth to add as many Z8060 FIFOs<br>(and an additional FIO) as are needed.<br>The FIO manages data transfers by assuming<br>Z-BUS, non-Z-BUS microprocessor (a general-<br>ized microprocessor interface), Interlocked 2-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                        | $DATA \begin{cases} + & D_7 & D_7 \\ D_6 & D_6 \\ D_5 & D_5 \\ + & D_2 & D_2 \\ + & D_2 & D_2 \\ + & D_3 & D_6 \\ + & D_2 & D_2 \\ + & D_3 & D_2 \\ + & D_2 & D_2 \\ + & D_3 & D_2 \\ + & D_3 & D_2 \\ + & D_2 & D_2$ | $ \begin{bmatrix} 1 & 40 & +5V \\ B & 2 & 39 & A \\ C & 3 & 8 & B \\ C & 3 & 38 & B \\ C & 5 & 36 & D \\ C & 5 & 1 & 2 & 34 & F \\ C & 5 & 1 & 2 & 34 & F \\ C & 5 & 1 & 2 & 34 & F \\ C & 5 & 1 & 2 & 34 & F \\ C & 5 & 1 & 2 & 34 & F \\ C & 5 & 1 & 2 & 34 & F \\ C & 5 & 1 & 2 & 34 & F \\ C & 1 & 1 & F & 30 & 1 \\ C & 1 & 1 & F & 0 & 31 & C \\ C & 1 & 1 & 1 & 2 & 0 & 1 \\ C & 1 & 2 & 2 & 0 & 0 & 1 \\ C & 1 & 2 & 0 & 0 & 1 \\ C & 1 & 2 & 0 & 0 & 1 \\ C & 1 & 2 & 0 & 0 & 1 \\ C & 1 & 2 & 0 & 0 & 1 \\ C & 1 & 2 & 0 & 0 & 1 \\ C & 1 & 2 & 0 & 0 & 1 \\ C & 1 & 2 & 0 & 0 & 0 \\ C & 1 & 1 & 2 & 0 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 2 & 0 \\ C & 1 & 1 & 1 & 0 \\ C & 1 & 1 & 1 & 0 \\ C & 1 & 1 & 1 & 0 \\ C & 1 & 1 & 1 & 0 \\ C & 1 & 1 & 1 & 0 \\ C & 1 & 1 & 1 & 0 \\ C & 1 & 1 & $ |  |
|                        | I I<br>+ 5 V GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 2a. 40-pin Dual-In-Line Package (DIP),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

**Figure 1. Pin Functions** 

Z8038 Z-FIO

Pin Assignments

General Description (Continued) The FIO supports the Z-BUS interrupt protocols, generating seven sources of interrupts upon any of the following events: a write to a message register, change in data direction, pattern match, status match, over/underflow error, buffer full and buffer empty status. Each interrupt source can be enabled or disabled, and can also place an interrupt vector on the port address/data lines. specially designed to work with DMA (Direct Memory Access) devices for high-speed transfers. It provides for data transfers to or from memory each machine cycle, while the DMA device generates memory address and control signals. The FIO also supports the variably sized block length, improving system throughput when multiple variable length messages are transferred amongst several sources.

The data transfer logic of the FIO has been



Figure 2b. 44-pin Chip Carrier, Pin Assignments



Figure 3. FIO Block Diagram

# Functional Description

**Operating Modes.** Ports 1 and 2 operate in any of twelve combinations of operating modes, listed in Table 2. Port 1 functions in either the Z-BUS or non-Z-BUS microprocessor modes, while Port 2 functions in Z-BUS, non-Z-BUS, Interlocked 2-Wire Handshake, and 3-Wire Handshake modes. Table 1 describes the signals and their corresponding pins in each of these modes. The pin diagrams of the FIO are identical, except for two pins on the Port 1 side, which select that port's operating mode. Port 2's operating mode is programmed by two bits in Port 1's Control register 0. Table 2 describes the combinations of operating modes; Table 3 describes the control signals mapped to pins A-J in the five possible operating modes.

| Signal<br>Pins | Z-BUS<br>Low Byte | Z-BUS<br>High Byte | Non-Z-BUS | Interlocked<br>HS Port* | 3-Wire<br>HS Port* |
|----------------|-------------------|--------------------|-----------|-------------------------|--------------------|
| A              | REQ/WT            | REQ/WT             | REQ/WT    | RFD/DAV                 | RFD/DAV            |
| В              | DMASTB            | DMASTB             | DACK      | ACKIN                   | DAV/DAC            |
| С              | DS                | DS                 | RD        | FULL                    | DAC/RFD            |
| D              | $R/\overline{W}$  | $R/\overline{W}$   | WR        | EMPTY                   | EMPTY              |
| E              | $\overline{CS}$   | CS                 | CE        | CLEAR                   | CLEAR              |
| F              | AS                | ĀS                 | C/D       | DATA DIR                | DATA DIR           |
| G              | INTACK            | A <sub>0</sub>     | INTACK    | INO                     | INO                |
| Н              | IEO               | Al                 | IEO       | OUT1                    | OUT1               |
| 1              | IEI               | A <sub>2</sub>     | IEI       | ŌĒ                      | OE                 |
| J              | ĪNT               | A <sub>3</sub>     | INT       | OUT3                    | OUT3               |

\*2 side only.

Table 1. Pin Ässignments

| Mode | мı | MO | Bl | B <sub>0</sub> | Port 1          | Port 2           |
|------|----|----|----|----------------|-----------------|------------------|
| 0    | 0  | 0  | 0  | 0              | Z-BUS Low Byte  | Z-BUS Low Byte   |
| 1    | 0  | 0  | 0  | 1              | Z-BUS Low Byte  | Non-Z-BUS        |
| 2    | 0  | 0  | 1  | 0              | Z-BUS Low Byte  | 3-Wıre Handshake |
| 3    | 0  | 0  | 1  | 1              | Z-BUS Low Byte  | 2-Wire Handshake |
| 4    | 0  | 1  | 0  | 0              | Z-BUS High Byte | Z-BUS High Byte  |
| 5    | 0  | 1  | 0  | 1              | Z-BUS High Byte | Non-Z-BUS        |
| 6    | 0  | 1  | 1  | 0              | Z-BUS High Byte | 3-Wire Handshake |
| 7    | 0  | 1  | 1  | 1              | Z-BUS High Byte | 2-Wire Handshake |
| 8    | 1  | 0  | 0  | 0              | Non-Z-BUS       | Z-BUS Low Byte   |
| 9    | 1  | 0  | 0  | 1              | Non-Z-BUS       | Non-Z-BUS        |
| 10   | 1  | 0  | 1  | 0              | Non-Z-BUS       | 3-Wıre Handshake |
| 11   | 1  | 0  | 1  | 1              | Non-Z-BUS       | 2-Wire Handshake |

Table 2. Operating Modes



Figure 4. CPU to CPU Configuration

Figure 5. CPU to I/O Configuration

| Pins Common<br>To Both Sides | Pin<br>Signals                                     | Pin<br>Names                   | P:<br>Num         | in<br>bers        | Signal<br>Description                                                                                                                                |
|------------------------------|----------------------------------------------------|--------------------------------|-------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | M <sub>0</sub>                                     | M0                             | 2                 | 1                 | M1 and M0 program Port 1                                                                                                                             |
|                              | M                                                  | M <sub>1</sub>                 | 1                 | 9                 | side CPU interface                                                                                                                                   |
|                              | GND                                                | +5 Vac<br>GND                  | 4                 | 0                 | DC power source<br>DC power ground                                                                                                                   |
|                              |                                                    |                                |                   | -                 |                                                                                                                                                      |
| Z-BUS<br>Low Byte<br>Mode    | Pin<br>Signals                                     | Pin<br>Names                   | Pin Nu<br>Po<br>1 | mbers<br>ort<br>2 | Signal<br>Description                                                                                                                                |
|                              | AD <sub>0</sub> -AD <sub>7</sub><br>(Address/Data) | D <sub>0</sub> -D <sub>7</sub> | 11-18             | 29-22             | Multiplexed bidirectional address/data lines, Z-BUS compatible.                                                                                      |
|                              | REQ/WAIT<br>(Request/Wait)                         | A                              | 1                 | 39                | Output, <u>active</u> Low, REQUEST (ready) line for DMA<br>transfer; WAIT line (open-drain) output for syn-<br>chronized CPU and FIO data transfers. |
|                              | DMASTB<br>(Direct Memory<br>Access Strobe)         | В                              | 2                 | 38                | Input, active Low. Strobes DMA data to and from the FIFO buffer.                                                                                     |
|                              | DS<br>(Data Strobe)                                | С                              | 3                 | 37                | Input, active Low. Provides timing for data trans-<br>fer to or from FIO.                                                                            |
|                              | R/W<br>(Read/Write)                                | D                              | 4                 | 36                | Input; active High signals CPU read from FIO;<br>active Low signals CPU write to FIO.                                                                |
|                              | CS<br>(Chıp Select)                                | E                              | 5                 | 35                | Input, active L <u>ow</u> . Enables FIO. Latched on the rising edge of <del>AS</del> .                                                               |
|                              | ĀS<br>(Address Strobe)                             | F                              | 6                 | 34                | Input, active Low. Addresses, $\overline{\text{CS}}$ and $\overline{\text{INTACK}}$ sampled while $\overline{\text{AS}}$ Low.                        |
|                              | INTACK<br>(Interrupt<br>Acknowledge)               | G                              | 7                 | 33                | Input, active Low. Acknowledges an interrupt.<br>Latched on the rising edge of AS.                                                                   |
|                              | IEO<br>(Interrupt<br>Enable Out)                   | Н                              | 8                 | 32                | Output, active High. Sends interrupt enable to<br>lower priority device IEI pin.                                                                     |
|                              | IEI<br>(Interrupt<br>Enable In)                    | Ι                              | 9                 | 31                | Input, active High. Receives interrupt enable from higher priority device IEO signal.                                                                |
|                              | INT<br>(Interrupt)                                 | 1                              | 10                | 30                | Output, open drain, active Low. Signals FIO inter-<br>rupt request to CPU.                                                                           |
| Z-BUS                        |                                                    |                                | Pin Nu            | mbers             |                                                                                                                                                      |
| High Byte                    | Pin<br>Signals                                     | Pin<br>Names                   | Po                | ort<br>2          | Signal<br>Description                                                                                                                                |
| Mode                         | AD <sub>0</sub> -AD <sub>7</sub><br>(Address/Data) | D <sub>0</sub> -D <sub>7</sub> | 11-18             | 29-22             | Multiplexed bidirectional address/data lines, Z-BUS                                                                                                  |
|                              | REQ/WAIT<br>(Request/Wait)                         | A                              | 1                 | 39                | Output, <u>active</u> Low, REQUEST (ready) line for DMA<br>transfer; WAIT line (open-drain) output for syn-<br>chronized CPU and FIO data transfers. |
|                              | DMASTB<br>(Dırect Memory<br>Access Strobe)         | В                              | 2                 | 38                | Input, active Low. Strobes DMA data to and from the FIFO buffer.                                                                                     |
|                              | DS<br>(Data Strobe)                                | С                              | 3                 | 37                | Input, active Low. Provides timing for transfer of data to or from FIO.                                                                              |
|                              | R/W<br>(Read/Write)                                | D                              | 4                 | 36                | Input, active High. Signals CPU read from FIO; active<br>Low signals CPU write to FIO.                                                               |
|                              | CS<br>(Chip Select)                                | E                              | 5                 | 35                | Input, active Low. Enables FIO. Latched on the rising edge of $\overline{AS}$ .                                                                      |
|                              | AS<br>(Address Strobe)                             | F                              | 6                 | 34                | Input, active Low. Addresses, $\overline{CS}$ and $\overline{INTACK}$ are sampled while $\overline{AS}$ is Low.                                      |
|                              | A <sub>0</sub><br>(Address Bit 0)                  | G                              | 7                 | 33                | Input, active High. With $A_1$ , $A_2$ , and $A_3$ , addresses FIO internal registers.                                                               |
|                              | A <sub>l</sub><br>(Address Bit 1)                  | Н                              | 8                 | 32                | Input, active High. With $A_0$ , $A_2$ , and $A_3$ , addresses FIO internal registers.                                                               |
|                              | A <sub>2</sub><br>(Address Bit 2)                  | I                              | 9                 | 31                | Input, active High. With $A_0$ , $A_1$ , and $A_3$ , addresses FIO internal registers.                                                               |
|                              | A <sub>3</sub><br>(Address Bit 3)                  | 1                              | 10                | 30                | Input, active High. With $A_0$ , $A_1$ , and $A_2$ , addresses FIO internal registers.                                                               |

Table 3. Signal/Pin Descriptions

# Non-Z-BUS Mode

| Pin                                      | Pin Numbers<br>Pin Port        |       |       | Signal                                                                                                                                              |  |  |
|------------------------------------------|--------------------------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Signals                                  | Names                          | 1     | 4     | Description                                                                                                                                         |  |  |
| D <sub>0</sub> -D <sub>7</sub><br>(Data) | D <sub>0</sub> -D <sub>7</sub> | 11-18 | 29-22 | Bidirectional data bus.                                                                                                                             |  |  |
| REQ/WT<br>(Request/Wait)                 | A                              | 1     | 39    | Output, <u>active</u> Low, REQUEST (ready) line for DMA<br>transfer; WAIT line (open-drain) output for syn-<br>chronized CPU and FIO data transfer. |  |  |
| DACK<br>(DMA Acknowledge)                | B                              | 2     | 38    | Input, active Low. DMA acknowledge.                                                                                                                 |  |  |
| RD<br>(Read)                             | С                              | 3     | 37    | Input, active Low. Signals CPU read from FIO.                                                                                                       |  |  |
| WR<br>(Write)                            | D                              | 4     | 36    | Input, active Low. Signals CPU write to FIO.                                                                                                        |  |  |
| CE<br>(Chıp Select)                      | Е                              | 5     | 35    | Input, active Low. Used to select FIO.                                                                                                              |  |  |
| C/D<br>(Control/Data)                    | F                              | 6     | 34    | Input, active High. Identifies control byte on $D_0$ - $D_7$ ; active Low identifies data byte on $D_0$ - $D_7$ .                                   |  |  |
| INTACK<br>(Interrupt<br>Acknowledge)     | G                              | 7     | 33    | Input, active Low. Acknowledges an interrupt.                                                                                                       |  |  |
| IEO<br>(Interrupt<br>Enable Out)         | Н                              | 8     | 32    | Output, active High. Sends interrupt enable to lower priority device IEI pin.                                                                       |  |  |
| IEI<br>(Interrupt<br>Enable In)          | Ι                              | 9     | 31    | Input, active High. Receives interrupt enable from higher priority device IEO signal.                                                               |  |  |
| ĪNT<br>(Interrupt)                       | 1                              | 10    | 30    | Output, open drain, active Low. Signals FIO interrupt to CPU.                                                                                       |  |  |

Port 2–I/O Port Mode

| Pin<br>Signals                                | Pin<br>Names                   | Pin<br>Numbers | Mode                    | Signal<br>Description                                                                                                                                                                                      |
|-----------------------------------------------|--------------------------------|----------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>0</sub> -D <sub>7</sub><br>(Data)      | D <sub>0</sub> -D <sub>7</sub> | 29-22          | 2-Wire HS*<br>3-Wire HS | Bidirectional data bus.                                                                                                                                                                                    |
| RFD/DAV<br>(Ready for Data/Data<br>Available) | A                              | 39             | 2-Wire HS<br>3-Wire HS  | Output, RFD active High. Signals peripherals that FIO<br>is ready to receive data. DAV active Low signals<br>that FIO is ready to send data to peripherals.                                                |
| ACKIN<br>(Acknowledge Input)                  | В                              | 38             | 2-Wire HS               | Input, active Low. Signals FIO that output data is received by peripherals or that input data is valid.                                                                                                    |
| DAV/DAC<br>(Data Available/Data<br>Accepted)  | В                              | 38             | 3-Wire HS               | Input; DAV (active Low) signals that data is valid on<br>bus. DAC (active High) signals that output data is<br>accepted by peripherals.                                                                    |
| FULL                                          | С                              | 37             | 2-Wire HS               | Output, open drain, active High. Signals that FIO buffer is full.                                                                                                                                          |
| DAC/RFD<br>(Data Accepted/Read)<br>for Data)  | C                              | 37             | 3-Wıre HS               | Direction controlled by internal programming. Both<br>active High. DAC (an output) signals that FIO has<br>received data from peripheral; RFD (an input) signals<br>that the listeners are ready for data. |
| EMPTY                                         | D                              | 36             | 2-Wire HS<br>3-Wire HS  | Output, open draın, active High. Signals that FIFO buffer is empty.                                                                                                                                        |
| CLEAR                                         | Е                              | 35             | 2-Wire HS<br>3-Wıre HS  | Programmable input or output, active Low. Clears all data from FIFO buffer.                                                                                                                                |
| DATA DIR<br>(Data Direction)                  | F                              | 34             | 2-Wire HS<br>3-Wire HS  | Programmable input or output. Active High signals<br>data input to Port 2; Low signals data output from<br>Port 2.                                                                                         |
| IN <sub>0</sub>                               | G                              | 33             | 2-Wıre HS<br>3-Wıre HS  | Input line to D <sub>0</sub> of Control Register 3.                                                                                                                                                        |
| OUT <sub>1</sub>                              | Н                              | 32             | 2-Wıre HS<br>3-Wıre HS  | Output line from $D_1$ of Control Register 3.                                                                                                                                                              |
| OE<br>(Output Enable)                         | I                              | 31             | 2-Wıre HS<br>3-Wire HS  | Input, active Low. When Low, enables bus drivers.<br>When High, floats bus drivers at high impedance.                                                                                                      |
| OUT <sub>3</sub>                              | l                              | 30             | 2-Wire HS<br>3-Wire HS  | Output line from $D_3$ of Control register 3.                                                                                                                                                              |

\*Handshake

Table 3. Signal/Pin Descriptions (Continued)

CPU

Interfaces

The FIO can be reset under either hardware or software control by one of the following methods:

- By forcing both AS and DS Low simultaneously in Z-BUS mode (normally illegal).
- By forcing RD and WR Low simultaneously in non-Z-BUS mode.
- By writing a 1 to the Reset bit in Control register 0 for software reset.

The FIO is designed to work with both

1 and Port 2. The Z-BUS configuration inter-

In the Reset state, all control bits are cleared to 0. Only after clearing the Reset bit (by

Z-BUS- and non-Z-BUS-type CPUs on both Port

faces CPUs with time-multiplexed address and

data information on the same pins. The Z8001,

CPU. The  $\overline{AS}$  (Address Strobe) pin is used to

latch the address and chip select information

sent out by the CPU. The R/W (Read/Write)

for timing reads and writes from the CPU to

pin and the  $\overline{\text{DS}}$  (Data Strobe) pin are used

Z8002, and Z8 are examples of this type of

writing a 0 to it) can the other command bits be programmed. This action is true for both sides of the FIO when programmed as a CPU interface.

For proper system control, when Port 1 is reset, Port 2 is also reset. In addition, all Port 2's outputs are floating and all inputs are ignored. To initiate the data transfer, Port 2 must be enabled by Port 1. The Port 2 CPU can determine when it is enabled by reading Control register 0, which reads "floating" data bus if not enabled and " $01_{\rm H}$ " if enabled.

# the FIO (Figures 6 and 7).

The non-Z-BUS configuration is used for CPUs where the address and data buses are separate. Examples of this type of <u>CPU</u> are the Z80 and 8080. The  $\overline{\text{RD}}$  (Read) and  $\overline{\text{WR}}$  (Write) pins are used to time reads and writes from the CPU to the FIO (Figures 9 and 10). The C/ $\overline{\text{D}}$  (Control/Data) pin is used to directly access the FIFO buffer (C/ $\overline{\text{D}}$ =0) and to access the other registers (C/ $\overline{\text{D}}$ =1). Read and write to all



Figure 6. Z-BUS Read Cycle Timing



Figure 7. Z-BUS Write Cycle Timing



Do-D



Figure 8. Register Access in Non-Z-BUS Mode

TO CPU



Figure 10. Non-Z-BUS Write Cycle Timing

| WAIT<br>Operation      | When data is output by the CPU, the $\overline{\text{REQ}/\text{WT}}$ (WAIT) pin is active (Low) only when the FIFO buffer is full, the chip is selected, and the FIFO buffer is addressed. WAIT goes inactive when the FIFO buffer is not full.                                                                                                                                                                           | When data is input by the CPU, the $\overline{\text{REQ/WT}}$ pin becomes active (Low) only when the FIFO buffer is empty, the chip is selected, and the FIFO buffer is addressed. WAIT goes inactive when the FIFO buffer is not empty.                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt<br>Operation | The FIO supports Zilog's prioritized daisy<br>chain interrupt protocol for both Z-BUS and<br>non-Z-BUS operating modes (for more details<br>refer to the Zilog Z-BUS Summary).<br>Each side of the FIO has seven sources of<br>interrupt. The priorities of these devices are<br>fixed in the following order (highest to lowest):<br>Mailbox Message, Change in Data Direction,<br>Pattern Match, Status Match, Overflow/ | Underflow Error, Buffer Full, and Buffer<br>Empty. Each interrupt source has three bits<br>that control how it generates the interrupt.<br>These bits are Interrupt Pending (IP),<br>Interrupt Enable (IE), and Interrupt Under<br>Service (IUS).<br>In addition, each side of the FIO has an<br>interrupt vector and four bits controlling the<br>FIO interrupt logic. These bits are Vector |

Interrupt Operation (Continued) Includes Status (VIS), Master Interrupt Enable (MIE), Disable Lower Chain (DLC), and No Vector (NV).

A typical Interrupt Acknowledge cycle for Z-BUS operation is shown in Figure 11 and for non-Z-BUS operation in Figure 12. The only difference is that in Z-BUS mode, INTACK is latched by AS, and in non-Z-BUS mode INTACK is not latched.

When MIE = 1, reading the vector always includes status, independent of the state of the

VIS bit. In this way, when VIS = 0, all information can be obtained with one additional read, thus conserving vector space. When MIE = 0, reading the vector register returns the unmodified base vector so that it can be verified.

In non-Z-BUS mode, the IPs do not get set while in State 1. Therefore, to minimize interrupt latency, the FIO should be left in State 0. In Z-BUS mode IPS are set by an  $\overline{AS}$  following the event.





**CPU to CPU Operation DMA Operation.** The FIO is particularly well suited to work with a DMA in both Z-BUS and non-Z-BUS modes. A data transfer between the FIO and system memory can take place during every machine cycle on both sides of the FIO simultaneously.

In Z-BUS mode, the  $\overline{\text{DMASTB}}$  pin (DMA Strobe) is used to read or write into the FIFO buffer. The R/W (Read/Write) and  $\overline{\text{DS}}$  (Data Strobe) signals are ignored by the FIO; however, the  $\overline{CS}$  (Chip Select) signal is not ignored and therefore must be kept invalid. Figures 13 and 14 show typical timing.

In Non-Z-BUS mode, the DACK pin (DMA Acknowledge) is used to tell the FIO that its DMA request is granted. After DACK goes Low, every read or write to the FIO goes into the FIFO buffer. Figures 15 and 16 show typical timing.



CPU to CPU Operation (Continued)

The FIO provides a special mode to enhance its DMA transfer capability. When data is written into the FIFO buffer, the REO/WT (REOUEST) pin is active (Low) until the FIFO buffer is full. It then goes inactive and stays inactive until the number of bytes in the FIFO buffer is equal to the value programmed into the Byte Count Comparison register. Then the REOUEST signal goes active and the sequence starts over again (Figure 17).

When data is read from the FIO, the REQ/WT pin (REQUEST) is inactive until the number of bytes in the FIFO buffer is equal to the value programmed in the Byte Count Comparison register. The REQUEST signal then goes active and stays active until the FIFO buffer is empty. When empty, REQUEST goes inactive and the sequence starts over again (Figure 18).



- 2. REQUEST enabled, FIO requests DMA transfer.
- 3. DMA transfers data into the FIO.
- 4. FIFO full, REQUEST inactive.
- 5. The FIFO empties from the opposite port until the number of bytes in the FIFO buffer is the same as the number programmed in the Byte Count Comparison register.



Message Registers. Two CPUs can communicate through a dedicated "mailbox" register without involving the 128  $\times$  8 bit FIFO buffer (Figure 19). This mailbox approach is useful for transferring control parameters between the interfacing devices on either side of the FIO without using the FIFO buffer. For example, when Port 1's CPU writes to the Message Out register, Port 2's message IP is set. If interrupts are enabled, Port 2's CPU is



- 1. FIFO empty.
- CPU/DMA fills FIFO buffer from the opposite port. 2.
- 3 Number of bytes in FIFO buffer is the same as the number of bytes programmed in the Byte Count Comparison register.
- REQUEST goes active. 5. DMA transfers data out of FIFO until it is empty.

### Figure 18. Byte Count Control: Read from FIO

interrupted. Port 2's message IP status is readable from the Port 1 side. When Port 2's CPU reads the data from its Message In register, the Port 2 IP is cleared. Thus, Port 1's CPU can read when the message has been read and can now send another message or follow whatever protocol that is set up between the two CPU's. The same transfer can also be made from Port 2's CPU to Port 1's CPU.



NOTE: Usable only for CPU/CPU interface.

Figure 19. Message Register Operation

 CPU to CPU
 CLEAR (Empty) FIFO Operation. The CLEAR

 Operation
 FIFO bit (active Low) clears the FIFO buffer of data. Writing a 0 to this bit empties the FIFO buffer, inactivates the REQUEST line, and disables the handshake (if programmed). The CLEAR bit does not affect any control or data register. To remove the CLEAR state, write a 1 to the CLEAR bit.

In CPU/CPU mode, under program control, only one of the ports can empty the FIFO by writing to its Control Register 3, bit 6. The Port 1 CPU must program bit 7 in Control Register 3 to determine which port controls the CLEAR FIFO operation (0 = Port 1 control; 1 = Port 2 control). Data Direction bit controls the direction of data transfer in the FIFO buffer. The Data Direction bit is defined as 0 =output from CPU and 1 =input to CPU. This bit reads correctly when read by either port's CPU. For example, if Port 1's CPU reads a 0 (CPU output) in its Data Direction bit, then Port 2's CPU reads a 1 (input to CPU) in its Data Direction bit.

In CPU/CPU mode, under program control, only one of the ports can control the direction of data transfer. The Port 1 CPU must program bit 5 in Control Register 3 to determine which port controls the data direction (0 = Port 1control; 1 = Port 2 control). Figure 20 shows FIO data transfer options.

Direction of Data Transfer Operation. The



Figure 20. FIO Data Transfer Options

# CPU to I/O Operation

When Port 2 is programmed in the Interlocked 2-Wire Handshake mode or the 3-Wire Handshake mode, and Port A is programmed in Z-BUS or non-Z-BUS Microprocessor mode, the FIO interfaces a CPU and a peripheral device. In the Interlocked 2-Wire Handshake mode, RFD/ $\overline{DAV}$  and  $\overline{ACKIN}$  strobe data to and from Port 2. In the 3-Wire Handshake mode, RFD/ $\overline{DAV}$ ,  $\overline{DAV}$ /DAC, and DAC/RFDsignals control data flow.

Interlocked 2-Wire Handshake. In the Interlocked Handshake, the action of the FIO must be acknowledged by the other half of the handshake before the next action can take place. In output mode, Port 2 does not indicate that new data is available until the external device indicates it is ready for the data. Similarly, in input mode, Port 2 does not indicate that it is ready for new data until the data source indicates that the previous byte of the data is no longer available, thereby acknowledging Port 2's acceptance of the last byte. This allows the FIO to directly interface to a Z8's port, a CIO's port, a UPC's port, another FIO port, or another FIFO Z8060, with no external logic (Figures 21 and 22).

**3-Wire Handshake.** The 3-Wire Handshake is designed for applications in which one output port is communicating with many input ports simultaneously. It is essentially the same as the Interlocked Handshake, except that two signals are used to indicate that an input port is ready for new data or that it has accepted the present data. In the 3-Wire Handshake, the rising edge of the RFD status line indicates that the port is ready for data, and the rising edge of the DAC status line indicates that the data has been accepted. With 3-Wire Handshake, the lines of many input ports can be bussed together with open-drain drivers and the output port knows when all of the ports are ready and have accepted the data. This handshake is the same handshake used in the IEEE-488 Instruments. Since the port's direction can be changed under software control, bidirectional IEEE-488-type transfers can be performed. Figures 23 and 24 show the timings associated with 3-Wire Handshake communications.

**CLEAR FIFO Operation.** In CPU-to-I/O operation, the CLEAR FIFO operation can be performed by the CPU side (Port 1) under software control as previously explained. The CLEAR FIFO operation can also be performed under hardware control by defining the CLEAR pin of Port 2 as an input (Control Register 3, bit 7 = 1).

For cascading purposes, the  $\overline{\text{CLEAR}}$  pin can also be defined as an output (Control Register 3, bit 7 = 0), which reflects the current state of the  $\overline{\text{CLEAR}}$  FIFO bit. It can then empty other FIOs or initialize other devices in the system.

**Data Direction Control.** In CPU-to-I/O mode, the direction of data transfer can be controlled by the CPU side (Port 1) under software control as previously explained. The data direction can also be determined by hardware control by defining the Data Direction pin of Port 2 as an input (Control Register 3, bit 5 = 1).

For cascading purposes, the Data Direction pin can also be defined as an output (Control Register 3, bit 5 = 0) pin which reflects the current state of the Data Direction bit. It can then be used to control the direction of data transfer for other FIOs or for external logic.

On the Port 2 side, when data direction is 0, Port 2 is in Output Handshake mode. When data direction is 1, Port 2 is in Input Handshake mode.


Figure 24. Output (Source) Timing IEEE-488 HS Port: Port 2 Side Only

#### Programming

The programming of the FIO is greatly simplified by the efficient grouping of the various operation modes in the control registers. Since all of the control registers are read/write, the need for maintaining their image in system memory is eliminated. Also, the read/write feature of the registers aids in system debugging.

Each side of the FIO has 16 registers. All 16 registers are used by the Port 1 side; Control register 2 is not used on the Port 2 side. All registers are addressable  $0_H$  through  $F_H$ .

In the Z-BUS Low Byte mode, the FIO allows two methods for register addressing under control of the Right Justify Address (RJA) bit in Control register 0. When RJA = 0, address bus bits 1–4 are used for register addressing and bits 1, 5, 6, and 7 are ignored (Table 4). When RJA = 1, bits 0–3 are used for the register addresses, and bits 4–7 are ignored.

**Control Registers.** These four registers specify FIO operation. The Port 2 side control

registers operate only if the Port 2 device is a CPU. The Port 2 CPU can control interface operations, including data direction, only when enabled by the setting of bit 0 in the Port 1 side of Control Register 2. A 1 in bit 1 of the same register enables the handshake logic.

**Interrupt Status Registers.** These four registers control and monitor the priority interrupt functions for the FIO.

Interrupt Vector Register. This register stores the interrupt service routine address. This vector is placed on  $D_0$ - $D_7$  when IUS is set by the Interrupt Acknowledge signal from the CPU. When bit 4 (Vector Includes Status) is set in Control Register 0, the reason for the interrupt is encoded within the vector address in bits 1, 2, and 3. If bit 5 is set in Control register 0, no vector is output by the FIO during an Interrupt Acknowledge cycle. However, IUS is set as usual.

| Non Z-BUS                                                                             | D7-D4                                                                | D <sub>3</sub>                     | D <sub>2</sub>                     | Dl                                 | D <sub>0</sub>                     |                 |
|---------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|-----------------|
| Z-BUS High                                                                            |                                                                      | A <sub>3</sub>                     | A <sub>2</sub>                     | Ā1                                 | Ā <sub>0</sub>                     |                 |
| $ \textbf{Z-BUS Low} \begin{cases} \textbf{RJA} = 0 \\ \textbf{RJA} = 1 \end{cases} $ | AD <sub>7</sub> -AD <sub>5</sub><br>AD <sub>7</sub> -AD <sub>4</sub> | AD <sub>4</sub><br>AD <sub>3</sub> | AD <sub>3</sub><br>AD <sub>2</sub> | AD <sub>2</sub><br>AD <sub>1</sub> | AD <sub>1</sub><br>AD <sub>0</sub> | ₩D <sub>0</sub> |
| Description                                                                           |                                                                      |                                    |                                    |                                    |                                    |                 |
| Control Register 0                                                                    | x                                                                    | 0                                  | 0                                  | 0                                  | 0                                  | x               |
| Control Register 1                                                                    | x                                                                    | 0                                  | 0                                  | 0                                  | 1                                  | x               |
| Interrupt Status Register 0                                                           | x                                                                    | 0                                  | 0                                  | 1                                  | 0                                  | x               |
| Interrupt Status Register 1                                                           | x                                                                    | 0                                  | 0                                  | 1                                  | 1                                  | x               |
| Interrupt Status Register 2                                                           | x                                                                    | 0                                  | 1                                  | 0                                  | 0                                  | x               |
| Interrupt Status Register 3                                                           | x                                                                    | 0                                  | 1                                  | 0                                  | 1                                  | x               |
| Interrupt Vector Register                                                             | x                                                                    | 0                                  | 1                                  | 1                                  | 0                                  | x               |
| Byte Count Register                                                                   | x                                                                    | 0                                  | 1                                  | 1                                  | 1                                  | x               |
| Byte Count Comparison<br>Register                                                     | x                                                                    | 1                                  | 0                                  | 0                                  | 0                                  | x               |
| Control Register 2*                                                                   | x                                                                    | 1                                  | 0                                  | 0                                  | 1                                  | x               |
| Control Register 3                                                                    | x                                                                    | 1                                  | 0                                  | 1                                  | 0                                  | x               |
| Message Out Register                                                                  | x                                                                    | 1                                  | 0                                  | 1                                  | 1                                  | x               |
| Message In Register                                                                   | x                                                                    | 1                                  | 1                                  | 0                                  | 0                                  | x               |
| Pattern Match Register                                                                | x                                                                    | 1                                  | 1                                  | 0                                  | 1                                  | x               |
| Pattern Mask Register                                                                 | x                                                                    | 1                                  | 1                                  | 1                                  | 0                                  | x               |
| Data Buffer Register                                                                  | x                                                                    | 1                                  | 1                                  | 1                                  | 1                                  | x               |

x = Don't Care

\*Register is only on Port 1 side

Table 4. FIO Register Address Summary

Programming Byte Count Compare Register. This register (Continued) contains a value compared with the byte count in the Byte Count register. If the Byte Count Compare interrupt is enabled, an interrupt will occur upon compare.

> **Message Out Register.** Either CPU can place a message in its Message Out register. If the opposite side Message register interrupt is enabled, the receiving side CPU will receive an interrupt request, advising that a message is present in its Message In register. Bit 5 in Control Register 1 on the initiating side is set when a message is written. It is cleared when the message is read by the receiving CPU.

**Message In Register.** This register receives a message placed in the Message Out register by the opposite side CPU.

**Pattern Match Register.** This register contains a bit pattern matched against the byte in the

Data Buffer register. When these patterns match, a Pattern Match interrupt will be generated, if previously enabled.

**Pattern Mask Register.** The Pattern Mask register may be programmed with a bit pattern mask that limits comparable bits in the Pattern Match register to non-masked bits (1 = mask).

**Data Buffer Register.** This register contains the data to be read from or written to the FIFO buffer.

Byte Count Register. This is a read-only register, containing the byte count for the FIFO buffer. The byte count is derived by subtracting the number of bytes read from the buffer from the number of bytes written into the buffer. The count is "frozen" for an accurate reading by setting bit 6 (Freeze Status register) in Control Register 1. This bit is cleared when the Byte Count register read is completed.



Figure 25. Typical Application: Node Controller







Figure 27. Interrupt Status Registers



Figure 27. Interrupt Status Registers (Continued)

Registers

(Continued)



Figure 29. Interrupt Vector Register

Pattern Mask Register

Address: 1110

(Read/Write)

IF SET, BITS 0-7 MASK BITS 0 7 IN PATTERN MATCH REGISTER MATCH OCCURS WHEN ALL NON-MASKED BITS AGREE

1 1 1 1 1

#### Pattern Match Register Address: 1101

(Read/Write)

STORES BYTE COMPARED WITH BYTE IN DATA BUFFER REGISTER

Figure 30. Pattern Match Register

Data Buffer Register

Address: 1111

(Read/Write)

D7 D6 D5 D4 D3 D2 D1 D0

CONTAINS THE BYTE TRANSFERRED TO OR FROM FIFO BUFFER RAM

Figure 32. Data Buffer Register

Message Out Register

Address: 1011

(Read/Write)

D7 D6 D5 D4 D3 D2 D1 D0

STORES MESSAGE SENT TO MESSAGE IN REGISTER ON OPPOSITE PORT OF FIO

Figure 34. Message Out Register

I

Figure 31. Pattern Mask Register

#### Byte Count Comparison Register Address: 1000

(Read/Write)



CONTAINS VALUE COMPARED TO BYTE COUNT REGISTER TO ISSUE INTERRUPTS ON MATCH (BIT 7 ALWAYS 0.)

Figure 33. Byte Count Comparison Register

Message In Register Address: 1100 (Read Only)



STORES MESSAGE RECEIVED FROM MESSAGE OUT REGISTER ON OPPOSITE PORT OF CPU

Figure 35. Message In Register

2020-029, 030, 031, 032, 033, 034, 035, 036

717

| Absolute | Voltages on all pins with respect                                                                                                   |
|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| Mauimum  | to GND $-0.3V$ to $\pm 7.0V$                                                                                                        |
| Maximum  | $10 \text{ GIVD} \dots \dots$ |
| Ratings  | Operating Ambient                                                                                                                   |
| •        | TemperatureSee Ordering Information                                                                                                 |
|          | Storage Temperature $-65^{\circ}$ C to $+150^{\circ}$ C                                                                             |

Standard Test Conditions The DC characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $\blacksquare$  +4.75 V  $\leq$  V\_{CC}  $\leq$  +5.25 V
- GND = 0 V
- T<sub>A</sub> as specified in Ordering Information



Standard Test Load

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.



**Open-Drain Test Load** 

| DC                   | Symbol          | Parameter                                   | Min    | Max                  | Unit | Condition                      |
|----------------------|-----------------|---------------------------------------------|--------|----------------------|------|--------------------------------|
| Charac-<br>teristics | V <sub>IH</sub> | Input High Voltage                          | 2.0    | V <sub>CC</sub> +0.3 | v    |                                |
|                      | V <sub>IL</sub> | Input Low Voltage                           | -0.3   | 0.8                  | v    |                                |
|                      | V <sub>OH</sub> | Output High Voltage                         | 2.4    |                      | v    | $I_{OH} = -250 \ \mu A$        |
|                      | V <sub>OL</sub> | Output Low Voltage                          |        | 0.4                  | v    | $I_{OL} = +2.0 \text{ mA}$     |
|                      |                 |                                             |        | 0.5                  | v    | $I_{OL} = +3.2 \text{ mA}$     |
|                      | I <sub>IL</sub> | Input Leakage                               | - 10.0 | + 10.0               | μA   | $0.4 \le V_{\rm IN} \le +2.4V$ |
|                      | I <sub>OL</sub> | Output Leakage                              | - 10.0 | + 10.0               | μA   | $0.4 \le V_{OUT} \le +2.4V$    |
|                      | I <sub>LM</sub> | Mode Pins Input Leakage<br>(Pins 19 and 21) | -100   | + 10.0               | μA   | $0 < V_{IN} < V_{CC}$          |
|                      | I <sub>CC</sub> | V <sub>CC</sub> Supply Current              |        | 200                  | mA   |                                |

 $V_{\rm CC}$  = 5 V ± 5% unless otherwise specified, over specified temperature range.

| Capacitance | Symbol                              | Parameter                 | Min | Μαχ | Unit | Condition |  |  |
|-------------|-------------------------------------|---------------------------|-----|-----|------|-----------|--|--|
|             | C <sub>IN</sub>                     | Input Capacitance         |     | 10  | pf   |           |  |  |
|             | COUT                                | Output Capacitance        |     | 15  | pf   |           |  |  |
|             | C <sub>I/O</sub>                    | Bidirectional Capacitance |     | 20  | pf   |           |  |  |
|             | Unmeasured pins returned to ground. |                           |     |     |      |           |  |  |
| Inputs      | tr                                  | Any Input Rise Time       |     | 100 | ns   |           |  |  |
|             | tf                                  | Any Input Fall Time       |     | 100 | ns   |           |  |  |

f = 1 MHz, over specified temperature range.

| AC C | haracteristics |                                                                                                                                  |      |     |              |     |         |
|------|----------------|----------------------------------------------------------------------------------------------------------------------------------|------|-----|--------------|-----|---------|
|      |                | _                                                                                                                                | 41   | MHz | 61           | MHz |         |
| No.  | Symbol         | Parameter                                                                                                                        | Min  | Μαχ | Min          | Μαχ | Notes*† |
| 1    | TwAS           | AS Low Width                                                                                                                     | 70   |     | 50           |     | 1       |
| 2    | TsA(AS)        | Address to AS † Setup Time                                                                                                       | 30   |     | 10           |     | 1       |
| 3    | ThA(AS)        | Address to AS † Hold Time                                                                                                        | 50   |     | 30           |     | 1       |
| 4    | TsCSO(AS)      | $\overline{\text{CS}}$ to $\overline{\text{AS}}$ † Setup Time                                                                    | 0    |     | 0            |     | 1       |
| 5 —  | - ThCSO(AS)    | - CS to AS   Hold Time                                                                                                           | 60   |     | - 40         | -   | 1       |
| 6    | TdAS(DS)       | $\overline{\text{AS}}$ † to $\overline{\text{DS}}$ † Delay                                                                       | 60   |     | 40           |     | 1       |
| 7    | TsA(DS)        | Address to $\overline{\text{DS}} \downarrow$ (with $\overline{\text{AS}} \uparrow$ to $\overline{\text{DS}} \downarrow = 60$ ns) | 120  |     | 100          |     |         |
| 8    | TsRWR(DS)      | $\mathbb{R}/\overline{\mathbb{W}}$ (Read) to $\overline{\mathrm{DS}}$ ] Setup Time                                               | 100  |     | 80           |     |         |
| 9    | TsRWW(DS)      | R/₩ (Write) to DS ↓ Setup Time                                                                                                   | 0    |     | 0            |     |         |
| 10 — | - TwDS         | – DS Low Width –––––                                                                                                             |      |     | 250          |     |         |
| 11   | TsDW(DSf)      | Write Data to DS 4 Setup Time                                                                                                    | 30   |     | 20           |     |         |
| 12   | TdDS(DRV)      | DS (Read) 4 to Address Data Bus Driven                                                                                           | 0    |     | 0            |     |         |
| 13   | TdDSf(DR)      | DS I to Read Data Valıd Delay                                                                                                    |      | 250 |              | 180 |         |
| 14   | ThDW(DS)       | Write Data to DS † Hold Time                                                                                                     | 30   |     | 20           |     |         |
| 15 — | - TdDSr(DR)    | – DS † to Read Data Not Valıd Delay –––––––                                                                                      | 0 -  |     | 0 <i>_</i> _ |     |         |
| 16   | TdDS(DRz)      | DS 1 to Read Data Float Delay                                                                                                    |      | 70  |              | 45  | 2       |
| 17   | ThRW(DS)       | $R/\overline{W}$ to $\overline{DS}$ † Hold Time                                                                                  | 55   |     | 40           |     |         |
| 18   | TdDS(AS)       | DS t to AS I Delay                                                                                                               | 50   |     | 25           |     |         |
| 19   | Trc            | Valid Access Recovery Time                                                                                                       | 1000 |     | 650          |     | 3       |

#### NOTES.

1. Parameter does not apply to Interrupt Acknowledge transactions.

 Float delay is measured to the time when the output has changed 0.5V from steady state with minimum ac load and maximum dc load. 3 This is the delay from DS of one FIO access to DS of another FIO access (either read or write).

\* All timing references assume 2 0V for a logic "1" and 0 8V for a logic "0" All timings are preliminary and subject to change

† Units in nanoseconds (ns)



Figure 36. Z-BUS CPU Interface Timing

|     |             |                                                           | 4 5.677  |            |            |            |         |
|-----|-------------|-----------------------------------------------------------|----------|------------|------------|------------|---------|
| No. | Symbol      | Parameter                                                 | 4<br>Min | MHz<br>Max | 6 l<br>Min | MHz<br>Max | Notes*† |
| 20  | TsIA(AS)    | INTACK to AS † Setup Time                                 | 0        |            | 0          |            |         |
| 21  | ThIA(AS)    | INTACK to AS t Hold Time                                  | 250      |            | 250        |            |         |
| 22  | TsDSA(DR)   | DS (Acknowledge) ↓ to Read Data Valid Delay               |          | 250        |            | 180        |         |
| 23  | TwDSA       | DS (Acknowledge) Low Width                                | 390      |            | 250        |            |         |
| 24— | - TdAS(IEO) | - AS t to IEO I Delay (INTACK Cycle)                      |          |            |            |            | 4       |
| 25  | TdIEI(IEO)  | IEI to IEO Delay                                          |          | 150        |            | 100        | 4       |
| 26  | TsIEI(DSA)  | IEI to DS (Acknowledge) ↓ Setup Time                      | 100      |            | 70         |            |         |
| 27  | ThIEI(DSA)  | IEI to $\overline{\mathrm{DS}}$ (Acknowledge) † Hold Time | 50       |            | 30         |            | 4       |
| 28  | TdDS(INT)   | DS (INTACK Cycle) to INT Delay                            |          | 900        |            | 800        |         |
| 29  | TdDCST      | Interrupt Daisy Chain Settle Time                         |          |            |            |            | 4       |
|     |             |                                                           |          |            |            |            |         |

NOTES:

A The parameters for the devices in any particular daisy chain must meet the following constraint: The delay from AS to DS must be greater than the sum of TAAS(EO) for the highest priority peripheral, TsIEI(DSA) for the lowest priority peripheral

and TdIEI(IEO) for each peripheral, separating them in the chain. \* Timings are preliminary and subject to change. † Units in nanoseconds (ns).



Figure 37. Z-BUS CPU Interrupt Acknowledge Timing

|     |            |                                         | 4 MHz   | 6 MHz   |         |  |
|-----|------------|-----------------------------------------|---------|---------|---------|--|
| No. | Symbol     | Parameter                               | Min Max | Min Max | Notes*† |  |
| 30  | TdMW(INT)  | Message Write to INT Delay              | 1       | 1       | 5       |  |
| 31  | TdDC(INT)  | Data Direction Change to INT Delay      | 1       | 1       | 6       |  |
| 32  | TdPMW(INT) | Pattern Match to INT Delay (Write Case) | 1       | 1       |         |  |
| 33  | TdPMR(INT) | Pattern Match (Read Case) to INT Delay  | 1       | 1       |         |  |
| 34— | -TdSC(INT) |                                         | 1       | 1       | 6       |  |
| 35  | TdER(INT)  | Error to INT Delay                      | 1       | 1       |         |  |
| 36  | TdEM(INT)  | Empty to INT Delay                      | 1       | 1       | 6       |  |
| 37  | TdFL(INT)  | Full to INT Delay                       | 1       | 1       | 6       |  |
| 38  | TdAS(INT)  | AS to INT Delay                         |         |         |         |  |

NOTES.

Write is from the other side of FIO.
 Write can be from either side, depending on programming of FIO.

\* Timings are preliminary and subject to change † Units equal to AS Cycles + ns.



Figure 38. Z-BUS Interrupt Timing

|     |             |                                                   | 41    | MHz  | 61  | /Hz  |         |
|-----|-------------|---------------------------------------------------|-------|------|-----|------|---------|
| No. | Symbol      | Parameter                                         | Min   | Μαχ  | Min | Μαχ  | Notes*† |
| 1   | TdDS(WAIT)  | AS t to WAIT & Delay                              |       | 190  |     | 160  |         |
| 2   | TdDS1(WAIT) | DS1 † to WAIT † Delay                             |       | 1000 |     | 1000 |         |
| 3   | TdACK(WAIT) | ACKIN ↓ to WAIT † Delay                           |       | 1000 |     | 1000 | 1       |
| 4 — | - TdDS(REQ) | - DS↓ to REQ↑ Delay                               |       | 350  |     | 300  |         |
| 5   | TdDMA(REQ)  | DMASTB↓ to REQ ↑ Delay                            |       | 350  |     | 300  |         |
| 6   | TdDS1(REQ)  | DS1 ↑ to REQ ↓ Delay                              |       | 1000 |     | 1000 |         |
| 7   | TdACK(REQ)  | ACKIN↓ to REQ↓ Delay                              |       | 1000 |     | 1000 |         |
| 8—  | - TdSU(DMA) | <ul> <li>Data Setup Time to DMASTB ———</li> </ul> | 200 — |      |     |      |         |
| 9   | TdH(DMA)    | Data Hold Time to DMASTB                          | 30    |      | 20  |      |         |
| 10  | TdDMA(DR)   | DMASTB I to Valıd Data                            |       | 150  |     | 100  |         |
| 11  | TdDMA(DRH)  | DMASTB † to Data Not Valıd                        | 0     |      | 0   |      |         |
| 12  | TdDMA(DR2)  | DMASTB † to Data Bus Float                        |       | 70   |     | 45   |         |

NOTES 1 The delay is from DAV for 3-Wire Input Handshake The delay is from DAC for 3-Wire Handshake

\* Timings are preliminary and subject to change. † Units in nanoseconds (ns)



Figure 39. Z-BUS Request/Wait Timing

#### **AC Characteristics**

|     |             |                                                                                        |     | 4 MHz |     | 6 MHz |         |
|-----|-------------|----------------------------------------------------------------------------------------|-----|-------|-----|-------|---------|
| No. | Symbol      | Parameter                                                                              | Min | Μαχ   | Min | Μαχ   | Notes*† |
| 1   | TdDSQ(AS)   | Delay from $\overline{\text{DS}}$ † to $\overline{\text{AS}}$ ↓ for No Reset           | 40  |       | 20  |       |         |
| 2   | TdASQ(DS)   | Delay for AS ↑ to DS ↓ for No Reset                                                    | 50  |       | 30  |       |         |
| 3   | Tw(AS + DS) | Minimum Width of $\overline{\text{AS}}$ and $\overline{\text{DS}}$ Both Low for Reset. | 500 |       | 350 |       | 1       |

NOTES

1 Internal circuitry allows for the reset provided by the Z8 (DS held Low while  $\overline{\rm AS}$  pulses) to be sufficient

\* Timings are preliminary and subject to change † Units in nanoseconds (ns)



Figure 40. Z-BUS Reset Timing

| AC C | haracteristics |                                               |          |            |            |            |         |
|------|----------------|-----------------------------------------------|----------|------------|------------|------------|---------|
| No   | Symbol         | Parameter                                     | 4<br>Min | MHz<br>Max | 6 I<br>Min | Max<br>Max | Notes*† |
|      | <i></i>        |                                               |          | riun       |            | *****      |         |
| 1    | TsA(RD)        | Address Setup to RD ↓                         | 80       |            | 80         |            | 1       |
| 2    | TsA(WR)        | Address Setup to WR                           | 80       |            | 80         |            |         |
| З    | ThA(RD)        | Address Hold Time to $\overline{\text{RD}}$ t | 0        |            | 0          |            | 1       |
| 4 —  | - ThA(WR)      | - Address Hold Time to WR †                   |          | 111        |            |            |         |
| 5    | TsCEI(RD)      | CE Low Setup Time to RD                       | 0        |            | 0          |            | 1       |
| 6    | TsCEI(WR)      | CE Low Setup Time to WR                       | 0        |            | 0          |            |         |
| 7    | ThCEI(RD)      | CE Low Hold Time to RD                        | 0        |            | 0          |            | 1       |
| 8 —  | - ThCEI(WR)    | - CE Low Hold Time to WR                      | 0        |            | 0          |            |         |
| 9    | TsCEh(RD)      | CE High Setup Time to RD                      | 100      |            | 70         |            | 1       |
| 10   | TsCEh(WR)      | CE High Setup Time to WR                      | 100      |            | 70         |            |         |
| 11   | TwRD1          | RD Low Width                                  | 390      |            | 250        |            |         |
| 12 - | – TdRD(DRA) –  | - RD I to Read Data Active Delay              |          |            |            |            |         |
| 13   | TdRDf(DR)      | RD ↓ to Valid Data Delay                      |          | 250        |            | 180        |         |
| 14   | TdRDr(DR)      | RD † to Read Data Not Valid Delay             | 0        |            | 0          |            |         |
| 15   | TdRD(DRz)      | RD † to Data Bus Float                        |          | 70         |            | 45         | 2       |
| 16 — | -TwWR1         |                                               |          |            | 250        |            | ······  |
| 17   | TsDW(WR)       | Data Setup Time to WR                         | 0        |            | 0          |            |         |
| 18   | ThDW(WR)       | Data Hold Time to WR                          | 30       |            | 20         |            |         |
| 19   | Trc            | Valid Access Recovery Time                    | 1000     |            | 650        |            | 3       |

NOTES

1. Parameter does not apply to Interrupt Acknowledge transactions.

 Float delay is measured to the time the output has changed 0.5V from steady state with minimum ac load and maximum dc load. 3. This is the delay from  $\overline{RD}$  f or  $\overline{WR}$  f of one FIO access to  $\overline{RD}\downarrow$ 

or  $\overline{\text{WR}}$  I of another FIO access.

\* Timings are preliminary and subject to change.

† Units in nanoseconds (ns)



Figure 41. Non-Z-BUS CPU Interface Timing



Figure 42. Non-Z-BUS Interface Timimg

|     | aracteristics |                                                             | 4   | MH- | 61  | <b>MU</b> - |         |
|-----|---------------|-------------------------------------------------------------|-----|-----|-----|-------------|---------|
| No. | Symbol        | Parameter                                                   | Min | Μαχ | Min | Μαχ         | Notes†* |
| 20  | TdIEI(IEO)    | IEI to IEO Delay                                            |     | 150 |     | 100         | 4       |
| 21  | TdI(IEO)      | INTACK↓ to IEO↓ Delay                                       |     | 350 |     | 250         | 4       |
| 22  | TsIEI(RDA)    | IEI Setup Time to RD (Acknowledge)                          | 100 |     | 70  |             | 4       |
| 23  | TdRD(DR)      | RD↓ to Vector Valıd Delay                                   |     | 250 |     | 180         |         |
| 24- | —TwRD1(IA)—   |                                                             |     |     | 250 |             |         |
| 25  | ThIA(RD)      | INTACK † to RD † Hold Time                                  | 30  |     | 20  |             |         |
| 26  | ThIEI(RD)     | IEI Hold Time to RD †                                       | 20  |     | 10  |             |         |
| 27  | TdRD(INT)     | $\overline{\text{RD}}$ † to $\overline{\text{INT}}$ † Delay |     | 900 |     | 800         |         |
| 28  | TdDCST        | Interrupt Daisy Chain Settle Time                           | 350 |     | 250 |             | 4       |
|     |               |                                                             |     |     |     |             |         |

NOTES

TdI(IEO) for the highest priority peripheral, TsIEI(RD)

for the lowest priority peripheral, and TdIEI(IEO) for each

peripheral separating them in the chain

† Units in nanoseconds (ns)

\* Timings are preliminary and subject to change



Figure 43. Non-Z-BUS Interrupt Acknowledge Timing

| AC C | <b>Characteristics</b> |                                             |     |     |     |     |         |
|------|------------------------|---------------------------------------------|-----|-----|-----|-----|---------|
|      |                        |                                             | 41  | MHz | 61  | MHz |         |
| No.  | Symbol                 | Parameter                                   | Min | Μαχ | Min | Max | Notes*† |
| 29   | TdMW(INT)              | Message Write to INT Delay                  |     |     |     |     | 5,6     |
| 30   | TdDC(INT)              | Data Direction Change to INT Delay          |     |     |     |     | 5,7     |
| 31   | TdPMW(INT)             | Pattern Match (Write Case) to INT Delay     |     |     |     |     | 5       |
| 32—  | -TdPMR(INT)-           | —Pattern Match (Read Case) to INT Delay ——— |     |     |     |     | 5       |
| 33   | TdSC(INT)              | Status Compare to INT Delay                 |     |     |     |     | 5,7     |
| 34   | TdER(INT)              | Error to INT Delay                          |     |     |     |     | 5,7     |
| 35   | TdEM(INT)              | Empty to INT Delay                          |     |     |     |     | 5,7     |
| 36   | TdFL(INT)              | Full to INT Delay                           |     |     |     |     | 5,7     |
| 37   | TdSO(INT)              | State 0 to INT Delay                        |     |     |     |     |         |

NOTES. 5 Delay number is valid for State 0 only. 6. Write is from other side of FIO. 7. Write can be from either side, depending on programming of FIO

\* Timings are preliminary and subject to change. † Units in nanoseconds (ns)



Figure 44. Z-FIO Non-Z-BUS Interrupt Timing

#### **AC Characteristics** 4 MHz 6 MHz Min Min No. Symbol Parameter Μαχ Μαχ Notes\*† CE I to WAIT Active 1 TdCE(WT) 200 170 RD1 t or WR1 t to WAIT Inactive 1000 2 TdRD1(WT) 1000 ACKIN 1 to WAIT Inactive 3 TdACK(WT) 1000 1000 1 RD | or WR | to REQ Inactive 4--TdRD(REQ)-350 300 RD1 t or WR1 t to REQ Active 1000 1000 5 TdRD1(REQ) ACKIN I to REQ Active 1000 1000 6 TdACK(REQ) DACK | to RD | or WR | 7 TdDAC(RD) 100 80 Data Setup Time to WR -TSU(WR)-200 8-Data Hold Time to WR 9 Th(WR) 30 20 RD | to Valid Data 150 100 2 10 TdDMA RD † to Data Not Valid 0 2 11 TdDMA(DRH) 0 12 TdDMA(DRZ) RD † to Data Bus Float 70 2 45

\* Timings are preliminary and subject to change.

† Units in nanoseconds (ns)

NOTES:

1. The delay is from DAV | for 3-Wire Input Handshake. The

delay is from DAC 1 for 3-Wire Output Handshake.

2. Only when DACK is active.



Figure 45. Non-Z-BUS Request/Wait Timing

| AC C | <b>Characteristics</b> |                                                                                 |     |     |     |            |         |
|------|------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------------|---------|
|      |                        |                                                                                 | 41  | MHz | 61  | <b>/Hz</b> |         |
| No.  | Symbol                 | Parameter                                                                       | Min | Max | Min | Μαχ        | Notes*† |
| 1    | TdWR(RD)               | Delay from WR † to RD ↓                                                         | 100 |     | 70  |            |         |
| 2    | TdRD(WR)               | Delay from RD ↑ to WR ↓                                                         | 100 |     | 70  |            |         |
| 3    | TwRD + WR              | Width of $\overline{\text{RD}}$ and $\overline{\text{WR}}$ , both Low for Reset | 500 |     | 350 |            |         |

NOTES<sup>.</sup> \* Timings are preliminary and subject to change † Units in nanoseconds (ns).



Figure 46. Non-Z-BUS Reset Timing

| AC ( | Characteristic | S                            |                  |            |            |         |
|------|----------------|------------------------------|------------------|------------|------------|---------|
| No.  | Symbol         | Parameter                    | 4 MHz<br>Min Max | 6 i<br>Min | MHz<br>Max | Notes*† |
| 1    | TwCLR          | Width of Clear to Reset FIFO | 700              | 700        |            |         |
| 2    | TdOE(DO)       | OE ↓ to Data Bus Driven      | 0                | 0          |            |         |
| 3    | IdOE(DRZ)      | OE I to Data Bus Float       |                  |            |            |         |

NOTES.

\* Timings are preliminary and subject to change. † Units in nanoseconds (ns)



Figure 47. Port 2 Side Operation

#### **AC** Characteristics 4 MHz 6 MHz No. Symbol Parameter Min Min Μαχ Μαχ Notes\*† 1 TsDI(ACK) Data Input to ACKIN 1 to Setup Time 50 50 2 TdACKf(RFD) ACKIN 1 to RFD 1 Delay 0 500 0 500 3 RFD 1 to ACKIN | Delay 0 0 TdRFDr(ACK) -TsDO(DAV)--Data Out to DAV | Setup Time-50 25 4-DAV I to ACKIN I Delay 5 TdDAVf(ACK) 0 0 Data Out to ACKIN Hold Time 6 50 ThDO(ACK) 50 7 TdACK(DAV) ACKIN 1 to DAV 1 Delay 0 0 500 500 8--ThDI(RFD)--Data Input to RFD ↓ Hold Time-0 0 RFD 1 to ACKIN 1 Delay 9 TdRFDf(ACK) 0 0 ACKIN 1 (DAV 1) to RFD 1 Delay—Interlocked and 10 TdACKr(RFD) 3-Wire Handshake 0 0 400 400 DAV 1 to ACKIN 1 (RFD 1) 0 0 11 TdDAVr(ACK) -TdACKr(DAV)-ACKIN 1 to DAV I-12-0 800 0 800 13 TdACKf(Empty) ACKIN 1 to Empty 0 0 14 TdACKf(Full) ACKIN 1 to Full 0 0 15 TcACK ACKIN Cycle Time 1 1 1

NOTES:

• Timings are preliminary and subject to change.

† Units in nanoseconds (ns), except as noted.

1. Units in microseconds.



#### Figure 48. 2-Wire Handshake (Port 2 Side Only) Output





| AC C | haracteristics |                                   |     |     |     |     |                                       |
|------|----------------|-----------------------------------|-----|-----|-----|-----|---------------------------------------|
|      |                |                                   | 4   | MHz | 6 1 | MHz |                                       |
| No.  | Symbol         | Parameter                         | Min | Max | Min | Max | Notes*†                               |
| 1    | TsDI(DAV)      | Data Input to DAV ↓ Setup Time    | 50  |     | 50  |     |                                       |
| 2    | TdDAVIf(RFD)   | DAV↓ to RFD↓ Delay                | 0   | 500 | 0   | 500 |                                       |
| 3    | TdDAVf(DAC)    | DAV↓ to DAC ↑ Delay               | 0   | 500 | 0   | 500 |                                       |
| 4    | -ThDI(DAC)     | –Data In to DAC † Hold Time ––––– | 0   |     | 0   |     |                                       |
| 5    | TdDACIr(DAV)   | DAC † to DAV † Delay              | 0   |     | 0   |     |                                       |
| 6    | TdDAVIr(DAC)   | DAV † to DAC ↓ Delay              | 0   | 500 | 0   | 500 |                                       |
| 7    | TdDAVIr(RFD)   | DAV † to RFD † Delay              | 0   | 500 | 0   | 500 |                                       |
| 8    | -TdRFDI(DAV)-  | -RFD † to DAV ↓ Delay             |     |     | 0   |     |                                       |
| 9    | TsDO(DAC)      | Data Out to DAV ↓                 |     |     |     |     |                                       |
| 10   | TdDAVOf(RFD)   | DAV↓ to RFD↓ Delay                | 0   |     | 0   |     |                                       |
| 11   | TdDAVOf(DAC)   | DAV I to DAC † Delay              | 0   |     | 0   |     |                                       |
| 12—  | -ThDO(DAC)     | -Data Out to DAC † Hold Time      |     |     |     |     | · · · · · · · · · · · · · · · · · · · |
| 13   | TdDACOr(DAV)   | DAC † to DAV † Delay              |     | 400 |     | 400 |                                       |
| 14   | TdDAVOr(DAC)   | DAV † to DAC ↓ Delay              | 0   |     | 0   |     |                                       |
| 15   | TdDAVOr(RFD)   | DAV † to RFD † Delay              | 0   |     | 0   |     |                                       |
| 16   | TdRFDO(DAV)    | RFD 1 to DAV   Delay              | 0   | 800 | 0   | 800 |                                       |

NOTES \* Timings are preliminary and subject to change. † Units in nanoseconds (ns).



Figure 50. 3-Wire Handshake Input



Figure 51. 3-Wire Handshake Output

#### **ORDERING INFORMATION**

| Z8038 Z-FI  | Z8038 Z-FIO, 4.0 MHz |              | Z8038 Z-FIO, 6.0 MHz |  |  |
|-------------|----------------------|--------------|----------------------|--|--|
| 40-pin DIP  | 44-pin LCC           | 40-pin DIP   | 44-pin LCC           |  |  |
| Z8038 PS    | Z8038 LM*†           | Z8038A PS    | Z8038A LM*†          |  |  |
| Z8038 CS    | Z8038 LMB*†          | Z8038A CS    | Z8038A LMB*†         |  |  |
| Z8038 PE    |                      | Z8038A PE    |                      |  |  |
| Z8038 CE    |                      | Z8038A CE    |                      |  |  |
| Z8038 CM*†  |                      | Z8038A CM*†  |                      |  |  |
| Z8038 CMB*† |                      | Z8038A CMB*† |                      |  |  |
|             |                      |              |                      |  |  |
|             |                      |              |                      |  |  |

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

| TEMPERATURE                                     |
|-------------------------------------------------|
| $S = 0^{\circ}C to + 70^{\circ}C$               |
| $E = -40^{\circ}C \text{ to } + 85^{\circ}C$    |
| $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ |

FLOW B = 883 Class B

= Protopack

= Low Profile Protopack

DIP = Dual-In-Line Package

LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded)

R

Т

Example: PS is a plastic DIP,  $0^{\circ}$ C to + 70 °C.

†Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# Zilog

### Product Specification

3-state data outputs.

any desired length.

of any desired width.

April 1985

### FEATURES

- Bidirectional, asynchronous data transfer capability.
- Large 128-bit-by-8-bit buffer memory.
- Two-wire, interlocked handshake protocol.
- Wire-ORing of empty and full outputs for sensing of multiple-unit buffers.

#### **GENERAL DESCRIPTION**

DATA

CONTROL

COMMON

CONTROL

BUS

The Z8060 First-In First-Out (FIFO) Buffer Unit consists of a 128-bit-by-8-bit memory, bidirectional data transfer and handshake logic. The structure of the FIFO unit is similar to that of other available buffer units. FIFO is a general-purpose unit; its handshake logic is compatible with that of other members of Zilog's Z8 and Z8000 Families.

FIFOs can be cascaded end-to-end without limit to form a parallel 8-bit buffer of any desired length (in 128-byte

D<sub>7</sub> D<sub>6</sub>

D,

D

D<sub>3</sub>

 $D_2$ 

D<sub>1</sub>

D

ACKIN

RFD/DAV

OUTPUT

Z8060

FIFO

D7

D<sub>6</sub>

 $D_5$ 

D4

D<sub>3</sub>

D2

 $D_1$ 

D<sub>0</sub>

ACKIN

RFD/DAV

OUTPUT

DIR Ā/B

+ 5 V

increments). Any number of single- or multiple-unit FIFO serial buffers can be connected in parallel to form buffers of any desired width (in 8-bit increments).

Connects any number of FIFOs in series to form buffer of

Connects any number of FIFOs in parallel to form buffer

The FIFO buffer units are available as 28-pin packages. Figures 1 and 2 show the pin functions and pin assignments, respectively, of the FIFO device. A block diagram is shown in Figure 3.



DATA

CONTROL

BUS



Figure 1. FIFO Pin Functions

GND





Figure 3. Functional Block Diagram

#### **PIN DESCRIPTIONS**

**ACKIN.** Acknowledge Input (input, active Low). This line signals the FIFO that output data has been received by peripherals or that input data is valid.

**CLEAR.** Clear Buffer (input, active Low). When set to Low, this line causes all data to be cleared from the FIFO buffer.

**D<sub>0</sub>-D<sub>7</sub>.** *Data Bus* (inputs/outputs, bidirectional). These bidirectional lines are used by the FIFO to receive and to transmit data.

**DIR A**/**B**. *Direction Input A/B* (input, two control states). A High on this line signals that input data is to be received at Port B. A Low on this line signals that input data is to be received at Port A.

**EMPTY.** Buffer Status (output, active High, open-drain). A High on this line indicates that the FIFO buffer is empty.

#### FUNCTIONAL DESCRIPTION

Interlocked 2-Wire Handshake. In interlocked 2-wire handshake operation, the action of FIFO must be acknowledged by the other half of the handshake before the next action can occur. In an Output Handshake mode, the FIFO indicates that new data is available only after the external device has indicated that it is ready for the data. In an Input Handshake mode, the FIFO does not indicate that it is ready for mew data until the data source indicates that the previous byte of the data is no longer available, thereby acknowledging the acceptance of the last byte. This control feature allows the FIFO, with no external logic, to directly interface with the port of any CPU in the Z8 Family—a CIO, a UPC, an Z-FIO, or another FIFO. The timing for the input and output handshake operations is shown in Figures 4 and 5, respectively.

**Resetting or Clearing the FIFO.** The CLEAR input is used to initialize and clear the FIFO. A Low level on this input clears all data from the FIFO, allows the EMPTY output to go High and forces both outputs  $RFD/DAV_A$  and  $RFD/DAV_B$  High. A High level on CLEAR allows the data to transfer through the FIFO.

**FULL.** *Buffer Status* (output, active High, open-drain). A High on this line indicates that the FIFO buffer is full.

**OEA**, **OEB**. Output Enable A, Output Enable B (inputs, active Low). When Low, OEA enables the bus drivers for Port A; when High, OEA causes the bus drivers to float to a high-impedance level. Input OEB controls the bus drivers for Port B in the same manner as OEA controls those for Port A.

**RFD/DAV.** Ready-for-Data/Data Available (outputs RFD, active High; DAV active Low). RFD, when High, signals to the peripherals involved that the FIFO is ready to receive data. DAV, when Low, signals to the peripherals involved that FIFO has data available to send.

**Bidirectional Transfer Control.** The FIFO has bidirectional data transfer capability under control of the DIR  $\overline{A}/B$  input. When DIR  $\overline{A}/B$  is set Low, Port A becomes input handshake and Port B becomes output handshake; data transfers are then made from Port A to Port B. Setting DIR  $\overline{A}/B$  High reverses the handshake assignments and the direction of transfer. This bidirectional control is illustrated in Table 1.

| Table 1. | <b>Bidirectional</b> | Control | Function | Table |
|----------|----------------------|---------|----------|-------|
|          |                      |         |          |       |

| DIR Ā/B | Port A<br>Handshake | Port B<br>Handshake | Transfer |
|---------|---------------------|---------------------|----------|
| 0       | Input               | Output              | A to B   |
| 1       | Output              | Input               | B to A   |

The FIFO buffer must be empty before the direction of transfer is changed; otherwise, the results of the change will be unpredictable. If FIFO status is unknown when a transfer direction change is to be made, the recommended procedure is:

(1) Force and hold CLEAR Low.

(2) Set DIR  $\overline{A}/B$  to the level required for the desired direction.

(3) Force CLEAR High.

**Empty and Full Operation.** The EMPTY and FULL output lines can be wire-ORed with the EMPTY and FULL lines of other FIFOs and Z-FIOs This capability enables the user to determine the empty/full status of a buffer consisting of multiple FIFOs, Z-FIOs, or a combination of both. Table 2 shows the various states of EMPTY and FULL.

| Table 2  | Signale | EMDTY | and EUU I | Operation | Table |
|----------|---------|-------|-----------|-----------|-------|
| Iable 2. | Signais |       | anu FULL  | operation | lable |

| Number of     |       |      |
|---------------|-------|------|
| Bytes in FIFO | EMPTY | FULL |
| 0             | High  | Low  |
| 1-127         | Low   | Low  |
| 128           | Low   | High |

**Interconnection Example.** Figure 6 illustrates a simplified block diagram showing the manner in which FIFOs can be interconnected to extend a Z-FIO buffer.

**Output Enable Operation.** The FIFO provides a separate Output Enable ( $\overline{OE}$ ) signal for each port of the buffer. An  $\overline{OE}$  output is valid only when its port is in the Output Handshake mode. The control of this output function is shown in Table 3. Signal  $\overline{OE}$  operates with lines DIR  $\overline{A}/B$ . A High on a valid  $\overline{OE}$  line 3-states its port's data bus but does not affect the handshake operation. A Low level on a valid  $\overline{OE}$  enables the data bus outputs if its port is in the Output Handshake mode. Note that the handshake operation is unaffected by the Output Enable pin.

#### Table 3. Output Control Function Table

| DIR Ā/B | OEA | OEB | Function                                       |
|---------|-----|-----|------------------------------------------------|
| 0       | Х   | 0   | Disable Port A Output<br>Enable Port B Output  |
| 0       | Х   | 1   | Disable Port A Output<br>Disable Port B Output |
| 1       | 0   | Х   | Enable Port A Output<br>Disable Port B Output  |
| 1       | 1   | Х   | Disable Port A Output<br>Disable Port B Output |

NOTE: X = Don't care.



Figure 4. Two-Wire Interlocked Handshake Timing (input)



Figure 5. Two-Wire Interlocked Handshake Timing (output)



Figure 6. Typical Interconnection (Simplified Diagram)

#### **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              | 0.3V to +7V               |
|---------------------|---------------------------|
| Operating Ambient   |                           |
| Temperature         | .See Ordering Information |
| Storage Temperature | 65°C to +150°C            |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device This is a stress rating only, operation of the device at any condition above those indicated in the

#### STANDARD TEST CONDITIONS

The AC characteristics and capacitance sections listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Standard conditions are as follows:



operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- T<sub>A</sub> as specified in Ordering Information. All AC parameters assume a load capacitance of 50 pf max.



Figure 8. Open-Drain Test Load

#### **DC CHARACTERISTICS**

| Symbol | Parameter                      | Min   | Max                  | Unit | Condition                     |
|--------|--------------------------------|-------|----------------------|------|-------------------------------|
| VIH    | Input High Voltage             | 2.0   | V <sub>CC</sub> +0.3 | V    |                               |
| VIL    | Input Low Voltage              | - 0.3 | 0.8                  | v    |                               |
| VOH    | Output High Voltage            | 2.4   |                      | V    | $I_{OH} = -250 \mu A$         |
| VOL    | Output Low Voltage             |       | 0.4                  | V    | $I_{OL} = 2.0  mA$            |
|        |                                |       | 0.5                  | V    | $I_{OL} = 3.2  \text{mA}$     |
| ΙL     | Input Leakage                  |       | ±10                  | μA   | 0.4 ≤ V <sub>IN</sub> ≤ 2.4V  |
| IOL    | Output Leakage                 |       | ± 10                 | μA   | 0.4 ≤ V <sub>OUT</sub> ≤ 2.4V |
| ICC    | V <sub>CC</sub> Supply Current |       | 200                  | mA   |                               |

NOTE:  $V_{CC} = +5V \pm 5\%$  unless otherwise specified over specified temperature range.

#### CAPACITANCE

| Symbol           | Parameter                        | Min | Max | Unit |
|------------------|----------------------------------|-----|-----|------|
| C <sub>IN</sub>  | Input Capacitance                |     | 10  | pf   |
| COUT             | Output Capacitance               |     | 15  | pf   |
| C <sub>I/O</sub> | <b>Bidirectional Capacitance</b> |     | 20  | pf   |
| Input            |                                  |     |     |      |
| tr               | Any input rise time              |     | 100 | ns   |
| tf               | Any input fall time              |     | 100 | ns   |

Over specified temperature range; f = 1 MHz. Unmeasured pins returned to ground.

#### **ORDERING INFORMATION**

#### **Z8060 FIFO, 4.0 MHz 28-pin DIP** Z8060 PS Z8060 CS

#### Codes

First letter is for package; second letter is for temperature.

#### C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \ to \ + \,70\,^{\circ}C \\ E &= \,- \,40\,^{\circ}C \ to \ + \,85\,^{\circ}C \\ M^{*} = \,- \,55\,^{\circ}C \ to \ + \,125\,^{\circ}C \end{array}$ 

R = Protopack

T = Low Profile Protopack

- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

Example: PS is a plastic DIP, 0°C to +70°C.

#### †Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

### 2-WIRE INTERLOCKED HANDSHAKE TIMING



OUTPUT TIMING



ACKNOWLEDGE INPUT TO DATA AVAILABLE TIME (BUBBLE TIME)



OUTPUT ENABLE AND CLEAR



Figure 9. Timing Diagrams

**FIFO 2-Wire Handshake Timing.** Timing for 2-wire interlocked handshake operation is shown in Figure 9. The symbol, description and values for the numbered parameters (Figure 9) are given in AC Characteristics.

#### **AC CHARACTERISTICS**

| Number | Symbol           | Parameter                          | Min  | Max | Units* |
|--------|------------------|------------------------------------|------|-----|--------|
| 1      | TsDI(ACK)        | Data Input to ACKIN ↓ to Setup Ime | 50   |     | ns     |
| 2      | TdACKf(RFD)      | ACKIN ↓ to RFD ↓ Delay             |      | 500 | ns     |
| 3      | TdRFDr(ACK)      | RFD↑to ACKIN ↓ Delay               | 0    |     | ns     |
| 4      | TsDO(DAV)        | Data Out to DAV ↓ Setup Time       | 50   |     | ns     |
| 5      | TdDAVf(ACK)      | DAV ↓ to ACKIN ↓ Delay             | 0    |     | ns     |
| 6      | ThDO(ACK)        | Data Out to ACKIN ↑ Hold Time      | 50   |     | ns     |
| 7      | TdACK(DAV)       | ACKIN ↓ to DAV ↑ Delay             |      | 500 | ns     |
| 8      | ThDI(RFD)        | Data Input to RFD ↓ Hold Time      | 0    |     | ns     |
| 9      | TdRFDf(ACK)      | RFD ↓ to ACKIN ↑ Delay             | 0    |     | ns     |
| 10     | TdACKr(RFD)      | ACKIN ↑ to RFD ↑ Delay             |      | 400 | ns     |
| 11     | TdDAVr(ACK)      | DAV ↑ to ACKIN ↑                   | 0    |     | ns     |
| 12     | TdACKr(DAV)      | ACKIN ↑ to DAV ↓                   |      | 800 | ns     |
| 13     | TdACKINf(EMPTY)  | (Input) ACKIN ↓ to EMPTY ↓ Delay   |      |     |        |
|        |                  | (Output) ACKIN ↓ to EMPTY ↑ Delay  |      | 600 | ns     |
| 14     | TdACKINf(FULL)   | (Input) ACKIN ↓ to FULL ↑ Delay    |      |     |        |
|        |                  | (Output) ACKIN ↓ to FULL ↓ Delay   |      | 600 | ns     |
| 15     | ACKIN Clock Rate | (Input or Output)                  |      | 1.0 | MHz    |
| 16     | TdACKINf(DAVf)   | (Bubble Time)                      | 1000 |     | ns     |
| 17     | TwCLR            | Width of Clear to Reset FIFO       | 700  |     | ns     |
| 18     | TdOE(DO)         | OE ↓ to Data Bus Driven            |      | 150 | ns     |
| 19     | TdOE(DRZ)        | OE ↑ to Data Bus Float             |      | 100 | ns     |

\*All timing references assume 2.0V for a logic 1 and 0 8V for a logic 0 Timings are preliminary and subject to change

### Z8068 Z8000<sup>®</sup> Z-DCP Data Ciphering Processor

### Product Specification

|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | April 1985                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features               | <ul> <li>Encrypts and decrypts data using the National Bureau of Standards encryption algorithm.</li> <li>Supports three standard ciphering modes: Electronic Code Book, Chain Block and Cipher Feedback.</li> <li>Three separate registers for encryption, decryption, and master keys improve system</li> </ul>                                                                                                                                                                                                                                                    | <ul> <li>security and throughput by eliminating frequent reloading of keys.</li> <li>Three separate programmable ports (master, slave, and key data) provide hardware separation of encrypted data, clear data, and keys.</li> <li>Data rates greater than 1M bytes per second can be handled.</li> <li>Key parity check.</li> </ul>                                                                                                                                                                                                                                                  |
| General<br>Description | The Z8068 Data Ciphering Processor (DCP)<br>is an n-channel, silicon-gate LSI device, which<br>contains the circuitry to encrypt and decrypt<br>data using National Bureau of Standards<br>encryption algorithms. It is designed to be<br>used in a variety of environments, including<br>dedicated controllers, communication concen-<br>trators, terminals, and peripheral task pro-<br>cessors in general processor systems.<br>The DCP provides a high throughput rate<br>using Cipher Feedback, Electronic Code<br>Book, or Cipher Block Chain operating modes. | The host system communicates with the DCP<br>using commands entered in the master port or<br>through auxiliary control lines. Once set up,<br>data can flow through the DCP at high speeds<br>because input, output and ciphering activities<br>can be performed concurrently. External DMA<br>control can easily be used to enhance<br>throughput in some system configurations.<br>The Z8068 DCP is designed to interface<br>directly to Zilog's Z-BUS <sup>®</sup> . Device signal/pin<br>functions are shown in Figure 1; actual pin<br>number assignments are shown in Figure 2. |



GND + 5 \ SPA h sp. SP SP5 SP2 E SP6 37 SP3 36 5 SP7 
 SP3
 5

 AUX0
 6

 AUX1
 7

 AUX2
 8

 AUX3
 9

 AFLG
 10

 ASTB
 11

 PAR
 12

 C/K
 13

 CLK
 15
 35 🗖 AUX4 34 FIAUX5 33 AUX6 32 AUX7 31 SFLG 30 SCS 29 SDS Z8068 DCP 28 5 MR/W 27 0 MAS MFLG 15 26 **5 MDS** MP<sub>0</sub> 25 MCS 16 24 MP4 23 MP5 17 18 22 5 MP6 MP3 21 5 MP7

Figure 2. 40-pin Dual-In-Line Package (DIP) Pin Assignments

**Figure 1.** Pin Functions

The provision of separate ports for key input, clear data, and enciphered data enhances

security.

Zilog

### Pin Descriptions

**AFLG.** Auxiliary Port Flag (output, active Low). This output signal indicates that the DCP is expecting key data to be entered on pins  $AUX_0-AUX_7$ . This can occur only when  $C/\overline{K}$  is Low and a "Load Key Through AUX Port" command has been entered.  $\overline{AFLG}$  remains active (Low) during the input of all eight bytes and will go inactive with the leading edge of the eighth strobe ( $\overline{ASTE}$ ).

**ASTB.** Auxiliary Port Strobe (input, active Low). In Multiplexed Control mode ( $C/\overline{K}$  Low), the rising (trailing) edge of  $\overline{ASTB}$  strobes the key data on pins  $AUX_0$ - $AUX_7$  into the appropriate internal key register. This input is ignored unless  $\overline{AFLG}$  and  $C/\overline{K}$  are both Low. One byte of key data is entered on each  $\overline{ASTB}$ with the most significant byte entered first.

**AUX<sub>0</sub>-AUX<sub>7</sub>.** Auxiliary Port Bus (bidirectional, active High). When the DCP is operated in Multiplexed Control mode'( $C/\overline{K}$  Low), these eight lines form a key-byte input port, which can be used to enter the master and session keys. This port is the only path available for entering the master key. (Session keys can also be entered via the master port.) AUX<sub>0</sub> is the low-order bit and is considered to be the parity bit in key bytes. The most significant byte is entered first.

When the DCP is operated in Direct Control mode (C/K High), the auxiliary port's keyentry function is disabled and five of the eight lines become direct control/status lines for interfacing to high-speed microprogrammed controllers. In this case,  $AUX_0$ ,  $AUX_1$  and  $AUX_4$  have no function, and the other pins are defined as follows:

**AUX<sub>2</sub>-BSY.** Busy (output, active Low). This status output gives a hardware indication that the ciphering algorithm is in operation.  $AUX_2$ -BSY is driven by the BSY bit in the Status register such that when the BSY bit is 1 (active),  $AUX_2$ -BSY is Low.

**AUX<sub>3</sub>-CP.** Command Pending (output, active Low). This status output gives a hardware indication that the DCP is ready to accept the input of key bytes following a Low-to-High transition on  $AUX_7-K/\overline{D}$ .  $AUX_3-\overline{CP}$  is driven by the CP bit in the Status register such that when the CP bit is 1 (active),  $AUX_3-\overline{CP}$  is Low.

**AUX<sub>5</sub>-S** $\overline{S}$ . Start/Stop (input, Low = Stop). When this pin goes Low (Stop), the DCP follows the normal Stop command sequence. When this pin goes High, a sequence equivalent to a Start Encryption or Start Decryption command is followed. When AUX<sub>5</sub>-S/ $\overline{S}$  goes High, the level on AUX<sub>6</sub>-E/ $\overline{D}$  selects either the start encryption or start decryption operation.

**AUX<sub>6</sub>-E/D**. Encrypt/Decrypt (input, Low = Decrypt). When AUX<sub>5</sub>-S/S goes High, it initiates a normal data ciphering operation whose input specifies whether the ciphering algorithm is to encrypt ( $E/\overline{D}$  High) or decrypt ( $E/\overline{D}$  Low).

When AUX<sub>7</sub>-K/ $\overline{D}$  goes High, initiating the entry of key bytes, the level on AUX<sub>6</sub>-E/ $\overline{D}$ specifies whether the bytes are to be written into the E Key register (E/ $\overline{D}$  High) or the D key Register (E/ $\overline{D}$  Low).

The  $AUX_6-E/\overline{D}$  input is not latched internally and must be held constant whenever one or more of  $AUX_5-S/\overline{S}$ ,  $AUX_7-K/\overline{D}$ ,  $AUX_2-\overline{BSY}$ , or  $AUX_3-\overline{CP}$  are active. Failure to maintain the proper level on  $AUX_6-E/\overline{D}$  during loading or ciphering operations results in scrambled data in the internal registers.

**AUX<sub>7</sub>-K** $\overline{D}$ . Key/Data (input, Low = Data). When this signal goes High, the DCP initiates a key-data input sequence as if a Load Clear E or D Key Through Master Port command had been entered. The level on AUX<sub>6</sub>-E/ $\overline{D}$  determines whether the subsequently entered clearkey bytes are written into the E key register (E/D High) or the D key register (E/ $\overline{D}$  Low)

 $AUX_7-K/\overline{D}$  and  $AUX_5-S/\overline{S}$  are mutually exclusive control lines; when one goes active (High), the other must remain inactive (Low) until the first returns to an inactive state. In addition, both lines must be inactive (Low) whenever a transition occurs on  $C/\overline{K}$  (entering or exiting Direct Control mode).

 $C/\overline{k}$ . Control/Key Mode Control. (input, Low = Key). This input determines the operating characteristics of the DCP. A Low input on  $C/\overline{K}$  puts the DCP into the Multiplexed Control mode, enabling programmed access to internal registers through the master port and enabling input of keys through the master or auxiliary port. A High input on  $C/\overline{K}$ specifies operation in Direct Control mode. In this mode, several of the auxiliary port pins become direct control status signals which can be driven/sensed by high-speed controller logic, and access to internal registers through the master port is limited to the Input or Output register.

CLK. Clock (input, TTL compatible). An external timing source is input via the CLK pin. The Data Strobe signals (MDS, SDS) must change synchronously with this clock input, as must Master Port Address Strobe (MAS) in Multiplexed Control mode ( $C/\overline{K}$  Low), and also  $AUX_7-K/\overline{D}$  and  $AUX_5-S/\overline{S}$  in Direct Control mode ( $C/\overline{K}$  High). In addition, the Auxiliary, Master and Slave Port Flag outputs (AFLG, MFLG, and SFLG) change synchronously with the clock. When using the DCP with the Z8000 CPU in Multiplexed Control mode, the clock input must agree in frequency and phase with the processor clock; however, the DCP does not require the high voltage levels of the processor clock.

28068 Z-DCP

Pin Descriptions (Continued)

MAS. Master Port Address Strobe (input. active Low). In Multiplexed Control mode  $(C/\overline{K} \text{ Low})$ , an active (Low) signal on this pin indicates the presence of valid address and chip select information at the master port. This information is latched internally on the rising edge of Master Port Address Strobe (MAS). When  $C/\overline{K}$  is High (Direct Control mode), MAS can be High or Low without affecting DCP operation, except that, regardless of the state of  $C/\overline{K}$ , if both Master Port Address Strobe (MAS) and Data Strobe (MDS) are Low simultaneously, the DCP Mode register will be reset to ECB mode. The master port is assigned to clear data, the slave port is assigned to enable data, and all flags remain inactive.

**MCS.** Master Port Chip Select (input, active High). This signal is used to select the master port. In Multiplexed Control mode ( $C/\overline{K}$  Low), the level on  $\overline{MCS}$  is latched internally on the rising edge of Master Port Address Strobe ( $\overline{MAS}$ ). This latched level is retained as long as  $\overline{MAS}$  is High; when  $\overline{MAS}$  is Low, the latch becomes invisible and the internal signal follows the  $\overline{MCS}$  input. In Direct Control mode ( $C/\overline{K}$  High), no latching of Master Port Chip Select occurs; the level on  $\overline{MCS}$  is passed directly to the internal select circuitry, regardless of the state of Address Strobe ( $\overline{MAS}$ ).

**MDS.** Master Port Data Strobe (input, active Low). When  $\overline{\text{MDS}}$  is active and Master Port Chip Select ( $\overline{\text{MCS}}$ ) is valid, it indicates that valid data is present on MP<sub>0</sub>-MP<sub>7</sub> during output.  $\overline{\text{MDS}}$  and Master Port Address Strobe ( $\overline{\text{MAS}}$ ) are normally mutually exclusive; if both go Low simultaneously, the DCP is reset to ECB mode and all flags remain inactive.

**MFLG.** Master Port Flag (output, active Low). This flag is used to indicate the need for a data transfer into or out of the master port during normal ciphering operation. Depending upon the control bits written to the Mode register, the master port is associated with either the Input register or the Output register.

If data is to be transferred through the master port to the Input register, the  $\overline{MFLG}$  reflects the contents of the Input register; after any start command is entered,  $\overline{MFLG}$  goes active (Low) whenever the Input register is not full.  $\overline{MFLG}$  is forced High by any command other than a start. Conversely, if the master port is associated with the Output register,  $\overline{MFLG}$  goes active (Low) whenever the Output register (except in single-port configuration).  $\overline{MFLG}$  goes active (Low) whenever the Output register is not empty. In single-port configuration,  $\overline{MFLG}$  reflects the contents of the Input register, while the Slave Port Flag (SFLG) is associated with the Output register.

MPo-MP7. Master Port Bus (input/output, active High). These eight bidirectional lines are used to specify internal register addresses in Multiplexed Control mode (see  $C/\overline{K}$ ) and to input and output data. The master port provides software access to the Status, Command and Mode registers as well as the Input and Output registers. The 3-state master port outputs are enabled only when the master port is selected by Master Port Chip Select (MCS) being Low, with Master Port Read/Write  $(MR/\overline{W})$  High, and strobed by a Low on the Master Port Data Strobe ( $\overline{MDS}$ ). MP<sub>0</sub> is the low-order bit. Data and key information is entered into this port with most significant byte input first.

**PAR.** Parity (output, active Low). The DCP checks all key bytes for correct (odd) parity as they are entered through either the master port (Multiplexed or Direct Control mode) or the auxiliary port (Multiplexed Control mode only). If any key byte contains even parity, the PAR bit in the Status register is set to 1 and PAR goes Low. The least significant bit of key bytes is the parity.

**SCS.** Slave Port Chip Select (input, active Low). This signal is logically combined with Slave Port Data Strobe ( $\overline{SDS}$ ) to facilitate slave port data transfers in a bus environment.  $\overline{SCS}$  is not latched internally and can be permanently tied to Low without impairing slave port operation.

**SDS.** Slave Port Data Strobe (input, active Low). When both SDS and  $\overline{SCS}$  are Low, it indicates to the DCP either that valid data is on the SP<sub>0</sub>-SP<sub>7</sub> lines for an input operation, or that data is to be driven onto the SP<sub>0</sub>-SP<sub>7</sub> lines for output. The direction of data flow is determined by the control bits in the Mode register.

**SFLG.** Slave Port Flag (output, active Low). This output indicates the status of either the Input register or the Output register, depending on the control bits in the Mode register. In single-port configuration, SFLG goes active during normal processing whenever the Output register is not empty. In dual-port configuration, SFLG reflects the content of whichever register is associated with the slave port. If the input register is assigned to the slave port, SFLG goes active whenever the Input register is not full, once any of the start commands has been entered; SFLG is forced

| Pin<br>Descriptions<br>(Continued) | inactive if any other command is entered. If<br>the slave port is assigned to the Output<br>register, $\overline{SFLG}$ goes active whenever the Out-<br>put register is not empty. In this case, $\overline{SFLG}$<br>goes inactive if any command is aborted.<br><b>SP<sub>0</sub>-SP<sub>7</sub>.</b> Slave Port Bus (bidirectional). The<br>slave port provides a second data input/output<br>interface to the DCP, allowing overlapped                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | input, output, and ciphering operations. The 3-state slave port outputs are driven only when Slave Port Chip Select (SCS) and Slave Port Data Strobe (SDS) are both Low, SFLG is 0, and the internal port control configuration allows output to the slave port. $SP_0$ is the low order bit. The most significant byte of data blocks is entered or retrieved through this port first.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functional<br>Description          | The overall design of the DCP, as shown<br>in Figure 3, is optimized to achieve high data<br>throughput. Data bytes can be transferred<br>through both the master and slave ports, and<br>key bytes can be written through both the aux-<br>iliary and master ports. Three 8-bit buses<br>(input, output and C bus) carry data and key<br>bytes between the ports and the internal<br>registers. Three 56-bit, write-only key registers<br>are provided for the Master (M) Key, the<br>Encryption (E) Key and the Decryption (D)<br>Key. Parity checking is provided on incoming<br>key bytes. Two 64-bit registers are provided<br>for initializing vectors (IVE and IVD) that are<br>required for chained (feedback) ciphering<br>modes. Three 8-bit registers (Mode, Command<br>and Status) are accessible through the master<br>port.<br><b>Algorithm Processing.</b> The algorithm pro-<br>cessing unit of the DCP (Figure 3) is designed<br>to encrypt and decrypt data according to the<br>National Bureau of Standards' Data Encryption | The DCP offers three ciphering methods,<br>selected by the cipher type field of the Mode<br>register: Electronic Code Book (ECB), Cipher<br>Block Chain (CBC) and Cipher Feedback<br>(CFB). These methods are implemented in<br>accordance with Federal Information Process-<br>ing Standards, Publication 46.<br>Electronic Code Book (ECB) is a straightfor-<br>ward implementation of the DES: 64 bits of<br>clear data in, 64 bits of cipher text out, with no<br>cryptographic dependence between blocks.<br>Cipher Block Chain (CBC) also operates on<br>blocks of 64 bits, but it includes a feedback<br>step which chains consecutive blocks so that<br>repetitive data in the plain text (such as ASCII<br>blanks) does not yield repetitive cipher text.<br>CBC also provides an error extension<br>characteristic which protects against<br>fraudulent data insertions and deletions.<br>Cipher Feedback (CFB) is an additive<br>stream cipher method in which the DES<br>algorithm generates a pseudorandom binary |

Standard (DES), as specified in Federal Infor-

mation Processing Standards Publication 46.

64-bit blocks of clear data ("plain text") into

corresponding 64-bit blocks of "cipher text."

The DES specifies a method for encrypting

stream cipher method in which the DES algorithm generates a pseudorandom binary stream, which is then exclusive-0Red with the clear data to form the cipher text. The cipher text is then fed back to form a portion of the next DES input block. The DCP implements 8-bit cipher feedback, with data input, output,



Figure 3. Z8068 Block Diagram

Functional Description (Continued) and feedback paths of one byte wide. This method is useful for low speed, character-atatime, serial communications.

Multiple Key Registers. The DCP provides the necessary registers to implement a multiple-key or master-key system. In such an arrangement, a single master key, stored in the DCP M key register, is used to encrypt session keys for transmission to remote DES equipment and to decrypt session keys received from such equipment. The M Key register may be loaded (with plain text) only through the auxiliary port, using the Load Clear Master Key command. In addition to the M Key register, the DCP contains two session key registers: the E key register, used to encrypt clear text, and the D key register, used to decrypt cipher text. All three registers are loaded by writing commands such as Load Clear E Key, through master port, into the Command register, and then writing the eight bytes of key data to the port when the Command Pending bit in the Status register is 1.

**Operating Modes: Multiplexed Control vs. Direct Control.** The DCP can be operated in either of two basic interfacing modes, determined by the logic level on the  $C/\overline{K}$  input pin. In Multiplexed Control mode  $(C/\overline{K} \text{ Low})$ , the DCP is configured internally to allow a master CPU to address five of the internal control/status/data registers directly, thereby controlling the device via mode and command values written to these registers. Also, in this mode, the auxiliary port is enabled for keybyte input.

If the logic level on  $C/\overline{K}$  is brought High, the DCP enters Direct Control mode, and the auxiliary port pins are converted into direct hardware status or control signals capable of instructing the DCP to perform a functionally complete subset of its cipher processing at very high throughputs. This operating mode is particularly well suited for ciphering data for high-speed peripheral devices such as magnetic disk or tape.

**Data Flow.** Bits  $M_2$  and  $M_3$  of the Mode register control the flow of data into and out of the DCP through the master and slave ports. Three basic configurations are provided: one single-port and two dual-port.

**Single-Port Configuration.** The simplest configuration occurs when the Mode register configuration bits are set to master port only (Figure 4). In this operating configuration, the encrypt/decrypt bit ( $M_4$ ) controls the processing of data. Data to be encrypted or decrypted is written to the master port Input register address. To facilitate monitoring of the Input register status, the MFLG signal goes Low when the Input register is not full. Data is read by the master CPU through the master port Output register address. Pin SFLG goes Low when the Output register is not empty. MFLG is then redefined as a master input flag and SFLG is redefined as a master output flag.



Figure 4. Single-Port Configuration, Multiplexed Control



Figure 5a. Dual-Port Configuration, Multiplexed Control

#### Dual Port, Master Port Clear

Configuration. In the dual-port configurations, both the master and slave ports are used for data entry and removal (Figures 5a and 5b). In the master port clear configuration, clear text for encryption can be entered only through the master port, and clear text resulting from decryption can be read only through the master port. Cipher text can be handled only through the slave port. The actual direction of data flow is controlled either by the encrypt/decrypt bit  $(M_4)$  in the Mode register or by the Start Encryption or Start Decryption commands. If encryption is specified, clear data will flow through the master port to the Input register, and cipher data will be available at the slave port when it is ready to be read from the Output register. For decryption, the process is reversed, with cipher data written to the Input register



Figure 5b. Dual-Port Configuration, Direct Control

| Functional<br>Description<br>(Continued) | When an encrypted key is entered, the<br>parity-check logic operates only after the<br>decrypted key is available. The encrypted data<br>is not checked for parity. The PAR signal<br>reflects the state of the decrypted bytes on a<br>byte-to-byte basis as they are clocked through                                                                                                                                                                                                                                                                                                                                                                          | the parity-check logic on their way to the key<br>register. Thus, the time during which PAR<br>indicates the status of a byte of decrypted key<br>data may be as short as four clock cycles. The<br>LPAR bit in the Status register indicates if any<br>erroneous bytes of key data were entered. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Programming                              | <ul> <li>Initialization. The DCP can be reset in several ways:</li> <li>By the "Software Reset" command.</li> <li>By a hardware reset, which occurs whenever both MAS and MDS go Low simultaneously.</li> <li>By writing to the Mode register.</li> <li>By aborting any command.</li> <li>These sequences initiate the same internal operations, except that loading the Mode register or aborting any command does not subsequently reset the Mode register. Once a reset process starts, the DCP is unable to respond to further commands for approximately five clock cycles. If a power-up hardware reset is used, the leading edge of the reset</li> </ul> |                                                                                                                                                                                                                                                                                                   | Load Clear M Key Through Auxiliary Port<br>Load Clear M Key Through Auxiliary Port<br>Load Clear E Key Through Auxiliary Port<br>Load Clear D Key Through Auxiliary Port<br>Load Clear D Key Through Master Port<br>Load Clear D Key Through Master Port<br>Load Encrypted E Key Through Auxiliary Port<br>Load Encrypted D Key Through Master Port<br>Load Clear IVE Through Master Port<br>Load Clear IVD Through Master Port<br>Load Encrypted IVE Through Master Port<br>Load Encrypted IVE Through Master Port<br>Read Clear IVE Through Master Port<br>Read Clear IVD Through Master Port<br>Read Clear IVD Through Master Port<br>Read Clear IVD Through Master Port |  |
|                                          | ms after $V_{\rm CC}$ has reached normal operating voltage. This delay time is needed for internal signals to stabilize.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | A9<br>A8<br>39                                                                                                                                                                                                                                                                                    | Read Encrypted IVE Through Master Port<br>Read Encrypted IVD Through Master Port<br>Encrypt With Master Key                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                                          | <b>Registers.</b> The registers in the DCP that can<br>be addressed directly through the master port<br>are shown with their addresses in Table 2. A<br>brief description of these registers and those<br>not directly accessible follows.                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                   | Start Encryption<br>Start Decryption<br>Start<br>Stop<br>Software Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

| 0 | Х | 0 | 0 | 0 | Input Register       |
|---|---|---|---|---|----------------------|
| 0 | х | 0 | 1 | 0 | Output Register      |
| 0 | 0 | 1 | 0 | 0 | Command Register     |
| 0 | 0 | 1 | 1 | 0 | Status Register      |
| 0 | 1 | 1 | Х | 0 | Mode Register        |
| Х | Х | Х | Х | 1 | No Register Accessed |
| 1 | Х | Х | 0 | 0 | Input Register       |
| 1 | Х | Х | 1 | 0 | Output Register      |
|   |   |   |   |   |                      |

Table 2. Master Port Register Addresses

Command Register. Data written to the 8-bit, write-only Command register through the master port is interpreted as an instruction. A detailed description of each command is given in the Commands section; the commands and their hexadecimal representations are summarized in Table 3. A subset of these commands can be entered implicitly in Direct Control mode ( $C/\overline{K}$  High)—even though the Command register cannot be addressed in that mode—by transitions on auxiliary lines  $AUX_5-S/\overline{S}$ ,  $AUX_6-E/\overline{D}$ , and  $AUX_7-K/\overline{D}$ . These implicit commands are summarized in Table 4.

| C/K | AUX <sub>7</sub> -K/D | Pins<br>AUX <sub>6</sub> -E/D | AUX <sub>5</sub> -S/S | Command Initiated                    |
|-----|-----------------------|-------------------------------|-----------------------|--------------------------------------|
| Н   | L                     | L                             | t                     | Start Decryption                     |
| Н   | L                     | Н                             | t                     | Start Encryption                     |
| н   | L                     | Х                             | ţ                     | Stop                                 |
| н   | t                     | L                             | L                     | Load D Key Clear through master port |
| н   | t                     | н                             | L                     | Load E Key Clear through master port |
| н   | ţ                     | Х                             | L                     | End Load Key command                 |
| Н   | Н                     | Х                             | н                     | Not allowed                          |
| L   | Data                  | Data                          | Data                  | AUX pins become Key-Byte inputs      |

Table 4. Implicit Command Sequences in Direct Control Mode

#### Functional Description (Continued)

through the master port. Slave port and clear text read from the Master port.

In both dual-port configurations, the Master Port Flag ( $\overline{MFLG}$ ) and the Slave Port Flag ( $\overline{SFLG}$ ) are used to indicate the status of the data register associated with the master port and slave port, respectively. For example, during encryption in the master port clear configuration,  $\overline{MFLG}$  goes Low (active) when the Input register is not full;  $\overline{SFLG}$  goes Low (active) when the Output register is not empty. If cyphering operation changes direction,  $\overline{MFLG}$  and  $\overline{SFLG}$  switch their register association (see Table 1).

| Mod                                                            | e Registe | r Bits                    |                            |      |
|----------------------------------------------------------------|-----------|---------------------------|----------------------------|------|
| Encrypt/ Port<br>Decrypt Configuration<br>Bit M4 Bit M3 Bit M2 |           | Input<br>Register<br>Flag | Output<br>Register<br>Flag |      |
| 0                                                              | 0         | 0                         | MFLG                       | SFLG |
| 0                                                              | 0         | l                         | SFLG                       | MFLG |
| 0                                                              | 1         | 0                         | MFLG                       | SFLG |
| 1                                                              | 0         | 0                         | SFLG                       | MFLG |
| 1                                                              | 0         | 1                         | MFLG                       | SFLG |
| 1                                                              | 1         | 0                         | MFLG                       | SFLG |

Table 1. Association of Master Port Flag (MFLG) and Slave Port Flag (SFLG) with Input and Output Registers

**Dual Port, Slave Port Clear Configuration.** This configuration is identical to the previously described dual-port, master port clear configuration except that the direction of ciphering is reversed. That is, all data flowing in or out of the master port is cipher text, and all data at the slave port is clear text.

**Master Port Read/Write Timing.** The master port of the DCP is designed to operate directly with a multiplexed address/data bus such as the Zilog Z-BUS. Several features of the master port logic are:

- The level on Master Port Chip Select (MCS) is latched internally on the rising (trailing) edge of Master Port Address Strobe (MAS). This action relieves external address decode circuitry of the responsibility for latching chip select at address time.
- The levels on MP<sub>1</sub> and MP<sub>2</sub> are also latched internally on the rising edge of MAS and are subsequently decoded to enable reading and writing of the DCP's internal registers (Mode, Command, Status, Input and Output). This action also eliminates the need for external address latching and decoding.
- Data transfers through the master port are controlled by the levels and transitions on Master Port Data Strobe (MDS) and Master Port Read/Write (MR/W). The former controls the timing and the latter controls the transfer direction. Data transfers disturb neither the chip-select nor address latches,

so once the DCP and a particular register have been selected, any number of reads or writes of that register can be accomplished without intervening address cycles. This feature greatly speeds up the loading of keys and data, given the necessary transfer control external to the DCP.

#### Loading Keys and Initializing Vector (IV)

**Registers.** Because the key and Initializing Vector (IV) registers are not directly addressable through any of the DCP's ports, keys and vector data must be loaded (and in the case of vectors, read) via "command data sequences." Most of the commands recognized by the DCP are of this type. A load or read command is written to the Command register through the master port. The command processor responds by asserting the Command Pending output. The user then either writes eight bytes of key or vector data through the master or auxiliary port, as appropriate to the specific command, or reads eight bytes of vector data from the master port.

In Direct Control mode, only the E Key and D Key registers can be loaded; the M Key and IV registers are inaccessible. Loading the E and D Key registers is accomplished by placing the proper state on the  $AUX_6-E/\overline{D}$  input (High for E Key, Low for D Key) and then raising the  $AUX_7-K/\overline{D}$  input—indicating that key loading is required. The command processor attaches the proper key register to the master port and asserts the  $AUX_3 - \overline{CP}$  (Command Pending) signal (active Low). The eight key bytes can then be written to the master port. In the Multiplexed Control mode, all key and vector registers can be written to and all but the Master (M) Key register can be loaded with encrypted, as well as clear, data. If the operation is a Load Encrypt command, the subsequent data written to the master or auxiliary port (as appropriate) is routed first to the Input register and decrypted before it is written into the specified key or Initializing Vector register.

Parity Checking of Keys. Key bytes contain seven bits of key information and one parity bit. By DES designation, the low-order bit is the parity bit. The parity-check circuit is enabled whenever a byte is written to one of three key registers. The output of the paritycheck circuit is connected to PAR and the state of this signal is reflected in Status register bit PAR (S<sub>3</sub>). Status register bit PAR goes to 1 whenever a byte with even parity (an even number of 1s) is detected. In addition to the PAR bit, the Status register has a Latched Parity bit (LPAR, S<sub>4</sub>) that is set to 1 whenever the Status register PAR bit goes to 1. Once set, the LPAR bit is not cleared until a reset occurs or a new Load Key command is issued.

Programming (Continued) Status Register. The bit assignments in the read-only Status register are shown in Figure 6. The PAR, AFLG, SFLG and MFLG bits indicate the status of the corresponding output pins, as do the busy and command pending bits when the DCP is in a Direct Control mode  $(C/\bar{K}$  High). In each case, the output signal will be active Low when the corresponding status bit is a 1. The parity bit indicates the parity of the most recently entered key byte. The LPAR bit indicates whether any key byte with even parity has been encountered since the last Reset or Load Key command.

The Busy bit is 1 whenever the ciphering algorithm unit is actively encrypting or decrypting data, either as a response to a command such as Load Encrypted Key (in which case the Command Pending bit is 1) or in the ciphering of regular text (indicated by the Start/Stop bit being 1). If the ciphered data cannot be transferred to the Output register because that register still contains output from a previous ciphering cycle, the Busy bit remains 1 even after the ciphering is complete. Busy is 0 at all other times, even when ciphering is not possible because data has not been written to the Input register.

The Command Pending bit is set to 1 by any command whose execution requires the transfer of data to or from a nonaddressable internal register, such as when writing key bytes to the E key register or reading bytes from the IVE register. Thus, the Command Pending bit is set following all commands ex-

**Mode Register.** Bit assignments in this 5-bit read/write register are shown in Figure 7. The cipher type bits ( $M_1$  and  $M_0$ ) indicate to the DCP which ciphering algorithm is to be used. On reset, the Cipher Type mode defaults to Electronic Code Book mode.

Configuration bits ( $M_3$  and  $M_2$ ) indicate which data ports are to be associated with the Input and Output registers and flags. When these bits are set to the single-port, masteronly configuration ( $M_3 M_2 = 10$ ), the slave port is disabled and no manipulation of Slave Port Chip Select (SCS) or Slave Data Strobe (SDS) can result in data movement through the slave port; all data transfers are accomplished through the master port, as previously described in the Functional Description. Both MFLG and SFLG are used in this configuration; MFLG gives the status of the Input register and SFLG gives the status of the Output register.

When the configuration bits are set to one of the dual-port configurations ( $M_3 M_2 = 00$  or 01), both the master and slave ports are available for input and output. When  $M_3$ ,  $M_2 = 01$  (the default configuration), the master port handles clear data while the slave port handles encrypted data. Configuration

cept the three start commands, the Stop command and the Software Reset command. The Command Pending bit returns to 0 after all eight bytes have been transferred following Load Clear, Read Clear, or Read Encrypted commands; and after data has been transferred, decrypted, and loaded into the desired register following Load Encrypt commands.

The Start/Stop bit is set to 1 when one of the start commands is entered and it is reset to 0 whenever a reset occurs or when a new command other than a Start is entered.



Figure 6. Status Register Bit Assignments

 $M_3$ ,  $M_2 = 00$  reverses this assignment. Actual data direction at any particular moment is controlled by the Encrypt/Decrypt bit.

The Encrypt/Decrypt bit  $(M_4)$  instructs the DCP algorithm processor to encrypt or decrypt the data from the Input register using the ciphering method specified by the Cipher Type bits. The Encrypt/Decrypt bit also controls data flow within the DCP. For example, when the configuration bits are 0,1 (dual-port, master clear, slave encrypted) and the Encrypt/Decrypt bit is 1 (encrypt), clear data will flow into the DCP through the master port and encrypted data will flow out through the slave port. When the Encrypt/Decrypt bit is set to 0 (decrypt), data flow is reversed.



28068 Z-DCP

#### Programming (Continued)

**Input Register.** The 64-bit, write-only Input register is organized to appear to the user as eight bytes of pushdown storage. A status circuit monitors the number of bytes that have been stored. The register is considered empty when the data stored in it has been or is being processed; it is considered full when one byte of data has been entered in Cipher Feedback mode or when eight bytes of data have been entered in Electronic Code Book or Cipher Block Chain mode. If the user attempts to write data into the Input register when it is full, the Input register disregards the attempt; no data in the register is destroyed.

**Output Register.** The 64-bit, read-only Output register is organized to appear to the user as eight bytes of pop-up storage. A status circuit detects the number of bytes stored in the Output register. The register is considered empty when all the data stored in it has been read by the master CPU and is considered full if it still contains one or more bytes of output data. If a user attempts to read data from the Output register when it is empty, the buffers driving the output bus remain in a 3-state condition.

**M. E. D Key Registers.** The following multibyte key registers cannot be addressed directly, but are loaded in response to commands written to the Command register.

Commands

All operations of the DCP result from command inputs, which are entered in Multiplexed Control mode by writing a command byte to the Command register. Command inputs are entered in Direct Control mode by raising and lowering the logic levels on the  $AUX_7-K/\overline{D}$ ,  $AUX_6-E/\overline{D}$ , and  $AUX_5-S/\overline{S}$  pins. Table 3 shows all commands that can be given in Multiplexed Control mode. Table 4 shows a subset of the implicit commands that can be executed in the Direct Control mode.

## Load Clear M Key Through Auxiliary Port (90H).

## Load Clear E Key Through Auxiliary Port (91H).

### Load Clear D Key Through Auxiliary Port (92H).

These commands may be used only for multiplexed operations; they override the data flow specifications set in the Mode register and cause the Master (M) Key, Encrypt (E) Key, or Decrypt (D) Key register to be loaded with eight bytes written to the auxiliary port. After the Load command is written to the Command register, the Auxiliary Port Flag ( $\overline{AFLG}$ ) goes active (Low) and the corresponding bit in the Status register (S<sub>2</sub>) becomes 1, indicating that the device is able to accept key bytes at the auxiliary port pins. Additionally, the Command Pending bit (S<sub>6</sub>) becomes 1 during the entire loading process.

There are three 64-bit, write-only key registers in the DCP: the Master (M) Key register, the Encrypt (E) key register, and the Decrypt (D) key register. The Master key register can be loaded only with clear data through the auxiliary port. The Encrypt and Decrypt Key registers can be loaded in any of four ways: (1) as clear data through the auxiliary port, (2) as clear data through the master port, (3) as encrypted data through the auxiliary port, or (4) as encrypted data through the master port. In the last two cases, the encrypted data is first routed to the Input register, decrypted using the M Key, and finally written to the target key register from the Output register.

#### Initializing Vector Registers (IVE and

**IVD).** Two 64-bit registers are provided to store feedback values for cipher feedback and chained block ciphering methods. One initializing vector register (IVE) is used during encryption, the other (IVD) is used during decryption. Both registers can be loaded with either clear or encrypted data through the master port (in the latter case, the data is decrypted before being loaded into the IV register), and both may be read out either clear or encrypted through the master port.

Each byte is written to its respective key register by placing an active Low signal on the Auxiliary Port Strobe ( $\overline{ASTB}$ ) once data has been set up on the auxiliary port pins. The actual write process occurs on the rising (trailing) edge of  $\overline{ASTB}$ . (See Switching Characteristics section for exact setup, strobe width, and hold times.)

The Auxiliary Port Flag ( $\overline{AFLG}$ ) goes inactive immediately after the eighth strobe goes active (Low). However, the Command Pending bit (S<sub>6</sub>) remains 1 for several more clock cycles, until the key loading process is completed. All key bytes are checked for correct (odd) parity as they are entered.

## Load Clear E Key Through Master Port (11H).

### Load Clear D Key Through Master Port (12H).

These commands are available in both Multiplexed Control and Direct Control modes. They override the data flow specifications set in the Mode register and attach the master port inputs to the Encrypt (E) Key or Decrypt (D) Key register, as appropriate, until eight key bytes have been written. In Multiplexed Control mode, the command is initiated by writing the Load command to the Command register. In Direct Control mode, the command is initiated by raising the AUX<sub>7</sub>-K/ $\overline{D}$  control input while the AUX<sub>5</sub>-S/ $\overline{S}$
**Commands** (Continued) input is Low. In this latter case, the level on  $AUX_6-E/\overline{D}$  determines which key register is written (High = E register).

Once the command has been recognized, the Command Pending bit (S<sub>6</sub> in the Status register) becomes 1. In Direct Control mode,  $AUX_3-\overline{CP}$  goes active (Low), indicating that key entry may proceed. The host system then writes exactly eight bytes to the master port (at the Input register address in Multiplexed Control mode). When the key register has been loaded, the Command Pending bit returns to 0. In Direct Control mode, the  $AUX_3-\overline{CP}$  output goes inactive, indicating that the DCP can accept the next command.

#### Load Encrypted E Key Through Auxiliary Port (B1H).

#### Load Encrypted D Key Through Auxiliary Port (B2H).

These commands are used in Multiplexed Control mode only. Their execution is similar to that of the Load Clear E (D) Key Through Auxiliary Port command, except that key bytes are first decrypted using the electronic code book algorithm and the Master (M) Key register. The key bytes are then loaded into the appropriate key register, after having passed through the parity-check logic.

The Command Pending bit  $(S_6)$  is 1 during the entire decrypt-and-load operation. In addition, the Busy bit  $(S_5)$  is 1 during the actual decryption process.

# Load Encrypted E Key Through Master Port (31H).

# Load Encrypted D Key Through Master Port (32H).

These commands are used in Multiplexed Control mode only. Their execution is similar in effect to that of the Load Clear E (D) Key Through Master Port command. The commands differ in that key bytes are initially decrypted using the electronic code book algorithm and the Master (M) Key register. Once decrypted, they are loaded byte-by-byte into the target key register, after having passed through the parity-check logic.

The command pending bit  $(S_6)$  is 1 during the entire decrypt-and-load operation. In addition, the busy bit  $(S_5)$  is 1 during the actual decryption process.

#### Load Clear IVE Register Through Master Port (85H) Load Clear IVD Register Through Master Port (84H)

These commands are used in Multiplexed Control mode only. Their execution is virtually identical to that of the Load Clear E (or D) Key Through Master Port command. The commands differ in that the data written to the input register address is routed to either the Encryption Initializing Vector (IVE) or Decryption Initializing Vector (IVD) register instead of a key register. No parity checking occurs. The Command Pending bit  $(S_6)$  is 1 during the entire loading process.

#### Load Encrypted IVE Register Through Master Port (A5H). Load Encrypted IVD Register Through Master Port (A4H).

These commands are analogous to the Load Encrypted E (or D) Key Through Master Port command. The data flow specifications set in the Mode register are overridden and the eight vector bytes are decrypted using the Decryption (D) Key register and the electronic code book algorithm. The resulting clear vector bytes are loaded into the target Initializing Vector register. No parity checking occurs. The Busy bit (S<sub>5</sub>) does not become 1 during the decryption process, but the Command Pending bit (S<sub>6</sub>) is 1 during the entire decryption-and-load operation.

#### Read Clear IVE Register Through Master Port (8DH). Read Clear IVD Register Through Master Port (8CH).

In the Multiplexed Control mode, these commands override the data flow specifications set in the Mode register and connect the appropriate Initializing Vector register to the master port at the Output register address. In this state, each IV register appears as eight bytes of FIFO storage. The first byte of data is available six clocks after loading the Command register. The Command Pending bit in the Status register remains a 1 until sometime after the eighth byte is read out. The host system is responsible for reading exactly eight bytes.

#### Read Encrypted IVE Register Through Master Port (A9H). Read Encrypted IVD Register Through Master Port (A8H).

In the Multiplexed Control mode only, these commands override the specifications set in the Mode register and encrypt the contents of the specified Initializing Vector register using the electronic code book algorithm and the Encrypt (E) key. The resulting cipher text is placed in the output register, where it can be read as eight bytes through the master port. During the actual encryption process, the Busy bit  $(S_5)$  is 1. When the Busy bit becomes 0, the encrypted vector bytes are ready to be read out. The Command Pending bit  $(S_6)$  is 1 during the entire encryption and output process; it becomes 0 when the eighth byte is read out. The host system is responsible for reading exactly eight bytes.

#### Encrypt with Master (M) Key (39H).

In the Multiplexed Control mode, this command overrides the data flow specifications set in the Mode register and causes the DCP to accept eight bytes from the master port, which are written to the Input register. When eight bytes have been received, the DCP encrypts

#### Commands (Continued)

the input using the Master (M) Key register. The encrypted data is loaded into the Output register, where it can be read out through the master port. The Command Pending bit (S<sub>6</sub>) and the Busy  $(S_5)$  bit are used as status indicators in the three phases of this operation.

The Command Pending bit becomes 1 as soon as the Input register can accept data. When exactly eight bytes have been entered, the Busy bit becomes and remains 1 until the encryption process is complete. When Busy becomes 0, the encrypted data is available to be read out. The Command Pending bit returns to 0 when the eighth byte has been read.

#### Start Encryption (41H) Start Decryption (40H) Start (COH).

The three start commands begin normal data ciphering by setting the Status register's Start/Stop bit (S7) to 1. The Start Encryption and Start Decryption commands explicitly specify the ciphering direction by forcing the Encrypt or Decrypt bit (M<sub>4</sub>) in the Mode register to 1 or 0, respectively. The Start command, however, uses the current state of the Encrypt/Decrypt bit, as specified in a previous Mode register load.

When a start command has been entered, the port status flag (MFLG or SFLG) associated with the Input register becomes active (Low), indicating that data may be written to

Timing The control and/or data signals and the Requirements timing requirements for clock/reset, Direct Control mode, Multiplexed Control mode (master port), master (slave) port read/write, and auxiliary port key entry functions are illustrated in Figures 8 through 12. The ac switching characteristics of the signals involved in the above functions are described in the AC Characteristics. The specific timing periods described are identified by numerics (1 through 48), which are referenced in both the timing diagrams and in the AC Characteristics.

> A two-to-seven character symbol is listed in AC Characteristics for each period described. The symbol specifies the signal(s) involved, the state of each signal, and optionally, the port associated with a signal. Symbols are encoded as follows:

General Form: Ta Ab (Cb)

Where:

(1) T is a constant.

(2) a represents any one of the following symbols:

Symbol Meaning

#### Clock С

- Delav d
- Fall Time f

the Input register to begin ciphering.

In Direct Control mode, the Start command is issued by raising the level on the AUX<sub>5</sub>-S/ $\overline{S}$ input (Table 4). The ciphering direction is specified by the level on  $AUX_{6}-E/\overline{D}$ . If  $AUX_6-E/\overline{D}$  is High when  $AUX_5-S/\overline{S}$  goes High, the command is Start Encryption; if  $AUX_6-E/\overline{D}$ is Low, it is Start Decryption.

#### Stop (EOH).

The Stop command clears the Start/Stop bit (S<sub>7</sub>) in the Status register. This action causes the input flag (MFLG or SFLG) to become inactive and inhibits the loading of any further input into the algorithm unit. If ciphering is in progress [Busy bit (S<sub>5</sub>) is 1 or  $AUX_2$ -BSY is active], it is allowed to finish, and any data in the Output register remains accessible.

In Direct Control mode, the Stop command is implied when the signal level on the  $AUX_5-S/\overline{S}$  input goes from High to Low (Table 4).

#### Software Reset (00).

This command has the same effect as a hardware reset (MAS and MDS Low): it forces the DCP back to its default configuration, and all processing flags go into Inactive mode. The default configuration includes setting the Mode register to Electronic Code Book ciphering mode and establishes a dual-port configuration with master port clear and slave port encrypted.

- Hold Time
- Rise Time
- Setup Time s
- Width w

h

r

(3) A,C represent any of the following signal names:

Symbol Signal Name

- Address Strobe A
- В BSY, Busy
- С Clock
- D\* Data In or the address at the master port.
  - $E/\overline{D}$ , Enable/Disable
- Е F\* Flag (MFLG, SFLG, or
- (AFLG)
- G\* Data Strobe (MDS, SDS, or ASTB)
- Κ K/D, Key/Data
- Μ C/K, Control/Key Mode
- Ν S/S, Start/Stop
- Ρ PAR, Parity
- 0\* Data Out (master or slave port)
- R CP, Clock Pulse
- S\* Chip Select (master or slave port)
- W MR/W, Master Port read/write

| <b>Timing</b><br><b>Requirements</b><br>(Continued) | (4)    | ) b represents<br>following sign<br>tors (symbol) | any one of the<br>nal state descrip-                                    | For example<br>in at Master<br>Slave Port fl | e: D1 speci<br>Port; F2 s<br>ag-SFLG. | fies data<br>pecifies |
|-----------------------------------------------------|--------|---------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------|---------------------------------------|-----------------------|
| ι,                                                  |        | Symbol<br>h<br>l<br>x<br>z                        | State Indicated<br>High<br>Low<br>Valid<br>Invalid<br>High Impedance    |                                              |                                       |                       |
|                                                     |        | *These signal<br>modified by t                    | he following op-                                                        | ¥                                            |                                       |                       |
|                                                     |        |                                                   | c port identifiers:                                                     | <b>≺</b>                                     |                                       |                       |
|                                                     |        | Identifie                                         | r Port MDS                                                              |                                              | -                                     | /                     |
|                                                     |        | 1<br>2<br>3                                       | Master Port<br>Slave Port<br>AUX (Key) Port                             | Figure 8. Cloc                               | ck and Reset                          |                       |
| AC<br>Switching                                     | Number | Symbol                                            | Parameter                                                               | Min                                          | Max                                   | Notes*†               |
| Character-                                          |        |                                                   | Clock                                                                   |                                              |                                       |                       |
| istics                                              | 1      | TwCh                                              | Clock Width (High)                                                      | 105                                          |                                       |                       |
|                                                     | 2      | TwCl                                              | Clock Width (Low)                                                       | 105                                          |                                       |                       |
|                                                     | 3      | TcC                                               | Clock Cycle Time                                                        | 250                                          |                                       |                       |
|                                                     | 4      | - TdG11(G1h)                                      | Reset<br>MDS*MAS Low to MDS*MAS High -<br>(Reset Bules Width)           | TC                                           |                                       |                       |
|                                                     | 5      | TACCUL                                            | Clear High to MDS + MAS High                                            | 0                                            | FO                                    |                       |
|                                                     | 5      | IdC(GIII)                                         | Clock High to MDS-MAS High                                              | 0                                            | 50                                    |                       |
|                                                     | 6      | <b>ተ-</b> እ፲1(እ <b>/</b> ኬ)                       | Direct Control Mode $S\overline{S}$ Law to $C\overline{V}$ High (Satur) | OTC.                                         |                                       |                       |
|                                                     | 0      | $T_{\rm SN1}(Mn)$                                 | S/S Low to C/K High (Setup)                                             | 210                                          |                                       |                       |
|                                                     | Ω      | TaMb(Nb)                                          | $C/\overline{R}$ High to $S/\overline{S}$ high                          | 2IC                                          |                                       |                       |
|                                                     | q      | TdMh(Kh)                                          | $C/\overline{K}$ High to $K/\overline{D}$ High                          | 4TC                                          |                                       |                       |
|                                                     | 10     | T-E-(Kh)                                          |                                                                         | 410                                          |                                       |                       |
|                                                     | 10     | ISEV(KD)                                          | E/D Valid to K/D High (Setup)                                           | 210                                          | 200                                   |                       |
|                                                     | 11     | - IGKN(RI)                                        | K/D High to CP Low                                                      | TO                                           | 200                                   |                       |
|                                                     | 12     |                                                   | K/D LOW TO E/D Invalid (Hold)                                           | IC an                                        |                                       |                       |
|                                                     | 13     | TdCI(Nh)                                          | Clock Low to S/S Valid                                                  | 20                                           | 80                                    |                       |
|                                                     | 14     | TsEv(Hn)                                          | E/D Valid to S/S High (Setup)                                           | 21C                                          |                                       |                       |
|                                                     | 15     | - IdNh(FII)                                       | (Port Input Flag)                                                       |                                              | 230                                   | _                     |
|                                                     | 16     | IdCh(FII)                                         | (Port Input Flag)                                                       |                                              | 230                                   | 1                     |
|                                                     | 17     | TdCh(B1)                                          | Clock High to BSY Low                                                   |                                              | 300                                   |                       |
|                                                     | 18     | - TdC1(Bh)                                        | Block Low to BSY High                                                   |                                              | 220                                   |                       |
|                                                     | 19     | IdCh(FII)                                         | (Port Output Flag)                                                      |                                              | 230                                   |                       |
|                                                     | 20     | TdNI(Flh)                                         | S/S Low to MFLG (SFLG) High<br>(Port Input Flag)                        |                                              | 230                                   | 2                     |
|                                                     |        |                                                   | Multiplexed Control Mode – Maste                                        | er Port                                      |                                       |                       |
|                                                     | 21     | TwAl                                              | MAS Width (Low)                                                         | 80                                           |                                       |                       |
|                                                     | 22     | TdWv(Ah)                                          | MR/W Valid to MAS High                                                  | 40                                           |                                       |                       |
|                                                     | 23     | TsS11(Ah)                                         | MCS Low to MAS High (Setup)                                             | 0                                            |                                       |                       |
|                                                     | 24     | -ThAh(Slh)                                        | - MAS High to MCS High (Hold)                                           | 60                                           |                                       |                       |
|                                                     | 25     | TsDlv(Ah)                                         | Address In Valid to MAS High<br>(Address Setup Time)                    | 55                                           |                                       |                       |
| v                                                   | 26     | ThAh(Dlx)                                         | MAS High to Address In Invalid<br>(Address Hold Time)                   | 60                                           |                                       |                       |

\* Notes referenced at end of AC Characteristics table.

. . . .

| AC                      | Number | Symbol        | Parameter                                                                                    | Min | Μαχ      | Notes*† |
|-------------------------|--------|---------------|----------------------------------------------------------------------------------------------|-----|----------|---------|
| Switching<br>Character- |        |               | Master (Slave) Port Read/Write                                                               |     |          |         |
| istics                  | 27     | TdS11(G11)    | $\overline{\text{MCS}}$ (SCS) Low to $\overline{\text{MDS}}$ ( $\overline{\text{SDS}}$ ) Low | 70  |          |         |
| (Continued)             | 28     | ThGlh(Slh)    | MDS (SDS) High to MCS (SCS) High (Select Hold Time)                                          | 0   |          | 3       |
|                         | 29     | TsWv(G11)     | MR/W Valid to MDS Low (Setup)                                                                | 70  |          |         |
|                         | 30     | - ThGlh(Hwx)- | - MDS High to MR/W Invalıd (Hold)                                                            | 0   |          |         |
|                         | 31     | TwGll(Glh)    | MDS (SDS) Low to MDS (SDS) High                                                              |     |          |         |
|                         | •-     |               | Width—Write Data Read                                                                        | 125 |          |         |
|                         |        |               | Width—Status Register Read                                                                   | 155 |          |         |
|                         | 32     | - TdCl(G1h)   | — Clock Low to MDS (SDS) High                                                                | 20  | 70       |         |
|                         | 33     | TdG1h(HGII)   | MDS (SDS) High to MDS (SDS) Low                                                              | 125 |          |         |
|                         |        |               | (Data Strobe Recovery Time)                                                                  |     |          |         |
|                         | 34     | TsDlr(Hlh)    | Write-Data Valid to MDS (SDS) High                                                           |     |          |         |
|                         |        | . ,           | Setup Time—Key Load                                                                          | 200 |          |         |
|                         |        |               | Setup Time—Data Write                                                                        | 100 |          |         |
|                         |        |               | Setup Time—Command/Mode                                                                      | 100 |          |         |
|                         |        |               | Register Write                                                                               |     |          |         |
|                         | 35     | ThGlh(Dlx)    | MDS (SDS) High to Write-Data<br>Invalid (Hold Time—All Writes)                               | 40  |          |         |
|                         | 36     | - TdG11(Q1v)  | — MDS (SDS) Low to Read-Data Valid ——                                                        |     | *******  |         |
|                         |        |               | Read Access Time—Status Register                                                             |     | 155      |         |
|                         |        |               | Read Access Time—Data                                                                        |     | 120      |         |
|                         | 37     | ThGlh(Qlx)    | MDS (SDS) High to Read-Data Invalid<br>(Read Hold Time)                                      | 5   | 80       |         |
|                         | 38     | - TdGll(Flh)  | - MDS (SDS) Low to MFLG (SFLG)                                                               |     | 125      | 4       |
|                         |        |               | High (Last Strobe)                                                                           |     |          |         |
|                         | 39     | TdG11(Rh)     | MDS High to CP High                                                                          |     | TC + 280 |         |
|                         |        |               | (Last Strobe, Key Load)                                                                      |     |          |         |
|                         | 40     | ThG1(HNl)     | MDS (SDS) High to S/S Low<br>(Hold Time After Last Input Strobe)                             | 3TC |          |         |
|                         | 41     | TdG1(HPv)     | MDS High to PAR Valid (Key Write)                                                            |     | 200      |         |

\* Notes referenced at end of AC Characteristics table.



Figure 9. Control and Status Signals (Direct Control Mode)

| AC<br>Switching | Number | Symbol     | Parameter                                           | Min | Max | Notes*† |
|-----------------|--------|------------|-----------------------------------------------------|-----|-----|---------|
| Character-      |        |            | <b>Auxiliary Port Key Entry</b>                     |     |     |         |
| istics          | 42     | TwG3       | ASTB Low to ASTB High (Width)                       | 160 |     |         |
| (Continued)     | 43     | TdCl(G3h)  | Clock Low to ASTB High                              | 20  | 70  |         |
|                 | 44     | TdG3h(G31) | ASTB High to Next ASTB Low<br>(Recovery Time)       | 125 |     |         |
|                 | 45     | TsD3v(G3h) | Write-Data Valid to ASTB High<br>(Data Setup Time)  | 200 |     |         |
|                 | 46     | ThG3h(D3x) | ASTB High to Write-Data Invalid<br>(Data Hold Time) | 40  |     |         |
|                 | 47     | TdG3h(Pr)  | ASTB High to PAR Valid                              |     | 200 |         |
|                 | 48     | TdG31(F3h) | ASTB Low to AFLG High<br>(Last Strobe)              |     | 230 |         |

NOTES:

- All transition times are assumed to be  $\leq$  20 ns.
- t All units in nanoseconds (ns). All timings are preliminary and subject to change.
- Parameter TaCh(F1I) applies to all input blocks except the first (when S/S first goes High).
   When S/S goes inactive (Low) in Direct Control
- mode, the flag associated with the input port turns off.
- 3. Direct Control mode only.
- 4. In Cipher Feedback mode, the port flag (MFLG or SFLG) goes inactive following the leading edge of the first data strobe (MDS or SDS); in all other modes and operations, the flags go inactive on the eighth data strobe.



Figure 10. Master Port, Multiplexed Control Mode Read/Write Timing

AC Switching Characteristics (Continued)



Figure 11. Master (Slave) Port Read/Write



Figure 12. Auxiliary Port Key Entry

## **ORDERING INFORMATION**

#### Z8068 Z-DCP, 4.0 MHz 40-pin DIP

Z8068 PS Z8068 CS

#### Codes

First letter is for package; second letter is for temperature.

C = Ceramic DIP

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded)

FLOW

B = 883 Class B

TEMPERATURE

 $\begin{array}{l} S &= 0\,^{\circ}C \ to \ + \,70\,^{\circ}C \\ E &= \,- \,40\,^{\circ}C \ to \ + \,85\,^{\circ}C \\ M^{*} = \,- \,55\,^{\circ}C \ to \ + \,125\,^{\circ}C \end{array}$ 

Example: PS is a plastic DIP,  $0^{\circ}$ C to +  $70^{\circ}$ C.

†Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# Zilog

# Summary

#### April 1985

## FEATURES

- Multiplexed address/data bus shared by memory and I/O transfers
- 16 or more memory address bits; 16-bit I/O addresses;
   8, 16, or 32 data bits
- Daisy chain interrupt structure services interrupts without a separate priority controller
- Direct addressing of registers within a peripheral facilitates I/O programming

## **GENERAL DESCRIPTION**

The Z-BUS is a high-speed parallel shared bus that links components of the Z800, Z8000 and Z80,000 microprocessor families. It provides a common communications interface that supports the following types of transactions:

- Data Transfer. Data can be moved between bus controllers (such as a CPU) and associated peripherals.
- Interrupts. Interrupts can be generated by peripherals and serviced by CPUs over the bus.
- Resource Control. Distributed management of shared resources (including the bus itself) is supported by a daisy-chain priority mechanism.

The heart of the Z-BUS is a set of multiplexed address/data lines and the signals that control these lines. Multiplexing

- Bus signals allow asynchronous CPU and peripheral clocks
- Daisy-chain bus-request structure supports distributed control of the bus
- Shared resources can be managed by a generalpurpose, distributed-resource, request mechanism
- data and address onto the same lines makes more efficient use of pins and facilitates expansion of the number of data and address bits. Multiplexing also allows straightforward addressing of a peripheral's internal registers, greatly simplifying I/O programming.

A daisy-chained priority mechanism resolves interrupt and resource requests, thus allowing distributed control of the bus and eliminating the need for separate priority controllers. The resource-control daisy chain also allows wide physical separation of components.

The Z-BUS is asynchronous in the sense that peripherals need not be synchronized with the CPU clock. All timing information is provided by Z-BUS signals.

**Z-BUS** 

#### **Z-BUS COMPONENTS**

A Z-BUS component is one that uses Z-BUS signals and protocols, and meets the specified ac and dc characteristics. The four categories of Z-BUS components are as follows:

**CPUs.** A Z-BUS system contains one CPU, and this CPU has default control of the bus and typically initiates most bus transactions. In addition, the CPU handles interrupt and bus-control requests. The Z800, Z8000, and Z80,000 are Z-BUS CPUs.

**Coprocessors.** The Z-BUS also supports coprocessors with the Extended Processing Unit (EPU) architecture. The EPUs monitor Z-BUS status signals and engage in bus transactions using CPU timing and control signals. The Z8070 Arithmetic Processing Unit is an EPU.

**Peripherals.** A Z-BUS peripheral is a component capable of responding to I/O transactions and generating interrupt requests. The Z8030 Serial Communications Controller (Z-SCC), Z8036 Counter Input/Output Circuit (Z-CIO), Z8038 FIFO Input/Output Interface Unit (Z-FIO), the Z8068 Data Ciphering Processor (Z-DCP), and the Z8090/4 Universal Peripheral Controller (Z-UPC) are all Z-BUS peripherals.

**Requestors.** A Z-BUS requestor is any component capable of requesting control of the bus and initiating bus transactions. A Z-BUS requestor is usually a peripheral. The Z8016 DMA Transfer Controller (Z-DTC) is both a Z-BUS requestor and peripheral.

## **OTHER COMPONENTS**

The Z8 Microcomputer, in its microprocessor configuration, conforms to Z-BUS timing thus allowing it to use Z-BUS peripherals; but it is missing a wait input and certain status output signals.

The Z8010 Memory Management Unit (Z-MMU) is a Z8000 CPU support component that interfaces with part of the Z-BUS on the CPU side and provides demultiplexed addresses on the memory side.

The Z8060 First-In/First-Out Buffer (FIFO) is not a Z-BUS component. Instead, it is used to expand the buffer depth of the Z8038 Z-FIO, or to interface the I/O ports of the Z8090/4 Z-UPC, Z8036 Z-CIO, or Z8038 Z-FIO to user equipment.

Likewise, Z80 Family components, while not Z-BUS compatible, are easily interfaced to Z-BUS CPUs.

## OPERATION

Two types of operation occur on the Z-BUS: transactions and requests. At any given time, one device (either the CPU or a bus requestor) has control of the Z-BUS and is known as the bus master. A transaction is initiated by a bus master with a corresponding response by another device on the bus. Four types of transactions occur in Z-BUS systems:

- Memory. Transfers 8, 16, or 32 bits of data to, or from, a memory location.
- *I/O*. Transfers 8, 16, or 32 bits of data to, or from, a peripheral.
- Interrupt Acknowledge. Acknowledges an interrupt and transfers an identification/status vector from the interrupting peripheral.
- Null. Does not transfer data. Typically used for refreshing memory.

Only one transaction can proceed on the bus at a time, and it must be initiated by the bus master. However, a request may be initiated by a component that does not have control of the bus. There are three types of requests:

- Interrupt. Requests the attention of the Z-BUS CPU.
- **Bus.** Requests control of the Z-BUS to initiate transactions.
- **Resource.** Requests control of a particular resource.

When a request is made, it is answered according to its type: an interrupt acknowledge is initiated for interrupt requests; an acknowledge signal is sent for bus and resource requests. In all cases, a daisy chain priority mechanism provides arbitration between simultaneous requests.

#### SIGNAL LINES

The Z-BUS consists of a set of common signal lines that interconnect bus components (Figure 1). The signals on these lines can be grouped into four categories, depending on how they are used in transactions and requests.

**Primary Signals.** These signals provide timing, control, and data transfer for Z-BUS transactions.

Address/Data (active High). These multiplexed address and data lines carry I/O addresses, memory addresses, and data during Z-BUS transactions. A Z-BUS may have 8, 16, or 32 bits of data depending on the CPU type. In the case of an 8-bit Z-BUS transaction, data is transferred on the lower address bits  $AD_0$ - $AD_7$ .

**Extended Address** (active High). These lines extend the 16-bit Z-BUS address lines  $AD_0$  to  $AD_{15}$  to support memory addresses greater than 16 bits. The number of lines and the type of address information carried is dependent on the CPU.



Figure 1. Z-BUS Signals

**Status** (active High). These lines designate the type of transaction occurring on the bus as well as additional information about the transaction itself (such as program or data memory access or System versus Normal operating modes)

**AS** Address Strobe (active Low). The rising edge of AS indicates the beginning of a transaction and that the Address, Status R/ $\overline{W}$ , and B/ $\overline{W}$  (BL/ $\overline{W}$  and BW/ $\overline{L}$  for the Z80,000 CPU) signals are valid.

**BL/W; BW/L** Byte, Longword/Word; Word/Longword (Output 3-state). These two lines specify the data transfer size on a 32-bit Z-BUS system.

**B**/ $\overline{W}$  Byte/Word (Low = word). This signal indicates whether a byte or word of data is to be transmitted on a 16-bit bus. This signal is not present on an 8-bit bus.

**CS** Chip Select (active Low). Each peripheral memory component has a  $\overline{CS}$  line that is decoded from the address and status lines. A Low on this line indicates that the peripheral or memory component is being addressed by a transaction. The Chip Select information is latched on the rising edge of  $\overline{AS}$ .

**DS** Data Strobe (active Low). This signal provides timing for data movement to, or from, the bus master.

**RESET** (active Low). A Low on this line resets the CPU and bus users. Peripherals may be reset by **RESET** or by holding AS and DS low simultaneously.

**R/W** Read/Write (Low = write). This signal determines the direction of data transfer for memory or I/O transactions.

| <br>BL/W | BW/Ē | Size     |
|----------|------|----------|
| High     | High | Byte     |
| Low      | High | Word     |
| High     | Low  | Longword |
| Low      | Low  | Reserved |

**WAIT** (active Low). A Low on this line indicates that the responding device needs more time to complete a transaction.

**Bus Request Signals.** These signals make bus requests and establish which component should obtain control of the bus.

**BAI, BAO** Bus Acknowledge In, Bus Acknowledge Out (active Low). These signals tie together peripherals such as the Z8016 Z-DTC to form the bus-request daisy chain.

**BUSACK** Bus Acknowledge (active Low). A Low on this line indicates that the Z-BUS CPU has relinquished control of the bus in response to a bus request.

**BUSREQ.** Bus Request (active Low). This line is driven by all bus requestors. A Low indicates that a bus requestor has, or is trying to obtain, control of the bus.

**Interrupt Signals.** These signals are used for interrupt requests and for determining which interrupting component is to respond to an acknowledge. To support more than one type of interrupt, the lines carrying these signals can be replicated. (The Z8000 CPU supports three types of interrupts: non-maskable, vectored, and non-vectored.)

**IEI,IEO.** *Interrupt Enable In, Interrupt Enable Out* (active High). These signals form the interrupt daisy chain.

**INT.** Interrupt (active Low). This signal can be driven by any peripheral capable of generating an interrupt. A Low on INT indicates that an interrupt request is being made.

**INTACK.** Interrupt Acknowledge (active Low). This signal is decoded from the status lines. A Low indicates an interrupt acknowledge transaction is in progress. This signal is latched by the peripheral on the rising edge of  $\overline{AS}$ .

**Resource Request Signals.** These signals are used for resource requests. To manage more than one resource, the lines carrying these signals can be replicated. (The Z8000 supports one set of resource request lines.)

**MMAI**, **MMAO**. Multi-Micro Acknowledge In, Multi-Micro Acknowledge Out (active Low). These lines form the resource-request daisy chain.

**MMRQ.** *Multi-Micro Request* (active Low). This line is driven by any device that can use the shared resource. A Low indicates that a request for the resource has been made or granted.

**MMST.** Multi-Micro Status (active Low). This pin allows a device to observe the value of the MMRQ line. An input pin other than MMRQ facilitates the use of line drivers for MMRQ.

## TRANSACTIONS

All transactions start with Address Strobe being driven Low and then raised High by the bus master (Figure 2). The Status lines are valid on the rising edge of Address Strobe and indicate the type of transactions being initiated. If the transaction requires an address, it must also be valid on the rising edge of Address Strobe.

For all transactions except null transactions, which do nothing beyond this point, data is then transferred to, or from, the bus master. The bus master uses Data Strobe to time the movement of data. For a read ( $R/\overline{W}$  = High), the bus master makes the AD bus inactive before driving Data Strobe Low so that the addressed memory or peripheral can put its data on the bus. The bus master samples this data just before raising Data Strobe High. For a write ( $R/\overline{W}$  = Low), the bus master puts the data to be written on the AD bus before forcing Data Strobe Low.

For an 8-bit Z-BUS, data is transferred on AD<sub>0</sub>-AD<sub>7</sub>. Address bits may remain on AD<sub>8</sub>-AD<sub>15</sub> while  $\overline{\text{DS}}$  is Low.



Figure 2. Typical Transaction Timing

## **Z-BUS CONNECTIONS**

Table 1. Z-BUS Component Connections to Signal Lines. This table shows how the various Z-BUS components attach to each signal line. When a device is both a bus requestor and a peripheral, the attributes in both columns of the table should be combined (e.g., input combined with output and 3-state becomes bidirectional and 3-state.)

| Signal                            | CPU                                   | Requestor                             | Peripheral                            | Memory                                |
|-----------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| AD <sub>0</sub> -AD <sub>15</sub> | Bidirectional <sup>2</sup><br>3-state | Bidırectional <sup>2</sup><br>3-state | Bidirectional <sup>1</sup><br>3-state | Bidirectional <sup>2</sup><br>3-state |
| Extended<br>Address <sup>8</sup>  | Output<br>3-state                     | Output<br>3-state                     |                                       | Input                                 |
| Status                            | Output<br>3-state                     | Output<br>3-state                     | Input <sup>10</sup>                   |                                       |
| R/₩                               | Output<br>3-state                     | Output<br>3-state                     | Input                                 | Input                                 |
| <b>B</b> /₩ <sup>9</sup>          | Output                                | Output                                | Input <sup>3</sup>                    | Input                                 |
| BL/W, BW/L14                      | Output<br>3-state                     | Output                                | Input                                 | Input                                 |
| WAIT                              | Input                                 | Input                                 | Output <sup>8</sup><br>Open Drain     | Output <sup>8</sup><br>Open Drain     |
| ĀS                                | Output<br>3-state                     | Output<br>3-state                     | Input                                 | Input                                 |
| DS                                | Output<br>3-state                     | Output<br>3-state                     | Input                                 | Input                                 |
| CS <sup>4</sup>                   |                                       |                                       | Input                                 | Input                                 |
| RESET                             | Input                                 | Input <sup>13</sup>                   | Input <sup>5</sup>                    |                                       |
| BUSREQ                            | Input                                 | Bidırectional<br>Open Draın           |                                       |                                       |
| BUSACK                            | Output                                |                                       |                                       |                                       |
| BAI <sup>7</sup>                  |                                       | Input                                 |                                       |                                       |
| BAO <sup>7</sup>                  |                                       | Output                                |                                       |                                       |
| INT                               | Input                                 |                                       | Output<br>Open Drain                  |                                       |
| INTACK <sup>6</sup>               |                                       |                                       | Input <sup>11</sup>                   |                                       |
| IEI <sup>7</sup>                  |                                       |                                       | Input                                 |                                       |
| IEO <sup>7</sup>                  |                                       |                                       | Output                                |                                       |
| MMRQ <sup>12</sup>                | Output<br>Open Drain                  |                                       |                                       |                                       |
| MMST <sup>12</sup>                | Input                                 |                                       |                                       |                                       |
| <b>MMAI</b> 7,12                  | Input                                 |                                       |                                       |                                       |
| <b>MMAO</b> 7,12                  | Output                                |                                       |                                       |                                       |

NOTES

1 Only AD<sub>0</sub>-AD<sub>7</sub>, unless peripheral is 16-bit

2. For an 8-bit bus, only AD0-AD7 are bidrectional.

3. Only for a 16-bit peripheral.

4. Derived signal, one for each peripheral or memory, decoded from status and address lines

5. Optional—peripherals are typically reset by  $\overline{AS}$  and  $\overline{DS}$  being Low simultaneously; however, they can have a reset input.

6. Derived signal, decoded from status lines

7 Daisy-chain lines

8 Optional signal(s)

9 For 16-bit data bus only

10 Optional—usually only input on peripherals that are also requestors.

11 May be omitted if peripheral inputs status lines

- 12 Optional signal, any component may attach to the resource request lines
- 13 Optional signal, a bus requestor may also be reset by AS and DS going Low and BAI being High simultaneously

14 For 32-bit bus only

No Connection

## **MEMORY TRANSACTIONS**

For a memory transaction, the Status lines distinguish among various address spaces, such as program and data or system and normal, as well as indicating the type of transaction. The memory address is put on  $AD_0$ - $AD_{15}$  and on the extended address lines.

For a Z-BUS with 16-bit data, the memory is organized as two banks of eight bits each (Figure 3). One bank contains all the upper bytes of all the addressable 16-bit words. The other bank contains all the lower bytes. When a single byte is written ( $R/\overline{W} = Low$ ,  $B/\overline{W} = High$ ), only the bank indicated by address bit  $A_0$  is enabled for writing.

For a Z-BUS with 8-bit data, the memory is organized as one bank which contains all bytes. This bank always inputs and outputs its data on  $AD_0$ - $AD_7$ .



Figure 3. Byte/Word Memory Organization

### **I/O TRANSACTIONS**

I/O transactions are similar to memory transactions with two important differences. The first is that I/O transactions take an extra clock cycle to allow for slow peripheral operation. The second is that byte data is always transmitted on

## NULL TRANSACTIONS

The two kinds of null transactions, internal operation and memory refresh, are distinguished by the Status lines. Both transactions look like a memory read transaction except that Data Strobe remains High and no data is transferred.

For an internal operation transaction, the Address lines contain arbitrary data when Address Strobe goes High. This transaction is initiated to maintain a minimum transaction rate when a bus master is doing a long internal operation (to support memories which generate refresh cycles from Address Strobe).  $AD_0$ - $AD_7$ , regardless of the I/O address. ( $AD_8$ - $AD_{15}$  contain arbitrary data in this case.) For an I/O transaction, the address indicates a peripheral and a particular register or function within that peripheral.

For a memory refresh transaction, the Address lines contain a refresh address when Address Strobe goes High. This transaction is used to refresh a row of a dynamic memory.

Any memory or I/O transaction can be suppressed (effectively turning it into a null transaction) by keeping Data Strobe High throughout the transaction.

### INTERRUPTS

A complete interrupt cycle consists of an interrupt request followed by an interrupt-acknowledge transaction. The request, which consists of INT pulled Low by a peripheral, notifies the CPU that an interrupt is pending. The interrupt-acknowledge transaction, which is initiated by the CPU as a result of the request, performs two functions: it selects the peripheral whose interrupt is to be acknowledged, and it obtains a vector that identifies the selected device and cause of interrupt.

A peripheral can have one or more sources of interrupt. Each interrupt source has three bits that control how it generates interrupts. These bits are an Interrupt Pending bit (IP), and Interrupt Enable bit (IE), and an Interrupt Under Service bit (IUS).

A peripheral may also have one or more vectors for identifying the source of an interrupt during an interrupt-acknowledge transaction. Each interrupt source is

associated with one interrupt vector and each interrupt vector can have one interrupt source or more associated with it. Each vector has a Vector Includes Status bit (VIS) controlling its use.

Finally, each peripheral has three bits for controlling interrupt behavior for the whole device. These are a Master Interrupt Enable bit (MIE), a Disable Lower Chain bit (DLC), and a No Vector bit (NV).

Peripherals are connected together via an interrupt daisy chain formed with their IEI and IEO pins (Figure 4) The interrupt sources within a device are similarly connected into this chain with the overall effect being a daisy chain connecting the interrupt sources. The daisy chain has two functions: during an interrupt-acknowledge transaction, it determines which interrupt source is being acknowledged; at all other times it determines which interrupt sources can initiate an interrupt request.



Figure 4. Interrupt Connections





|            | Transition Legend                                                                                                                                                             |             | State Legend                                                                                                                                                   |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A          | The peripheral detects an interrupt condition and sets<br>Interrupt Pending.                                                                                                  | 0           | No interrupts are pending or under service for this peripheral.                                                                                                |
| в          | All higher priority peripherals finish interrupt service, thus allowing IEI to go High.                                                                                       | 1           | An interrupt is pending, and an interrupt request has been made by pulling INT Low.                                                                            |
| С          | An interrupt-acknowledge transaction starts, and the IEI/<br>IEO daisy chain settles.                                                                                         | 2           | An interrupt is pending, but no interrupt request has been made because a higher priority peripheral has an interrupt                                          |
| D          | The interrupt-acknowledge transaction terminates with the peripheral selected. Interrupt Under Service (IUS) is set to 1, and Interrupt Pending (IP) may or may not be reset. | 3           | under service, and this has forced IEI Low.<br>An interrupt-acknowledge sequence is in progress, and no<br>higher priority peripheral has a pending interrupt. |
| E          | The interrupt-acknowledge transaction terminates with a higher priority device having been selected                                                                           | 4           | An interrupt-acknowledge sequence is in progress, but a higher priority peripheral has a pending interrupt, forcing                                            |
| F          | The Interrupt Pending bit in the peripheral is reset by an I/O operation.                                                                                                     | 5           | IEI Low.<br>The peripheral has an interrupt under service. Service may                                                                                         |
| G          | A new interrupt condition is detected by the peripheral, causing IP to be set again.                                                                                          |             | be temporarily suspended (indicated by IEI going Low) if a higher priority device generates an interrupt.                                                      |
| н          | Interrupt service is terminated for the peripheral by resetting IUS.                                                                                                          | 6           | This is the same as State 5 except that an interrupt is also pending in the peripheral.                                                                        |
| 1          | IE is reset to 0, causing interrupts to be disabled                                                                                                                           | 7           | Interrupts are disabled from this source because $IE = 0$ .                                                                                                    |
| <b>J</b> 2 | IE is set to 1, re-enabling interrupts.                                                                                                                                       | 8           | Interrupts are disabled from this source and lower priority sources because IE = 0 and IUS = 1.                                                                |
| NOT        | ES:                                                                                                                                                                           |             |                                                                                                                                                                |
| • Th<br>th | his diagram assumes MIE = 1 The effect of MIE = 0 is the same as at of setting IE = 0                                                                                         | 1. Tr<br>0  | ansition I to state 6 or 7 can occur from any state except 3 or 4 which<br>nly occur during interrupt acknowledge                                              |
| • Ti<br>oi | ne DLC bit does not affect the states of individual interrupt sources. Its<br>nly effect is on the IEO output of a whole peripheral                                           | 2. Tr<br>in | ansition J from state 6 or 7 can be to any state except 3 or 4, depend-<br>og on the value of IEI, IP, and IUS                                                 |



= BUS REQUESTOR

#### Figure 6. Bus Request Mechanism States

#### **Bus Requestor Legend**

- Requestor does not want bus and is not pulling BUSREQ Low.
- 2 Requestor may or may not want bus, it is pulling BUSREQ Low in either case.
- 3 Requestor is not pulling <u>BUSREQ</u> Low; if it wants control of the bus, it must wait for <u>BUSREQ</u> and <u>BAI</u> to rise before requesting the bus.
- 4 Requestor is either using the bus or propagating the Low on its BAI input. It will stop driving BUSREQ when its BAO output goes Low. If it wants to use the bus, but did not want to at the time BUSREQ and BAI were last High or BUSREQ went from Low to High, then it must wait for BUSREQ and BAI to rise before requesting and using the bus.
- 5 Requestor is not pulling <u>BUSREQ</u> Low. If it wants to use the bus, it must wait for its <u>BAI</u> to become High before requesting the bus.
- 6 Requestor is propagating the High on its BAI input. If it wants the bus it will pull BUSREQ Low.
- 7 Requestor is propagating the High on its BAI input.
- 8 Requestor is not pulling BUSREQ Low. If it wanted the bus at the time BUSREQ went from Low to High, it may request the bus when its BAI input rises; otherwise if it wants the bus, it must wait for BUSREQ to rise.

#### Bus State Legend

- 1 The CPU owns the bus and no one is requesting it.
- 2 A bus requestor has requested the bus by pulling BUSREQ Low, but the CPU has not responded.
- 3 A Low from the CPU's BUSACK is propagating down the BAI/BAO daisy chain. Bus requestors are using the bus.
- 4 The Low from BUSACK has propagated to the end of the daisy chain causing all bus requestors to release BUSREQ, which floats High. The CPU has not yet acknowledged return of the bus.
- 5 The <u>CPU</u> acknowledges the High on <u>BUSREQ</u> with a High on <u>BUSACK</u>, which has propagated down the <u>BAI/BAO</u> daisy chain.
- 6 Some device whose BAI input is High requests the bus by pulling BUSREQ Low. The CPU has not yet responded with a Low on BUSACK.
- 7 The <u>CPU</u> has responded to a Low on <u>BUSREQ</u> with a Low on <u>BUSACK</u>. The previous High state on <u>BUSACK</u> is still propagating down the <u>BAI/BAO</u> daisy chain.

#### **Transition Legend**

A bus requestor requests the bus by pulling down on BUSREQ.

- **B** The CPU responds to BUSREQ by pulling down BUSACK.
- C The Low from BUSACK propagates to the end of the BAI/BAO daisy chain, causing all the bus requestors to let BUSREQ rise.
- D The CPU responds to BUSREQ High by driving BUSACK High.
- E The High from BUSREQ propagates to the end of the BAI/BAO daisy chain.

Figure 5 is a state diagram for interrupt processing for an interrupt source (assuming its IE bit is 1). An interrupt source with an interrupt pending (IP = 1) makes an interrupt request (by pulling  $\overline{INT}$  Low) under these conditions:

- it is enabled (IE = 1, MIE = 1)
- it does not have an interrupt under service (IUS = 0)
- no higher priority interrupt is being serviced (IEI = High), and
- no interrupt-acknowledge transaction is in progress, as indicated by INTACK at the last rising edge of AS.

IEO is not pulled down by the interrupt source at this time; IEO continues to follow IEI until an interrupt-acknowledge transaction occurs.

Some time after  $\overline{INT}$  has been pulled Low, the CPU initiates an interrupt-acknowledge transaction, indicated by  $\overline{INTACK}$ Low. Between the rising edge of  $\overline{AS}$  and the falling edge of  $\overline{DS}$ , the IEI/IEO daisy chain settles. Any interrupt source with an interrupt pending (IP = 1, IE = 1, MIE = 1) or under service (IUS = 1) holds its IEO line Low; all other interrupt sources make IEO follow IEI. When  $\overline{DS}$  falls, only the highest priority interrupt source with a pending interrupt (IP = 1) has its IEI input High, its IE bit set to 1, and its IUS bit set to 0. This is the interrupt source being acknowledged, and at this point it sets its IUS bit to 1, and, if the peripheral's NV bit is 0, identifies itself by placing the vector on AD<sub>0</sub>-AD<sub>7</sub>. If the NV bit is 1, then the peripheral's AD<sub>0</sub>-AD<sub>7</sub> pins remain floating, thus allowing external circuitry to supply the vector. All interrupts, including the Z8000's nonvectored interrupt, need a vector for identifying the source of an interrupt. If the vector's VIS bit is 1, the vector will also contain status information further identifying the source of the interrupt. If the VIS bit is 0, the vector held in the peripheral will be output without modification.

While an interrupt source has an interrupt under service (IUS = 1), it prevents all lower priority interrupt sources from requesting interrupts by forcing IEO Low. When interrupt servicing is complete, the CPU must reset the IUS bit and, in most cases, the IP bit (by means of an I/O transaction).

A peripheral's Master Interrupt Enable (MIE) bit and Disable Lower Chain (DLC) bit can modify the behavior of the peripheral's interrupt sources in the following way: if the MIE bit is 0, the effect is as if every Interrupt Enable (IE) bit in the peripheral were 0; thus all interrupts from the peripheral are disabled. If the DLC bit is 1, the effect is to force the peripheral's IEO output Low, thus disabling all lower priority devices from initiating interrupt requests.

Polling can be done by disabling interrupts (using MIE and DLC) and by reading peripherals to detect pending interrupts. Each Z-BUS peripheral has a single directly addressable register that can be read to determine if there is an interrupt pending in the device and, if so, the source of the interrupt.

#### **BUS REQUESTS**

Figure 7 shows how the bus request lines connect bus requestors and the CPU on a Z-BUS. Figure 8 shows the states of the bus request mechanism as the Z-BUS is acquired, used, and released.

To generate transactions on the bus, a bus requestor must gain control of the bus by making a bus request. This is done by pulling down BUSREQ. A bus request can be made in either of two cases:

- BUSREQ is initially High and BAI is High, indicating that the bus is controlled by the CPU and no other requestor is requesting the bus.
- BAI is High and the requestor had wanted to request the bus at the time of the last Low-to-High transition of BUSREQ. This insures that a module will not be locked out indefinitely by a higher priority bus requestor.

After BUSREQ is pulled Low, the Z-BUS CPU relinquishes the bus and indicates this condition by making BUSACK Low. The Low on BUSACK is propagated through the BAI/BAO daisy chain (Figure 7). BAI follows BAO for



**Figure 7. Bus Request Connections** 

components not requesting the bus, and any component requesting the bus holds its  $\overrightarrow{BAO}$  High, thereby locking out all lower priority requestors. A bus requestor gains control of the bus when its  $\overrightarrow{BAI}$  input goes Low. When it is ready to relinquish the bus, it stops pulling  $\overrightarrow{BUSREQ}$  Low and allows  $\overrightarrow{BAO}$  to follow  $\overrightarrow{BAI}$ . This permits lower priority devices that made simultaneous requests to gain control of the bus. When all simultaneously requesting devices have relinquished the bus, and the Low on  $\overrightarrow{BAI/BAO}$  has propagated to the lowest priority requestor.  $\overrightarrow{BUSREQ}$  goes High, returning control of the bus to the CPU.

The CPU responds to the High on BUSREQ by driving BUSACK High. The High on BUSACK is propagated down the BAI/BAO daisy chain, thus allowing bus requestors to make new bus requests. Because high priority bus requestors can pull BUSREQ Low before low priority devices have a High on BAI, a way is needed for low priority devices to request the bus when BUSREQ is Low. That is provided by the rule that a requestor may request the bus if BAI is High and it had wanted the bus at the time of the last Low-to-High transition on BUSREQ.

As soon as BUSREQ is pulled Low by any requestor, each of the other requestors on the bus drives BUSREQ Low and continues to do so until it drives its BAO output Low. This provides a handshake between the CPU and the bus requestors by ensuring that BUSREQ will not go High until the CPU's acknowledgement of BUSACK has reached every requestor. Bus requestors can therefore run asynchronously to the CPU. This rule also allows the bidirectional BUSREQ line to be buffered using the logic shown in Figure 8. This logic is similar to the logic inside a bus requestor that keeps BUSREQ Low when it has initially been pulled Low by a different requestor.



Figure 8. Bus Request Line Buffering

## **RESOURCE REQUESTS**

Resource requests are used to obtain control of a resource that is shared between several users. The resource can be a common bus, a common memory, or any other resource. The requestor can be any component capable of implementing the request protocol.

Unlike the Z-BUS itself, no component has control of a general resource by default; every device must acquire the resource before using it. All devices sharing the general resource drive the MMRQ line (Figure 9). When Low, the MMRQ line indicates that the resource is being acquired or used by some device. The MMST pin allows each device to observe the state of the MMRQ line.

When MMRQ is High, a device may initiate a resource request by pulling MMRQ Low (Figure 10). The resulting Low on MMRQ is propagated through the MMAI/MMAO daisy chain. If a device is not requesting the resource, its MMAO output follows its MMAI input. Any device making a resource request forces its MMAO output High to deny use of the resource to lower priority devices.

A device gains control of the resource, if its  $\overline{\text{MMAI}}$  input is Low and its  $\overline{\text{MMAO}}$  output is High, after a sufficient delay to let the daisy chain settle. If the device does not obtain the resource after this short delay, it must stop pulling  $\overline{\text{MMRQ}}$ Low and make another request at some later time when  $\overline{\text{MMRQ}}$  is again High. When a device that has gained control of a resource is finished, it releases the resource by allowing  $\overline{\text{MMRQ}}$  to go High.

The four unidirectional lines of the resource request chain allow the use of line drivers, thus facilitating connection for components separated by some distance. In the case of the Z8000 CPU, the four resource request lines may be mapped into the CPU  $\overline{\text{MI}}$  and  $\overline{\text{MO}}$  pins using the logic shown in Figure 11. With this configuration, the Multi-Micro Request Instruction (MREQ) performs a resource request.



Figure 9. Resource Request Connections



For any resource requested, this wait time must be less than the minimum wait time plus resource usage time of all other requestors.





Figure 11. Bus Request Logic for Z8000

# Universal

# **Peripherals**



. . .

# **Universal Peripherals**

## Two Versions Extend Range of Applications

#### March 1985

Zilog's Universal Peripheral Components Family is more than a group of simple I/O circuits— they are intelligent, fully programmable devices capable of performing complicated tasks independently. Their capabilities unburden the master CPU, reduce bus traffic, increase system throughput, and greatly simplify overall system hardware design requirements.

The peripheral components, where needed, are produced in two versions to increase their range of application. One version, identified by the number Z80xx, is capable of interfacing with Zilog's multiplexed Z-BUS only or with both the Z-BUS and conventional multiplexed buses. The second version, identified by the number Z85xx, is capable of interfacing with conventional nonmultiplexed buses. Many of these Z85xx peripherals will function with and add capability to non-Zilog CPUs. Contact your local Zilog sales office, local distributor or representative for additional information and detailed specifications. This section of the data book includes only product specifications or product briefs on the Z85xx series of components. For the specifications or briefs on the Z80xx components refer to the Z-BUS peripherals section.

All of the peripheral components are extensively programmable to permit each to be tailored to its own application(s). All Z-BUS peripherals share common interrupt and busrequest structures; they can also be operated in either a priority-interrupt or polled environment. Counting, timing, and parallel I/O transfer problems are easily solved using the **Z8036/Z8536 CIO Counter/Timer and I/O Unit.** This component has three 16-bit counter/ timers, three I/O ports, and can double as a programmable priorityinterrupt controller.

Data communications problems are neatly handled by the **Z8030/ Z8530 SCC Serial Communications Controller.** This device is a serial, dual-channel, multi-protocol controller which supports all popular communications formats. The SCC supports virtually all serial data transfer applications.

Interface problems with the interconnection of major components within an asynchronous, parallel processor system can be solved using the **Z8038 Z-FIO FIFO I/O Interface Unit**. This generalpurpose interface unit provides expandable, bidirectional buffering between asynchronous CPUs in a parallel processing network, or between a CPU and peripheral circuits and/or devices. The Z-FIO can be used with systems having either multiplexed or nonmultiplexed buses.

General-purpose control and data manipulation problems are easily handled by the Z8090/4 and Z8590/4 UPC Universal Peripheral Controller. The UPC is a complete microcomputer designed for off-line applications. This microcomputer executes the same friendly, capable instruction set as Zilog's Z8 microcomputer, it has three I/O ports, six levels of priority-interrupt, and 2K bytes of memory on chip. The UPC is intended for applications that require an intelligent peripheral controller that can assume many of the tasks normally required of the master CPU.

The **Z8581 Clock Generator** and Controller (CGC) is a versatile addition to Zilog's family of universal microprocessor components. The selective clock-stretching capabilities and variety of timing outputs of this device allow it to meet the timing design requirements of various microprocessors easily, including those of LSI and VLSI peripherals.

The outputs of the Z8581 CGC directly drive the Z80 and Z8000 microprocessor clock inputs, The oscillator input frequency reference sources can be either crystals or TTL-compatible oscillators.

Two new universal peripherals have been added to the ever expanding line of Zilog peripherals. They are the DMA (Direct Memory Access) Transfer Controller (DTC) and the Floppy Disk Controller (FDC).

# Zilog

## **Product** Specification

## April 1985

## FEATURES

- Complete slave Z8 microcomputer, for distributed processing use.
- Unmatched power of Z8 architecture and instruction set.
- Three programmable I/O ports, two with optional 2-Wire Handshake.
- Six levels of priority interrupts from eight sources: six from external sources and two from internal sources.
- Two programmable 8-bit counter/timers each with a 6-bit prescaler. Counter/Timer T0 is driven by an internal

## **GENERAL DESCRIPTION**

The Universal Peripheral Controller (UPC) is an intelligent peripheral controller for distributed processing applications (Figure 1). The UPC unburdens the host processor by assuming tasks traditionally done by the host (or by added hardware), such as performing arithmetic, translating or formatting data, and controlling I/O devices. Based on the Z8 microcomputer architecture and instruction set, the UPC contains 2K bytes of internal program ROM, a 256-byte register file, three 8-bit I/O ports, and two counter/timers.

The UPC is offered in two basic configurations: the Z8090/4, which interfaces to multiplexed address/data CPUs such as the Z8000, and the Z8590/4, which interfaces with non-multiplexed CPUs such as the Z80. Both devices have the same instruction set and I/O port configuration. The difference in the devices is in the UPC-to-host interface pins and the sequence of data transfer between the units.

The UPC offers fast execution time, an effective use of memory, and sophisticated interrupt, I/O and bit manipulation. Using a powerful and extensive instruction set combined with an efficient internal addressing scheme, the UPC speeds program execution and efficiently packs program code into the on-chip ROM.

source, and Counter/Timer T1 can be driven by internal or external sources. Both counter/timers are independent of program execution.

- 256-byte register file, accessible by both the master CPU and UPC, as allocated in the UPC program.
- Z8090 and Z8590—2K bytes of on-chip ROM for efficiency and versatility.
- Z8094 and Z8594—2K bytes of RAM or EPROM for efficiency and versatility.

An important feature of the UPC is an internal register file containing I/O port and control registers accessed both by the UPC program and indirectly by its associated master CPU. This architecture results in both byte and programming efficiency, because UPC instructions can operate directly on I/O data without moving it to and from an accumulator. Such a structure allows the user to allocate as many general-purpose registers as the application requires for data buffers between the CPU and peripheral devices. All general-purpose registers can be used as address pointers, index registers, data buffers, or stack space.

The register file is logically divided into 16 groups, each consisting of 16 working registers. A Register Pointer is used in conjunction with short format instructions, resulting in tight, fast code and easy task switching.

Communication between the master CPU and the register file takes place via one group of 19 interface registers addressed directly by both the master CPU and the UPC, or via a block transfer mechanism. Access by the master CPU is controlled by the UPC to allow independence between the master CPU and UPC software. The UPC has 24 pins that can be dedicated to I/O functions. Grouped logically into three 8-line ports, they can be programmed in many combinations of input or output lines, with or without handshake, and with push-pull or open-drain outputs. Ports 1 and 2 are bit-programmable; Port 3 has four fixed inputs and four outputs.

To relieve software from coping with real-time counting and timing problems, the UPC has two 8-bit hardware counter/timers, each with a fixed divide-by-four, and a 6-bit programmable prescaler. Various counting modes may be selected.

In addition to the 40-pin standard ROM configuration, the UPC is available in a Protopack RAM/ROM version with a socket for up to 2K bytes of RAM or ROM and with 36 bytes of internal ROM permitting downloading from the master CPU.

This range of versions and configurations makes the UPC compatible with most system peripheral device control considerations.



Figure 1. Functional Block Diagram

## **PIN DESCRIPTIONS Z8090 Z-UPC**

**AD<sub>0</sub>-AD<sub>7</sub>.** Z-BUS Address/Data Lines (bidirectional). These multiplexed address and data lines are used to transfer information between the master CPU and the slave Z-UPC.

**ĀS.** Address Strobe (input, active Low). The rising edge of  $\overline{AS}$  initiates the beginning of a transaction and indicates that the Address, Status,  $\overline{R/W}$ , and  $\overline{CS}$  signals must be valid.

**CS.** Chip Select (input, active Low). A Low on this line during the rising edge of  $\overline{AS}$  enables the Z-UPC to accept address or data information from the bus during a master CPU write cycle or to transmit data to the bus during a read cycle.

 $\overline{\text{DS}}$ . Data Strobe (input, active Low).  $\overline{\text{DS}}$  provides timing for data movement to the bus master. A simultaneous Low on  $\overline{\text{AS}}$  and  $\overline{\text{DS}}$  resets the Z-UPC. It is held in reset as long as  $\overline{\text{DS}}$  is Low. Raising this pin's voltage above V<sub>CC</sub> forces the Z-UPC into test mode.

**P1**<sub>0</sub>-**P1**<sub>7</sub>, **P2**<sub>0</sub>-**P2**<sub>7</sub>, **P3**<sub>0</sub>-**P3**<sub>7</sub>. *I/O Port Lines* (inputs/outputs, TTL-compatible). These 24 lines are divided into three 8-bit *I/O* ports and may be configured in the following ways under program control:

*P1<sub>0</sub>-P1<sub>7</sub>. Port 1* (input/output—as output it can be push-pull or open-drain). Bit-programmable Parallel I/O.

*P2*<sub>0</sub>-*P2*<sub>7</sub>. *Port 2* (input/output—as output, it can be push-pull or open-drain). Bit-programmable Parallel I/O.

 $P3_0$ - $P3_7$ . Port 3 (four inputs, four outputs). Parallel I/O, handshake control, timer I/O, or interrupt control.

**PCLK.** *Clock* (input). TTL-compatible clock input, 4 MHz maximum. This signal does not need to be related to the master CPU clock.

**R/W.** *Read/Write* (input). This status signal indicates that the master CPU is executing a Read cycle if High, and a Write cycle if Low.

**WAIT.** *Wait* (bidirectional, active Low, open-drain). When the CPU accesses the Z-UPC register file, this signal requests the master CPU to wait until the Z-UPC can complete its part of the transaction. This signal is an input and held High during RESET to put the Z-UPC in the shift state.



Figure 2. Pin Functions



Figure 3. Pin Assignments

## **PIN DESCRIPTIONS Z8590 UPC**

**Ā/D.** Address/Data (input). A Low on this pin defines information on the data bus as an address. A High defines the information as data.

**CS.** Chip Select (input, active Low). A Low enables the UPC to accept address or data information from the master CPU during a write cycle or to transmit data to the master CPU during a read cycle. This line is usually generated from higher bits of the address lines.

 $\mathbf{DB_0}$ - $\mathbf{DB_7}$ . Data Bus (bidirectional). This bus is used to transfer address and data information between the master CPU and the UPC.

**P1<sub>0</sub>-P1<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (bidirectional, TTL-compatible). These 24 lines are divided into three 8-bit *I/O* ports and may be configured in the following ways under program control:

*P1<sub>0</sub>-P1<sub>7</sub>. Port 1* (input/output—as output it can be push-pull or open-drain). Bit-programmable Parallel I/O.

*P2*<sub>0</sub>-*P2*<sub>7</sub>. *Port 2* (input/output—as output, it can be push-pull or open-drain). Bit-programmable Parallel I/O.

P30-P37. Port 3 (four inputs, four outputs). Parallel I/O, handshake control, timer I/O, or interrupt control.

**PCLK.** *Clock* (input). TTL-compatible clock input, 4 MHz maximum. This signal does not need to be related to the master CPU clock.

**RD.** Read (input, active Low). A Low enables the master CPU to read information from the UPC. Raising the voltage on this pin above  $V_{CC}$  will force the UPC into test mode.

**WAIT.** *Wait* (output, active Low, open-drain). When the CPU accesses the UPC register file, this signal requests the master CPU to wait until the UPC can complete its part of the transaction.

**WR.** Write (input, active Low). A Low on this pin enables the master CPU to write information to the UPC. A simultaneous Low on RD and WR resets the UPC. It is held in reset as long as WR is Low.



Figure 4. Pin Functions



Figure 5. Pin Assignments

#### **FUNCTIONAL DESCRIPTION**

Address Space. On the 40-pin UPC, all address space is committed to on-chip memory. There are 2048 bytes of mask-programmed ROM and 256 bytes of register file. I/O is memory-mapped to three registers in the register file. Only the Protopack version of the UPC can access external program memory. See the section entitled "Special Configurations" for a complete description of the Protopack version.

*Program Memory.* Figure 6 is a map of the 2K on-chip program ROM. Even though the architecture allows addresses from 0 to 4K, behavior of the device above program address 2047 (7FF<sub>H</sub>) is not defined. The first 12 bytes of program memory are reserved for the UPC interrupt vectors. In the RAM version, addresses 0C<sub>H</sub> through 2F<sub>H</sub> are reserved for on-chip ROM.

Register File. This 256-byte file includes three I/O port registers (1-3<sub>H</sub>), 234 general-purpose registers (6-EF<sub>H</sub>), and 19 control, status and special I/O registers (0<sub>H</sub>, 4<sub>H</sub>, 5<sub>H</sub>, and F0-FF<sub>H</sub>). The functions and mnemonics assigned to these register address locations are shown in Figure 7. Of the 256 UPC registers, 19 can be directly accessed by the master CPU; the others are accessed indirectly via the block transfer mechanism.

The I/O port and control registers are included in the register file without differentiation. This allows any UPC instruction to process I/O or control information, thereby eliminating the need for special I/O and control instructions. All general-purpose registers can function as accumulators, address pointers, or index registers. In instruction execution, the registers are read when they are defined as sources and written when defined as destinations.

UPC instructions may access registers directly or indirectly using an 8-bit address mode or a 4-bit address mode and a Register Pointer. For the 4-bit addressing mode, the file is divided into 16 working register groups, each occupying 16



Figure 6. Program Memory Map

contiguous locations (Figure 8). The Register Pointer (RP) addresses the starting point of the active working-register group, and the 4-bit register designator supplied by the instruction specifies the register within the group. Any instruction altering the contents of the register file can also alter the Register Pointer. The UPC instruction set has a special Set Register Pointer (SRP) instruction for initializing or altering the pointer contents.

Stacks. An 8-bit Stack Pointer (SP), register R255, is used for addressing the stack, residing within the 234 general-purpose registers, address location  $6_H$  through EF<sub>H</sub>. PUSH and POP instructions can save and restore any register in the register file on the stack. During CALL instructions, the Program Counter is automatically saved on the stack. During UPC interrupt cycles, the Program Counter and the Flag register are automatically saved on the stack. The RET and IRET instructions pop the saved values of the Program Counter and Flag register.

**Ports.** The UPC has 24 lines dedicated to input and output. These are grouped into three ports of eight lines each and can be configured under software control as inputs, outputs, or special control signals. They can be programmed to provide Parallel I/O with or without handshake and timing signals. All outputs can have active pullups and pulldowns, compatible with TTL loads. In addition, they may be configured as open-drain outputs.

|     |                                  | IDENTIFIER<br>(UPC Side) |
|-----|----------------------------------|--------------------------|
| FFH | STACK POINTER                    | SP                       |
| FEH | MASTER CPU INTERRUPT CONTROL     | MIC                      |
| FDH | REGISTER POINTER                 | RP                       |
| FCH | PROGRAM CONTROL FLAGS            | FLAGS                    |
| FBH | INTERRUPT MASK REGISTER          | IMR                      |
| FAH | INTERRUPT REQUEST REGISTER       | IRQ                      |
| F9H | INTERRUPT PRIORITY REGISTER      | IPR                      |
| F8H | PORT 1 MODE REGISTER             | P1M                      |
| F7H | PORT 3 MODE REGISTER             | РЗМ                      |
| F6H | PORT 2 MODE REGISTER             | P2M                      |
| F5H | T <sub>0</sub> PRESCALER         | PRE0                     |
| F4H | COUNTER/TIMER 0                  | T <sub>0</sub>           |
| F3H | T1 PRESCALER                     | PRE1                     |
| F2H | COUNTER/TIMER 1                  | T1                       |
| F1H | TIMER MODE REGISTER              | TMR                      |
| FOH | MASTER CPU INTERRUPT VECTOR REG. | MIV                      |
| EFH | GENERAL-PURPOSE REGISTERS        |                          |
| 51  | DATA INDIDECTION DEGISTED        | DIND                     |
| 4H  |                                  |                          |
| 314 | POPT 2                           |                          |
| 201 | PORT 2                           | P3                       |
| 114 | PORT 2                           | P2<br>D1                 |
| он  | DATA TRANSFER CONTROL REGISTER   | ртс                      |
|     |                                  |                          |

Figure 7. Register File Organization





*Port 1.* Individual bits of Port 1 can be configured as input or output by programming Port 1 Mode register (P1M) F8<sub>H</sub>. This port is accessed by the UPC program as general register 1<sub>H</sub>. It is written by specifying address 1<sub>H</sub> as the destination of any instruction used to store data in the output register. The port is read by specifying address 1<sub>H</sub> as the source of an instruction.

Port 1 may be placed under handshake control by programming Port 3 Mode register (P3M) F7<sub>H</sub>. This configures Port 3 pins P3<sub>3</sub> and P3<sub>4</sub> as handshake control lines  $\overline{\text{DAV}}_1$  and  $\overline{\text{RDY}}_1$  for input handshake, or  $\overline{\text{RDY}}_1$  and  $\overline{\text{DAV}}_1$  for output handshake, as determined by the direction (input or output) assigned to bit 7 of Port 1. The Port 3 Mode register also has a bit that programs Port 1 for open-drain output.

*Port 2.* Individual bits of Port 2 can be configured as inputs or outputs by programming Port 2 Mode register (P2M) F6<sub>H</sub>. This port is accessed by the UPC program as general register  $2_{H}$ , and its functions and methods of programming are the same as those of Port 1. Port 3 pins P3<sub>1</sub> and P3<sub>6</sub> are the handshake lines  $\overline{DAV}_2$  and  $RDY_2$ , with the direction (input or output) determined by the state of bit 7 of the port. The Port 3 Mode register also has a bit used to program Port 2 for open-drain output.

*Port 3.* This port can be configured as I/O or control lines by programming the Port 3 Mode register. Port 3 is accessed as general register  $3_H$ . The directions of the eight data lines are fixed. Four lines, P3<sub>0</sub> through P3<sub>3</sub>, are inputs, and the other four, P3<sub>4</sub> through P3<sub>7</sub>, are outputs. The control functions performed by Port 3 are listed in Table 1.

**Table 1. Port 3 Control Functions** 

| Function                  | Line                                         | Direction      | Signal                             |
|---------------------------|----------------------------------------------|----------------|------------------------------------|
| Handshake                 | P3 <sub>1</sub>                              | In             | DAV <sub>2</sub> /RDY <sub>2</sub> |
|                           | P3 <sub>3</sub>                              | In             | DAV <sub>1</sub> /RDY <sub>1</sub> |
|                           | P3 <sub>4</sub>                              | Out            | RDY <sub>1</sub> /DAV <sub>1</sub> |
|                           | P3 <sub>6</sub>                              | Out            | RDY <sub>2</sub> /DAV <sub>2</sub> |
| UPC Interrupt<br>Request* | <pre>     P30     P31     P33     P33 </pre> | In<br>In<br>In | IRQ3<br>IRQ2<br>IRQ1               |
| Counter/Timer             | P3 <sub>1</sub>                              | In             | T <sub>IN</sub>                    |
|                           | P3 <sub>6</sub>                              | Out            | T <sub>OUT</sub>                   |
| Master CPU                | P35                                          | Out            | INT                                |
|                           | P32                                          | In             | INTACK                             |
|                           | P30                                          | In             | IEI                                |
|                           | P37                                          | Out            | IEO                                |
| Test Mode                 | P35                                          | Out            | Ā/D                                |

\*P30, P31, and P33 can always be used as UPC interrupt request inputs, regardless of the configuration programmed.

**Counter/Timers.** The UPC contains two 8-bit programmable counter/timers, each driven by an internal 6-bit programmable prescaler.

The T1 prescaler can be driven by internal or external clock sources. The T0 prescaler is driven by an internal clock source. Both counter/timers operate independently of the

processor instruction sequence to relieve the program from time-critical operations like event counting or elapsed-time calculation. T0 Prescaler register (PRE0) F5<sub>H</sub> and T1 Prescaler register (PRE1) F3<sub>H</sub> can be programmed to divide the input frequency of the source being counted by any number from 1 to 64. A Counter register (F2<sub>H</sub> or F4<sub>H</sub>) is loaded with a number from 1 to 256. The corresponding counter is decremented from this number each time the prescaler reaches end-of-count. When the count is complete, the counter issues a timer interrupt request; IRQ4 for T0 or IRQ5 for T1. Loading either counter with a number (n) results in the interruption of the UPC at the nth count.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. They can be programmed to stop upon reaching end-of-count (Single-Pass mode) or to automatically reload the initial value and continue counting (Modulo-n Continuous mode). The counters and prescalers can be read at any time without disturbing their values or changing their counts. The clock sources for both timers can be defined as any one of the following:

- UPC internal clock (4 MHz maximum) divided by four.
- External clock input to Counter/Timer T<sub>1</sub> via P3<sub>1</sub> (1 MHz maximum).
- Retriggerable trigger input for the UPC internal clock divided by four.
- Nonretriggerable trigger input for the UPC internal clock divided by four.
- External gate input for the UPC internal clock divided by four.

T0 is driven by the UPC internal clock divided by four.

**Interrupts.** The UPC allows six interrupts from eight different sources as follows:

- Port 3 lines P3<sub>0</sub>, P3<sub>2</sub>, and P3<sub>3</sub>.
- The master CPU, three.
- The two counter/timers.

These interrupts can be masked and globally enabled or disabled using Interrupt Mask Register (IMR) FB<sub>H</sub>. Interrupt Priority Register (IPR) F9<sub>H</sub> specifies the order of their priority. All UPC interrupts are vectored.

Table 2 lists the UPC's interrupt sources, their types, and their vector locations in program ROM. Interrupt Request IRQ0 is dedicated to master CPU communications. Interrupt Requests IRQ1, IRQ2, and IRQ3 are generated on the falling transitions of external inputs P3<sub>3</sub>, P3<sub>1</sub>, and P3<sub>0</sub>. Interrupt Requests IRQ4 and IRQ5 are generated upon the timeout of the UPC's two counter/timers. When an interrupt request is granted, the UPC enters an interrupt machine cycle. This cycle disables all subsequent interrupts, saves the Program Counter and Status Flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

The UPC also supports polled systems. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

Following any hardware reset operation, an EI instruction must be executed to enable the setting of any interrupt request bit in the IRQ register. Interrupts must be disabled prior to changing the content of either the IPR (F9<sub>H</sub>) or the IMR (FB<sub>H</sub>). DI is the only instruction that should be used to globally disable interrupts.

**Master CPU Register File Access.** There are two ways in which the master CPU can access the UPC register file: direct access and block access.

Direct Access. Three UPC registers—the Data Transfer Control (0<sub>H</sub>), the Master Interrupt Vector (F0<sub>H</sub>), and the Master Interrupt Control (FE<sub>H</sub>)—are mapped directly into the master CPU address space. The master CPU accesses these registers via the addresses shown in Table 3.

The master CPU also has direct access to 16 registers known as the DSC (Data, Status, Command) registers. The DSC registers are numbered 0 through F (DSC0-DSCF). These registers can be any 16 contiguous register file registers beginning on a 16-byte boundary. The base address of the DSC register group is designated by the IRP (I/O Register Pointer), which is bits  $D_4$ - $D_7$  of the Data Transfer Control register (0<sub>H</sub>). Figure 9 shows how the register address is made up of the 4-bit IRP field, concatenated with the low order 4-bits of the address from the master CPU.

#### Table 2. Interrupt Types, Sources, and Vector Locations

|      |                                          | Vector   |                                              |
|------|------------------------------------------|----------|----------------------------------------------|
| Name | Source                                   | Location | Comments                                     |
| IRQ0 | EOM, XERR, LERR                          | 0,1      | Internal (R0 Bits 0, 1, 2)                   |
| IRQ1 | DAV <sub>1</sub> , IRQ1                  | 2,3      | External (P3 <sub>3</sub> )↓Edge Triggered   |
| IRQ2 | DAV <sub>2</sub> , IRQ2, T <sub>IN</sub> | 4,5      | External (P3 <sub>1</sub> ) ↓ Edge Triggered |
| IRQ3 | IRQ3, IEI                                | 6,7      | External (P3 <sub>0</sub> )↓Edge Triggered   |
| IRQ4 | ТО                                       | 8,9      | Internal                                     |
| IRQ5 | T1                                       | 10,11    | Internal                                     |

Block Access. The master CPU may transmit or receive blocks of data via address xxx10101. When the master CPU accesses this address, the UPC register pointed to by the Data Indirection register is read or written. The Data Indirection register is incremented, and the Limit Count register is decremented, for example, when the master CPU issues a read or write to address xxx10101 while the Data Indirection register contains the value 33<sub>H</sub>. The operation causes register 33<sub>H</sub> to be read or written and the Data Indirection register to be incremented to 34<sub>H</sub>. This scheme is well suited to Block I/O Instructions and allows the master CPU to efficiently read or write a block of data to or from the UPC.

#### Table 3. Master CPU/UPC Register Map

|         |       |            | 8000/4   |          |
|---------|-------|------------|----------|----------|
|         |       |            | 8500/4   | 9000/4   |
|         | Iroce |            | No-Shift | Shift    |
| Decimal | Hex   | Identifier | Address  | Address  |
|         |       |            |          |          |
| 0       | 0     | DIC        | xxx11000 | xx11000x |
| 5       | 5     | DIND       |          |          |
| @5**    | @5**  |            | xxx10101 | xx10101x |
| 240     | FO    | MIV        | xxx10000 | xx10000x |
| 254     | FE    | MIC        | xxx11110 | xx11110x |
| *n      |       | DSC0       | xxx00000 | xx00000x |
| n + 1   |       | DSC1       | xxx00001 | xx00001x |
| n+ 2    |       | DSC2       | xxx00010 | xx00010x |
| n+ 3    |       | DSC3       | xxx00011 | xx00011x |
| n + 4   |       | DSC4       | xxx00100 | xx00100x |
| n+ 5    |       | DSC5       | xxx00101 | xx00101x |
| n+ 6    |       | DSC6       | xxx00110 | xx00110x |
| n + 7   |       | DSC7       | xxx00111 | xx00111x |
| n + 8   |       | DSC8       | xxx01000 | xx01000x |
| n+ 9    |       | DSC9       | xxx01001 | xx01001x |
| n + 10  |       | DSCA       | xxx01010 | xx01010x |
| n + 11  |       | DSCB       | xxx01011 | xx01011x |
| n + 12  |       | DSCC       | xxx01100 | xx01100x |
| n + 13  |       | DSCD       | xxx01101 | xx01101x |
| n + 14  |       | DSCE       | xxx01110 | xx01110x |
| n + 15  |       | DSCF       | xxx01111 | xx01111x |

x = don't care

\*n is the value in the IRP x 16

\*\*Master CPU accesses the register address in Register 5.

The Limit Count register  $(04_H)$  is decremented and is used to control the number of bytes to be transferred by master CPU block accesses. If the master CPU attempts a read or write to the UPC after the Limit Count register reaches 0, the access is not completed, the LERR bit (D<sub>1</sub>) of the Data Transfer Control register is set (indicating a limit error), and the LERR error causes an IRQ0 interrupt request.

The IRP field of the Data Transfer Control register, the Data Indirection register, and the Limit Count register are not directly accessible to the master CPU and therefore must be set by the UPC. This allows the UPC to protect itself from master CPU errors and frees the master CPU from tracking the UPC's internal data layout.



\* The shift or no-shift state is set during a hardware reset. If the Wait line is held High during the hardware reset, the 8090/4 is in the shift state after the reset. If WAIT is held Low, it is in the no-shift state. The shift state is maintained until the next hardware reset. Figure 9 shows one way to interface the 8090/4 for the use of no-shift.

Figure 9. DCS Register Addressing Scheme

#### SPECIAL CONFIGURATIONS

The Protopack version of the UPC is identical to the 40-pin ROM-based UPC with the following exceptions:

- All but 36 bytes of internal ROM are omitted from the Protopack RAM/ROM version
- The memory address and data lines are buffered and brought out to the socket on the Protopack. This socket uses a 2Kx8 RAM or ROM.

The Protopack version of the UPC allows the user to prototype the system in hardware with an actual UPC device and to develop the code intended to be mask programmed into the on-chip ROM of the 40-pin UPC for the production system. The Protopack version of the UPC is an extremely versatile part. RAM program memory can be used on the 40-pin Protopack with RAM/ROM for all but 36 bytes of the UPC's memory space. This memory can then be downloaded from the master CPU using a bootstrap program stored in the 36 bytes (C-2F). Figure 10 is a memory map for the RAM version. This package will also accept a ROM, provided that the area from C to 2F is not used for programming.

**Using the Z8094/Z8594 with EPROM or RAM.** The Z8094 Z-UPC and the Z8594 UPC can be used with an EPROM or RAM plugged into the socket on top of the 40-pin package. Instructions for using a RAM are provided in Chapter 8 of the *UPC Technical Manual* (document #00-2055-01). If an EPROM is used, the following design considerations must be observed for proper operation:

- 1. The pin-out for the EPROM is 2716-compatible.
- 2. Programs in the EPROM must begin at 30<sub>H</sub>. The internal bootstrap ROM resides in locations 0C<sub>H</sub> to 2F<sub>H</sub>.
- 3. The LDE instructions that would attempt a write to the EPROM *cannot* be used.
- 4. The UPC must be taken out of the Download mode by the host CPU after a reset. This is accomplished by having the host CPU write two bytes to the UPC. The first byte must reset the Interrupt Pending bit (D5) in the Master CPU Interrupt Control (MIC) register. The second byte must set the End of Message bit (D0) in the same register.



Figure 10. Z8094/Z8594 UPC Memory Map

Any static RAM that can be interchangeably used with a 2716 EPROM can be plugged into the Protopack socket.

**Protopack Pin Functions.** Forty of the pins on the Protopack versions have functions identical to those of the 40-pin version. The remaining 24 pins have additional functions described below. (Figure 11 shows the Protopack versions' pin functions and pin assignments.)

**A<sub>0</sub>-A<sub>10</sub>.** *Program Memory Address Lines* (output). These lines are identical in all RAM/ROM versions in the Protopack. They are used to address 2K bytes of external UPC memory.

**D<sub>0</sub>-D<sub>7</sub>.** *Program Data* (input/output). Data is read in from the external memory on these lines. The RAM version also writes external memory through this bus.

**MDS.** Memory Data Strobe (output, active Low). This signal is Low during an instruction fetch or memory write.

**MR/W.** Memory Read/Write (output RAM versions only). This signal is High when the UPC is fetching an instruction and Low when it is loading external memory.

| Z8094           | Z8594             | -      |                    |                 |
|-----------------|-------------------|--------|--------------------|-----------------|
| + 5 V           | + 5 V             | ۱d     | $\circ$ $\bigcirc$ | 40 P31          |
| PCLK            | PCLK              | 2      |                    | <b>5</b> 39 P36 |
| P37/IEO         | P37/IEO           | 3      |                    | <b>5</b> 38 P27 |
| P30/IEI         | P30/IEI           | 4      |                    | <b>5</b> 37 P26 |
| P35/INT         | P35/INT           | 5      |                    | 36 P25          |
| 32/INTACK       | P32/INTACK        | 6      |                    | 35 P24          |
| DS              | RD                | 7      |                    | 34 P23          |
| R/W             | WR                | ۵ 🗖    |                    | 33 P22          |
| AS              | Ā/D               | 9 🗖    |                    | 32 P21          |
| ĈŜ              | CS 1              | 0      | *                  | 31 P20          |
| GND             | GND 1             |        |                    | 30 P33          |
| WAIT            | WAIT 1            | 2      |                    | 29 P34          |
| AD7             | DB7 1             | 13 🗖 I |                    | 28 P17          |
| AD <sub>6</sub> | DB <sub>6</sub> 1 | 4      |                    | 27 P16          |
| AD <sub>5</sub> | DB <sub>5</sub> 1 | 5      |                    | 26 P15          |
| AD4             | DB4 1             | 6 🗖    | Z8094              | 25 P14          |
| AD3             | DB3 1             | 7      | Z8594              | 24 P13          |
| AD <sub>2</sub> | DB <sub>2</sub> 1 |        | UPC                | 23 P12          |
| AD1             | DB1 1             | 9 🗖    |                    | 22 P11          |
| AD <sub>0</sub> | DB <sub>0</sub> 2 |        |                    | 21 P10          |
|                 |                   |        |                    |                 |

\*SOCKET FOR 2716 EPROM (2K × 8) OR RAM

| Socket Pin           | Definition:           |        |                |
|----------------------|-----------------------|--------|----------------|
| pin 1 A7             | pin 9 D <sub>0</sub>  | pin 17 | D7             |
| pin 2 A <sub>6</sub> | pin 10 D <sub>1</sub> | pin 18 | MDS            |
| pin 3 A <sub>5</sub> | pin 11 D2             | Pin 19 | A10            |
| pin 4 A <sub>4</sub> | pin 12 GND            | pin 20 | GND            |
| pin 5 A <sub>3</sub> | pin 13 D <sub>3</sub> | pin 21 | MR/W           |
| pin 6 A <sub>2</sub> | pin 14 D4             | pin 22 | A <sub>9</sub> |
| pin 7 A <sub>1</sub> | pin 15 D <sub>6</sub> | pin 23 | A <sub>8</sub> |
| pin 8 A <sub>0</sub> | pin 16 D <sub>6</sub> | pin 24 | + 5 V          |
|                      |                       |        |                |

#### Figure 11. Z8094/Z8594 UPC Protopack Pin Assignments

## ADDRESSING MODES

The following notation is used to describe the addressing<br/>modes and instruction operations as shown in the<br/>instruction summary.IIIIIIII

| IRR | Indirect register pair or indirect working-register |
|-----|-----------------------------------------------------|
|     | pair address                                        |
| Irr | Indirect working-register pair only                 |
| Х   | Indexed address                                     |
| DA  | Direct address                                      |

Destination location or contents Source location or contents

Stack Pointer (control register FF<sub>H</sub>)

Flag register (control register FC<sub>H</sub>)

Register Pointer (control register FD<sub>H</sub>)

Interrupt Mask register (control register FB<sub>H</sub>)

Condition code (see list)

Indirect address prefix

Program Counter

### **ADDITIONAL SYMBOLS**

| sing | RA       | Relative address                                                                         |
|------|----------|------------------------------------------------------------------------------------------|
| the  | IM       | Immediate                                                                                |
|      | R        | Register or working-register address                                                     |
| ster | r        | Working-register address only                                                            |
|      | IR       | Indirect-register or indirect working-register address                                   |
|      | lr<br>RR | Indirect working-register address only<br>Register pair or working-register pair address |
|      |          |                                                                                          |

Assignment of a value is indicated by the symbol "←". For example,

#### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

# FLAGS

dst

src

СС

@

SP

PC

RP

IMR

FLAGS

Control Register FC<sub>H</sub> contains the following six flags:

- C Carry flag
- Z Zero flag
- S Sign flag
- V Overflow flag
- D Decimal-adjust flag
- H Half-carry flag

Affected flags are indicated by:

- 0 Cleared to 0
- 1 Set to 1
- Set or cleared according to operation
- Unaffected
   X
   Undefined

**CONDITION CODES** 

Value Mnemonic Meaning Flags Set 1000 Always true С 0111 Carry C = 1NC No carry C = 01111 0110 Ζ Zero Z = 11110 NZ Not zero Z = 0PL Plus 1101 S = 00101 MI Minus S = 1 0100 OV Overflow V = 1NOV No overflow V = 01100 EQ Equal Z = 1 0110 1110 NE Not equal Z = 01001 GE Greater than or equal (S XOR V) = 00001 LT Less than (S XOR V) = 1GT 1010 Greater than [Z OR (S XOR V)] = 0LE 0010 Less than or equal [Z OR (S XOR V)] = 11111 UGE Unsigned greater than or equal C = 00111 ULT Unsigned less than C = 1UGT (C = 0 AND Z = 0) = 11011 Unsigned greater than 0011 ULE Unsigned less than or equal (C OR Z) = 10000 Never true

## **INSTRUCTION FORMATS**

OPC

CCF, DI, EI, IRET, NOP, RCF, RET, SCF

INC r

#### **One-Byte Instructions**



### **Two-Byte Instructions**

۲

## **Three-Byte Instructions**

## **OPCODE MAP**

|               | Lower Nibble (Hex)                         |                                           |                                                        |                                                          |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
|---------------|--------------------------------------------|-------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------|-------------------------------|------------------|--------------|--|--|--|--|--|
|               | 0                                          | 1                                         | 2                                                      | 3                                                        | 4                                                    | 5                                                     | 6                                        | 7                                                     | 8                                                  | 9                                                  | A                                                                                                             | в                                              | с                              | D                             | Е                | F            |  |  |  |  |  |
| C             | 6,5<br><b>DEC</b><br>R <sub>1</sub>        | 6,5<br><b>DEC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADD</b><br>r <sub>1,r2</sub>                 | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>R <sub>1</sub> .IM | 10,5<br><b>ADD</b><br>IR <sub>1</sub> ,IM             | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10.5<br><b>DJNZ</b><br>r <sub>1</sub> RA                                                                   | 12/10 0<br><b>JR</b><br>cc RA                  | 6 5<br>LD<br>r <sub>1</sub> IM | 12/10 0<br><b>JP</b><br>cc DA | 6 5<br>INC<br>r1 |              |  |  |  |  |  |
| 1             | 6.5<br><b>RLC</b><br>R <sub>1</sub>        | 6,5<br><b>RLC</b><br>IR <sub>1</sub>      | 6,5<br>ADC<br>r <sub>1,</sub> r <sub>2</sub>           | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
| 2             | 6,5<br>INC<br>R <sub>1</sub>               | 6,5<br><b>INC</b><br>IR <sub>1</sub>      | 6,5<br>SUB<br>r <sub>1,</sub> r <sub>2</sub>           | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
| 3             | 8,0<br><b>JP</b><br>IRR <sub>1</sub>       | 6,1<br>SRP<br>IM                          | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> .IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
| 4             | 8,5<br><b>DA</b><br>R <sub>1</sub>         | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r <sub>1,</sub> r <sub>2</sub>     | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
| 5             | 10,5<br><b>POP</b><br>R <sub>1</sub>       | 10,5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br>AND<br>r <sub>1,</sub> r <sub>2</sub>           | 6,5<br><b>AND</b><br>r <sub>1</sub> ,ir <sub>2</sub>     | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
| 6             | 6,5<br><b>COM</b><br>R <sub>1</sub>        | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
| bble (Hex)    | 10/12,1<br>PUSH<br>R <sub>2</sub>          | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6,5<br><b>TM</b><br>r <sub>1,</sub> r <sub>2</sub>     | 6,5<br><b>TM</b><br>r <sub>1</sub> ,Ir <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
| Upper Ni<br>m | 10,5<br><b>DECW</b><br>RR <sub>1</sub>     | 10,5<br><b>DECW</b><br>IR <sub>1</sub>    | 12,0<br><b>LDE</b><br>r <sub>1</sub> ,Irr <sub>2</sub> | 18,0<br><b>LDEI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  | 6,1<br>Di    |  |  |  |  |  |
| g             | 6,5<br><b>RL</b><br>R <sub>1</sub>         | 6,5<br><b>RL</b><br>IR <sub>1</sub>       | 12,0<br><b>LDE</b><br>r <sub>2</sub> ,Irr <sub>1</sub> | 18,0<br><b>LDEI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  | 6,1<br>El    |  |  |  |  |  |
| ļ             | 10,5<br>INCW<br>RR <sub>1</sub>            | 10,5<br>INCW<br>IR <sub>1</sub>           | 6,5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  | 14,0<br>RET  |  |  |  |  |  |
| E             | 6,5<br>CLR<br>R <sub>1</sub>               | 6,5<br><b>CLR</b><br>IR <sub>1</sub>      | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  | 16,0<br>IRET |  |  |  |  |  |
| c             | 6,5<br>RRC<br>R <sub>1</sub>               | 6,5<br><b>RRC</b><br>IR <sub>1</sub>      | 12,0<br>LDC<br>r <sub>1</sub> ,Irr <sub>2</sub>        | 18,0<br><b>LDCI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                          | 10,5<br><b>LD</b><br>r <sub>1</sub> ,x,R <sub>2</sub> |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  | 6,5<br>RCF   |  |  |  |  |  |
| C             | 6,5<br>SRA<br>R <sub>1</sub>               | 6,5<br>SRA<br>IR <sub>1</sub>             | 12,0<br>LDC<br>r <sub>2</sub> ,irr <sub>1</sub>        | 18,0<br>LDCI<br>Ir <sub>2</sub> ,Irr <sub>1</sub>        | 20,0<br>CALL*<br>IRR1                                |                                                       | 20,0<br><b>CALL</b><br>DA                | 10,5<br>LD<br>r <sub>2</sub> ,x,R <sub>1</sub>        |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  | 6,5<br>SCF   |  |  |  |  |  |
| E             | 6,5<br>RR<br>R <sub>1</sub>                | 6,5<br><b>RR</b><br>IR <sub>1</sub>       |                                                        | 6,5<br>LD<br>r <sub>1</sub> ,IR <sub>2</sub>             | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br>LD<br>IR <sub>2</sub> ,R <sub>1</sub>         | 10,5<br><b>LD</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                                                               |                                                |                                |                               |                  | 6,5<br>CCF   |  |  |  |  |  |
| F             | 8,5<br>SWAP<br>R <sub>1</sub>              | SWAP<br>IR1                               |                                                        | 6,5<br>LD<br>Ir <sub>1</sub> ,r <sub>2</sub>             |                                                      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>  |                                          |                                                       | V                                                  | V                                                  | •                                                                                                             |                                                | V                              |                               | V                | 6,0<br>NOP   |  |  |  |  |  |
|               |                                            |                                           | 2                                                      |                                                          |                                                      |                                                       | 3                                        |                                                       |                                                    |                                                    | 2                                                                                                             |                                                |                                | 3                             | _                | 1            |  |  |  |  |  |
|               |                                            |                                           |                                                        | LOV<br>OPC<br>NIB                                        | WER<br>CODE<br>BLE                                   |                                                       | E                                        | sytes per                                             | INSTRUCTIO                                         | prt                                                |                                                                                                               |                                                |                                |                               |                  |              |  |  |  |  |  |
|               | EXECUTION<br>CYCLES 4 CYCLES<br>UPPER 10,5 |                                           |                                                        |                                                          |                                                      |                                                       |                                          |                                                       |                                                    |                                                    | <b>Legend</b><br>R = 8-b<br>r = 4-bit<br>R <sub>1</sub> or r <sub>1</sub><br>R <sub>2</sub> or r <sub>2</sub> | t address<br>address<br>= Dst add<br>= Src add | ress                           |                               |                  |              |  |  |  |  |  |
|               |                                            | NIBB                                      | LE                                                     | R <sub>2</sub>                                           | ,R1                                                  | mitemO                                                |                                          |                                                       |                                                    |                                                    | Sequen<br>Opcode                                                                                              | i <b>ce:</b><br>, First Ope                    | rand, Sec                      | ond Opera                     | nd               |              |  |  |  |  |  |
|               |                                            |                                           | FIRS<br>OPERAN                                         | τ/<br>D                                                  |                                                      | SECONE                                                | )<br>ID                                  |                                                       |                                                    |                                                    | NOTE The blank areas are not defined                                                                          |                                                |                                |                               |                  |              |  |  |  |  |  |

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

## INSTRUCTION SUMMARY

|                                               | Addr Mode         |                                       | Opcode                | F | lag | s A | Affe | ecte | ed |                                                                                                     | Addr                      | Mode           | Opcode                | Flags Affected |   |   |   |   |   |
|-----------------------------------------------|-------------------|---------------------------------------|-----------------------|---|-----|-----|------|------|----|-----------------------------------------------------------------------------------------------------|---------------------------|----------------|-----------------------|----------------|---|---|---|---|---|
| and Operation                                 | dst               | src                                   | Byte<br>(Hex)         | С | z   | s   | v    | D    | н  | and Operation                                                                                       | dst                       | src            | Byte<br>(Hex)         | С              | z | s | v | D | н |
| <b>ADC</b> dst,src<br>dst ← dst + src + C     | (Not              | e 1)                                  | 10                    | * | *   | *   | *    | 0    | *  | <b>JR</b> cc,dst<br>if cc is true,                                                                  | RA                        |                | cB<br>c = 0 - F       |                |   |   |   |   |   |
| ADD dst,src<br>dst ← dst + src                | (Not              | e 1)                                  | 0□                    | * | *   | *   | *    | 0    | *  | Range. + 127, - 12                                                                                  | 8                         |                |                       |                |   |   |   |   |   |
| AND dst,src<br>dst ← dst AND src              | (Not              | e 1)                                  | 5□                    |   | *   | *   | 0    |      |    | LD dst,src<br>dst ← src                                                                             | r<br>r<br>R               | lm<br>R<br>r   | rC<br>r8<br>r9        |                |   |   |   |   |   |
| CALL dst<br>SP ← SP – 2<br>@SP ← PC; PC ← dst | DA<br>IRR         |                                       | D6<br>D4              |   |     |     |      |      |    |                                                                                                     | r<br>X                    | X<br>r         | r = 0 - F<br>C7<br>D7 |                |   |   |   |   |   |
| CCF<br>C ← NOT C                              |                   |                                       | EF                    | * | _   |     |      |      |    |                                                                                                     | r<br>Ir<br>R              | ir<br>r<br>R   | E3<br>F3<br>E4        |                |   |   |   |   |   |
| CLR dst<br>dst ← 0                            | R<br>IR           |                                       | B0<br>B1              |   |     | _   |      |      |    |                                                                                                     | R<br>R<br>IR              | IR<br>IM<br>IM | E5<br>E6<br>E7        |                |   |   |   |   |   |
| dst ← NOT dst                                 | IR                |                                       | 61                    |   | *   | *   |      |      |    | LDC dst,src                                                                                         | IR<br>r                   | R<br>Irr       | F5<br>C2              | _              |   |   |   |   |   |
| dst – src                                     | (NO               | e 1)                                  | АЦ                    | * | *   | *   | *    |      |    | dst ← src                                                                                           | Irr                       | r              | D2                    |                |   |   |   |   |   |
| <b>DA</b> dst<br>dst ← DA dst                 | R<br>IR           |                                       | 40<br>41              | * | *   | *   | Х    | _    |    | <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr +                                            | lr<br>Irr<br>1            | lrr<br>Ir      | C3<br>D3              |                | _ | - |   |   | _ |
| <b>DEC</b> dst<br>dst <del>←</del> dst – 1    | R<br>IR           |                                       | 00<br>01              |   | *   | *   | *    |      |    | <b>LDE</b> dst,src<br>dst ← src                                                                     | r<br>Irr                  | lrr<br>r       | 82<br>92              |                |   |   | _ |   |   |
| DECW dst<br>dst ← dst - 1                     | RR<br>IR          |                                       | 80<br>81              |   | *   | *   | *    |      |    | LDEI dst,src<br>dst ← src                                                                           | lr<br>Irr                 | lrr<br>Ir      | 83<br>93              |                |   | _ |   | _ |   |
| <b>DI</b><br>IMR (7) ← 0                      |                   |                                       | 8F                    |   |     |     |      |      | ·  | $\frac{\mathbf{r} \leftarrow \mathbf{r} + 1; \mathbf{rr} \leftarrow \mathbf{rr} + 1}{\mathbf{NOP}}$ | 1                         |                | FF                    |                |   |   |   |   |   |
| DJNZ r,dst<br>r ← r – 1<br>if r ≠ 0           | RA                | • • • • • • • • • • • • • • • • • • • | rA = 0 - F            |   |     |     |      |      |    | <b>OR</b> dst,src<br>dst ← dst OR src                                                               | (No                       | te 1)          | 4                     |                | * | * | 0 |   |   |
| PC ← PC + dst<br>Range: +127, -128            |                   |                                       |                       |   |     |     |      |      |    | <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                                                         |                           | R<br>IR        | 50                    |                |   |   |   | _ |   |
| EI<br>IMR (7) ← 1                             |                   |                                       | 9F                    |   |     | -   |      |      | ·  | <b>PUSH</b> src<br>SP ← SP - 1; @SP                                                                 | ← src                     | R              | 70<br>71              |                |   |   |   |   | _ |
| <b>INC</b> dst<br>dst ← dst + 1               | r<br>R            |                                       | rE<br>r = 0 - F<br>20 |   | *   | *   | *    |      |    | <b>RCF</b><br>C ← 0                                                                                 |                           |                | CF                    | 0              | _ | _ |   | - |   |
| INCW dst<br>dst ← dst + 1                     | RR<br>IR          |                                       | A0<br>A1              |   | *   | *   | *    |      |    | <b>RET</b><br>PC ← @SP, SP ← SI                                                                     | P + 2                     |                | AF                    |                |   |   |   |   |   |
|                                               |                   |                                       | BF                    | * | *   | *   | *    | *    | *  | RL dst                                                                                              | פר <mark>ו</mark> א<br>וא |                | 90<br>91              | *              | * | * | * |   |   |
| PC $\leftarrow @SP; SP \leftarrow SP$         | - 3P +<br>+ 2; II | י<br>MR (7)                           | ←1                    |   |     |     |      |      |    | RLC dst                                                                                             | ר R<br>R                  |                | 10<br>11              | *              | * | * | * | - |   |
| JP cc,dst<br>if cc is true                    | DA                |                                       | cD<br>c = 0 - F       |   |     | -   |      |      | ·  | RR dst                                                                                              | ם R<br>וR                 |                | E0<br>E1              | *              | * | * | * |   |   |
| PU - asi                                      |                   |                                       | 30                    |   |     |     |      |      |    |                                                                                                     |                           |                | A.G                   |                |   |   |   |   |   |
# **INSTRUCTION SUMMARY** (Continued)

|                                           | Addr      | Mode  | Opcode   | F | Flags Affected |   |   |   |   |
|-------------------------------------------|-----------|-------|----------|---|----------------|---|---|---|---|
| and Operation                             | dst src   |       | (Hex)    | С | z              | s | ۷ | D | н |
| RRC dst                                   | ] R<br>IR |       | C0<br>C1 | * | *              | * | * |   |   |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No       | te 1) | 3□       | * | *              | * | * | 1 | * |
| <b>SCF</b><br>C ← 1                       |           |       | DF       | 1 |                |   |   |   |   |
|                                           | ] R<br>IR |       | D0<br>D1 | * | *              | * | 0 |   |   |
| <b>SRP</b> src<br>RP ← src                |           | lm    | 31       |   |                |   |   |   |   |
| SUB dst,src<br>dst ← dst ← src            | (No       | te 1) | 2□       | * | *              | * | * | 1 | * |
| SWAP dst                                  | R<br>IR   |       | F0<br>F1 | Х | *              | * | Х |   |   |
| TCM dst,src<br>(NOT dst) AND src          | (Not      | te 1) | 6□       |   | *              | * | 0 |   |   |
| TM dst,src<br>dst AND src                 | (Not      | te 1) | 7□       |   | *              | * | 0 |   |   |

| Instruction                             | Addr Mode | Opcode | F | lag | IS A | \ffe | cte | d |
|-----------------------------------------|-----------|--------|---|-----|------|------|-----|---|
| and Operation                           | dst ^src  | (Hex)  | С | z   | s    | v    | D   | н |
| <b>XOR</b> dst,src<br>dst ← dst XOR src | (Note 1)  | B□     | _ | *   | *    | 0    |     |   |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a □ in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower         |
|------|------|---------------|
| dst  | src  | Opcode Nibble |
| r    | r    | 2             |
| r    | Ir   | 3             |
| R    | R    | 4             |
| R    | IR   | 5             |
| R    | IM   | 6             |
| IR   | IM   | 7             |

# REGISTERS



Figure 12. Port Mode Registers



Z8090/4 and Z8590/4 UPC

# **REGISTERS** (Continued)



Figure 17. UPC Counter/Timer Registers

#### Table 4. Control Register Reset Conditions

| Control Register                                            | D7 | D <sub>6</sub> | D <sub>5</sub>          | D4    | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Comments                                                                                                                       |
|-------------------------------------------------------------|----|----------------|-------------------------|-------|----------------|----------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------|
| 00 <sub>H</sub><br>Data Transfer Control Register           | х  | х              | х                       | х     | 0              | 0              | 0              | 0              | Disable data transfer from master CPU                                                                                          |
| 04 <sub>H</sub><br>Limit Count Register                     |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| 05 <sub>H</sub><br>Data Indirection Register                |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| F0 <sub>H</sub><br>Interrupt Vector Register                |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| F1 <sub>H</sub><br>Timer Mode                               | 0  | 0              | 0                       | 0     | 0              | 0              | 0              | 0              | Stops T0 and T1                                                                                                                |
| F2 <sub>H</sub><br>T0 Register                              |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| F3 <sub>H</sub><br>T0 Prescaler                             | х  | Х              | х                       | Х     | Х              | х              | 0              | 0              | Single-Pass mode                                                                                                               |
| F4 <sub>H</sub><br>T1 Register                              |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| F5 <sub>H</sub><br>T1 Prescaler                             | x  | Х              | X                       | Х     | Х              | х              | 0              | 0              | Single-Pass mode External clock source                                                                                         |
| F6 <sub>H</sub><br>Port 2 Mode                              | 1  | 1              | 1                       | 1     | 1              | 1              | 1              | 1              | Port 2 lines defined as inputs                                                                                                 |
| F7 <sub>H</sub><br>Port 3 Mode                              | 0  | 0              | 0                       | 0     | х              | 1              | 0              | 0              | Ports 1, 2 open drain;<br>$P3_5 = INT; P3_0, P3_1, P3_2,$<br>$P3_3$ defined as input; P3_4,<br>$P3_6, P3_7$ defined as output. |
| F8 <sub>H</sub><br>Port 1 Mode                              | 1  | 1              | 1                       | 1     | 1              | 1              | 1              | 1              | Port 1 lines defined as inputs                                                                                                 |
| F9 <sub>H</sub><br>Interrupt Priority                       |    |                | <b></b>                 | Not D | efined         |                |                |                |                                                                                                                                |
| FA <sub>H</sub><br>Interrupt Request                        | х  | х              | 0                       | 0     | 0              | 0              | 0              | 0              | Reset Interrupt Request                                                                                                        |
| FB <sub>H</sub><br>Interrupt Mask                           | 0  | х              | х                       | х     | х              | х              | х              | х              | Interrupts disabled                                                                                                            |
| FC <sub>H</sub><br>Flag Register                            |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| FD <sub>H</sub><br>Register Pointer                         |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| FE <sub>H</sub><br>Master CPU Interrupt<br>Control Register | 0  | 0              | 0                       | 0     | 0              | 0              | 0              | 0              | Master CPU interrupt disabled;<br>wait enable when write;<br>lower chain enabled                                               |
| FF <sub>H</sub><br>Stack Pointer                            |    |                |                         | Not D | efined         |                |                |                |                                                                                                                                |
| NOTE <sup>.</sup> X means not defined                       |    |                | in a frend de la freira |       |                |                |                |                |                                                                                                                                |

787

# MASTER CPU INTERFACE TIMING Z8590/4



# **INTERRUPT ACKNOWLEDGE TIMING Z8590/94**



# **Z8590/4 AC CHARACTERISTICS**

|        |                        |                                | 4 M | Hz   |         |
|--------|------------------------|--------------------------------|-----|------|---------|
| Number | Symbol                 | Parameter                      | Min | Max  | Notes*† |
| 1      | TrC                    | Clock Rise Time                |     | 20   |         |
| 2      | TwCH                   | Clock High Width               | 105 | 1855 |         |
| 3      | TfC                    | Clock Fall Time                |     | 20   |         |
| 4      | TwCl                   | Clock Low Width                | 105 | 1855 |         |
| 5      | ТрС                    | Clock Period                   | 250 | 2000 |         |
| 6      | TsA/D(WR)              | A/D to WR ↓ Setup Time         | 80  |      |         |
| 7      | TsA/D(RD)              | A/D to RD↓Setup Time           | 80  |      |         |
| 8      | ThA/D(WR)              | A/D to WR ↑ Hold Time          | 30  |      |         |
| 9      | ThA/D(RD)              | A/D to RD t Hold Time          | 30  |      |         |
| 10     | TsCSf(WR)              | CS↓toWR↓Setup Time             | 0   |      |         |
| 11     | TsCSf(RD)              | CS↓to RD↓Setup Time            | 0   |      |         |
| 12     | TsCSr(WR)              | CS↑to WR↓Setup Time            | 60  |      |         |
| 13     | TsCSr(RD)              | CS ↑ to RD ↓ Setup Time        | 60  |      |         |
| 14     | ThCS(WR)               | CS to WR ↑ Hold Time           | 0   |      |         |
| 15     | ThCS(RD)               | CS to RD ↑ Hold Time           | 0   |      |         |
| 16     | TsDI(WR)               | Data in to WR ↓ Setup Time     | 0   |      |         |
| 17     | Tw(WR)                 | WR Low Width                   | 390 |      |         |
| 18     | Tw(RD)                 | RD Low Width                   | 390 |      |         |
| 19     | ThWR(DI)               | Data in to WR ↑ Hold Time      | 0   |      |         |
| 20     | TdRD(DI)               | Data Valid from RD ↓ Delay     |     |      | [1,3]   |
| 21     | ThRD(DI)               | Data Valid to RD ↑ Hold Time   | 0   |      | [3]     |
| 22     | TdRD(DI <sub>Z</sub> ) | Data Bus Float Delay from RD † |     | 70   | [3]     |
| 23     | TdRD(DB <sub>A</sub> ) | RD↓to Read Data Active Delay   | 0   |      | [3]     |
| 24     | TdWR(W)                | WR↓to WAIT↓Delay               |     | 150  |         |
| 25     | TdRD(W)                | RD ↓ to WAIT ↓ Delay           |     | 150  |         |
| 26     | TdDI(W)                | Data Valid to WAIT ↑ Delay     | 0   |      | [3]     |
| 27     | TsACK(RD)              | INTACK↓to RD↓Setup Time        | 90  |      | [2]     |
| 28     | TdRD(DI)               | RD↓to Vector Valid Delay       |     | 255  |         |
| 29     | ThRD(ACK)              | RD↑ to INTACK↑ Hold Time       | 0   |      |         |
| 30     | ThIEI(RD)              | IEI to RD ↑ Hold Time          | 100 |      |         |
| 31     | TwRDI                  | RD (Acknowledge) Low Width     | 255 |      |         |
| 32     | TdIEI(IEO)             | IEI to IEO Delay               |     | 120  | [3]     |
| 33     | TsIEI(RD)              | IEI to RD↓Setup Time           | 150 |      |         |
| 34     | TdACKf(IEO)            | INTACK ↓ to IEO ↓ Delay        |     | 250  |         |
| 35     | TdACKr(IEO)            | INTACK ↑ to IEO ↑ Delay        |     | 250  |         |

[1] This parameter is dependent on the state of the UPC at the time of master CPU access.

[2] In case where daisy chain is not used.

[3] All output ac parameters use test load 1.

\* Timings are preliminary and subject to change. Units in nanoseconds

(ns). † The timing characteristics given reference 2.0V as High and 0.8V as Low.

## **Z8090/4 MASTER CPU INTERFACE TIMING**



# **Z8090/4 INTERRUPT ACKNOWLEDGE TIMING**



# **Z8090/4 AC CHARACTERISTICS**

|        |             |                                                  | 4 N | ٨Hz  |         |
|--------|-------------|--------------------------------------------------|-----|------|---------|
| Number | Symbol      | Parameter                                        | Min | Max  | Notes*† |
| 1      | TrC         | Clock Rise Time                                  |     | 20   |         |
| 2      | TwCh        | Clock High Width                                 | 105 | 1855 |         |
| 3      | TfC         | Clock Fall Time                                  |     | 20   |         |
| 4      | TwCl        | Clock Low Width                                  | 105 | 1855 |         |
| 5      | ТрС         | Clock Period                                     | 250 | 2000 |         |
| 6      | TsCS(AS)    | CS to AS ↑ Setup Time                            | 0   |      | [1]     |
| 7      | ThCS(AS)    | CS to AS ↑ Hold Time                             | 60  |      | [1]     |
| 8      | TsA(AS)     | Address to AS ↑ Setup Time                       | 30  |      | [1]     |
| 9      | ThA(AS)     | Address to AS ↑ Hold Time                        | 50  |      | [1]     |
| 10     | TwAS        | AS Low Width                                     | 70  |      |         |
| 11     | TdDS(DR)    | DS ↑ to Read Data Not Valıd                      | 0   |      |         |
| 12     | TdDS(DRz)   | DS ↑ to Read Data Float Delay                    |     | 70   | [2]     |
| 13     | TdAS(DS)    | AS ↑ to DS ↓ Delay                               | 60  | 2095 |         |
| 14     | TdDS(AS)    | DS ↑ AS ↓ Delay                                  | 50  |      |         |
| 15     | ThDW(DS)    | Write Data to $\overline{\text{DS}}$ † Hold Time | 30  |      | [1]     |
| 16     | TdDS(DR)    | DS ↓ to Read Data Valid Delay                    |     |      | [3]     |
| 17     | TdAz(DS)    | Address Float to DS Delay                        | 0   |      |         |
| 18     | TwDS        | DS Low Width                                     | 390 |      |         |
| 19     | TsRWR(DS)   | R/₩ (Read) to DS ↓ Setup Time                    | 100 |      |         |
| 20     | TsRWW(DS)   | R/W (Write) to DS ↓ Setup Time                   | 0   |      |         |
| 21     | TsDW(DSf)   | Write Data to DS ↓ Setup Time                    | 30  |      |         |
| 22     | TdAS(W)     | AS ↑ to WAIT ↓ Valıd Delay                       |     | 195  |         |
| 23     | ThRW(DS)    | R/W to DS ↑ Hold Time                            | 60  |      |         |
| 24     | TsDR(W)     | Read Data Valid to WAIT ↑                        | 0   |      |         |
| 25     | TsIA(AS)    | INTACK to AS ↑ Setup Time                        | 0   |      |         |
| 26     | ThIA(AS)    | INTACK to AS t Hold Time                         | 250 |      |         |
| 27     | TdAS(DSA)   | AS ↑ to DS ↓ (Acknowledge) Delay                 | 940 |      |         |
| 28     | TdDSA(DR)   | DS ↓ (Acknowledge) to Read Data Valıd Delay      |     | 360  |         |
| 29     | TwDSA       | DS↓(Acknowledge) Low Width                       | 475 |      |         |
| 30     | TdAS(IEO)   | AS ↑ to IEO Delay                                |     | 290  |         |
| 31     | TdIEIf(IEO) | IEI to IEO Delay                                 |     | 120  |         |
| 32     | TsIEI(DSA)  | IEI to DS ↓ (Acknowledge) Setup Time             | 150 |      |         |
| 33     | TdDS(INT)   | DS↓ to INT Delay                                 |     | 500  |         |
| 34     | ThIEI(DS)   | IEI to DS ↑ Hold Time                            | 100 |      |         |

# Z8090/4 and Z8590/4 UPC

NOTES.

[1] Parameter does not apply to Interrupt Acknowledge transactions.

[2] The maximum value for TdAS(DS) does not apply to Interrupt Acknowledge transactions. \* Timings are preliminary and subject to change Units in nanoseconds (ns)

+ The timing characteristics given reference 2 0V as High and 0 8V as Low All output ac parameters use test load 1

[3] This parameter is dependent on the state of UPC at the time of master CPU access.

# **HANDSHAKE TIMING**



#### Input Handshake



**Output Handshake** 

# **AC CHARACTERISTICS**

Handshake Timing

|        |           |                                       | 4 MHz |     |         |  |  |  |
|--------|-----------|---------------------------------------|-------|-----|---------|--|--|--|
| Number | Symbol    | Parameter                             | Min   | Max | Notes*† |  |  |  |
| 1      | TsDI(DA)  | Data in Setup Time                    | 0     |     |         |  |  |  |
| 2      | ThDA(DI)  | Data in Hold Time                     | 230   |     |         |  |  |  |
| 3      | TwDA      | Data Available Width                  | 175   |     | [1,2]   |  |  |  |
| 4      | TdDAL(RY) | Data Available Low to Ready           | 20    | 175 | [1,2]   |  |  |  |
|        |           | Delay Time                            | 0     |     | [2,3]   |  |  |  |
| 5      | TdDAH(RY) | Data Available High to Ready          |       | 150 | [1,2]   |  |  |  |
|        |           | Delay Time                            | 0     |     | [2,3]   |  |  |  |
| 6      | TdDO(DA)  | Data Out to Data Available Delay Time | 50    |     | [2]     |  |  |  |
| 7      | TdRY(DA)  | Ready to Data Available Delay Time    | 0     | 205 | [2]     |  |  |  |

NOTES

[1] Input Handshake.

[2] Test Load 1.

 [3] Output Handshake
 \* Timings are preliminary and subject to change. Units in nanoseconds (ns).

† All timing references assume 2.0V for a logic "1" and 0 8V for a logic "0" All output ac parameters use test load 1

# **RESET TIMING**

8090/8094 8590/8594



# **AC CHARACTERISTICS**

8090/8094 Reset Timing

|        |           | 4 MHz                                                                          |     |     |         |  |
|--------|-----------|--------------------------------------------------------------------------------|-----|-----|---------|--|
| Number | Symbol    | Parameter                                                                      | Min | Max | Notes*† |  |
| 1      | TdDSQ(AS) | Delay from DS ↑ to AS ↓ for No Reset                                           | 40  |     | [2]     |  |
| 2      | TdASQ(DS) | Delay from $\overline{AS} \uparrow$ to $\overline{DS} \downarrow$ for No Reset | 50  |     | [2]     |  |
| 3      | TwRES     | Minimum Width of $\overline{AS}$ and $\overline{DS}$ both Low for Reset        | 250 |     | [1,2]   |  |

NOTES.

[1] Internal reset signal is 1/2 to 2 clock delays from external reset condition

[2] 8090, 8094
\* Timings are preliminary and subject to change Units in nanoseconds (ns).

† All timing references assume 2.0V for a logic "1" and 0 8V for a logic "0"

#### 8590/8594 Reset Timing

|        |           |                                                                         | 4 MHz |     |         |  |  |  |  |
|--------|-----------|-------------------------------------------------------------------------|-------|-----|---------|--|--|--|--|
| Number | Symbol    | Parameter                                                               | Min   | Max | Notes*† |  |  |  |  |
| 1      | TdRDQ(WR) | Delay from RD ↑ to WR ↓ for No Reset                                    | 40    |     | [2]     |  |  |  |  |
| 2      | TdWRQ(RD) | Delay from WR ↑ to RD ↓ for No Reset                                    | 50    |     | [2]     |  |  |  |  |
| 3      | TwRES     | Minimum Width of $\overline{WR}$ and $\overline{RD}$ both Low for Reset | 250   |     | [1,2]   |  |  |  |  |

NOTES

[1] Internal reset signal is 1/2 to 2 clock delays from external reset condition

[2] 8590, 8594

\* Timings are preliminary and subject to change Units in nanoseconds

(ns)

† All timing references assume 2.0V for a logic "1" and 0 8V for a logic "0".

# **RAM VERSION PROGRAM MEMORY TIMING**



\* This signal is not available externally.

# AC CHARACTERISTICS

RAM Version Program Memory Timing

|        |             |                                                              | 4 M | /Hz |         |
|--------|-------------|--------------------------------------------------------------|-----|-----|---------|
| Number | Symbol      | Parameter                                                    | Min | Max | Notes*† |
| 1      | TwMAS       | Memory Address Strobe Width                                  | 60  |     | [1]     |
| 2      | TdA(MAS)    | Address Valid to Memory Address Strobe                       | 30  |     | [1]     |
| 3      | TdMR/W(MAS) | Memory Read/Write to Memory Address Strobe                   | 30  |     | [1]     |
| 4      | TdMDS(A)    | Memory Data Strobe 1 to Address Change Delay                 | 60  |     |         |
| 5      | TdMDS(MR/W) | Memory Data Strobe ↑ to Memory Read/Write Not<br>Valid Delay | 80  |     |         |
| 6      | Tw(MDS)     | Memory Data Strobe Width (Write Case)                        | 160 |     | [2]     |
| 7      | TdDO(MDS)   | Data Out Valid to Memory Data Strobe ↓ Delay                 | 30  |     | [1]     |
| 8      | TdMDS(DO)   | Memory Data Strobe 1 to Data Out Change Delay                | 30  |     | [1]     |
| 9      | Tw(MDS)     | Memory Data Strobe Width (Read Case)                         | 230 |     | [2]     |
| 10     | TdMDS(DI)   | Memory Data Strobe ↓ to Data In Valid Delay                  |     | 160 | [3]     |
| 11     | TdMAS(DI)   | Memory Address Strobe 1 to Data In Valid Delay               |     | 280 | [3]     |
| 12     | ThMDS(DI)   | Memory Data Strobe 1 to Data In Hold Time                    | 0   |     |         |
| 13     | TwSY        | Instruction Sync Out Width                                   | 160 |     |         |
| 14     | TdSY(MDS)   | Instruction Sync Out to Memory Data Strobe Delay             | 200 |     |         |
| 15     | Twl         | Interrupt Request via Port 3 Input Width                     | 100 |     |         |

NOTES

 Delay times are specified for an input clock frequency of 4 MHz. When operating at a lower frequency, the increase in input clock period must be added to the specified delay time.

[2] Data strobe width is specified for an input clock frequency of 4 MHz. When operating at a lower frequency, the increase in three input clock periods must be added to the specified width. Data strobe width varies according to the instruction being executed. [3] Address strobe and data strobe to data in valid delay times represent memory system acess times and are given for a 4 MHz input frequency.

\* Timings are preliminary and subject to change. Units in nanoseconds (ns).

+ All timing references assume 2.0V for a logic "1" and 0.8V for a logic "0". All output ac parameters use test load 2.

# STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

■  $+4.75V \le V_{CC} \le +5.25V$ 



Figure 18. Test Load 1

•  $V_{SS} = GND = 0V$ 

■  $0^{\circ}C \leq T_A \leq +70^{\circ}C$ 

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.



Figure 19. Test Load 2

# **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              |                          |
|---------------------|--------------------------|
| Operating Ambient   |                          |
| Temperature         | See Ordering Information |
| Storage Temperature | 65°C to +150°C           |

# **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol          | Parameter                      | Min  | Max | Unit | Condition                  | Notes |
|-----------------|--------------------------------|------|-----|------|----------------------------|-------|
| VCH             | Clock Input High Voltage       | 2.4  | Vcc | V    |                            |       |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8 | V    |                            |       |
| VIH             | Input High Voltage             | 2.0  | Vcc | V    |                            |       |
| VIL             | Input Low Voltage              | -0.3 | 0.8 | V    |                            |       |
| VOH             | Output High Voltage            | 2.4  |     | V    | $I_{OH} = -250 \mu A$      | 1     |
| VOL             | Output Low Voltage             |      | 0.4 | V    | $I_{OL} = +2.0 \text{ mA}$ | 1     |
| ۱ <sub>۱L</sub> | Input Leakage                  | - 10 | 10  | μA   | 0≤V <sub>IN</sub> ≤+5.25V  |       |
| IOL             | Output Leakage                 | - 10 | 10  | μA   | 0≤V <sub>IN</sub> ≤+5.25V  |       |
| lcc             | V <sub>CC</sub> Supply Current |      | 250 | mA   |                            | 2     |

1. For  $A_0$ - $A_{11}$ ,  $D_0$ - $D_7$ , and MR/ $\overline{W}$  on the Protopack versions,  $I_{OH} = 100 \,\mu$ A and  $I_{OL} = 1.0 \,\text{mA}$ .

2. For Protopack versions,  $I_{CC} = 250$  mA plus the current for the memory IC used.

# **ORDERING INFORMATION**

# UPC Non-Multiplexed Bus, XRAM 4.0 MHz 40-pin Protopack

Z8594 RS

#### UPC, 2K ROM, 4.0 MHz 40-pin DIP 28590 PS 28590 CS

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

796

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C \\ E = -40^{\circ}C \text{ to } + 85^{\circ}C \\ M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

- R = Protopack
- T = Low Profile Protopack
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

#### FLOW B = 883 Class B

\*For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications. †Available soon

# Z-UPC, XRAM, 4.0 MHz 40-pin Protopack Z8094 RS

#### **Z-UPC, 2K ROM, 4.0 MHz 40-pin DIP** Z8090 PS Z8090 CS

# **Product** Specification

#### April 1985

**Z8516 DTC** 

- FEATURES
- Two independent multi-function channels
- Transfer Modes: single, demand dedicated with bus hold, demand dedicated with bus release, demand interleave
- Memory/peripheral transfers up to 2.66 Megabyte/ second at 4MHz and 4 Megabyte/second at 6MHz
- Memory/memory flowthrough transfer up to 1.33 Megabyte/second at 4MHz and 2 Megabyte/second at 6 MHz
- 16 Megabyte physical addressing range in each address space
- Data types: byte-to-byte, word-to-word, byte/word funneling
- Automatic loading/reloading of control parameters by each channel

# **GENERAL DESCRIPTION**

The Z8516 Universal DMA Transfer Controller (DTC) is a high performance peripheral interface circuit for non-Z-BUS CPUs (Figure 1). In addition to providing data block transfer capability between memory and peripherals, each of the DTC's two channels can perform peripheral-to-peripheral and memory-to-memory transfers (Figure 2). A special Search Mode of Operation compares data read from a memory or peripheral source with the contents of a pattern register.

For all DMA operations (search, transfer, and transferand-search), the DTC can operate with either byte or word data sizes. In some system configurations it may be necessary to transfer between word-organized memory and a byte-oriented peripheral. The DTC provides a byte packing/unpacking capability through its byte-word funnelling transfer or transfer-and-search option. Some DMA applications may continuously transfer data between

- Optional automatic chaining of operations
- Masked data pattern matching for search operations
- Vectored interrupts on selected transfer conditions
- Software or hardware wait state insertion
- Address increment, decrement, or hold
- Channel interleave operations
- Interleave operations with system bus
- Base registers for efficient repetitive operations
- Reload word table for efficient channel initialization
- Software DMA request

the same two memory areas; these applications may not require the flexibility inherent in reloading registers from memory tables. To service these repetitive DMA operations, base registers, which reinitialize the current source and destination Address and Operation Count registers, are provided on each channel. To change the data transfer direction under CPU control, provision is made for reassigning the source address as a destination and the destination as a source, eliminating the need for actual reloading of these address registers.

DMA devices frequently must interface to slow peripherals or slow memory. In addition to providing a hardware WAIT input, the Z8516 DTC allows the user to program the automatic insertion of either 0, 1, 2, or 4 wait states for either source or destination addresses. The user may even disable the wait pin function and exclusively use these softwareprogrammed wait states. High throughput and powerful transfer options are less useful if a DMA requires frequent reloading by the host CPU. The Z8516 minimizes CPU interactions by allowing each channel to load its control parameters from memory into the channel's control registers. The only CPU action required is to load the control parameter table's address into the channel's Chain Address register and then issue a Start Chain Command to start the register loading operation. This reloading operation is called command chaining and the table is called the Chain Control Table.

The Z8516 DTC is packaged in a 48-pin DIP and uses a single + 5V power supply.



Figure 1. DTC Block Diagram



Figure 2. DTC Configuration

# SIGNAL DESCRIPTIONS (Figures 3 and 4)

**AD**<sub>0</sub>-**AD**<sub>15</sub>. Address/Data Bus (bidirectional, active High, 3-state). The time-multiplexed bus is used for all I/O and memory transactions. AD<sub>0</sub> is the least significant bit position; AD<sub>15</sub> is the most significant. The presence of addresses is defined by the timing edge of ALE; the

asserted or requested presence of data is defined by the DS signal. When the DTC is in control of the system bus, it dominates the AD Bus; when the DTC is not in control of the system bus, the CPU or other external devices dominate the AD Bus.



**A<sub>16</sub>-A<sub>23</sub>.** Upper Address Bus (output, 3-state). A<sub>16</sub>-A<sub>23</sub> are activated only when the DTC is controlling the system bus. Combined with the lower 16 address bits appearing on AD<sub>0</sub> through AD<sub>15</sub>, this 24-bit linear address allows the DTC to access anywhere within 16 Megabytes of memory.

**ALE.** Address Latch Enable (output, active High). This signal is provided by the DTC to latch the address signals AD<sub>0</sub>-AD<sub>15</sub> into the address latch. This pin is never floated.

**BAI.** Bus Acknowledge In (input, active High). BAI is an asynchronous signal indicating that the CPU has relinquished the bus and that no higher priority device has assummed bus control. Since BAI, before being used, is internally synchronized by the DTC, transitions on BAI do not have to be synchronous with the DTC clock. The BAI input is usually connected to the HLDA line from the CPU or to the output of a priority decoder.

**BUSREQ.** Bus Request (output, active High). This signal is used by the DTC to obtain control of the bus from the CPU. BUSREQ lines from multiple devices are connected to a priority encoder.

**B/W.** Byte/Word (output, 3-state). This output indicates the size of data transferred on the  $AD_0$ - $AD_{15}$  bus. High indicates a byte (8-bit) transfer; Low indicates a word (16-bit) transfer. This output is activated when ALE is High and remains valid for the duration of the whole transaction. All word-sized data is word aligned and must be addressed by even addresses ( $A_0 = 0$ ). When addressing byte read transactions, the least significant address bit determines which byte is needed; an

even address specifies the most significant byte (AD<sub>8</sub>-AD<sub>15</sub>) and an odd address specifies the least significant byte (AD<sub>0</sub>-AD<sub>7</sub>). This addressing mechanism applies to memory accesses as well as I/O accesses. When the DTC is a slave, it ignores the B/W signal and this pin floats to 3-state OFF.

**CLK.** *DTC Clock* (input). The clock signal controls the internal operations and the rates of data transfers. It is usually derived from a master system clock or the associated CPU clock. The Clock input requires a high voltage input signal. Many DTC input signals can make transitions independent of the DTC clock; these signals can be asynchronous to the DTC clock. On other signals, such as WAIT inputs, transitions must meet setup and hold requirements relative to the DTC clock.

**CS.** Chip Select (input, active Low). A CPU or other external device uses  $\overline{CS}$  to activate the DTC for reading and writing of its internal registers. There are no timing requirements between the  $\overline{CS}$  input and the DTC clock; the  $\overline{CS}$  input timing requirements are only defined relative to  $\overline{DS}$  signal timings. This pin is ignored when the DTC is in control of the system bus.

**DACK1, DACK2.** *DMA Acknowledge* (output, active Low, one per channel). DACK indicates that the channel is performing a DMA operation. DACK is pulsed, held active, or held inactive during DMA operations as programmed in the Channel Mode register. For Flowthrough operations, the peripheral is fully addressed using the conventional I/O addressing protocols and therefore may choose to ignore

DACK DACK is always output as programmed in the Channel Mode register for a DMA operation, even when the operation is initiated by a CPU software request command or as a result of chaining. DACK is not output during the chaining operations.

**DREQ**<sub>1</sub>, **DREQ**<sub>2</sub>. *DMA Request* (input, active Low, one per channel). DREQ may make transitions independent of the DTC clock; these lines are used by external logic to initiate and control DMA operations performed by the DTC.

**DS.** Data Strobe (bidirectional, active Low). A Low on this signal indicates that the AD0-AD15 bus is being used for data transfer. When the DTC is not in control of the system bus and the external system is transferring information to or from the DTC, DS is a timing input used by the DTC to move data to or from the AD<sub>0</sub>-AD<sub>15</sub> bus. Data is written into the DTC by the external system on the Low-to-High  $\overline{DS}$ transition. Data is read from the DTC by the external system while DS is Low. There are no timing requirements between DS as an input and the DTC clock; this allows use of the DTC with a system bus which does not have a bussed clock (Figure 26). During a DMA operation when the DTC is in control of the system, DS is an output generated by the DTC and used by the system to move data to or from the AD<sub>0</sub>-AD<sub>15</sub> bus. When the DTC has bus control, it writes to the external system by placing data on the AD<sub>0</sub>-AD<sub>15</sub> bus before the High-to-Low DS transition and holding the data stable until after the Low-to-High DS transition; while reading from the external system the Low-to-High transition of  $\overline{\text{DS}}$ inputs data from the AD<sub>0</sub>-AD<sub>15</sub> bus into the DTC (Figure 27).

**EOP.** End of Process (bidirectional, active Low, open drain). EOP must be pulled up with an external resistor of 1.8 ohm or more. When a TC or MC termination occurs, the DTC emits an output pulse on EOP. An external source may terminate a DMA operation in progress by driving EOP Low. EOP always applies to the active channel; if no channel is active, EOP is ignored.

**INT.** Interrupt Request (output, open drain, active Low). INT is used to interrupt the CPU. It is driven Low whenever the IP and CIE bits of the Status Register are set. It is cleared by the DTC after receiving a clear IP command.

**INTACK.** Interrupt Acknowledge (input, active Low). INTACK indicates that the request for interrupt has been granted. The DTC places a vector onto the AD bus if the No Vector on Interrupt bit (MM3) is reset.

**M/IO**. *Memory/Input-Output* (output, 3-state). This signal specifies the type of transaction. A High on this pin indicates a memory transaction; a Low indicates an I/O transaction. It floats to a tri-state level when DTC is not in control of the system bus.

**N/S.** Normal/System (output, 3-state). This signal is activated only when DTC is the master. Normal is indicated when N/S is High. This signal supplements the  $M/\overline{IO}$  line and is used to indicate whether memory or I/O space is being accessed.

**P/D**. Pointer/Data (input). This signal indicates information on the AD<sub>0</sub>-AD<sub>15</sub> bus only when the DTC is the bus slave. A High on this signal indicates that the information on the AD bus is an address of the internal register to be accessed. The data on the AD bus is loaded into the Pointer register of the DTC. A Low on this signal indicates that a data transfer is taking place between the bus and the internal register designated by the Pointer register. Note that if a transaction is carried out with R/W High and P/D High, the contents of the Pointer register will be read.

**RBEN.** Receive Buffer Enable (output, open drain, active Low). When DTC is in control of the system bus, a Low on this output indicates that the data is being transferred from the data bus lines to the DTC through the buffer. The purpose of this signal is to eliminate bus contention. This pin floats to a tri-state level when the DTC is not in control of the system bus.

**RESET.** *Reset* (input, active Low). RESET disables the DTC and clears its Master Mode register.

R/W. Read/Write (bidirectional, 3-state). Read polarity is High and write polarity is Low. R/W indicates the data direction of the current bus transaction, and is stable from when ALE is High until the bus transaction ends. When the DTC is not in control of the system bus and the external system is transferring information to or from the DTC,  $R/\overline{W}$  is a status input used by the DTC to determine if data is entering or leaving on the AD<sub>0</sub>-AD<sub>15</sub> bus during  $\overline{DS}$  time. In such a case, Read (High) indicates that the system is requesting data from the DTC and Write (Low) indicates that the system is presenting data to the DTC. There are no timing requirements between  $R/\overline{W}$  as an input and the DTC clock; transitions on R/W as an input are only defined relative to DS. When the DTC is in control of the system bus, R/W is an output generated by the DTC, with Read indicating that data is being requested from the addressed location or device, and Write indicating that data is being presented to the addressed location or device. Flyby DMA operations are a special case where  $R/\overline{W}$  is valid for the normally addressed memory or peripheral locations and must be interpreted in reverse by the Flyby peripheral that uses it.

**TBEN.** *Transmit Buffer Enable* (output, open drain, active Low). When DTC is a bus master, a Low on this output indicates that the data is being transferred through the buffer from the DTC to the data bus lines. The purpose of this signal is to eliminate bus contention. When DTC is not in control of the system bus, these pins float to 3-state OFF.

**WAIT.** Wait (input, active Low). Slow memories and peripheral devices may use WAIT to extend DS and RBEN or TBEN during operation. Unlike the CS input, transitions on the WAIT input must meet certain timing requirements relative to the DTC clock. The Wait function may be disabled using a control bit in the Master Mode register (MM2).

# **REGISTER DESCRIPTION**

The Z8516 DTC block diagram (Figure 1) illustrates the internal registers. Table 1 lists each register with its size and read/write access restrictions. Registers which can be read by the CPU are either fast (F) or slow (S) readable. Fast registers can be read by a normal CPU I/O operation without additional wait states. Reading slow registers requires multiple wait states. Registers can be written (W) to by the

host CPU and/or can be loaded by the DMA channel itself during chaining (C). All reads or writes must be word accesses since, in slave mode, the DTC ignores the B/W line. It is the responsibility of the user to supply the necessary external logic if slow readable registers are to be read.

| Name                             | Bit<br>Size | Number        | Access<br>Type | Port Address<br>CH-1/CH-2 |
|----------------------------------|-------------|---------------|----------------|---------------------------|
| Master Mode Register             | 4           | 1             | FW             | 38                        |
| Pointer Register                 | 6           | 1             | FW             |                           |
| Chain-Control Register           | 10          | 1             | с              |                           |
| Temporary Register               | 16          | 1             | D              |                           |
| Command Register                 | 8           | 1             | w              | 2E/2C*                    |
| Current Address Register—A:      |             |               |                |                           |
| Upper-Address/Tag field          | 14          | 2             | CFW            | 1A/18                     |
| Lower-Address field              | 16          | 2             | CFW            | 0A/08                     |
| Current Address Register—B:      |             |               |                |                           |
| Upper-Address/Tag field          | 14          | 2             | CFW            | 12/10                     |
| Lower-Address field              | 16          | 2             | CFW            | 02/00                     |
| Base Address Register—A:         |             |               |                |                           |
| Upper-Address/Tag field          | 14          | 2             | CFW            | 1E/1C                     |
| Lower-Address field              | 16          | 2             | CFW            | 0E/0C                     |
| Base Address Register—B:         |             |               |                |                           |
| Upper-Address/Tag field          | 14          | 2             | CFW            | 16/14                     |
| Lower-Address field              | 16          | 2             | CFW            | 06/04                     |
| Current Operation Count          | 16          | 2             | CFW            | 32/30                     |
| Base Operation Count             | 16          | 2             | CFW            | 36/34                     |
| Pattern Register                 | 16          | 2             | CSW            | 4A/48                     |
| Mask Register                    | 16          | 2             | CSW            | 4E/4C                     |
| Status Register                  | 16          | 2             | F              | 2E/2C                     |
| Interrupt Save Register          | 16          | 2             | F              | 2A/28                     |
| Interrupt Vector Register        | 8           | 2             | CSW            | 5A/58                     |
| Channel Mode Register—High       | 5           | 2             | CS             | 56/54                     |
| Channel Mode Register—Low        | 16          | 2             | CSW            | 52/50                     |
| Chain Address Register           |             |               |                |                           |
| Upper-Address/Tag field          | 10          | 2             | CFW            | 26/24                     |
| Lower-Address field              | 16          | 2             | CFW            | 22/20                     |
| Access Codes. C = Chain Loadable |             | S = Slow Read | dable          |                           |
| $D = Accessible by D^2$          | TC channel  | W = Writeable | by CPU         |                           |
| F = Fast Readable                |             |               |                |                           |

#### **Table 1. DTC Internal Registers**

NOTE. The address of the register to be accessed is stored in the Pointer register

\*The port addresses of the Command register can be used alternately for both channels except when issuing a Set/Clear IP command

The internal registers are read or written in two steps. When the P/ $\overline{D}$  input is High, the address of the register to be accessed is written to the Pointer register. When P/ $\overline{D}$  input is Low, the data is read from or written into the desired register which is indicated by the Pointer register. Note that a read with P/ $\overline{D}$  High causes the contents of the Pointer register to be read on AD<sub>1</sub> through AD<sub>6</sub>.

The DTC registers can be categorized into chip-level registers and channel-level registers.

#### **Chip-Level Registers**

Chip-level registers are duplicated for each channel and control the overall operation and configuration of the DTC.

The five chip-level registers are:

#### Master Mode

selects the way the DTC chip interfaces to the system

#### Pointer

written to by the host CPU when the  $P/\overline{D}$  input is High. The data in the Pointer register is the address of the internal register to be accessed

#### Chain Control

used by a channel while it is reloading its channel-level registers from memory

#### Temporary

used to hold data for Flowthrough Transfer/Transfer-and-Searches

#### Command

written to by the host CPU to initiate certain operations within the DTC chip, such as resetting the unit

**Master Mode Register.** The 4-bit Master Mode register (Figure 5) controls the chip-level interfaces. It can be read from and written to by the host CPU through pins  $AD_0-AD_3$  without wait states, but it is not loadable by chaining. On a reset, the Master Mode register is cleared to all zeroes.



Figure 5. Master Mode Register

The Chip Enable bit, when set to 1, enables the DTC to request the bus. When enabled, the DTC can perform DMA Operations and reload registers. It can always issue interrupts and respond to interrupt acknowledges. When the Chip Enable bit is cleared to 0, the DTC is inhibited from requesting control of the system bus and, therefore, inhibited from performing chaining or DMA operations.

The CPU Interleave bit enables interleaving between the CPU and the DTC.

The Wait Line Enable bit enables sampling of the WAIT line during Memory and I/O transactions. Because the DTC provides the ability to insert software programmable wait states, users may disable sampling of the WAIT pin to eliminate the logic driving this pin. The Wait Line Enable bit provides this flexibility. The Wait States section of this document includes details on wait state insertion.

The No Vector on Interrupt bit selects whether the DTC channel or a peripheral returns a vector during interrupt acknowledge cycles. When this bit is cleared, a channel receiving an interrupt acknowledge drives the contents of its Interrupt Save register onto the AD<sub>0</sub>-AD<sub>15</sub> data bus while INTACK is Low. If this bit is set, interrupts are serviced in an identical manner, but the AD<sub>0</sub>-AD<sub>15</sub> data bus remains in a high impedance state throughout the acknowledge cycle.

**Pointer Register.** The Pointer register contains the address of the internal register to be accessed. It can be read or written by the CPU when the  $P/\overline{D}$  line is High.

**Chain Control Register.** When a channel starts a chaining operation, it fetches a Reload word from the memory location pointed to by the Chain Address register (Figure 11). This word is then stored in the Chain Control register. The CPU cannot read to or write from the Chain Control register. Once a channel starts a chain operation, the channel will not relinquish bus control until all registers specified in the Reload word are reloaded unless an EOP signal is issued to the chip. Issuing an EOP to a channel during chaining prevents the chain operation from resuming and allows the contents of the Reload Word register to be discarded.

**Temporary Register.** The Temporary register is used to store data during Flowthrough transfers and to hold data being compared during a Search or a Transfer-and-Search. The CPU cannot read to or write from the Temporary register. In byte-word funnelling, data may be loaded into or out of the Temporary register on a byte-by-byte basis, with bytes moving between the low byte of the data bus and the high byte of the Temporary register. The Transfer section carries further details.

**Command Register.** The DTC Command register (Figure 25) is an 8-bit write-only register written to by the host CPU. The Command register is loaded from the data on  $AD_7$ - $AD_0$ ; the data on  $AD_{15}$ - $AD_8$  is disregarded. A complete discussion of the commands is given in the Command Descriptions section.

#### **Channel-Level Registers**

Each of the DTC's two channels has a complete set of channel-level registers (Figure 6), which can be divided into two subcategories: General Purpose and Special Purpose.







#### **General Purpose Registers**

The general purpose registers are:

- Current Address Register A (ARA)
- Current Address Register B (ARB)
- Base Address Register A (ARA)
- Base Address Register B (ARB)
- Current Operation Count
- Base Operation Count
- Channel Mode

**Current and Base Address Registers A and B.** The Current Address registers A and B (Current ARA and ARB) are used to point to the source and destination addresses for DMA operations. The contents of the Base Address registers A and B (Base ARA and ARB) are loaded into the

Current ARA and ARB registers at the end of a DMA operation if the user enables Base-to-Current reloading in the Completion Field of the Channel Mode register. This facilitates DMA operations without reloading of the Current registers. The ARA and ARB registers can be loaded during chaining, can be written to by the host CPU without wait states, and can be read by the CPU

Each of the Base and Current ARA and ARB registers consists of two words organized as a 6-bit Tag Field and an 8-bit Upper Address in one word and a 16-bit Lower Address in the other (Figure 7). The Tag Field selects whether the address is to be incremented, decremented, or left unchanged, as well as the status codes associated with the address. The Tag Field also allows the user to insert 0, 1, 2, or 4 wait states into memory or I/O accesses addressed by the offset and segment fields.



Figure 7. Address Registers A and B



Figure 8. Channel Mode Register

The Address Reference Select Field in the Tag Field selects whether the address pertains to memory space or I/O space. Note that the N/S output pin may be either High (indicating Normal) or Low (indicating System) At the end of each iteration of a DMA Operation, the user selects to increment, decrement, or leave the address unchanged. I/O addresses, if changed, are always incremented/ decremented by 2. Memory addresses are changed by 1 if the address points to a byte operand (as programmed in the Channel Mode register's Operation field) and by 2 if the address points to a word operand. For word operands, the address must be even to avoid unpredictable results. An even or odd address may be used to point to a byte operand. Since memory byte operand addresses increment/decrement by 1, they toggle between even and odd values. Since I/O byte operand addresses increment/decrement by 2, once programmed to an even or an odd value, they remain even or odd, allowing consecutive I/O operations to access the same half of the data bus. High bus is for even address; low bus is for odd.

**Current and Base Operation Count Registers.** Both the Current and Base Operation Count registers may be loaded during chaining, and may be written to, and read from, by the host CPU.

The 16-bit Current Operation Count register is used to specify the number of words or bytes to be transferredand-searched. For word-to-word operations and byte-word funnelling, the Current Operation Count register must be programmed with the number of words to be transferred or searched.

Each time data is transferred or searched, the Operation Count register is decremented by 1. Once all of the data is transferred or searched: the transfer or search operation stops, the Current Operation Count register contains all zeroes, and the TC bit in the Status register is 1. If the transfer or search stops before the Current Operation Count register reaches 0, the contents of the register indicate the number of bytes or words remaining to be transferred or searched. This allows a prematurely stopped channel to be restarted where it left off without requiring reloading of the Current Operation Count register.

For byte-to-byte operations, the Current Operation Count register should specify the number of bytes to be transferred or searched. Setting the Current Operation Count register to 0000 allows the maximum number of 64K bytes to be specified.

**Channel Mode Registers.** The Channel Mode registers are two words wide. There are 21 bits defined in each Channel Mode register; the other 11 bits are unused. (Figure 8). The Channel Mode registers may be loaded during chaining and may be read by the host CPU. CPU reads of the Channel Mode register are slow reads and require insertion of multiple wait states. The Channel Mode

Z8516 DTC

low word (bits 0-15) may be written to directly by the host CPU. The Channel Mode register selects what type of DMA operation the channel is to perform, how the operation is to be executed, and what action, if any, is to be taken when the channel finishes.

The Data Operation Field and the Transfer Field select the type of operation the channel is to perform and the operand size of bytes or words. The possible bit combinations and their interpretation are given in Table 2. The Flip bit is used to select whether the Current ARA points to the source and the Current ARB points to the destination, or vice-versa. The types of operations are described in detail in the DMA operations section.

#### Table 2. Channel Mode Coding

| Data Operation Field              |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Operand Size Transaction          |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| ARA                               | ARB                                                                                                                                             | Туре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                   | Transfer                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Bute                              | Byto                                                                                                                                            | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Dyte                              | Word                                                                                                                                            | Elouthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Dyte                              | Word                                                                                                                                            | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| vvora                             | word                                                                                                                                            | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Byte                              | Byte                                                                                                                                            | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Word                              | Word                                                                                                                                            | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Transt                            | er-and-Sear                                                                                                                                     | ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Byte                              | Byte                                                                                                                                            | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Byte                              | Word                                                                                                                                            | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Word                              | Word                                                                                                                                            | Flowthrough                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Byte                              | Byte                                                                                                                                            | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Word                              | Word                                                                                                                                            | Flyby                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                                   | Search                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| B∨te                              | Bvte                                                                                                                                            | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Word                              | Word                                                                                                                                            | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| llegal                            |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Match Control Field/Transfer Type |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|                                   | Data C<br>Operar<br>ARA<br>Byte<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Word<br>Byte<br>Word<br>Byte | Data Operation Fie       Operand Size       ARA     ARB       Transfer     Byte       Byte     Byte       Byte     Word       Word     Word       Byte     Byte       Byte     Byte <t< td=""></t<> |  |  |

| Code | Match Control      | Transfer Type        |
|------|--------------------|----------------------|
| 00   | Stop on No Match   | Single Transfer      |
| 01   | Stop on No Match   | Demand (Bus Hold)    |
| 10   | Stop on Word Match | Demand (Bus Release) |
| 11   | Stop on Byte Match | Demand Interleave    |

X = Don't care

The Completion Field defines the action taken by the channel at the end of a DMA operation. This field is discussed in the Completion Options section.

The 2-bit Match Control Field selects whether matches use an 8-bit or 16-bit pattern and whether the channel is to Stop-On-Match or Stop-On-No-Match. See Table 2 and the Search section for details.

The Software Request bit and Hardware Mask bit can be set and cleared by software command by loading the Channel Mode register. These bits are described in detail in the Initiating DMA Operations section.

The DACK Control bit is used to specify when the DACK pin is driven active. When this bit is cleared, the channel's DACK pin is active whenever the channel is performing a DMA Operation, regardless of the type of transaction. If this bit is set, the DACK pin is inactive during chaining, Flowthrough Transfers, Flowthrough Transfer-and-Searches, and Searches. It is pulsed active during Flyby Transfers and Flyby Transfers-and-Searches when necessary to strobe data into or out of the Flyby peripheral. Flyby operations are discussed in detail in the Flyby Transactions section.

#### **Special Purpose Registers**

The special-purpose registers are:

- Pattern and Mask
- Status
- Interrupt Save
- Interrupt Vector
- Chain Address

**Pattern and Mask Registers.** The 16-bit Pattern and Mask registers are used in Search and Transfer-and-Search operations. Both the Pattern and Mask registers may be loaded by chaining, and may be written to, and read from, by the host CPU (provided wait states are inserted since these registers are slow readable). The Pattern register contains the pattern which is compared to the read data. Setting a Mask register bit to 1 specifies that the bit always matches. The Search and Transfer-and-Search sections include further details.

**Status Register.** The two 16-bit Status registers, depicted in Figure 9, are read-only registers which the CPU can read without wait states. Each of these registers reports on the status of its associated channel.



Figure 9. Status Register

The Interrupt Status Field contains the Channel Interrupt Enable (CIE) and Interrupt Pending (IP) bits. These bits are described in detail in the Interrupt section of this document.

The DTC Status Field's four bits are the Second Interrupt Pending (SIP), Waiting For Bus (WFB), No Auto-Reload or Chain (NAC), and Chain Abort (CA) bits. These bits reflect the current channel state and are accessible to the CPU.

When the channel has been properly initialized and is waiting for a command from the host CPU, all four of these bits are set to 0. If the channel requires access to the bus to carry out a DMA operation, it sets the WFB bit. Whether the channel also sets BUSREQ Low depends on the setting of MMO, the Chip Enable bit, and the current status of the bus.

If a channel completes a DMA operation and neither base-to-current reloading nor auto-chaining was enabled, the NAC is set. This bit is reset if the channel receives a Start Chain command.

When two interrupts are queued in the channel, the SIP bit is set, which prohibits any further activity until an Interrupt Acknowledge clears this bit.

Both CA and NAC bits are set by an EOP signal during chaining or if a Reset command is issued to the DTC. The CA bit is cleared when a new Chain Address Segment/Tag word or Offset word is loaded into the Channel's Address registers. NAC cannot be cleared until CA is cleared.

The Hardware Interface Field's Hardware Request (HRQ) bit monitors the channel's DREQ input pin. When the DREQ pin is Low, the HRQ bit is set to 1; when the DREQ pin is High, the HRQ pin is cleared to 0. The Hardware Mask (HM) bit, when set, prevents the DTC from responding to a Low on DREQ. Note, however, that the Hardware Request bit always reports the true (unmasked) status of DREQ regardless of the setting of the HM bit.

The Completion Field indicates why the most recent DMA operation ended. New data is loaded into these bits overwriting, and thereby erasing, the old setting. Three bits indicate whether the DMA operation ended as a result of a terminal count (TC), match condition (MC), or end-of-process (EOP) termination. If the DMA operation ended as a result of the Operation Count reaching 0, this is a

TC termination and STO, the TC bit, is set to 1. The MC bit is set to 1 if an MC termination occurred because the match condition has been met, regardless of whether Stop-On-Match or Stop-On-No-Match was selected. The EOP bit is set to 1 only when an external EOP ends a DMA transfer: it is not set to 1 for an EOP issued during chaining. Note that two, or even all three bits, may be set if multiple reasons exist for ending the DMA operation. The MCH and MCL bits report on the match state of the upper and lower comparator bytes respectively. These bits are set to 1 when the associated comparator byte has a match and are reset otherwise, regardless of whether Stop-On-Match or Stop-On-No-Match is programmed. Regardless of the DMA operation performed, these bits determine which byte matched or did not match when using 8-bit matches with word searches and transfer-and-searches.

The three reserved bits return 0s during reads.

**Interrupt Vector and Interrupt Save Registers.** Each channel has an Interrupt Vector register and an Interrupt Save register. The Interrupt Vector is 8 bits wide and is written to, and read from, on  $AD_0$ - $AD_7$ . The Interrupt Vector register contains the vector or identifier to be output during an Interrupt Acknowledge cycle. When an interrupt occurs (IP = 1) either because a DMA operation terminated or because EOP was driven Low during chaining, the contents of the Interrupt Vector register and part of the Channel Status register are stored in the 16-bit Interrupt Save register (Figure 10). The Interrupt Save register is read without wait states by the CPU.

With the vector and status safely stored, a new vector can be loaded into the Interrupt Vector register during chaining and a new DMA operation can be performed before an interrupt acknowledge cycle occurs. A second interrupt suspends activity in the channel until one of the bits is cleared.

As soon as the first clear IP command is issued, the status and vector for the second interrupt are loaded into the Interrupt Save register and channel operation resumes. The DTC can retain only two interrupts for each channel; a third operation cannot be initiated until the first interrupt has been cleared. The Interrupt section has further details.



Figure 10. Interrupt Save Register

**Z8516 DTC** 

**Chain Address Register.** Each channel has a Chain Address register which points to the chain control table in memory containing data to be loaded into the channel's registers. The Chain Address register, as shown in Figure 11, is two words long. The first word consists of an Upper Address and Tag field. The second word contains the 16-bit Lower Address portion of the memory address. The Tag field contains 2 bits used to designate the number of wait states to be inserted during accesses to the Chain Control Table.

The Chain Address register may be loaded during chaining and the host CPU, without wait states, may read from and write to it. During chaining, if an EOP is issued to the DTC, the Chain Address register holds the old address. This is true even if the access failure occurred while new Chain Address data was being loaded, since, unless both words of

#### **FUNCTIONAL DESCRIPTION**

Any DMA operation, transfer, search, or transfer-andsearch, consists of three phases:

- The channel's registers are initialized to specify and control the desired DMA operation.
- The DMA operation is started and performed.
- The DMA operation is terminated and actions selected to occur on termination are performed.

#### Reset

Either hardware or software can reset the DTC. The software reset command is described in the Commands section. Hardware resets are applied by pulling  $\overrightarrow{\text{RESET}}$  Low. The DTC may be in control of the bus when a reset is applied. BAI is removed internally causing the outputs to go 3-state. If BAI remains High after reset, the DTC does not drive the bus unless BUSREQ is active. As soon as BAI goes inactive, the DTC places the AD<sub>0</sub>-AD<sub>15</sub>, AD<sub>16</sub>-AD<sub>23</sub>, R/W, DS, N/S, M/IO, B/W, TBEN and RBEN signals in the high impedance state.

Both software and hardware resets clear the Master Mode register to all 0s, clear the CIE, IP, and SIP bits to 0, and set the CA and NAC bits to 1 in each Channel's Status register. The contents of all other DTC registers will be unchanged by a software reset. Since a hardware reset may have been applied during a DMA operation being performed by the DTC channel, the channel's registers may contain indeterminate data following a hardware reset.

The Master Mode register contains all 0s after a reset. The DTC is disabled and the CPU interleave and hardware wait are inhibited.

Because the CA and NAC bits in the Status register are set to 1 by a reset, the channel is prevented from starting a DMA operation until its Chain Address register's Segment Tag and Offset fields are programmed and the channel is issued a Start Chain Command. the new data are successfully read, the old data is restored. EOPs that occur, when chaining and while loading a new Chain Address, cause the new data to be lost.



Figure 11. Chain Address Register

#### **Channel Initialization**

The Z8516 DTC operates with a minimum of interaction with the host CPU. This goal is achieved by having the DTC load its own control parameters from memory into each channel. The CPU has to program only the Master Mode register and each Channel's Chain Address register. All other registers are loaded by the channels themselves from a table located in the System memory space and pointed to by the Chain Address register. This reloading operation is called chaining and the table is called the Chain Control Table (Figure 12).



Figure 12. Chaining and Chain Control Tables

The Upper and Lower Address fields of the Chain Address Register form a 24-bit address which points to a location in system memory space. Chaining is performed by repetitively reading words from memory. Note that the Chain Address register should always be loaded with an even Address; loading an odd Address causes unpredictable results. The 2-bit Tag field facilitates interfacing to slow memory by allowing the user to select 0, 1, 2, or 4 programmable wait states. During chaining, the DTC automatically inserts the programmed number of wait states in each memory access.

The Chain Address register points to the Reload Word, the

first word in the Chain Control Table. The purpose of the Reload Word is to specify which registers in the channel are to be reloaded. Reload Word bits 10-15 are undefined and may be 0 or 1. Reload Word bits 0 through 9 correspond to either one or two registers in the channel (Figure 13). When a Reload Word bit is 1, the register(s) corresponding to that bit are to be reloaded; if 0, the register(s) corresponding to that bit are not to be reloaded. The data to be loaded into the selected register(s) follow(s) the Reload Word in memory (i.e., the data is stored at successively larger memory addresses). The Chain Control Table is a variable length table; the data is packed together.





When the channel is to reload itself, it first uses the Chain Address register's contents to load the Reload Word into the DTC's Chain Control register. Next, the Chain Address register's contents are incremented by two to point to the next word in memory. The channel then scans the Reload Word register from bit 9 down to bit 0 to see which registers are to be reloaded. If no registers are specified (bits 9-0 are all 0), no registers are reloaded. If at least one of bits 9-0 are set to 1, the register(s) corresponding to the set bit are reloaded, the bit is cleared, and the Chain Address register is incremented by 2. The channel continues this operation of scanning the bits from the most significant to least significant bit position, clearing each set bit after reloading its associated registers, and incrementing the Chain Address register by 2. If all of bits 9 to 0 are set, all the registers will be reloaded in order beginning with Current ARA and ending with Chain Address. Figure 14 shows examples of Chain Control Tables. Example 14a shows the ordering of data when all registers are to be reloaded. In example 14b, only some registers are reloaded. Once the channel is reloaded, it is ready to perform a DMA operation. When loading address registers, the Upper Address and Tag word are loaded before the Lower Address word.



Figure 14. Chain Control Tables

**Initiating DMA Operations.** DMA operations can be initiated by:

- Software request
- Hardware request
- Starting after chaining

**Software Requests.** The CPU can issue Software Request commands to start DMA Operations on a channel. The channel must then request control of the bus and perform

transfers. See the description of the Software Request command for details.

**Hardware Requests.** DMA operations can be started by forcing a channel's DREQ input Low. The Channel Response describes when the Low DREQ signals are sampled and when the DREQ requests can be applied to start the next DMA operation after chaining (Figures 15 and 16).



Figure 15. Sampling DREQ During Single Transfer DMA

**Starting After Chaining.** If the software request bit of the Channel Mode register is loaded with a 1 during chaining, the channel performs the programmed DMA operation at the end of chaining. If the channel is programmed for Single Operation or Demand mode, it performs the operation immediately. The channel gives up the bus after chaining and before the operation if the CPU interleave bit in the Master Mode register is set. See the Channel Response section for details. Note that once a channel starts a chaining operation by fetching a Reload Word, it retains bus control at least until all of the registers specified in the Reload Word have been loaded from memory.

## **Bus Request/Grant**

Before the DTC can perform a DMA Operation, it must gain control of the system bus. The BUSREQ and BAI interface pins provide connections between the DTC and the host CPU and other devices, if present, to arbitrate which device has control of the system bus. When the DTC wants to gain bus control, it drives BUSREQ High.

After the DTC drives BUSREQ High, the CPU relinquishes bus control and drives its bus acknowledge signal Low. When the DTC's BAI input goes High, it may begin performing operations on the system bus. When the DTC finishes its operation, it stops driving BUSREQ High.

When more than one device is used, a priority encoder/ decoder or hardware daisy-chain encoder and a priority decoder are used to decide the bus grant priority.

#### **DMA Operations**

There are three types of DMA operations: Transfer, Search, and Transfer-and-Search. Transfers move data from a source location to a destination location. Two types of transfers are provided: Flowthrough and Flyby. Searches read data from a source and compare the read data to the contents of the Pattern register. A Mask register allows the user to declare "don't care" bits.

The user can program the search to stop either when the read data matches the masked pattern (Stop-On-Match) or when the read data fails to match the masked pattern (Stop-On-No-Match). Transfer-and-Search combines the two functions to facilitate the transferring of variable length data blocks. Like Transfer, Transfer-and-Search can be performed in either Flowthrough or Flyby mode.



T<sub>g</sub> is a setup state, generated before entering DMA operation cycle.
 T<sub>AU2</sub>, T<sub>AU3</sub>, and T<sub>AU4</sub> are auto-reload states, followed by TCD (chain decision) state.

#### Figure 16. DREQ Sampling Demand Mode

Transfers. The transfer operation uses four channel registers:

- Current ARA
- Current ARB
- Current Operation Count
- Channel Mode

Channel Mode register bit CM<sub>4</sub> is called the Flip bit and is used to select whether Current ARA is to point to the source and Current ARB is to point to the destination or whether Current ARA is to point to the destination and Current ARB is to point to the source. The Current Operation register specifies the number of words or bytes to be transferred.

Bits CM<sub>3</sub>-CM<sub>0</sub> in the Channel Mode register program whether a Flowthrough or Flyby transfer is to be performed in either two or three steps. First, the channel outputs the address of the source and reads the source data into the DTC's Temporary register. In two-step Flowthrough Transfer, the channel then addresses the destination and writes the Temporary register data to the destination location. The three-step Flowthrough operation (i.e. the byte-word funnelling) is described later in this section. The source and destination for Flowthrough Transfers can be memory locations, peripheral devices, or a memory location and a peripheral device. The DACK output for the transferring channel may be programmed to be inactive or active during the transfer. This is controlled by bit CM18 in the Channel Mode register.

Flyby transfers provide improved transfer throughput over Flowthrough but are restricted to transfers between memory and peripherals or between two peripherals. Flyby operations are described in detail in the Flyby Transactions section.

Transfers can use both byte- and word-sized data. Flowthrough byte-to-byte transfers are performed by reading a byte from the source and writing a byte to the destination. The Current Operation Count register must be loaded with the number of bytes to be transferred. Both the Current ARA and ARB registers, if programmed to increment/decrement, will change by 1 if the register points to a memory space (TG<sub>6</sub> = 2) and by 2 if the register points to an I/O space (TG<sub>6</sub> = 0).

Flowthrough word-to-word transfers require that the Current Operation Count specify the number of words to be transferred. Both the Current ARA and ARB registers, if programmed to increment/decrement, will change by 2 regardless of whether the register points to a memory or an I/O space.

Byte-word funnelling provides packing and unpacking of byte data to facilitate high speed transfers between byte and word peripherals and/or memory. This funnelling option can only be used in Flowthrough mode. Funnelled Flowthrough transfers are performed in three steps. For transfers from a byte source to a word destination, two consecutive byte reads are performed from the source address. The data read is assembled into the DTC's Temporary register. In the third step, the Temporary register data is written to the destination address in a word transfer Funnelled transfers from a word source to a byte destination are performed by first loading a word from the source into the DTC's Temporary register. The word is then written out to the destination in two byte writes. For funnel operations, the byte-oriented address must be in the Current ARA register and the word-oriented address must be in the Current ARB register. The Flip bit (CM<sub>4</sub>) in the Channel Mode register is used to specify which address is the source and which is the destination. When the byte address is to be incremented or decremented, the increment/decrement operation occurs after each of the two reads or writes. The Current Operation Count Register must be loaded with the number of words to be transferred.

In byte-to-word funnelling operations it is necessary to specify which half of the Temporary register is written out first. Table 3 summarizes these characteristics for both byte-to-word and word-to-byte funnelling operations. The criteria to determine the packing/unpacking order is based on whether the Current ARB register is programmed for incrementing or decrementing of the address. Note that if the address is to remain unchanged (i.e. if bit  $TG_{4}$  on the Tag Field of the Current ARB register is 1), the increment/ decrement bit (bit TG<sub>3</sub>) still specifies the packing order.

Search. Searches use five of the Channel registers:

- Current ARA
- Current ARB
- Operation Count
- Pattern and Mask
- Channel Mode

Channel Mode register bit CM<sub>4</sub> is called the Flip bit and is used to select either Current ARA or Current ARB as the register specifying the source for the search. Only one of the Current Address registers is used for search operations since there is no destination address required. The Current Operation Count register specifies the maximum number of words or bytes to be searched.

Search operations involve repetitive reads from the peripheral or memory until the specified match condition is met The search then stops This is called a Match Condition or MC termination. Each time a read is performed, the Source address, if so programmed, is incremented or decremented by 1. If the match condition has not been met by the time the Operation Count reaches 0, the 0 value forces a TC termination, ending the search. Searches can also stop due to a Low being applied to the EOP interface pin. During a search operation, the channel's DACK output

| Table 3. Byte/Word and Word/Byte Funneling |
|--------------------------------------------|
|--------------------------------------------|

| Funneling<br>Direction | Current ARB<br>Tag Field |     | Funneling Current ARB Increment/Decreme<br>Direction Tag Field Packing/Unpacking |  | Increment/Decrement and<br>Packing/Unpacking Rules |
|------------------------|--------------------------|-----|----------------------------------------------------------------------------------|--|----------------------------------------------------|
|                        | TG4                      | TG3 |                                                                                  |  |                                                    |
| Word-to-Byte           | 0                        | 0   | Incremnt ARB, Write High Byte First                                              |  |                                                    |
| (Flip Bit $= 1$ )      | 0                        | 1   | Decrement ARB, Write Low Byte First                                              |  |                                                    |
|                        | 1                        | 0   | Hold ARB, Write High Byte First                                                  |  |                                                    |
|                        | 1                        | 1   | Hold ARB, Write Low Byte First                                                   |  |                                                    |
| Byte-to-Word           | 0                        | 0   | Increment ARB, Read High Half of Word First                                      |  |                                                    |
| (Flip Bit $= 0$ )      | 0                        | 1   | Decrement ARB, Read Low Half of Word First                                       |  |                                                    |
|                        | 1                        | 0   | Hold ARB, Read High Half of Word Written First                                   |  |                                                    |
|                        | 1                        | 1   | Hold ARB, Read Low Half of Word Written First                                    |  |                                                    |

will be either inactive or active throughout the search. This is controlled by bit  $CM_{18}$  in the Channel Mode register. The peripheral or memory reads performed during search follow the timing sequences described in the Flowthrough Transactions sections.

On each read during a Search operation, the DTC's Temporary register is loaded with data and compared to the Pattern register. The user can select whether the search is to stop when the Pattern and Temporary register contents match or when they do not match. This Stop-On-Match/ Stop-On-No-Match feature is programmed in bit CM17 of the Channel Mode register. CM<sub>2</sub> is an enable for the output of the comparator and allows the MC signal to be generated. A Mask register allows the user to exclude, or mask, selected Temporary register bits from the comparison by setting the corresponding Mask register bit to 1. The masked bits always are defined to match. Thus, in Stop-On-Match, successful matching of the unmasked bits, in conjunction with the always-matched masked bits, causes the search to stop. For Stop-On-No-Match, the always-matched masked bits are, by definition, excluded from not matching and therefore excluded from stopping the search.

For word reads the user may select either 8-bit or 16-bit compares through Channel Mode register bit  $CM_{16}$ . In an 8-bit, Stop-On-Match, word-read operation, successful matching of either the upper or lower byte of unmasked Pattern and Temporary registers bits stops the search. Both types do not have to match. In 16-bit Stop-On-Match with word reads, all unmasked Pattern and Temporary register bits must match to stop the search. In an 8-bit or 16-bit, Stop-On-No-Match, word-read Search operation, failure of any bit to match terminates the Search operation.

In an 8-bit Stop-On-Match with byte-reads, the Search stops if either the upper or lower byte of unmasked Pattern and Temporary register bits match. For an 8-bit Stop-On-No-Match with byte reads, failure of matching in any unmasked Pattern and Temporary register bit causes the search to stop. For 8-bit searches, the upper and lower bytes of the Pattern and Mask register should usually be programmed with the same data. Failure to set the upper and lower bytes of the Pattern and Mask registers to identical values results in different comparison criteria being used for the upper and lower bytes of the Temporary register. Users failing to program identical values for the upper and lower bytes can predict the results by recognizing that in 8-bit Stop-On-Match, the search ends if all the unmasked bits in either the upper or lower byte match, and for 8-bit Stop-On-No-Match, the failure of any unmasked bit to match ends the search. For word reads the Temporary register high and low bytes are loaded from AD<sub>8</sub>-AD<sub>15</sub> and AD<sub>0</sub>-AD<sub>7</sub> respectively. In byte reads, except in funnelling, the read byte is duplicated in both halves of the Temporary register.

**Transfer-and-Search.** Transfer-and-Search combines the operations of the Transfer and the Search functions. The registers which control Transfer-and-Searches are:

- Current ARA
- Current ARB
- Operation Count
- Pattern and Mask
- Channel Mode

A Transfer-and-Search operation ends when the data transferred meets the match condition specified in Channel Mode register bits  $CM_{17}$ - $CM_{16}$ . The Mask and Pattern registers indicate those bits being compared with the Temporary register contents. Like Transfers and Searches, Transfers-and-Searches are also terminated if the operation count goes to 0 or if a Low is applied to the EOP pin. Regardless of whether Transfer-and-Search stops because of a TC, MC, or EOP, it always completes the iteration by writing to the destination address before ending (writing twice for word-to-byte funnelling).

In Flowthrough mode, the Transfer-and-Search timing is identical to Flowthrough Transfer. While the data is in the Temporary register, it is masked by the Mask register and compared to the Pattern register. For word Transfer and Transfer-and-Search, the high and low bytes of the Temporary register are always written to, and read from,  $AD_8$ - $AD_{15}$  and  $AD_0$ - $AD_7$  respectively. For byte Transfer and Transfer-and-Search, the byte read is always loaded into both halves of the Temporary register and the entire register is driven directly out onto the  $AD_0$ - $AD_1$  bus. Transfer-and-Search can also be used with byte word funnelling. In funnelling, the match is an 8-bit match as determined by the setting of the bit CM<sub>16</sub>.

Flyby Transfer-and-Search can be used to increase throughput for transfer between two peripherals or between memory and a peripheral. Memory-to-Memory Flyby is not supported. Also, in Flyby, the operand sizes of the source and destination must be the same; funnelling is not supported. A complete discussion of Flyby timing is given in the Flyby Transactions section. During a Flyby Transfer-and-Search, data is loaded into the Temporary register to facilitate the comparison operation and, at the same time, data is transferred from the source to the destination. When byte operands are used, data is loaded into both bytes of the Temporary register, from the AD<sub>8</sub>-AD<sub>15</sub> bus if the Current ARA register is even, and from AD<sub>0</sub>-AD<sub>7</sub> line if the Current ARA register is odd. This alternates for memory bytes so the user must drive both halves of the bus to use the search. When word operands are used, data is loaded directly from AD<sub>8</sub>-AD<sub>15</sub> and AD<sub>0</sub>-AD<sub>7</sub> into the Temporary register's high and low bytes respectively.

#### **Channel Response**

Channel Mode register bits CM6-CM5 select the channel's response to the request to start a DMA operation. The response falls into either of two types: Single Operation or Demand. There are three subtypes for Demand operations: Demand Dedicated with Bus Hold. Demand Dedicated with Bus Release, and Demand Interleave. For Search operations, one iteration consists of a single read operation and a comparison of the read data to the unmasked Pattern register bits. The Operation Count is decremented by 1 and the Current Address register, if so programmed, is incremented or decremented. For Transfer and Transferand-Search operations, a single iteration comprises reading data from the source, writing it to the destination, comparing the read data to the unmasked Pattern register bits (Transfer-and-Search only), decrementing the Operation Count by 1, and incrementing/decrementing the Current ARA amd ARB registers if so programmed. In byte-word funnelling, a single iteration consists of two reads followed by a write (Byte-to-Word funnelling) or one read followed by two writes (Word-to-Byte funnelling). In all Transfer and Transfer-and-Search cases the iteration does not stop until the data in the Temporary register is written to the destination. (Appendix B).

Single Operation. The Single Operation response is used with peripherals which transfer single bytes or words at irregular intervals. Each Software Request command causes the channel to perform a single iteration of the DMA operation. Similarly, if the Software Request bit is set by chaining, the channel performs a single iteration of the DMA operation at the end of chaining. Each application of a High-to-Low transition on the DREQ input also causes a single iteration of the DMA operation. If the hardware mask bit is set when the High to Low transition is made, the iteration is performed when the mask is cleared, providing the DMA operation has not terminated. See the Set/Clear Hardware Mask bit command in the Command section for details. Each time a Single Operation ends, the channel gives up control of the bus unless a new transition has occurred on DREQ. The new transition can occur anytime after the High-to-Low ALE transition of a read or Flyby memory or I/O access of the DMA iteration. Figure 15 shows the times after which a new transition can be applied and recognized to avoid giving up the bus at the end of the current iteration.

**Demand Dedicated With Bus Hold.** In Demand Dedicated with Bus Hold (abbreviated Bus Hold), the application of a Software Request command, the setting during chaining of the software request bit, or applying a Low level on the DREQ input, causes the channel to acquire bus control.

If  $\overline{\text{DACK}}$  is programmed as a level output (CM<sub>18</sub> = 0),  $\overline{\text{DACK}}$  is active while the channel controls the bus. A Software Request causes the channel to request the bus and perform the DMA operations until TC, MC, or EOP occurs.

Once the channel gains bus control due to a Low DREQ level, it samples DREQ as shown in Figure 16. If DREQ is Low, an iteration of the DMA operation is performed. If DREQ is High, the channel retains bus control and continues to drive all bus control signals active or inactive, but performs no DMA operation. Thus the user can start, or stop, execution of DMA operations by modulating DREQ. Once TC, MC, or EOP occurs, the channel releases the bus, or, if chaining or Base-to-Current reloading is to occur, performs the desired operation. After chaining or Base-to-Current reloading, if the channel is still in Bus Hold mode and does not have a set Software Request bit (set either by chaining or command), the channel relinquishes bus control unless a Low DREQ level occurs within the time limits.

**Demand Dedicated With Bus Release.** In Demand Dedicated with Bus Release (abbreviated Bus Release), a Software Request command causes the channel to request the bus and performs the programmed DMA operation until TC, MC, or EOP occurs. If the channel was programmed for Bus Release and the Software Request bit was set during chaining, the channel starts the DMA operation as soon as chaining ends, without releasing the bus, and continues performing the operation until TC, MC, or EOP occurs.

When an active Low DREQ is applied to a channel programmed for Bus Release, the channel acquires the bus and performs DMA operations until TC, MC, or EOP occurs or until DREQ goes inactive. Figure 16 shows when DREQ is sampled to determine if the channel should perform another cycle or release the bus. Note that this sampling also occurs on the last cycle of a chaining operation. If a channel has an active DREQ at the end of chaining, it performs DMA operations immediately, without releasing the bus. When a TC, MC, or EOP occurs terminating a Bus Release mode operation, the channel, if enabled for chaining and/or Base-to-Current Reloading, performs chaining and/or without releasing the bus.

If the SIP bit of Channel Mode register is set when a DMA termination occurs, the channel reliquishes the bus control until an Interrupt Acknowledge is received and the SIP bit is cleared. After an interrupt is serviced, the channel, if enabled for the termination, performs the Base-to-Current reloading and/or chaining.

If an active request is not applied and the channel is in Demand Dedicated with Bus Hold, the channel goes into state THLD (Figure 16a). If an active request is not applied and the channel is in Demand Dedicated with Bus Release or Demand Interleave mode, it releases the bus. Note that even if an active request is applied in Demand Interleave, the channel may still release the bus. The request for Demand Interleave should continue to be applied to ensure that the channel eventually responds to the request by acquiring the bus (i.e. the request is not latched by the channel). **Demand Interleave.** Demand Interleave behaves in different ways depending on the setting of Master Mode register bit MM2. If MM2 is set, the DTC always reliquishes bus control and then again requests it after each DMA iteration. This permits the CPU and other devices to gain access to the bus in the following execution control sequence: Channel 1, CPU, Channel 2, CPU, Channel 1, CPU. The CPU could be some other external device.

When MM2 is clear and both channels have active requests and are in Demand Interleave mode, control toggles between the channels after each DMA operation iteration and the DTC retains bus control until both channels are finished with the bus. Appendix B's, Figure B.2 is a flowchart of the Demand Interleave operation.

A software or hardware request causes a channel programmed for Demand Interleave to perform interleaved DMA operations until TC, MC, or EOP. If the Software Request bit is set during chaining, the channel retains the

bus after chaining and immediately starts performing DMA iterations interleaving after the first operation. If DREQ is Low on the last cycle during chaining, the channel performs a single iteration immediately after chaining and interleaves thereafter until TC, MC, or EOP occurs or DREQ goes High. If the latter occurs, the channel relinquishes the bus interleaved operations. If a TC, MC, or EOP occurs, the channel first performs chaining and/or Base-to-Current reloading (assuming SIP is cleared) before interleaving.

The waveform of DACK is programmed in Channel Mode register (CM<sub>18</sub>). The Pulsed DACK is only for Flyby transactions. Figure 17 shows the timing for a single Search or Flyby operation. State  $T_{WA}$  is optionally inserted if programmed. For more than one iteration, the level DACK output stays active during the time the channel has bus control. When CM<sub>18</sub> is set, the DACK output is inactive during Flowthrough modes.



NOTES 1. State T<sub>1P</sub> is a pseudo-T<sub>1</sub> state, without active AS generated following termination of any DMA operation. 2. State T<sub>4U1</sub>, is an auto-initialization state generated following the TC, MC, or EOP termination. 3. Level DACK fissing Edge occurs as shown in auto-reloading is not programmed, otherwise it stays Low for three additional clock cycles.



#### Wait States

The number of wait states to be added to the memory or I/O transfer can be programmed by the user as 0, 1, 2, or 4; it can be programmed separately for the Current Address registers A and B and for the Chain Address register. This allows different speed memories and peripherals to be associated with each of these addresses. The Base Address registers A and B also have a Tag Field which is loaded into the Current ARA and ARB registers during Base-to-Current reloading. Because many users utilizing the software programmable wait states do not need the ability to

generate hardware wait states through the WAIT pin, the wait function can be disabled by clearing the Wait Line Enable bit (MM2) in the Master Mode register.

During DMA transactions, the  $\overline{\text{WAIT}}$  input is sampled in the middle of the T<sub>2</sub> state. If  $\overline{\text{WAIT}}$  is High, and if no programmable wait states are selected, the DTC proceeds to state T<sub>3</sub>. Otherwise, at least one wait state is inserted. The  $\overline{\text{WAIT}}$  line is then sampled in the middle of state T<sub>WA</sub>. If  $\overline{\text{WAIT}}$  is High the DTC proceeds to state T<sub>3</sub>. Otherwise additional wait states are inserted (Figure 18).



In a transaction when both hardware and software wait states are inserted, each time the WAIT line is sampled Low, a hardware wait state is inserted in the next cycle. The software wait state insertion is suspended until WAIT is sampled and is High. The hardware wait states may be inserted anytime during the software wait state sequence. Hardware wait states are served consecutively rather than concurrently with software wait states. For example, assume for a Flowthrough I/O Transaction that a user has programmed four software wait states. Driving a Low on the WAIT input during T<sub>2</sub> for two cycles would insert two hardware wait states. Driving WAIT High for three cycles would allow insertion of three of the four software wait states. Driving WAIT Low for two more cycles would insert two more hardware wait states. Finally, driving WAIT High would allow the final software wait state to be inserted. During this last software wait state, the WAIT pin would be sampled for the

last time. If it is High, the channel proceeds to state  $T_3$ . If the pin is Low, the channel inserts hardware wait states until the pin goes High and the channel then enters state  $T_3$  to complete the I/O transaction.

#### **DMA Transactions**

There are three types of transactions performed by the Z8516 DTC: Flowthrough, Flyby, and Search.

**Flowthrough Transactions.** A Flowthrough Transaction (Figure 19) consists of three states:  $T_1$ ,  $T_2$ , and  $T_3$  as shown in Figure 20. The user may insert software wait states through the Tag fields of the Current ARA and ARB registers. In addition, if Master Mode register bit MM2 = 1, hardware wait states may be inserted by driving a Low signal on the WAIT pin.



Figure 19. Flowthrough Transaction

The M/ $\overline{IO}$  and N/ $\overline{S}$  lines reflect the appropriate level for the current cycle early in T<sub>1</sub>. The TG<sub>6</sub> and TG<sub>7</sub> bits of the current ARA and ARB registers should be programmed properly. The ALE output is pulsed High to mark the beginning of the cycle. The offset portion of the address for the accessed peripheral appears on AD<sub>0</sub>-AD<sub>15</sub> during T<sub>1</sub>. The R/ $\overline{W}$  and B/ $\overline{W}$  lines select a read or write operation for bytes or words. The R/ $\overline{W}$ , N/ $\overline{S}$ , M/ $\overline{IO}$ , and B/ $\overline{W}$  lines become stable during T<sub>1</sub> and remain stable until after T<sub>3</sub>.

I/O address space is byte-addressed but both 8- and 16-bit data sizes are supported. During I/O transactions the  $B/\overline{W}$  output is High for byte transactions and Low for word transactions. For I/O transactions, both even and odd addresses can be output, hence the address bit output on  $AD_0$  may be 0 or 1.

The channel can perform both I/O read and write operations; the M/ $\overline{O}$  line is Low. During an I/O read, the AD<sub>0</sub>-AD<sub>15</sub> bus is placed in the high impedence state by the DTC during T<sub>2</sub>. The DTC drives the  $\overline{DS}$  output Low to signal the peripheral that data can be gated onto the bus. The DTC strobes the data into its Temporary register during T<sub>3</sub>. DS is driven High to signal the end of the I/O transaction. During I/O write, the DTC drives the contents of the Temporary register onto the AD<sub>0</sub>-AD<sub>15</sub> bus and shortly after drives the DS output Low until T<sub>3</sub>. Peripherals may strobe the data on the AD bus into their internal registers on either the clock's falling or rising edge. If the peripheral is also to be accessed

in a Flyby transaction, data should be written only on the rising edge of  $\overline{\text{DS}}$ .

For byte I/O writes, the channel drives the same data on data bus lines  $AD_0$ - $AD_7$  and  $AD_8$ - $AD_{15}$ . During byte I/O reads, when the address bit on  $AD_0$  is 0, the DTC strobes data in from data lines  $AD_8$ - $AD_{15}$ . During byte I/O reads, when the address bit on  $AD_0$  is 1, the DTC strobes data in from data lines  $AD_0$ - $AD_7$ . Thus, when an 8-bit peripheral is connected to the bus, its internal registers typically are mapped at either all even or all odd addresses. To simplify accesses to 8-bit peripherals, byte oriented I/O addresses are incremented/ decremented by 2.

The channel can perform the I/O read and memory write operation, the memory read and I/O write operation, and the memory read and memory write operation The timing for all Flowthrough transactions is the same.

During chaining operations the DTC reads words from an address in System memory pointed to by the active channel's Chain Address register. Those chaining operations are performed identically to the Flowthrough memory read transactions, except that the data is loaded into an internal DTC Channel register rather than the Temporary register. Chaining never causes a write or a byte read; thus all memory writes or all byte accesses are due to DMA operations. A typical memory operation consists of three states:  $T_1$ ,  $T_2$ , and  $T_3$ , as shown in Figure 20. The user



Figure 20. Flowthrough Transaction Timing

may select to insert 1, 2, or 4 software wait states between  $T_2$  and  $T_3$  by programming the Tag field of the Current Address register or the Chain Address register. If the Wait Line Enable bit in the Master Mode register is set, the user may also insert hardware wait states between  $T_2$  and  $T_3$  by driving a Low on the WAIT line. The operation of Flowthrough memory transactions is identical to Flowthrough I/O transactions.

**Flyby Transactions.** Flyby transfer and Flyby transferand-search operations are performed in a single cycle, providing a transfer rate significantly faster than Flowthrough. In transfers, Flyby mode operations can only be performed between memory and peripheral or between peripheral and peripheral. Memory-to-memory operations cannot be performed in Flyby mode (Figure 21).

The Flyby Transaction can be used only with peripherals having a special Flyby signal input or with external logic. This Flyby input is connected to the channel's DACK output. For memory-peripheral Flyby, the address of the source memory location must be programmed in the Current ARA register. The Current ARB register must be programmed with the destination memory location for peripheral-memory Flyby. For Flyby peripheral-to-peripheral transaction, if both peripherals have a Flyby input, only one (the Flyby peripheral) should be connected to DACK; the other



Figure 21. Flyby Transaction

(Non-Flyby) peripheral's Flyby input should be held High during the Flyby operation. When the Non-Flyby peripheral is a destination and not connected to the channel's DACK output, its address should be programmed in the current ARB register. When the Non-Flyby peripheral is a source, its address should be programmed in the current ARA register. Table 4 explains that a set Flip bit (CM<sub>4</sub> = 1) is for Flyby peripheral to Non-Flyby peripheral or Memory Write transaction (From Flyby Transaction) and a clear Flip bit (CM<sub>4</sub> = 0) is for the Memory or Non-Flyby peripheral read to Flyby peripheral transaction (To Flyby Transaction).

A Flyby operation requires three states:  $T_1$ ,  $T_2$ , and  $T_3$ .

During  $T_1$  the channel pulses ALE and outputs. The  $R\overline{W}$  line is High for To-Flyby Transaction and Low for From-Flyby Transaction (Figure 22).

| Table 4. | Flyby | Transa | ction |
|----------|-------|--------|-------|
|----------|-------|--------|-------|

| Transaction | CM4 | R/W  | Address of Memory<br>or Non-Flyby<br>Peripheral |
|-------------|-----|------|-------------------------------------------------|
| To Flyby    | 0   | HIGH | ARA                                             |
| From Flyby  | 1   | LOW  | ARB                                             |



Figure 22. Flyby Transaction Timing

The channel's M/IO and N/S lines are coded as specified by the Current ARA or ARB Tag field. The B/W line indicates the operand size programmed in the Channel Mode register Operation field. During  $T_1$  the channel drives R/W to indicate the transaction direction; during  $T_2$  the channel drives both DS and DACK active. The Flyby Peripheral connected to DACK inverts the R/W signal to determine whether it is being read from or written to (Figure 23).

The pulsed DACK input serves two purposes: To select the peripheral for the Read/Write, and to provide timing information on when to drive data onto, or input data from, the  $AD_0$ - $AD_{15}$  bus. Because the Flyby Peripheral never is explicitly addressed by  $AD_0$ - $AD_{15}$ , it must know which internal register is to be loaded from, or driven onto, the

AD<sub>0</sub>-AD<sub>15</sub> bus. On state T<sub>3</sub>, the  $\overline{DS}$  and  $\overline{DACK}$  lines are driven inactive to conclude the transfer. In Transferand-Search mode, data is loaded into the DTC's Temporary register on the Low-to-High  $\overline{DS}$  transition in order to perform the search function.

To provide adequate data setup time, the rising edge of  $\overline{DS}$  or DACK should be used to perform the write to the transfer destination. To extend the active time of  $\overline{DS}$  and DACK, wait states can be inserted between T<sub>2</sub> and T<sub>3</sub>. Software wait states can be inserted by programming the appropriate code in the Tag field of the Current ARA or ARB registers. Hardware wait states can be inserted by pulling WAIT Low if the Wait Line Enable bit in the Master Mode register is set. The WAIT line is sampled in the middle of the T<sub>2</sub> or T<sub>WA</sub> state.



1. The diagram lists state names for both I/O and memory accesses. Sampling of EOP will occur on the falling edge of state T<sub>3</sub>.

2. State  $T_{1P}$  is a pseudo- $T_1$  state, without active  $\overline{AS}$  generated following termination of any DMA operation.

3. State TAU<sub>1</sub> is an auto-initialization state generated following the TC, MC, or  $\overline{\text{EOP}}$  termination.

Figure 24. EOP Timing

#### Termination

There are three ways a Transfer-and-Search or Search operation can end and two ways a Transfer operation can end. When a channel's Current Operation Count goes to 0, the DMA operation ends: this is called a Terminal Count (TC) termination. A DMA operation can also be stopped by driving the EOP pin Low with external logic; this is called an EOP termination. Match Condition (MC) is the last method of termination which occurs when the data being Transferred-and-Searched or Searched meets the match condition programmed in Channel Mode register bits CM<sub>17</sub>-CM<sub>16</sub>. These bits allow the user to stop when a match occurs between the unmasked Pattern register bits and the data read from the source, or when a no-match occurs. Both byte and word matches are supported. MC terminations do not apply to Transfer operations since the pattern matching logic is disabled in Transfer mode.

#### End of Process

The End-of-Process (EOP) interface pin is a bidirectional signal. Whenever a TC, MC, or EOP termination occurs, the DTC drives the EOP pin Low. During DMA operations, the EOP pin is sampled by the DTC to determine if EOP is being driven Low by external logic. Figure 24 shows when internal EOPs are generated marking termination of all Transfers and when the EOP pin is sampled during the DMA iteration. The generation of internal EOPs and sampling of external EOPs for Transfer-and-Searches follows the same timing used for Transfers. Since there is a single EOP pin for both channels, EOPs should only be driven Low by a channel while that channel is being serviced. This can be accomplished by selecting a level  $\overline{DACK}$  output (CMR<sub>18</sub> = 0) and gating each channel's EOP request with DACK, as shown in Figure 25.



Notes:

1. External EOP stops channel. 2. DTC drives EOP Active on TC and MC. 3. Channel should apply EOP only if its DACK is active.



If an EOP is detected while the channel is trying to reload the Chain Address register, the new Chain Address Offset and Segment are discarded and the old address +2 is preserved to allow inspection of the erroneous address.

Programming Completion Options. When a channel ends a DMA operation, the reason for ending is stored in the Completion Status Field of the channel's Status register (Figure 7). This information is retained until the next DMA operation ends at which time the Status register is updated to reflect the reason(s) for the latest termination. More than one bit in the Completion Field could be set to 1. All three of the channel's Status register completion bits would be set to 1 under the following conditions: If a channel decremented its Current Operation Count to 0 causing a TC termination. input data from the source generated a match causing an MC termination, and a Low on the EOP pin resulted in an EOP termination.

When a DMA operation ends, the channel can:

- (a) Issue an Interrupt request (i.e., setting the IP or SIP bit of the channel's Status register)
- (b) Perform Base-to-Current reloading
- (c) Chain reload the next DMA operation
- (d) Perform any combination of the above or
- (e) None of the above

The user selects the action to be performed by the channel in the Completion option field of the Channel Mode register. For each type of termination (TC, MC or EOP) the user can choose which action or actions are to be taken. If no reloading is selected for the type of termination that occurred, the NAC bit in the Status register is set.

More than one action can occur when a DMA operation ends. This may arise because more than one action was programmed for the applicable termination. The priorities of those actions are Interrupt request, Base-to-Current reloading, and chaining. The Interrupt cannot be serviced unless the DTC has relinquished the bus.

## Interrupts

To permit the DTC to begin a new DMA operation after issuing an interrupt but before the CPU acknowledges that interrupt, a two-deep interrupt queue is provided on each channel of the DTC. Interrupt handling by the Z8000 microprocessor is summarized in this section, followed by a brief discussion of the DTC's queueing capability and its implications for the system.

A complete Interrupt cycle on the Z8000 CPU consists of an Interrupt Request followed by an Interrupt Acknowledge transaction. The request, which consists of the CPU's Interrupt pin being pulled Low by a peripheral, notifies the processor that an interrupt is pending. The Interrupt Acknowledge cycle, initiated by the CPU as a result of the interrupt request, performs two functions: it selects the peripheral whose interrupt is to be acknowledged and it obtains a vector that identifies the device involved and the reason for the interrupt.
The DTC has two sources of interrupt. Each source has three bits that control its interrupt generation. These bits are the Channel Interrupt Enable (CIE), Interrupt Pending (IP), and Interrupt Under Service (IUS) bits. Since each channel on the DTC contains all three of these bits (bits  $CM_{15}$ - $CM_{13}$ ), they are seen by the CPU as two separate interrupt sources. Each channel also has its own vector register for identifying the source of the interrupt during an Interrupt Acknowledge interchange with the CPU. The Disable Lower Chain (DLC) and No Vector (NV) bits in the DTC's Master Mode register control this behavior for the entire chip.

Once a channel issues an interrupt, it is desirable to allow the channel to proceed with the next DMA operation before the interrupt is acknowledged. This could lead to problems if the DTC channel attempted to chain reload the Vector register contents. In such a situation, it may not be clear whether the old or new vector would be returned during the acknowledge. This dilemma is resolved in the DTC by providing each channel with an Interrupt Save register. When the channel sets IP as part of the procedure followed to issue an interrupt, the contents of the vector register and some of the Status register bits are saved in an Interrupt Save register (Figure 9). When an Interrupt Acknowledge cycle is performed, the contents of the Interrupt Save register are driven onto the bus. Although the use of an Interrupt Save register allows the channel to proceed with a new task, problems can still arise if a second interrupt is to be issued by the channel before the first interrupt is acknowledged. To avoid conflicts between the first and second interrupt, each channel has a Second Interrupt Pending (SIP) bit in its Status register. When a second interrupt is issued before the first interrupt is acknowledged, the SIP bit is set and the channel relinguishes the bus until an acknowledge occurs. For compatibility with polled interrupt schemes, the Interrupt Save register can be read without wait states by the host CPU. As an aid to debugging a system's interrupt logic, whenever IP is set, the Interrupt Save register is loaded from the Vector and Status registers.

Note that the SIP bit is transferred to the IP bit when IP is cleared by the host CPU. Whenever CIE is set, INT goes Low when IP is set.

**Base-to-Current Reloading.** When a channel finishes a DMA operation, the user may select to perform a

Base-to-Current Reload. (Base-to-Current reloading is also referred to as Auto-reloading in this document.) In this type of reload, the Current Address registers A and B are loaded with the data in the Base Address registers A and B respectively, and the Current Operation Count register is loaded with the data in the Base Operation Count. The Base-to-Current reload operation facilitates repetitive DMA operations without the multiple memory accesses required by chaining. Although the channel must have bus control to perform Base-to-Current reloading, the complete reloading operation occurs in four clock cycles (TAU<sub>1</sub> through TAU<sub>4</sub>). If the channel has to relinquish the bus because two unacknowledged interrupts are queued, it has to regain bus control to perform any Base-to-Current reloading (or chaining). In this case it acquires the system bus once an interrupt acknowledge is received, even if it immediately afterward relinquishes the bus because no hardware or software request is present.

**Chaining.** If the channel is programmed to chain at the end of a DMA operation, it uses the Chain Address register to point to a Chain Control Table in memory. The first word in the table is a Reload word, specifying the register(s) to be loaded. Following the Reload word are the data values to be transferred into the register(s). Chaining is described in detail in the Channel Initialization section.

Because chaining occurs after Base-to-Current reloading, it is possible to reset the Current Address registers A and B and the Current Operation Count register to the values used for previous DMA operations and then chain reload one or two of these registers to some special value. If the Base values are not reloaded during chaining, the channel can revert back to the Base values at a later cycle.

If an all zero Reload word is fetched during chaining, the chain operation does not reload any registers but performs like any other chaining operation. Thus, the Chain Address is incremented by 2 to point to the next word in memory and, at the end of the all Zero-Reload word chain operation. All zero Reload words are useful as "Stubs" to start or terminate linked lists of DMA operations traversed by chaining. Care must be taken in their use since the channel may perform an erroneous operation.

### COMMANDS

Table 5 shows a list of DTC commands. The commands are executed immediately after the host CPU writes them into

the DTC's Command register (Figure 26). A description of each command follows.

| Table 5. | DTC | Command | Summary |
|----------|-----|---------|---------|
|----------|-----|---------|---------|

|                                                                                                          | Орсо                                 | ode Bits                     | Example              |
|----------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------|----------------------|
| Command                                                                                                  | 7654                                 | 3210                         | Code HEX             |
| Reset                                                                                                    | 000X                                 | XXXX                         | 00                   |
| Start Chain Channel 1                                                                                    | 101X                                 | XXX0                         | A0                   |
| Start Chain Channel 2                                                                                    | 101X                                 | XXX1                         | A1                   |
| Set Software Request Channel 1                                                                           | 010X                                 | XX10                         | 42                   |
| Set Software Request Channel 2                                                                           | 010X                                 | XX11                         | 43                   |
| Clear Software Request Channel 1                                                                         | 010X                                 | XX00                         | 40                   |
| Clear Software Request Channel 2                                                                         | 010X                                 | XX01                         | 41                   |
| Set Hardware Mask Channel 1                                                                              | 100X                                 | XX10                         | 82                   |
| Set Hardware Mask Channel 2                                                                              | 100X                                 | XX11                         | 83                   |
| Clear Hardware Mask Channel 1                                                                            | 100X                                 | XX00                         | 80                   |
| Clear Hardware Mask Channel 2                                                                            | 100X                                 | XX01                         | 81                   |
| Set CIE, or IP Channel 1                                                                                 | 001E                                 | XP10                         | 32                   |
| Set CIE, or IP Channel 2                                                                                 | 001E                                 | XP11                         | 33                   |
| Clear CIE, or IP Channel 1                                                                               | 001E                                 | XP00                         | 30                   |
| Clear CIE, or IP Channel 2                                                                               | 001E                                 | XP01                         | 31                   |
| Set Flip Bit Channel 1<br>Set Flip Bit Channel 2<br>Clear Flip Bit Channel 1<br>Clear Flip Bit Channel 2 | 011X<br>011X<br>011X<br>011X<br>011X | XX10<br>XX11<br>XX00<br>XX01 | 62<br>63<br>60<br>61 |

NOTES: E = Set to 1 to perform set/clear on CIE; clear to 0 for no effect on CIE

P = Set to 1 to perform set/clear on IP; clear to 0 for no effect on IP

X = "dont't care" bit. This bit is not decoded and may be 0 or 1



#### Reset (00)

This command causes the DTC to be set to the same state as a hardware reset. The Master Mode register is cleared to all 0s, the CIE, IP, and SIP bits are cleared to 0, the NAC and CA bits in each channel's Status register are set to 1, and the channel activity is forbidden. The Chain Address must be programmed since its state may be indeterminate after a Reset. The lockout preventing channel activity is cleared by issuing a Start Chain command.

Figure 26. Command Register

#### Start Chain Channel 1/Channel 2 (A<sub>0</sub>/A<sub>1</sub>)

This command causes the selected channel to clear the No Auto-Reload or Chain (NAC) bit in the channel's Status register, and to start a chain reload operation of the channel's registers, as described in the Channel Initialization section. These effects take place even if the fetched Reload word is all zeros. This command is only honored if the Chain Abort (CA) bit and the Second Interrupt Pending (SIP) bit in the Channel's Status register are clear. If either the CA or SIP bit is set, this command is disregarded.

When the Waiting For Bus (WFB) bit of the Status Register is set, if the "Start Chain" command is issued, the channel honors the command after one DMA iteration. It is nearly impossible for the CPU to issue a command when WFB = 1 and the DTC is enabled.

#### Software Request Channel 1/Channel 2 (Set: 42/43, Clear: 40/41)

This command sets or clears the Software Request bit in the selected channel's Mode register. If the Second Interrupt Pending (SIP) bit and No Auto-Reload or Chain (NAC) bit in the channel's Status register are both cleared, the channel begins executing the programmed DMA operation. If either the SIP or NAC bit is set, the channel does not start executing a DMA operation. The SIP bit clears when the channel receives an interrupt acknowledge. One way to clear the NAC bit is to issue a Start Chain command to the channel. If the fetched Reload Word is all zeros, the channel's registers remain unchanged and the software request bit, if set earlier by command, causes the programmed DMA operation to start immediately. If during chaining, new information is loaded into the Channel Mode register, this new information overwrites the software request bit.

#### Set/Clear Hardware Mask 1/Mask 2 (Set: 82/83; Clear: 80/81)

This command sets or clears the Hardware Mask in the selected channel's Mode register. This command always takes effect. The Hardware Mask bit inhibits recognition of an active signal on the channel's DREQ input; this bit does

not affect recognition of a software request. If the channel is in single transfer mode, it performs DMA operations upon receipt of a transition on DREQ rather than in response to a DREQ level. Transitions, occurring while the Hardware mask bit is set, are stored and serviced when the Hardware Mask is cleared, assuming the Channel has not chained. The DTC requests the system bus one and one half to two clock cycles after the receipt of any DREQ, after which a minimum of one DMA iteration is unavoidable. DREQ transitions are stored only for the current DMA operation. If the channel performs a chain operation of single transfer mode, any DREQ transition stored for later service is cleared.

Figures 15 and 16 show the minimum times when a new DREQ can be applied if it is to be serviced by the new DMA operation. First iteration and Last iteration in Figure 15 mean, for example, that DREQ may be asserted during the write cycle  $T_1$  of a Flowthrough transaction, but may never be asserted during  $T_1$  of a Flyby transaction since Flyby is done in one iteration.

#### Set/Clear CIE, and IP Channel 1/Channel 2 (Table 5)

This command allows the user to set or clear any combination of the CIE and IP bits in the selected channel's Status register. These bits control the operation of the channel's interrupt structure and are described in the Interrupts section. Setting the IP bit causes the Interrupt Save register to be loaded with the current vector and status. The IP bit is cleared to facilitate an efficient conclusion to the processing of an interrupt.

#### Set/Clear Flip Bit Channel 1/Channel 2 (Set: 62/63; Clear 60/61)

The Flip Bit in the selected channel's Mode register can be cleared and set by this command. This allows the user to reverse the source and destination and thereby reverse the data transfer direction without reprogramming the channel. This command is useful when repetitive DMA operations are performed by the channel, using this command to control the direction of transfer. Chaining new information into the Channel Mode register overwrites the Flip bit.



Figure 27. AC Timing when DTC is a Bus Slave



Figure 28. AC Timing when DTC is a Bus Master















**Z8516 DTC** 



Notes: 1. The diagram lists state names for both I/O and memory accesses. Sampling of EOP will occur on the falling edge of state T<sub>3</sub>.

2. State T<sub>1P</sub> is a pseudo T<sub>1</sub> state, without active AS generated following termination of any DMA operation.

3. State TAU1 is an auto-initialization state generated following the TC, MC, or EOP termination.







#### **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect to GND . -0.3 V to  $\,+\,7.0$  V Operating Ambient

 Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### STANDARD TEST CONDITIONS

The DC Characteristics and Capacitance sections listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard condtions are as follows:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- T<sub>A</sub> as specified in Ordering Information

All ac parameters assume a load capacitance of 50 pf maximum.

#### **DC CHARACTERISTICS**

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.



| Symbol          | Parameter                      | Min                  | Max                  | Unit | Test Condition                     |
|-----------------|--------------------------------|----------------------|----------------------|------|------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | V <sub>CC</sub> -0.4 | V <sub>CC</sub> +0.3 | V    | Driven by External Clock Generator |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3                 | 0.45                 | V    | Driven by External Clock Generator |
| VIH             | Input High Voltage             | 2.0                  | V <sub>CC</sub> +0.3 | V    |                                    |
| V <sub>IL</sub> | Input Low Voltage              | -0.3                 | 0.8                  | V    |                                    |
| V <sub>OH</sub> | Output High Voltage            | 2.4                  |                      | V    | I <sub>OH</sub> = -250 μA          |
| V <sub>OL</sub> | Output Low Voltage             |                      | 0.4                  | V    | I <sub>OL</sub> = +2.0 mA          |
| ЦL              | Input Leakage                  |                      | ± 10                 | μA   | $0.4 \le V_{IN} \le V_{CC}$        |
| IOL             | Output Leakage                 |                      | ± 10                 | μA   | $0.4 \leq V_{IN} \leq +V_{CC}$     |
| ICC             | V <sub>CC</sub> Supply Current |                      | 350                  | mA   | $T_A = 0 \circ C$                  |

NOTE. V<sub>CC</sub> = 5V  $\pm$  5% unless otherwise specified

#### CAPACITANCE

| Symbol             | Parameter | Min | Max | Unit |
|--------------------|-----------|-----|-----|------|
| C <sub>CLOCK</sub> | Clock     |     | 40  | pf   |
| C <sub>IN</sub>    | Input     |     | 5   | pf   |
| C <sub>OUT</sub>   | Output    |     | 10  | pf   |

NOTES

 $T_A = 25 \,^{\circ}C, f = 1 \, MHz.$ 

Unmeasured pins returned to ground.

# AC CHARACTERISTICS<sup>†</sup> DTC AS BUS MASTER

|        |                      |                                                                             | 4N      | /Hz     | 6MHz    |         |  |
|--------|----------------------|-----------------------------------------------------------------------------|---------|---------|---------|---------|--|
| Number | per Symbol Parameter |                                                                             | Min(ns) | Max(ns) | Min(ns) | Max(ns) |  |
| 1      | TcC                  | Clock Cycle Time                                                            | 250     | 2000    | 200     | 2000    |  |
| 2      | TwCh                 | Clock Width (High)                                                          | 105     |         | 70*     |         |  |
| 3      | TwCl                 | Clock Width (Low)                                                           | 105     |         | 70*     |         |  |
| 4      | TfC                  | Clock Time                                                                  |         | 20      |         | 10      |  |
| 5      | TrC                  | Clock Rise Time                                                             |         | 20      |         | 15      |  |
| 6      | TdC(AUv)             | Clock ↑ to Upper Address (A <sub>16</sub> -A <sub>23</sub> )<br>Valid Delay |         | 90      |         | 80      |  |
| 7      | ThC(AUv)             | Clock 1 to Upper Address Valid                                              | 00      |         | 10      |         |  |
| •      | T-10/07)             |                                                                             | 20      | 110     | 10      | 00      |  |
| 8      |                      | Clock to R/W and B/W valid Delay                                            |         | ΠŪ      |         | 90      |  |
| 9      | TaC(A)               | Clock 1 to Lower Address (A <sub>0</sub> -A <sub>15</sub> )<br>Valid Delay  |         | 90      |         | 90      |  |
| 10     | TdC(Az)              | Clock to Lower Address (A <sub>0</sub> -A <sub>15</sub> )                   |         |         |         |         |  |
|        |                      | Float Delay                                                                 |         | 60      |         | 60      |  |
| 11     | TdC(Air)             | Clock ↑ to ALE ↑ Delay                                                      |         | 70      |         | 60      |  |
| 12     | TdC(AL)              | Clock ↓ to ALE ↓ Delay                                                      |         | 70      |         | 60      |  |
| 13     | TdC(DS)              | Clock ↑ to DS (Read) ↓ Delay                                                |         | 60      |         | 60      |  |
| 14     | TdC(DSf)             | Clock ↓ to DS (Write) ↓ Delay                                               |         | 60      |         | 60      |  |
| 15     | TdC(DSr)             | Clock ↓ to DS ↑ Delay                                                       |         | 60      |         | 60      |  |
| 16     | TdC(DO)              | Clock ↑ to Data Out Valid Delay                                             |         | 90      |         | 90      |  |
| 17     | TsDI(C)              | Data In to Clock↓ Setup Time                                                | 20      |         | 15      |         |  |
| 18     | TdA(AL)              | Address Valid to ALE ↓ Delay                                                | 50      |         | 35      |         |  |
| 19     | ThAL(A)              | ALE ↓ to Lower Address Valid                                                |         |         |         |         |  |
|        |                      | Hold Time                                                                   | 60      |         | 40      |         |  |
| 20     | TwAL                 | ALE Width (High)                                                            | 80      |         | 60      |         |  |
| 21     | TdAz(DS)             | Lower Address Float to DS ↓ Delay                                           | 0       |         | 0       |         |  |
| 22     | TdAL(DS)             | ALE ↓ to DS (Read) ↓ Delay                                                  | 75      |         | 35      |         |  |
| 23     | TdAL(DI)             | ALE ↓ to Data In Required Valid Delay                                       |         | 300     |         | 215     |  |
| 24     | TdA(DI)              | Address Valid to Data In Required<br>Valid Delay                            |         | 410     |         | 305     |  |
| 25     | TdDS(A)              | DS ↑ to Address Active Delay                                                | 80      |         | 45      |         |  |
| 26     | TdDS(AL)             | DS ↑ to ALE ↑ Delay                                                         | 75      |         | 40      |         |  |
| 27     | TdA(DS)              | Address Valid to DS (Read) ↓ Delay                                          | 160     |         | 110     |         |  |

\*These must not occur simultaneously. †Units in nanoseconds.

## AC CHARACTERISTICS<sup>†</sup> DTC AS BUS MASTER (Continued)

|        |           |                                                                                       | 4N      | 1Hz     | 6MHz    |         |  |
|--------|-----------|---------------------------------------------------------------------------------------|---------|---------|---------|---------|--|
| Number | Symbol    | Parameter                                                                             | Min(ns) | Max(ns) | Min(ns) | Max(ns) |  |
| 28     | TdDO(DSr) | Data Out Valid to DS ↑ Delay                                                          | 230     |         | 200     |         |  |
| 29     | TdDO(DSf) | Data Out Valid to DS ↓ Delay                                                          | 55      |         | 35      |         |  |
| 30     | ThDS(DO)  | DS ↑ to Data Out Valid Hold Time                                                      | 85      |         | 45      |         |  |
| 31     | TdDS(DI)  | DS (Read) ↓ to Data In Required                                                       |         |         |         |         |  |
|        |           | Valid Delay                                                                           |         | 205     |         | 155     |  |
| 33     | ThDI(DS)  | DS ↑ to Data In Hold Time                                                             | 0       |         | 0       |         |  |
| 34     | TwDSmw    | DS (Write) Width (Low)                                                                | 185     |         | 110     |         |  |
| 35     | TwDSmr    | DS (Read) Width (Low)                                                                 | 275     |         | 220     |         |  |
| 36     | TdC(RBr)  | Clock ↓ to RBEN ↑ Delay‡                                                              |         | 70      |         | 65      |  |
| 37     | ThDS(ST)  | DS ↑ to B/W, N/S, R/W and M/IO Valid                                                  |         |         |         |         |  |
|        |           | Hold Time                                                                             | 75      |         | 45      |         |  |
| 38     | TdC(TRf)  | Clock ↑ to TBEN or RBEN ↓ Delay                                                       |         | 60      |         | 60      |  |
| 39     | TdC(TRr)  | Clock ↑ to TBEN ↑ Delay                                                               |         | 60      |         | 60      |  |
| 40     | TdC(ST)   | Clock ↑ to M/IO and N/S Valid Delay                                                   | 90      |         | 75      |         |  |
| 41     | TdS(AL)   | $R/\overline{W}$ , $M/\overline{IO}$ , $B/\overline{W}$ and $N/\overline{S}$ Valid to |         |         |         |         |  |
|        |           | ALE ↓ Delay                                                                           | 60      |         | 35      |         |  |
| 42     | TsWT(C)   | WAIT to Clock ↓ Setup Time                                                            | 20      |         | 20      |         |  |
| 43     | ThWT(C)   | WAIT to Clock ↓ Hold Time                                                             | 20      |         | 20      |         |  |
| 44     | TwDRQ     | DREQ Pulse Width (Single Transfer                                                     |         |         |         |         |  |
|        |           | Mode)                                                                                 | 20      |         | 20      |         |  |
| 45     | TsDRQ(C)  | DREQ Valid to Clock † Setup Time                                                      | 50      |         | 50      |         |  |
| 46     | ThDRQ(C)  | Clock ↑ to DREQ Valid Hold Time                                                       | 20      |         | 20      |         |  |
| 47     | TdC(INTf) | Clock ↓ to INT ↓ Delay                                                                |         | 150     |         | 150     |  |

<sup>†</sup>Units in nanoseconds.

<sup>‡</sup>Parameter 36 is slower than parameter 15.

## AC CHARACTERISTICS<sup>†</sup>

DTC AS BUS SLAVE BUS EXCHANGE

|        |           |                                                                         | 4N      | lHz     | 6N      | IHz     |
|--------|-----------|-------------------------------------------------------------------------|---------|---------|---------|---------|
| Number | Symbol    | Parameter                                                               | Min(ns) | Max(ns) | Min(ns) | Max(ns) |
| 61     | TdIN(DO)  | INTACK ↓ to Data Output Valid Delay                                     |         | 135     |         | 135     |
| 62     | TdIN(DOz) | INTACK 1 to Data Output Float Delay                                     |         | 75      |         | 80      |
| 63     | TdDS(DO)  | $\overline{\text{DS}} \downarrow (\text{IOR})$ to Data Output Driven    |         |         |         |         |
|        |           | Delay                                                                   |         | 135*    |         | 135*    |
| 64     | TdDS(DOz) | DS ↑ (IOR) to Data Output Float Delay                                   |         | 75      |         | 80      |
| 65     | TsDI(DS)  | Data Valid to $\overline{\text{DS}}$ † (IOW) Setup Time                 | 40      |         | 40      |         |
| 66     | ThDS(DI)  | DS ↑ (IOW) toData Valid Hold Time                                       | 30      |         | 30      |         |
| 67     | TwDS      | DS Low Width                                                            | 150*    |         | 150*    |         |
| 68     | TwiN      | INTACK Low Width                                                        | 150     |         | 150     |         |
| 69     | ThDS(CS)  | DS ↑ to CS Valid Hold Time                                              | 20      |         | 20      |         |
| 70     | ThDS(PD)  | DS ↑ to P/D Valid Hold Time                                             | 20      |         | 20      |         |
| 71     |           | P/D Valid to DS ↓ Setup Time (IOR)                                      | 10      |         | 10      |         |
| 71     | 1550(03)  | $\overline{P/D}$ Valid to $\overline{DS}$ $\downarrow$ Setup Time (IOW) | 50      |         | 50      |         |

\*2000ns for slow readable registers (worst case)

<sup>†</sup>Units in nanoseconds

AC CHARACTERISTICS<sup>†</sup> DTC AS BUS SLAVE BUS EXCHANGE (Continued)

|        |             |                                                               | 4N      | /Hz     | 6N      | Hz      |
|--------|-------------|---------------------------------------------------------------|---------|---------|---------|---------|
| Number | Symbol      | Parameter                                                     | Min(ns) | Max(ns) | Min(ns) | Max(ns) |
| 72     | TsCS(DS)    | CS Valid to DS ↓ Setup Time                                   | 30      |         | 30      |         |
| 73     | TrDS        | DS ↑ to DS ↓ Recovery Time (for                               |         |         |         |         |
|        |             | Commands Only)                                                | 4TcC    |         | 4TcC    |         |
| 74     | TwRST       | RESET Low Width                                               | 3TcC    |         | 3TcC    |         |
| 75     | TdC(BRQf)   | Clock ↑ to BREQ ↑ Delay                                       |         | 150     |         | 150     |
| 76     | TdC(BRQr)   | Clock ↓ to BREQ ↓ Delay                                       |         | 150     |         | 150     |
| 77     | TdBRQ(CTRz) | BUSREQ ↓ to Control Bus Float Delay                           |         | 140     | 9       | 140     |
| 78     | TdBRQ(ADz)  | BUSREQ↓to AD Bus Float Delay                                  |         | 140     |         | 140     |
| 79     | TdBRQ(BAI)  | BUSREQ ↑ to BAI ↑ Required Delay                              | 0       |         | 0       |         |
| 80     | TsBAI(C)    | BAI Valid to Clock † Setup Time                               | 40      |         | 45      |         |
| 81     | TdBAI(ADz)  | BAI ↓ to A and AD Buses Float                                 |         |         |         |         |
|        |             | Delay (Reset)                                                 |         | 135     |         | 135     |
| 82     | TdBAI(CTRz) | BAI ↓ to Control Bus Float Delay                              |         |         |         |         |
|        |             | (Reset)                                                       |         | 100     |         | 100     |
| 83     | TdBAI(DSz)  | BAI ↓ to DS Float Delay (Reset)                               |         | 80      |         | 90      |
| 84     | TsRW(DS)    | R/ $\overline{W}$ Valid to $\overline{DS}$ ↓ Setup Time (IOW) | 2       |         | 2       |         |
| 85     | ThDS(RW)    | DS ↑ to R/W Valid Hold Time (IOW)                             | -10     |         | -10     |         |
| 86     | TsRW(DS)    | R/W Valid to DS ↓ Setup Time (IOR)                            | 20      |         | 20      |         |
| 87     | ThDS(RW)    | DS ↑ to R/W Valid Hold Time (IOR)                             | 20      |         | 20      |         |

\*2000ns for slow readable registers (worst case) †Units in nanoseconds.

## **AC CHARACTERISTICS<sup>†</sup>**

DTC-PERIPHERAL INTERFACE

|        |         |                                                       | 4N      | 1Hz     | 61      | ١Hz     |
|--------|---------|-------------------------------------------------------|---------|---------|---------|---------|
| Number | Symbol  | Parameter                                             | Min(ns) | Max(ns) | Min(ns) | Max(ns) |
| 90     | TCHDL   | Clock ↑ to Pulsed DACK ↓ Delay                        |         |         |         |         |
|        |         | (Flyby Transactions Only)                             |         | 100     |         | 85      |
| 91     | TCHDH   | Clock ↑ to Pulsed DACK ↑ Delay                        |         |         |         |         |
|        |         | (To Flyby Transactions Only)                          |         | 100     |         | 85      |
| 92     | TDSK    | DS↑to Pulsed DACK↑Delay                               |         |         |         |         |
|        |         | (From Flyby Transactions Only)                        | 30      |         | 20      |         |
| 93     | TDAD    | Clock ↑ To Level DACK Valid Delay                     |         | 100     |         | 85      |
| 94     | TDAH    | Clock ↓ to Level DACK Valid                           |         |         |         |         |
|        |         | Hold Time                                             |         | 100     |         | 85      |
| 95     | TEIDL   | Clock ↓ to Internal EOP Low Delay                     |         | 100     |         | 90      |
| 96     | TEIDH   | Clock ↓ to Internal EOP ↑ Delay                       |         | 100     |         | 90      |
| 97     | TES     | External EOP Valid to Clock↓Setup                     |         |         |         |         |
|        |         | Time During Operation                                 | 10      |         | 10      |         |
| 98     | TEW     | External EOP Pulse Width Required                     |         |         |         |         |
|        |         | During Operation                                      | 20      |         | 20      |         |
| 99     | TES(BH) | External EOP Valid to Clock↓Setup                     |         |         |         |         |
|        |         | Time During Bus Hold                                  | 10      |         | 10      |         |
| 100    | TEW(BH) | External $\overline{\text{EOP}}$ Pulse Width Required |         |         |         |         |
|        |         | During Bus Hold                                       | 20      |         | 20      |         |
|        | aaanda  |                                                       |         |         |         |         |

TUnits in nanoseconds.

## **ORDERING INFORMATION**

| Z8516 DTC, 4.0 MHz | Z8516A DTC, 6.0 MHz |
|--------------------|---------------------|
| 48-pin DIP         | 48-pin DIP          |
| Z8516 PS           | Z8516A PS           |
| Z8516 CS           | Z8516A CS           |
| Z8516 PE           | Z8516A PE           |
| Z8516 CE           | Z8516A CE           |

## CODES

| $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                         | R= ProtopackT= Low Profile ProtopackDIP= Dual-In-Line PackageLCC= Leadless Chip CarrierPCC= Plastic Chip Carrier (Leaded) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| TEMPERATURE<br>$S = 0^{\circ}C \text{ to } + 70^{\circ}C$<br>$E = -40^{\circ}C \text{ to } + 85^{\circ}C$<br>$M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ | FLOW<br>B = 883 Class B                                                                                                   |

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon.
\*For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

## **Appendix A**





|         | A7 |   |   |   |   |   |   | A0 |                         |     |
|---------|----|---|---|---|---|---|---|----|-------------------------|-----|
| Address | X  | 0 | 1 | 1 | 0 | 0 | 1 | Х  | Current Operation Count | CH1 |
|         | X  | 0 | 1 | 1 | 0 | 0 | 0 | Х  | Current Operation Count | CH2 |
|         | X  | 0 | 1 | 1 | 0 | 1 | 1 | Х  | Base Operation Count    | CH1 |
|         | X  | 0 | 1 | 1 | 0 | 1 | 0 | Х  | Base Operation Count    | CH2 |
|         | X  | 1 | 0 | 0 | 1 | 0 | 1 | Х  | Pattern                 | CH1 |
|         | X  | 1 | 0 | 0 | 1 | 0 | 0 | Х  | Pattern                 | CH2 |
|         | X  | 1 | 0 | 0 | 1 | 1 | 1 | Х  | Mask                    | CH1 |
|         | X  | 1 | 0 | 0 | 1 | 1 | 0 | Х  | Mask                    | CH2 |

Chain Loadable

Writeable

Pattern and Mask-Slow Readable

Operation Count—Fast Readable

 $D_{15} \ \, D_{14} \ \, D_{13} \ \, D_{12} \ \, D_{11} \ \, D_{10} \ \, D_{9} \ \, D_{8} \ \, D_{7} \ \, D_{6} \ \, D_{5} \ \, D_{4} \ \, D_{3} \ \, D_{2} \ \, D_{1} \ \, D_{0}$ 

Figure A2. Miscellaneous Registers

#### Chain Loadable Only















Figure A6. Interrupt Save Registers

| A7 |   |   |   |   |   |   | A0 |          |
|----|---|---|---|---|---|---|----|----------|
| х  | 1 | 0 | 1 | 0 | 1 | 1 | х  | High CH1 |
| х  | 1 | 0 | 1 | 0 | 1 | 0 | х  | High CH2 |
| х  | 1 | 0 | 1 | 0 | 0 | 1 | х  | Low CH1  |
| х  | 1 | 0 | 1 | 0 | 0 | 0 | х  | Low CH2  |
|    |   |   |   |   |   |   |    |          |

Chain Loadable

Writeable (Lower 16 bits)

Slow Readable



Figure A7. Channel Mode Register

| Address |  |
|---------|--|

Α7

X 0 1 0

X 0 1 0

X 0

X 0

|   |   |   | A0 |
|---|---|---|----|
| 0 | 1 | 1 | Х  |
| 0 | 1 | 0 | Х  |

1

0

0

0

0

0 0 0 X

1

1





Fast Readable

#### Figure A8. Chain Address Register

Х

#### Address

| A7   |   |   |   |   |   |   | A0 |                                        |     |
|------|---|---|---|---|---|---|----|----------------------------------------|-----|
| X    | 0 | 0 | 1 | 1 | 0 | 1 | х  | Current Address Register A Up-Addr/Tab | CH1 |
| Х    | 0 | 0 | 1 | 1 | 0 | 0 | Х  | Current Address Register A Up-Addr/Tag | CH2 |
| Х    | 0 | 0 | 0 | 1 | 0 | 1 | Х  | Current Address Register A Low-Addr    | CH1 |
| Х    | 0 | 0 | 0 | 1 | 0 | 0 | Х  | Current Address Register A Low-Addr    | CH2 |
| X    | 0 | 0 | 1 | 0 | 0 | 1 | Х  | Current Address Register B Up-Addr/Tag | CH1 |
| Х    | 0 | 0 | 1 | 0 | 0 | 0 | Х  | Current Address Register B Up-Addr/Tab | CH2 |
| X    | 0 | 0 | 0 | 0 | 0 | 1 | Х  | Current Address Register B Low-Addr    | CH1 |
| X    | 0 | 0 | 0 | 0 | 0 | 0 | Х  | Current Address Register B Low-Addr    | CH2 |
| X    | 0 | 0 | 1 | 1 | 1 | 1 | Х  | Base Address Register A Up-Addr/Tag    | CH1 |
| X    | 0 | 0 | 1 | 1 | 1 | 0 | Χ. | Base Address Register A Up-Addr/Tag    | CH2 |
| Х    | 0 | 0 | 0 | 1 | 1 | 1 | Х  | Base Address Register A Low-Addr       | CH1 |
| X    | 0 | 0 | 0 | 1 | 1 | 0 | Х  | Base Address Register A Low-Addr       | CH2 |
| X    | 0 | 0 | 1 | 0 | 1 | 1 | Х  | Base Address Register B Up-Addr/Tag    | CH1 |
| X    | 0 | 0 | 1 | 0 | 1 | 0 | Х  | Base Address Register B Up-Addr/Tag    | CH2 |
| X    | 0 | 0 | 0 | 0 | 1 | 1 | Х  | Base Address Register B Low-Addr       | CH1 |
| Х    | 0 | 0 | 0 | 0 | 1 | 0 | Х  | Base Address Register B Low-Addr       | CH2 |
| <br> |   |   |   |   |   |   |    |                                        |     |

Chain Loadable

Fast Readable and Writeable



Figure A-9. Address Registers



Figure A-10. Basic DMA Operations of Z8516 DTC









## **Z8516 INTERNAL OPERATION ROUTINES**

- 1. "Start Chain" command issued or start updating routine, including base-to-current auto-reloading and chaining, after an interrupt has been served.
- 2. Normal DMA operation.
- 3. Demand with Bus hold while DREQ is inactive.
- 4. DREQ is active while bus held.
- 5. Single transfer, CPU interleave enabled, or demand with bus release while current DREQ is inactive and no DMA request is pending.
- Single Transfer or Demand/Bus release while current DREQ is inactive, but the other DMA request is pending.
- 7. TC, MC, or EOP termination occurs.

NOTE<sup>.</sup> When a second interrupt is issued before the first interrupt is acknowledged, the Status register's SIP bit is set and the channel relinquishes the bus until the first interrupt is serviced. If the channel performs the updating routine, once the SIP bit is cleared, the DTC reacquires the bus and performs the operation.

- 8. On DMA or chain transaction is done and the upper address is not changed.
- 9. One DMA or chain transaction is done and the upper address is changed.
- 10. Base-to-current auto-reloading is enabled.
- 11. Base-to-current auto-reloading is disabled.
- 12. Chaining is enabled.
- 13. Chaining is disabled and another DMA request is pending.
- 14. Chaining is disabled and no DMA request is pending.
- 15. Chaining ends and another DMA request is pending.
- 16. Chaining ends and no DMA request is pending.
- 17. EOP termination of Bus Hold.

## Z8530 SCC Serial Communications Controller

# Zilog

## Product Specification

|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | April 1985                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features               | <ul> <li>Two independent, 0 to 1.5M bit/second, full-duplex channels, each with a separate crystal oscillator, baud rate generator, and Digital Phase-Locked Loop for clock recovery.</li> <li>Multi-protocol operation under program control; programmable for NRZ, NRZI, or FM data encoding.</li> <li>Asynchronous mode with five to eight bits and one, one and one-half, or two stop bits per character; programmable clock factor; break detection and generation; parity, overrun, and framing error detection.</li> <li>Synchronous mode with internal or external character synchronization on one or two</li> </ul> | <ul> <li>synchronous characters and CRC generation and checking with CRC-16 or CRC-CCITT preset to either 1s or 0s.</li> <li>SDLC/HDLC mode with comprehensive frame-level control, automatic zero insertion and deletion, I-field residue handling, abort generation and detection, CRC generation and checking, and SDLC Loop mode operation.</li> <li>Local Loopback and Auto Echo modes.</li> <li>1.544M bit/second T1 digital trunk compatible version available.</li> </ul> |
| General<br>Description | The Z8530 SCC Serial Communications<br>Controller is a dual-channel, multi-protocol<br>data communications peripheral designed for<br>use with conventional non-multiplexed buses.<br>The SCC functions as a serial-to-parallel,<br>parallel-to-serial converter/controller. The<br>SCC can be software-configured to satisfy a                                                                                                                                                                                                                                                                                               | wide variety of serial communications applica-<br>tions. The device contains a variety of new,<br>sophisticated internal functions including<br>on-chip baud rate generators, Digital Phase-<br>Locked Loops, and crystal oscillators that<br>dramatically reduce the need for external<br>logic.                                                                                                                                                                                 |



Figure 1. Pin Functions

Figure 2a. 40-pin Dual-In-Line Package (DIP), Pin Assignments

**General Description** (Continued) The SCC handles asynchronous formats, Synchronous byte-oriented protocols such as IBM Bisync, and Synchronous bit-oriented protocols such as HDLC and IBM SDLC. This versatile device supports virtually any serial data transfer application (cassette, diskette, tape drives, etc.).

The device can generate and check CRC codes in any Synchronous mode and can be programmed to check data integrity in various modes. The SCC also has facilities for modem controls in both channels. In applications where these controls are not needed, the modem controls can be used for general-purpose I/O.

The Z-Bus daisy-chain interrupt hierarchy is also supported—as is standard for Zilog peripheral components.

The Z8530 SCC is packaged in a 40-pin ceramic DIP and a 44-pin chip carrier.



Figure 2b. 44-pin Chip Carrier, Pin Assignments

**Z8530 SCC** 

#### Pin Description

The following section describes the pin functions of the SCC. Figures 1 and 2 detail the respective pin functions and pin assignments.

 $\mathbf{A}/\mathbf{B}$ . Channel A/Channel B Select (input). This signal selects the channel in which the read or write operation occurs.

**CE.** Chip Enable (input, active Low). This signal selects the SCC for a read or write operation.

**CTSA. CTSB.** Clear To Send (inputs, active Low). If these pins are programmed as Auto Enables, a Low on the inputs enables the respective transmitters. If not programmed as Auto Enables, they may be used as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise-time inputs. The SCC detects pulses on these inputs and can interrupt the CPU on both logic level transitions.

**D/C.** Data/Control Select (input). This signal defines the type of information transferred to or from the SCC. A High means data is transferred; a Low indicates a command.

**DCDA**, **DCDB**. Data Carrier Detect (inputs, active Low). These pins function as receiver enables if they are programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accomodate slow rise-time signals. The SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.

**D<sub>0</sub>-D<sub>7</sub>.** *Data Bus* (bidirectional, 3-state). These lines carry data and commands to and from the SCC.

**DTR**/**REQA**, **DTR**/**REQB**. Data Terminal Ready/Request (outputs, active Low). These outputs follow the state programmed into the DTR bit. They can also be used as generalpurpose outputs or as Request lines for a DMA controller.

**IEI.** Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interruptdriven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt. **IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing an SCC interrupt or the SCC is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

**INT.** Interrupt Request (output, open-drain, active Low). This signal is activated when the SCC requests an interrupt.

**INTACK.** Interrupt Acknowledge (input, active Low). This signal indicates an active Interrupt Acknowledge cycle. During this cycle, the SCC interrupt daisy chain settles. When RD becomes active, the SCC places an interrupt vector on the data bus (if IEI is High). INTACK is latched by the rising edge of PCLK.

**PCLK.** *Clock* (input). This is the master SCC clock used to synchronize internal signals PCLK is a TTL level signal.

**RD**. *Read* (input, active Low). This signal indicates a read operation and when the SCC is selected, enables the SCC's bus drivers. During the Interrupt Acknowledge cycle, this signal gates the interrupt vector onto the bus if the SCC is the highest priority device requesting an interrupt.

**RxDA**, **RxDB**. *Receive Data* (inputs, active High). These input signals receive serial data at standard TTL levels.

**RT×CA**, **RT×CB**. Receive/Transmit Clocks (inputs, active Low). These pins can be programmed in several different modes of operation. In each channel, <u>RT×C</u> may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock for the Digital Phase-Locked Loop. These pins can also <u>be programmed</u> for use with the respective <u>SYNC</u> pins as a crystal oscillator. The receive clock may be 1, 16, 32, or 64 times the data rate in Asynchronous modes.

**RTSA**, **RTSB**. Request To Send (outputs, active Low). When the Request To Send (RTS) bit in Write Register 5 (Figure 11) is set, the RTS signal goes Low. When the RTS bit is reset in the Asynchronous mode and Auto

Pin Description (Continued) Enable is on, the signal goes High after the transmitter is empty. In Synchronous mode or in Asynchronous mode with Auto Enable off, the RTS pin strictly follows the state of the RTS bit. Both pins can be used as general-purpose outputs.

**SYNCA**, **SYNCB**. Synchronization (inputs or outputs, active Low). These pins can act either as inputs, outputs, or part of the crystal oscillator circuit. In the Asynchronous Receive mode (crystal oscillator option not selected), these pins are inputs similar to  $\overline{\text{CTS}}$  and  $\overline{\text{DCD}}$ . In this mode, transitions on these lines affect the state of the Synchronous/Hunt status bits in Read Register 0 (Figure 10) but have no other function.

In External Synchronization mode with the crystal oscillator not selected, these lines also act as inputs. In this mode, <u>SYNC</u> must be driven Low two receive clock cycles after the last bit in the synchronous character is received. Character assembly begins on the rising edge of the receive clock immediately preceding the activation of <u>SYNC</u>.

In the Internal Synchronization mode (Monosync and Bisync) with the crystal oscillator not selected, these pins act as outputs and are active only during the part of the receive clock cycle in which synchronous characters are recognized. The synchronous

Functional Description

The functional capabilities of the SCC can be described from two different points of view: as a data communications device, it transmits and receives data in a wide variety of data communications protocols; as a microprocessor peripheral, the SCC offers valuable features such as vectored interrupts, polling, and simple handshake capability.

**Data Communications Capabilities.** The SCC provides two independent full-duplex channels programmable for use in any common Asynchronous or Synchronous datacommunication protocol. Figure 3 and the condition is not latched, so these outputs are active each time a synchronization pattern is recognized (regardless of character boundaries). In SDLC mode, these pins act as outputs and are valid on receipt of a flag.

**TxDA, TxDB.** Transmit Data (outputs, active High). These output signals transmit serial data at standard TTL levels.

**TRxCA**, **TRxCB**. Transmit/Receive Clocks (inputs or outputs, active Low). These pins can be programmed in several different modes of operation. TRxC may supply the receive clock or the transmit clock in the input mode or supply the output of the Digital Phase-Locked Loop, the crystal oscillator, the baud rate generator, or the transmit clock in the output mode.

**WR.** Write (input, active Low). When the SCC is selected, this signal indicates a write operation. The coincidence of RD and WR is interpreted as a reset.

W/REQA, W/REQB. Wait/Request (outputs, open-drain when programmed for a Wait function, driven High or Low when programmed for a Request function). These dual-purpose outputs may be programmed as Request lines for a DMA controller or as Wait lines to synchronize the CPU to the SCC data rate. The reset state is Wait.

following description briefly detail these protocols.

Asynchronous Modes. Transmission and reception can be accomplished independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, one-and-ahalf, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU both at the start and at the end of a received break. Reception is protected from spikes by a transient spike-rejection



Figure 3. Some SCC Protocols

#### Functional Description (Continued)

mechanism that checks the signal one-half a bit time after a Low level is detected on the receive data input (RxDA or RxDB in Figure 1). If the Low does not persist (as in the case of a transient), the character assembly process does not start.

Framing errors and overrun errors are detected and buffered together with the partial character on which they occur. Vectored interrupts allow fast servicing or error conditions using dedicated routines. Furthermore, a built-in checking process avoids the interpretation of a framing error as a new start bit: a framing error results in the addition of one-half a bit time to the point at which the search for the next start bit begins.

The SCC does not require symmetric transmit and receive clock signals—a feature allowing use of the wide variety of clock sources. The transmitter and receiver can handle data at a rate of 1, 1/16, 1/32, or 1/64 of the clock rate supplied to the receive and transmit clock inputs. In Asynchronous modes, the SYNC pin may be programmed as an input used for functions such as monitoring a ring indicator.

Synchronous Modes. The SCC supports both byte-oriented and bit-oriented synchronous communication. Synchronous byte-oriented protocols can be handled in several modes, allowing character synchronization with a 6-bit or 8-bit synchronous character (Monosync), any 12-bit synchronization pattern (Bisync), or with an external synchronous signal. Leading sync characters can be removed without interrupting the CPU.

Five- or 7-bit synchronous characters are detected with 8- or 16-bit patterns in the SCC by overlapping the larger pattern across multiple incoming synchronous characters as shown in Figure 4.

CRC checking for Synchronous byteoriented modes is delayed by one character time so that the CPU may disable CRC checking on specific characters. This permits the implementation of protocols such as IBM Bisync.

Both CRC-16 ( $X^{16} + X^{15} + X^2 + 1$ ) and CCITT ( $X^{16} + X^{12} + X^5 + 1$ ) error checking polynomials are supported. Either polynomial may be selected in all Synchronous modes. Users may preset the CRC generator and checker to all 1s or all 0s. The SCC also provides a feature that automatically transmits CRC data when no other data is available for transmission. This allows for high speed transmissions under DMA control, with no need for CPU intervention at the end of a message. When there is no data or CRC to send in Synchronous modes, the transmitter inserts 6-, 8-, or 16-bit synchronous characters, regardless of the programmed character length.

The SCC supports Synchronous bit-oriented protocols, such as SDLC and HDLC, by performing automatic flag sending, zero insertion, and CRC generation. A special command can be used to abort a frame in transmission. At the end of a message, the SCC automatically transmits the CRC and trailing flag when the transmitter underruns. The transmitter may also be programmed to send an idle line consisting of continuous flag characters or a steady marking condition.

If a transmit underrun occurs in the middle of a message, an external/status interrupt warns the CPU of this status change so that an abort may be issued. The SCC may also be programmed to send an abort itself in case of an underrun, relieving the CPU of this task. One to eight bits per character can be sent, allowing reception of a message with no prior information about the character structure in the information field of a frame.

The receiver automatically acquires synchronization on the leading flag of a frame in SDLC or HDLC and provides a synchronization signal on the SYNC pin (an interrupt can also be programmed). The receiver can be programmed to search for frames addressed by a single byte (or four bits within a byte) of a user-selected address or to a global broadcast address. In this mode, frames not matching either the user-selected or broadcast address are ignored. The number of address bytes can be extended under software control. For receiving data, an interrupt on the first received character, or an interrupt on every character, or on special condition only (endof-frame) can be selected. The receiver automatically deletes all 0s inserted by the transmitter during character assembly. CRC is also calculated and is automatically checked to validate frame transmission. At the end of transmission, the status of a received frame is available in the status registers. In SDLC mode, the SCC must be programmed to use the SDLC CRC polynomial, but the generator and checker may be preset to all 1s or all 0s.



Figure 4. Detecting 5- or 7-Bit Synchronous Characters

Functional Description (Continued) The CRC is inverted before transmission and the receiver checks against the bit pattern 0001110100001111.

NRZ, NRZI or FM coding may be used in any 1x mode. The parity options available in Asynchronous modes are available in Synchronous modes.

The SCC can be conveniently used under DMA control to provide high speed reception or transmission. In reception, for example, the SCC can interrupt the CPU when the first character of a message is received. The CPU then enables the DMA to transfer the message to memory. The SCC then issues an end-offrame interrupt and the CPU can check the status of the received message. Thus, the CPU is freed for other service while the message is being received. The CPU may also enable the DMA first and have the SCC interrupt only on end-of-frame. This procedure allows all data to be transferred via the DMA.

**SDLC Loop Mode.** The SCC supports SDLC Loop mode in addition to normal SDLC. In an SDLC Loop, there is a primary controller station that manages the message traffic flow on the loop and any number of secondary stations. In SDLC Loop mode, the SCC performs the functions of a secondary station while an SCC operating in regular SDLC mode can act as a controller (Figure 5).

A secondary station in an SDLC Loop is always listening to the messages being sent around the loop, and in fact must pass these messages to the rest of the loop by retransmitting them with a one-bit-time delay. The secondary station can place its own message on the loop only at specific times. The controller signals that secondary stations may transmit messages by sending a special character, called an EOP (End Of Poll), around the loop. The EOP character is the bit pattern 1111110. Because of zero insertion during messages, this bit pattern is unique and easily recognized.

When a secondary station has a message to transmit and recognizes an EOP on the line, it



Figure 5. An SDLC Loop

changes the last binary 1 of the EOP to a 0 before transmission. This has the effect of turning the EOP into a flag sequence. The secondary station now places its message on the loop and terminates the message with an EOP. Any secondary stations further down the loop with messages to transmit can then append their messages to the message of the first secondary station by the same process. Any secondary stations without messages to send merely echo the incoming messages and are prohibited from placing messages on the loop (except upon recognizing an EOP).

SDLC Loop mode is a programmable option in the SCC. NRZ, NRZI, and FM coding may all be used in SDLC Loop mode.

Baud Rate Generator. Each channel in the SCC contains a programmable baud rate generator. Each generator consists of two 8-bit time constant registers that form a 16-bit time constant, a 16-bit down counter, and a flip-flop on the output producing a square wave. On startup, the flip-flop on the output is set in a High state, the value in the time constant register is loaded into the counter, and the counter starts counting down. The output of the baud rate generator toggles upon reaching 0, the value in the time constant register is loaded into the counter, and the process is repeated. The time constant may be changed at any time, but the new value does not take effect until the next load of the counter.

The output of the baud rate generator may be used as either the transmit clock, the receive clock, or both. It can also drive the Digital Phase-Locked Loop (see next section).

If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the baud <u>rate generator</u> may be echoed out via the TRxC pin.

The following formula relates the time constant to the baud rate (the baud rate is in bits/second and the BR clock period is in seconds):

| h         |   | 1                |   |    |   |                   |  |  |
|-----------|---|------------------|---|----|---|-------------------|--|--|
| baud rate | = | 2 (time constant | + | 2) | × | (BR clock period) |  |  |

**Digital Phase-Locked Loop.** The SCC contains a Digital Phase-Locked-Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock may then be used as the SCC receive clock, the transmit clock, or both.

For NRZI encoding, the DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the

**Z8530 SCC** 

Functional Description (Continued) incoming data stream for edges (either 1 to 0 or 0 to 1). Whenever an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), producing a terminal count closer to the center of the bit cell.

For FM encoding, the DPLL still counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream should occur between counts 15 and 16 and between counts 31 and 0. The DPLL looks for edges only during a time centered on the 15 to 16 counting transition.

The 32x clock for the DPLL can be programmed to come from either the  $\overline{RTxC}$  input or the output of the baud rate generator. The DPLL output may be programmed to be echoed out of the SCC via the  $\overline{TRxC}$  pin (if this pin is not being used as an input).

Data Encoding. The SCC may be programmed to encode and decode the serial data in four different ways (Figure 6). In NRZ encoding, a 1 is represented by a High level and a 0 is represented by a Low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. In FM1 (more properly, bi-phase mark). a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition at the center of the bit cell. In FMO (bi-phase space), a transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell, and a 1 is represented by no additional transition at the center of the bit cell. In addition to these four methods, the SCC can be used to decode Manchester (bi-phase level) data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1, the bit is a 0. If the transition is 1 to 0, the bit is a 1.

Auto Echo and Local Loopback. The SCC is capable of automatically echoing everything it receives. This feature is useful mainly in Asynchronous modes, but works in Synchronous and SDLC modes as well. In Auto Echo mode, TxD is RxD. Auto Echo mode can be used with NRZI or FM encoding with no additional delay, because the data stream is not decoded before retransmission. In Auto Echo mode, the CTS input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and WAIT/REQUEST on transmit.

The SCC is also capable of local loopback. In this mode TxD is RxD, just as in Auto Echo mode. However, in Local Loopback mode, the internal transmit data is tied to the internal receive data and RxD is ignored (except to be echoed out via TxD). The CTS and DCD inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works in Asynchronous, Synchronous and SDLC modes with NRZ, NRZI or FM coding of the data stream.

**I/O Interface Capabilities.** The SCC offers the choice of Polling, Interrupt (vectored or nonvectored), and Block Transfer modes to transfer data, status, and control information to and from the CPU. The Block Transfer mode can be implemented under CPU or DMA control.

**Polling.** All interrupts are disabled. Three status registers in the SCC are automatically updated whenever any function is performed. For example, end-of-frame in SDLC mode sets a bit in one of these status registers. The idea behind polling is for the CPU to periodically read a status register until the register contents indicate the need for data to be transferred. Only one register needs to be



Figure 6. Data Encoding Methods

read; depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for data transfer. An alternative is a poll of the Interrupt Pending register to determine the source of an interrupt. The status for both channels resides in one register.

**Interrupts.** When an SCC responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector may be placed on the data bus. This vector is written in WR2 and may be read in RR2A or RR2B (Figures 10 and 11).

To speed interrupt response time, the SCC can modify three bits in this vector to indicate status. If the vector is read in Channel A, status is never included; if it is read in Channel B, status is always included.

Each of the six sources of interrupts in the SCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation of the IE bit is straightforward. If the IE bit is set for a given interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts may be requested. The IE bits are write only.

The other two bits are related to the interrupt priority chain (Figure 7). As a microprocessor peripheral, the SCC may request an interrupt only when no higher priority device is requesting one, e.g., when IEI is High. If the device in question requests an interrupt, it pulls down INT. The CPU then responds with INTACK, and the interrupting device places the vector on the data bus.

In the SCC, the IP bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the INT output is pulled Low, requesting an interrupt. In the SCC, if the IE bit is not set by enabling interrupts, then the IP for that source can never be set. The IP bits are readable in RR3A.

The IUS bits signal that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority in the SCC and external to the SCC are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the SCC being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle if there are no higher priority devices requesting interrupts.

There are three types of interrupts: Transmit, Receive, and External/Status. Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit, and External/Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enabled, the CPU is interrupted when the transmit buffer becomes empty. (This implies that the transmitter must have had a data character written into it so that it can become empty.) When enabled, the receiver can interrupt the CPU in one of three ways:

- Interrupt on First Receive Character or Special Receive Condition.
- Interrupt on All Receive Characters or Special Receive Condition.
- Interrupt on Special Receive Condition Only.

Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer mode. A Special Receive Condition is one of the following: receiver overrun, framing error in Asynchronous mode, end-of-frame in SDLC mode and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character available interrupt only in the status placed in the vector during the Interrupt Acknowledge cycle. In Interrupt on First Receive Character, an interrupt can occur from Special Receive Conditions any time after the first receive character interrupt.

The main function of the External/Status interrupt is to monitor the signal transitions of the  $\overline{\text{CTS}}$ ,  $\overline{\text{DCD}}$ , and  $\overline{\text{SYNC}}$  pins; however, an



Figure 7. Interrupt Schedule

#### Functional Description (Continued)

External/Status interrupt is also caused by a Transmit Underrun condition, or a zero count in the baud rate generator, or by the detection of a Break (Asynchronous mode). Abort (SDLC mode) or EOP (SDLC Loop mode) sequence in the data stream. The interrupt caused by the Abort or EOP has a special feature allowing the SCC to interrupt when the Abort or EOP sequence is detected or terminated. This feature facilitates the proper termination of the current message, correct initialization of the next message, and the accurate timing of the Abort condition in external logic in SDLC mode. In SDLC Loop mode, this feature allows secondary stations to recognize the wishes of the primary station to regain control of the loop during a poll sequence.

Architecture

The SCC internal structure includes two fullduplex channels, two baud rate generators, internal control and interrupt logic, and a bus interface to a nonmultiplexed bus. Associated with each channel are a number of read and write registers for mode control and status information, as well as logic necessary to interface to modems or other external devices (Figure 8).

The logic for both channels provides formats, synchronization, and validation for data transferred to and from the channel interface. The modem control inputs are monitored **CPU/DMA Block Transfer.** The SCC provides a Block Transfer mode to accommodate CPU block transfer functions and DMA controllers. The Block Transfer mode uses the WAIT/ REQUEST output in conjunction with the Wait/Request bits in WR1. The WAIT/ REQUEST output can be defined under software control as a WAIT line in the CPU Block Transfer mode or as a REQUEST line in the DMA Block Transfer mode.

To a DMA controller, the SCC REQUEST output indicates that the SCC is ready to transfer data to or from memory. To the CPU, the WAIT line indicates that the SCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The DTR/ REQUEST line allows full-duplex operation under DMA control.

by the control logic under program control. All of the modem control signals are generalpurpose in nature and can optionally be used for functions other than modem control.

The register set for each channel includes ten control (write) registers, two synccharacter (write) registers, and four status (read) registers. In addition, each baud rate generator has two (read/write) registers for holding the time constant that determines the baud rate. Finally, associated with the interrupt logic is a write register for the interrupt vector accessible through either channel, a



Figure 8. Block Diagram of SCC Architecture





2016-010

848

Architecture (Continued) write only Master Interrupt Control register and three read registers: one containing the vector with status infomation (Channel B only), one containing the vector without status (Channel A only), and one containing the Interrupt Pending bits (Channel A only).

The registers for each channel are designated as follows:

- WR0-WR15 Write Registers 0 through 15. RR0-RR3, RR10, RR12, RR13, RR15 — Read
- Registers 0 through 3, 10, 12, 13, 15.

Table 1 lists the functions assigned to each read or write register. The SCC contains only one WR2 and WR9, but they can be accessed by either channel. All other registers are paired (one for each channel).

**Data Path.** The transmit and receive data path illustrated in Figure 9 is identical for both channels. The receiver has three 8-bit buffer registers in an FIFO arrangement, in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service an interrupt at the beginning of a block of high speed data. Incoming data is routed through one of several paths (data or CRC) depending on the selected mode (the character length in Asynchronous modes also determines the data path).

The transmitter has an 8-bit Transmit Data buffer register loaded from the internal data bus and a 20-bit Transmit Shift register that can be loaded either from the synchronous character registers or from the Transmit Data register. Depending on the operational mode, outgoing data is routed through one of four main paths before it is transmitted from the Transmit Data output (TxD)

**Programming** The SCC contains 13 write registers in each channel that are programmed by the system separately to configure the functional personality of the channels.

In the SCC, register addressing is direct for the data registers only, which are selected by a High on the  $D/\overline{C}$  pin. In all other cases (with the exception of WR0 and RR0), programming the write registers requires two write operations and reading the read registers requires both a write and a read operation. The first write is to WR0 and contains three bits that point to the selected register. The second write is the actual control word for the selected register, and if the second operation is read,

#### **Read Register Functions**

- RR0
   Transmit/Receive buffer status and External status

   RR1
   Special Receive Condition status

   RR2
   Modified interrupt vector (Channel B only) Unmodified interrupt vector (Channel A only)

   RR3
   Interrupt Pending bits (Channel A only)
- RR8 Receive buffer
- RR10 Miscellaneous status
- RR12 Lower byte of baud rate generator time constant
- RR13 Upper byte of baud rate generator time constant
- RR15 External/Status interrupt information

#### Write Register Functions

| nsmit/Receive miscellaneous parameters and<br>les<br>ismit parameters and controls<br>is characters or SDLC address field<br>ismit buffer<br>ter interrupt control and reset (accessed<br>ugh either channel)<br>isellaneous transmitter/receiver control bits<br>isk mode control<br>er byte of baud rate generator time constant<br>er byte of baud rate generator time constant |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nsmit/Receive miscellaneous parameters and<br>les<br>insmit parameters and controls<br>is characters or SDLC address field<br>is character or SDLC flag<br>insmit buffer<br>ter interrupt control and reset (accessed<br>ugh either channel)<br>cellaneous transmitter/receiver control bits<br>is mode control<br>er byte of baud rate generator time constant                    |
| nsmit/Receive miscellaneous parameters and<br>les<br>ismit parameters and controls<br>c characters or SDLC address field<br>c character or SDLC flag<br>ismit buffer<br>ter interrupt control and reset (accessed<br>ugh either channel)<br>cellaneous transmitter/receiver control bits<br>ck mode control                                                                        |
| nsmit/Receive miscellaneous parameters and<br>les<br>insmit parameters and controls<br>is characters or SDLC address field<br>is character or SDLC flag<br>insmit buffer<br>ter interrupt control and reset (accessed<br>ugh either channel)<br>cellaneous transmitter/receiver control bits                                                                                       |
| nsmit/Receive miscellaneous parameters and<br>les<br>insmit parameters and controls<br>in characters or SDLC address field<br>in character or SDLC flag<br>insmit buffer<br>ter interrupt control and reset (accessed<br>ugh either channel)                                                                                                                                       |
| nsmit/Receive miscellaneous parameters and<br>les<br>insmit parameters and controls<br>to characters or SDLC address field<br>to character or SDLC flag<br>insmit buffer                                                                                                                                                                                                           |
| nsmit/Receive miscellaneous parameters and<br>les<br>nsmit parameters and controls<br>to characters or SDLC address field<br>to character or SDLC flag                                                                                                                                                                                                                             |
| nsmit/Receive miscellaneous parameters and<br>les<br>nsmit parameters and controls<br>c characters or SDLC address field                                                                                                                                                                                                                                                           |
| nsmit/Receive miscellaneous parameters and<br>les<br>ismit parameters and controls                                                                                                                                                                                                                                                                                                 |
| nsmit/Receive miscellaneous parameters and<br>les                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                    |
| eive parameters and control                                                                                                                                                                                                                                                                                                                                                        |
| rrupt vector (accessed through either channel)                                                                                                                                                                                                                                                                                                                                     |
| nsmit/Receive interrupt and data transfer mode nition                                                                                                                                                                                                                                                                                                                              |
| C initialize, initialization commands for the ous modes, Register Pointers                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                    |

the selected read register is accessed. All of the registers in the SCC, including the data registers, may be accessed in this fashion. The pointer bits are automatically cleared after the read or write operation so that WR0 (or RR0) is addressed again.

The system program first issues a series of commands to initialize the basic mode of operation. This is followed by other commands to qualify conditions within the selected mode. For example, the Asynchronous mode, character length, clock rate, number of stop bits, even or odd parity might be set first. Then the interrupt mode would be set, and finally, receiver or transmitter enable. **Read Registers.** The SCC contains eight read registers (actually nine, counting the receive buffer (RR8) in each channel). Four of these may be read to obtain status information (RR0, RR1, RR10, and RR15). Two registers (RR12 and RR13) may be read to learn the baud rate generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information

#### Read Register 0



#### **Read Register 1**



#### **Read Register 2**



\*MODIFIED IN B CHANNEL

#### **Read Register 3**



(Channel B). RR3 contains the Interrupt Pending (IP) bits (Channel A). Figure 10 shows the formats for each read register.

The status bits of RR0 and RR1 are carefully grouped to simplify status monitoring; e.g., when the interrupt vector indicates a Special Receive Condition interrupt, all the appropriate error bits can be read from a single register (RR1).

#### Read Register 10



#### Read Register 12



#### **Read Register 13**





Figure 10. Read Register Bit Functions

Programming (Continued) Write Registers. The SCC contains 13 write registers (14 counting WR8, the transmit buffer) in each channel. These write registers are programmed separately to configure the functional "personality" of the channels. In addition, there are two registers (WR2 and

Write Register 0



WITH POINT HIGH COMMAND

#### Write Register 1



#### Write Register 2



#### Write Register 3



## D<sub>7</sub> D<sub>6</sub> D<sub>5</sub> D<sub>4</sub> D<sub>3</sub> D<sub>2</sub> D<sub>1</sub> D<sub>0</sub>



Write Register 6



Figure 11. Write Register Bit Functions

#### **Programming** (Continued)

Write Register 7



#### Write Register 9







#### Write Register 13



----- CRC PRESET I/O

#### Write Register 11





#### Write Register 14



#### Write Register 15



Figure 11. Write Register Bit Functions (Continued)



The SCC generates internal control signals from  $\overline{WR}$  and  $\overline{RD}$  that are related to PCLK. Since PCLK has no phase relationship with  $\overline{WR}$  and  $\overline{RD}$ , the circuitry generating these internal control signals must provide time for metastable conditions to disappear. This gives rise to a recovery time related to PCLK. The recovery time applies only between bus transactions involving the SCC. The recovery time required for proper operation is specified from the rising edge of  $\overline{WR}$  or  $\overline{RD}$  in the first transaction involving the SCC to the falling edge of WR or RD in the second transaction involving the SCC. This time must be at least 6 PCLK cycles plus 200 ns.

**Read Cycle Timing.** Figure 12 illustrates Read cycle timing. Addresses on  $A/\overline{B}$  and  $D/\overline{C}$ and the status on  $\overline{INTACK}$  must remain stable throughout the cycle. If  $\overline{CE}$  falls after  $\overline{RD}$  falls or if it rises before  $\overline{RD}$  rises, the effective  $\overline{RD}$  is shortened.



Write Cycle Timing. Figure 13 illustrates Write cycle timing. Addresses on  $A/\overline{B}$  and  $D/\overline{C}$ and the status on INTACK must remain stable

throughout the cycle. If  $\overline{CE}$  falls after  $\overline{WR}$  falls or if it rises before  $\overline{WR}$  rises, the effective  $\overline{WR}$  is shortened.



Interrupt Acknowledge Cycle Timing. Figure 14 illustrates Interrupt Acknowledge cycle timing. Between the time  $\overline{INTACK}$  goes Low and the falling edge of  $\overline{RD}$ , the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the SCC and IEI is

High when  $\overline{RD}$  falls, the Acknowledge cycle is intended for the SCC. In this case, the SCC may be programmed to respond to  $\overline{RD}$  Low by placing its interrupt vector on D<sub>0</sub>-D<sub>7</sub> and it then sets the appropriate Interrupt-Under-Service latch internally.



Figure 14. Interrupt Acknowledge Cycle Timing

| Absolute<br>Maximum | Voltages on all pins with respect<br>to GND               |  |  |  |
|---------------------|-----------------------------------------------------------|--|--|--|
| Ratings             | Operating Ambient<br>Temperature See Ordering Information |  |  |  |
|                     | Storage Temperature                                       |  |  |  |

Standard Test Conditions The DC characteristics and capacitance section below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $\blacksquare +4.75 \text{ V} \leq \text{V}_{\text{CC}} \leq +5.25 \text{ V}$
- GND = 0 V
- T<sub>A</sub> as specified in Ordering Information



Figure 15. Standard Test Load

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.

All ac parameters assume a load capacitance of 50 pf max.



Figure 16. Open-Drain Test Load

| DC                   | Symbol          | Parameter                   | Min  | Max                  | Unit | Condition                     |
|----------------------|-----------------|-----------------------------|------|----------------------|------|-------------------------------|
| Charac-<br>teristics | V <sub>IH</sub> | Input Hıgh Voltage          | 2.0  | V <sub>CC</sub> +0.3 | V    |                               |
|                      | $V_{IL}$        | Input Low Voltage           | -0.3 | 0.8                  | V    |                               |
|                      | V <sub>OH</sub> | Output High Voltage         | 2.4  |                      | v    | $I_{OH} = -250 \ \mu A$       |
|                      | V <sub>OL</sub> | Output Low Voltage          |      | 0.4                  | v    | $I_{OL} = +2.0 \text{ mA}$    |
|                      | $I_{IL}$        | Input Leakage               |      | ±10.0                | μA   | $0.4 \leq V_{IN} \leq +2.4V$  |
|                      | I <sub>OL</sub> | Output Leakage              |      | ±10.0                | μA   | $0.4 \leq V_{OUT} \leq +2.4V$ |
|                      | $I_{\rm CC}$    | $V_{\rm CC}$ Supply Current |      | 250                  | mA   |                               |

 $V_{\rm CC}$  = 5 V  $\pm$  5% unless otherwise specified, over specified temperature range

| Capacitance | Symbol                              | Parameter                               | Min | Μαχ      | Unit     | Test Condition |
|-------------|-------------------------------------|-----------------------------------------|-----|----------|----------|----------------|
|             | C <sub>IN</sub><br>C <sub>OUT</sub> | Input Capacitance<br>Output Capacitance |     | 10<br>15 | pF<br>pF |                |
|             | C <sub>I/O</sub>                    | Bidirectional Capacitance               |     | 20       | pF       |                |

f = 1 MHz, over specified temperature range

Unmeasured pins returned to ground.

#### Read and Write Timing



|      |             |                                          | 4   | MHz      | 6 N      |        |         |
|------|-------------|------------------------------------------|-----|----------|----------|--------|---------|
| No.  | Symbol      | Parameter                                | Min | Max      | Min      | Max    | Notes*† |
| 1    | TwPC1       | PCLK Low Width                           | 105 | 2000     | 70‡      | 1000   |         |
| 2    | TwPCh       | PCLK High Width                          | 105 | 2000     | 70‡      | 1000   |         |
| 3    | TfPC        | PCLK Fall Time                           |     | 20       |          | 10     |         |
| 4    | TrPC        | PCLK Rise Time                           |     | 20       |          | 15     |         |
| 5 —  | TcPC        | PCLK Cycle Time                          | 250 | — 4000 — | — 165°—  | - 2000 |         |
| 6    | TsA(WR)     | Address to WR ↓ Setup Time               | 80  |          | 80       |        |         |
| 7    | ThA(WR)     | Address to WR † Hold Time                | 0   |          | 0        |        |         |
| 8    | TsA(RD)     | Address to RD   Setup Time               | 80  |          | 80       |        |         |
| 9    | ThA(RD)     | Address to RD † Hold Time                | 0   |          | 0        |        |         |
| 10 — | -TsIA(PC)   |                                          |     |          | 0        |        |         |
| 11   | TsIAi(WR)   | INTACK to WR   Setup Time                | 200 |          | 160      |        | 1       |
| 12   | ThIA(WR)    | INTACK to WR † Hold Time                 | 0   |          | 0        |        |         |
| 13   | TsIAi(RD)   | INTACK to RD ↓ Setup Time                | 200 |          | 160      |        | 1       |
| 14   | ThIA(RD)    | INTACK to RD † Hold Time                 | 0   |          | 0        |        |         |
| 15 — | —ThIA(PC)—— |                                          | 100 |          | <u> </u> |        |         |
| 16   | TsCE1(WR)   | CE Low to WR ↓ Setup Time                | 0   |          | 0        |        |         |
| 17   | ThCE(WR)    | CE to WR † Hold Time                     | 0   |          | 0        |        |         |
| 18   | TsCEh(WR)   | CE High to WR I Setup Time               | 100 |          | 70       |        |         |
| 19   | TsCE1(RD)   | CE Low to RD ↓ Setup Time                | 0   |          | 0        |        | 1       |
| 20 — | —ThCE(RD)—— |                                          |     |          | 0        |        | 1       |
| 21   | TsCEh(RD)   | CE High to RD ↓ Setup Time               | 100 |          | 70       |        | 1       |
| 22   | TwRD1       | RD Low Width                             | 390 |          | 250      |        | 1       |
| 23   | TdRD(DRA)   | <u>RD</u> I to Read Data Active Delay    | 0   |          | 0        |        |         |
| 24   | TdRDr(DR)   | <u>RD</u> † to Read Data Not Valid Delay | 0   |          | 0        |        |         |
| 25   | TdRDf(DR)   | <u>RD</u> I to Read Data Valid Delay     |     | 250      |          | 180    |         |
| 26   | TdRD(DRz)   | RD † to Read Data Float Delay            |     | 70       |          | 45     | 2       |

NOTES:

Parameter does not apply to Interrupt Acknowledge transactions.
 Ploat delay is defined as the time required for a ± 0.5 V change in the output with a maximum dc load and minimum ac load.

Timings are preliminary and subject to change.
 Units in nanoseconds (ns).
 Parameter equals 64 ns for Z8530A SL436 version compatible with T1 operation.
 Parameter equals 153 ns for Z8530A SL436 version compatible with T1 operation.


| 27<br>28<br>29<br>30         | TdA(DR)<br>TwWR1<br>TsDW(WR)<br>ThDW(WR)                     | $\frac{\text{Address Required Valid to Read Data Valid Delay}}{\text{WR Low Width}}$<br>Write Data to $\frac{\text{WR}}{\text{W}}$   Setup Time<br>Write Data to $\frac{\text{WR}}{\text{W}}$   Molt Valid Delay | 390<br>0<br>0                    | 590                               | 250<br>0<br>0 | 420                        | 4      |
|------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------|---------------|----------------------------|--------|
| 31 —<br>32<br>33<br>34<br>35 | TdRD(W)<br>TdRD(W)<br>TdWRf(REQ)<br>TdRDf(REQ)<br>TdWRr(REQ) | WR I to Wait Valid Delay         RD I to W/REQ Not Valid Delay         RD I to W/REQ Not Valid Delay         WR I to DTR/REQ Not Valid Delay                                                                     |                                  | 240<br>240<br>240<br>240<br>5TcPC |               | 200<br>200<br>200<br>5TcPC | 4<br>4 |
| 36 —                         | - TdRDr(REQ)                                                 | - RD † to DTR/REQ Not Valıd Delay                                                                                                                                                                                | 901900000009 <u>-0</u> 000008080 | - 5TcPC<br>+ 300                  |               | - 5TcPC                    |        |
| 37                           | TdPC(INT)                                                    | PCLK   to INT Valid Delay                                                                                                                                                                                        |                                  | 500                               |               | 500                        | 4      |
| 38                           | TdIAi(RD)                                                    | INTACK to RD ↓ (Acknowledge) Delay                                                                                                                                                                               | 250                              |                                   | 250           |                            | 5      |
| 39<br>40                     |                                                              | <u>RD</u> (Acknowledge) Width                                                                                                                                                                                    | 285                              | 100                               | 250           |                            |        |
| 41                           | TsIEI(RDA)                                                   | IEI to RD ↓ (Acknowledge) Setup Time                                                                                                                                                                             | 120                              | 190                               | 100           | 100                        |        |
| 42                           | ThIEI(RDA)                                                   | IEI to RD † (Acknowledge) Hold Time                                                                                                                                                                              | 0                                |                                   | 0             |                            |        |
| 43                           | TdIEI(IEO)                                                   | IEI to IEO Delay Time                                                                                                                                                                                            |                                  | 120                               |               | 100                        |        |
| 44                           | TdPC(IEO)                                                    | PCLK t to IEO Delay                                                                                                                                                                                              |                                  | 250                               |               | 250                        |        |
| 45                           | - TdRDA(INT)                                                 | - RD 1 to INT Inactive Delay                                                                                                                                                                                     | 20                               | 500                               | 10            | 500                        | 4      |
| 40                           |                                                              | WR t to RD   Delay for No Reset                                                                                                                                                                                  | 30                               |                                   | 20            |                            |        |
| 48                           | TwBES                                                        | WR and BD Coincident Low for Beset                                                                                                                                                                               | 250                              |                                   | 250           |                            |        |
| 49                           | Trc                                                          | Valid Access Recovery Time                                                                                                                                                                                       | 6TcPC                            |                                   | 6TcPC         |                            |        |
|                              |                                                              | ·                                                                                                                                                                                                                | + 200                            |                                   | +130          |                            | 3      |

NOTES:

NO1ES:
3. Parameter applies only between transactions involving the SCC.
4. Open-drain output, measured with open-drain test load.
5. Parameter is system dependent. For any SCC in the daisy chain, TdlA(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain, TsIEI(RDA)

for the SCC, and TdIEIf(IEO) for each device separating them in the daisy chain. \* Timings are preliminary and subject to change. † Units in nanoseconds (ns).

#### General Timing



| No.  | Symbol          | Parameter                                                      | 4<br>Min       | MHz<br>Max | 6 I<br>Min     | MHz<br>Max | Notes*†  |
|------|-----------------|----------------------------------------------------------------|----------------|------------|----------------|------------|----------|
| 1    | TdPC(REQ)       | PCLK I to W/REQ Valid Delay                                    |                | 250        |                | 250        |          |
| 2    | TdPC(W)         | PCLK   to Wait Inactive Delay                                  |                | 350        |                | 350        |          |
| 3    | TsRXC(PC)       | RxC 1 to PCLK 1 Setup Time (PCLK ÷ 4 case only)                | 80             | TwPC1      | 70             | TwPC1      | 1,4      |
| 4    | TsRXD(RXCr)     | RxD to RxC † Setup Time (X1 Mode)                              | 0              |            | 0              |            | 1        |
| 5—   | - ThRXD(RXCr) — | - RxD to RxC † Hold Time (X1 Mode)                             | 150            |            |                |            | <u> </u> |
| 6    | TsRXD(RXCf)     | RxD to $\overline{RxC} \downarrow$ Setup Time (X1 Mode)        | 0              |            | 0              |            | 1,5      |
| 7    | ThRXD(RXCf)     | RxD to $\overline{RxC} \downarrow$ Hold Time (X1 Mode)         | 150            |            | 150            |            | 1,5      |
| 8    | TsSY(RXC)       | SYNC to RxC † Setup Time                                       | -200           |            | -200           |            | 1        |
| 9    | ThSY(RXC)       | SYNC to RxC † Hold Time                                        | 3TcPC<br>+ 200 |            | 3TcPC<br>+ 200 |            | 1        |
| 10   | - TsTXC(PC)     | - TxC ↓ to PCLK † Setup Time                                   | 0 _            |            | 0              |            | 2,4      |
| 11   | TdTXCf(TXD)     | $\overline{\text{TxC}} \downarrow$ to TxD Delay (X1 Mode)      |                | 300        |                | 230        | 2        |
| 12   | TdTXCr(TXD)     | $\overline{TxC}$ † to TxD Delay (X1 Mode)                      |                | 300        |                | 230        | 2,5      |
| 13   | TdTXD(TRX)      | TxD to TRxC Delay (Send Clock Echo)                            |                | 200        |                | 200        |          |
| 14   | TwRTXh          | RTxC High Width                                                | 180            |            | 180            |            | 6        |
| 15 — | - TwRTX1        | - RTxC Low Width                                               | - 180 -        |            |                |            | —— 6 —   |
| 16   | TcRTX           | RTxC Cycle Time                                                | 400            |            | 400            |            | 6        |
| 17   | TcRTXX          | Crystal Oscillator Period                                      | 250            | 1000       | 250            | 1000       | 3        |
| 18   | TwTRXh          | TRxC High Width                                                | 180            |            | 180            |            | 6        |
| 19   | TwTRX1          | TRxC Low Width                                                 | 180            |            | 180            |            | 6        |
| 20 — | - TcTRX         | - TRxC Cycle Time                                              | - 400 -        |            |                |            | 6        |
| 21   | TwEXT           | $\overline{\text{DCD}}$ or $\overline{\text{CTS}}$ Pulse Width | 200            |            | 200            |            |          |
| 22   | TwSY            | SYNC Pulse Width                                               | 200            |            | 200            |            |          |

- NOTES: 1. RTxC is RTxC or TRxC, whichever is supplying the receive clock. 2. TxC is TRxC or RTxC, whichever is supplying the transmit
- clock. 3. Both RTxC and SYNC have 30 pF capacitors to ground con-
- nected to them.

nected to them. 4. Parameter applies only if the data rate is one-fourth the <u>PCLK</u> rate. In all other cases, no phase relationship between RxC and PCLK or TxC and PCLK is required.

- Parameter applies only to FM encoding/decoding.
   Parameter applies only for transmitter and receiver; DPLL and baud rate generator timing requirements are identical to chip period. PCLK requirements.
- Tumings are preliminary and subject to change.
  † Units in nanoseconds (ns).

# System Timing



|     |               |                                                                                                   | 4   | MHz | 61  | MHz |         |
|-----|---------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|-----|---------|
| No. | Symbol        | Parameter                                                                                         | Min | Max | Min | Μαχ | Notes*† |
| 1   | TdRXC(REQ)    | RxC † to W/REQ Valid Delay                                                                        | 8   | 12  | 8   | 12  | 2       |
| 2   | TdRXC(W)      | RxC † to Wait Inactive Delay                                                                      | 8   | 12  | 8   | 12  | 1,2     |
| 3   | TdRXC(SY)     | RxC 1 to SYNC Valid Delay                                                                         | 4   | 7   | 4   | 7   | 2       |
| 4   | TdRXC(INT)    | RxC 1 to INT Valid Delay                                                                          | 10  | 16  | 10  | 16  | 1,2     |
| 5 — | -TdTXC(REQ) - | -TxC I to W/REQ Valid Delay                                                                       | 5   | 8   | 5   | 8   | 3       |
| 6   | TdTXC(W)      | TxC   to Wait Inactive Delay                                                                      | 5   | 8   | 5   | 8   | 1,3     |
| 7   | TdTXC(DRQ)    | TxC I to DTR/REQ Valid Delay                                                                      | 4   | 7   | 4   | 7   | 3       |
| 8   | TdTXC(INT)    | TxC ↓ to INT Valid Delay                                                                          | 6   | 10  | 6   | 10  | 1,3     |
| 9   | TdSY(INT)     | SYNC Transition to INT Valid Delay                                                                | 2   | 6   | 2   | 6   | 1       |
| 10  | TdEXT(INT)    | $\overline{	ext{DCD}}$ or $\overline{	ext{CTS}}$ Transition to $\overline{	ext{INT}}$ Valid Delay | 2   | 6   | 2   | 6   | 1       |

NOTES

clock 3  $\overline{TxC}$  is  $\overline{TRxC}$  or  $\overline{RTxC}$ , whichever is supplying the transmit clock

\* Timings are preliminary and subject to change † Units equal to TcPC

<sup>1</sup> Open-drain output, measured with open-drain test load 2  $\overline{RxC}$  is  $\overline{RTxC}$  or  $\overline{TRxC}$ , whichever is supplying the receive

#### **ORDERING INFORMATION**

|                                                                                                    | Z8530 SCC, 4.0 MHz                              |                                                                                                                                                |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>40-pin DIP</b><br>Z8530 PS<br>Z8530 CS<br>Z8530 PE<br>Z8530 CE<br>Z8530 CM*<br>Z8530 CM8*       | <b>44-pin LCC</b><br>Z8530 LM*<br>Z8530 LMB*†   | <b>44-pin PCC</b><br>Z8530 VS                                                                                                                  |
|                                                                                                    | 78530A SCC 6 0 MHz                              |                                                                                                                                                |
| <b>40-pin DIP</b><br>Z8530A PS<br>Z8530A CS<br>Z8530A PE<br>Z8530A CE<br>Z8530A CM*<br>Z8530A CMB* | <b>44-pin LCC</b><br>Z8530A LM*<br>Z8530A LMB*† | <b>44-pin PCC</b><br>Z8530A VS                                                                                                                 |
| Z8530A                                                                                             | SCC, 6.5 MHz—T1 Compa                           | atible                                                                                                                                         |
| <b>40-pin DIP</b><br>Z8530A PS SL436<br>Z8530A CS SL436                                            |                                                 | <b>44-pin PCC</b><br>Z8530A VS SL436                                                                                                           |
| Codes                                                                                              |                                                 |                                                                                                                                                |
| First letter is for package; seco                                                                  | ond letter is for temperature.                  |                                                                                                                                                |
| C = Ceramic DIP<br>P = Plastic DIP<br>L = Ceramic LCC<br>V = Plastic PCC                           |                                                 | R = Protopack<br>T = Low Profile Protopack<br>DIP = Dual-In-Line Package<br>LCC = Leadless Chip Carrier<br>PCC = Plastic Chip Carrier (Leaded) |
| TEMPERATURE<br>S = 0°C to + 70°C<br>E = -40°C to + 85°C<br>M*= -55°C to + 125°C                    |                                                 | FLOW<br>B  = 883 Class B                                                                                                                       |

Example: PS is a plastic DIP,  $0^{\circ}$ C to  $+70^{\circ}$ C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

# **Z8531 ASCC Asynchronous Serial Communications Controller**

# Zilog

### Product **Specification**

TRxCA 15

16

TYDA

NC

СН-В

CHANNEL

DMA, OR OTHER

CONTROLS

#### April 1985 Features ■ Two independent, 0 to 1M bit/second, full-Asynchronous communications with five to eight bits per character and one. one and duplex channels, each with a separate crystal oscillator and baud rate generator. one-half, or two stop bits per character; programmable clock factor; break detection Programmable for NRZ, NRZI, or FM data and generation; parity, overrun, and encodina. framing error detection. Local Loopback and Auto Echo modes. General The Z8531 ASCC Asynchronous Serial Description Communications Controller is a dual-channel. D1 1 1 D3 2 2 D5 3 multi-protocol data communications peripheral 38 0 04 designed for use with conventional non-37 D8 36 RD multiplexed buses. The ASCC functions as a INT 35 WR serial-to-parallel, parallel-to-serial con-IEO 6 34 A/B 33 CE 32 D/C 31 QND 30 W/REQB IEI verter/controller. The device contains a variety 7 8 of new, sophisticated internal functions in-9 cluding on-chip baud rate generators and Z8531 10 ASCC crystal oscillators that dramatically reduce the 29 RIB 28 RTXCB RTXCA 12 need for external logic. 13 The ASCC also has facilities for modem con-27 E RXDB 14 TxDA 15 TRACE trols in both channels. In applications where 26 DTR/REQA 25 these controls are not needed, the modem con-RTSA 17 24 DTR/REQB trols can be used for general-purpose I/O. CTSA 18 23 RTSB The Z-BUS daisy-chain interrupt hierarchy is d CTSB DCDA 19 22 Б 20 21 DCDB also supported—as is standard for Zilog PCLK peripheral components. Figure 2a. 40-Pin Dual-In-Line Package (DIP), **Pin Assignments** TxDA SERIAL DATA De **BxDA** TRXCA D<sub>5</sub> CHANNEL CLOCKS the 0' 0' 0' 0' 0' 00 0' 0' 0' 0' the RTXCA D4 DATA BUS 2 1 44 43 42 41 RIA U3 CH-A W/REQA A/B D: CHANNEL IEO 3 CONTROLS D1 DTR/REQA 38 ĈĒ IE RTSA INTACK D/Ĉ Do 37 DMA, OR BUS RD CTSA NC + 5V 10 36 TIMING WR DCDA W/REQA 35 GND AND DESET 11 Z8531 ASCC A/B TxDB SYNCA 12 34 W/REOR SERIAL DATA CE SYNCB RTxCA CONTROL RxDB 13 33 D/C TByCB BTYCE CHANNEL CLOCKS **RxDA** 14 32

INTERRUP

INT

IEI

IEO

INTACK

Z853-

ASCC

**Figure 1.** Pin Functions

T + 5 V T GND PCLK

RTxCE

W/REQB

CTSB

DCDR

DTB/BEOF RTSB

RiB

31 RxDB

30

29 TXDB

ß

Figure 2b. 44-Pin Chip Carrier,

Pin Assignments

TRXCB

# Pin The Description function

The following section describes the pin functions of the ASCC. Figures 1 and 2 detail the respective pin functions and pin assignments.

 $\mathbf{A}/\mathbf{\overline{B}}$ . Channel A/Channel B Select (input). This signal selects the channel in which the read or write operation occurs.

**CE.** Chip Enable (input, active Low). This signal selects the ASCC for a read or write operation.

**CTSA. CTSB.** Clear To Send (inputs, active Low). If these pins are programmed as Auto Enables, a Low on the inputs enables the respective transmitters. If not programmed as Auto Enables, they may be used as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise-time inputs. The ASCC detects pulses on these inputs and can interrupt the CPU on both logic level transitions.

**D**/ $\overline{\mathbf{C}}$ . Data/Control Select (input). This signal defines the type of information transferred to or from the ASCC. A High means data is transferred; a Low indicates a command.

**DCDA**, **DCDB**. Data Carrier Detect (inputs, active Low). These pins function as receiver enables if they are programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accomodate slow rise-time signals. The ASCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.

**D**<sub>0</sub>-**D**<sub>7</sub>. *Data Bus* (bidirectional, 3-state). These lines carry data and commands to and from the ASCC.

**DTR/REQA**, **DTR/REQB**. Data Terminal Ready/Request (outputs, active Low). These outputs follow the state programmed into the DTR bit. They can also be used as generalpurpose outputs or as Request lines for a DMA controller.

**IEI.** Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interruptdriven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

**IEO.** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing an ASCC interrupt or the ASCC is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

**INT.** Interrupt Request (output, open-drain, active Low). This signal is activated when the ASCC requests an interrupt.

**INTACK.** Interrupt Acknowledge (input, active Low). This signal indicates an active Interrupt Acknowledge cycle. During this cycle, the ASCC interrupt daisy chain settles. When  $\overline{\text{RD}}$  becomes active, the ASCC places an interrupt vector on the data bus (if IEI is High). INTACK is latched by the rising edge of PCLK.

**PCLK.** *Clock* (input). This is the master ASCC clock used to synchronize internal signals; PCLK is a TTL level signal.

**RD.** Read (input, active Low). This signal indicates a read operation and when the ASCC is selected, enables the ASCC's bus drivers. During the Interrupt Acknowledge cycle, this signal gates the interrupt vector onto the bus if the ASCC is the highest priority device requesting an interrupt.

**RxDA, RxDB.** *Receive Data* (inputs, active High). These input signals receive serial data at standard TTL levels.

**RIA**, **RIB**. *Ring Indicator* (inputs, active Low). These pins can act either as inputs, or part of the crystal oscillator circuit. In normal mode (crystal oscillator option not selected), these pins are inputs similar to CTS and DCD. In this mode, transitions on these lines affect the state of the Ring Indicator status bits in Read Register 0 (Figure 8) but have no other function.

**RTxCA**, **RTxCB**. Receive/Transmit Clocks (inputs, active Low). These pins can be programmed in several different modes of operation. In each channel, <u>RTxC</u> may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock for the Digital Phase-Locked Loop. These pins can also be programmed for use with the respective <u>RI</u> pins as a crystal oscillator. The receive clock may be 1, 16, 32, or 64 times the data rate in Asynchronous modes.

**RTSA. RTSB.** Request To Send (outputs, active Low). When the Request To Send (RTS) bit in Write Register 5 (Figure 9) is set, the RTS signal goes Low. When the RTS bit is reset in the Asynchronous mode and Auto Enable is on, the signal goes High after the transmitter is empty. With Auto Enable off, the RTS pin strictly follows the state of the RTS bit. Both pins can be used as general-purpose outputs.

**TxDA, TxDB.** *Transmit Data* (outputs, active High). These output signals transmit serial data at standard TTL levels.

**TRxCA**, **TRxCB**. *Transmit/Receive Clocks* (inputs or outputs, active Low). These pins can be programmed in several different modes of operation. TRxC may supply the receive clock or the transmit clock in the input mode or sup-

| Pin<br>Description<br>(Continued) | ply the output of the Digital Phase-Locked<br>Loop, the crystal oscillator, the baud rate<br>generator, or the transmit clock in the output<br>mode.<br><b>WR.</b> Write (input, active Low). When the<br>ASCC is selected, this signal indicates a write<br>operation. The coincidence of RD and WR is<br>intermeted as a pract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | W/REQA, W/REQB.<br>open-drain when proc<br>tion, driven High or I<br>for a Request function<br>outputs may be progra-<br>for a DMA controller<br>chronize the CPU to t<br>reset state is Wait.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functional<br>Description         | The functional capabilities of the ASCC<br>can be described from two different points<br>of view: as a data communications device,<br>it transmits and receives data in a wide<br>variety of data communications protocols; as a<br>microprocessor peripheral, the ASCC offers<br>valuable features such as vectored interrupts,<br>polling, and simple handshake capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | handle data at a rate<br>the clock rate supplie<br>transmit clock inputs.<br><b>Baud Rate Generator</b><br>ASCC contains a pro-<br>generator. Each gene<br>time constant register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                   | Data Communications Capabilities. The<br>ASCC provides two independent full-duplex<br>channels programmable for use in any com-<br>mon Asynchronous data communication pro-<br>tocol. Figure 3 and the following description<br>briefly detail this protocol.<br>Asynchronous Modes. Transmission and<br>reception can be accomplished independently<br>on each channel with five to eight bits per<br>character, plus optional even or odd parity.<br>The transmitters can supply one, one-and-a-<br>half, or two stop bits per character and can<br>provide a break output at any time. The<br>receiver break-detection logic interrupts the<br>CPU both at the start and at the end of a<br>received break. Reception is protected from<br>spikes by a transient spike-rejection<br>mechanism that checks the signal one-half a<br>bit time after a Low level is detected on the<br>receive data input (RxDA or RxDB in<br>Figure 1). If the Low does not persist (as in the<br>case of a transient), the character assembly<br>process does not start.<br>Framing errors and overrun errors are<br>detected and buffered together with the partial<br>character on which they occur. Vectored inter-<br>rupts allow fast cervicing of error conditions | constant, a 10-bit dow<br>on the output produci<br>startup, the flip-flop of<br>High state, the value is<br>register is loaded into<br>counter starts countin-<br>the baud rate generat<br>0, the value in the time<br>loaded into the counter<br>repeated. The time co-<br>at any time, but the next<br>effect until the next loo<br>The output of the ba-<br>be used as either the<br>receive clock, or both<br>Digital Phase-Locked<br>If the receive clock<br>programmed to come<br>output of the baud rate<br>echoed out via the TR<br>The following formu-<br>stant to the baud rate<br>bits/second and the B-<br>seconds):<br>time constant = $\frac{1}{2}($ |
|                                   | using dedicated routines. Furthermore, a<br>built-in checking process avoids the interpreta-<br>tion of a framing error as a new start bit: a<br>framing error results in the addition of one-half<br>a bit time to the point at which the search for<br>the next start bit begins.<br>The ASCC does not require symmetric<br>transmit and receive clock signals—a feature<br>allowing use of the wide variety of clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | tains a Digital Phase-I<br>recover clock informa<br>with NRZI or FM enco<br>by a clock that is nom<br>(FM) times the data ra<br>clock, along with the<br>a clock for the data. T<br>used as the ASCC rec<br>clock or both                                                                                                                                                                                                                                                                                                                                                                                                                                           |

sources. The transmitter and receiver can

**W/REQA**, **W/REQB**. Wait/Request (outputs, open-drain when programmed for a Wait function, driven High or Low when programmed for a Request function). These dual-purpose outputs may be programmed as Request lines for a DMA controller or as Wait lines to synchronize the CPU to the ASCC data rate. The reset state is Wait.

handle data at a rate of 1/16, 1/32, or 1/64 of the clock rate supplied to the receive and transmit clock inputs.

r. Each channel in the grammable baud rate rator consists of two 8-bit s that form a 16-bit time n counter, and a flip-flop ng a square wave. On on the output is set in a in the time constant the counter, and the g down. The output of or toggles upon reaching ne constant register is er, and the process is onstant may be changed ew value does not take ad of the counter.

The output of the baud rate generator may be used as either the transmit clock, the receive clock, or both. It can also drive the Digital Phase-Locked Loop (see next section).

If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the baud rate generator may be echoed out via the TRxC pin.

The following formula relates the time constant to the baud rate (the baud rate is in bits/second and the BR clock period is in seconds):

time constant = 
$$\frac{PCLK}{2 (clock factor) (baud)} -2$$

**Digital Phase-Locked Loop.** The ASCC contains a Digital Phase-Locked-Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock may then be used as the ASCC receive clock, the transmit clock, or both.



Figure 3. ASCC Protocol

Functional Description (Continued) For NRZI encoding, the DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the incoming data stream for edges (either 1 to 0 or 0 to 1). Whenever an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), producing a terminal count closer to the center of the bit cell.

For FM encoding, the DPLL still counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream should occur between counts 15 and 16 and between counts 31 and 0. The DPLL looks for edges only during a time centered on the 15 to 16 counting transition.

The 32x clock for the DPLL can be programmed to come from either the  $\overline{RTxC}$  input or the output of the baud rate generator. The DPLL output may be programmed to be echoed out of the ASCC via the  $\overline{TRxC}$  pin (if this pin is not being used as an input).

Data Encoding. The ASCC may be programmed to encode and decode the serial data in four different ways (Figure 4). In NRZ encoding, a 1 is represented by a High level and a 0 is represented by a Low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. In FM1 (more properly, bi-phase mark), a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition at the center of the bit cell. In FMO (bi-phase space), a transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell, and a l is represented by no additional transition at the center of the bit cell. In addition to these four methods, the ASCC can be used to decode Manchester (bi-phase level) data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1,

the bit is a 0. If the transition is 1 to 0, the bit is a 1.

Auto Echo and Local Loopback. The ASCC is capable of automatically echoing everything it receives. In Auto Echo mode, RxD is connected to TxD internally. Auto Echo mode can be used with NRZI or FM encoding with no additional delay, because the data stream is not decoded before retransmission. In Auto Echo mode, the CTS input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and WAIT/REQUEST on transmit.

The ASCC is also capable of local loopback. In this mode TxD is connected to RxD internally, just as in Auto Echo mode. However, in Local Loopback mode, the internal transmit data is tied to the internal receive data and RxD is ignored (except to be echoed out via TxD). The CTS and DCD inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works with NRZ, NRZI or FM coding of the data stream.

I/O Interface Capabilities. The ASCC offers the choice of Polling, Interrupt (vectored or nonvectored), and Block Transfer modes to transfer data, status, and control information to and from the CPU. The Block Transfer mode can be implemented under CPU or DMA control.

**Polling.** All interrupts are disabled. Three status registers in the ASCC are automatically updated whenever any function is performed. The idea behind polling is for the CPU to periodically read a status register until the register contents indicate the need for data to be transferred. Only one register needs to be read; depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for



Figure 4. Data Encoding Methods

#### Functional Description (Continued)

data transfer. An alternative is a poll of the Interrupt Pending register to determine the source of an interrupt. The status for both channels resides in one register.

**Interrupts.** When an ASCC responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector may be placed on the data bus. This vector is written in WR2 and may be read in RR2A or RR2B (Figures 8 and 9).

To speed interrupt response time, the ASCC can modify three bits in this vector to indicate status. If the vector is read in Channel A, status is never included; if it is read in Channel B, status is always included.

Each of the six sources of interrupts in the ASCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation of the IE bit is straightforward. If the IE bit is set for a given interrupt source, then that source can request interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts may be requested. The IE bits are write only.

The other two bits are related to the interrupt priority chain (Figure 5). As a microprocessor peripheral, the ASCC may request an interrupt only when no higher priority device is requesting one, e.g., when IEI is High. If the device in question requests an interrupt, it pulls down INT. The CPU then responds with INTACK, and the interrupting device places the vector on the data bus.

In the ASCC, the IP bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the INT output is pulled Low, requesting an interrupt. In the ASCC, if the IE bit is not set by enabling interrupts, then the IP for that source can never be set. The IP bits are readable in RR3A.

The IUS bits signal that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority in the ASCC and external to the ASCC are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the ASCC being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle if there are no higher priority devices requesting interrupts.

There are three types of interrupts: Transmit, Receive, and External/Status. Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit, and External/Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enabled, the CPU is interrupted when the transmit buffer becomes empty. (This implies that the transmitter must have had a data character written into it so that it can become empty.) When enabled, the receiver can interrupt the CPU in one of three ways:

- Interrupt on First Receive Character or Special Receive Condition.
- Interrupt on All Receive Characters or Special Receive Condition.
- Interrupt on Special Receive Condition Only.

Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer mode. A Special Receive Condition is a receiver overrun, and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character available interrupt only in the status placed in the vector during the Interrupt Acknowledge cycle. In Interrupt on First Receive Character, an interrupt can occur from Special Receive Conditions any time after the first receive character interrupt.

The main function of the External/Status interrupt is to monitor the signal transitions of the  $\overline{\text{CTS}}$ ,  $\overline{\text{DCD}}$ , and  $\overline{\text{RI}}$  pins; however, an External/Status interrupt is also caused by a Transmit Underrun condition, or a zero count in the baud rate generator, or by the detection of a Break.



Figure 5. Interrupt Schedule

 
 Functional Description
 CPU/DMA Block Transfer. The ASCC provides a Block Transfer mode to accommodate CPU block transfer functions and DMA controllers. The Block Transfer mode uses the WAIT/ REQUEST output in conjunction with the Wait/Request bits in WR1. The WAIT/ REQUEST output can be defined under software control as a WAIT line in the CPU Block Transfer mode or as a REQUEST line in the

Architecture The ASCC internal structure includes two full-duplex channels, two baud rate generators, internal control and interrupt logic, and a bus interface to a nonmultiplexed bus. Associated with each channel are a number of read and write registers for mode control and status information, as well as logic necessary to interface to modems or other external devices (Figure 6).

The logic for both channels provides formats, synchronization, and validation for

DMA Block Transfer mode.

To a DMA controller, the ASCC  $\overrightarrow{\text{REQUEST}}$  output indicates that the ASCC is ready to transfer data to or from memory. To the CPU, the  $\overrightarrow{\text{WAIT}}$  line indicates that the ASCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The  $\overrightarrow{\text{DTR}}/\overrightarrow{\text{REQUEST}}$  line allows full-duplex operation under DMA control.

data transferred to and from the channel interface. The modem control inputs are monitored by the control logic under program control. All of the modem control signals are generalpurpose in nature and can optionally be used for functions other than modem control.

The register set for each channel includes ten control (write) registers, and four status (read) registers. In addition, each baud rate generator has two (read/write) registers for holding the time constant that determines the



Figure 6. Block Diagram of ASCC Architecture





**JUSA I E 285** 

867

#### 868

#### Architecture b

(Continued)

baud rate. Finally, associated with the interrupt logic is a write register for the interrupt vector accessible through either channel, a write only Master Interrupt Control register and three read registers: one containing the vector with status infomation (Channel B only), one containing the vector without status (Channel A only), and one containing the Interrupt Pending bits (Channel A only).

The registers for each channel are designated as follows:

WR0-WR15 — Write Registers 0-5, 8-15.

RR0-RR3, RR10, RR12, RR13, RR15 — Read Registers 0 through 3, 10, 12, 13, 15.

Table 1 lists the functions assigned to each read or write register. The ASCC contains only one WR2 and WR9, but they can be accessed by either channel. All other registers are paired (one for each channel).

**Data Path.** The transmit and receive data path illustrated in Figure 7 is identical for both channels. The receiver has three 8-bit buffer registers in an FIFO arrangement, in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service an interrupt at the beginning of a block of high speed data. Incoming data is routed through one of several paths depending on the selected mode (the character length also determines the data path).

The transmitter has an 8-bit Transmit Data buffer register loaded from the internal data bus and an 11-bit Transmit Shift register that can be loaded from the Transmit Data register.

**Programming** The ASCC contains 11 write registers in each channel that are programmed by the system separately to configure the functional personality of the channels.

In the ASCC, register addressing is direct for the data registers only, which are selected by a High on the  $D/\overline{C}$  pin. In all other cases (with the exception of WR0 and RR0), programming the write registers requires two write operations and reading the read registers requires both a write and a read operation. The first write is to WR0 and contains three bits that point to the selected register. The second write is the actual control word for the

#### **Read Register Functions**

| RR0  | Transmit/Receive buffer status and External status                                         |
|------|--------------------------------------------------------------------------------------------|
| RR1  | Special Receive Condition status                                                           |
| RR2  | Modified interrupt vector (Channel B only)<br>Unmodified interrupt vector (Channel A only) |
| RR3  | Interrupt Pending bits (Channel A only)                                                    |
| RR8  | Receive buffer                                                                             |
| RR10 | Mıscellaneous status                                                                       |
| RR12 | Lower byte of baud rate generator time constant                                            |
| RR13 | Upper byte of baud rate generator time constant                                            |
| RR15 | External/Status interrupt information                                                      |
|      | Write Register Functions                                                                   |
|      |                                                                                            |
| WR0  | CRC initialize, initialization commands for the various modes, Register Pointers.          |
| WR1  | Transmit/Receive interrupt and data transfer mode definition                               |
| WR2  | Interrupt vector (accessed through either channel)                                         |
| WR3  | Receive parameters and control                                                             |
| WR4  | Transmit/Receive miscellaneous parameters and modes                                        |
| WR5  | Transmit parameters and controls                                                           |
| WR8  | Transmit buffer                                                                            |
| WR9  | Master interrupt control and reset (accessed through either channel)                       |
| WR10 | Miscellaneous transmitter/receiver control bits                                            |
| WR11 | Clock mode control                                                                         |
| WR12 | Lower byte of baud rate generator time constant                                            |
| WR13 | Upper byte of baud rate generator time constant                                            |
| WR14 | Miscellaneous control bits                                                                 |
| WR15 | External/Status interrupt control                                                          |

#### Table 1. Read and Write Register Functions

selected register, and if the second operation is read, the selected read register is accessed. All of the registers in the ASCC, including the data registers, may be accessed in this fashion. The pointer bits are automatically cleared after the read or write operation so that WR0 (or RR0) is addressed again.

The system program first issues a series of commands to initialize the basic mode of operation. For example, the character length, clock rate, number of stop bits, even or odd parity might be set first. Then the interrupt mode would be set, and finally, receiver or transmitter enable.

Z8531 ASCC

#### Programming Read Registers. The ASCC contains eight (Continued) read registers (actually nine, counting the receive buffer (RR8) in each channel). Four of these may be read to obtain status information (RR0, RR1, RR10, and RR15). Two registers (RR12 and RR13) may be read to learn the baud rate generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information (Channel B). RR3 contains the

#### **Read Register 0**



#### **Read Register 1**



#### **Read Register 2**



#### **Read Register 3**



Interrupt Pending (IP) bits (Channel A). Figure 8 shows the formats for each read register.

The status bits of RR0 and RR1 are carefully grouped to simplify status monitoring; e.g., when the interrupt vector indicates a Special Receive Condition interrupt, all the appropriate error bits can be read from a single register (RR1).

#### **Read Register 10**



#### **Read Register 12**



#### **Read Register 13**



#### **Read Register 15**



Programming (Continued) Write Registers. The ASCC contains 11 write registers (12 counting WR8, the transmit buffer) in each channel. These write registers are programmed separately to configure the functional "personality" of the channels. In addition, there are two registers (WR2 and

#### Write Register 0



WITH POINT HIGH COMMAND

#### Write Register 1



#### Write Register 2



WR9) shared by the two channels that may be accessed through either of them. WR2 contains the interrupt vector for both channels, while WR9 contains the interrupt control bits. Figure 9 shows the format of each write register.

#### Write Register 3



#### Write Register 4



#### Write Register 5



Figure 9. Write Register Bit Functions



Figure 9. Write Register Bit Functions (Continued)

The ASCC generates internal control signals from  $\overline{WR}$  and  $\overline{RD}$  that are related to PCLK. Since PLCK has no phase relationship with  $\overline{WR}$  and  $\overline{RD}$ , the circuitry generating these internal control signals must provide time for metastable conditions to disappear. This gives rise to a recovery time related to PCLK. The recovery time applies only between bus transactions involving the ASCC. The recovery time required for proper operation is specified from the rising edge of  $\overline{WR}$  or  $\overline{RD}$  in the first transaction involving the ASCC to the falling edge of  $\overline{\text{WR}}$  or  $\overline{\text{RD}}$  in the second transaction involving the ASCC. This time must be at least 6 PLCK cycles plus 200 ns.

**Read Cycle Timing.** Figure 10 illustrates read cycle timing, Addresses on  $A/\overline{B}$  and  $D/\overline{C}$  and the status on INTACK must remain stable throughout the cycle. If  $\overline{CE}$  falls after  $\overline{RD}$  falls, or rises before  $\overline{RD}$  rises, the effective  $\overline{RD}$  is shortened.



Figure 10. Read Cycle Timing

Write Cycle Timing. Figure 11 illustrates write cycle timing. Addresses on  $A/\overline{B}$  and  $D/\overline{C}$ and the status on INTACK must remain stable throughout the cycle. If  $\overline{CE}$  falls after  $\overline{WR}$  falls or rises before  $\overline{WR}$  rises, the effective  $\overline{WR}$  is shortened.





Interrupt Acknowledge Cycle Timing. Figure 12 illustrates interrupt acknowledge cycle timing. Between the time  $\overline{INTACK}$  goes low and the falling edge of  $\overline{RD}$ , the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending the ASCC and IEI is High

when  $\overline{\text{RD}}$  falls, the acknowledge cycle was intended for the ASCC. In this case, the ASCC may be programmed to respond to  $\overline{\text{RD}}$  Low by placing its interrupt vector on D<sub>0</sub>-D<sub>7</sub> and sets the appropriate Interrupt-Under-Service latch internally.



Figure 12. Interrupt Acknowledge Cycle Timing

| Absolute | Voltages on all pins with respect   |
|----------|-------------------------------------|
| Maximum  | to GND0.3V to +7.0V                 |
| Ratings  | Operating Ambient                   |
|          | TemperatureSee Ordering Information |
|          | Storage Temperature65°C to +150°C   |

Standard Test Conditions The DC characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- +4.75 V ≤  $V_{CC}$  ≤ +5.25 V
- GND = 0 V
- T<sub>A</sub> as specified in Ordering Information



Figure 13. Standard Test Load

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.

All ac parameters assume a load capacitance of 50 pf max.



Figure 14. Open-Drain Test Load

| DC                   | Symbol          | Parameter                      | Min  | Max                  | Unit | Condition                        |
|----------------------|-----------------|--------------------------------|------|----------------------|------|----------------------------------|
| Charac-<br>teristics | VIH             | Input High Voltage             | 2.0  | V <sub>CC</sub> +0.3 | v    |                                  |
|                      | $v_{IL}$        | Input Low Voltage              | -0.3 | 0.8                  | v    |                                  |
|                      | V <sub>OH</sub> | Output High Voltage            | 2.4  |                      | v    | $I_{OH} = -250 \ \mu A$          |
|                      | V <sub>OL</sub> | Output Low Voltage             |      | 0.4                  | v    | $I_{OL} = +2.0 \text{ mA}$       |
|                      | $I_{IL}$        | Input Leakage                  |      | ±10.0                | μA   | $0.4 \leq V_{\rm IN} \leq +2.4V$ |
|                      | I <sub>OL</sub> | Output Leakage                 |      | ±10.0                | μA   | $0.4 \le V_{OUT} \le +2.4V$      |
|                      | I <sub>CC</sub> | V <sub>CC</sub> Supply Current |      | 250                  | mA   |                                  |

 $V_{\rm CC}$  = 5 V  $\pm$  5% unless otherwise specified, over specified temperature range.

| Capacitance | Symbol           | Parameter                 | Min | Μαχ | Unit | Test Condition |  |
|-------------|------------------|---------------------------|-----|-----|------|----------------|--|
|             | C <sub>IN</sub>  | Input Capacitance         |     | 10  | pf   |                |  |
|             | COUT             | Output Capacitance        |     | 15  | pf   |                |  |
|             | C <sub>I/O</sub> | Bidirectional Capacitance |     | 20  | pf   |                |  |

f = 1 MHz, over specified temperature range

Unmeasured pins returned to ground.



|       |             |                                          | 4            | MHz            | 61             | MHz            |              |
|-------|-------------|------------------------------------------|--------------|----------------|----------------|----------------|--------------|
| No.   | Symbol      | Parameter                                | Min          | Μαχ            | Min            | Μαχ            | Notes*†      |
| 1     | TwPC1       | PCLK Low Width                           | 105          | 2000           | 70             | 1000           |              |
| 2     | TwPCh       | PCLK High Width                          | 105          | 2000           | 70             | 1000           |              |
| 3     | TfPC        | PCLK Fall Time                           |              | 20             |                | 10             |              |
| 4     | TrPC        | PCLK Rise Time                           |              | 20             |                | 15             |              |
| 5—    | -TcPC       | PCLK Cycle Time                          | 250 -        | -4000          |                | -2000          |              |
| 6     | TsA(WR)     | Address to WR   Setup Time               | 80           |                | 80             |                |              |
| 7     | ThA(WR)     | Address to WR † Hold Time                | 0            |                | 0              |                |              |
| 8     | TsA(RD)     | Address to RD   Setup Time               | 80           |                | 80             |                |              |
| 9     | ThA(RD)     | Address to RD † Hold Time                | 0            |                | 0              |                |              |
| 10-   | -TsIA(PC)   |                                          | 0            |                | 0              |                |              |
| 11    | TsIA1(WR)   | INTACK to WR ↓ Setup Time                | 200          |                | 200            |                | 1            |
| 12    | ThIA(WR)    | INTACK to WR   Hold Time                 | 0            |                | 0              |                |              |
| 13    | TsIA1(RD)   | INTACK to RD ↓ Setup Time                | 200          |                | 200            |                | 1            |
| 14    | ThIA(RD)    | INTACK to RD † Hold Time                 | 0            |                | 0              |                |              |
| 15—   | —ThIA(PC)—— |                                          | 100          |                | <u> </u>       |                |              |
| 16    | TsCE1(WR)   | CE Low to WR ↓ Setup Time                | 0            |                | 0              |                |              |
| 17    | ThCE(WR)    | <u>CE</u> to WR † <u>Ho</u> ld Time      | 0            |                | 0              |                |              |
| 18    | TsCEh(WR)   | <u>CE</u> High to WR ↓ Setup Time        | 100          |                | 70             |                |              |
| 19    | TsCE1(RD)   | <u>CE</u> Low to RD ↓ Setup Time         | 0            |                | 0              |                | 1            |
| 20    | ThCE(RD)    | <u>CE</u> to RD † <u>Ho</u> ld Time      | 0            |                | 0              |                | 1            |
| 21—   | -TsCEh(RD)  | <u>— CE</u> High to RD ↓ Setup Time      |              |                | <del> 70</del> |                | 1            |
| 22    | TwRD1       | <u>RD</u> Low Width                      | 390          |                | 250            |                | 1            |
| 23    | TdRD(DRA)   | <u>RD</u> I to Read Data Active Delay    | 0            |                | 0              |                |              |
| 24    | TdRDr(DR)   | <u>RD</u> † to Read Data Not Valıd Delay | 0            |                | 0              |                |              |
| 25    | TdRDf(DR)   | <u>RD</u> ↓ to Read Data Valıd Delay     |              | 250            |                | 180            |              |
| _26   | TdRD(DRz)   | RD † to Read Data Float Delay            |              | 70             |                | 45             | 2            |
| NOTES | 5           |                                          | 2 Float dela | y is defined a | s the time rec | guired for a ± | 0.5 V change |

1. Parameter does not apply to Interrupt Acknowledge transactions

2 Float delay is defined as the time required for a ±0.5 V change in the output with a maximum dc load and minimum ac load. \* Timings are preliminary and subject to change. † Units in nanoseconds (ns).



| 28   | TwWR1                                  | WR Low Width                                  | 390   |          | 250   |        |          |
|------|----------------------------------------|-----------------------------------------------|-------|----------|-------|--------|----------|
| 29   | TsDW(WR)                               | Write Data to WR 4 Setup Time                 | 0     |          | 0     |        |          |
| 30   | ThDW(WR)                               | Write Data to WR † Hold Time                  | 0     |          | 0     |        |          |
| 31 - | -TdWR(W)                               | -WR I to Wait Valid Delay                     |       | - 240    |       |        |          |
| 32   | TdRD(W)                                | RD I to Wait Valid Delay                      |       | 240      |       | 200    | 4        |
| 33   | TdWRf(REO)                             | WR I to W/REO Not Valid Delay                 |       | 240      |       | 200    |          |
| 34   | TdRDf(REO)                             | RD I to W/REO Not Valid Delay                 |       | 240      |       | 200    |          |
| 35   | TdWRr(REO)                             | WB t to DTB/REO Not Valid Delay               |       | 5TcPC    |       | 5TcPC  |          |
|      | ·····                                  |                                               |       | + 300    |       | + 250  |          |
| 36 - | -TdBDr(BEO)                            | - BD t to DTB/BEO Not Valid Delay             |       | -5TcPC - |       | -5TcPC |          |
| ~ ~  | 10112 F (112 £)                        |                                               |       | + 300    |       | +250   |          |
| 37   | TdPC(INT)                              | PCLK I to INT Valid Delay                     |       | 500      |       | 500    | 4        |
| 38   | TdIA <sub>1</sub> (RD)                 | INTACK to BD I (Acknowledge) Delay            |       | 000      |       | 000    | 5        |
| 39   | TwRDA                                  | RD (Acknowledge) Width                        | 285   |          | 250   |        | •        |
| 40 - | -TdRDA(DR)                             | -RD I (Acknowledge) to Read Data Valid Delay- |       |          |       |        |          |
| 41   | TsIEI(RDA)                             | IEI to RD I (Acknowledge) Setup Time          | 120   |          | 100   |        |          |
| 42   | ThIEI(RDA)                             | IEI to RD † (Acknowledge) Hold Time           | 0     |          | 0     |        |          |
| 43   | TdIEI(IEO)                             | IEI to IEO Delay Time                         |       | 120      |       | 100    |          |
| 44   | TdPC(IEO)                              | PCLK † to IEO Delay                           |       | 250      |       | 250    |          |
| 45 - | -TdRDA(INT)                            | -RD I to INT Inactive Delay                   | ····· |          |       |        | <u> </u> |
| 46   | TdRD(WRO)                              | RD 1 to WR   Delay for No Reset               | 30    |          | 15    |        |          |
| 47   | TdWRO(RD)                              | WR 1 to RD 1 Delay for No Reset               | 30    |          | 30    |        |          |
| 48   | TwRES                                  | WR and RD Councident Low for Reset            | 250   |          | 250   |        |          |
| 49   | Tro                                    | Valid Access Recovery Time                    | 6TcPC |          | 6TcPC |        |          |
|      |                                        |                                               | + 200 |          | + 130 |        | 3        |
|      | ······································ |                                               |       |          |       |        |          |

NOTES

3 Parameter applies only between transactions involving the ASCC

4

Open-drain output, measured with open-drain test load Parameter is system dependent. For any ASCC in the daisy chain, TdIAi(RD) must be greater than the sum of TdPC(IEO) 5

for the highest priority device in the daisy chain,  ${\rm TsIEI(RDA)}$  for the ASCC, and  ${\rm TdIEII(IEO)}$  for each device separating them in the daisy chain \* Timings are preliminary and subject to change. † Units in nanoseconds (ns)

**Z8531 ASCC** 

#### General Timing



| No. | Symbol        | Parameter                                                            | 41<br>Min | MHz<br>Max | 6 l<br>Min | MHz<br>Max | Notes*† |
|-----|---------------|----------------------------------------------------------------------|-----------|------------|------------|------------|---------|
| 1   | TdPC(REO)     | PCLK I to W/REO Valid Delay                                          |           | 250        | <u></u>    | 250        |         |
| 2   | TdPC(W)       | PCLK   to Wait Inactive Delay                                        |           | 350        |            | 350        |         |
| 3   | TsRXC(PC)     | RxC   to PCLK   Setup Time (PCLK - 4 case only)                      | 80        | TwPCl      | 70         | TwPCl      | 1,4     |
| 4   | TsRXD(RXCr)   | RxD to $\overline{\text{RxC}}$ † Setup Time (X1 Mode)                | 0         |            | 0          |            | 1       |
| 5—  | -ThRXD(RXCr)- | -RxD to RxC   Hold Time (X1 Mode)                                    | -150-     |            |            |            | l       |
| 6   | TsRXD(RXCf)   | RxD to $\overline{RxC}$ I Setup Time (X1 Mode)                       | 0         |            | 0          |            | 1,5     |
| 7   | ThRXD(RXCf)   | $RxD$ to $\overline{RxC} \downarrow$ Hold Time (X1 Mode)             | 150       |            | 150        |            | 1,5     |
| 8   | TsTXC(PC)     | TxC ↓ to PCLK † Setup Time                                           | 0         |            | 0          |            | 2,4     |
| 9   | TdTXCf(TXD)   | TxC ↓ to TxD Delay (X1 Mode)                                         |           | 300        |            | 300        | 2       |
| 10  | -TdTXCr(TXD)- | -TxC † to TxD Delay (X1 Mode)                                        |           | 300        |            |            | 2,5     |
| 11  | TdTXD(TRX)    | TxD to TRxC Delay (Send Clock Echo)                                  |           |            |            |            |         |
| 12  | TwRTXh        | RTxC High Width                                                      | 180       |            | 180        |            | 6       |
| 13  | TwRTX1        | RTxC Low Width                                                       | 180       |            | 180        |            | 6       |
| 14  | TcRTX         | RTxC Cycle Time                                                      | 400       |            | 400        |            | 6       |
| 15— | -TcRTXX       | -Crystal Oscillator Period                                           | -250-     |            |            | —1000——    | 3       |
| 16  | TwTRXh        | TRxC High Width                                                      | 180       |            | 180        |            | 6       |
| 17  | TwTRX1        | TRxC Low Width                                                       | 180       |            | 180        |            | 6       |
| 18  | TcTRX         | TRxC Cycle Time                                                      | 400       |            | 400        |            | 6       |
| 19  | TwEXT         | $\overline{\text{DCD}}$ or $\overline{\text{CTS}}$ or RI Pulse Width | 200       |            | 200        |            |         |

 $\begin{array}{l} NOTES \\ l \quad \overline{RxC} \text{ is } \overline{RTxC} \text{ or } \overline{TRxC}, \text{ whichever is supplying the receive} \end{array}$ 

clock. 2.  $\overline{TxC}$  is  $\overline{\overline{TRxC}}$  or  $\overline{\overline{RTxC}}$ , whichever is supplying the transmit clock 3 Both RTxC and RI have 30 pF capacitors to ground con-

nected to them.

Parameter applies only if the data rate is one-fourth the PCLK rate In all other cases, no phase relationship between RxC and PCLK or TxC and PCLK is required.
 Parameter applies only to FM encoding/decoding
 Parameter applies only for transmitter and receiver, DPLL and baud rate generator timing requirements are identical to chip PCLK we mentative and receiver.

PCLK requirements

\* Timings are preliminary and subject to change † Units in nanoseconds (ns)



|     |                |                                                                                                      | 4 MHz |     | 6 MHz |     |               |
|-----|----------------|------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|---------------|
| No. | Symbol         | Parameter                                                                                            | Min   | Max | Min   | Max | Notes*†       |
| 1   | TdRXC(REQ)     | $\overline{\text{RxC}}$ † to $\overline{\text{W}}/\overline{\text{REQ}}$ Valid Delay                 | 8     | 12  | 8     | 12  | 2             |
| 2   | TdRXC(W)       | RxC † to Wait Inactive Delay                                                                         | 8     | 12  | 8     | 12  | 1,2           |
| 3   | TdRXC(INT)     | RxC † to INT Valid Delay                                                                             | 10    | 16  | 10    | 16  | 1,2           |
| 4 — | — TdTXC(REQ) — | — TxC ↓ to W/REQ Valid Delay ————                                                                    | 5     | 8   | 5     | 8   | 3 <del></del> |
| 5   | TdTXC(W)       | TxC ↓ to Wait Inactive Delay                                                                         | 5     | 8   | 5     | 8   | 1,3           |
| 6   | TdTXC(DRQ)     | TxC ↓ to DTR/REQ Valid Delay                                                                         | 4     | 7   | 4     | 7   | 3             |
| 7   | TdTXC(INT)     | TxC ↓ to INT Valid Delay                                                                             | 6     | 10  | 6     | 10  | 1,3           |
| 8   | TdEXT(INT)     | $\overline{\text{DCD}}$ or $\overline{\text{CTS}}$ Transition to $\overline{\text{INT}}$ Valid Delay | 2     | 6   | 2     | 6   | 1             |

NOTES:

Open-drain output, measured with open-drain test load.
 RxC is RTxC or TRxC, whichever is supplying the receive clock.
 TxC is TRxC or RTxC, whichever is supplying the transmit clock.

\* Timings are preliminary and subject to change. † Units equal to TcPC.

#### **ORDERING INFORMATION**

Z8531 ASCC, 4.0 MHz

40-pin DIP

Z8531 PS Z8531 CS

Z8531A ASCC, 6.0 MHz

**40-pin DIP** Z8531A PS Z8531A CS **Z8531 ASCC, 4.0 MHz 44-pin PCC** Z8531 VS

**Z8531 ASCC, 6.0 MHz 44-pin PCC** Z8531A VS

First letter is for package; second letter is for temperature.

C = Ceramic DIP

P = Plastic DIP

L = Ceramic LCC

V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$   $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0°C to +70°C.

†Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications

- R = Protopack
- T = Low Profile Protopack
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier PCC = Plastic Chip Carrier (Leaded)
- FLOW B = 883 Class B

Z8531 ASCC

# Z8536 CIO Counter/Timer and Parallel I/O Unit

# Product Specification

|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | April 1985                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Features               | <ul> <li>Two independent 8-bit, double-buffered, bidirectional I/O ports plus a 4-bit special-purpose I/O port. I/O ports feature programmable polarity, programmable direction (Bit mode), "pulse catchers," and programmable open-drain outputs.</li> <li>Four handshake modes, including 3-Wire (like the IEEE-488).</li> <li>REQUEST/WAIT signal for high-speed data transfer.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>Flexible pattern-recognition logic, programmable as a 16-vector interrupt controller.</li> <li>Three independent 16-bit counter/timers with up to four external access lines per counter/timer (count input, output, gate, and trigger), and three output duty cycles (pulsed, one-shot, and square-wave), programmable as retriggerable or nonretriggerable.</li> <li>Easy to use since all registers are read/write.</li> </ul> |  |  |
| General<br>Description | The Z8536 CIO Counter/Timer and<br>Parallel I/O element is a general-purpose<br>peripheral circuit, satisfying most counter/<br>timer and parallel I/O needs encountered in<br>system designs. This versatile device contains<br>three I/O ports and three counter/timers. Many<br>programmable options tailor its configuration<br>to specific applications. The use of the device<br>is simplified by making all internal registers<br>$ \begin{pmatrix} \downarrow & D_7 & PA_7 \\ D_6 & PA_6 \\ D_7 & PA_7 \\ D_8 & PA_6 \\ D_9 & PA_6 \\ D$ | (command, status, and data) readable and<br>(except for status bits) writable. In addition,<br>each register is given its own unique internal<br>address, so that any register can be accessed<br>in two operations. All data registers can be<br>directly accessed in a single operation. The<br>CIO is easily interfaced to all popular<br>microprocessors.                                                                              |  |  |
|                        | $ \begin{array}{c} \text{CONTROL}_{A} \\ \text{AND RESET} \\ \text{AND RESET} \\ \text{INTERRUPT} \\ \begin{array}{c} \longrightarrow \\ A_0 \\ \longrightarrow \\ \hline \hline \\ \hline \\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TT                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                        | Figure 1. Pin Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Figure 2a. 40-pin Dual-In-Line Package (DIP).<br>Pin Assianments                                                                                                                                                                                                                                                                                                                                                                           |  |  |

Zilog



Figure 2b. 44-pin Chip Carrier, **Pin Assignments** 

Aq-A1. Address Lines (input). These two lines Description are used to select the register involved in the CPU transaction: Port A's Data register, Port B's Data register, Port C's Data register, or a control register.

> **CE.** Chip Enable (input, active Low). A Low level on this input enables the CIO to be read from or written to.

> **D**<sub>0</sub>-**D**<sub>7</sub>. Data Bus (bidirectional 3-state). These eight data lines are used for transfers between the CPU and the CIO.

> IEI. Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interruptdriven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

> IEO. Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing an interrupt from the requesting CIO or is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

**INT.** Interrupt Request (output, open-drain, active Low). This signal is pulled Low when the CIO requests an interrupt.

**INTACK.** Interrupt Acknowledge (input, active Low). This input indicates to the CIO that an Interrupt Acknowledge cycle is in progress. **INTACK** must be synchronized to PCLK, and

it must be stable throughout the Interrupt Acknowledge cycle.

PA0-PA7. Port A I/O lines (bidirectional. 3-state, or open-drain). These eight I/O lines transfer information between the CIO's Port A and external devices.

PB0-PB7. Port B I/O lines (bidirectional, 3-state, or open-drain). These eight I/O lines transfer information between the CIO's Port B and external devices. May also be used to provide external access to Counter/Timers 1 and 2.

PC0-PC3. Port C I/O lines (bidirectional, 3-state, or open-drain). These four I/O lines are used to provide handshake, WAIT, and **REQUEST** lines for Ports A and B or to provide external access to Counter/Timer 3 or access to the CIO's Port C.

PCLK. Peripheral Clock (input, TTLcompatible). This is the clock used by the internal control logic and the counter/timers in timer mode. It does not have to be the CPU clock.

**RD\*.** Read (input, active Low). This signal indicates that a CPU is reading from the CIO. During an Interrupt Acknowledge cycle, this signal gates the interrupt vector onto the data bus if the CIO is the highest priority device requesting an interrupt.

WR\*. Write (input, active Low). This signal indicates a CPU write to the CIO.

\*When  $\overline{\text{RD}}$  and  $\overline{\text{WR}}$  are detected Low at the same time (normally an illegal condition), the CIO is reset.

Pin

#### Architecture

The CIO Counter/Timer and Parallel I/O element (Figure 3) consists of a CPU interface, three I/O ports (two general-purpose 8-bit ports and one special-purpose 4-bit port), three 16-bit counter/timers, an interruptcontrol logic block, and the internal-control logic block. An extensive number of programmable options allow the user to tailor the configuration to best suit the specific application.



Figure 3. CIO Block Diagram

#### Architecture

(Continued)





The two general-purpose 8-bit I/O ports (Figure 4) are identical, except that Port B can be specified to provide external access to Counter/Timers 1 and 2. Either port can be programmed to be a handshake-driven, double-buffered port (input, output, or bidirectional) or a control-type port with the direction of each bit individually programmable. Each port includes pattern-recognition logic, allowing interrupt generation when a specific pattern is detected. The pattern-recognition logic can be programmed so the port functions like a priority-interrupt controller. Ports A and B can also be linked to form a 16-bit I/O port.

To control these capabilities, both ports contain 12 registers. Three of these registers, the Input, Output, and Buffer registers, comprise the data path registers. Two registers, the Mode Specification and Handshake Specification registers, are used to define the mode of the port and to specify which handshake, if any, is to be used. The reference pattern for the pattern-recognition logic is defined via three registers: the Pattern Polarity, Pattern Transition, and Pattern Mask registers. The detailed characteristics of each bit path (for example, the direction of data flow or whether a path is inverting or noninverting) are programmed using the Data Path Polarity, Data Direction, and Special I/O Control registers.

The primary control and status bits are grouped in a single register, the Command and Status register, so that after the port is initially configured, only this register must be accessed frequently. To facilitate initialization, the port logic is designed so that registers associated with an unrequired capability are ignored and do not have to be programmed.

The function of the special-purpose 4-bit port, Port C (Figure 5), depends upon the roles of Ports A and B. Port C provides the required handshake lines. Any bits of Port C not used as handshake lines can be used as I/O lines or to provide external access for the third counter/timer.

Since Port C's function is defined primarily by Ports A and B, only three registers (besides the Data Input and Output registers) are needed. These registers specify the details of each bit path: the Data Path Polarity, Data Direction, and Special I/O Control registers.





The three counter/timers (Figure 6) are all identical. Each is comprised of a 16-bit downcounter, a 16-bit Time Constant register (which holds the value loaded into the downcounter), a 16-bit Current Count register (used to read the contents of the down-counter), and two 8-bit registers for control and status (the Mode Specification and the Command and Status registers).

The capabilities of the counter/timer are numerous. Up to four port I/O lines can be dedicated as external access lines for each counter/timer: counter input, gate input, trigger input, and counter/timer output. Three different counter/timer output duty cycles are available: pulse, one-shot, or square-wave. The operation of the counter/timer can be programmed as either retriggerable or nonretriggerable. With these and other options, most counter/timer applications are covered.

There are five registers (Master Interrupt Control register, three Interrupt Vector registers, and the Current Vector register) associated with the interrupt logic. In addition, the ports' Command and Status registers and the counter/timers' Command and Status registers include bits associated with the interrupt logic. Each of these registers contains three bits for interrupt control and status: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE).



# Functional Description

The following describes the functions of the ports, pattern-recognition logic, counter/timers, and interrupt logic.

I/O Port Operations. Of the CIO's three I/O ports, two (Ports A and B) are generalpurpose, and the third (Port C) is a specialpurpose 4-bit port. Ports A and B can be configured as input, output, or bidirectional ports with handshake. (Four different handshakes are available.) They can also be linked to form a single 16-bit port. If they are not used as ports with handshake, they provide 16 input or output bits with the data direction programmable on a bit-by-bit basis. Port B also provides access for Counter/Timers 1 and 2. In all configurations, Ports A and B can be programmed to recognize specific data patterns and to generate interrupts when the pattern is encountered.

The four bits of Port C provide the handshake lines for Ports A and B when required. A REQUEST/WAIT line can also be provided so that CIO transfers can be synchronized with DMAs or CPUs. Any Port C bits not used for handshake or REQUEST/WAIT can be used as input or output bits (individually data-direction programmable) or external access lines for Counter/Timer 3. Port C does not contain any pattern-recognition logic. It is, however, capable of bit-addressable writes. With this feature, any combination of bits can be set and/or cleared while the other bits remain undisturbed without first reading the register.

Bit Port Operations. In bit port operations, the

port's Data Direction register specifies the direction of data flow for each bit. A 1 specifies an input bit, and a 0 specifies an output bit. If bits are used as I/O bits for a counter/timer, they should be set as input or output, as required.

The Data Path Polarity register provides the capability of inverting the data path. A 1 specifies inverting, and a 0 specifies noninverting. All discussions of the port operations assume that the path is noninverting.

The value returned when reading an input bit reflects the state of the input just prior to the read. A l's catcher can be inserted into the input data path by programming a l to the corresponding bit position of the port's Special I/O Control register. When a l is detected at the l's catcher input, its output is set to l until it is cleared. The l's catcher is cleared by writing a 0 to the bit. In all other cases, attempted writes to input bits are ignored.

When Ports A and B include output bits, reading the Data register returns the value being output. Reads of Port C return the state of the pin. Outputs can be specified as opendrain by writing a 1 to the corresponding bit of the port's Special I/O Control register. Port C has the additional feature of bit-addressable writes. When writing to Port C, the four most significant bits are used as a write protect mask for the least significant bits (0-4, 1-5, 2-6, and 3-7). If the write protect bit is written with a 1, the state of the corresponding output bit is not changed.

# Z8536 CIO

#### Functional Description (Continued)

Ports with Handshake Operation. Ports A and B can be specified as 8-bit input, output, or bidirectional ports with handshake. The CIO provides four different handshakes for its ports: Interlocked, Strobed, Pulsed, and 3-Wire. When specified as a port with handshake, the transfer of data into and out of the port and interrupt generation is under control of the handshake logic. Port C provides the handshake lines as shown in Table 1. Any Port C lines not used for handshake can be used as simple I/O lines or as access lines for Counter/Timer 3.

When Ports A and B are configured as ports with handshake, they are double-buffered. This allows for more relaxed interrupt service routine response time. A second byte can be input to or output from the port before the interrupt for the first byte is serviced. Normally, the Interrupt Pending (IP) bit is set and an interrupt is generated when data is shifted into the Input register (input port) or out of the Output register (output port). For input and output ports, the IP is automatically cleared when the data is read or written. In bidirectional ports, IP is cleared only by command. When the Interrupt on Two Bytes (ITB) control bit is set to 1, interrupts are generated only when two bytes of data are available to be read or written. This allows a minimum of 16 bits of information to be transferred on each interrupt. With ITB set, the IP is not automatically cleared until the second byte of data is read or written.

When the Single Buffer (SB) bit is set to 1, the port acts as if it is only single-buffered. This is useful if the handshake line must be stopped on a byte-by-byte basis.

Ports A and B can be linked to form a 16-bit port by programming a 1 in the Port Link Control (PLC) bit. In this mode, only Port A's Handshake Specification and Command and Status registers are used. Port B must be specified as a bit port. When linked, only Port A has pattern-match capability. Port B's pattern-match capability must be disabled. Also, when the ports are linked, Port B's Data register must be read or written before Port A's.

When a port is specified as a port with handshake, the type of port it is (input, output, or bidirectional) determines the direction of data flow. The data direction for the bidirectional port is determined by a bit in Port C (Table 1). In all cases, the contents of the Data Direction register are ignored. The contents of the Special I/O Control register apply only to output bits (3-state or open-drain). Inputs may not have 1's catchers: therefore, those bits in the Special I/O Control register are ignored. Port C lines used for handshake should be programmed as inputs. The handshake specification overrides Port C's Data Direction register for bits that must be outputs. The contents of Port C's Data Path Polarity register still apply.

Interlocked Handshake. In the Interlocked Handshake mode, the action of the CIO must be acknowledged by the external device before the next action can take place. Figure 7 shows timing for Interlocked Handshake. An output port does not indicate that new data is available until the external device indicates it is ready for the data. Similarly, an input port does not indicate that it is ready for new data until the data source indicates that the previous byte of the data is no longer available, thereby acknowledging the input port's acceptance of the last byte. This allows the CIO to interface directly to the port of a Z8 microcomputer, a UPC, an FIO, an FIFO, or to another CIO port with no external logic.

A 4-bit deskew timer can be inserted in the Data Available  $(\overline{DAV})$  output for output ports. As data is transferred to the Buffer register, the deskew timer is triggered. After the number of PCLK cycles specified by the deskew timer time constant plus one,  $\overline{DAV}$  is allowed to go Low. The deskew timer therefore guarantees that the output data is valid for a specified minimum amount of time before  $\overline{DAV}$ 

| Port A/B Configuration                                                          | PC3                        | PC <sub>2</sub> | PC <sub>1</sub>            | PC <sub>0</sub> |
|---------------------------------------------------------------------------------|----------------------------|-----------------|----------------------------|-----------------|
| Ports A and B: Bit Ports                                                        | Bit I/O                    | Bit I/O         | Bit I/O                    | Bit I/O         |
| Port A: Input or Output Port<br>(Interlocked, Strobed, or Pulsed<br>Handshake)* | RFD or DAV                 | ACKIN           | REQUEST/WAIT<br>or Bit I/O | Bit I/O         |
| Port B: Input or Output Port<br>(Interlocked, Strobed, or Pulsed<br>Handshake)* | REQUEST/WAIT<br>or Bit I/O | Bit I/O         | RFD or DAV                 | ACKIN           |
| Port A or B: Input Port (3-Wire<br>Handshake)                                   | RFD (Output)               | DAV (Input)     | REQUEST/WAIT<br>or Bit I/O | DAC (Output)    |
| Port A or B: Output Port (3-Wire Handshake)                                     | DAV (Output)               | DAC (Input)     | REQUEST/WAIT<br>or Bit I/O | RFD (Input)     |
| Port A or B: Bidirectional Port<br>(Interlocked or Strobed Handshake)           | RFD or DAV                 | ACKIN           | REQUEST/WAIT<br>or Bit I/O | IN/OUT          |

\*Both Ports <u>A</u> and <u>B</u> can be specified input or output with Interlocked, Strobed, or Pulsed Handshake at the same time if neither uses REQUEST/WAIT.

Functional Description (Continued) goes Low. Deskew timers are available for output ports independent of the type of handshake employed.

Strobed Handshake. In the Strobed Handshake mode, data is "strobed" into or out of the port by the external logic. The falling edge of the Acknowledge Input ( $\overline{ACKIN}$ ) strobes data into or out of the port. Figure 7 shows timing for the Strobed Handshake. In contrast to the Interlocked handshake, the signal indicating the port is ready for another data transfer operates independently of the  $\overline{ACKIN}$ input. It is up to the external logic to ensure that data overflows or underflows do not occur.

3-Wire Handshake. The 3-Wire Handshake is designed for the situation in which one output port is communicating with many input ports simultaneously. It is essentially the same as the Interlocked Handshake, except that two signals are used to indicate if an input port is ready for new data or if it has accepted the present data. In the 3-Wire Handshake (Figure 8), the rising edge of one status line indicates that the port is ready for data, and the rising edge of another status line indicates that the data has been accepted. With the 3-Wire Handshake, the output lines of many input ports can be bussed together with open-drain drivers; the output port knows when all the ports have accepted the data and are ready. This is the

same handshake as is used on the IEEE-488 bus. Because this handshake requires three lines, only one port (either A or B) can be a 3-Wire Handshake port at a time. The 3-Wire Handshake is not available in the bidirectional mode. Because the port's direction can be changed under software control, however, bidirectional IEEE-488-type transfers can be performed.

Pulsed Handshake. The Pulsed Handshake (Figure 9) is designed to interface to mechanical-type devices that require data to be held for long periods of time and need relatively wide pulses to gate the data into or out of the device. The logic is the same as the Interlocked Handshake mode, except that an internal counter/timer is linked to the handshake logic. If the port is specified in the input mode, the timer is inserted in the <u>ACKIN</u> path. The external **ACKIN** input triggers the timer and its output is used as the Interlocked Handshake's normal acknowledge input. If the port is an output port, the timer is placed in the Data Available (DAV) output path. The timer is triggered when the normal Interlocked Handshake DAV output goes Low and the timer output is used as the actual DAV output. The counter/timer maintains all of its normal capabilities. This handshake is not available to bidirectional ports.



OUTPUT HANDSHAKE







Figure 8. 3-Wire Handshake

**Z8536 CIO** 

#### Functional Description (Continued)

REQUEST/WAIT Line Operation. Port C can be programmed to provide a status signal output in addition to the normal handshake lines for either Port A or B when used as a port with handshake. The additional signal is either a REQUEST or WAIT signal. The REQUEST signal indicates when a port is ready to perform a data transfer via the CPU interface. It is intended for use with a DMA-type device. The WAIT signal provides synchronization for transfers with a CPU. Three bits in the Port Handshake Specification register provide controls for the REQUEST/WAIT logic. Because the extra Port C line is used, only one port can be specified as a port with a handshake and a REQUEST/WAIT line. The other port must be a bit port.

Operation of the REQUEST line is modified by the state of the port's Interrupt on Two Bytes (ITB) control bit. When ITB is 0, the REQUEST line goes active as soon as the CIO is ready for a data transfer. If ITB is 1, REQUEST does not go active until two bytes can be transferred. REQUEST stays active as long as a byte is available to be read or written.

The SPECIAL REQUEST function is reserved for use with bidirectional ports only. In this case, the REQUEST line indicates the status of the register not being used in the data path at that time. If the IN/OUT line is High, the REQUEST line is High when the Output register is empty. If IN/OUT is Low, the REQUEST line is High when the Input register is full.

Pattern-Recognition Logic Operation. Both Ports A and B can be programmed to generate interrupts when a specific pattern is recognized at the port. The pattern-recognition logic is independent of the port application, thereby allowing the port to recognize patterns in all of its configurations. The pattern can be independently specified for each bit as 1, 0, rising edge, falling edge, or any transition. Individual bits may be masked off. A patternmatch is defined as the simultaneous satisfaction of all nonmasked bit specifications in the AND mode or the satisfaction of any nonmasked bit specifications in either of the OR or OR-Priority Encoded Vector modes.





The pattern specified in the Pattern Definition register assumes that the data path is programmed to be noninverting. If an input bit in the data path is programmed to be inverting, the pattern detected is the opposite of the one specified. Output bits used in the patternmatch logic are internally sampled before the invert/noninvert logic.

Bit Port Pattern-Recognition Operations. During bit port operations, pattern-recognition may be performed on all bits, including those used as I/O for the counter/timers. The input to the pattern-recognition logic follows the value at the pins (through the invert/noninvert logic) in all cases except for simple inputs with l's catchers. In this case, the output of the l's catcher is used. When operating in the AND or OR mode, it is the transition from a nomatch to a match state that causes the interrupt. In the "OR" mode, if a second match occurs before the first match goes away, it does not cause an interrupt. Since a match condition only lasts a short time when edges are specified, care must be taken to avoid losing a match condition. Bit ports specified in the OR-Priority Encoded Vector mode generate interrupts as long as any match state exists. A transition from a no-match to a match state is not required.

The pattern-recognition logic of bit ports operates in two basic modes: transparent and latched. When the Latch on Pattern Match (LPM) bit is set to 0 (Transparent mode), the interrupt indicates that a specified pattern has occurred, but a read of the Data register does not necessarily indicate the state of the port at the time the interrupt was generated. In the Latched mode (LPM = 1), the state of all the port inputs at the time the interrupt was generated is latched in the input register and held until IP is cleared. In all cases, the PMF indicates the state of the port at the time it is read.

If a match occurs while IP is already set, an error condition exists. If the Interrupt On Error bit (IOE) is 0, the match is ignored. However, if IOE is 1 after the first IP is cleared, it is automatically set to 1 along with the Interrupt Error (ERR) flag. Matches occurring while ERR is set are ignored. ERR is cleared when the corresponding IP is cleared.

When a pattern-match is present in the OR-Priority Encoded Vector mode, IP is set to 1. The IP cannot be cleared until a match is no longer present. If the interrupt vector is allowed to include status, the vector returned during Interrupt Acknowledge indicates the highest priority bit matching its specification at the time of the Acknowledge cycle. Bit 7 is the highest priority and bit 0 is the lowest. The bit initially causing the interrupt may not be the one indicated by the vector if a higher priority bit matches before the Acknowledge. Once the

#### Functional Description (Continued)

Acknowledge cycle is initiated, the vector is frozen until the corresponding IP is cleared. Where inputs that cause interrupts might change before the interrupt is serviced, the 1's catcher can be used to hold the value. Because a no-match to match transition is not required, the source of the interrupt must be cleared before IP is cleared or else a second interrupt is generated. No error detection is performed in this mode, and the Interrupt On Error bit should be set to 0.

Ports with Handshake Pattern-Recognition **Operation**. In this mode, the handshake logic normally controls the setting of IP and, therefore, the generation of interrupt requests. The pattern-match logic controls the Pattern-Match Flag (PMF). The data is compared with the match pattern when it is shifted from the Buffer register to the Input register (input port) or when it is shifted from the Output register to the Buffer register (output port). The pattern match logic can override the handshake logic in certain situations. If the port is programmed to interrupt when two bytes of data are available to be read or written, but the first byte matches the specified pattern, the pattern-recognition logic sets IP and generates an interrupt. While PMF is set, IP cannot be cleared by reading or writing the data registers. IP must be cleared by command. The input register is not emptied while IP is set, nor is the output register filled until IP is cleared.

If the Interrupt on Match Only (IMO) bit is set, IP is set only when the data matches the pattern. This is useful in DMA-type application when interrupts are required only after a block of data is transferred.

**Counter/Timer Operation.** The three independent 16-bit counter/timers consist of a presettable 16-bit down counter, a 16-bit Time Constant register, a 16-bit Current Counter register, an 8-bit Mode Specification register, an 8-bit Command and Status register, and the associated control logic that links these registers.

| Function             | C/T1 | C/T <sub>2</sub> | C/T <sub>3</sub> |
|----------------------|------|------------------|------------------|
| Counter/Timer Output | PB 4 | PB 0             | PC 0             |
| Counter Input        | PB 5 | PB 1             | PC 1             |
| Trigger Input        | PB 6 | PB 2             | PC 2             |
| Gate Input           | PB 7 | PB 3             | PC 3             |

Table 2. Counter/Timer External Access

The flexibility of the counter/timers is enhanced by the provision of up to four lines per counter/timer (counter input, gate input, trigger input, and counter/timer output) for direct external control and status. Counter/ Timer 1's external I/O lines are provided by the four most significant bits of Port B. Counter/Timer 2's are provided by the four least significant bits of Port B. Counter/Timer 3's external I/O lines are provided by the four bits of Port C. The utilization of these lines (Table 2) is programmable on a bit-by-bit basis via the Counter/Timer Mode Specification registers.

When external counter/timer I/O lines are to be used, the associated port lines must be vacant and programmed in the proper data direction. Lines used for counter/timer I/O have the same characteristics as simple input lines. They can be specified as inverting or noninverting; they can be read and used with the pattern-recognition logic. They can also include the 1's catcher input.

Counter/Timers 1 and 2 can be linked internally in three different ways. Counter/Timer 1's output (inverted) can be used as Counter/ Timer 2's trigger, gate, or counter input. When linked, the counter/timers have the same capabilities as when used separately. The only restriction is that when Counter/Timer 1 drives Counter/Timer 2's count input, Counter/Timer 2 must be programmed with its external count input disabled.

There are three duty cycles available for the timer/counter output: pulse, one-shot, and square-wave. Figure 10 shows the counter/ timer waveforms. When the Pulse mode



#### Functional Description (Continued)

is specified, the output goes High for one clock cycle, beginning when the down-counter leaves the count of 1. In the One-Shot mode, the output goes High when the counter/timer is triggered and goes Low when the downcounter reaches 0. When the square-wave output duty cycle is specified, the counter/timer goes through two full sequences for each cycle. The initial trigger causes the downcounter to be loaded and the normal countdown sequence to begin. If a 1 count is detected on the down-counter's clocking edge, the output goes High and the time constant value is reloaded. On the clocking edge, when both the down-counter and the output are 1's, the output is pulled back Low.

The Continuous/Single Cycle (C/SC) bit in the Mode Specification register controls operation of the down-counter when it reaches terminal count. If C/SC is 0 when a terminal count is reached, the countdown sequence stops. If the C/SC bit is 1 each time the countdown counter reaches 1, the next cycle causes the time constant value to be reloaded. The time constant value may be changed by the CPU, and on reload, the new time constant value is loaded.

Counter/timer operations require loading the time constant value in the Time Constant register and initiating the countdown sequence by loading the down-counter with the time constant value. The Time Constant register is accessed as two 8-bit registers. The registers are readable as well as writable, and the access order is irrelevant. A 0 in the Time Constant register specifies a time constant of 65,536. The down-counter is loaded in one of three ways: by writing a 1 to the Trigger Command Bit (TCB) of the Command and Status register, on the rising edge of the external trigger input, or, for Counter/Timer 2 only, on the rising edge of Counter/Timer 1's internal output if the counters are linked via the trigger input. The TCB is write-only, and read always returns 0.

Once the down-counter is loaded, the countdown sequence continues toward terminal count as long as all the counter/timers' hardware and software gate inputs are High. If any of the gate inputs goes Low (0), the countdown halts. It resumes when all gate inputs are 1 again.

The reaction to triggers occurring during a countdown sequence is determined by the state of the Retrigger Enable Bit (REB) in the Mode Specification register. If REB is 0, retriggers are ignored and the countdown continues normally. If REB is 1, each trigger causes the down-counter to be reloaded and the countdown sequence starts over again. If the output is programmed in the Square-Wave mode, retrigger causes the sequence to start over from the initial load of the time constant. The rate at which the down-counter counts is determined by the mode of the counter/timer. In the Timer mode (the External Count Enable [ECE] bit is 0), the down-counter is clocked internally by a signal that is half the frequency of the PCLK input to the chip. In the Counter mode (ECE is 1), the down-counter is decremented on the rising edge of the counter/ timer's counter input.

Each time the counter reaches terminal count, its Interrupt Pending (IP) bit is set to 1, and if interrupts are enabled (IE = 1), an interrupt is generated. If a terminal count occurs while IP is already set, an internal error flag is set. As soon as IP is cleared, it is forced to 1 along with the Interrupt Error (ERR) flag. Errors that occur after the internal flag is set are ignored.

The state of the down-counter can be determined in two ways: by reading the contents of the down-counter via the Current Count register or by testing the Count In Progress (CIP) status bit in the Command and Status register. The CIP status bit is set when the down-counter is loaded: it is reset when the down-counter reaches 0. The Current Count register is a 16-bit register, accessible as two 8-bit registers, which mirrors the contents of the down-counter. This register can be read anytime. However, reading the register is asynchronous to the counter's counting, and the value returned is valid only if the counter is stopped. The down-counter can be reliably read "on the fly" by the first writing of a 1 to the Read Counter Control (RCC) bit in the counter/timer's Command and Status register. This freezes the value in the Current Count register until a read of the least significant byte is performed.

**Interrupt Logic Operation.** The CIO has five potential sources of interrupts: the three counter/timers and Ports A and B. The priorities of these sources are fixed in the following order: Counter/Timer 3, Port A, Counter/Timer 2, Port B, and Counter/Timer 1. Since the counter/timers all have equal capabilities and Ports A and B have equal capabilities, there is no adverse impact from the relative priorities.

The CIO interrupt priority, relative to other components within the system, is determined by an interrupt daisy chain. Two pins, Interrupt Enable In (IEI) and Interrupt Enable Out (IEO), provide the input and output necessary to implement the daisy chain. When IEI is pulled Low by a higher priority device, the CIO cannot request an interrupt of the CPU. The following discussion assumes that the IEI line is High.

Each source of interrupt in the CIO contains three bits for the control and status of the interrupt logic: an Interrupt Pending (IP) status bit, an Interrupt Under Service (IUS)
Functional Description (Continued) status bit, and an Interrupt Enable (IE) control bit. IP is set when an event requiring CPU intervention occurs. The setting of IP results in forcing the Interrupt ( $\overline{INT}$ ) output Low, if the associated IE is 1.

The IUS status bit is set as a result of the Interrupt Acknowledge cycle by the CPU and is set only if its IP is of highest priority at the time the Interrupt Acknowledge commences. It can also be set directly by the CPU. Its primary function is to control the interrupt daisy chain. When set, it disables lower priority sources in the daisy chain, so that lower priority interrupt sources do not request servicing while higher priority devices are being serviced.

The IE bit provides the CPU with a means of masking off individual sources of interrupts. When IE is set to 1, interrupt is generated normally. When IE is set to 0, the IP bit is set when an event occurs that would normally require service; however, the INT output is not forced Low.

The Master Interrupt Enable (MIE) bit allows all sources of interrupts within the CIO to be disabled without having to individually set each IE to 0. If MIE is set to 0, all IPs are masked off and no interrupt can be requested or acknowledged. The Disable Lower Chain (DLC) bit is included to allow the CPU to modify the system daisy chain. When the DLC bit is set to 1, the CIO's IEO is forced Low, independent of the state of the CIO or its IEI

Programming

The data registers within the CIO are directly accessed by address lines  $A_0$  and  $A_1$ (Table 3). All other internal registers are accessed by the following two-step sequence, with the address lines specifying a control operation. First, write the address of the target register to an internal 6-bit Pointer Register; then read from or write to the target register. The Data registers can also be accessed by this method.

An internal state machine determines if accesses with  $A_0$  and  $A_1$  equalling 1 are to the Pointer Register or to an internal control register (Figure 11). Following any control read operation, the state machine is in State 0 (the next control access is to the Pointer Register). This can be used to force the state machine into a known state. Control reads in State 0 return the contents of the last register

| A1 | A <sub>0</sub> | Register               |
|----|----------------|------------------------|
| 0  | 0              | Port C's Data Register |
| 0  | 1              | Port B's Data Register |
| 1  | 0              | Port A's Data Register |
| 1  | 1              | Control Registers      |

Table 3. Register Selection

input, and all lower priority devices' interrupts are disabled.

As part of the Interrupt Acknowledge cycle, the CIO is capable of responding with an 8-bit interrupt vector that specifies the source of the interrupt. The CIO contains three vector registers: one for Port A, one for Port B, and one shared by the three counter/timers. The vector output is inhibited by setting the No Vector (NV) control bit to 1. The vector output can be modified to include status information to pinpoint more precisely the cause of interrupt. Whether the vector includes status or not is controlled by a Vector Includes Status (VIS) control bit. Each base vector has its own VIS bit and is controlled independently. When MIE = 1, reading the base vector register always includes status, independent of the state of the VIS bit. In this way, all the information obtained by the vector, including status, can be obtained with one additional instruction when VIS is set to 0. When MIE = 0, reading the vector register returns the unmodified base vector so that it can be verified. Another register, the Current Vector register, allows use of the CIO in a polled environment. When read, the data returned is the same as the interrupt vector that would be output in an acknowledge, based on the highest priority IP set. If no unmasked IPs are set, the value  $FF_H$  is returned. The Current Vector register is read-only.

pointed to. Therefore, a register can be read continuously without writing to the Pointer. While the CIO is in State 1 (next control access is to the register pointed to), many internal operations are suspended—no IPs are set and internal status is frozen. Therefore, to minimize interrupt latency and to allow continuous status updates, the CIO should not be left in State 1.

The CIO is reset by forcing  $\overline{RD}$  and  $\overline{WR}$  Low simultaneously (normally an illegal condition) or by writing a 1 to the Reset bit. Reset disables all functions except a read from or write to the Reset bit; writes to all other bits are ignored, and all reads return  $01_H$ . In this state, all control bits are forced to 0 and may be programmed only after clearing the Reset bit (by writing a 0 to it).



NOTE: State changes occur only when  $A_0 = A_1 = 1$ . No other accesses have effect.

Figure 11. State Machine Operation



Figure 13. Port Specifications Registers



Figure 16. Pattern Definition Registers



Registers

(Continued)

**Interrupt Vector Register** 

Addresses: 000010 Port A 000011 Port B 000100 Counter/Timers (Read/Write)

#### D7 D8 D5 D4 D3 D2 D1 D0

PRIORITY ENCODED VECTOR MODE:

C/T 3 C/T 2 C/T 1 ERROR

Counter/Timer 3's Current Count-MSBs

Counter/Timer 3's Current Count-LSBs

Counter/Timer 1's Time Constant-MSBs

Counter/Timer 1's Time Constant-LSBs

Counter/Timer 2's Time Constant-MSBs

Counter/Timer 2's Time Constant-LSBs Counter/Timer 3's Time Constant-MSBs

Counter/Timer 3's Time Constant-LSBs

Counter/Timer 1's Mode Specification

Counter/Timer 2's Mode Specification Counter/Timer 3's Mode Specification

Current Vector

010101

010110

010111

011000

011001

011010 011011

011100

011101

011110 011111 PORT VECTOR STATUS

ALL OTHER MODES D3 D2 D1 ORE IRF PMF NORMAL 0 0 0 ERROR COUNTER/TIMER STATUS

 $\frac{D_3}{x}$   $\frac{D_2}{x}$   $\frac{D_1}{x}$ 

 $\begin{array}{ccc} D_2 & D_1 \\ \hline 0 & 0 \\ 0 & 1 \\ 1 & 0 \\ 1 & 1 \end{array}$ 

INTERRUPT VECTOR

NUMBER OF HIGHEST PRIORITY BIT WITH A MATCH

#### **Current Vector Register** Address: 011111

(Read only)

#### D7 D8 D5 D4 D3 D2 D1 D0

INTERRUPT VECTOR BASED ON HIGHEST PRIORITY UNMASKED IP. IF NO INTERRUPT PENDING ALL 1'S OUTPUT.

#### Figure 18. Interrupt Vector Registers

| Register    |         | Main Control Registers                   |         | Port A Specification Registers   |
|-------------|---------|------------------------------------------|---------|----------------------------------|
| Address     | Address | Register Name                            | Address | Register Name                    |
| Summary     | 000000  | Master Interrupt Control                 | 100000  | Port A's Mode Specification      |
| o uninnui j | 000001  | Master Configuration Control             | 100001  | Port A's Handshake Specification |
|             | 000010  | Port A's Interrupt Vector                | 100010  | Port A's Data Path Polarity      |
|             | 000011  | Port B's Interrupt Vector                | 100011  | Port A's Data Direction          |
|             | 000100  | Counter/Timer's Interrupt Vector         | 100100  | Port A's Special I/O Control     |
|             | 000101  | Port C's Data Path Polarity              | 100101  | Port A's Pattern Polarity        |
|             | 000110  | Port C's Data Direction                  | 100110  | Port A's Pattern Transition      |
|             | 000111  | Port C's Special I/O Control             | 100111  | Port A's Pattern Mask            |
|             |         | Most Often Accessed Registers            |         | Port B Specification Registers   |
|             | Address | Register Name                            | Address | Register Name                    |
|             | 001000  | Port A's Command and Status              | 101000  | Port B's Mode Specification      |
|             | 001001  | Port B's Command and Status              | 101001  | Port B's Handshake Specification |
|             | 001010  | Counter/Timer 1's Command and Status     | 101010  | Port B's Data Path Polarity      |
|             | 001011  | Counter/Timer 2's Command and Status     | 101011  | Port B's Data Direction          |
|             | 001100  | Counter/Timer 3's Command and Status     | 101100  | Port B's Special I/O Control     |
|             | 001101  | Port A's Data (can be accessed directly) | 101101  | Port B's Pattern Polarity        |
|             | 001110  | Port B's Data (can be accessed directly) | 101110  | Port B's Pattern Transition      |
|             | 001111  | Port C's Data (can be accessed directly) | 101111  | Port B's Pattern Mask            |
|             |         | Counter/Timer Related Registers          |         |                                  |
|             | Address | Register Name                            |         |                                  |
|             | 010000  | Counter/Timer 1's Current Count-MSBs     |         |                                  |
|             | 010001  | Counter/Timer 1's Current Count-LSBs     |         |                                  |
|             | 010010  | Counter/Timer 2's Current Count-MSBs     |         |                                  |
|             | 010011  | Counter/Timer 2's Current Count-LSBs     |         |                                  |
|             | 010100  | Counter/Timer 3's Current Count-MSBs     |         |                                  |

#### **Read Cycle.** At the beginning of a read cycle, the CPU places an address on the address bus. Bits $A_0$ and $A_1$ specify a CIO register; the remaining address bits and status information are combined and decoded to generate a Chip Enable ( $\overline{CE}$ ) signal that selects the CIO. When Read ( $\overline{RD}$ ) goes Low, data from the specified register is gated onto the data bus.

Timing

Write Cycle. At the beginning of a write cycle, the CPU places an address on the data bus. Bits  $A_0$  and  $A_1$  specify a CIO register; the remaining address bits and status information are combined and decoded to generate a Chip Enable ( $\overline{CE}$ ) signal that selects the CIO. When  $\overline{WR}$  goes Low, data placed on the bus by the CPU is strobed into the specified CIO register.



**Interrupt Acknowledge.** The CIO pulls its Interrupt Request (INT) line Low, requesting interrupt service from the CPU, if an Interrupt Pending (IP) bit is set and interrupts are enabled. The CPU responds with an Interrupt Acknowledge cycle. When Interrupt Acknowledge (INTACK) goes true and the IP is set, the CIO forces Interrupt Enable Out (IEO) Low, disabling all lower priority devices in the interrupt daisy chain. If the CIO is the highest priority device requesting service (IEI is High), it places its interrupt vector on the data bus and sets the Interrupt Under Service (IUS) bit when Read  $(\overline{RD})$  goes Low.



Figure 21. Interrupt Acknowledge Timing

| Absolute | Voltages on all pins with r | espect                          |
|----------|-----------------------------|---------------------------------|
| Maximum  | to GND                      | 0.3V to +7.0V                   |
| Ratings  | Operating Ambient           |                                 |
| -        | Temperature Se              | e Ordering Information          |
|          | Storage Temperature         | $-65^{\circ}$ to $+150^{\circ}$ |

Standard Test Conditions The DC characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- +4.75 V ≤  $V_{CC}$  ≤ +5.25 V
- $\blacksquare \text{ GND } = 0 \text{ V}$
- T<sub>A</sub> as specified in Ordering Information



Figure 22. Standard Test Load

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only: operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section in this book. Refer to the Literature List for additional documentation.

All ac parameters assume a load capacitance of 50 pf max.



Figure 23. Open-Drain Test Load

| DC                   | Symbol          | Parameter                      | Min  | Max                  | Unit | Condition                            |
|----------------------|-----------------|--------------------------------|------|----------------------|------|--------------------------------------|
| Charac-<br>teristics | V <sub>IH</sub> | Input High Voltage             | 2.0  | V <sub>CC</sub> +0.3 | v    |                                      |
|                      | $v_{IL}$        | Input Low Voltage              | -0.3 | 0.8                  | v    |                                      |
|                      | v <sub>on</sub> | Output High Voltage            | 2.4  |                      | v    | $I_{OH} = -250 \ \mu A$              |
|                      | V <sub>OL</sub> | Output Low Voltage             |      | 0.4                  | v    | $I_{OL} = +2.0 \text{ mA}$           |
|                      |                 |                                |      | 0.5                  | v    | $I_{OL} = +3.2 \text{ mA}$           |
|                      | $I_{IL}$        | Input Leakage                  |      | ± 10.0               | μĀ   | $0.4 \le V_{\rm IN} \le +2.4  \rm V$ |
|                      | I <sub>OL</sub> | Output Leakage                 |      | ± 10.0               | μA   | $0.4 \le V_{OUT} \le +2.4 V$         |
|                      | Icc             | V <sub>CC</sub> Supply Current |      | 200                  | mA   |                                      |

 $V_{\rm CC}$  = 5 V  $\pm$  5% unless otherwise specified, over specified temperature range.

| Capacitance | Symbol           | Parameter                 | Min | Max | Unit | Test Condition |
|-------------|------------------|---------------------------|-----|-----|------|----------------|
|             | C <sub>IN</sub>  | Input Capacitance         |     | 10  | pf   |                |
|             | COUT             | Output Capacitance        |     | 15  | pf   |                |
|             | C <sub>I/O</sub> | Bidirectional Capacitance |     | 20  | pf   |                |

f = 1 MHz, over specified temperature range.

Unmeasured pins returned to ground.

#### CPU Interface Timing



Timing

Timing

|      | a               | <b>.</b> .                                                   | 43    | MHz      | 61  | MHz  | <b>.</b> . 44 |
|------|-----------------|--------------------------------------------------------------|-------|----------|-----|------|---------------|
| No.  | Symbol          | Parameter                                                    | Min   | Μαχ      | Min | Μαχ  | Notes*7       |
| 1    | TcPC            | PCLK Cycle time                                              | 250   | 4000     | 165 | 4000 |               |
| 2    | TwPCh           | PCLK Width (High)                                            | 105   | 2000     | 70  | 2000 |               |
| 3    | TwPCl           | PCLK Width (Low)                                             | 105   | 2000     | 70  | 2000 |               |
| 4    | TrPC            | PCLK Rise Time                                               |       | 20       |     | 10   |               |
| 5 —  | – TfPC –        | — PCLK Fall Time ————                                        |       | 20       |     | 15   |               |
| 6    | TsIA(PC)        | INTACK to PCLK † Setup Time                                  | 100   |          | 100 |      |               |
| 7    | ThIA(PC)        | INTACK to PCLK † Hold Time                                   | 0     |          | 0   |      |               |
| 8    | TsIA(RD)        | INTACK to RD ↓ Setup Time                                    | 200   |          | 200 |      |               |
| 9    | ThIA(RD)        | INTACK to RD † Hold Time                                     | 0     |          | 0   |      |               |
| 10 — | – TsIA(WR) –––– | - INTACK to WR   Setup Time                                  | 200 - |          | 200 |      |               |
| 11   | ThIA(WR)        | INTACK to WR † Hold Time                                     | 0     |          | 0   |      |               |
| 12   | TsĀ(RD)         | Address to RD ↓ Setup Time                                   | 80    |          | 80  |      |               |
| 13   | ThA(RD)         | Address to RD † Hold Time                                    | 0     |          | 0   |      |               |
| 14   | TsÅ(WR)         | Address to WR   Setup Time                                   | 80    |          | 80  |      |               |
| 15 - | – ThA(WR)       | — Address to WR † Hold Time ————                             | 0     |          | 0   |      |               |
| 16   | TsCEl(RD)       | CE Low to RD ↓ Setup Time                                    | 0     |          | 0   |      | 1             |
| 17   | TsCEh(RD)       | CE High to RD ↓ Setup Time                                   | 100   |          | 70  |      | 1             |
| 18   | ThCE(RD)        | $\overline{\text{CE}}$ to $\overline{\text{RD}}$ † Hold Time | 0     |          | 0   |      | 1             |
| 19   | TsCEl(WR)       | CE Low to WR ↓ Setup Time                                    | 0     |          | 0   |      |               |
| 20 - | – TsCEh(WR) —   | — CE High to WR↓ Setup Time ———                              | 100 - |          | 70  |      |               |
| 21   | ThCE(WR)        | $\overline{CE}$ to $\overline{WR}$ † Hold Time               | 0     |          | 0   |      |               |
| 22   | TwRDl           | RD Low Width                                                 | 390   |          | 250 |      | 1             |
| 23   | TdRD(DRA)       | RD I to Read Data Active Delay                               | 0     |          | 0   |      |               |
| 24   | TdRDf(DR)       | RD ↓ to Read Data Valid Delay                                |       | 255      |     | 180  |               |
| 25 — | – TdRDr(DR) –   | — RD † to Read Data Not Valid Delay ————                     | 0     |          | 0   |      |               |
| 26   | TdRD(DRz)       | RD † to Read Data Float Delay                                |       | 70       |     | 45   | 2             |
| 27   | TwWRl           | WR Low Width                                                 | 390   |          | 250 |      |               |
| 28   | TsDW(WR)        | Write Data to WR ↓ Setup Time                                | 0     |          | 0   |      |               |
| 29   | ThDW(WR)        | Write Data to WR † Hold Time                                 | 0     |          | 0   |      |               |
| 30   | Trc             | Valid Access Recovery Time                                   | 1000* |          | 650 |      | 3             |
| 31   | TdPM(INT)       | Pattern Match to INT Delay (Bit Port)                        |       | 2+800    |     | 2    | 6             |
| 32   | TdACK(INT)      | ACKIN to INT Delay (Port with Handshake)                     |       | 10 + 600 |     | 10   | 4,6           |
| 33   | TdCI(INT)       | Counter Input to INT Delay (Counter Mode)                    |       | 2+700    |     | 2    | 6             |
| 34   | TdPC(INT)       | PCLK to INT Delay (Timer Mode)                               |       | 3 + 700  |     | 3    | 6             |
| 35   | TsIA(RDA)       | INTACK to RD I (Acknowledge) Setup Time                      | 350   |          | 250 |      | 5             |
| 36   | TwRDA           | RD (Acknowledge) Width                                       | 350   |          | 250 |      |               |
| 37   | TdRDA(DR)       | RD I (Acknowledge) to Read Data Valid Delay                  |       | 250      |     | 180  |               |
| 38   | TdIA(IEO)       | INTACK↓ to IEO↓ Delay                                        |       | 350      |     | 250  | 5             |
| 39—  | - TdIEI(IEO)    | —IEI to IEO Delay———                                         |       | 150      |     |      |               |
| 40   | TsIEI(RDA)      | IEI to RD I (Acknowledge) Setup Time                         | 100   |          | 70  |      | 5             |
| 41   | ThIEI(RDA)      | IEI to RD † (Acknowledge) Hold Time                          | 100   |          | 70  |      |               |
| 42   | TdRDA(INT)      | RD↓ (Acknowledge) to INT ↑ Delay                             |       | 600      |     | 600  |               |
|      |                 |                                                              |       |          |     |      |               |

NOTES:

- 1. Parameter does not apply to Interrupt Acknowledge transactions.
- 2. Float delay is measured to the time when the output has

Float delay is measured to the time when the output has changed 0.5 V with minimum act load and maximum dc load.
 Trc is the specified number or 3 TcPC, whichever is longer.
 The delay is from DAV 1 for 3-Wire Input Handshake. The delay is from DAC 1 for 3-Wire Output Handshake.
 The parameters for the devices in any particular daisy chain must meet the following constraint: The delay from INTACK 1

to RD 4 must be greater than the sum of TdIA(IEO) for the highest priority peripheral, TsIEI(RDA) for the lowest priority peripheral, and TdIEI(IEO) for each peripheral separating them in the chain.

In the Chain.
 Constrained and the CPC plus ns.
 Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0".
 Units in nanoseconds (ns), except as noted.



|      |                |                                                                                                  | 40       | MHz | 6 ] | MHz |         |
|------|----------------|--------------------------------------------------------------------------------------------------|----------|-----|-----|-----|---------|
| No.  | Symbol         | Parameter                                                                                        | Min      | Max | Min | Μαχ | Notes*† |
| 1    | TsDI(ACK)      | Data Input to ACKIN ↓ Setup Time                                                                 | 0        |     | 0   |     |         |
| 2    | ThDI(ACK)      | Data Input to ACKIN ↓ Hold Time—<br>Strobed Handshake                                            | 500      |     |     |     |         |
| 3    | TdACKf(RFD)    | ACKIN ↓ to RFD ↓ Delay                                                                           | 0        |     | 0   |     |         |
| 4    | TwACK1         | ACKIN Low Width—Strobed Handshake                                                                | 250      |     |     |     |         |
| 5 —  | - TwACKh       | - ACKIN High Width—Strobed Handshake ————                                                        | - 250 —  |     |     |     |         |
| 6    | TdRFDr(ACK)    | RFD † to ACKIN ↓ Delay                                                                           | 0        |     | 0   |     |         |
| 7    | TsDO(DAV)      | Data Out to DAV I Setup Time                                                                     | 25       |     | 20  |     | 1       |
| 8    | TdDAVf(ACK)    | DAV I to ACKIN I Delay                                                                           | 0        |     | 0   |     |         |
| 9    | ThDO(ACK)      | Data Out to ACKIN ↓ Hold Time                                                                    | 2        |     | 2   |     | 2       |
| 10 — | – TdACK(DAV) — | - ĀCKIN↓ to DAV † Delay                                                                          | <u> </u> |     | 2   |     | 2       |
| 11   | THDI(RFD)      | Data Input to RFD ↓ Hold Time—Interlocked<br>Handshake                                           |          |     |     |     |         |
| 12   | TdRFDf(ACK)    | RFD 1 to ACKIN † Delay Interlocked Handshake                                                     | 0        |     | 0   |     |         |
| 13   | TdACKr(RFD)    | ACKIN † (DAV †) to RFD † Delay—Interlocked and<br>3-Wire Handwshake                              | 0        |     | 0   |     |         |
| 14   | TdDAVr(ACK)    | $\overline{\text{DAV}t}$ to $\overline{\text{ACKIN}}$ t (RFD t)—Interlocked and 3-Wire Handshake | 0        |     | 0   |     |         |
| 15 — | - TdACK(DAV)   | - ACKIN † (RFD †) to DAV ↓ Delay—Interlocked and -<br>3-Wire Handshake                           | 0        |     | 0   |     |         |
| 16   | TdDAVIf(DAC)   | DAV ↓ to DAC † Delay—Input 3-Wire Handshake                                                      | 0        |     | 0   |     |         |
| 17   | ThDI(DAC)      | Data Input to DAC † Hold Time—3-Wire Handshake                                                   | 0        |     | 0   |     |         |
| 18   | TdDACOr(DAV)   | DAC † to DAV † Delay—Input 3-Wire Handshake                                                      | 0        |     | 0   |     |         |
| 19   | TdDAVIr(DAC)   | DAV † to DAC ↓ Delay—Input 3-Wire Handshake                                                      | 0        |     | 0   |     |         |
| 20 — | - TdDAVOf(DAC) | DAV I to DAC † Delay—Output 3-Wire Handshake                                                     | — 0 —    |     | 0   |     |         |
| 21   | ThDO(DAC)      | Data Output to DAC † Hold Time—3-Wire<br>Handshake                                               | 2        |     | 2   |     | 2       |
| 22   | TdDACIr(DAV)   | DAC † to DAV † Delay—Output 3-Wire Handshake                                                     | 2        |     | 2   |     | 2       |
| 23   | TdDAVOr(DAC)   | DAV † to DAC ↓ Delay—Output 3-Wire Handshake                                                     | 0        |     | 0   |     |         |

NOTES: 1. This time can be extended through the use of deskew timers. 2. Units equal to ToPC.

Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0".
 Units in nanoseconds (ns), except as noted.

#### Counter/ Timer Timing



|      |                  |                                                               | 4]      | MHz | 61      | MHz                                    |         |
|------|------------------|---------------------------------------------------------------|---------|-----|---------|----------------------------------------|---------|
| No.  | Symbol           | Parameter                                                     | Min     | Μαχ | Min     | Μαχ                                    | Notes*† |
| 1    | TcCI             | Counter Input Cycle Time                                      | 500     |     | 330     |                                        |         |
| 2    | TCIh             | Counter Input High Width                                      | 230     |     | 150     |                                        |         |
| 3    | TWCI1            | Counter Input Low Width                                       | 230     |     | 150     |                                        |         |
| 4    | TfCI             | Counter Input Fall Time                                       |         | 20  |         | 15                                     |         |
| 5 —  | – TrCI –         | Counter Input Rise Time                                       |         | 20  |         | 15                                     |         |
| 6    | TsTI(PC)         | Trigger Input to PCLK ↓ Setup Time (Timer Mode)               | 150     |     |         |                                        | 1       |
| 7    | TsTI(CI)         | Trigger Input to Counter Input ↓ Setup Time<br>(Counter Mode) | 150     |     |         |                                        | 1       |
| 8    | TwTI             | Trigger Input Pulse Width (High or Low)                       | 200     |     |         |                                        |         |
| 9    | TsGI(PC)         | Gate Input to PCLK ↓ Setup Time (Timer Mode)                  | 100     |     |         |                                        | 1       |
| 10 — | – TsGI(CI) ––––– | - Gate Input to Counter Input ↓ Setup Time                    | _ 100 _ |     | <u></u> | ······································ | 1       |
| 11   | ThGI(PC)         | Gate Input to PCLK ↓ Hold Time (Timer Mode)                   | 100     |     |         |                                        | 1       |
| 12   | ThGI(CI)         | Gate Input to Counter Input ↓ Hold Time<br>(Counter Mode)     | 100     |     |         |                                        | 1       |
| 13   | TdPC(CO)         | PCLK to Counter Output Delay (Timer Mode)                     |         | 475 |         |                                        |         |
| 14   | TdCI(CO)         | Counter Input to Counter Output Delay<br>(Counter Mode)       |         | 475 |         |                                        |         |

NOTES

These parameters must be met to guarantee trigger or gate are valid for the next counter/timer cycle.

Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0".
 Units in nanoseconds (ns).

#### **REQUEST**/ WAIT Timing



|     |             |                         | 4 MHz    | 61  | MHz |         |
|-----|-------------|-------------------------|----------|-----|-----|---------|
| No. | Symbol      | Parameter               | Min Max  | Min | Μαχ | Notes*† |
| 1   | TdRD(REQ)   | RD   to REQ   Delay     | 500      |     |     |         |
| 2   | TdRD(WAIT)  | RD ↓ to WAIT ↓ Delay    | 500      |     |     |         |
| 3   | TdWR(REQ)   | WR↓ to REQ↓ Delay       | 500      |     |     |         |
| 4   | TdWR(WAIT)  | WR   to WAIT   Delay    | 500      |     |     |         |
| 5—  | -TdPC(REQ)  | -PCLK I to REQ † Delay  |          |     |     |         |
| 6   | TdPC(WAIT)  | PCLK ↓ to WAIT † Delay  | 300      |     |     |         |
| 7   | TdACK(REQ)  | ACKIN ↓ to REQ ↑ Delay  | 8+1000   |     |     | 1,2     |
| 8   | TdACK(WAIT) | ACKIN I to WAIT   Delay | 10 + 600 |     |     | 1,2     |

NOTES:

Reset Timing

The delay is from DAV 1 for 3-Wire Input Handshake. The delay is from DAC 1 for 3-Wire Output Handshake.
 Units equal to TcPC + ns.



|     |          |                                                                                       | 4 MHz |     | 6 MHz |     |         |  |
|-----|----------|---------------------------------------------------------------------------------------|-------|-----|-------|-----|---------|--|
| No. | Symbol   | Parameter                                                                             | Min   | Max | Min   | Max | Notes*† |  |
| 1   | TdRD(WR) | Delay from RD ↑ to WR ↓ for No Reset                                                  | 50    |     | 50    |     |         |  |
| 2   | TdWR(RD) | Delay from $\overline{\mathrm{WR}}$ † to $\overline{\mathrm{RD}}$ ↓ for No Reset      | 50    |     | 50    |     |         |  |
| 3   | TwRES    | Minimum Width of $\overline{\text{RD}}$ and $\overline{\text{WR}}$ both Low for Reset | 250   |     | 250   |     |         |  |

\* Timings are preliminary and subject to change. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0".

† Units in nanoseconds (ns).

### Miscellaneous

Port Timing



|     |        |                                                     | 4 ]  | MHz | 61  | MHz |         |
|-----|--------|-----------------------------------------------------|------|-----|-----|-----|---------|
| No. | Symbol | Parameter                                           | Min  | Μαχ | Min | Max | Notes*† |
| 1   | TrI    | Any Input Rise Time                                 |      | 100 |     | 100 |         |
| 2   | TfI    | Any Input Fall Time                                 |      | 100 |     | 100 |         |
| 3   | Twl's  | l's Catcher High Width                              | 250  |     | 170 |     | 1       |
| 4   | TwPM   | Pattern Match Input Valıd (Bıt Port)                | 750  |     | 500 |     |         |
| 5   | TsPMD  | Data Latched on Pattern Match Setup Time (Bit Port) | 0    |     | 0   |     |         |
| 6   | ThPMD  | Data Latched on Pattern Match Hold Time (Bit Port)  | 1000 |     | 650 |     |         |

NOTES I If the input is programmed inverting, a Low-going pulse of the same width will be detected

\* Timings are preliminary and subject to change All timing references assume 2 0 V for a logic "1" and 0.8 V for a logig "0" † Units in nanoseconds (ns)

#### **ORDERING INFORMATION**

| Z8536 CIO, 4.0 MHz |             |            |  |  |  |  |
|--------------------|-------------|------------|--|--|--|--|
| 40-pin DIP         | 44-pin LCC  | 44-pin PCC |  |  |  |  |
| Z8536 PS           | Z8536 LM*   | Z8536 VS   |  |  |  |  |
| Z8536 CS           | Z8536 LMB*† |            |  |  |  |  |
| Z8536 PE           |             |            |  |  |  |  |
| Z8536 CE           |             |            |  |  |  |  |
| Z8536 CM*          |             |            |  |  |  |  |
| Z8536 CMB*         |             |            |  |  |  |  |
|                    |             |            |  |  |  |  |

#### Z8536A CIO, 6.0 MHz

| 40-pin DIP  | 44-pin LCC   | 44-pin PCC |
|-------------|--------------|------------|
| Z8536A PS   | Z8536A LM*   | Z8536A VS  |
| Z8536A CS   | Z8536A LMB*† |            |
| Z8536A PE   |              |            |
| Z8536A CE   |              |            |
| Z8536A CM*  |              |            |
| Z8536A CMB* |              |            |
|             |              |            |

#### Codes

First letter is for package; second letter is for temperature.

| C = Ceramic DIP | C = | Ceramic | DIP |
|-----------------|-----|---------|-----|
|-----------------|-----|---------|-----|

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$  $E = -40^{\circ}C \text{ to } + 85^{\circ}C$ 

 $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0°C to +70°C.

+Available soon.

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

 R
 = Protopack

 T
 = Low Profile Protopack

 DIP
 = Dual-In-Line Package

 LCC
 = Leadless Chip Carrier

 PCC
 = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B

# **Z8581 Clock Generator** and Controller

# Zilog

# **Product** Specification

April 1985

#### FEATURES

- Two independent 20 MHz oscillators generate two 10 MHz clock outputs and one 20 MHz clock output.
- Oscillator input frequency sources can be either crystals or external oscillators.
- Outputs directly drive the Z80, Z8000, 8086, 8088, and 68000 microprocessor clock inputs.
- Can be used as a general-purpose clock generator.
- 18-pin slimline package used; single + 5V dc power required.

#### **GENERAL DESCRIPTION**

The Z8581 Clock Generator and Controller is a versatile addition to Zilog's family of Universal microprocessor components. The selective clock-stretching capabilities and variety of timing outputs produced by this device allow it to easily meet the timing design requirements of systems with microprocessors and LSI peripherals. The clock output drivers of the Z8581 also meet the non-TTL voltage requirements for driving NMOS clock inputs with no  Provides ability to stretch High and/or Low phase of clock signal under external control.

- On-chip 2-bit counter can be used to selectively stretch clock cycles.
- On-chip reset logic
  - Reset output is synchronized with System Clock output.
  - Power-up reset period is maintained for a minimum of 30 ms.
  - External input initiates system reset.

additional external components. The Z8581 provides an elegant, single-chip solution to the design of system clocks for microprocessor-based products.

The Z8581 oscillators are referenced as the system clock oscillator and the general-purpose clock oscillator. Both oscillators are driven by external crystals or other frequency sources.



Figure 1. Pin Functions



Figure 2. Pin Assignments

#### **PIN DESCRIPTIONS**

Figures 1 and 2, respectively, show the pin functions and assignments of the Z8581. Tie unused inputs High through a resistor.

**ADD1, ADD2.** Add Delay 1 (input, active Low) and Add Delay 2 (input, active Low). These signals control the addition of one, two, or three delay periods to a selected half-cycle of the ZCLK output.

**C0, C1.** *ZCLK Count 0* (output, active High) and *ZCLK Count 1* (output, active High). These signals indicate, in binary, the number or rising edges of ZCLK that have occurred after the assertion of the STRT input.

**INH.** *Inhibit Delay* (input, active Low). When asserted, this signal inhibits the functions of inputs ADD1 and ADD2.

**OSC.** *Time Base Clock* (output, active High). This signal provides a TTL-compatible clock output at the same frequency as the system clock frequency source.

**RSTI.** Reset In (input, active Low). When asserted, this signal indicates a reset condition and initiates the assertion of RSTO synchronized with ZCLK.

**RSTO.** Reset Out (output, active Low). When asserted, this signal indicates that a system reset condition is required, either by RSTI going Low or by a system powerup condition.

**STRT.** Start Count (input, negative edge-triggered). When asserted, this signal resets a two-bit binary counter and then enables the counter to count the rising edges of the ZCLK output.

**STRH.** *Delay ZCLK* (input, active Low). When asserted, this signal causes the current half-cycle of the ZCLK output to be delayed (stretched) for as long as <u>STRH</u> is held Low. This control input overrides the ADD1, ADD2, and INH functions.

**TCLK.** General-Purpose Clock (output, MOS-compatible, active High). This signal is the timing output of the general-purpose oscillator. TCLK's frequency is half that of the external oscillator used to drive the general purpose oscillator.

**XTAL1A, XTAL1B.** System Clock Frequency Source A (input, active High) and System Clock Frequency Source B (output, active High). These signals are used by the external oscillator to drive the internal system clock oscillator and the OSC output.

**XTAL2A, XTAL2B.** General-Purpose Clock Frequency Source A (input, active High) and General-Purpose Clock Frequency Source B (output, active High). These signals are used by the external oscillator to drive the internal general-purpose clock oscillator.

**ZCLK.** System Clock (output, MOS-compatible, active High). This signal is the timing output of the system clock oscillator. This clock can be modified by the delay (stretch) control inputs. Its frequency, when unmodified, is half that of the external system clock frequency source.



Figure 3. Timing Diagram Stretching Z8000 AS and DS

#### **OSCILLATORS**

#### System Clock Oscillator

The timing outputs provided by this oscillator consist of a Time Base output (OSC), at the frequency of the reference source, and a stretchable System Clock output (ZCLK), at a frequency determined by the stretch control inputs. An on-chip TTL driver at OSC and an NMOS driver at ZCLK eliminate the need for external buffers or drivers. The NMOS drivers can drive 200 pf loads with output rise and fall times of 10 ns maximum.

ZCLK can be stretched under program or hardwired control by selectively adding periods equivalent to a full OSC cycle to either the High or Low portion of a clock cycle. One, two, or three periods can be added to double, triple, or quadruple the duration of the selected ZCLK half-cycle. Adding periods to ZCLK is a function of the ADD1 and ADD2 inputs. These active Low inputs are sampled prior to the rising edge of signal OSC; their sampled status represents the number of periods to be added to ZCLK.

Two additional control inputs,  $\overline{\text{INH}}$  and  $\overline{\text{STRH}}$ , affect the stretch function. Input  $\overline{\text{INH}}$ , when asserted, inhibits the function of  $\overline{\text{ADD1}}$  and  $\overline{\text{ADD2}}$ . Input  $\overline{\text{STRH}}$  stretches the ZCLK output for as long as it is asserted (Low); it overrides all other stretch control inputs.

Table 1 summarizes the functions performed by the stretch control inputs.

The system clock oscillator also contains a 2-bit ZCLK counter. This counter, when initialized by the assertion of STRT, counts the next four rising edges of the ZCLK output. The current count is presented on outputs C0 and C1. This counter and its outputs enable the user to determine the occurrence (rising edge) of each of four clocks after a specific event (STRT is asserted). This facility can, for example, be used to determine when a delay is to be inserted into a CPU machine cycle when STRT is triggered by either an  $\overline{M1}$  (Z80) or an  $\overline{AS}$  (Z8000) input signal.

The clock stretch capability allows systems to run at the nominal high speed of ZCLK, except during cycles that

| Table ' | 1. St | retch | Control | Functions |
|---------|-------|-------|---------|-----------|
|---------|-------|-------|---------|-----------|

| STRH | INH | ADD2 | ADD1 | Periods Added |
|------|-----|------|------|---------------|
| 0    | х   | х    | х    | Unlimited     |
| 1    | 0   | Х    | Х    | 0             |
| 1    | 1   | 0    | 0    | 3             |
| 1    | 1   | 0    | 1    | 2             |
| 1    | 1   | 1    | 0    | 1             |
| 1    | 1   | 1    | 1    | 0             |

NOTES: X = Don't Care, 1 = High, 0 = Low

require more time than usual to complete a transaction. For example, extended access time may be required in accessing certain areas of memory, in accessing I/O devices, or in other CPU/Peripheral transactions. Figures 3 and 4 illustrate, respectively, the circuit configuration and timing required to stretch the Z8000 Address Strobe ( $\overline{AS}$ ) and Data Strobe ( $\overline{DS}$ ) to allow more time for address functions and to enable the CPU to operate with memories that have a relatively long access time.

In addition, the ZCLK stretch control logic can be hardwired to meet various duty cycle requirements. For example, a simple hardwired connection can cause every other ZCLK cycle to be stretched to produce a ZCLK output with a 33% duty cycle.

The system clock oscillator also provides a system reset output ( $\overline{RSTO}$ ) that is synchronized with ZCLK. This output is controlled by a system reset input ( $\overline{RSTI}$ ) during normal system reset operations and by delay circuitry in the system clock oscillator during power-up operations. During a normal system reset operation, a Low on RSTI causes RSTO to be asserted (Low) on the next rising edge of ZCLK. Output RSTO is held Low for a period of 16 ZCLK clock cycles (the required reset time for both the Z80 and Z8000 CPU system reset functions). During a power-up operation,  $\overline{RSTO}$  is asserted for a minimum of 30 ms after power is turned on (the time required for both the Z80 and Z8000 power-up functions).

#### **General-Purpose Oscillator**

This oscillator provides a fixed frequency General-Purpose Clock output (TCLK) at half its source frequency. This output is useful for system timing functions such as controlling a baud rate generator. Output TCLK can also be used as the frequency reference source for the system clock oscillator.



Figure 4. Configuration for Stretching Z8000 Address (AS) and Data (DS) Strobes





#### SYSTEM INTERFACE CONSIDERATIONS

Due to the fast rise and fall times produced by the Z8581, transmission line concepts must be applied in order to avoid ringing and reflections on the clock outputs. More specifically, the interconnections between the clock outputs and the loads they are driving must be treated as transmission lines, and it is necessary to match the source impedance of the clock outputs to the characteristic impedances can be matched by placing termination resistors in series with the clock outputs. These resistors range in value from 22 to 220 ohms, with the value chosen to optimize the clock risetime at the load. (See example below.) It is important to control the impedance seen by the clock output by keeping leads short and avoiding stray inductances wherever possible.

Another important consideration is the bypass capacitor. To avoid distortion of the power supply, the Z8581 requires a high frequency 0.01  $\mu F$  ceramic capacitor between V<sub>CC</sub> and ground, and the leads connecting this capacitor to the pins should be kept as short as possible.



NOTE: The Z8581 requires a parallel-resonant fundamental type crystal. The capacitor may be varied to fine tune the frequency.

#### Figure 6. Z8581/Z8000 Interface

## **ABSOLUTE MAXIMUM RATINGS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only: operation of the device at any

#### STANDARD TEST CONDITIONS

The DC characteristics below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

- S = 0°C to + 70°C, +4.75V  $\leq V_{CC} \leq +5.25V$
- E =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.5V  $\leq$  V<sub>CC</sub>  $\leq$  +5.25V
- M =  $-55^{\circ}$ C to  $+125^{\circ}$ C, +4.5V  $\leq V_{CC} \leq +5.5$ V

All ac parameters assume a total load capacitance (C), including parasitic capacitances, of 100 pf max, except for parameters 8, 9, 21, and 22 which are 200 pf max. Timing

condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists package temperature ranges and product numbers. Refer to the Literature List for additional documentation. Package drawings are in the Package Information section.

references between two output signals assume a load difference of 50 pf max.



| Symbol                    | Parameter                      | Min                   | Max                | Unit | Condition                                                                  |
|---------------------------|--------------------------------|-----------------------|--------------------|------|----------------------------------------------------------------------------|
| V <sub>CH</sub>           | Clock Input High Voltage       | V <sub>CC</sub> - 0.4 | $V_{\rm CC}$ + 0.3 | V    | Driven by External Clock Generator                                         |
| V <sub>CL</sub>           | Clock Input Low Voltage        | -0.3                  | 0.45               | V    | Driven by External Clock Generator                                         |
| VIH                       | Input High Voltage             | 2.0                   | $V_{CC} + 0.3$     | V    |                                                                            |
| VIL                       | Input Low Voltage              | -0.3                  | 0.8                | V    |                                                                            |
| V <sub>OH</sub>           | Output High Voltage            | 2.4                   |                    | V    | $I_{OH} = -250 \mu A$                                                      |
| V <sub>OH</sub><br>(ZCLK, | Output High Voltage            | V <sub>CC</sub> - 0.3 |                    | V    | $I_{OH} = -250 \mu A$ tested at 5 $\mu s$ after<br>ZCLK or TCLK rises High |
| TCLK)                     |                                | 2.4                   |                    | V    | $I_{OH} = -250 \mu A$                                                      |
| V <sub>OL</sub>           | Output Low Voltage             |                       | 0.4                | V    | $I_{OL} = = +2.0 \text{ mA}$                                               |
| lιL                       | Input Leakage                  |                       | ±10                | μA   | 0.4 ≤ V <sub>IN</sub> ≤ +2 4V                                              |
| lcc                       | V <sub>CC</sub> Supply Current |                       | 150                | mA   |                                                                            |

#### **DC CHARACTERISTICS**

# **AC CHARACTERISTICS**

|                |            |                                             | Z8<br>6 M | 581<br>MHz | Z858 | 31-10<br>MHz |        |                    |
|----------------|------------|---------------------------------------------|-----------|------------|------|--------------|--------|--------------------|
| Number         | Symbol     | Parameter                                   | Min.      | Max.       | Min  | Max          | Units  | Notes <sup>1</sup> |
| 1              | TwCH       | Clock Input High Width                      | 31        |            | 18   |              | ns     | 2                  |
| 2              | TwCL       | Clock Input Low Width                       | 31        |            | 18   |              | ns     | 2                  |
| 3              | ТрС        | Clock Input Cycle Time                      | 82        |            | 50   |              | ns     | 2                  |
| 4              | TfC        | Clock Input Fall Time                       |           | 10         |      | 7            | ns     | 2                  |
| <del></del> 5  | - TrC      | Clock Input Rise Time                       |           | 10         |      | 7            | ns     | 2                  |
| 6              | TdOSC      | Clock Input to OSC Delay                    |           | 30         |      | 20           | ns     |                    |
| 7              | TdZC       | OSC to ZCLK Delay                           |           | 20         |      | 15           | ns     |                    |
| 8              | TfZC       | ZCLK Fall Time                              |           | 10         |      | 10           | ns     |                    |
| 9              | TrZC       | ZCLK Rise Time                              |           | 10         |      | 10           | ns     |                    |
| <u> </u>       | - TsSC     | - Stretch Controls to OSC † Setup           | 35        |            | -20- |              | ns     |                    |
| 11             | ThSC       | Stretch Controls to OSC   Hold              | 20        |            | 10   |              | ns     |                    |
| 12             | Td(ST/CR)  | STRT ↓ to 2-bit Counter Reset Delay         |           | 35         |      | 25           | ns     |                    |
| 13             | Td(OSC/CC) | OSC ↑ to 2-bit Counter-Change               |           | 20         |      | 17           | ns     | 3                  |
| 14             | Tw(STRT)   | STRT Low Width                              | 50        |            | 30   |              | ns     |                    |
| <del></del> 15 | - Td(RSTO) |                                             |           | 30         |      | <u> </u>     | ns     |                    |
| 16             | Ts(RSTI)   | RSTI ↓ to ZCLK ↑ Setup                      | 30        |            | 20   |              | ns     |                    |
| 17             | Th(RSTI)   | RSTI ↓ to ZCLK ↑ Hold                       | 30        |            | 20   |              | ns     |                    |
| 18             | Tw(RSTO)   | RSTO Low Width                              | 16        |            | 16   |              | cycles |                    |
| 19             | Ts(ST/ZC)  | STRT ↓ to ZCLK ↑ Setup to include ZCLK edge | 40        |            | 30   |              | ns     |                    |
| 20             | -TdTC      | Clock Input to TCLK Delay                   |           | 40         |      | — 30 —       | ns     |                    |
| 21             | TrTC       | TCLK Rise Time                              |           | 10         |      | 10           | ns     |                    |
| 22             | TfTC       | TCLK Fall Time                              |           | 10         |      | 10           | ns     |                    |

NOTES: 1. All timings are preliminary and subject to change. 2. Clock input other than a crystal oscillator. 3. Assuming ZCLK rising.



Timing measurements are made at the following voltages:

|            | High | Low  |
|------------|------|------|
| ZCLK, TCLK | 4.0V | 0.8V |
| Output     | 2.0V | 0.8V |
| Input      | 2.0V | 0.8V |

#### **ORDERING INFORMATION**

#### **Clock Generator and Controller, 6.0 MHz**

**18-pin DIP** Z8581 PS Z8581 CS Z8581 PE Z8581 CE Z8581 CM\* Z8581 CMB\*†

#### Clock Generator and Controller, 10.0 MHz 18-pin DIP

Z8581-10 PS Z8581-10 CS Z8581-10 PE Z8581-10 CE Z8581-10 CM\* Z8581-10 CM8\* Z8581-10 CM8\*†

#### Codes

First letter is for package; second letter is for temperature.

| C = | Ceramic | DIP |
|-----|---------|-----|
|-----|---------|-----|

- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

#### TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$   $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0 °C to + 70 °C.

+Available soon

\* For Military Orders, contact your local Zilog Sales Office for Military Electrical Specifications.

#### R = Protopack

- T = Low Profile Protopack
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

#### FLOW

B = 883 Class B

# **Z765A FDC Floppy Disk Controller**

# **Advance Information** Product **Specification**

#### April 1985

- Drives up to 4 floppy-disk drives (FDD)
- Data transfers in DMA or non-DMA mode
- Parallel seek operations on up to four drives
- Compatible with most general-purpose microprocessors
- Single phase 8 MHz clock
- + 5V Only
- 40-Pin Dual-In-Line (DIP) package
- The Z765A is an LSI Floppy Disk Controller (FDC) chip which contains the circuitry and control functions for interfacing a processor to four floppy-disk drives. It supports IBM System 3740 Single Density format (FM) and IBM System 34 Double Density format (MFM) including double-sided recording. The Z765A provides control signals which simplify the design of an external phase locked loop and write precompensation circuitry. The FDC simplifies and handles most of the burdens associated with implementing a floppy-disk interface. (Figure 1).

Address Mark detection circuitry internal to the FDC

simplifies the phase locked loop and read electronics. The

track stepping rate, head load time, and head unload time

Data scan capability—scans a single sector or an entire

cylinder comparing byte-for-byte host memory and disk

IBM-compatible format, Single and Double Density

Multisector and multitrack transfer capability

**GENERAL DESCRIPTION** 

Handshaking signals make DMA operation easily incorporated with the aid of an external DMA Controller chip, such as the Z80 DMA. The FDC operates in either the DMA or non-DMA mode. In the non-DMA mode the FDC generates interrupts to the processor every time a data byte is to be transferred. In the DMA mode, the processor need only load the command into the FDC and all data transfers occur under control of the FDC and DMA controllers.

The Z765A executes 15 commands: each command requires multiple 8-bit bytes to fully specify the operation which the processor wishes the FDC to perform. The commands are:

- READ DATA
- WRITE DATA
- WRITE DELETED DATA
- READ DELETED DATA
- READ TRACK
- READ ID
- FORMAT TRACK
- SCAN EQUAL
- SCAN HIGH OR EQUAL
- SCAN LOW OR EQUAL
- SEEK
- RECALIBRATE
- SENSE INTERRUPT STATUS
- SPECIFY
- SÉNSE DRIVE STATUS



**FEATURES** 

are user-programmable.

Z765A features are:

data









Figure 2. Pin Functions

#### PIN DESCRIPTIONS (Figures 2 and 3)

CLK. Clock (input). Single phase 8MHz square wave clock.

 $\overline{CS}$ . Chip Select (input). IC selected when 0 (Low), allowing RD and WR to be enabled.

 $D_0-D_7$ . Data Bus. Bidirectional 8-bit Data Bus. Disabled when  $\overline{CS} = 1$ .

**DACK.** DMA Acknowledge (input). DMA cycle is active when 0, and controller is performing DMA transfer.

**DRQ.** Data DMA Request (output). DMA Request is being made by FDC when DRQ = 1.

**D/S.** Data/Status Register Select (input). Selects Data Register (D/ $\overline{S}$  = 1) or Status Register (D/ $\overline{S}$  = 0) contents of the FDC to be sent to Data Bus. Disabled when  $\overline{CS}$  = 1.

**FR/STP.** *Fault Reset/Step* (output). Resets fault FF in FDD in Read/Write mode, contains step pulses to move head to another cylinder in Seek mode.

**FLT/TR**<sub>0</sub>. *Fault/Track 0* (input). Senses FDD fault condition in Read/Write mode and Track 0 condition in Seek mode.

**HD.** Head Select (output). Head 1 selected when 1 (High); Head 0 selected when 0 (Low).

**HDL.** *Head Load* (output). Command which causes read/write head in FDD to contact diskette.

IDX. Index (input). Indicates the beginning of a disk track.

**INT.** Interrupt (output). Interrupt Request generated by FDC.

**LCT/DIR.** Low Current/Direction (output). Lowers Write current on inner tracks in Read/Write mode; determines direction head will step in Seek mode. A fault reset pulse is issued at the beginning of each Read or Write command prior to the occurrence of the Head Load signal.

**MFM.** *MFM Mode* (output). MFM mode when 1; FM mode when 0.

**PS<sub>1</sub>, PS<sub>0</sub>.** *Precompensation (preshift)* (output). Write precompensation status during MFM mode. Determines early, late, and normal times.

**RD.** Read (input). When 0, control signal for transfer of data from FDC to Data Bus. Disabled when  $\overline{CS} = 1$ .

**RDD.** *Read Data* (input). Read data from FDD, containing clock and data bits.

**RDW.** *Read Data Window* (input). Generated by PLL, and used to sample data from FDD.

**RDY.** *Ready* (input). Indicates FDD is ready to send or receive data.

**RESET.** *Reset* (input). Places FDC in idle state. Resets output lines to FDD to 0. Does not affect SRT, HUT or HLT in Specify command. If RDY pin is held High during Reset, FDC generates an interrupt within 1.024 msec. To clear this interrupt use Sense Interrupt Status command.

**RW/SEEK.** Read Write/Seek (output). When 1 (High) Seek mode selected; when 0 (Low) Read/Write mode selected.

**TC.** *Terminal Count* (input). Indicates the termination of a DMA transfer when 1 (High). It terminates data transfer during Read/Write/Scan command in DMA or Interrupt mode.

US1, US0. Unit Select (output). FDD Unit selected.

**VCO/SYNC.** (output). Inhibits VCO in PLL when 0 (Low); enables VCO when 1.

**WCK.** Write Clock (input). Write data rate to FDD. FM = 500 KHz, MFM = 1 MHz with a pulse width of 250 ns for both FM and MFM.

WDA. Write Data (output). Serial clock and data bits to FDD.

WE. Write Enable (output). Enables write data into FDD.

**WP/TS.** *Write Protect/Two Side* (input). Senses Write Protect status in Read/Write mode and Two-Side Media in Seek mode.

**WR.** Write (input). When 0, control signal for transfer of data to FDC via Data Bus. Disabled when  $\overline{CS} = 1$ .

#### Table 1. Internal Registers

The bits in the Main Status Register are defined as follows:

|                | Bit                |                  |                                                                                                                                                                                                                 |
|----------------|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No.            | Name               | Symbol           | Description                                                                                                                                                                                                     |
| D <sub>0</sub> | FDD 0 Busy         | D <sub>0</sub> B | FDD number 0 is in the Seek mode If any bit is set, FDC will not accept read or write command                                                                                                                   |
| D <sub>1</sub> | FDD 1 Busy         | D <sub>1</sub> B | FDD number 1 is in the Seek mode. If any bit is set, FDC will not accept read or write command.                                                                                                                 |
| D <sub>2</sub> | FDD 2 Busy         | D <sub>2</sub> B | FDD number 2 is in the Seek mode. If any bit is set, FDC will not accept read or write command.                                                                                                                 |
| D <sub>3</sub> | FDD 3 Busy         | D <sub>3</sub> B | FDD number 3 is in the Seek mode. If any bit is set, FDC will not accept read or write command.                                                                                                                 |
| D <sub>4</sub> | FDC Busy           | СВ               | A read or write command is in process. FDC will not accept any other command.                                                                                                                                   |
| D <sub>5</sub> | Execution Mode     | EXM              | This bit is set only during execution phase in non-DMA mode. When D <sub>5</sub> goes low, execution phase has ended and result phase has started. It operates only during non-DMA mode of operation.           |
| D <sub>6</sub> | Data Input/Output  | DIO              | Indicates direction of data transfer between FDC and Data Register. If $DIO = 1$ , then transfer is from Data Register to the processor. If $DIO = 0$ , transfer is from the processor to Data Register.        |
| D <sub>7</sub> | Request for Master | RQM              | Indicates Data Register is ready to send or receive data to or from the<br>processor. Both bits DIO and RQM should be used to perform the<br>handshaking functions of "ready" and "direction" to the processor. |

#### **INTERNAL REGISTERS**

The Z765A contains two registers which may be accessed by the main system processor: a Status register and a Data register. The 8-bit Main Status register (Table 1) contains the FDC status information and may be accessed at any time. The 8-bit Data register is several registers in a stack; one register at a time is presented to the data bus. The Data register stores data, commands, parameters, and FDD status information. Data bytes are read out of, or written into, the Data register in order to program or obtain the results after a particular command. Only the Status register may be read and used to facilitate the transfer of data between the processor and Z765A.

The relationship between the Status/Data registers and the signals  $\overline{RD}, \overline{WR},$  and  $D/\overline{S}$  is shown in Table 2.

The Data Input/Output (DIO) and Request for Master (RQM) bits in the Status register indicate when data is ready and the direction transfer on the data bus (Figure 4). The maximum time between the last RD or WR during a command or result

phase and the set or reset DIO and RQM is  $12\mu$ s; every time the Main Status register is read the CPU should wait  $12\mu$ s. The maximum time from the trailing edge of the last RD in the result phase to when D<sub>4</sub> (FDC busy) goes Low is  $12\mu$ s.

Table 2. Relationships Between Status/Data Registers and  $\overline{RD}, \overline{WR},$  and  $D/\overline{S}$ 

| D/S | RD | WR                                    | Function                  |
|-----|----|---------------------------------------|---------------------------|
| 0   | 0  | 1                                     | Read Main Status Register |
| 0   | 1  | 0                                     | Illegal                   |
| 0   | 0  | 0                                     | Illegal                   |
| 1   | 0  | 0                                     | Illegal                   |
| 1   | 0  | 1                                     | Read from Data Register   |
| 1   | 1  | 0                                     | Write into Data Register  |
|     |    | · · · · · · · · · · · · · · · · · · · |                           |

# STATUS REGISTER IDENTIFICATION

|                | Bit             |                 |                                                                                                                                                                                                      |
|----------------|-----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No.            | Name            | Symbol          | Description                                                                                                                                                                                          |
|                |                 |                 | Status Register 0                                                                                                                                                                                    |
|                |                 |                 | $D_7 = 0$ and $D_6 = 0$<br>Normal Termination of command, (NT). Command was completed and properly executed.                                                                                         |
| D7             | Interrupt Code  | IC              | $D_7 = 0$ and $D_6 = 1$<br>Abnormal Termination of command, (AT). Execution of command was started<br>but was not successfully completed.                                                            |
| D <sub>6</sub> |                 |                 | $D_7 = 1$ and $D_6 = 0$<br>Invalid Command issue, (IC). Command which was issued was never started.                                                                                                  |
|                |                 |                 | $D_7 = 1$ and $D_6 = 1$<br>Abnormal Termination because during command execution the ready signal from FDD changed state.                                                                            |
| D <sub>5</sub> | Seek End        | SE              | When the FDC completes the SEEK command, this flag is set to 1 (High).                                                                                                                               |
| D <sub>4</sub> | Equipment Check | EC              | If a fault signal is received from the FDD, or if the Track 0 signal fails to occur after 77 step pulses (Recalibrate Command) then this flag is set.                                                |
| D <sub>3</sub> | Not Ready       | NR              | When the FDD is in the not-ready state and a read or write command is issued,<br>this flag is set. If a read or write command is issued to Side 1 of a single-sided<br>drive, then this flag is set. |
| D <sub>2</sub> | Head Address    | HD              | This flag is used to indicate the state of the head at Interrupt.                                                                                                                                    |
| D <sub>1</sub> | Unit Select 1   | US <sub>1</sub> | This flag is used to indicate a Drive Unit Number at Interrupt.                                                                                                                                      |
| D <sub>0</sub> | Unit Select 0   | US <sub>0</sub> | This flag is used to indicate a Drive Unit Number at Interrupt.                                                                                                                                      |
|                |                 |                 | Status Register 1                                                                                                                                                                                    |
| D <sub>7</sub> | End of Cylinder | EN              | When the FDC tries to access a sector beyond the final sector of a cylinder, this flag is set.                                                                                                       |
| D <sub>6</sub> |                 |                 | Not used. This bit is always 0 (Low).                                                                                                                                                                |
| D <sub>5</sub> | Data Error      | DE              | When the FDC detects a Cyclic Redundancy Check (CRC) error in either the ID field or the data field, this flag is set.                                                                               |
| D4             | Overrun         | OR              | If the FDC is not serviced by the host system during data transfers within a certain time interval, this flag is set.                                                                                |
| D <sub>3</sub> |                 |                 | Not used. This bit always 0 (Low).                                                                                                                                                                   |
|                |                 |                 | During execution of READ DATA, WRITE DELETED DATA or SCAN command,<br>if the FDC cannot find the sector specified in the Internal Data Register (IDR),<br>this flag is set.                          |
| D <sub>2</sub> | No Data         | ND              | During execution of the READ ID command, if the FDC cannot read the ID field without an error, then this flag is set.                                                                                |
|                |                 |                 | During execution of the READ A cylinder command, if the starting sector cannot be found, then this flag is set.                                                                                      |

# STATUS REGISTER IDENTIFICATION (Continued)

|                | Bit                                   |                 |                                                                                                                                                                                                      |  |  |  |  |
|----------------|---------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| No.            | Name                                  | Symbol          | Description                                                                                                                                                                                          |  |  |  |  |
|                | Status Register 1 (Continued)         |                 |                                                                                                                                                                                                      |  |  |  |  |
| D <sub>1</sub> | Not Writeable                         | NW              | During execution of WRITE DATA, WRITE DELETED DATA or Format A cylinder command, if the FDC detects a write protect signal from the FDD, then this flag is set.                                      |  |  |  |  |
|                |                                       |                 | If the FDC cannot detect the ID Address Mark after encountering the index hole twice, then this flag is set.                                                                                         |  |  |  |  |
| D <sub>0</sub> | Missing Address Mark                  | MA              | If the FDC cannot detect the Data Address Mark or Deleted Data Address<br>Mark, this flag is set. Also at the same time, the MD (Missing Address Mark in<br>data field) of Status register 2 is set. |  |  |  |  |
|                |                                       |                 | Status Register 2                                                                                                                                                                                    |  |  |  |  |
| D <sub>7</sub> |                                       |                 | Not used. This bit is always 0 (Low).                                                                                                                                                                |  |  |  |  |
| D <sub>6</sub> | Control Mark                          | СМ              | During execution of the READ DATA or SCAN command, if the FDC encounters a sector which contains a Deleted Data Address Mark, this flag is set.                                                      |  |  |  |  |
| D <sub>5</sub> | Data Error in Data Field              | DD              | If the FDC detects a CRC error in the data field then this flag is set.                                                                                                                              |  |  |  |  |
| D <sub>4</sub> | Wrong Cylinder                        | WC              | This bit is related to the ND bit, and when the contents of Cylinder (C) on the medium is different from that stored in IDR, this flag is set.                                                       |  |  |  |  |
| D <sub>3</sub> | Scan Equal Hit                        | SH              | During execution of the SCAN command, if the condition of "equal" is satisfied, this flag is set.                                                                                                    |  |  |  |  |
| D <sub>2</sub> | Scan Not Satisfied                    | SN              | During execution of the SCAN command, if the FDC cannot find a sector on the cylinder which meets the condition, then this flag is set.                                                              |  |  |  |  |
| D <sub>1</sub> | Bad Cylinder                          | BC              | This bit is related to the ND bit, and when the contents of C on the medium is different from that stored in the IDR and the contents of C is $FF_H$ , then this flag is set.                        |  |  |  |  |
| D <sub>0</sub> | Missing Address Mark in<br>Data Field | MD              | When data is read from the medium, if the FDC cannot find a Data Address<br>Mark or Deleted Data Address Mark, then this flag is set.                                                                |  |  |  |  |
|                |                                       |                 | Status Register 3                                                                                                                                                                                    |  |  |  |  |
| D <sub>7</sub> | Fault                                 | FT              | This bit is used to indicate the status of the Fault signal from the FDD.                                                                                                                            |  |  |  |  |
| D <sub>6</sub> | Write Protected                       | WP              | This bit is used to indicate the status of the Write Protected signal from the FDD.                                                                                                                  |  |  |  |  |
| $D_5$          | Ready                                 | RY              | This bit is used to indicate the status of the Ready signal from the FDD.                                                                                                                            |  |  |  |  |
| D <sub>4</sub> | Track 0                               | то              | This bit is used to indicate the status of the Track 0 signal from the FDD.                                                                                                                          |  |  |  |  |
| D <sub>3</sub> | Two Side                              | TS              | This bit is used to indicate the status of the Two Side signal from the FDD.                                                                                                                         |  |  |  |  |
| D <sub>2</sub> | Head Address                          | HD              | This bit is used to indicate the status of the Side Select signal to the FDD.                                                                                                                        |  |  |  |  |
| D <sub>1</sub> | Unit Select 1                         | US <sub>1</sub> | This bit is used to indicate the status of the Unt Select 1 signal to the FDD.                                                                                                                       |  |  |  |  |
| D <sub>0</sub> | Unit Select 0                         | US <sub>0</sub> | This bit is used to indicate the status of the Unit Select 0 signal to the FDD.                                                                                                                      |  |  |  |  |



#### **COMMAND SEQUENCE**

The Z765A is capable of performing 15 different commands. Each command is initiated by a multibyte transfer from the processor; the result after execution of the command may also be a multibyte transfer back to the processor. Because of this multibyte interchange of information between the Z765A and the processor, each command consists of three phases:

*Command Phase.* The FDC receives all information required to perform a particular operation form the processor.

*Execution Phase.* The FDC performs the operation it was instructed to do.

#### **PROCESSOR INTERFACE**

During Command or Result phases the Main Status register must be read by the processor before each byte of information is written into, or read from, the Data register. Then the CPU should wait for 12 $\mu$ s before reading the Main Status register. Bits D<sub>6</sub> and D<sub>7</sub> in the Main Status register must be in a 0 and 1 state, respectively, before each byte of the command word may be written into the Z765A. Many of the commands require multiple bytes and, as a result, the Main Status register must be read prior to each byte transfer to the Z765A. During the Result phase, D<sub>6</sub> and D<sub>7</sub> in the Main Status register must both be 1's before reading each byte from the Data Register. Reading the Main Status register before each byte transfer to the Z765A is required only in the Command and Result phases, not during the Execution phase. Result Phase. After completion of the operation, status and other housekeeping information are made available to the processor.

The Instruction set shows the required preset parameters and results for each command. Most commands require 9 command bytes and return 7 bytes during the result phase. The W to the left of each byte indicates a command phase byte to be written; an R indicates a result byte.

If the Z765A is in the non-DMA mode and reading data from FDD, then the receipt of each data byte is indicated by an interrupt signal on pin 18(INT = 1). The generation of a Read signal ( $\overline{RD} = 0$ ) or Write signal ( $\overline{WR} = 0$ ) will clear the interrupt and output the data onto the data bus. If the processor cannot handle interrupts fast enough (every 13µs for the MFM mode and 27µs for the FM mode), then it may poll the Main Status register and bit D<sub>7</sub> (RQM) functions as the interrupt signal. If a Write command is in process, the WR signal negates the reset to the interrupt signal.

In the non-DMA mode it is necessary to examine the Main Status register to determine the cause of the interrupt, since it could be a data interrupt or a command termination interrupt, either normal or abnormal. If the Z765A is in the

#### **COMMAND SYMBOL DESCRIPTION**

| Symbol                            | Name                    | Description                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|-----------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| D/S                               | Data/Status Select      | D/ $\vec{S}$ controls selection of Main Status register (D/ $\vec{S}$ = 0) or Data register (D/ $\vec{S}$ = 1)                                                                                                   |  |  |  |  |  |  |  |
| С                                 | Cylinder Number         | C stands for the current/selected cylinder (track) numbers 0 through 76 of the medium.                                                                                                                           |  |  |  |  |  |  |  |
| D                                 | Data                    | D stands for the data pattern which is going to be written into a sector.                                                                                                                                        |  |  |  |  |  |  |  |
| D <sub>7</sub> -D <sub>0</sub>    | Data Bus                | 8-bit Data Bus, where $D_7$ stands for a most significant bit, and $D_0$ stands for a least significant bit.                                                                                                     |  |  |  |  |  |  |  |
| DTL                               | Data Length             | When N is defined as 00, DTL stands for the data length which users are going to read out or write into the sector.                                                                                              |  |  |  |  |  |  |  |
| EOT                               | End of Track            | EOT stands for the final sector number on a cylinder. During Read or Write operations, FDC will stop data transfer after a sector number equal to EOT.                                                           |  |  |  |  |  |  |  |
| GPL                               | Gap Length              | GPL stands for the length of Gap 3. During Read/Write commands this value determines the number of bytes that VCO/SYNC will stay low after two CRC bytes. During Format command it determines the size of Gap 3. |  |  |  |  |  |  |  |
| Н                                 | Head Address            | H stands for head number 0 or 1, as specified in ID field.                                                                                                                                                       |  |  |  |  |  |  |  |
| HD                                | Head                    | HD stands for a selected head number 0 or 1 and controls the polarity of pin 27. (H = HD in all command words.)                                                                                                  |  |  |  |  |  |  |  |
| HLT                               | Head Load Time          | HLT stands for the head load time in the FDD (2 to 254 ms in 2 ms increments).                                                                                                                                   |  |  |  |  |  |  |  |
| HUT                               | Head Unload Time        | HUT stands for the head unload time after a Read or Write operation has occurred (16 to 240 ms in 16 ms increments).                                                                                             |  |  |  |  |  |  |  |
| MF                                | FM or MFM Mode          | If MF is Low, FM mode is selected, and if it is High. MFM mode is selected.                                                                                                                                      |  |  |  |  |  |  |  |
| MT                                | Multitrack              | If MT is high, a Multitrack operation is performed. If $MT = 1$ after finishing Read/Write operation on side 0, FDC automatically starts searching for sector 1 on side 1.                                       |  |  |  |  |  |  |  |
| N                                 | Number                  | N stands for the Number of data bytes written in a sector.                                                                                                                                                       |  |  |  |  |  |  |  |
| NCN                               | New Cylinder Number     | NCN stands for a New Cylinder Number or desired position of head which is going to be reached as a result of the Seek operation.                                                                                 |  |  |  |  |  |  |  |
| ND                                | Non-DMA Mode            | ND stands for operation in the Non-DMA mode.                                                                                                                                                                     |  |  |  |  |  |  |  |
| PCN                               | Present Cylinder Number | PCN stands for the cylinder number or present position of Head at the completion of Sense Interrupt Status command.                                                                                              |  |  |  |  |  |  |  |
| R                                 | Record                  | R stands for the sector number which will be read or written.                                                                                                                                                    |  |  |  |  |  |  |  |
| R/W                               | Read/Write              | R/W stands for either Read (R) or Write (W) signal.                                                                                                                                                              |  |  |  |  |  |  |  |
| SC                                | Sector                  | SC indicates the number of Sectors per Cylinder.                                                                                                                                                                 |  |  |  |  |  |  |  |
| SK                                | Skip                    | SK stands for Skip Deleted Data Address mark.                                                                                                                                                                    |  |  |  |  |  |  |  |
| SRT                               | Step Rate Time          | SRT stands for the Stepping Rate for the FDD (1 to 16 ms in 1 ms increments). Stepping Rate applies to all drives ( $F_{(16)} = 1 \text{ ms}$ , $E_{(16)} = 2 \text{ ms}$ , $D_{(16)} = 3 \text{ ms}$ ,).        |  |  |  |  |  |  |  |
| STO                               | Status 0                | ST0-3 stands for one of four registers which store the status information after a                                                                                                                                |  |  |  |  |  |  |  |
| ST1<br>ST2                        | Status 1                | command has been executed. This information is available during the result phase after<br>command execution. These registers should not be confused with the main status                                         |  |  |  |  |  |  |  |
| ST3                               | Status 3                | register (selected by $D/\overline{S} = 0$ ). ST0-3 may be read only after a command has been executed and contains information relevant to that particular command.                                             |  |  |  |  |  |  |  |
| STP                               | Step                    | During a Scan operation, if $STP = 1$ , the data in contiguous sectors is compared byte by byte with data sent from the processor (or DMA); if $STP = 2$ , then alternate sectors are read and compared.         |  |  |  |  |  |  |  |
| US <sub>0</sub> , US <sub>1</sub> | Unit Select             | Used to select between drives 0-3.                                                                                                                                                                               |  |  |  |  |  |  |  |
|                                   |                         |                                                                                                                                                                                                                  |  |  |  |  |  |  |  |

# **INSTRUCTION SET<sup>1, 2</sup>**

| Phase     | R/W | D <sub>7</sub> | D <sub>6</sub>                        | D5      | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub>  | D <sub>0</sub>  | -<br>Remarks                                                                                                                     |  |  |  |  |  |  |  |
|-----------|-----|----------------|---------------------------------------|---------|----------------|----------------|----------------|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|           |     |                |                                       |         |                | Read Da        | ita            |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
| Command   | W   | MT             | MF                                    | SK      | 0              | 0              | 1              | 1               | 0               | Command Codes                                                                                                                    |  |  |  |  |  |  |  |
|           | W   | Х              | х                                     | Х       | х              | х              | HD             | US1             | US <sub>0</sub> | See Note 3                                                                                                                       |  |  |  |  |  |  |  |
|           | W   |                |                                       | ·····   | C              | C              |                |                 |                 | <ul> <li>Sector ID information prior to</li> </ul>                                                                               |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | H              | 4              |                |                 |                 | command execution. The 4 bytes                                                                                                   |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | F              | 7              |                |                 |                 | are commanded against header                                                                                                     |  |  |  |  |  |  |  |
|           | W   |                | ·····                                 |         | N              | 1              |                |                 |                 | on Floppy disk.                                                                                                                  |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | EC             | ЭТ TC          |                |                 |                 | -                                                                                                                                |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | GF             | PL             |                |                 |                 | -                                                                                                                                |  |  |  |  |  |  |  |
|           | W   | ······         | · · · · · · · · · · · · · · · · · · · |         |                | -              |                |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
| Execution |     |                |                                       |         |                |                |                |                 |                 | Data transfer between the FDD and main system                                                                                    |  |  |  |  |  |  |  |
| Result    | R   |                |                                       |         | ST             | ГО ———         |                |                 |                 | <ul> <li>Status information after command</li> </ul>                                                                             |  |  |  |  |  |  |  |
|           | R   | ****           |                                       |         | ST             | ſ1 ——          |                |                 |                 | - execution                                                                                                                      |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | ST             | 2              |                |                 |                 | _                                                                                                                                |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | C              | >              |                |                 |                 | <ul> <li>Sector ID information after</li> </ul>                                                                                  |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | H              | H              |                |                 |                 | <ul> <li>command execution</li> </ul>                                                                                            |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | F              | 7 7            |                |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
|           | R   |                |                                       | -       |                |                |                |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
|           |     |                |                                       |         | Read           | d Delete       | d Data         |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
| Command   | W   | MT             | MF                                    | SK      | 0              | 1              | 1              | 0               | 0               | Command Codes                                                                                                                    |  |  |  |  |  |  |  |
|           | W   | Х              | Х                                     | Х       | х              | х              | HD             | US <sub>1</sub> | US <sub>0</sub> |                                                                                                                                  |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | C              | )              |                |                 |                 | <ul> <li>Sector ID information prior to</li> <li>command execution. The 4 bytes</li> <li>are commanded against header</li> </ul> |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | H              |                |                |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | F              | <del>۱</del>   |                |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | N              | 1              |                |                 |                 | <ul> <li>on Floppy Disk.</li> </ul>                                                                                              |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | EC             | ЭТ ТС          |                |                 | ·······         | -                                                                                                                                |  |  |  |  |  |  |  |
|           | W   |                | ·····                                 |         | GF             | PL             |                |                 |                 | -                                                                                                                                |  |  |  |  |  |  |  |
|           | W   |                |                                       |         | D1             | ΓL             |                |                 |                 | -                                                                                                                                |  |  |  |  |  |  |  |
| Execution |     |                |                                       |         |                |                |                |                 |                 | Data transfer between the FDD and main system                                                                                    |  |  |  |  |  |  |  |
| Result    | R   |                |                                       | ant the | ST             | 0              | - <u></u>      |                 |                 | Status information after command                                                                                                 |  |  |  |  |  |  |  |
|           | R   | ST1            |                                       |         |                |                |                |                 |                 | execution                                                                                                                        |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | ST             | [2             |                |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | C              | >              |                |                 |                 | Sector ID information after                                                                                                      |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | ŀ              |                |                |                 |                 | command execution                                                                                                                |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | F              | 1              |                |                 |                 | -                                                                                                                                |  |  |  |  |  |  |  |
|           | R   |                |                                       |         | N              | 1              |                |                 |                 |                                                                                                                                  |  |  |  |  |  |  |  |

 NOTES.
 1. Symbols used in this table are described at the end of this section.

 2. D/S should equal binary 1 for all operations.
 3. X = Don't care, usually made to equal binary 0

| Phase     | R/W | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub>                   | D <sub>3</sub> | D <sub>2</sub>                            | D <sub>1</sub> | D <sub>0</sub>  | -<br>Remarks                                       |  |  |  |  |  |
|-----------|-----|----------------|----------------|----------------|----------------------------------|----------------|-------------------------------------------|----------------|-----------------|----------------------------------------------------|--|--|--|--|--|
| ******    |     |                |                |                |                                  | Write Da       | ata                                       |                |                 |                                                    |  |  |  |  |  |
| Command   | W   | MT             | MF             | 0              | 0                                | 0              | 1                                         | 0              | 1               | Command Codes                                      |  |  |  |  |  |
|           | W   | х              | х              | х              | х                                | Х              | HD                                        | US1            | US <sub>0</sub> |                                                    |  |  |  |  |  |
|           | W   |                |                |                | (                                | C              |                                           |                |                 | Sector IC information prior to                     |  |  |  |  |  |
|           | W   |                |                |                | H                                |                |                                           |                |                 | command execution. The 4 bytes                     |  |  |  |  |  |
|           | W   |                |                |                |                                  | R              |                                           |                |                 | are commanded against header                       |  |  |  |  |  |
|           | W   |                |                |                | [<br>                            | N              |                                           |                |                 | on Floppy Disk.                                    |  |  |  |  |  |
|           | W   |                |                |                | E(                               | 01             |                                           |                |                 | •                                                  |  |  |  |  |  |
|           | w   |                |                |                | G                                | PL             |                                           |                |                 |                                                    |  |  |  |  |  |
| Execution |     |                |                |                |                                  | / <b>ba</b>    | on en | 1217) (        |                 | Data transfer between the main                     |  |  |  |  |  |
| Execution |     |                |                |                |                                  |                |                                           |                |                 | system and FDD                                     |  |  |  |  |  |
| Result    | R   |                |                |                | Status information after command |                |                                           |                |                 |                                                    |  |  |  |  |  |
|           | R   |                |                |                | S                                | T1             |                                           |                |                 | <ul> <li>execution</li> </ul>                      |  |  |  |  |  |
|           | R   | ST2            |                |                |                                  |                |                                           |                |                 |                                                    |  |  |  |  |  |
|           | R   |                |                |                | (                                | C              |                                           |                |                 | <ul> <li>Sector ID information after</li> </ul>    |  |  |  |  |  |
|           | R   |                |                |                | I                                |                |                                           |                |                 | command execution.                                 |  |  |  |  |  |
|           | R   |                |                |                | I                                | R              |                                           |                |                 |                                                    |  |  |  |  |  |
| *         | R   |                |                |                | •                                |                |                                           |                |                 |                                                    |  |  |  |  |  |
|           |     |                |                |                | Writ                             | e Delete       | d Data                                    |                |                 |                                                    |  |  |  |  |  |
| Command   | W   | MT             | MF             | 0              | 0                                | 1              | 0                                         | 0              | 1               | Command Codes                                      |  |  |  |  |  |
|           | W   | Х              | Х              | Х              | Х                                | х              | HD                                        | US1            | US <sub>0</sub> |                                                    |  |  |  |  |  |
|           | W   |                |                |                | (                                | C C            |                                           |                |                 | <ul> <li>Sector ID information prior to</li> </ul> |  |  |  |  |  |
|           | W   |                |                |                | ŀ                                |                |                                           |                |                 | command execution. The 4 bytes                     |  |  |  |  |  |
|           | W   |                |                |                | F                                | א ר            |                                           |                |                 | are commanded against header                       |  |  |  |  |  |
|           | W   |                |                |                | M                                | N              |                                           |                |                 | on Floppy disk.                                    |  |  |  |  |  |
|           | W   |                |                |                | E(                               | TC             |                                           |                |                 |                                                    |  |  |  |  |  |
|           | W   |                |                |                | G                                | PL             |                                           | 1              |                 |                                                    |  |  |  |  |  |
|           | W   |                |                |                | D'                               | TL             |                                           |                |                 |                                                    |  |  |  |  |  |
| Execution |     |                |                |                |                                  |                |                                           |                |                 | Data transfer between the FDD and main system      |  |  |  |  |  |
| Result    | R   |                |                |                | S <sup>-</sup>                   | TO             |                                           |                |                 | Status information after command                   |  |  |  |  |  |
|           | R   |                |                |                | S <sup>-</sup>                   | T1             |                                           |                |                 | execution                                          |  |  |  |  |  |
|           | R   |                |                |                | S <sup>-</sup>                   | T2             |                                           |                |                 |                                                    |  |  |  |  |  |
|           | R   | ******         |                |                | (                                | C C            |                                           |                |                 | Sector ID information after                        |  |  |  |  |  |
|           | R   |                |                |                | H                                | -              |                                           |                |                 | command execution                                  |  |  |  |  |  |
|           | R   |                |                |                | F                                | 7              |                                           |                |                 |                                                    |  |  |  |  |  |
|           | R   |                |                |                | I                                |                |                                           |                |                 |                                                    |  |  |  |  |  |

 NOTES:
 1. Symbols used in this table are described at the end of this section.

 2. D/S should equal binary 1 for all operations.
 3. X = Don't care, usually made to equal binary 0.

| Phase     | R/W    | D7      | D <sub>6</sub> | D <sub>5</sub>    | D4                                          | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub>        | Remarks                                                                                                |  |  |  |  |  |
|-----------|--------|---------|----------------|-------------------|---------------------------------------------|----------------|----------------|----------------|-----------------------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|           |        |         |                |                   | R                                           | lead A Tr      | ack            |                |                       |                                                                                                        |  |  |  |  |  |
| Command   | w      | 0       | MF             | SK                | 0                                           | 0              | 0              | 1              | 0                     | Command Codes                                                                                          |  |  |  |  |  |
|           | W      | х       | х              | Х                 | Х                                           | Х              | HD             | US1            | US <sub>0</sub>       |                                                                                                        |  |  |  |  |  |
|           | W      |         |                |                   | (                                           | с ——           |                |                |                       | Sector ID information prior to                                                                         |  |  |  |  |  |
|           | W      |         |                |                   |                                             | Н              |                |                |                       | command execution                                                                                      |  |  |  |  |  |
|           | W      |         |                |                   |                                             | R              |                |                |                       |                                                                                                        |  |  |  |  |  |
|           | W      |         |                |                   |                                             | N              |                |                |                       |                                                                                                        |  |  |  |  |  |
|           | W      | ·       |                |                   |                                             |                |                |                |                       |                                                                                                        |  |  |  |  |  |
|           | W      |         |                | <u></u>           | —— G                                        | PL             |                |                |                       |                                                                                                        |  |  |  |  |  |
|           | W      |         |                |                   | D                                           | TL             |                |                |                       |                                                                                                        |  |  |  |  |  |
| Execution |        |         |                |                   |                                             |                |                |                |                       | Data transfer between the FDD<br>and main system. FDC reads all<br>data fields from index hole to EOT. |  |  |  |  |  |
| Result    | R      |         |                |                   | S                                           | то             |                |                |                       | - Status information after comman                                                                      |  |  |  |  |  |
|           | R      | ST1     |                |                   |                                             |                |                |                |                       | execution                                                                                              |  |  |  |  |  |
|           | R      |         |                |                   |                                             |                |                |                |                       |                                                                                                        |  |  |  |  |  |
|           | R      |         |                |                   |                                             | с              |                |                |                       | Sector ID information after                                                                            |  |  |  |  |  |
|           | R      |         | •              |                   | <ul> <li>command execution</li> </ul>       |                |                |                |                       |                                                                                                        |  |  |  |  |  |
|           | R      | <u></u> |                | 17 <sup>1</sup> 0 |                                             |                |                |                |                       |                                                                                                        |  |  |  |  |  |
|           | R      |         |                |                   |                                             | -              |                |                |                       |                                                                                                        |  |  |  |  |  |
|           |        |         |                |                   |                                             | Read II        | D              |                |                       |                                                                                                        |  |  |  |  |  |
| Command   | W<br>W | 0<br>X  | MF<br>X        | 0<br>X            | 0<br>X                                      | 1<br>X         | 0<br>HD        | 1<br>US₁       | 0<br>US <sub>0</sub>  | Command Codes                                                                                          |  |  |  |  |  |
| Execution |        |         |                |                   |                                             |                |                |                | -0                    | The first correct ID information on                                                                    |  |  |  |  |  |
| Execution |        |         |                |                   | the cylinder is stored in Data<br>Register. |                |                |                |                       |                                                                                                        |  |  |  |  |  |
| Result    | R      |         |                |                   | S                                           | то ——          |                |                |                       | Status information after command                                                                       |  |  |  |  |  |
|           | R      | ••••    |                |                   | S                                           | T1             |                |                |                       | execution                                                                                              |  |  |  |  |  |
|           | R      |         |                |                   | S                                           | T2             |                |                | and the second second |                                                                                                        |  |  |  |  |  |
|           | R      | <u></u> |                |                   | (                                           | с              |                |                |                       | Sector ID information read during                                                                      |  |  |  |  |  |
|           | R      |         |                |                   |                                             | Н              |                |                |                       | Execution phase from Floppy                                                                            |  |  |  |  |  |
|           | R      |         |                | ·····             |                                             | R              |                |                |                       | Disk.                                                                                                  |  |  |  |  |  |
|           | R      |         |                |                   |                                             | N              |                |                |                       |                                                                                                        |  |  |  |  |  |

NOTES: 1. Symbols used in this table are described at the end of this section.

D/S should equal binary 1 for all operations.
 X = Don't care, usually made to equal binary 0.

| Phase     | R/W | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub>                            | D <sub>4</sub>                     | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub>  |                                                      |  |  |  |  |  |
|-----------|-----|----------------|----------------|-------------------------------------------|------------------------------------|----------------|----------------|----------------|-----------------|------------------------------------------------------|--|--|--|--|--|
|           |     |                |                |                                           | Fo                                 | ormat A 1      | <b>frack</b>   |                |                 |                                                      |  |  |  |  |  |
| Command   | W   | 0              | MF             | 0                                         | 0                                  | 1              | 1              | 0              | 1               | Command Codes                                        |  |  |  |  |  |
|           | W   | х              | х              | х                                         | х                                  | Х              | HD             | US1            | US <sub>0</sub> |                                                      |  |  |  |  |  |
|           | W   |                |                |                                           | 1                                  | N              |                |                |                 | Bytes Sector                                         |  |  |  |  |  |
|           | W   |                |                |                                           | S                                  | SC             |                |                |                 | - Sectors/Track                                      |  |  |  |  |  |
|           | W   |                |                |                                           | G                                  | PL             |                |                |                 | - Gap 3                                              |  |  |  |  |  |
|           | W   |                |                |                                           |                                    | D              |                |                |                 | - Filler byte                                        |  |  |  |  |  |
| Execution |     |                |                |                                           |                                    |                |                |                |                 | FDC formats an entire track.                         |  |  |  |  |  |
| Result    | R   |                |                | an ann an Arris an Arris an Anna an Anna  | S                                  | T0             |                |                |                 | Status information after command                     |  |  |  |  |  |
|           | R   |                |                |                                           | S                                  | T1             |                |                |                 | - execution<br>-                                     |  |  |  |  |  |
|           | R   |                |                |                                           | S                                  | T2             |                |                |                 |                                                      |  |  |  |  |  |
|           | R   |                |                |                                           | (                                  | с ——           | ····           |                |                 | <ul> <li>In this case, the ID information</li> </ul> |  |  |  |  |  |
|           | R   |                |                |                                           | I                                  | н              |                |                |                 | - has no meaning.<br>-                               |  |  |  |  |  |
|           | R   |                |                |                                           |                                    | R              |                |                |                 |                                                      |  |  |  |  |  |
|           | R   |                |                |                                           | -                                  |                |                |                |                 |                                                      |  |  |  |  |  |
|           |     |                |                |                                           | ;                                  | Scan Eq        | ual            |                |                 |                                                      |  |  |  |  |  |
| Command   | W   | MT             | MF             | SK                                        | 1                                  | 0              | 0              | 0              | 1               | Command Codes                                        |  |  |  |  |  |
|           | W   | Х              | Х              | Х                                         | Х                                  | Х              | HD             | US1            | US <sub>0</sub> |                                                      |  |  |  |  |  |
|           | W   |                |                |                                           | (                                  | 0              |                |                |                 | <ul> <li>Sector ID information prior to</li> </ul>   |  |  |  |  |  |
|           | W   |                |                |                                           |                                    | Η              |                |                |                 | command execution                                    |  |  |  |  |  |
|           | W   |                |                |                                           |                                    | R              |                |                |                 | -                                                    |  |  |  |  |  |
|           | W   |                |                |                                           | I                                  | N ———          | ····           |                |                 | -                                                    |  |  |  |  |  |
|           | W   |                |                |                                           | E                                  | OT             |                |                |                 | _                                                    |  |  |  |  |  |
|           | W   |                |                | <u></u> ********************************* | G                                  | PL             |                | ·····          |                 | -                                                    |  |  |  |  |  |
|           | W   |                |                |                                           | D                                  | TL             |                |                |                 | -                                                    |  |  |  |  |  |
| Execution |     |                |                |                                           |                                    |                |                |                |                 | Data compared between the FDD and the main system.   |  |  |  |  |  |
| Result    | R   |                |                |                                           | - Status information after command |                |                |                |                 |                                                      |  |  |  |  |  |
|           | R   |                |                |                                           | S                                  | T1             |                |                |                 | - execution                                          |  |  |  |  |  |
|           | R   |                |                |                                           | -                                  |                |                |                |                 |                                                      |  |  |  |  |  |
|           | R   |                |                |                                           | (                                  | с ——           | ······         |                | <u></u>         | <ul> <li>Sector ID information after</li> </ul>      |  |  |  |  |  |
|           | R   |                |                |                                           | I                                  | н              |                |                |                 | <ul> <li>command execution</li> </ul>                |  |  |  |  |  |
|           | R   |                |                |                                           |                                    | R —            |                | ·······        |                 | -                                                    |  |  |  |  |  |
|           | R   |                |                |                                           |                                    | N              |                |                |                 | -                                                    |  |  |  |  |  |

 NOTES:
 1
 Symbols used in this table are described at the end of this section.

 2
 D/S should equal binary 1 for all operations
 3
 X = Don't care, usually made to equal binary 0

| Phase     | R/W                      | D <sub>7</sub>                         | D <sub>6</sub> | D5                                                                                                              | D <sub>4</sub> | D <sub>3</sub>                        | D <sub>2</sub>                           | D <sub>1</sub>  | D <sub>0</sub>  | Remarks                                        |  |  |  |  |  |
|-----------|--------------------------|----------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------|------------------------------------------|-----------------|-----------------|------------------------------------------------|--|--|--|--|--|
|           |                          |                                        |                |                                                                                                                 | Scan           | Low or                                | Equal                                    |                 |                 |                                                |  |  |  |  |  |
| Command   | W                        | МТ                                     | MF             | SK                                                                                                              | 1              | 1                                     | 0                                        | 0               | 1               | Command Codes                                  |  |  |  |  |  |
|           | W                        | Х                                      | Х              | Х                                                                                                               | х              | Х                                     | HD                                       | US1             | US <sub>0</sub> |                                                |  |  |  |  |  |
|           | w                        |                                        |                |                                                                                                                 | c              | - <u></u>                             |                                          |                 |                 | Sector ID information prior to                 |  |  |  |  |  |
|           | w                        |                                        |                |                                                                                                                 | н              |                                       |                                          |                 | ······          | command execution                              |  |  |  |  |  |
|           | w                        |                                        |                |                                                                                                                 | R              | P                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           | w                        |                                        |                |                                                                                                                 | N              | •                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           | w                        |                                        |                |                                                                                                                 | EO             | т ——                                  |                                          |                 |                 |                                                |  |  |  |  |  |
|           | w                        |                                        |                |                                                                                                                 | GP             | L                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           | W                        |                                        |                |                                                                                                                 | STR            | c                                     |                                          |                 |                 |                                                |  |  |  |  |  |
| Execution |                          |                                        |                |                                                                                                                 |                |                                       |                                          |                 |                 | Data compared between the FDD and main system  |  |  |  |  |  |
| Result    | R                        |                                        |                |                                                                                                                 | ST(            | o c                                   |                                          |                 |                 | Status information after command               |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | ST             | 1                                     |                                          |                 |                 | - execution                                    |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | ST2            | 2                                     |                                          |                 |                 | -                                              |  |  |  |  |  |
|           | R                        | •••••                                  |                |                                                                                                                 | C              |                                       |                                          |                 |                 | Sector ID information after                    |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | H              |                                       |                                          |                 |                 | <ul> <li>command execution</li> </ul>          |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | R              | ·                                     |                                          |                 |                 | -                                              |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | N              |                                       |                                          |                 |                 | -                                              |  |  |  |  |  |
|           |                          |                                        |                |                                                                                                                 | Scan           | High o                                | r Equal                                  |                 |                 |                                                |  |  |  |  |  |
| Command   | w                        | МТ                                     | MF             | SK                                                                                                              | 1              | 1                                     | 1                                        | 0               | 1               | Command Codes                                  |  |  |  |  |  |
|           | W                        | Х                                      | Х              | Х                                                                                                               | Х              | х                                     | HD                                       | US <sub>1</sub> | US <sub>0</sub> |                                                |  |  |  |  |  |
|           | W                        |                                        |                |                                                                                                                 | C              | -                                     |                                          |                 |                 | Sector ID information prior to                 |  |  |  |  |  |
|           | W                        |                                        |                |                                                                                                                 | H              |                                       |                                          |                 |                 | command execution.                             |  |  |  |  |  |
|           | W                        |                                        |                | feasive states in the second state                                                                              | R              | •                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           | W                        |                                        |                |                                                                                                                 | N              |                                       |                                          |                 |                 |                                                |  |  |  |  |  |
|           | W                        |                                        |                |                                                                                                                 | EO             | Т                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           | W                        |                                        |                |                                                                                                                 | GP             | L                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           | W                        | •••••••••••••••••••••••••••••••••••••• |                |                                                                                                                 | STI            | · · · · · · · · · · · · · · · · · · · |                                          |                 |                 |                                                |  |  |  |  |  |
| Execution |                          |                                        |                |                                                                                                                 |                |                                       |                                          |                 |                 | Data compared between the FDD and main system. |  |  |  |  |  |
| Result    | R                        | ·····                                  |                | n an an tao amin' ami | ST(            | 0 0                                   | an a |                 |                 | Status information after command               |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | ST             | 1                                     |                                          |                 |                 | execution                                      |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | ST2            | 2                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           | R                        |                                        |                | ······································                                                                          | C              | ·                                     |                                          |                 |                 | Sector ID information after                    |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | H              | •                                     |                                          |                 |                 | command execution.                             |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | R              |                                       |                                          |                 |                 |                                                |  |  |  |  |  |
|           | R                        |                                        |                |                                                                                                                 | N              | •                                     |                                          |                 |                 |                                                |  |  |  |  |  |
|           |                          |                                        |                |                                                                                                                 | R              | ecalibr                               | ate                                      |                 |                 |                                                |  |  |  |  |  |
| Command   | w                        | 0                                      | 0              | 0                                                                                                               | 0              | 0                                     | 1                                        | 1               | 1               | Command Codes                                  |  |  |  |  |  |
|           | W                        | X                                      | Х              | Х                                                                                                               | X              | Х                                     | 0                                        | US1             | US <sub>0</sub> |                                                |  |  |  |  |  |
| Execution | 1919 - Maria Maria Maria |                                        |                |                                                                                                                 |                |                                       |                                          |                 |                 | Head retracted to Track 0                      |  |  |  |  |  |

NOTES: 1. Symbols used in this table are described at the end of this section.
2. D/S should equal binary 1 for all operations.
3. X = Don't care, usually made to equal binary 0.
### INSTRUCTION SET<sup>1, 2</sup> (Continued)

|           |             | Data Bus       |                |        |                |                |                |                      |                      |                                                                 |
|-----------|-------------|----------------|----------------|--------|----------------|----------------|----------------|----------------------|----------------------|-----------------------------------------------------------------|
| Phase     | R/W         | D <sub>7</sub> | D <sub>6</sub> | D5     | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub>       | D <sub>0</sub>       | Remarks                                                         |
|           |             |                |                |        | Sense          | Interrup       | ot Status      |                      |                      |                                                                 |
| Command   | W           | 0              | 0              | 0      | 0              | 1              | 0              | 0                    | 0                    | Command Codes                                                   |
| Result    | R<br>R      |                |                |        | S<br>P0        | T0<br>CN       |                |                      |                      | Status information about the FDC at the end of seek operation   |
|           |             |                |                |        |                | Specif         | y              |                      |                      |                                                                 |
| Command   | W<br>W      | 0<br>SRT -     | 0              | 0      | 0              | 0              | 0              | 1                    | 1<br>- HUT           | Command Codes                                                   |
|           | V           |                |                |        | HL             |                | Status         |                      | ND                   |                                                                 |
|           |             |                |                |        | Sen            | Se Drive       | Status         |                      |                      |                                                                 |
| Command   | W           | X              | U<br>X         | X      | 0<br>X         | U<br>X         | 1<br>0         | US <sub>1</sub>      | US <sub>0</sub>      | Command Codes                                                   |
| Result    | R           |                |                |        | S              | ТЗ ———         |                |                      |                      | Status information about FDD                                    |
|           |             |                |                |        |                | Seek           |                |                      |                      |                                                                 |
| Command   | W<br>W<br>W | 0<br>X         | 0<br>X         | 0<br>X | 0<br>X         | 1<br>X         | 1<br>HD        | 1<br>US <sub>1</sub> | 1<br>US <sub>0</sub> | Command Codes                                                   |
| Execution |             |                |                |        |                |                |                |                      |                      | Head is positioned over proper cylinder on diskette.            |
|           |             |                |                |        |                | Invalid        |                |                      |                      |                                                                 |
| Command   | W           |                |                |        | — Invalıd      | Codes -        |                |                      |                      | Invalid Command Codes<br>(NoOp—FDC goes into Standby<br>state.) |
| Result    | R           |                |                |        | S              | то ——          |                |                      |                      | STO = 80(H)                                                     |

NOTES: 1. Symbols used in this table are described at the end of this section 2. D/S should equal binary 1 for all operations.

3. X = Don't care, usually made to equal binary 0.

DMA mode, no interrupts are generated during the Execution phase. The Z765A generates DRQs (DMA Requests) when each byte of data is available. The DMA Controller responds to this request with both a DACK (DMA Acknowledge) = 0 and an RD (Read signal) = 0. When the DMA Acknowledge signal goes Low (DACK = 0), then the DMA request is cleared (DRQ = 0). If a Write command has been issued, a WR signal appears instead of RD. After the Execution phase has been completed [Terminal Count (TC) has occurred] or the last sector on the cylinder (EOT) read/written, then an interrupt occurs (INT = 1) which signifies the beginning of the Result phase, the interrupt is automatically cleared (INT = 0).

The  $\overline{RD}$  or  $\overline{WR}$  signals should be asserted while  $\overline{DACK}$  is true. The  $\overline{CS}$  signal is used in conjunction with  $\overline{RD}$  and  $\overline{WR}$  as a gating function during programmed I/O operations.  $\overline{CS}$  has no effect during DMA operations. If the non-DMA mode is chosen, the  $\overline{DACK}$  signal should be pulled up to  $V_{CC}$ .

During the Result phase all bytes shown in the Command Table must be read. For example, the Read Data command

#### **POLLING FEATURE OF THE Z765A**

After Reset is sent to the Z765A, the Unit Select lines  $US_0$  and  $US_1$  automatically go into a polling mode (Figure 5). Between commands (and between step pulses in the Seek command) the Z765A polls all four FDDs looking for a change in the Ready line from any of the drives. If the Ready line changes state (usually due to a door opening or closing), then the Z765A generates an interrupt. When Status register 0 (STO) is read (after Sense Interrupt Status is

has seven bytes of data in the Result phase; all seven bytes must be read to successfully complete the Read Data command and allow the Z765A to accept a new command.

The Z765A contains five Status registers. The Main Status register can be read at any time by the processor. The other four Status registers (ST0, ST1, ST2, and ST3) are available only during the Result phase and can be read only after completing a command. The particular command that has been executed determines how many of the Status registers are read.

The bytes of data which are sent to the Z765A to form the Command phase and are read out of the Z765A in the Result phase must occur in the order shown in the Command Table. That is, the Command Code must be sent first and the other bytes sent in the prescribed sequence. No foreshortening of the Command or Result phases is allowed. After the last byte of data in the Command phase is sent to the Z765A, the Execution phase automatically starts. In a similar fashion, when the last byte of data is read out in the Result phase, the command is automatically ended and the Z765A is ready for a new command.

issued), Not Ready (NR) is indicated. The polling of the Ready line by the Z765A occurs continuously between commands, thus notifying the processor which drives are on or off line. Each drive is polled every 1.024 ms except during the Read/Write commands. When used with a 4 MHz clock for interfacing to minifloppies, the polling rate is 2.048 ms.



Figure 5. Polling Features

#### COMMANDS

#### **Read Data**

A set of nine (9) byte words are required to place the FDC into the Read Data Mode. After the Read Data command is issued, the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify command), and begins reading ID Address Marks and ID fields. When the current sector number (R) stored in the ID Register (IDR) compares with the sector number read off the diskette, then the FDC, via the data bus, outputs data byte-to-byte from the data field to the main system.

After completion of the read operation from the current sector, the Sector Number is incremented by one, and the

data from the next sector is read and output on the data bus. This continuous read function is called a Multi-Sector Read Operation. The Read Data command can be terminated by the receipt of a TC signal which should be issued when the DACK for the last byte of data is sent. Upon receipt of this signal, the FDC stops outputting data to the processor, but continues to read data from the current sector, checks Cyclic Redundancy Count (CRC), and at the end of the sector, terminates the Read Data command. The amount of data which can be handled with a single command to the FDC depends upon multitrack (MT), MFM/FM (MF), and Number of Bytes/Sector (N). Table 3 shows the Transfer Capacity.

| Multi-Track<br>MT | MFM/FM<br>MF | Bytes/Sector<br>N | Maximum Transfer Capacity<br>(Bytes/Sector)<br>(Number of Sectors) | Final Sector<br>Read from<br>Diskettes |  |
|-------------------|--------------|-------------------|--------------------------------------------------------------------|----------------------------------------|--|
| 0                 | 0            | 00                | (128) (26) = 3,328                                                 | 26 at Side 0                           |  |
| 0                 | 1            | 01                | (256) $(26) = 6,656$                                               | or 26 at Side 1                        |  |
| 1                 | 0            | 00                | (128) (52) = 6,656                                                 | 06 at Side 1                           |  |
| 1                 | 1            | 01                | (256) (52) = 13,312                                                | 26 at Side 1                           |  |
| 0                 | 0            | 01                | (256) (15) = 3,840                                                 | 15 at Side 0                           |  |
| 0                 | 1            | 02                | (512) (15) = 7,680                                                 | or 15 at Side 1                        |  |
| 1                 | 0            | 01                | (256) (30) = 7,680                                                 | 1E at Sida 1                           |  |
| 1                 | 1            | 02                | (512) $(30) = 15,360$                                              | 15 at 5ide 1                           |  |
| 0                 | 0            | 02                | (512) (8) = 4,096                                                  | 8 at Side 0                            |  |
| 0                 | 1            | 03                | (1024) $(8) = 8,192$                                               | or 8 at Side 1                         |  |
| 1                 | 0            | 02                | (512) (16) = 8,192                                                 | 0 at Cida 1                            |  |
| 1                 | 1            | 03                | (1024) $(16) = 16,384$                                             | 8 at Side 1                            |  |

#### Table 3. Transfer Capacity

MT allows the FDC to read data from both sides of the diskette. For a particular cylinder, data is transferred starting at Sector 1, Side 0 and completing at the last sector, Sector L, Side 1. This function pertains to only one cylinder (the same track) on each side of the diskette.

When N = 0, then DTL defines the data length which the FDC must treat as a sector. If DTL is smaller than the actual data length in a Sector, the data beyond DTL in the Sector is not sent to the Data Bus. The FDC internally reads the complete sector performing the CRC check and, depending upon the manner of command termination, may perform a Multi-Sector Read Operation. When N is non-zero, then DTL has no meaning and should be set to FF<sub>H</sub>.

At the completion of the Read Data Command the head is unloaded, after the Head Unload Time Interval specified in the Specify Command has elapsed. If the processor issues another command before the head unloads, there is no head settling time between subsequent reads. This time saved is particularly valuable when a diskette is copied. If the FDC twice detects the index hole without finding the right sector (R), then the FDC sets Status register 1's No Data (ND) flag to 1, and terminates the Read Data command. (Status register 0 also has bits 7 and 6 set to 0 and 1 respectively.)

After reading the ID and Data fields in each sector, the FDC checks the CRC bytes. If a read error is detected indicating incorrect CRC in the ID field, the FDC sets Status register 1's Data Error (DE) flag to 1, and if a CRC error occurs in the Data Field, the FDC also sets Status register 2's Data Error in Data Field (DD) flag to 1, and terminates the Read Data command. (Status register 0, bit 7 = 0, bit 6 = 1.)

If the FDC reads a Deleted Data Address Mark off the diskette, and the SK bit D in the first Command Word = 0, then the FDC sets Status register 2's Control Mark (CM) flag to 1, and after reading all the data in the sector, terminates the Read Data command. If SK = 1, the FDC skips the sector with the Deleted Data Address Mark and reads the next sector. When SK = 1, the CRC bits in the deleted data field are not checked.

During disk data transfers between the FDC and the processor, via the data bus, the FDC must be serviced by the processor every 27µs in the FM Mode, and every 13µs in the MFM Mode, or the FDC sets Status register 1's Overrun (OR) flag to 1, and terminates the Read Data command.

If the processor terminates a read or write operation in the FDC, then the ID information in the Result Phase is dependent upon the state of the MT bit and EOT byte. Table 4 shows the values for C, H, R, and N when the processor terminates the command.

|    |    | Final Sector Transferred | ID    | Information | at Result Phas | e  |
|----|----|--------------------------|-------|-------------|----------------|----|
| МТ | HD | to Processor             | С     | н           | R              | N  |
|    | 0  | Less than EOT            | NC    | NC          | R+1            | NC |
| 0  | 0  | Equal to EOT             | C + 1 | NC          | R = 01         | NC |
| Ū  | 1  | Less than EOT            | NC    | NC          | R + 1          | NC |
|    | 1  | Equal to EOT             | C + 1 | NC          | R = 01         | NC |
|    | 0  | Less than EOT            | NC    | NC          | R + 1          | NC |
| 1  | 0  | Equal to EOT             | NC    | LSB         | R = 01         | NC |
| ,  | 1  | Less than EOT            | NC    | NC          | R + 1          | NC |
|    | 1  | Equal to EOT             | C + 1 | LSB         | R = 01         | NC |

| Table 4. C  | . H. R. | and N Values | When Processor | Terminates | Commands |
|-------------|---------|--------------|----------------|------------|----------|
| 10.010 11 0 | , ,     |              |                |            |          |

NOTES: NC (No Change): The same value as the one at the beginning of command execution.

LSB (Least Significant Bit): The least significant bit of H is complemented.

#### Write Data

A set of nine (9) bytes is required to set the FDC in the Write Data mode. After the Write Data command is issued, the FDC loads the head, waits the specified head setting time. and begins reading ID fields. When all four bytes (C, H, R, and N) loaded during the command match the four bytes of the ID field from the diskette, the FDC takes data from the processor byte-by-byte via the data bus and outputs it to the FDD.

After writing data into the current sector, the sector number stored in the R register is incremented by one, and new data is written into the next data field. The FDC continues this Multisector Write Operation until a Terminal Count signal is issued. If a Terminal Count signal is sent to the FDC, it continues writing into the current sector to complete the data field. If the Terminal Count signal is received while a data field is being written, the remainder of the data field is filled with zeros.

The FDC reads the ID field of each sector and checks the CRC bytes. If the FDC detects a read error (CRC error) in one of the ID fields, it sets Status register 1's DE flag to 1, and terminates the Write Data command. (Status register 0, bit 7 = 0, bit 6 = 1.)

The Write command operates in the same manner as the Read command for the following items:

- Transfer capacity
- End of cylinder (EN) flag
- No data (ND) flag
- Head unload time interval

- ID information when the processor terminates command
- Definition of DTL when N = 0 and when N  $\neq$  0

Refer to the Read Data command for details.

In the Write Data mode, data transfers between the processor and FDC via the data bus, must occur every 27 us in the FM mode and every 13µs in the MFM mode. If the time interval between data transfers is longer, then the FDC sets Status register 1's Overrun (OR) flag to 1, and terminates the Write Data command. (Status register 0, bit 7 = 0, bit 6 = 1.)

#### Write Deleted Data

This command is the same as the Write Data command except a Deleted Data Address mark, instead of the normal Data Address mark, is written at the beginning of the data field.

#### **Read Deleted Data**

This command is the same as the Read Data command except that when the FDC detects a Data Address mark at the beginning of a data field and SK = 0, the FDC reads all the data in the sector and sets Status register 2's CM flag to 1, and terminates the command. If SK = 1, then the FDC skips the sector with the Data Address mark and reads the next sector.

#### Read Track

This command is similar to the Read Data command except that this is a continuous Read operation where the entire data field from each of the sectors is read. Immediately after sensing the index hole, the FDC starts reading all data fields on the track as continuous blocks of data. If the FDC finds an error in the ID or Data CRC check bytes, it continues to read data from the track. The FDC compares the ID information read from each sector with the value stored in the IDR and, if there is no comparison, sets Status register 1's ND flag to 1. Multitrack or skip operations are not allowed with this command.

This command terminates when the number of sectors read is equal to EOT. If the FDC does not find an ID Address mark on the diskette after it senses the index hole for the second time, it sets Status register 1's Missing Address mark (MA) flag to 1 and terminates the command. (Status Register 0, bit 7 = 0, bit 6 = 1.)

#### Read ID

The Read ID command gives the present position of the recording head. The FDC stores the values from the first ID field it can read. If no proper ID Address mark is found on the diskette before the index hole is encountered for the second time, Status register 1's MA flag is set to 1; if no data is found, Status register 1's No Data (ND) flag is set to 1. The command is then terminated with STO bit 7 = 0 and bit 6 = 1. During this command, data transfer between FDC and the CPU occurs only during the result phase.

#### Format Track

The Format command allows an entire track to be formatted. After the index hole is detected, data is written on the diskette; Gaps, Address marks, ID fields and data fields, all per the IBM 3740 Single Density format or IBM System 34 Double Density format, are recorded. The processor, during the command phase, supplies values i.e., Number of bytes/sector (N), Sectors Cylinder (SC), Gap Length (GPL), and Data Pattern (D) which determine the particular format to be written.

The data field is filled with the byte of data stored in D. The ID field for each sector is supplied by the processor; that is, four data requests per sector are made by the FDC for Cylinder number (C), Head number (H), Sector number (R), and Number of bytes/sector (N). This allows diskette formatting with nonsequential sector numbers.

The processor must send new values for C, H, R, and N to the Z765A for each sector on the track. If FDC is set for the DMA mode, it issues four DMA requests per sector. If it is set for the Interrupt mode, it issues four interrupts per sector and the processor must supply C, H, R, and N loads for each sector. The contents of the R register are incremented by 1 after each sector is formatted; thus, the R register contains a value of R when it is read during the Result phase. This incrementing and formatting continues for the whole track until the FDC detects the index hole for the second time, whereupon it terminates the command.

If the Fault signal is received from the FDD at the end of a Write operation, the FDC sets Status register 0's EC flag to 1

and terminates the command after setting Status register 0, bit 7 to 0 and bit 6 to 1. Also the loss of a Ready signal at the beginning of a command execution phase causes Status register 0, bit 7 and 6 to be set to 0 and 1 respectively.

Table 5 shows the sector size relationship between N, SC, and GPL.

Table 5. Functional Description of Commands

| Format            | Sector Size      | N      | SC     | GPL <sup>1</sup> | GPL <sup>2, 3</sup> |
|-------------------|------------------|--------|--------|------------------|---------------------|
|                   | 8" Star          | dard   | Floppy |                  |                     |
|                   | 128 bytes sector | 00     | 1A     | 07               | 1B                  |
|                   | 256              | 01     | 0F     | 0E               | 2A                  |
| EM Modo           | 512              | 02     | 08     | 1B               | ЗА                  |
| 1 WI WOUE         | 1024             | 03     | 04     | 47               | 8A                  |
|                   | 2048             | 04     | 02     | C8               | FF                  |
|                   | 4096             | 05     | 01     | C8               | FF                  |
|                   | 256              | 01     | 1A     | 0E               | 36                  |
|                   | 512              | 02     | 0F     | 1B               | 54                  |
| MFM               | 1024             | 03     | 08     | 35               | 74                  |
| Mode <sup>4</sup> | 2048             | 04     | 04     | 99               | FF                  |
|                   | 4096             | 05     | 02     | C8               | FF                  |
|                   | 8192             | 06     | 01     | C8               | FF                  |
|                   | 51/4"            | Minifl | орру   |                  |                     |
|                   | 128 bytes/sector | 00     | 12     | 07               | 09                  |

|                   | 128 bytes/sector | 00 | 12 | 07 | 09 |
|-------------------|------------------|----|----|----|----|
|                   | 128              | 00 | 10 | 10 | 19 |
| FM Mode           | 256              | 01 | 08 | 18 | 30 |
| 1 Williode        | 512              | 02 | 04 | 46 | 87 |
|                   | 1024             | 03 | 02 | C8 | FF |
|                   | 2048             | 04 | 01 | C8 | FF |
|                   | 256              | 01 | 12 | 0A | 0C |
|                   | 256              | 01 | 10 | 20 | 32 |
| MFM               | 512              | 02 | 08 | 2A | 50 |
| Mode <sup>4</sup> | 1024             | 03 | 04 | 80 | F0 |
|                   | 2048             | 04 | 02 | C8 | FF |
|                   | 4096             | 05 | 01 | C8 | FF |

NOTES: 1. Suggested values of GPL in Read or Write commands to avoid splice point between data field and ID field of contiguous sections.

2. Suggested values of GPL in format command.

3. All values except sector size are hexidecimal.

 In MFM mode FDC cannot perform a Read/Write format operation with 128 bytes sector. (N = 00)

#### **Scan Commands**

The Scan commands allow comparison of data read from the diskette and data supplied from the main system. The FDC compares the data on a byte-by-byte basis and looks for a sector of data which meets the conditions of  $D_{FDD} = D_{Processon} D_{FDD} \leq D_{Processon}$  or  $D_{FDD} \geq D_{Processon}$  The hexadecimal byte of FF from memory or from FDD can be used as a mask byte because it always meets the condition of the comparison. One's complement arithmetic is used for comparison (FF = largest number, 00 = smallest number). After a whole sector of data is compared, if the conditions are not met, the sector number is incremented (R + STP  $\rightarrow$  R) and the scan operation continues until one of the following conditions occur: the conditions for scan are met (equal, low, or high), the last sector on the track is reached (EOT), or the terminal count (TC) signal is received.

If the conditions for scan are met, the FDC sets the Status register 2's Scan Hit (SH) flag to 1 and terminates the Scan command. If the conditions for scan are not met between the starting sector number (R) and the last sector on the cylinder (EOT), then the FDC sets Status register 2's Scan Not Satisfied (SN) flag to 1, and terminates the Scan command. During the scan operation, the receipt of a signal from the processor or DMA controller causes the FDC to complete the comparison of the particular byte in process and then to terminate the command. Table 6 shows the status of bits SH and SN under various conditions of Scan.

| Table | 6. |
|-------|----|
|-------|----|

|            | Status R   | egister 2  |                                           |
|------------|------------|------------|-------------------------------------------|
| Command    | Bit 2 = SN | Bit 3 = SH | Comments                                  |
| Scan Equal | 0          | 1          | D <sub>FDD</sub> = D <sub>Processor</sub> |
| Oban Equa  | 1          | 0          | D <sub>FDD</sub> ≠ D <sub>Processor</sub> |
| Scanlow    | 0          | 1          | D <sub>FDD</sub> = D <sub>Processor</sub> |
| or Equal   | 0          | 0          | D <sub>FDD</sub> < D <sub>Processor</sub> |
|            | 1          | 0          | D <sub>FDD</sub> > D <sub>Processor</sub> |
| Scan High  | 0          | 1          | D <sub>FDD</sub> = D <sub>Processor</sub> |
| or Equal   | 0          | 0          | D <sub>FDD</sub> > D <sub>Processor</sub> |
|            | 1          | Û          | D <sub>FDD</sub> < D <sub>Processor</sub> |

If the FDC encounters a Deleted Data Address mark on one of the sectors and SK = 0, then it regards the sector as the last sector on the cylinder, sets Status register 2's Control Mark (CM) flag to 1 and terminates the command. If SK = 1, the FDC skips the sector with the Deleted Address mark, reads the next sector, and sets Status register 2's Control Mark (CM) flag to 1 to show that a Deleted sector has been encountered.

When either the Step (STP) (contiguous sectors = 01 or alternate sectors = 02) sectors are read or the Multitrack

(MT) is programmed, the last sector on the track must be read. For example, if STP = 02, MT = 0, the sectors are numbered sequentially 1 through 26 and the Scan command is started at sector 21, the following happens. Sectors 21, 23, and 25 are read, then the next sector, 26, is skipped and the index hole is encountered before the EOT value of 26 can be read resulting in an abnormal termination of the command. If the EOT had been set at 25 or the scanning started at sector 20, then the Scan command would be completed in a normal manner.

During the Scan command, data is supplied by either the processor or DMA Controller for comparison against the data read from the diskette. In order to avoid having Status register 1's Overrun (OR) flag set, it is necessary to have the data available in less than  $27\mu$ s (FM mode) or  $13\mu$ s (MFM mode). If an Overrun occurs, the FDC ends the command with Status register 0, bit 7 cleared to 0 and bit 6 set to 1.

#### Seek

The Read/Write head within the FDD is moved from cylinder to cylinder under control of the Seek command. The FDC has four independent Present Cylinder registers for each drive which are cleared only after the Recalibrate command. The FDC compares the Present Cylinder Number (PCN) which is the current head position with the New Cylinder Number (NCN), and if there is a difference, performs the following operations:

- PCN < NCN: Direction signal to FDD set to 1, and Step Pulses are issued. (Step In)
- PCN > NCN: Direction signal to FDD cleared to 0, and Step Pulses are issued. (Step Out)

The rate at which Step pulses are issued is controlled by Stepping Rate Time (SRT) in the Specify command. After each Step pulse is issued NCN is compared against PCN, and when NCN = PCN, Status register 0's Seek End (SE) flag is set to 1, and the command is terminated. At this point FDC interrupt goes High. Bits  $D_0$ - $D_3$  in the Main Status register are set during the Seek operation and are cleared by the Sense Interrupt Status command.

During the command phase of the Seek operation the FDC is in the FDC Busy state, but during the execution phase it is in the Nonbusy state. While the FDC is in the Nonbusy state, another Seek command may be issued, and in this manner parallel Seek operations may be done on up to four drives at once. No other command can be issued for as long as the FDC is in the process of sending step pulses to any drive.

If an FDD is in a Not Ready state at the beginning of the command execution phase or during the Seek operation, then Status register 0's Not Ready (NR) flag is set to 1, and the command is terminated after bit 7 is set to 1 and bit 6 to 0.

If writing three bytes of Seek command exceeds  $150\mu$ s, the timing between the first two step pulses may be 1ms shorter than that set in the Specify command.

#### Recalibrate

The function of this command is to retract the Read/Write head within the FDD to the Track 0 position. The FDC clears the contents of the PCN counter and checks the status of the Track 0 signal from the FDD. As long as the Track 0 signal is Low, the Direction signal remains 0 and step pulses are issued. When the Track 0 signal goes High, the Status register 0's SE flag is set to 1 and the command is terminated. If the Track 0 signal is still Low after 77 step pulses have been issued, the FDC sets Status register 0's SE and Equipment Check (EC) flags to 1s and terminates the command after Status register 0, bit 7 is cleared to 0 and bit 6 is set to 1.

The ability to do overlap Recalibrate commands to multiple FDDs and the loss of the Ready signal, as described in the Seek command, also applies to the Recalibrate command. If the Diskette has more than 77 tracks, the Recalibrate command should be issued twice, in order to position the Read/Write head to Track 0.

#### Sense Interrupt Status

An interrupt signal is generated by the FDC for one of the following reasons:

- 1. Upon entering the Result phase of command: Read Track
  - Read Data
  - □ Write Data
  - Read ID Write Deleted Data Format Track
  - Read Deleted Data □ Scan
- 2. Ready Line of FDD changes state
- 3. End of Seek or Recalibrate command
- 4. During Execution phase in the non-DMA mode

Interrupts caused by reasons 1 and 4 occur during normal command operations and are easily discernible by the processor. During an execution phase in non-DMA mode, D<sub>5</sub> in the Main Status Register is High. Upon entering the Result phase this bit is cleared. Reasons 1 and 4 do not require Sense Interrupt Status commands. The interrupt is cleared by Reading/Writing data to the FDC. Interrupts caused by reasons 2 and 3 may be uniquely identified with the aid of the Sense Interrupt Status command which resets the Interrupt signal and, via bits 5, 6, and 7 of Status register 0, identifies the cause of the interrupt (Table 7).

**Table 7. Interrupt Identification** 

| Seek End          | Interru | pt Code |                                                           |
|-------------------|---------|---------|-----------------------------------------------------------|
| Bit 5 Bit 6 Bit 7 |         | Bit 7   | Cause                                                     |
| 0                 | 1       | 1       | Ready Line changed state, either polarity                 |
| 1                 | 0       | 0       | Normal Termination of Seek<br>or Recalibrate command      |
| 1                 | 1       | 0       | Abnormal Termination of<br>Seek or Recalibrate<br>command |

The Sense Interrupt Status command is used in conjunction. with the Seek and Recalibrate commands which have no result phase. When the disk has reached the desired head position, the Z765A sets the interrupt line true. The host CPU must then issue a Sense Interrupt Status command to determine the actual cause of the interrupt, which could be Seek End or a change in ready status from one of the drives. Figure 6 is a graphic example.

#### Specify

The Specify command sets the initial values for each of the three internal timers. The Head Unload Time (HUT) defines the time from the end of the execution phase of one of the Read/Write commands to the head unload state. This timer is programmable from 16 to 240ms in increments of 16ms (01 = 16ms, 02 = 32ms...OF<sub>16</sub> = 240ms). The Step Rate Time (SRT) defines the time interval between adjacent step pulses. This timer is programmable from 1 to 16ms in increments of 1ms (F = 1ms, E = 2ms, and D = 3ms). The Head Load Time (HLT) defines the time between the Head Load signal's going High and the start of the Read/Write operation. This timer is programmable from 2 to 254ms in increments of 2ms (01 = 2ms, 02 = 4ms, 03 = 6ms...7F = 254ms).

The time intervals mentioned are a direct function of the 8MHz clock: if the clock were reduced to 4MHz (minifloppy) application), all time intervals would be increased by a factor of 2.

The choice of a DMA or non-DMA operation is made by the Non-DMA (ND) bit. When this bit is High (ND = 1), the Non-DMA mode is selected; when ND = 0, the DMA mode is selected.

#### Sense Drive Status

The processor uses this command to obtain the status of the FDDs. Status register 3 contains the Drive Status information stored internally in FDC registers.

#### Invalid

If an Invalid command (not defined above) is sent to the FDC, then the FDC terminates the command after Status Register 0 bit 7 is set to 1 and bit 6 to 0. No interrupt is generated by the Z765A during this condition. Bits 6 and 7 (DIO and RQM) in the Main Status register are both High, indicating to the processor that the Z765A is in the Result phase and the contents of Status register 0 (STO) must be read. When the processor reads Status register 0, it finds an 80<sub>H</sub> indicating the receipt of an Invalid command.

A Sense Interrupt Status command must be sent after a Seek or Recalibrate Interrupt, otherwise the FDC considers the next command as an Invalid command.

This command may be used as a No-Op command to place the FDC in a standby or No Operation state.





#### **AC CHARACTERISTICS**

 $T_A = -10$  °C to + 70 °C;  $V_{CC} = +5V \pm 5\%$  unless otherwise specified.

| Number | Symbol                 | Parameter                                                 | Min | Typ <sup>1</sup> | Max | Unit | Test Condition           |
|--------|------------------------|-----------------------------------------------------------|-----|------------------|-----|------|--------------------------|
|        |                        |                                                           | 120 | 125              | 500 | ns   |                          |
| 1      | TcC                    | Clock Cycle Time                                          |     | 125              |     | ns   | 8" FDD                   |
|        |                        |                                                           |     | 250              |     | ns   | 51/4" FDD                |
| 2      | TwCh                   | Clock Width (High)                                        | 40  |                  |     | ns   |                          |
| 3      | TrC                    | Clock Rise Time                                           |     |                  | 20  | ns   |                          |
| 4      | TfC                    | Clock Fall Time                                           |     |                  | 20  | ns   |                          |
| 5      | TsAR                   | D/S, CS, DACK to RD ↓ Setup Time                          | 0   |                  |     | ns   |                          |
| 6      | ThRA                   | D/S, CS, DACK from RD ↑ Hold Time                         | 0   |                  |     | ns   |                          |
| 7      | TwRD                   | RD Width                                                  | 250 |                  |     | ns   |                          |
| 8      | TdRDf (Do)             | RD ↓ to Data Output Delay                                 |     |                  | 200 | ns   | $C_{1} = 100  \text{pf}$ |
| 9      | TdRDr (Dz)             | RD ↑ to Data Float Delay                                  | 20  |                  | 100 | ns   | $C_{I} = 100  \text{pf}$ |
| 10     | TsCS(WRf)              | Control Signal (D/S, CS, DACK) to<br>WR ↓ Setup Time      | 0   |                  |     | ns   |                          |
| 11     | ThCS(WRr)              | Control Signal (D/S, CS, DACK) from<br>WR ↑ Hold Time     | 0   |                  |     | ns   |                          |
| 12     | TwWR                   | WR Width                                                  | 250 |                  |     | ns   |                          |
| 13     | TsD(WRr)               | Data to WR ↑ Setup Time                                   | 150 |                  |     | ns   |                          |
| 14     | ThD(WRr)               | Data from WR ↑ Hold Time                                  | 5   |                  |     | ns   |                          |
| 15     | TdRDr(INT)             | RD ↑ to INT Delay Time                                    |     |                  | 500 | ns   |                          |
| 16     | TdWRr(INT)             | WR ↑ to INT Delay Time                                    |     |                  | 500 | ns   |                          |
| 17     | TcDRQ                  | DRQ Cycle Time                                            | 13  |                  |     | μs   |                          |
| 18     | TdDRQ(DACK)            | DACK ↓ to DRQ ↓ Delay                                     |     |                  | 200 | ns   |                          |
| 19     | TdDACK(DRQ)            | DRQ ↑ to DACK ↓ Delay                                     | 200 |                  |     | ns   | TcC = 125 ns             |
| 20     | TwDACK                 | DACK Width                                                | 2   |                  |     | TcC  |                          |
| 21     | TwTC                   | TC Width                                                  | 1   |                  |     | TcC  |                          |
| 22     | TwRST                  | Reset Width                                               | 14  |                  |     | TcC  |                          |
|        |                        |                                                           |     | 4                |     | μS   | $MFM = 0 5^{1/4}$ "      |
| 23     | ToWCK                  | WCK Cycle Time                                            |     | 2                |     | μs   | $MFM = 1 5^{1/4}$ "      |
| 20     | TOWER                  | work cycle nine                                           |     | 2                |     | μs   | MFM = 0 8''              |
|        |                        |                                                           |     | 1                |     | μs   | MFM = 1 8"               |
| 24     | TwWCKh                 | WCK Width (High)                                          | 80  | 250              | 350 | ns   |                          |
| 25     | TrWCK                  | WCK Rise Time                                             |     |                  | 20  | ns   |                          |
| 26     | TfWCK                  | WCK Fall Time                                             |     |                  | 20  | ns   |                          |
| 27     | TdWCKr(PS)             | WCK ↑ to Preshift Delay Time                              | 20  |                  | 100 | ns   |                          |
| 28     | TdWCKr(WEr)            | WCK ↑ to WE ↑ Delay Time                                  | 20  |                  | 100 | ns   |                          |
| 29     | TdWCKr(WDA)            | WCK ↑ to WDA Delay Time                                   | 20  |                  | 100 | ns   |                          |
| 30     | TwRDDh                 | RDD Width (High)                                          | 40  |                  |     | ns   |                          |
|        |                        |                                                           |     | 4                |     | μs   | $MFM = 0 5^{1/4}''$      |
| 31     | TWCY                   | Window Cycle Time                                         |     | 2                |     | μs   | $MFM = 1 5^{1/4''}$      |
|        |                        |                                                           |     | 2                |     | μs   | MFM = 0.8''              |
|        |                        |                                                           |     | 1                |     | μs   |                          |
| 32     | Tsw(RDDh)<br>ThW(RDDl) | Window to RDD ↑ Setup Time<br>Window from RDD ↓ Hold Time | 15  |                  |     | ns   |                          |
| 33     | TsUS(RWh)              | Unit Select to RW/SEEK † Setup Time                       | 12  |                  |     | μs   |                          |
| 34     | TsRWr(DIR)             | RW/SEEK ↑ to LCT/DIR Setup Time                           | 7   |                  |     | μs   |                          |
| 35     | TsDIR(STEPr)           | LCT/DIR to STEP † Setup Time                              | 1   |                  |     | μs   |                          |
| 36     | ThUS(STEPI)            | Unit Select from STEP ↓ Hold Time                         | 5   |                  |     | μs   |                          |

NOTES. 1. Typical values for  $T_A = 25 \,^{\circ}$ C and nominal supply voltage. 2. Under software control, the range is from 1 ms to 16 ms at 8 MHz clock period.

AC CHARACTERISTICS (Continued)  $T_A = -10$  °C to + 70 °C;  $V_{CC} = +5V \pm 5\%$  unless otherwise specified.

| Number | Symbol       | Parameter                                                                                         | Min                | Typ <sup>1</sup> | Мах    | Unit | Test Condition |
|--------|--------------|---------------------------------------------------------------------------------------------------|--------------------|------------------|--------|------|----------------|
| 37     | TwSTEPh      | STEP Width (High)                                                                                 | 6                  | 7                | 8      | μS   |                |
| 38     | TcSTEP       | STEP Cycle Time                                                                                   | 16                 | Note 2           | Note 2 | μs   |                |
| 39     | TwFRh        | FAULT RESET Width (High)                                                                          | 8                  |                  | 10     | μ    |                |
| 40     | TwWDAh       | Write Data (WDA) Width (High)                                                                     | T <sub>0</sub> -50 |                  |        | ns   |                |
| 41     | ThUS(SEEKf)  | Unit Select from RW/SEEK ↓ Hold Time                                                              | 15                 |                  |        | μs   |                |
| 42     | ThSEEK(DIR)  | RW/SEEK from LCT/DIR Hold Time                                                                    | 30                 |                  |        | μs   |                |
| 43     | ThDIR(STEPf) | LCT/DIR from STEP ↓ Hold Time                                                                     | 24                 |                  |        | μs   |                |
| 44     | TwIDX        | INDEX Width (High and Low)                                                                        | 10                 |                  |        | TcC  |                |
| 45     | TdDRQh(RDI)  | DRQ ↑ to RD ↓ Delay Time                                                                          | 800                |                  |        | μs   |                |
| 46     | TdDRQh(WRI)  | DRQ ↑ to WR ↓ Delay Time                                                                          | 250                |                  |        | μs   |                |
| 47     | TdDRQh(RWh)  | DRQ $\uparrow$ to $\overrightarrow{RD}$ $\uparrow$ or $\overrightarrow{WR}$ $\uparrow$ Delay Time |                    |                  | 12     | μs   |                |

NOTES. 1 Typical values for  $T_A = 25 \,^{\circ}$ C and nominal supply voltage. 2 Under software control, the range is from 1 ms to 16 ms at 8 MHz clock period

#### **Processor Read Operation**



### **Processor Write Operation**



### **DMA Operation**



### **FDD Write Operation**



|        | Preshift 0 | Preshift 1 |
|--------|------------|------------|
| Normal | 0          | 0          |
| Late   | 0          | 1          |
| Early  | 1          | 0          |
|        |            |            |

**Seek Operation** 





#### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25 \,^{\circ}C$ 

| Operating Temperature   | 0°C to + 70°C                                  |
|-------------------------|------------------------------------------------|
| Storage Temperature     | $.-65^{\rm o}{\rm C}$ to $+150^{\rm o}{\rm C}$ |
| All Output Voltages     |                                                |
| All Input Voltages      | $\ldots \ldots3V$ to $+7V$                     |
| Supply Voltage $V_{CC}$ | $\ldots \ldots3V$ to $+7V$                     |
| Power Dissipation       | 1W                                             |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above these indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **DC CHARACTERISTICS**

 $T_A = 0$  °C to + 70 °C;  $V_{CC} = +5V \pm 5\%$  unless otherwise specified.

| Symbol          | Parameter                           | Min   | Тур⁺ | Max                   | Unit | <b>Test Condition</b>    |
|-----------------|-------------------------------------|-------|------|-----------------------|------|--------------------------|
| VIL             | Input Low Voltage                   | -0.3  |      | 0.8                   | V    |                          |
| VIH             | Input High Voltage                  | 2.0   |      | Vcc                   | V    |                          |
| V <sub>OL</sub> | Output Low Voltage                  |       |      | 0.40                  | V    | l <sub>OL</sub> = 2.0 mA |
| V <sub>OH</sub> | Output High Voltage                 | 2.4   |      | Vcc                   | V    | $I_{OH} = -200 \mu A$    |
| VILC            | Input Low Voltage (CLK + WR Clock)  | - 0.3 |      | 0.45                  | V    |                          |
| VIHC            | Input High Voltage (CLK + WR Clock) | 2.4   |      | V <sub>CC</sub> + 0.3 | V    |                          |
| Icc             | V <sub>CC</sub> Supply Current      |       |      | 150                   | mA   |                          |
|                 | Input Load Current                  |       |      | 10                    | μΑ   | $V_{IN} = V_{CC}$        |
| ILI             | (All Input Pins)                    |       |      | - 10                  | μA   | $V_{IN} = 0V$            |
| LOH             | High Level Output Leakage Current   |       |      | 10                    | μA   | $V_{OUT} = V_{CC}$       |
| ILOL            | Low Level Output Leakage Current    |       |      | - 10                  | μA   | $V_{OUT} = +0.40V$       |

\*Typical values for  $T_A = 25 \,^{\circ}C$  and nominal supply voltage.

#### CAPACITANCE

 $T_A = 25 \,^{\circ}C; f_c = 1 \, MHz; V_{CC} = 0V$ 

| Symbol           | Parameter               | Min | Max | Unit | Test Condition            |
|------------------|-------------------------|-----|-----|------|---------------------------|
| CCLOCK           | Clock Input Capacitance |     | 20  | pF   | All pins except pin under |
| CIN              | Input Capacitance       |     | 10  | pF   | test tied to AC Ground    |
| C <sub>OUT</sub> | Output Capacitance      |     | 20  | pF   |                           |

#### **ORDERING INFORMATION**

Ordering information is available from your local Zilog Sales Office.

Package drawings are in the Package Information section in this book.

Refer to the Literature List for additional documentation.

# Military

# **Products**



# **Military Products**

#### April 1985

Zilog offers high reliability versions of many of our Z8000, Z80, and Z8 logic circuits. Zilog military microcircuits are fabricated, assembled, and tested in accordance with the latest requirements of MIL-STD-883 using the highest quality and reliability standards.

Zilog's multi-million dollar fabrication facility in Nampa, Idaho incorporates the highest quality and latest technological equipment available for semiconductor wafer processing. Our Nampa wafer fabrication line is JAN Mil-M-38510 certified and meets stringent government requirement for process control, facility cleanliness, documentation, and equipment calibration.

Zilog has implemented at our Campbell, California military testing (operations) facility the latest test procedures to ensure maximum performance and reliability in addition to full compliance with the military specifications. Zilog has extensive operator training programs, carefully monitored internal process specification controls, strict equipment maintenance procedures, ongoing research and development, and continuous data management to ensure that Zilog military products represent the industry standard for excellence.

#### **MILITARY SOFTWARE**

#### Ada

Ada, a high-level programming language developed and specified by the U.S. Department of Defense, is designed for use in imbedded applications.

Zilog currently has an Ada Compiler available which implements 90% of the ANSI/Mil-STD-1815A requirements. This Compiler, developed by Irvine Computer Science Corporation (ICSC), features high compile speed and efficient code generation. The compiler generates Z8001 segmented memory or Z8002 nonsegmented memory object code. Full implementation and validation is planned for the Spring of 1985.

#### **JAN MIL-M-38510**

Zilog Military Products has a clear and ongoing commitment to the qualification and production of highreliability JAN Mil-M-38510 QPL components.

Zilog's strong JAN commitment is exemplified by the qualification of our Z8002, Z8002A, Z8400 and Z8400A Military microprocessors. To meet the industry needs for a strong support network, our goal is the qualification of many of our Z8000 peripheral products.

Zilog Military Products has proven its ongoing involvement in the military community and will continue to dedicate resources toward that goal.

#### MIL-STD-883 MILITARY PROCESSED PRODUCT

- Mil-Std-883 establishes uniform methods and procedures for testing microelectronic devices to insure the electrical, mechanical, and environmental integrity and reliability that is required for military applications.
- Mil-Std-883 Class B is the industry standard product assurance level for military ground and aircraft application.
- The total reliability of a system depends upon tests that are designed to stress specific quality and reliability concerns that affect microelectronic products.
- The following tables detail the 100% screening and electrical tests, sample electrical tests, and Qualification/ Quality Conformance testing required.

#### **Zilog Military Product Flow**



# Military Product Cross Reference Products Are Available in MIL-STD-883 Class B Flow

|          |     |     |        |     |      | Pac    | kage     | JAN    |                     |
|----------|-----|-----|--------|-----|------|--------|----------|--------|---------------------|
| Device   |     | Sp  | eed in | MHz |      | C(DIP) | L(LCC)   | MIL-M- |                     |
|          | 2.5 | 4.0 | 6.0    | 8.0 | 10.0 | Pins   | Pins     | 38510  | Description         |
| *Z8001   |     | Х   |        |     |      | 48     | (@) 68   | F      | Z8000 SEG CPU       |
| *Z8001A  |     |     | Х      |     |      | 48     | (@) 68   | F      | Z8000 SEG CPU       |
| *Z8001B  |     |     |        |     | Х    | 48     | (@) 68   | F      | Z8000 SEG CPU       |
| *Z8002   |     | х   |        |     |      | 40     | (†) 44   | Q      | Z8000 NON-SEG CPU   |
| *Z8002A  |     |     | Х      |     |      | 40     | (†) 44   | Q      | Z8000 NON-SEG CPU   |
| *Z8002B  |     |     |        |     | Х    | 40     | (†) 44   | F      | Z8000 NON-SEG CPU   |
| *Z8010   |     | Х   |        |     |      | (†) 48 | (@) 68   |        | Z8000 Z-MMU Z-BUS   |
| *Z8010A  |     |     | Х      |     |      | (†) 48 | (@) 68   |        | Z8000 Z-MMU Z-BUS   |
| *Z8010B  |     |     |        |     | Х    | (†) 48 | (@) 68   |        | Z8000 Z-MMU Z-BUS   |
| Z8030    |     | Х   |        |     |      | 40     | (†) 44   | F      | Z8000 Z-SCC Z-BUS   |
| Z8030A   |     |     | Х      |     |      | 40     | (†) 44   | F      | Z8000 Z-SCC Z-BUS   |
| Z8530    |     | х   |        |     |      | 40     | (†) 44   | F      | Z8000 SCC Multi Bus |
| Z8530A   |     |     | Х      |     |      | 40     | (†) 44   | F      | Z8000 SCC Multi Bus |
| Z8036    |     | Х   |        |     |      | 40     | (†) 44   | F      | Z8000 Z-CIO Z-BUS   |
| Z8036A   |     |     | Х      |     |      | 40     | (†) 44   | F      | Z8000 Z-CIO Z-BUS   |
| Z8536    |     | х   |        |     |      | 40     | (†) 44   | F      | Z8000 CIO Multi Bus |
| Z8536A   |     |     | Х      |     |      | 40     | (†) 44   | F      | Z8000 CIO Multi Bus |
| Z8038    |     | Х   |        |     |      | (@) 40 | (@) 44   | F      | Z8000 Z-FIO Z-BUS   |
| Z8038A   |     |     | Х      |     |      | (@) 40 | (@) 44   | F      | Z8000 Z-FIO Z-BUS   |
| Z8581    |     |     | Х      |     |      | (†) 18 | (TBD) 44 | F      | Z8000 CGC           |
| Z8581-10 |     |     |        |     | Х    | (†) 18 | (TBD) 44 | F      | Z8000 CGC           |
| Z8400    | Х   |     |        |     |      | 40     | (†) 44   | Q      | Z80 CPU             |
| Z8400A   |     | Х   |        |     |      | 40     | (†) 44   | Q      | Z80 CPU             |
| Z8420    | х   |     |        |     |      | 40     | (†) 44   |        | Z80 PIO             |
| Z8420A   |     | Х   |        |     |      | 40     | (†) 44   |        | Z80 PIO             |
| Z8430    | Х   |     |        |     |      | 28     | (†) 44   |        | Z80 CTC             |
| Z8430A   |     | Х   |        |     |      | 28     | (†) 44   |        | Z80 CTC             |
| Z8440    | Х   |     |        |     |      | 40     |          |        | Z80 SIO/0           |
| Z8440A   |     | Х   |        |     |      | 40     |          |        | Z80 SIO/0           |
| Z8441    | х   |     |        |     |      | 40     |          |        | Z80 SIO/1           |
| Z8441A   |     | х   |        |     |      | 40     |          |        | Z80 SIO/1           |
| Z8442    | Х   |     |        |     |      | 40     |          |        | Z80 SIO/2           |
| Z8442A   |     | х   |        |     |      | 40     |          |        | Z80 SIO/2           |
| Z8444    | Х   |     |        |     |      |        | (†) 44   |        | Z80 SIO/0,1,2       |
| Z8444A   |     | Х   |        |     |      |        | (†) 44   |        | Z80 SIO/0,1,2       |
| Z8611    |     |     |        | Х   |      | (†) 40 | (TBD) 44 |        | Z8 MCU              |
| Z8671    |     |     |        | Х   |      | (†) 40 | (TBD) 44 |        | Z8 MCU BASIC Debug  |
| Z8681    |     |     |        | Х   |      | (†) 40 | (TBD) 44 |        | Z8 ROMIess          |

Unless Otherwise Noted (†).

\*Available in -55°C to +110°C temperature range.

@ Future Package, contact your local sales representative for current availability

+ Device/Package currently available in military temperature range only Contact your local sales representative for current Class B flow availability.

Q JAN gualified/dual-in-line package only

F Future proposed JAN product/dual-in-line package only

TBD To be determined

### Table I MIL-STD-883 Class B Screening Requirements Method 5004

| Test             |                          | Mil-Std-883 | Test Condition                                                                                                                                                      | Poquiromont |
|------------------|--------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| lest             |                          |             |                                                                                                                                                                     | Requirement |
| Internal Visua   | Internal Visual          |             | Condition B                                                                                                                                                         | 100%        |
| Stabilization E  | Bake                     | 1008        | Condition C                                                                                                                                                         | 100%        |
| Temperature      | Cycle                    | 1010        | Condition C                                                                                                                                                         | 100%        |
| Constant Acc     | eleration (Centrifuge)   | 2001        | Condition E or D <sup>(Note 1)</sup> , Y <sub>1</sub> Axis Only                                                                                                     | 100%        |
| Fine Leak        |                          | 1014        | Condition A <sub>2</sub>                                                                                                                                            | 100%        |
| Gross Leak       |                          | 1014        | Condition C                                                                                                                                                         | 100%        |
| Initial Electric | al Tests                 |             | Zilog Mılitary Electrical Specification<br>Static/DC T <sub>C</sub> = $+25 ^{\circ}$ C                                                                              | 100%        |
| Burn-In          |                          | 1015        | Condition D <sup>(Note 2)</sup> , 160 hours,<br>$T_A = +125 ^{\circ}\text{C}$                                                                                       | 100%        |
| Interim Electri  | ical Tests               |             | Zilog Military Electrical Specification<br>Static/DC $T_C = +25$ °C                                                                                                 | 100%        |
| PDA Calculat     | ion                      |             | PDA = 5%                                                                                                                                                            | 100%        |
| Final Electrica  | al Tests                 |             | Zilog Military Electrical Specification<br>Static/DC T <sub>C</sub> = $+125$ °C, $-55$ °C <sup>(Note 3)</sup><br>Functional, Switching/AC T <sub>C</sub> = $+25$ °C | 100%        |
| Quality Confo    | prmance Inspection (QCI) |             |                                                                                                                                                                     |             |
| Group A          | Each Inspection Lot      | 5005        | (See Table II)                                                                                                                                                      | Sample      |
| Group B          | Every 6 Weeks            | 5005        | (See Table III)                                                                                                                                                     | Sample      |
| Group C          | Every 12 Months          | 5005        | (See Table IV)                                                                                                                                                      | Sample      |
| Group D          | Every 12 Months          | 5005        | (See Table V)                                                                                                                                                       | Sample      |
| External Visua   | al                       | 2009        |                                                                                                                                                                     | 100%        |
| QAShip           |                          |             |                                                                                                                                                                     | 100%        |

NOTES

1 Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of ≥5 grams

2 In process of fully implementing of Condition D Burn-In Circuits Contact factory for copy of specific burn-in circuit available.

3 T<sub>C</sub> = -55 °C to +125 °C unless otherwise specified on individual device electrical specification

# Table II Group ASample Electrical TestsMIL-STD-883 Method 5005

| Subaroup    | Teete        | Temperature (To)     | LTPD<br>Max Accept = 2 |
|-------------|--------------|----------------------|------------------------|
|             |              |                      |                        |
| Subgroup 1  | Static/DC    | + 25 °C              | 2                      |
| Subgroup 2  | Static/DC    | + 125°C              | 3                      |
| Subgroup 3  | Static/DC    | – 55 °C              | 5                      |
| Subgroup 7  | Functional   | +25°C                | 2                      |
| Subgroup 8  | Functional   | – 55 °C and + 125 °C | 5                      |
| Subgroup 9  | Switching/AC | +25°C                | 2                      |
| Subgroup 10 | Switching/AC | + 125°C              | 3                      |
| Subgroup 11 | Switching/AC | – 55 °C              | 5                      |

NOTES:

• The specific parameters to be included for tests in each subgroup shall be as specified in the applicable detail electrical specification. Where no parameters have been identified in a particular subgroup or test within a subgroup, no Group A testing is required for that subgroup or test

A single sample may be used for all subgroup testing. Where required size exceeds the lot size, 100% inspection shall be allowed
 Group A testing by subgroup or within subgroups may be performed in any sequence unless otherwise specified.

•  $T_C = -55^{\circ}C$  to + 125°C unless otherwise specified on individual device electrical specification.

# Table III Group B Sample Test Performed Every 6 Weeks to Test Construction and Insure Integrity of Assembly Process. MIL-STD-883 Method 5005

| Subgroup                            | Mil-Std-883<br>Method | Test Condition                                                                                                                           | Quantity or<br>LTPD/Max Accept |
|-------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| Subgroup 1                          |                       | an in the second se                           |                                |
| Physical Dimensions                 | 2016                  |                                                                                                                                          | 2/0                            |
| Subgroup 2                          |                       |                                                                                                                                          |                                |
| Resistance to Solvents              | 2015                  |                                                                                                                                          | 4/0                            |
| Subgroup 3                          |                       |                                                                                                                                          |                                |
| Solderability                       | 2003                  | Solder Temperature<br>+ 245 °C ± 5 °C                                                                                                    | 15 <sup>(Note 1)</sup>         |
| Subgroup 4                          |                       |                                                                                                                                          |                                |
| Internal Visual and Mechanical      | 2014                  |                                                                                                                                          | 1/0                            |
| Subgroup 5                          |                       |                                                                                                                                          |                                |
| Bond Strength                       | 2011                  | С                                                                                                                                        | 15 <sup>(Note 2)</sup>         |
| Subgroup 6 <sup>(Note 3)</sup>      |                       |                                                                                                                                          |                                |
| Internal Water Vapor Content        | 1018                  | 1000 ppm.<br>maximum at +100°C                                                                                                           | 3/0 or 5/1                     |
| Subgroup 7 <sup>(Note 4)</sup>      |                       | ****                                                                                                                                     |                                |
| Seal                                | 1014                  |                                                                                                                                          | 5                              |
| 7a) Fine Leak                       |                       | 7a) A <sub>2</sub>                                                                                                                       |                                |
| 7b) Gross Leak                      |                       | 7b) C                                                                                                                                    |                                |
| Subgroup 8 <sup>(Note 5)</sup>      |                       |                                                                                                                                          |                                |
| Electrostatic Discharge Sensitivity | 3015                  | Zilog Military Electrical<br>Specification<br>Static/DC $T_C = +25 ^{\circ}C$<br>A = 20-2000V<br>B = >2000V<br>Zilog Military Electrical | 15/0                           |
|                                     |                       | Specification<br>Static/DC T <sub>C</sub> = +25°C                                                                                        |                                |

NOTES.

1. Number of leads inspected selected from a minimum of 3 devices.

2. Number of bond pulls selected from a minimum of 4 devices.

3. Test applicable only if the package contains a dessicant.

4. Test not required if either 100% or sample seal test is performed between final electrical tests and external visual during Class B screening.

5. Test required for initial qualification and product redesign.

#### **Table IV Group C** Sample Test Performed Periodically Every 12 Months to Verify Integrity of the Die. MIL-STD-883 Method 5005

| Subgroup                           | Mil-Std-883<br>Method | Test Condition                                                                                             | Quantity or<br>LTPD/Max Accept |
|------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|--------------------------------|
| Subaroup 1                         |                       |                                                                                                            |                                |
| Steady State Operating Life        | 1005                  | Condition D <sup>(Note 1)</sup> , 1000 hours at<br>+ 125 ℃                                                 | 5                              |
| End Point Electrical Tests         |                       | Zilog Military Electrical Specification<br>$T_{C} = +25 \circ C, +125 \circ C, -55 \circ C^{(Note 3)}$     |                                |
| Subgroup 2                         |                       |                                                                                                            |                                |
| Temperature Cycle                  | 1010                  | Condition C                                                                                                |                                |
| Constant Acceleration (Centrifuge) | 2001                  | Condition E or D <sup>(Note 2)</sup> , Y <sub>1</sub> Axis Only                                            |                                |
| Seal                               | 1014                  |                                                                                                            | 15                             |
| 2a) Fine Leak                      |                       | 2a) Condition A <sub>2</sub>                                                                               |                                |
| 2b) Gross Leak                     |                       | 2b) Condition C                                                                                            |                                |
| Visual Examination                 | 1010 or 1011          |                                                                                                            |                                |
| End Point Electrical Tests         |                       | Zilog Military Electrical Specification<br>$T_C = +25 ^{\circ}C, +125 ^{\circ}C, -55 ^{\circ}C^{(Note 3)}$ |                                |

NOTE:

1. In process of fully implementing Condition D Burn-In Circuits. Contact factory for copy of specific burn-in circuit available.

2. Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package

mass of ≥5 grams. 3. T<sub>C</sub> = -55 °C to +125 °C unless otherwise specified on individual device electrical specification.

### **Table V Group D**

Sample Test Performed Periodically Every 12 Months to Insure Integrity of the Package. MIL-STD-883 Method 5005

| Subgroup                                                         | Mil-Std-883<br>Method | Test Condition                                                                                             | Quantity or<br>LTPD/Max Accept |
|------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|--------------------------------|
| Subgroup 1<br>Physical Dimensions                                | 2016                  |                                                                                                            | 15                             |
| Subgroup 2<br>Lead Integrity                                     | 2004                  | Condition $B_2$ or $D^{(Note 1)}$                                                                          | 15                             |
| Seal<br>2a) Fine Leak<br>2b) Gross Leak                          | 1014                  | 2a) Condition A <sub>2</sub><br>2b) Condition C                                                            |                                |
| Subgroup 3<br>Thermal Shock                                      | 1011                  | Condition B minimum,<br>15 cycles minimum                                                                  |                                |
| Temperature Cycling                                              | 1010                  | Condition C, 100 cycles minimum                                                                            | 15                             |
| Moisture Resistance                                              | 1004                  |                                                                                                            |                                |
| Seal                                                             | 1014                  |                                                                                                            |                                |
| 3a) Fine Leak<br>3b) Gross Leak                                  |                       | 3a) Condition A <sub>2</sub><br>3b) Condition C                                                            |                                |
| Visual Examination                                               | 1004 or 1010          |                                                                                                            |                                |
| End Point Electrical Tests                                       |                       | Zilog Military Electrical Specification<br>$T_C = +25 \circ C$ , $+125 \circ C$ , $-55 \circ C^{(Note 6)}$ |                                |
| Subgroup 4                                                       |                       |                                                                                                            |                                |
| Mechanical Shock                                                 | 2002                  | Condition B minimum                                                                                        |                                |
| Vibration Variable Frequency                                     | 2007                  | Condition A minimum                                                                                        |                                |
| Constant Acceleration (Centrifuge)                               | 2001                  | Condition E or D <sup>(Note 2)</sup> , Y <sub>1</sub> Axis Only                                            | 15                             |
| Seal                                                             | 1014                  |                                                                                                            |                                |
| 4a) Fine Leak<br>4b) Gross Leak                                  |                       | 4a) Condition A <sub>2</sub><br>4b) Condition C                                                            |                                |
| Visual Examination                                               | 1010 or 1011          |                                                                                                            |                                |
| End Point Electrical Tests                                       |                       | Zilog Military Electrical Specification<br>$T_C = +25 ^{\circ}C, +125 ^{\circ}C, -55 ^{\circ}C^{(Note 6)}$ |                                |
| Subgroup 5<br>Salt Atmosphere                                    | 1009                  | Condition A minimum                                                                                        |                                |
| Seal<br>5a) Fine Leak<br>5b) Gross Leak                          | 1014                  | 5a) Condition A <sub>2</sub><br>5b) Condition C                                                            | 15                             |
| Visual Examination                                               | 1009                  |                                                                                                            |                                |
| Subgroup 6<br>Internal Water Vapor Content                       | 1018                  | 5,000 ppm. maximum water content at + 100 °C                                                               | 3/0 or 5/1                     |
| <b>Subgroup 7</b> <sup>(Note 3)</sup><br>Adhesion of Lead Finish | 2025                  |                                                                                                            | 15 <sup>(Note 4)</sup>         |
| Subgroup 8 <sup>(Note 5)</sup><br>Lid Torque                     | 2024                  |                                                                                                            | 5/0                            |
| NOTES:<br>1. Lead Integrity Condition D for leadless c           | hip carriers          | 3. Not applicable to leadless chip carriers.                                                               |                                |

2. Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package , mass of ≥5 grams.

Not applicable to leadless chip carriers.

4 LTPD based on number of leads.

5. Not applicable for solder seal packages. 6. T<sub>C</sub> - 55 °C to + 125 °C unless otherwise specified on individual

device electrical specification



# **Products**

Zilog

# Comprehensive Development Environments for All Zilog Microprocessors

#### April 1985

Zilog's development system products feature ideal environments for software development for the Z8 and Z8000 microprocessors. The modularized design approach of the Zilog development systems allows the user a choice of hardware and software modules to meet current needs, while providing the necessary upgrade possibilities for future requirements.

The System 8000 concept partitions software and hardware development tools into specially tailored devices. Software and hardware checkout are handled by separate yet compatible products. Software can be developed on both Zilog and non-Zilog hosts using available compilers and cross-compilers. In either case, compatible hardware emulation systems are available at several levels of complexity. Standard RS-232 links provide for uploading and downloading of programs between hosts and emulators.

System 8000, a high-performance. multiuser, multitasking software development host, combines the commercial system's function and the development system concept. The Z8000-based System 8000 hardware incorporates a highperformance Winchester disk, as well as intelligent disk and tape controllers, to further improve performance. The UNIX-based operating system is specifically designed for software development and test processing. Numerous development tools are available including a symbolic debugger, various libraries, and the programming languages C. Ada, FORTRAN, and Pascal. Because the operating system treats emulators as System 8000 peripherals, the system works with EMS 8000, Z-UPC, Z-SCAN 8, 80, 8000 or non-Zilog emulators to provide total product development support for multiple microprocessors.

Zilog has an emulation device called Z-SCAN (Zilog Stand-Alone Analyzer) and a high-level emulation device called EMS 8000. The basic idea behind Zilog development systems is to allow hardware and software to be developed simultaneously from the beginning of the project. Along with Zilog's System 8000 host, or other UNIX hosts such as VAX, a multiuser development environment can be created in conjunction with the Z-SCAN family and the EMS 8000. Z-SCAN is easy to master and so low-cost that every engineer can afford one. The Z-SCAN family includes emulators for the Z8, Z80, and Z8000 family of microprocessors. The features of the Z-SCAN family include hardware breakpoints, real-time trace, and real-time emulation from mapped memory. The menu-oriented user interface provides a short learning time for the first time user, as well as advanced debug capabilities for the experienced engineer.

EMS 8000 is a sophisticated emulation management system that aids in the development of Z8000 MPU implementations. By providing logic state analysis, high-speed emulations, complex triggering, a large real-time trace buffer, and large mappable memory, EMS 8000 makes emulation and debugging both easier and faster. EMS 8000 also provides in-circuit emulation for Z8001, Z8002, and Z8003 microprocessors.

The Z8 and Z8000 Development Modules are single-board microcom puters that permit the development of code for the Z8, Z8001, and Z8002. They facilitate prototyping with large wire-wrap areas and are totally transparent to the host CPU systems. · · · ·

.

# **Z8° Development** Module

# Zilog

# Product Description

#### April 1985

- Two 4K Z8s are used on the board: one as board manager and one for emulation (without real-time trace) or other user-defined configuration.
- 4096 bytes of static RAM allow convenient creation and debugging of user code.
- On-board socket tests user code in a 2716 or 2732 EPROM.
- Up to 4096 hardware breakpoints on address compare cover the entire internal ROM space.
- Versatile monitor software allows debugging, with register/memory examination and manipulation, and file upload and download.
- "Transparent" operation allows terminal-to-host communication without disconnecting the Development Module.
- Wire-wrap area for prototyping.
- Z8 board management is operated at 7.3728 MHz for baud rate purposes. The User Z8 has switch-selectable 8 or 12 MHz crystals.

#### OVERVIEW

The Z8 Development Module is a single-board microcomputer system specifically designed to assist in the development and evaluation of hardware and software designs based on the Z8 microcomputer family. It allows the user to build a prototype using the Z8 prototyping device, thereby developing code that will eventually be maskprogrammed into the Z8 on-chip ROM.

Two Z8 devices exist on the Z8 Development Module: the Monitor Z8 serves as a board controller, while the User Z8 is user-definable. All user ports on the User Z8 are uncommitted and can be configured to suit any application. Up to 4096 bytes of high-speed static RAM are available to simulate internal ROM. Also, an on-board EPROM socket allows the user to substitute EPROM for the ROM. This enables the user to store the software without building special hardware.

The EPROM-resident monitor software offers register and memory manipulation, as well as a convenient means to upload and download software between the host and user RAM space.

The Development Module connects to the CRT terminal and host system via two on-board RS-232-C serial ports; this places the Development Module between the CRT and host. A simple command makes the Development Module transparent in the serial path, which allows software to be developed on the host-resident assembler without disconnecting the Development Module from the CRT and host.

The Development Module can operate stand-alone for simple debugging operations, or it can interface directly to a host system such as the Zilog System 8000 for software development and file storage.

Fourteen square inches of wire-wrap area with 5 V and ground points are provided near the User Z8 for prototyping.



#### FUNCTIONAL DESCRIPTION

Hardware. The two Z8 microcomputer units (Monitor MCU and User MCU) are at the heart of the Z8 Development Module. The Monitor MCU controls operation of the User MCU using the monitor/debug software, which resides in 4K bytes of EPROM. Hardware breakpoint logic provides a maximum of 4096 breakpoints. Single-stepping with software trace capabilities is also available.

The User MCU is controlled by the Monitor MCU via internal address/data and control lines brought out to external pins. This effectively leaves all ports on the User MCU unconfigured and available for the user. The 4K bytes of static RAM on the internal bus are reserved for code that is executed by the User MCU. Execution is done in real time at full processor speed.

In addition to the wire-wrap area, a 40-pin header (3M type 2395-1002) for the User Z8 can connect to a ribbon cable with a 40-pin plug, which will then plug into a target system. Two switches, Mode and Reset, provide a means to re-enter the Monitor and to reinitialize the system, respectively. The baud rate, from 110 to 19200, is the same baud rate used for the terminal and host and is selected with an on-board, four-element DIP switch.

**Software.** The monitor/debug program includes debug, disassembly, input/ output, control, and host interface commands. These commands are grouped into four major functional blocks: monitor, debug, manipulation, and file commands (see the following command list).

Debug Commands. This group of commands allows the user

to debug code by tracing through code and setting break-

points and jumps to specified locations within the "internal"

**Monitor Commands.** This group of commands controls execution of the User MCU, monitors user interrupts and transfers control from the monitor to the host system.

| GO < ADDRESS>                                                                                                             | Causes User MCU to execute its                                                                                                                                            | ROM space, which is simulated in 4K bytes of RAM. |                                                                                                          |  |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
|                                                                                                                           | program and disallows further debugging until a BREAK or                                                                                                                  | BREAK < ADDRESS>                                  | Sets a breakpoint at the specified address.                                                              |  |
| HALT                                                                                                                      | HALT command is encountered.<br>Halts program execution of the                                                                                                            | KILL [< ADDRESS>]                                 | Clears the breakpoint at the specified address.                                                          |  |
|                                                                                                                           | User MCU.                                                                                                                                                                 | IUMP < ADDRESS>                                   | Allows the User MCU to jump to a                                                                         |  |
| QUIT                                                                                                                      | Returns control to the host system<br>and enters the "transparent" mode.                                                                                                  |                                                   | specified address anywhere within<br>the internal ROM space by chang-                                    |  |
| INTERRUPTS [E/D] Enables or d<br>generated in<br>user interrup<br>disabled whe<br>encountered<br>reenable suc<br>command. | Enables or disables all user-<br>generated interrupts. Note: All<br>user interrupts are automatically<br>disabled when a breakpoint is<br>encountered. It is necessary to |                                                   | ing the value of the Program<br>Counter.                                                                 |  |
|                                                                                                                           |                                                                                                                                                                           | NEXT [ <n>]</n>                                   | Causes execution of n instructions<br>of the User MCU and then halts<br>the User MCU.                    |  |
|                                                                                                                           | reenable such interrupts with this command.                                                                                                                               | TRACE                                             | Causes single-step execution of the<br>User MCU. Every instruction<br>executed is output to the console. |  |



**Z8 Development Module Block Diagram** 

**Manipulation Commands.** The manipulation commands display and alter registers and memory. This group can be subdivided into two categories: register manipulation and memory manipulation.

#### **Register Manipulation**

| REGISTER [ <reg<br>NUMBER&gt;] [<new<br>REG VALUE&gt;]</new<br></reg<br>                                           | Allows examination and modifica-<br>tion of the Z8 internal registers.                                                                                           |
|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WORKING REGISTERS                                                                                                  | Displays contents of the current 16 working registers.                                                                                                           |
| PHILL <starting<br>REGISTER&gt; <number<br>OF REGISTERS&gt;<br/>[<data bytes="">]</data></number<br></starting<br> | Stores the sequence of DATA<br>BYTES into User MCU registers<br>beginning at the STARTING<br>REGISTER and continues for the<br>NUMBER OF REGISTERS<br>specified. |
| Memory Manipulation                                                                                                |                                                                                                                                                                  |
| DISPLAY [ <starting<br>ADDRESS&gt;[<n>]]</n></starting<br>                                                         | Allows display and modification of<br>user memory contents for n<br>number of bytes.                                                                             |
| SET <address><br/><length><br/>[<data bytes="">]</data></length></address>                                         | Allows a sequence of data bytes<br>beginning at the ADDRESS speci-<br>fied to be written into user<br>memory.                                                    |
| FILL <starting<br>ADDRESS&gt;<br/><length><br/>[<data bytes="">]</data></length></starting<br>                     | Stores the sequence of DATA<br>BYTES into user memory begin-<br>ning at the starting ADDRESS and<br>continues for the LENGTH<br>specified.                       |
| MOVE <source<br>ADDRESS&gt;<br/><destination<br>ADDRESS&gt;[<n>]</n></destination<br></source<br>                  | Moves contents of a user memory<br>block from a source address to a<br>destination address for a length<br>of n bytes.                                           |

| COMPARE<br><address 1=""><br/><address 2="">[<n>]</n></address></address> | Compares two blocks of user<br>memory data, one beginning at<br>ADDRESS 1 and the other at<br>ADDRESS 2 for n bytes. |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| ZAP[ <starting<br>ADDRESS&gt;[<n>]]</n></starting<br>                     | Disassembles and displays code at<br>a specified starting address for a<br>specified number of bytes.                |

**File Commands.** The file group enables the user to upload and download programs to and from the host system.

| LOAD<br><file name=""></file>    | Downloads a file to user memory<br>starting at the low address of the<br>file and continuing until the entire<br>file is transferred. |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| UPLOAD                           | Creates a RIO file image of user                                                                                                      |
| <file name=""></file>            | memory, beginning at ADDRESS                                                                                                          |
| <address 1=""></address>         | 1, creating default length records,                                                                                                   |
| <number bytes="" of=""></number> | and imaging memory for the                                                                                                            |
| [ <entry address="">]</entry>    | specified number of bytes.                                                                                                            |

Note: The following notation is used in the command description.

- <> Enclose descriptive names for the quantities to be entered, and are not actually entered as part of the command.
- [] Denote optional entries in the command syntax.
- | Denotes "or."

1007-001

Z8 Dev. Module

#### SPECIFICATIONS

#### Processor:

Two 64-pin DIP Z8s Pin spacing is 0.070 Row spacing is 0.75

#### **CPU** Clock Frequency:

7.37 MHz for Monitor 8/12 MHz for User

#### Memory:

#### Monitor Z8

Scratch Pad RAM RAM memory size: 1K bytes RAM addressing: %2000 to %23FF Minimum speed: 300 ns

#### **EPROM**

Word size: 8 bits Memory size: 8K bytes Addressing: 0 to %FFF internal %1000 to %1FFF external Minimum speed: 350 ns

Ordering Information is available at your local Zilog Sales Office. Refer to the Literature List for additional documentation.

#### User Z8

RAM (EPROM equivalent) Word size: 8 bits Memory size: 4K bytes Addressing: 0 to %FFF (relative to User) %90000 to %9FFF (relative to Monitor) Minimum speed: 350 ns

Baud rate: Programmable to 110, 150, 300, 600, 1200, 2400, 4800, 19200 bps Emulator cable length: 12 inches max.

#### Input/Output: Monitor Z8

Baud rates: Programmable to 110, 150, 300, 600, 1200, 2400, 4800, 9600, 19200 bps Connector type: Two 25-pin DB-25S connectors

#### User Z8

Parallel interface: 32 I/O lines undefined Connector type: 40-pin PC edge connector

#### Dimensions (LxW):

29.94 cm (11 in.) x 35.56 cm (14<sup>1</sup>/<sub>2</sub> in.)

Power Requirements: 1.4 A at +5 V dc ±5%

#### Environmental:

0 to 50°C (+32° to +122°F) Up to 90% humidity without condensation

# Z8000<sup>®</sup> Development Module

# Zilog Product Description

#### April 1985



- Z8001/Z8002 CPU Evaluation and Debug Support
- 16K Words Dynamic RAM (Expandable to 32K for User Code Execution and Debug
- 32 Programmable I/O Lines
- EPROM Monitor and Debugger
- Transparent Operation Allows Software Development without Disconnection from CRT and Host System
- RS-232C Standard Serial Interfaces Compatible with Most CRT Terminals and Development Hosts
- Wire-wrap Årea for Prototyping

#### OVERVIEW

The Z8000 Development Module is a complete, single-board microcomputer that is used as a tool for the evaluation and debug of Z8000-based micro-processor systems. The Development Module is used in the first stages of the design and development process, not only as a tool for evaluating Z8000 microprocessor capabilities, but also as an environment in which code can be executed and debugged.

**Evaluation.** The Development Module provides a ready-made environment in which the user can execute software unique to his Z8000-based application,

evaluate the CPU's performance, and then reach a realistic decision about its suitability for a specific application.

**Software Debug.** In addition to use as an evaluation tool, the Z8000 Development Module can be used to debug and modify user code. For the software designer, the Development Module is a real Z8000 environment in which he can execute code and carry out fairly extensive debugging. For the hardware designer, the Development Module is an example of Z8000 hardware design which provides special hooks and wirewrap facilities to strap on additional logic.

#### FUNCTIONAL DESCRIPTION

Z8000 code developed on a software host may be downloaded serially to the Development Module RAM area via a serial port, and executed and debugged under EPROM monitor control. Once the system is connected, no further disconnection is necessary as the module has two serial ports (one connected to a host and the other connected to a CRT terminal). A simple software command makes the development process transparent in the serial path, thereby allowing direct communication between the host and terminal. The serial RS-232C interfaces allow virtually any software development host and CRT terminal to be used. For PROM-based code testing, the development module is self-contained and can operate stand-alone with a CRT terminal, since the host is only required for storage of user code on disk.

A variety of jumper areas and switches permit the selection of clock rates ranging from 2.5 to 3.9 MHz; the use of 2708, 2716, or 2732 EPROMs; the use of 4K or 16K RAMS; serial interface to modem, terminal, or teletype; I/O port addressing; and baudrate selection from 110 to 19200 baud.

Hardware. The Z8000 Development Module is available in two versions: one supports the segmented Z8001 microprocessor; the other supports the non-segmented Z8002 microprocessor.

28001 Development Module. The Z8001 Development Module consists of a Z8001 CPU, 16K words of dynamic RAM (expandable to 32K words), 4K words of EPROM monitor (userexpandable to 8K words), a Z80A SIO providing dual serial ports, a Z80A CTC peripheral chip providing four counter/timer channels, two Z80A PIO devices providing 32 programmable I/O lines, and wire-wrap area for prototyping hardware.

28002 Development Module. The 28002 Development Module consists of a 28002 CPU, 16K words of dynamic RAM (expandable to 24K words), 2K words of EPROM monitor (userexpandable to 8K words), a 280A SIO device providing dual serial ports, a 280A CTC peripheral device providing four counter/timer channels, two 280A PIO devices providing 32 programmable I/O lines, and wire-wrap area for prototyping.



Figure 1. Monitor Block Diagram

**Software.** The monitor software (*Figure 1*) contained in EPROM (4K words for the Z8001 and 2K words for the Z8002) provides debugging commands, I/O control and host interface. It consists of a terminal handler, command interpreter, debugger and upload/download handler.

Terminal Handler. A Terminal Handler provides interface to the console device to facilitate output to a display or printing mechanism and input from a standard ASCII keyboard.

Debugger. The Debugger provides a basic set of debug commands to allow the user to start and stop program execution, display and alter CPU registers, flags or memory, and trap instruction sequences.

Command Interpreter. The Command Interpreter scans console inputs,

ensures command validity and passes them to other software modules in the monitor.

Upload/Download Handler. The Upload/Download Handler provides an interface between the serial connection and the host computer, the command interpreter and the memory resources of the Z8002 Development Module. It formats and interprets asynchronous data streams to and from the host and provides error checking and recovery for the serial interface (see Figure 2).

**Memory Organization.** Tables 1 and 2 show the memory maps for the two versions of the Development Module. The organization of ROM and RAM in both the segmented and nonsegmented modes is indicated.



Figure 2. Serial Data Format

|                                                                                                                                                                                               |                                                                                                                                             | Segment 0                                       |                                                                   | Seg                                                                                                                                                                                                                                                                                                                                    | Segment 1                                                                                                              |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|
| Address (Hex)                                                                                                                                                                                 | Memory                                                                                                                                      | Address (I                                      | Hex) Memory                                                       | Address (Hex)                                                                                                                                                                                                                                                                                                                          | Memory                                                                                                                 |  |
| 0000<br>0FFF                                                                                                                                                                                  | Monitor<br>EPROM                                                                                                                            | 0000<br>1FF <b>F</b>                            | Monitor<br>EPROM                                                  | 0000<br>3FFF                                                                                                                                                                                                                                                                                                                           | Expansion RAM<br>(User Installed)                                                                                      |  |
| 1000<br>3FFF                                                                                                                                                                                  | User EPROM<br>(User Installed)                                                                                                              | 2000<br>3FFFF                                   | User EPROM<br>(User Installed)                                    | 4000<br>FFF <b>F</b>                                                                                                                                                                                                                                                                                                                   | Unused                                                                                                                 |  |
| 4000<br>BFFF                                                                                                                                                                                  | Standard<br>RAM                                                                                                                             | 4000<br>49FF                                    | Monitor RAM<br>(Scratchpad Area)                                  |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
| C000<br>FFFF                                                                                                                                                                                  | Expansion RAM<br>(User Installed)                                                                                                           | 4A00<br>BFFF                                    | Standard RAM                                                      |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
|                                                                                                                                                                                               |                                                                                                                                             | C000<br>FFFF                                    | Expansion RAM<br>(User Installed)                                 |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
| Table 1. Z8002 Development Module Memory Map                                                                                                                                                  |                                                                                                                                             |                                                 | Table 2. Z8001 Development Module Memory Map                      |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
| MONITOR COMMAN                                                                                                                                                                                | D SUMMARY                                                                                                                                   |                                                 |                                                                   |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
| The following notation is used in the command description:                                                                                                                                    |                                                                                                                                             |                                                 | GO Begins program exec<br>address contained in                    |                                                                                                                                                                                                                                                                                                                                        | n execution at the<br>led in the current                                                                               |  |
| <> Enclose descript:<br>quantities to be a<br>not actually ente                                                                                                                               | ive names for the<br>entered, and are<br>red as part of the                                                                                 |                                                 |                                                                   | PC; execution is resumed where it<br>was last interrupted. All registers<br>are restored prior to execution.<br>Allows direct communications from<br>the console to a selected I/O port.<br>A word (W) or a byte (B) may be<br>read from the selected port and a<br>word or byte may be sent to the<br>selected port; default is byte. |                                                                                                                        |  |
| command.<br>[] Denote optional<br>mand syntax.                                                                                                                                                | entries in the com-                                                                                                                         |                                                 | IOPORT < address ><br>[W B]                                       |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
| Denotes "OR", e<br>either W or B ma                                                                                                                                                           | g. W B denotes that<br>ay be used but not                                                                                                   |                                                 |                                                                   |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
| < Prompt sign for t<br>Z8002 monitor.                                                                                                                                                         | he nonsegmented                                                                                                                             |                                                 | JUMP < address >                                                  | Unconditional branch to the speci-<br>fied address. All registers are<br>restored prior to execution.                                                                                                                                                                                                                                  |                                                                                                                        |  |
| [ Prompt sign for the segmented<br>Z8001 monitor.<br>The following commands apply when                                                                                                        |                                                                                                                                             |                                                 | MOVE <address 1=""><br/><address 2=""><n></n></address></address> | Moves contents of a memory block<br>from source address <address l=""><br/>to destination address<br/><address <br=""></address></address>                                                                                                                                                                                             |                                                                                                                        |  |
| mands listed remain the same except<br>those that permit reference to seg-<br>mented addresses as follows:                                                                                    |                                                                                                                                             |                                                 | NEXT[ <n>]</n>                                                    | Executes the next $\langle n \rangle$ machine<br>instructions. $\langle n \rangle$ may be from<br>1 to 128. If n is omitted, 1 is<br>assumed.                                                                                                                                                                                          |                                                                                                                        |  |
| <pre>[<segment number]<br="">address&gt;<br/><segment number=""><br/>"&lt;"<hex in<br="" number="">7-bit range&gt;"&gt;"</hex></segment></segment></pre>                                      | >] <offset<br>=<br/>1</offset<br>                                                                                                           |                                                 | PUNCH <address 1=""><br/><address 2=""></address></address>       | Punches a copy<br>address 1 to address 1 to address 1 to address<br>tape on the con<br>matically turns<br>null leader is ci<br>Upload/Downlo<br>describes the ta                                                                                                                                                                       | of memory from<br>dress 2 on paper<br>sole device. Auto-<br>on punch and a<br>reated.<br>ad section<br>pe format used. |  |
| BREAK < address > Sets and clears a breakpoint at a given memory address. The option <n> allows specification of the number of occurrences, where n is from 1 to 128. The default is one.</n> |                                                                                                                                             | t at a<br>option<br>f the<br>ere n 1s<br>s one. | QUIT                                                              | Places serial channels into trans-<br>parent mode. The Z8000 Develop-<br>ment Module must be connected to<br>both the Zilog host and the console<br>device, and the Development                                                                                                                                                        |                                                                                                                        |  |
| COMPARE<br><address l=""><br/><address 2=""><n></n></address></address>                                                                                                                       | Compares two blocks of memory<br>data beginning with the addresses<br>specified for <n> bytes, where n<br/>is from 1 to 128. Errors are</n> |                                                 | REGISTER                                                          | Module acts as a message<br>switcher.<br>Allows examination and modifica-<br>tion of Z8000 registers. 8-bit, 16-bit<br>or 32-bit quantities may be<br>selected by the appropriate<br>register-naming conventions.                                                                                                                      |                                                                                                                        |  |
| DISPLAY <address><br/><n>[L W B]</n></address>                                                                                                                                                | reported on the console device.ISPLAY <address>Displays and modifies memory for<br/><n> number of words or bytes.</n></address>             |                                                 | נ < ופאניפינ וומוופא]                                             |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                        |  |
| The optional entry allows<br>be handled as bytes, word<br>long words. The default is                                                                                                          |                                                                                                                                             | or<br>or<br>ords.                               | TAPE                                                              | Loads memory from paper tape via<br>the console device. The<br>Upload/Download section                                                                                                                                                                                                                                                 |                                                                                                                        |  |
| FILL < address 1 > < address 2 > < word >                                                                                                                                                     | Stores the <word> from me<br/>address 1 to and including<br/>address 2.</word>                                                              | emory                                           |                                                                   | describes the ta                                                                                                                                                                                                                                                                                                                       | pe format used.                                                                                                        |  |

#### SPECIFICATIONS

#### Microprocessor

Z8001 or Z8002 CPU Clock Rate: 2.5 MHZ or 3.9 MHz

#### Memory

ROM: 2K or 4K Words (Expandable to 8K Words) RAM: 16K Words (Expandable to 32K Words)

#### Input/Output

Parallel: 32 Lines (Two Z80A-PIOs) Serial: Dual RS-232C or RS-232C and Current Loop (Z80A-SIO)

#### Note

The user has access to all bus signals to allow custom system expansion into the wire-wrap area off-board.

#### Interrupts

Maskable Vectored (256), Maskable Non-vectored, Non-maskable, Segmentation Trap

#### Power

+5 V, 3 A +12 V, 1 A -12 V, 0.2 A

#### Physical

| TIABICAT |                                |
|----------|--------------------------------|
| Height   | 1.75 in. (4.5 cm) Inclusive of |
|          | Standoffs                      |
| Width    | 14.0 in. (35.6 cm)             |
| Depth    | 11.0 in. (27.9 cm)             |
| Weight   | Approx. 30 oz. (850 gm)        |

Ordering Information is available at your local Zilog Sales Office. Refer to the Literature List for additional documentation.

# Z-UPC DM Universal Peripheral Controller Development Module

# Zilog

# Product Brief

#### April 1985

#### FEATURES

- Development Module (DM) for Zilog's Universal Peripheral Controller (UPC).
- Emulates four versions of the UPC: Z8090, Z8094, Z8590, and Z8594.

#### **OVERVIEW**

The Z-UPC is a simple and costeffective development tool that emulates four versions of Zilog's Universal Peripheral Controller (UPC). As a Development Module, the Z-UPC is an ideal tool for system development from design through manufacturing. Both Z-Bus compatible and non-Z-BUS compatible types of UPC are emulated by the Z-UPC. The Z-BUS compatible Z-UPCs that are emulated are the Z8090 and Z8094. The non-Z-BUS compatible UPCs that are emulated are the Z8590 and the Z8594. Connection with the host

Connects to the host and terminal

Emulates Z-BUS and non-Z-BUS

UPCs with either masked ROM

or protopack with RAM/EPROM.

via standard RS-232-C interface.

Single-step trace capability.

 Monitor software allows file upload and download, register and memory manipulation.

and a terminal is accomplished via two RS-232-C interfaces.

By supporting eight popular terminal types and a wide variety of hosts, the Z-UPC is easily integrated into most operating environments.

Z-UPC DM
# FUNCTIONAL DESCRIPTION

The Z-UPC is physically located between the host system and the user's terminal, connected via the RS-232-C interface. The target cable connects directly to the front for safety and convenience. The Z-UPC can operate in stand-alone mode for simple debugging operations, or it can be placed in transparent mode to allow software development with the host.

## Hardware

The Z-UPC contains both a Z8 MCU and a UPC. The Z8 MCU controls monitor functioning, including operational commands and debug software. The UPC itself features a 256-byte register file including three I/O port registers, 234 generalpurpose registers, and 19 control, status, and special I/O registers. Twenty-four pins can be dedicated to I/O functions. These pins are grouped logically into three eightline ports, which can be configured in various combinations as input or output, with or without handshake, and with push-pull or open-drain outputs.

## Software

The monitor/debug program resides in 4096 bytes of PROM and contains debug, I/O, control, and host interface commands. This software is divided into four functional groups:

 Monitor commands control the Z8 MCU to monitor interrupts and transfer control from the monitor to the host system.

- Debug commands allow tracing and jumps to user-specified PROM locations.
- Manipulation commands permit display and alteration of registers and memory.
- File commands enable the user to upload and download to and from the host system.

## **ORDERING INFORMATION**

## Z-UPC DM (05-0207-00)

Refer to the Literature List for additional documentation.





# Zilog

## Product Description

## April 1985

## FEATURES

- Snapshot feature permits partitioning of a large realtime trace module into many small trace memories.
- Up to 126K bytes of high-speed, static, mappable memory can be accessed by the target system.
- Pulse output feature permits use of a high-end logic analyzer.
- Network debugging is supported.
- Full access to the target microprocessor's registers, memory, and I/O space is permitted.
- Transparent mode allows the same terminal to be used for host and EMS user interface.
- Emulates Z8001/3 or Z8002 CPUs at 6 MHz clock rates.

- Complex triggering.
- Large real-time trace buffer.
- Large mappable memory space.
- Real-time partitionable trace module for multiple recordings of program execution.
- Three parallel event comparators which can be allocated for trigger, trace, breakpoint recognition, and enable/disable functions.
- General-Purpose counter for benchmarking critical software routines.



Figure 1. EMS 8000 Emulator

## **GENERAL DESCRIPTION**

The Emulator System 8000 (EMS), shown in self-test configuration in Figure 1, is a state-of-the-art in-circuit subsystem. The EMS supports the software/hardware engineer in developing products using the Zilog Z8000 family of microprocessors and peripheral components. Combined with Zilog's enhanced UNIX System (ZEUS), EMS 8000 provides the designer with a complete and powerful set of tools for speeding up the product development cycle.

The EMS links the application software developed on a host system and the target system, and aids in the integration of the software into the target system by executing in a real-time environment. The EMS uses the full capability of the target microprocessor and can start or stop program execution or perform single-step execution. The user has full access to the target microprocessor's registers, memory, and I/O space. The EMS is modular in design with a friendly, screenoriented, self-prompting user interface. High performance is gained with a 1024 entry, real-time trace that is qualifiable and triggerable, and can be enabled with multilevel event recognition. Also, newly developed programs can be loaded into the development (target) hardware and executed in a real-time environment. The EMS can be networked into eight distinct Z8000 microprocessors that start and stop simultaneously.

Individual emulator systems can be defined as being either in or out of a break group. Systems which are outside of a break group can function as independent emulators with all of the EMS 8000 capabilities and full use of host resources. Systems which are in the break group are used to debug multiple processor systems.

## SCREENS

The EMS is an interactive operating system that provides self-prompting commands and a set of powerful tools for complex debugging. The EMS command entry is organized into a set of pages called screens. Each screen is dedicated to a particular function and contains the commands and data fields necessary to accomplish specific functions. The screens are designed to fit on a standard display terminal, 80 columns wide by 24 lines long. The user communicates with EMS through five command (menu-driven) screens and two support screens. The command screens are entered by typing the first letter of the screen name (e.g., A for allocation). Screens can be changed by sequentially typing <TAB> and the first letter of the screen name. Table 1 explains the screens and their functions.

| Screen        | Function                                                                                                                                                                                                                                                |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | Command (Menu-Driven) Screens                                                                                                                                                                                                                           |
| Allocation    | Assigns EMS resources to specific tasks such as tracing and breakpoints.                                                                                                                                                                                |
| Configuration | Allows various hardware controls to configure global features of EMS.                                                                                                                                                                                   |
| Pattern       | Allows entry of recognized patterns.                                                                                                                                                                                                                    |
| Mapping       | Substitutes EMS mappable memory for target memory.                                                                                                                                                                                                      |
| Debug         | Examines and edits memory/registers, I/O, displays trace results, begins emulation, sets software breakpoints, turns watch area on and off, uploads and downloads files to and from the host computer, single/multiple steps through program execution. |
|               | Support Screens                                                                                                                                                                                                                                         |
| Help          | Lists global command controls and helpful reminders not listed in the above menu screens. It can be displayed on all other screens by typing a .                                                                                                        |
| Change        | This is the intermediate step between two command screens and is entered by typing a $< tab>$ .                                                                                                                                                         |

#### Table 1. EMS Screen Descriptions

## HARDWARE DESCRIPTION

The EMS is a full-featured emulation peripheral. The heart of the EMS is a Central Controller Unit (CCU) with a 4 MHz Z80, 256K of dynamic memory, and 16K of ROM. The CCU contains the monitor program that provides a screen-oriented user interface, and operates continuously to allow the user to monitor the progress of emulation and breakpoints in real-time. The other EMS modules include a two-board Trigger module, a real-time Trace module, an External Probe interface module, a Mappable Memory module, and a microprocessor Personality module with a CPU Pod (Figure 2).

Figure 3 shows a fully configured EMS system with the following units:

- EMS 8000
- CPU Pod/cable assembly. The CPU Pod contains the processor chip to be emulated plus the required interface circuitry. Pods are available for the Z8001/3 and Z8002.
- 64K mappable memory (standard).
  62K mappable memory addition (optional).
- Host computer and user CRT terminal (required).
- External probes (optional).
- Target (the system being emulated).

The EMS uses dual-processor architecture to unburden the emulating processor from the configuration chores of the emulation system. (The Z80 CPU is used for EMS configuration and monitor functions and the Z8000 CPU for actual emulation.) This independence allows for improved debugging when unreliable target operation occurs.

A 10 MHz Z8000 CPU is used to emulate the 6 MHz maximum clock rate of the EMS to compensate for timing delays caused by buffering. The buffering provides better emulation control in problem targets and allows mappable memory to override existing target memory. Fast (90 ns) mapped memory allows emulation at 6 MHz with no Wait states. (Wait states can be forced if desired for compatibility with target memory.) Multilevel pattern recognition resources can be allocated in complex sequential, logical, and enable/disable combinations to the functions of trace qualifying and triggering, event counting, and timer modes. The counter/timer modes support a long count of 48 bits (40 when time is displayed in microseconds). This ensures adequate count capability for analysis of human-related events in real time.



Figure 2. EMS 8000 System Block Diagram

**SINE** 

## SOFTWARE DESCRIPTION

The EMS can use ZEUS (UNIX) when the System 8000 is the host computer. This total system provides a complex hierarchical file structure that includes C, a Z8000 assembler, a compiler writing system, and a generalpurpose microprocessor. Because the EMS interfaces with Zılog computer systems, the user has access to powerful development tools for speeding up the product development cycle. Software downloads to the ZEUS UNIX operating system.

EMS software is friendly and easy to use. The menu prompt for each EMS screen reminds the user about the type of data that is available or the options that are permitted. Error checking prevents the user from entering illegal states and allows graceful recovery from emulation target problems (e.g., bad clock or power failure). Global command keys allow the user to control the starting and stopping of emulation, execution of command scripts, and entering Transparent mode independently of the command screens. A Help screen, which summarizes global commands and command entry, is available to help the user gain familiarity with EMS. The EMS operating system is downloaded from a host computer, allowing easy implementation of future upgrades to improve its effectiveness and applicability. The hosts that can be configured with the EMS are:

- Zilog System 8000
- Vax UNIX
- PDP 11 UNIX

The terminals that can be configured with EMS 8000 are:

- ADM 31
- CITOH
- Televideo 920
- VT 100
- VTZ 2/10



Figure 3. EMS 8000 System Configuration

Ordering Information is available at your local Zilog Sales Office.

Refer to the Literature List for additional documentation.

## Z-SCAN 8 Z8° Emulator

# Zilog

## Product Description

#### April 1985

- Provides real-time emulation capability for the family of Z8 Microcomputers.
- Operates with Zilog systems and other hosts; Z-SCAN 8 uses standard RS-232 links and is compatible with many standard CRTs and software hosts. This includes Zilog's S8000 systems, and others with user-
- supplied load/save routines and cross-software support.
- Hardware/software debugging is fast and convenient. Two screens display the status of the Z-SCAN 8 monitor and Z8 target resources. Target memory can be displayed and modified in a scrollable window.
- Fulfills the user's essential real-time debugging needs with its real-time trace, two complex breakpoints, single-step capability, and four blocks of mappable memory.
- Interactive and easy to use.
  Commands are selected from menus; command arguments are self-prompting.



## **OVERVIEW**

The Z-SCAN 8 Emulator is a combination of hardware and software that allows efficient, interactive emulation of the Z8 Microcomputer. By the simple exchange of target devices, the selected Z8 MCU can be emulated in a realistic mode that allows user inspection and control over the environment being tested. Real-time trace, two breakpoints, single-step capability, and extensive mappable memory ensure the user a tool that accurately simulates the anticipated Z8 operating environment.

Z-SCAN 8 is an in-circuit emulator designed specifically for Zilog's

Z8601 (2K), Z8611 (4K), and Z8681/82 (ROMIess) Microcomputers. Z-SCAN 8 works with Zilog's family of development hosts, interfacing via two RS-232 serial ports to the host and a CRT terminal. A list of compatible CRT terminals is provided in Table 1.

#### Table 1. Terminals Supported by the Z-SCAN 8 Monitor

Table 2. Recommended Sources for Cross-Software

| Manufacturer               | Model                                         | Source                                                                           | Description                                                                                                                         |  |
|----------------------------|-----------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| Lear Siegler               | ADM31                                         | Zilog                                                                            | System 8000*. Cross-assembler for Z8 and                                                                                            |  |
| Televideo                  | TVI 912<br>TVI 920                            | 1315 Dell Avenue<br>Campbell, CA 95008<br>(408) 370-8000                         | Z8-UPC microcomputers.                                                                                                              |  |
| Zentec                     | Zephyr                                        |                                                                                  |                                                                                                                                     |  |
| Soroc                      | IQ 120<br>IQ 135                              | Allen Ashley<br>395 Sierra Madre Villa                                           | ASMB-Z8*. Cross-assembler; operates with any<br>standard CP/M-based system.                                                         |  |
| Beehive                    | Bee 100<br>Bee 107<br>Micro-B 1               | Pasadena, CA 91107<br>(213) 793-5748                                             | System-Z8*. Cross-assembler; includes ASMB-<br>Z8 and text editor, operates with any standard<br>CP/M-Z80-based system.             |  |
| DEC (any)                  | VT52<br>VT100<br>ANSI A3.64 or<br>ISO DP 6429 | Avocet Systems, Inc.<br>804 South State St.<br>Dover, DE 19901<br>(302) 734-0151 | Z8 Cross-assembler (XASMZ8); operates with CP/M-80, CP/M-86, and MDOS.                                                              |  |
|                            | compatible                                    | Microtec                                                                         | ASM Z8. Cross-assembler; operates with any                                                                                          |  |
| General Terminals,<br>Inc. | I-200<br>I-400                                | P.O. Box 60337<br>Sunnyvale, CA 94088<br>(408) 733-2919                          | general-purpose mainframe (DEC, IBM, DG, etc.) in FORTRAN.                                                                          |  |
| Hazeltine                  | 1420<br>1500<br>Exec 80                       | Relational Memory<br>Systems, Inc.<br>P.O. Box 6719                              | ASM Z8*. Relocatable macro cross-assembler;<br>operates with Intel Intellec 800 and Series II<br>microcomputer development systems. |  |
| Hewlett Packard            | 2620<br>2640                                  | San Jose, CA 95150                                                               |                                                                                                                                     |  |
| IBM                        | 3101                                          | *These include the upload and download software for communicating.               |                                                                                                                                     |  |

Because it uses a standard serial interface, Z-SCAN 8 can also be used with virtually any software host system that runs a crossassembler or cross-compiler capable of generating Z8 code (see Table 2). This means software can be developed on many generalpurpose computers. Only a simple upload and download utility is needed for operation since communication between the host system and Z-SCAN 8 is through a standard serial port using Tektronix hex format. Once software has been downloaded into the target, Z-SCAN 8 can be disconnected from the host and operated stand alone. Transparent operation allows the terminal to be used with the host in such a way that Z-SCAN 8 effectively disappears from the terminal-to-host link, without any physical re-cabling.

# FUNCTIONAL DESCRIPTION

The Z-SCAN 8 emulator is a compact, portable device that can be used in a wide variety of functional configurations and applications. It has been designed to ease debugging of both hardware and software, to integrate hardware and software in Z8-based systems, and to provide the user with a powerful and versatile tool for the development of new systems and new applications for old systems. The Z-SCAN 8 can be substituted for a Z8 microprocessor in any of its configurations or operational modes and can perform all the functions of the processor. Additionally, the Z-SCAN 8 allows the user to

- Control any function or operation of the processor and its internal (and in some cases, external) hardware.
- Inspect and display the condition or status of internal registers and CPU pins for up to 1,024 machine cycles preceding the breakpoint.

 Execute a program or any number of instructions in single step mode.

 Substitute up to 8K bytes of RAM for external program or data memory.





#### User Interface, Z-SCAN 8 Command Screens

All communication between the user and Z-SCAN 8 takes place through the terminal. The format consists of two selectable screen menus: the Configuration menu and the Debug menu. The operator can manipulate each of these primary menus to enable variations for which the user can select a particular set of conditions, such as parameters and other variables, for user control during emulation.

Z-SCAN 8 executes two types of commands: screen commands and manipulation commands. The latter are used to control the display on the monitor and are normally executed by a control character or an arrow key. Screen commands are those used to define and control the conditions of an emulation.

## The Configuration Screen

The Configuration screen is primarily used to inform the Z-SCAN 8 of certain default values to be used for a specific emulation. It is comprised of five submenus:

- Host
- Load
- Save
- 🔳 Мар
- Target

These submenus allow the user to

- Set the host serial-link baud rate.
- Connect the user directly to the host system, in effect, making the Z-SCAN 8 transparent.
- Download programs or data from a host file.
- Allocate mappable memory in the Z-SCAN 8.
- Inform the Z-SCAN 8 of target configuration.

In practice, the Configuration screen is seldom changed after initial setup until some other type of test or exercise is contemplated.

#### The Debug Screen

Because it controls those conditions most often changed, the Debug screen is the screen most frequently entered during a series of tests or emulations. The Debug screen is comprised of five submenus:

- Watch
- Memory
- Break
- Xecute
- Display

The Watch command allows the user to designate up to twelve 16-byte lines of memory for display. This display is automat-



Figure 2. Bit Significance, Trace Memory Word

ically updated to show any change occurring in the section of memory specified.

The Memory command is used to compare two blocks of memory, fill a block of memory with a hexadecimal string, or move a block of memory to another range of addresses.

The Break command is used to define two complex breakpoints, which operate independently.

The Display command allows the user to specify what portion or range of program, data, or register memory is to be displayed on the screen.

## INTERFACE TO NON-ZILOG HOSTS

Load/save communication between a Zilog (or other) host system and the Z-SCAN 8 monitor is accomplished by exchanging messages containing printable ASCII characters. Message types are:

 Single-character, data-block acknowledgment

#### **Breakpoints**

Two complex breakpoints are available in the Z-SCAN 8. Each breakpoint can be programmed independently to stop all processor activity at some arbitrarily selected point and save the state of the system in the trace memory for later analysis. The breakpoints may specify a stop on address, on data, or on a status such as an interrupt acknowledge. Or the breakpoint may specify that a pulse be generated and sent to the BNC connector at the back of the machine rather than stopping the emulation.

#### **Trace Memory**

The trace memory of the Z-SCAN 8 consists of a 48-bit by 1K block of RAM that can be used by the operator to record the condition and status of certain elements of the processor's environment for up to 1,024 machine cycles. The trace memory can then be displayed and the display used to analyze an entire series of steps in a routine. The bit significance of the 48-bit trace memory word is shown in Figure 2.

#### **Mappable Memory**

Mappable memory in the Z-SCAN 8 consists of four 2K blocks of highspeed static RAM. Each of the blocks can be assigned independently to replace a section or block of the target system's memory. The block can be assigned anywhere in the Z8's memory space and can be specified to respond to program or data memory or both. Mapping must be done on 2K word boundaries only, and the entire block can be write-protected. When a break results from a write-protect violation, an error message appears on the CRT.

- Error text
- Data block

All messages exchanged during a Load or Save command are text lines, each ending in RETURN (carriage return). Memory and other data are converted into hexadecimal numerals for transmission, and the resultant message is readable left-to-right, high-order digit first, as it is transmitted over the RS-232 link.

## **Z-SCAN 8 SPECIFICATIONS**

#### Processor:

40-pin, 2K and 4K Z8 CPU

#### **Emulation Frequency:**

Up to 12 MHz

#### I/O:

Two RS-232-C serial ports for terminal and host

#### **CRT Terminal:**

Any standard CRT system, including Zilog's S8000 systems.

### **Baud Rate:**

Terminal: 9600 Host: Determined by user selection from 300 to 38.000

#### Mappable Memory:

8K high-speed, static RAM assignable in 2K blocks

#### **Breakpoints:**

Two comples breakpoints; breakable on data, address, or interrupt acknowledge

#### Emulator Cable:

24 inches

#### **Front Panel:**

TARGET RESET and MONITOR RE-SET switches, POWER ON indicator, 40-pin connector type.

#### **Rear Panel:**

BNC connector for pulse output, standard LS-TTL level 2 x 25 pin connectors, 3M type 3483 (terminal and host), 3-pin power connector, 1¼ in., fuseholder (screwdriver release type), POWER ON switch rocker type), 115/220 voltage selection switch (sliding type)

#### Power:

180-264 volts ac or 90-130 volts ac, switch selectable; 47-63 Hz; 2 amp maximum

#### **Dimensions:**

4 inches x 17.5 inches x 14.5 inches (HWD); 10.2 centimeters x 44.5 centimeters x 36.8 centimeters

#### **Environment:**

10°C to 50°C (operating)

#### Unit Weight:

25 pounds

Ordering Information is available at your local Zilog Sales Office.

Refer to the Literature List for additional documentation. .

.

## Z-SCAN 80® Emulator





# Product Description

April 1985

## FEATURES

- Real-time emulation for the Z80 microprocessor
- Two complex breakpoints
- 4K × 32 bits of real-time trace
- 32 1K-byte blocks of mappable memory
- Disassembly from trace and user memory
- Screen-oriented, user-friendly software

- Line assembler
- Standard RS-232-C links; compatible with standard CRTs and software development systems (hosts)
- Can be used stand-alone or in combination with virtually any host computer
- Transparent operation for direct communication between CRT and host computer



## **OVERVIEW**

The Z-SCAN 80 Emulator combines hardware and software to provide efficient, interactive emulation of the Z80 CPU Running at up to 8 MHz, the Z-SCAN 80 Emulator closely matches the Z80H chip in high-speed operations and efficiency. This screen-oriented development system is designed to give even a first-time user an easy-to-use window into the target system.

Based on the Z8001<sup>™</sup> CPU, the emulator interfaces via two RS-232-C serial ports to the host computer and CRT terminal. This standard interface allows the Z-SCAN 80 Emulator to be used with virtually any software development host system that runs a cross-assembler or crosscompiler capable of generating Z80 code. Such hosts include the VAX\* and Zilog's System 8000<sup>™</sup> (running the UNIX\*\* operating system). Only a simple upload and download utility is needed for operation, since communication between the Z-SCAN 80 Emulator and the host is through a standard serial port using Tektronix or Intel hex format. A list of terminals compatible with the Z-SCAN 80 Emulator is shown in Table 1.

#### Table 1. Terminals Supported by the Z-SCAN 80 Emulator

| Manufacturer      | Model |
|-------------------|-------|
| Lear Siegler      | ADM31 |
| Televideo         | 920   |
| Hewlett Packard   | 2621  |
| Digital Equipment | VT100 |
| Qume              | 102   |
| Zentec            | 1051  |
|                   |       |

The Z-SCAN 80 Emulator is a versatile development system, able to perform in a number of scenarios. With Zilog's System 8000 or another host, the Z-SCAN 80 Emulator becomes a complete hardware and software station for developing high-level applications programs. In stand-alone mode, the Z-SCAN 80 Emulator is useful in manufacturing environments for simple testing and debugging of PROM-based target systems. Figure 1 shows the Z-SCAN 80 Emulator both as a stand-alone system and with a host.

One accomplishment of the Z-SCAN 80 Emulator is transparent operation, which allows the terminal to be used with a host in such a way that the Z-SCAN 80 Emulator effectively disappears from the terminal-host link, without physical recabling. The designer can focus entirely on applications program development, while the Z-SCAN 80 Emulator takes care of communications between CRT, host,

HOST DEVELOPMENT SYSTEM

and target. Once software has been downloaded into the target, the emulator can be disconnected from the host and operated stand-alone. With the use of mappable memory, the designer can develop programs without a target system.

Software for the Z-SCAN 80 Emulator is user-friendly and screen-oriented; a first-time user can easily learn the Z-SCAN 80 Emulator in a few hours by working with the terminal display. The user can manipulate the screen to display any combination of target resources, for configuring mappable memory and for debugging and program development tasks. Memory and registers can be changed via the terminal screen. Real-time trace, two sophisticated hardware breakpoints, single-step capability, and a large mappable memory complete the toolbox necessary to construct the Z80 operating environment.



STAND-ALONE DEVELOPMENT SYSTEM





## HARDWARE DESCRIPTION

The Z-SCAN 80 Emulator is made up of two boards of hardware and firmware components that provide emulation of the Z80 CPU and monitoring of the development process. A Z80H chip, running at up to 8 MHz, is contained in a pod located near the target on the emulator cable. This arrangement shortens the time delay that would result if the Z80H device were located inside the Z-SCAN 80 Emulator, and ensures real-time emulation of the Z80 CPU.

Figure 2 shows a block diagram of the Z-SCAN 80 Emulator system.

## **Mappable Memory**

Thirty-two 1K-byte blocks of high-speed static RAM allow the Z-SCAN 80 Emulator to emulate a portion of the target memory space. Any block can be mapped on any 1K-byte boundary of the physical address space; each block can be individually protected against writes during target execution. Mappable memory can be configured as a surrogate for target memory, or as an addition to existing memory in the target system.

### **Trace Memory**

A 4K  $\times$  32-bit block of RAM is provided to trace address, data, and control signals. Up to 4096 trace cycles can be handled by the trace facility.

### Hardware Breakpoints

Two sophisticated breakpoints are provided, each with a pass count of 1 to 255, for detection of address, data, and control signal states. The breakpoints allow for a break in program execution on any combination of program conditions.





## SOFTWARE DESCRIPTION

Host-resident software for the Z-SCAN 80 Emulator consists of load and send routines for upload and download between the host computer and the Z-SCAN 80 Emulator, and the corresponding Z-SCAN firmware routines.

The load and send modules perform upload and download using Tektronix (Tek) hex or Intel hex. Print and Do commands use ASCII format. Table 2 shows upload and download protocols for the various operating systems.

The monitor software provides an interface between the emulator hardware, the host load and send programs, and

the user. Most of the software is dedicated to the user interface, i.e., the screens and commands.

| Table 2. Upload/D | ownload Protocols |
|-------------------|-------------------|
|-------------------|-------------------|

| nost operating System |                  |
|-----------------------|------------------|
| VAX, UNIX III         | Tek Hex          |
| S8000, ZEUS           | Tek Hex          |
| CP/M                  | Intel or Tek Hex |
| Intel MDS, Intellec   | Intel Hex        |

The main functions of the Z-SCAN 80 Emulator software are as follows:

- Accepts commands to initiate upload and download between host and target
- Displays and edits target registers, ports, and memory
- Starts, single-steps and halts target system execution
- Substitutes Z-SCAN mappable memory for target memory
- Displays trace memory

## **Z-SCAN SCREENS**

The Z-SCAN screens give the user access to a constant flow of debugging and program development information. A Z-SCAN screen consists of a command window, up to five roll windows, and a scroll window.

## **Command Window**

The Z-SCAN command window (the first three lines), is manipulated by the user with a set of commands and subcommands to perform debugging tasks. It is used for the following functions:

- Menu—displays menu of commands
- Command history—displays the last two commands executed
- Status—displays status information on target emulation and the last Load and Save commands
- Subcommand input (interactive editor commands) displays subcommands

Table 3 summarizes the Z-SCAN 80 Emulator commands.

## **Roll and Scroll Windows**

Below the command window, the rest of the screen is divided between roll windows and a scroll window. A roll window is used for displaying parameter values (registers, breakpoints, etc.) and their labels both immediately before and after the most recent emulation. A scroll window displays a continuous listing of values and addresses specified by the user, for example, target memory disassembly.

The Edit command initiates interactive editing of either a roll or scroll window; the Watch and Unwatch commands determine which roll or scroll windows appear onscreen.

Roll windows consist of the following parameters and labels:

- Target CPU registers
- Watched target memory
- Complex breakpoints
- Mappable memory
- Host protocol options

- Allows Z-SCAN terminal to be used as host terminal (transparent mode)
- Selects host baud rate
- Block memory moves, compares, and fills on target memory
- Tailors screen configuration to desired display (e.g. simultaneous display of specific registers and ports)
- Self-tests hardware

Scroll windows consist of the following displays:

- Target memory
- Disassembled target memory
- Traced target cycles
- Help descriptions

## Table 3. Z-SCAN 80 Emulator Commands

| Command | Action                                                 |
|---------|--------------------------------------------------------|
| Abort   | Re-initialize host link                                |
| Asm     | Assemble instruction and store in memory               |
| Break   | Set breakpoint                                         |
| Check   | Compare hex string against a block of target<br>memory |
| Compare | Compare two blocks of target memory                    |
| Do      | Interpret commands from host file                      |
| Edit    | Enter window for interactive editing                   |
| Fill    | Write hex string into block of target memory           |
| Go      | Start target execution                                 |
| Halt    | Stop target execution                                  |
| Load    | Load block of target memory from host file             |
| Мар     | Set memory map                                         |
| Mem     | Set memory values                                      |
| Move    | Move a block of target memory                          |
| Pause   | Conditionally wait for keyboard character to           |
|         | continue interpreting commands from<br>host file       |
| Print   | Send screen image to host file                         |
| Read    | Read target I/O port                                   |
| Reg     | Set register values                                    |
| Reset   | Reset target system                                    |
| Save    | Store block of target memory in host file              |
| Step    | Execute a certain number of instructions               |
| Test    | Test emulator hardware                                 |
| Unwatch | Unassign window and enlarge adjacent<br>display        |
| Watch   | Assign and display window                              |
| Write   | Write target I/O port                                  |
|         |                                                        |

## **Z-SCAN SELF-TEST**

The Z-SCAN 80 Emulator monitor software performs an automatic self-test on power-up and reset. It also performs confidence and diagnostic tests by user command. The automatic self-test operates without disturbing the contents of the target memory or registers. The Z-SCAN 80 Emulator displays the results of the test via the terminal.

## **Z-SCAN 80 SPECIFICATIONS**

#### PROCESSOR EMULATED:

Z80, Z80A, Z80B, Z80H

#### **EMULATION FREQUENCY:**

Up to 8 MHz

#### I/O:

Two RS-232-C serial ports, one each for terminal and host

#### **CRT TERMINAL:**

Standard terminals listed in Table 1 are supported

## **BAUD RATE:**

Terminal: 9600 bits/second Host: Determined by user selection from 110 to 19,200 bits/second

#### **TRACE MEMORY:**

 $4K \times 32$  bits

#### MAPPABLE MEMORY:

32K high-speed static RAM assignable in 1K-byte blocks with individual write protect

#### HARDWARE BREAKPOINTS:

2 complex breakpoints (breakable on address, data, and status)

#### **EMULATOR CABLES:**

One cable from emulator to pod, 48", 40-pin (part number 59-0278-00)

## ORDERING INFORMATION

#### DESCRIPTION:

Z-SCAN 80 Emulator, 115V (part number 05-6223-00) Z-SCAN 80 Emulator, 230V (part number 05-6223-01)

Ordering Information is available at your local Zilog Sales Office.

Refer to the Literature List for additional documentation.

Systematic confidence tests of the emulator hardware can be instituted by the user with the Test command. These tests allows the user to distinguish target errors from Z-SCAN errors. Diagnostic tests can also be run using command scripts downloaded from the host file.

One cable from emulator to pod, 48", 50-pin (part number 59-0279-00)

One cable from pod to target, approximately 8" (part number 59-0277-00)

#### FRONT PANEL:

Power-on indicator and reset switch 40-pin and 50-pin connectors

### REAR PANEL:

Power-on switch BNC connectors for Break pulse output and input Two 25-pin D subminiature connectors A 3-pin power connector A 1 1/4" fuseholder (screwdriver-release type)

#### POWER:

187-264 volts ac at 3 amps maximum—50 Hz version 105-130 volts ac at 3 amps maximum—60 Hz version

#### DIMENSIONS:

 $4'' \times 17.5'' \times 14.5''$  (HWD) 10.2 cm  $\times$  44.5 cm  $\times$  36.8 cm

### **ENVIRONMENT:**

0 to 40 degrees Centigrade

#### UNIT WEIGHT:

25 pounds

## Z-SCAN 8000® Emulator

# Zilog

## Product Description

#### April 1985

- Provides Real Time Emulation up to 4 MHz of the Z8001 and Z8002 CPUs.
- Two RS-232C Serial Ports Make It a Peripheral Usable with Most Standard CRTs and Software Hosts.
- Transparent Operation Permits Direct Communication Between CRT and Host without Physical Disconnect.
- Highly Interactive, Screen-Oriented User Interface Makes
   Z-SCAN Easy To Use.
- Shadow Monitor Removes All Restrictions on Target System Memory Space, Making It Fully Available To the User.
- High-Speed Mappable Memory (no wait states) Is Available to Simulate Target System RAM/ROM.



#### **OVERVIEW**

The Z-SCAN 8000 Emulator is an incircuit emulator that has been designed as a peripheral unit for Zilog's Z8001 and Z8002 16-bit microprocessors. Interfacing via two RS-232C Serial ports to host and CRT terminal, Z-SCAN 8000 can work with Zilog's family of development hosts.

Because it employs a standard serial interface, Z-SCAN 8000 can also be used with virtually any software host system that runs a cross assembler or cross compiler capable of generating Z8000 code. Communication between the host system and Z-SCAN 8000 is with a standard serial format requiring only a simple upload and download utility to operate. For PROM-based target systems, Z-SCAN can operate stand-alone with a CRT terminal because the monitor and debug software is EPROM-resident.

In keeping with Zilog's design philosophy of separating a development system into two identifiable units (the software host and an emulation peripheral), Z-SCAN 8000 fits into three scenarios, making it a highly versatile unit:

 As a peripheral to Zılog's PDS 8000, ZDS-1, or System 8000, Z-SCAN 8000 completes the development support package for the Z8001 and Z8002 microprocessors available from Zılog.

- As a peripheral to any development host with the capability of compiling or assembling Z8000 code, Z-SCAN 8000 allows a low-cost emulation capability which precludes substantial reinvestment in a software host system.
- As a stand-alone in-circuit emulator that can operate with most CRT terminals, Z-SCAN 8000 provides simple testing and debugging capability for PROM-based target systems.

#### SYSTEM FEATURES

**User Interface.** Z-SCAN 8000 incorporates the use of a two-dimensional screen-oriented user interface which makes it easy to use. Because it is general-purpose in nature, the user interface does not require a customized CRT terminal to operate. The only requirements are that the CRT terminal have screen erase, line erase, and cursor addressing capability.

The objective of the user interface is to provide a screen format with a menu-like approach, which directs the user through the operation of the emulator. The user is aware at all times of where he/she is in the debug process because Z-SCAN 8000 provides the CRT information about system parameters, system resources, current execution, and error messages. When the system is turned on, a bootstrap routine produces a display informing the user of the unit's configuration and requesting the user to define set-up parameters. A menu of display choices shows the user the different capabilities of the system:

- The Memory/I/O command display shows the various memory and I/O manipulation commands which access the target system.
- The Resources display presents the user with the full complement of arguments applicable to emulation of the target system.
- The Execution display shows all the commands and parameters necessary to cause emulation to take place.

At all times, execution of specific Monitor commands is possible, and information on other relevant system parameters and resources is always displayed. This highly interactive user interface makes it possible to use Z-SCAN 8000 without frequent reference to the operating manual.

**Shadow Memory.** Z-SCAN 8000 is a single, CPU-based system that can be configured to emulate either the Z8001 or Z8002 by moving jumpers to select the alternate screen monitor, and by changing the emulator cable.

Although the system uses a single CPU for both monitor and emulation functions, no restrictions are placed on the target system memory size. This is because the entire monitor resides in shadow memory and, therefore, does not appear in the target system memory space. This feature also provides the benefit of making future system expansion possible without any hardware redesign.



Figure 1. Hardware Trigger Implementation

Hardware Trigger. Z-SCAN 8000 offers the capability of setting breakpoints in three different fields or in a combination of these fields. These are the Address/Data Field, the Segment Field, and the Control/Status Field. A Pass Counter can be set up to a maximum of 255 counts to allow multiple pass triggering. In addition, Z-SCAN 8000 may also be set to break on instruction fetches only (single-step execution), or, by using a Pass Counter, may be set up to a maximum of 247 counts to allow triggering on multiple instruction fetches (multi-step execution).

With these two capabilities, a breakpoint argument can be set up which is on ORed condition allowing for either a break-on-field (or combination of fields) argument or for "n" instruction fetches, whichever occurs first. This ORed situation is convenient when tracing through a program in search of a specific occurrence. A pulse output, providing a trigger pulse on breakpoint match condition is available on the rear panel to trigger auxiliary test instrumentation.

**Mappable Memory.** Z-SCAN 8000 offers a 4K work block of high-speed static RAM. This block is available to the user to simulate a target system

memory block which would typically be ROM. No Wait states are required at 4 MHz. This block is mappable anywhere in the Z8001 and Z8002 address space and can be specified to be Normal Code, Normal Data, Normal Stack, System Code, System Data, System Stack, or Space Independent. Mapping must be done on 4K word boundaries only, and the entire block can be write protected against illegal writes to cause system emulation either to break on such occurrences or continue emulation. An error message appears on the CRT display informing the user of an illegal write.

**Software Trace.** Z-SCAN 8000 offers a software trace feature which provides insight into target system activity and CPU resources. In the Trace Mode, the system displays the address of the instruction being executed and the contents of the CPU registers (both general-purpose and control) consecutively, covering one full screen format.

For example, displaying the CPU registers associated with every instruction executed just prior to executing a Break is tremendously useful to the user during debug of target system activity.

#### SPECIFICATIONS

#### CPU

Z8001 or Z8002 per configuration

## Clock Rate

500 kHz-4.0 MHz (external)

#### I/O

Two RS-232C Serial Ports for CRT and host

#### Baud Rate

Automatically selected from 50 to 19.2K

## Breakpoint

Address, Data, Segment and Address, Control, Address and Control, Data and Control, Segment and Address and Control, Instruction Fetch, OR combination of Instruction Fetch and any Field argument

#### **AC CHARACTERISTICS**

#### Mappable Memory

 $4096 \times 16$  Static RAM (no Wait states at 4 MHz while operating off User clock)

## Inputs

One standard LS-TTL load plus 30 pF maximum

#### Outputs

Capable of driving one standard LS-TTL load plus 30 pF preload

#### **Rear Panel Output**

BNC connector for pulse output, standard LS-TTL

#### Front Panel

Target/Monitor, Reset, and NMI toggle switches

## Power

110/220 Vac, 50/60 Hz switch selectable, 60 VA maximum

## Dimensions

4 in. (10.2 cm) (H)  $\times$  14<sup>1</sup>/<sub>2</sub> in. (36.8 cm) (W)  $\times$  18 in. (45.7 cm) (D)

#### Emulator Cable

12 inches

| Nun  | nber        |                                               | Z80                                                                                                            | 01/2     | Z-S     | CAN      |
|------|-------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------|---------|----------|
| Syn  | nbol        | Parameter                                     | Min (ns)                                                                                                       | Max (ns) | Min(ns) | Max (ns) |
| 1    | TcC         | Clock Cycle Time                              | 250                                                                                                            | 2000     | 250     | 2000     |
| 2    | TwCh        | Clock Width (High)                            | 105                                                                                                            | 2000     | 105     | 2000     |
| 3    | TwCl        | Clock Width (Low)                             | 105                                                                                                            | 2000     | 105     | 2000     |
| 4    | TfC         | Clock Fall Time                               |                                                                                                                | 20       |         | 20       |
| 5-   | – TrC ––––– | Clock Rise Time                               | and the full second | 20       |         | 20       |
| 6    | TdC(SNv)    | Clock † to Segment Number Valid (50 pF load)  |                                                                                                                | 130      |         | 175      |
| 7    | TdC(SNn)    | Clock 1 to Segment Number Not Valid           | 20                                                                                                             |          | 35      |          |
| 8    | TdC(Bz)     | Clock † to Bus Float                          |                                                                                                                | 65       |         | 165      |
| 9    | TdC(A)      | Clock † to Address Valid                      |                                                                                                                | 100      |         | 163      |
| 10-  | - TdC(Az)   |                                               |                                                                                                                | 65       |         | 154      |
| 11   | TdA(DI)     | Address Valid to Data In Required Valid       | 455                                                                                                            |          | 383     |          |
| 12   | TsDI(C)     | Data In to Clock ↓ Setup Time                 | 50                                                                                                             |          | 76      |          |
| 13   | TdDS(A)     | DS t to Address Active                        | 80                                                                                                             |          | -4      |          |
| 14   | TdC(DO)     | Clock † to Data Out Valid                     |                                                                                                                | 100      |         | 163      |
| 15-  | - ThDI(DS)  | — Data In to DS † Hold Time ————              | 0                                                                                                              |          |         |          |
| 16   | TdDO(DS)    | Data Out Valid to DS † Delay                  | 295                                                                                                            |          | 269     |          |
| 17   | TdA(MR)     | Address Valid to MREQ   Delay                 | 55                                                                                                             |          | 29      |          |
| 18   | TdC(MR)     | Clock I to MREQ I Delay                       |                                                                                                                | 80       |         | 143      |
| 19a  | TwMRh       | MREQ Width (High)                             | 210                                                                                                            |          | 193     |          |
| 19b- | -TwMRh      | — MREQ Width (High) During Monitor Operation— |                                                                                                                |          | 184     |          |
| 20   | TdMR(A)     | MREQ I to Address Not Active                  | 70                                                                                                             |          | 53      |          |
| 21   | TdDO(DSW)   | Data Out Valid to DS 4 (Write) Delay          | 55                                                                                                             |          | 59      |          |
| 22   | TdMR(DI)    | MREQ I to Data In Required Valid              | 350                                                                                                            |          | 287     |          |
| 23   | TdC(MR)     | Clock ↓ MREQ † Delay                          |                                                                                                                | 80       |         | 134      |
| 24   | - TdC(ASf)  | — Clock † to AS ↓ Delay ————                  |                                                                                                                | 80       |         | 134      |
| 25   | TdA(AS)     | Address Valid to AS † Delay                   | 55                                                                                                             |          | 29      |          |
| 26   | TdC(ASr)    | Clock ↓ to AS ↑ Delay                         |                                                                                                                | 90       |         | 144      |
| 27   | TdAS(DI)    | AS t to Data In Required Valid                | 340                                                                                                            |          | 277     |          |
| 28   | TdDS(AS)    | DS t to AS I Delay                            | 70                                                                                                             |          | 53      |          |
| 29 – | -TwAS       | AS Width (Low)                                | 70                                                                                                             |          | 53      |          |
| 30   | TdAS(A)     | AS t to Address Not Active Delay              | 60                                                                                                             |          | 43      |          |
| 31   | TdAz(DSR)   | Address Float to DS (Read) ↓ Delay            | 0                                                                                                              |          | -41     | 4        |
|      |             |                                               |                                                                                                                |          |         |          |

### AC CHARACTERISTICS

| Nun        | aber       | _                                             | Z80      | 01/2     | Z-SO     | CAN      |
|------------|------------|-----------------------------------------------|----------|----------|----------|----------|
| Syn        | nbol       | Parameter                                     | Min (ns) | Max (ns) | Min (ns) | Max (ns) |
| 32         | TdAS(DSR)  | AS ↑ to DS (Read) ↓ Delay                     | 70       |          | 53       |          |
| 33         | TdDSR(DI)  | DS (Read) ↓ to Data In Required Valid         | 185      |          | 122      |          |
| 34         | TdC(DSr)   | Clock   to DS   Delay                         |          | 70       |          | 65       |
| 35         | TdDS(DO)   | DS 1 to Data Out and STATUS Not Valid         | 75       |          | 58       |          |
| 36-        | -TdA(DSR)  | - Address Valid to DS (Read)   Delay          |          |          |          |          |
| 37         | TdC(DSR)   | Clock † to DS (Read) ↓ Delay                  |          | 120      |          | 174      |
| 38         | TwDSR      | DS (Read) Width (Low)                         | 275      |          | 258      |          |
| 39         | TdC(DSW)   | Clock I to DS (Write) I Delay                 |          | 95       |          | 149      |
| 40         | TwDSW      | DS (Write) Width (Low)                        | 185      |          | 168      |          |
| 41 -       | -TdDSI(DI) | - DS (Input) ↓ to Data In Required Valid      | <u> </u> |          |          |          |
| 42         | TdC(DSf)   | Clock ↓ to DS (I/O) ↓ Delay                   |          | 120      |          | 174      |
| 43         | TwDS       | DS (I/O) Width (Low)                          | 410      |          | 393      |          |
| 44         | TdAS(DSA)  | AS ↑ to DS (Acknowledge) ↓ Delay              | 1065     |          | 1048     |          |
| 45         | TdC(DSA)   | Clock † to DS (Acknowledge) ↓ Delay           |          | 120      |          | 174      |
| 46—        | -TdDSA(DI) | − DS (Acknowledge)↓ to Data In Required Delay |          |          |          |          |
| 47         | TdC(S)     | Clock † to Status Valid Delay                 |          | 110      |          | 162      |
| 48         | TdS(AS)    | Status Valid to AS † Delay                    | 60       |          | 45       |          |
| 49         | TsR(C)     | RESET to Clock † Setup Time                   | 180      |          | 208      |          |
| 50         | ThR(C)     | RESET to Clock † Hold Time                    | 0        |          | 15       |          |
| 51—        | -TwNMI     | - NMI Width (Low)                             |          |          | ——116 —— |          |
| 52         | TsNMI(C)   | NMI to Clock † Setup Time                     | 140      |          | 154      |          |
| 53         | TsVI(C)    | VI, NVI to Clock † Setup Time                 | 110      |          | 118      |          |
| 54         | ThVI(C)    | VI, NVI to Clock † Hold Time                  | 0        |          | 22       |          |
| 55         | TsSGT(C)   | SEGT to Clock † Setup Time                    | 70       |          | 78       |          |
| 56—        | -ThSGT(C)  | - SEGT to Clock † Hold Time                   | 0        |          |          |          |
| 57         | TsMI(C)    | MI to Clock † Setup Time                      | 180      |          | 188      |          |
| 58         | ThMI(C)    | MI to Clock † Hold Time                       | 0        |          | 22       |          |
| 5 <b>9</b> | TdC(MO)    | Clock † to MO Delay                           |          | 120      |          | 165      |
| 60         | TsSTP(C)   | STOP to Clock ↓ Setup Time                    | 140      |          | 148      |          |
| 61—        | -ThSTP(C)  | - STOP to Clock ↓ Hold Time                   | 0        |          | 22       |          |
| 62         | TsWT(C)    | WAIT to Clock ↓ Setup Time                    | 50       |          | 78       |          |
| 63         | ThWT(C)    | WAIT to Clock ↓ Hold Time                     | 10       |          | 25       |          |
| 64         | TsBRQ(C)   | BUSREQ to Clock † Setup Time                  | 90       |          | 98       |          |
| 65         | ThBRQ(C)   | BUSREQ to Clock † Hold Time                   | 10       |          | 32       |          |
| 66 —       | -TdC(BAKr) | - Clock † to BUSACK † Delay                   |          |          |          | 145      |
| 67         | TdC(BAKf)  | Clock † to BUSACK ↓ Delay                     |          | 100      |          | 145      |

Ordering Information is available at your local Zilog Sales Office. Refer to the Literature List for addi-

tional documentation.

# Zilog

## FEATURES

- UNIX operating system with enhancements, including the full screen vi editor, record locking, and C-ISAM.
- 11.1 MHz CPU with 32 KB cache memory.
- Up to twice the operating speed of original System 8000 family members.
- Software compatibility with complete System 8000 family.
- Up to sixteen users.
- Up to two integral 52 MB disks.
- Up to 2 MB of memory.
- Integral 21.3 MB cartridge tape drive for disk backup.
- Optional Intelligent Communications Processor which supports popular protocols.
- Support of multiple industrystandard languages.

## OVERVIEW

The System 8000 Series Two Model 12 is a high performance, multi-user, UNIX supermicro computer system designed for today's demanding business applications. Up to sixteen users—from novices to sophisticated programmers—can work on the same system with each user simultaneously performing a different task. Sharing files and transmitting messages is easy.

Model 12 is one of the fastest and most efficient members of Zilog's System 8000 family, which has enjoyed years of trouble-free operation by thousands of satisfied users. Programs developed on any System 8000 model can be transferred to, and executed by, Model 12 and all the other models. An extensive selection of excellent software tools, service, and support programs accompanies the System 8000 family of products.

## Configurations

The UNIX operating system, with Zilog and UC Berkeley enhancements including the full screen vi editor, record locking, and C-ISAM from Relational Database Systems, Inc., is standard on all System 8000 supermicros.

Memory configurations (RAM) from 512 KB to 2 MB are available.

## March 1985

A sealed, 51/4-inch high-performance Winchester hard disk provides economical and highly reliable on-line data storage. This disk has an exceptionally fast 30msec access time and offers 52 MB of total storage space. A second disk can be added, making available 104 MB of storage.

A cartridge tape drive, which stores up to 21.3 MB, is used for disk backup. These cartridges provide virtually unlimited offline storage of data.

Up to eighteen serial ports and two parallel ports are available. These ports are used to connect the system with input/output devices such as CRT terminals, printers, and communication modems. Up to sixteen users are supported by the system. Communications protocols such as IBM 2780/3780 bisync and X.25 can be implemented with the optional Intelligent Communications Processor (ICP 8/02) board.

## System Architecture

Model 12 uses field-proven, state-ofthe-art VLSI components. Foremost among them are Zilog's 11.1 MHz Z8001 16-bit High-Performance CPU (HPCPU) board, with 32 KB cache memory, and three high-performance Z8010 Memory Management Units. These high-performance components are specially selected for their superior speed.

Intelligent controllers, for the Winchester disk and the cartridge tape, free the operating system from low-level device handling functions. The Winchester disk controller contains a dedicated Z8001 CPU with 16K bytes of local memory which substantially increases system performance.

The optional ICP 8/02 Intelligent Communications Processor contains a Z8002 CPU with 128K bytes of dualported memory and DMA-supported I/O ports that allow communication over both asynchronous and synchronous lines, such as IBM 2780-3780 bisync and X.25 packet-switched networks.

#### **Comprehensive Software**

The UNIX operating system provides an excellent environment for business applications.

The System 8000 comes with an impressive collection of more than 300 utility programs and development tools that make it easy for both end users and OEMs to develop new applications quickly.

High level programming languages for scientific and industrial applications are offered, including Pascal, C, and Ada.

## **SPECIFICATIONS**

#### CPU

 High-performance 16-bit Z8001 CPU, 11.1 MHz, with 32 KB cache memory

#### Memory

- Minimum: 512 KB
- Maximum: 2 MB
- Management: Three Highperformance Z8010 MMUs
- Error Handling: Parity or Error Checking and Correcting (ECC)

#### **52 MB Winchester Disk**

- Disk Size: 51/4 inches
- Rotation Speed: 3,600 rpm
- Average Seek Time: 30 msec
- Data Transfer Rate: 5 Mbits/sec

#### **Cartridge Tape Drive**

- Read/Write Speed: 30 ips
- Rewind/Search Speed: 90 ips - Tracks: 4
- Recording Density: 6400 BPI
- Capacity (unformatted): Up to 21.3 MB

## Options

- Up to 16 users
- Up to 18 serial ports, 2 parallel ports
- Up to 2 MB memory
- Second Winchester drive
- ICP 8/02 Intelligent Communications Processor
- Two slots available for board options

#### Physical

- Height: 66 cm (26 in.)
- Width: 20 cm (8 in.)
- Depth: 46 cm (18 in.)
- Weight: 43 kg (95 pounds), approximately

## Electrical

- Phase: Single
- Frequency: 47 to 63 Hz

| Nominal           | Maxımum   | Maxımum |
|-------------------|-----------|---------|
| Selectable        | Sustained | Current |
| Voltages ±10%     | Current   | Surge   |
| 100-115 VAC/60 Hz | 2 50 A    | 4.0 A   |
| 220-240 VAC/50 Hz | 1 25 A    | 2.0 A   |

#### Environmental

- Operating Temperature: 10°C (50°F) minimum, 40°C (104°F) maximum
- Relative Humidity: 20 to 80% (Noncondensing)

**Product** 

**Brief** 

April 1985

# Zilog

## FEATURES

- UNIX operating system with enhancements, including the full screen vi editor, record locking and C-ISAM
- 11.1 MHz CPU with 32 KB cache memory.
- Twice the operating speed and efficiency of original System 8000 family members.
- Media and software compatibility with complete System 8000 family.
- Up to forty users.
- Up to four integral 52 MB disks.
- Up to 4 MB of memory.
- Integral 21.3 MB cartridge tape drive for disk backup.
- Optional industry-standard 9-track tape drive.
- Optional Intelligent Communications Processor which supports popular protocols.
- Optional IEEE 754 hardware Floating Point Processor which executes double-precision, extended multiplications in 3.28 μsec.
- Support of multiple industrystandard languages.



## OVERVIEW

The System 8000 Series Two Model 22 is a high-performance, multi-user, UNIX supermicro computer system designed for today's demanding business applications. Up to forty users—from novices to sophisticated programmers—can work on the same system with each user simultaneously performing a different task. Sharing files and transmitting messages is easy.

Model 22 is one of the fastest and most efficient membors of Zilog's System 8000 family, which has enjoyed years of trouble-free operation by thousands of satisfied users. Programs developed on any System 8000 model can be transferred to, and executed by, Model 22 and all the other models. An extensive selection of excellent software tools, service, and support programs accompanies the System 8000 family of products.

987

## Configurations

The UNIX operating system, with Zilog and UC Berkeley enhancements including the full screen vi editor, record locking, and C-ISAM from Relational Database Systems, Inc., is standard on all System 8000 supermicros.

Memory configurations (RAM) from 512 KB to 4 MB are available.

A sealed, 51/4-inch high-performance Winchester hard disk provides economical and highly reliable on-line data storage. This disk has an exceptionally fast 30msec access time and offers 52 MB of total storage space. Up to three additional 52 MB disks may be added at low cost. Model 22 is designed to contain and support four of these disks for a storage capacity of 208 MB.

A cartridge tape drive, which stores up to 21.3 MB, is used for disk backup. The basic Model 22 comes with one cartridge tape drive and can be configured for a second, optional unit. An industry-standard, half-inch 9-track tape drive is optional.

Up to forty-two serial ports and five parallel ports are available. These

## SPECIFICATIONS

#### CPU

 High-performance 16-bit Z8001, CPU 11.1 MHz, with 32 KB cache memory

## Memory

- Minimum: 512 KB
- Maximum: 4 MB
- Management: Three Highperformance Z8010A MMUs
- Error Handling: Parity or Error Checking and Correcting (ECC)

## 52 MB Winchester Disk

- Disk Size: 51/4 inches
- Rotation Speed: 3,600 rpm
- Average Seek Time: 30 msec
- Data Transfer Rate: 5 Mbits/sec

## **Cartridge Tape Drive**

- Read/Write Speed: 30 ips
- Rewind/Search Speed: 90 ips

ports are used to connect the system with input/output devices such as CRT terminals, printers, and communication modems. Up to forty users are supported by the system. Communications protocols such as IBM 2780/ 3780 bisync and X.25 can be implemented with the optional Intelligent Communications Processor (ICP 8/02) board.

## System Architecture

Model 22 uses field-proven, state-ofthe-art VLSI components. Foremost among them are Zilog's 11.1 MHz Z8001 16-bit High-Performance CPU (HPCPU) board, with 32 KB cache memory, and three high-performance Z8010 Memory Management Units. These high-performance components are specially selected for their superior speed.

Intelligent controllers, for the Winchester disk and the cartridge tape, free the operating system from low-level device handling functions. The Winchester disk controller contains a dedicated Z8001 CPU with 16K bytes of local memory which substantially increases system performance.

- Tracks: 4
- Recording Density: 6400 BPI
- Capacity (unformatted): Up to 21.3 MB

## Options

- Up to 40 users
- Up to 42 serial ports, 5 parallel ports
- Up to 4 MB memory
- Up to four Winchester drives
  ICP 8/02 Intelligent
- Communications Processor
- FPP 8/01 Floating Point Processor
   Five slots available
- for board options
- Industry standard 9 track tape (1600 bpi)

## Physical

- Height: 84 cm (33 in.)
- Width: 48 cm (19 in.)
- Depth: 61 cm (24 in.)
- Weight: 114 kg (250 pounds), approximately

The optional FPP 8/01 Floating Point Processor is a high-speed, bit-slice technology implementation of the IEEE Standard P754 Draft 10. Doubleprecision extended multiplication, for example, executes in only 3.8 µsec.

The optional ICP 8/02 Intelligent Communications Processor contains a Z8002 CPU with 128K bytes of dualported memory and DMA-supported I/O ports that allow communication over both asynchronous and synchronous lines, such as IBM 2780/3780 bisync and X.25 packet-switched networks.

#### **Comprehensive Software**

The UNIX operating system provides an excellent environment for business applications.

The System 8000 comes with an impressive collection of more than 300 utility programs and development tools that make it easy for end users and OEMs to quickly develop new applications.

High level programming languages for scientific and industrial applications are offered, including Pascal, C, and Ada.

## Electrical

#### - Phase: Single

- Frequency: 47 to 63 Hz

| Nominal           | Maximum   | Maximum |
|-------------------|-----------|---------|
| Selectable        | Sustained | Current |
| Voltages ±10%     | Current   | Surge   |
| 100-115 VAC/60 Hz | 7.5 A     | 20 A    |
| 220-240 VAC/50 Hz | 4.0 A     | 10 A    |

#### Environmental

- Operating Temperature: 10°C (50°F) minimum, 40°C (104°F) maximum
- Relative Humidity:
  - 20 to 80% (Noncondensing)

## **ORDERING INFORMATION**

Ordering Information is available at your local Zilog Sales Office.

Refer to the Literature List for additional documentation.

# System 8000 Series Two: Model 32

# Zilog

## FEATURES

- UNIX operating system with enhancements, including the full screen vi editor, record locking, and C-ISAM.
- 11.1 MHz CPU with 32 KB cache memory.
- Twice the operating speed and efficiency of original System 8000 family members.
- Media and software compatibility with complete System 8000 family.
- Up to forty users.
- Up to four integral high performance 168 MB disks.
- Up to 4 MB of memory.
- Integral 21.3 MB cartridge tape drive for disk backup.
- Optional industry-standard 9-track tape drive.
- Optional Intelligent Communications Processor which supports popular protocols.
- Optional IEEE 754 hardware Floating Point Processor which executes double-precision, extended multiplications in 3.28 μsec.
- Support of multiple industrystandard languages.

# Brief

Product

## March 1985



## OVERVIEW

The System 8000 Series Two Model 32 is a high performance, multi-user, UNIX supermicro computer system designed for today's demanding business applications. Up to forty users—from novices to sophisticated programmers—can work on the same system with each user performing a different task simultaneously. Sharing files and transmitting messages is easy. Model 32 is the fastest and most efficient members of Zilog's System 8000 family, which has enjoyed years of trouble-free operation by thousands of satisfied users. Programs developed on any System 8000 model can be transferred to, and executed by, Model 32 and all the other models. An extensive selection of excellent software tools, service, and support programs accompanies the System 8000 family of products.

## Configurations

The UNIX operating system, with Zilog and UC Berkeley enhancements including the full screen vi editor, record locking, and C-ISAM from Relational Database Systems, Inc., is standard on all System 8000 supermicros.

Memory configurations (RAM) from 512 KB to 4 MB are available.

A sealed, 8-inch, 168 MB Winchester hard disk with Storage Module Disk (SMD) controller is standard on the Model 32. The SMD hard disks, with their 20msec access time, provide the best performance in the System 8000 family. Their field reliability record is superb. Up to three additional 168 MB disks may be added at low cost. The Model 32 is designed to contain and support four of these disks for a total of 672 MB of storage.

A cartridge tape drive, which stores up to 21.3 MB, is used for disk backup. The basic Model 32 comes with one cartridge tape drive, and can be configured for a second, optional unit. An industry standard half-inch 9track tape drive is optional.

Up to forty-two serial ports and five parallel ports are available. These

## **SPECIFICATIONS**

## CPU

 High-performance 16-bit Z8001 CPU, 11.1 MHz, with 32 KB cache memory

## Memory

- Minimum: 512 KB
- Maximum: 4 MB
- Management: Three Highperformance Z8010 MMUs.
- Error Handling Parity or Error Checking and Correcting (ECC)

## 168 MB SMD Winchester Disk

- Disk Size: 8 inches
- Rotation Speed: 3,600 rpm
- Average Seek Time: 20 msec
- Data Transfer Rate: 10 Mbits/sec

ports are used to connect the system with input/output devices such as CRT terminals, printers, and communication modems. Up to forty users are supported by the system. Communications protocols such as IBM 2780/ 3780 bisync and X.25 can be implemented with the optional Intelligent Communications Processor (ICP 8/02) board.

### **System Architecture**

Model 32 uses field-proven, state-ofthe-art VLSI components. Foremost among them are Zilog's 11.1 MHz Z8001 16-bit High-Performance CPU (HPCPU) board, with 32 KB cache memory, and three high-performance Z8010 Memory Management Units. These high-performance components are specially selected for their superior speed.

Intelligent controllers, for the SMD Winchester disk and the cartridge tape, free the operating system from low-level device handling functions. The SMD controller contains a dedicated, customized bit-slice-based processor which provides extremely high-performance, optimized to UNIX support.

## **Cartridge Tape Drive**

- Read/Write Speed: 30 ips
- Rewind/Search Speed: 90 ips
- Tracks: 4
- Recording Density: 6400 BPI
- Capacity (unformatted): Up to 21.3 MB

## Options

- Up to 40 users
- Up to 42 serial ports, 5 parallel ports
- Memory expansion up to 4 MB
- Up to four SMD Winchester drives
- ICP 8/02 Intelligent Communications Processor
- FPP 8/01 Floating Point Processor
- Four slots available for board options
- Industry-standard 9 track tape (1600 bpi)

The optional FPP 8/01 Floating Point Processor is a high-speed, bit-slice technology implementation of the IEEE standard P754 Draft 10. Double precision extended multiplication, for example, executes in only 3.8 µsec.

The optional ICP 8/02 Intelligent Communications Processor contains a Z8002 CPU with 128K bytes of dualported memory and DMA-supported I/O ports that allow communication over both asynchronous and synchronous lines, such as IBM 2780-3780 bisync and X.25 packet-switched networks.

#### **Comprehensive Software**

The UNIX operating system provides an excellent environment for business applications.

The System 8000 comes with an impressive collection of more than 300 utility programs and development tools that make it easy for end users and OEMs to develop new applications quickly.

High level programming languages for scientific and industrial applications are offered, including Pascal, C, and Ada.

#### Physical

- Height: 84 cm (33 in.)
- Width: 48 cm (19 in.)
- Depth: 61 cm (24 in.)
- Weight: 114 kg (250 pounds), approximately

## Electrical

- Phase: Single
- Frequency: 47 to 63 Hz

| Nominal           | Maxımum   | Maximum |
|-------------------|-----------|---------|
| Selectable        | Sustained | Current |
| Voltages ±10%     | Current   | Surge   |
| 100-115 VAC/60 Hz | 75A       | 20 A    |
| 220-240 VAC/50 Hz | 4.0 A     | 10 A    |

## Environmental

- Operating Temperature: 10°C (50°F) minimum, 40°C (104°F) maximum
- Relative Humidity: 20 to 80% (Noncondensing)

Software

Development Products

Zilog

## **Zilog Software**

#### April 1985

The Zilog Software Directory (document #00-5292-03), is a comprehensive list of software packages supported by Zilog and independent software vendors. In fact, users will find full support for Zilog microprocessors on a variety of popular host computers and operating systems such as:

- Zilog System 8000 with UNIX System III
- Digital Equipment Corporation VAX-11 running either UNIX or VMS operating systems

Running on these hosts are crosssoftware packages that enable complete code development and debugging capabilities. These include high-level languages (C, FOR-TRAN, and Pascal), cross assemblers, symbolic debuggers, object file utilities, and various libraries. A recent addition to Zilog's complement of languages is Ada. Written by Irvine Computer Sciences Corporation (ICSC), the compiler produces Z8001 and Z8002 target code from either the Zilog System 8000 or VAX hosts. The Ada compiler's full validation, in line with the Ada Joint Project Office (AJPO) testing standards, is scheduled for Spring 1985.

Complementing its array of languages and utilities, Zilog also supports a wide range of operating systems. Foremost among these is the UNIX operating system provided by AT&T Technologies. The UNIX operating system was designed for multi-user, multi-tasking program development. Utilities are provided for text processing, file management, and communications. Furthermore, Ziloa is supplying UNIX System V port support to Original Equipment Manufacturer (OEMs) as part of its continued commitment to UNIX leadership.

As part of Zilog's suite of system software for the Z8001 and Z8002, CP/M 8000 is a multi-user version of the popular CP/M operating system with its wide variety of languages and debuggers. Similar support for the Z80 is available with Personal CP/M, upwardly-compatible with CP/M release 2 with additional features and higher performance.

Pricing and ordering information are available from the Components Division, Software Marketing Department.

# Z800™ Cross-Software Package

# Zilog

## Product Description

April 1985

## OVERVIEW

The Z800 Cross-Software Package is a complete development environment that provides all the necessary software routines and utilities to generate and debug programs for the Z800 MPU. Programmers will use the asm800 Z800 Cross-Assembler to develop and debug programs, and the Universal Object File Utilities to handle

program linking and loading. Actual program execution occurs on a Z800-based target system with download and upload utilities included to manage the host-to-target communications. The package runs on either a Digital Equipment Corporation VAX-11 or Zilog System 8000 with the UNIX operating system.

## FEATURES

The Z800 Cross-Software Package consists of the following tools:

- asm800 Z800 Cross-Assembler. Relocatable macro assembler with conditional assembly and floating point support.
- Universal Object File Utilities. UNIX object utilities provide processor-independent linking and loading across the full address range of the Z800 MPU as well as upload/download to or from target systems.
- Documentation for each tool in the package.



Figure 1. Typical Z800 Cross-Software Package Installation

## DESCRIPTION

## asm800 Z800 Cross-Assembler

The asm800 Z800 Cross-Assembler utilizes the expanded Z80 mnemonics and addressing modes to assemble and generate object modules in a universal file format. The Z800 Cross-Assembler is both fast—assembling at least 1,000 lines per minute—and efficient—consuming no more than 128K bytes of code and data space. Additional features include macros, conditional assembly, and relocation. The Z800 cross-assembler is upwardly compatible with Zilog's own Z80 assembler and Microsoft's MACRO-80 assembler.

The cross-assembler supports the complete list of opcodes in the Z800 MPU Technical Manual (document number 03-8224-01), plus the instruction set of the Z8070 Arithmetic Processing Unit (see the Z8070 APU Technical Manual, document number 03-8226-01). All Z80 opcodes, pseudo-ops (pseudo operation codes), and the commands supported by the Z80-RIO assembler are also supported. Constants supported by the cross-assembler include integers, floating-point numbers, characters, and character strings. In addition, asm800 handles arithmetic expressions using up to 80 bits of precision.

The Z800 cross-assembler supports these Z80 addressing modes:

- Register
- Immediate
- Indirect Register
- Direct Address
- Indexed

- Short Index
- Based Indexed
- Stack Relative
- PC Relative

In addition, two types of macro facilities are included in the Z800 assembler: MACROs and PROCs.

MACROs are compatible with those found in the RIO or Microsoft Z80 assembler. Parameters are separated by blanks or commas with substitution into the macro body as strings.

PROCs are call-by-value macros. Parameters are expressions, separated by blanks or commas, with substitution into the macro body as values.

Additional pseudo-ops are provided for conditional assembly, data definition, object code generation, and to extend macros. A command-line option specifies a third pass for generating a cross-reference listing showing the use and definition of all symbols in the program.

#### **Universal Object File Utilities**

The Z800 Cross-Software package includes a number of machine-independent utilities for processing object modules created in a universal format (see the Universal Object File Utilities User's Guide, document number 03-8236-01). Because address size and byte ordering are specified in the object module, the object file utilities can be used across Zilog's entire product line.



#### Figure 2. Z800 Cross-Software Package

The Universal Object File Utilities package lets modules be divided into any number of independent relocatable modules. This gives the programmer flexibility and control over how code is mapped in memory. In addition, object modules can be stored in either ASCII or binary formats. While ASCII format is useful for downloading across serial communication links, binary modules require less file space and allow faster processing.

For linking and loading object modules, two utilities are provided: **mlink** and **mload**. The first, mlink, takes universal object file-formatted modules generated by asm800, resolves external references among modules, relocates addresses, and combines these modules into a single load module. Furthermore, mlink can perform arbitrary integer arithmetic with up to 80 bits of precision. The second, mload, utility downloads an object file from the host system to the intended target system. Both utilities can send or

Ordering Information is available at your local Zilog Sales Office.

Refer to the Literature List for additional documentation.

receive object files in either Tektronix hex format, Intel hex format, or ASCII universal object file format (MUFOM).

In addition to mlink and mload, there are several other functions handled by these utilities:

- **mconv** converts an object module from ASCII to binary format, or binary to ASCII.
- **mdump** dumps an object file in hex format along with relocation information; object header information is also displayed.
- **mnm** prints the name list (symbol table) of an object module.
- **msend** uploads the contents of memory from a target system and creates an absolute universal object file module on the host system.

## Z80,000™ Cross-Software Package

## Product Description

March 1985

## OVERVIEW

The Z80,000 Cross-Software Package is a complete development environment that provides all the necessary software routines and utilities to generate and debug programs for the Z80,000 CPU. Programmers will use the asm80k Z80,000 Cross-Assembler to develop and debug programs, and the Universal Object File Utilities to handle

program linking and loading. Actual program execution occurs on a Z80,000-based target system with download and upload utilities included to manage the host-to-target communications. The package runs on either a Digital Equipment Corporation VAX-11 or Zilog System 8000 with the UNIX operating system.

## FEATURES

The Z80,000 Cross-Software Package consists of the following tools:

- asm80k Z80,000 Cross-Assembler. Relocatable macro assembler with conditional assembly and floating point support.
- Universal Object File Utilities. Special UNIX object utilities provide processor-independent linking and loading across the full address range of the Z80,000 CPU as well as upload/download to or from target systems.
- Documentation for each tool in the package.



Figure 1. Typical Z80,000 Cross-Software Package Installation






# DESCRIPTION

#### asm80k Z80,000 Cross-Assembler

The asm80k Z80,000 Cross-Assembler utilizes the expanded Z8000 CPU mnemonics and addressing modes to assemble and generate object modules in a universal file format. Additional features include macros, conditional assembly, and relocation. The Z80,000 cross-assembler is upwardly compatible with Zilog's own Z8000 assembler (cas).

The cross-assembler supports the complete list of opcodes in the Z80,000 CPU Technical Manual (document number 03-8226-01). Constants supported by the cross-assembler include integers, floating-point numbers, characters, and character strings. In addition, asm80k handles arithmetic expressions using up to 80 bits of precision.

Two types of macro facilities are included in the Z80,000 assembler: MACROs and PROCs.

MACROs are compatible with those found in the current Z8000 assembler. Parameters are separated commas with substitution into the macro body as strings.

PROCs are call-by-value macros. Parameters are expressions, separated by blanks or commas, with substitution into the macro body as values.

Additional pseudo-ops are provided for conditional assembly, data definition, object code generation, and to extend macros. A command-line option specifies a third pass for generating a cross-reference listing showing the use and definition of all symbols in the program.

#### **Universal Object File Utilities**

The Z80,000 Cross-Software package includes a number of machine-independent utilities for processing object modules created in a universal format (see the Universal Object File Utilities User's Guide, document number 03-8236-01). Because address size and byte ordering are specified in the object module, the object file utilities can be used across Zilog's entire product line.

The Universal Object File Utilities package lets modules be divided into any number of independent relocatable sections. This gives the programmer flexibility and control over how code is mapped in memory. In addition, object modules can be stored in either ASCII or binary formats. While ASCII format is useful for downloading across serial communication links, binary modules require less file space and allow faster processing.

For linking and loading object modules, two utilities are provided: **mlink** and **mload**. The first, mlink, takes universal object file-formatted modules generated by asm80k, resolves external references among modules, relocates addresses and combines these modules into a single load module. Furthermore, mlink can perform arbitrary integer arithmetic with up to 80 bits of precision. The second utility, mload, downloads an object file from the host system to the intended target system. Both utilities can send or receive object files in either Tektronix hex format, Intel hex format, or ASCII universal object file format (MUFOM).



Figure 2. Z80,000 Cross-Software Package

In addition to mlink and mload, there are several other functions handled by these utilities:

- **mconv** converts an object module from ASCII to binary format, or binary to ASCII.
- **mdump** dumps an object file in hex format along with relocation information; object header information is also displayed.

Ordering Information is available at your local Zilog Sales Office.

Refer to the Literature List for additional documentation.

- **mnm** prints the name list (symbol table) of an object module.
- **msend** uploads the contents of memory from a target system and creates an absolute universal object file module on the host system.

# Zilog

# **Product** Specification

April 1985

# FEATURES

- Provides high-quality floating-point arithmetic capability for Z8000 series CPUs.
- Executes the same instruction set and simulates the architecture of Zilog's Z8070 Arithmetic Processing Unit (APU). The same application software can use either this emulation package or the Z8070 APU without modification.
- Conforms to the proposed IEEE Standard P754 Draft 10.0 for binary floating-point arithmetic.
- Provides routines for the conversion of binary integer and Binary Coded Decimal (BCD) to and from binary floating-point formats.

# **GENERAL DESCRIPTION**

The Floating-Point Software Emulation Package (also referred to as the Emulator) provides floating-point arithmetic capability in accordance with the proposed IEEE Standard for binary floating-point arithmetic.

The proposed standard is designed to facilitate the portability and increase the precision and reliability of numerically oriented programs. The Emulator's ability to handle various numeric formats makes it amenable to commercial as well as scientific applications. Because the Emulator simulates the Z8070 APU, it is an ideal tool for systems that may later include the Z8070 chip.

The Emulator is written in PLZ/ASM structured assembly

# FUNCTIONAL DESCRIPTION

The Emulator consists of a small system-dependent module involved with memory accesses, and a systemindependent body. The system-dependent module comes in PLZ/ASM source form, whereas the body is in object code. Two versions of the body are provided: one assembled for segmented operation, the other for nonsegmented use. The Emulator can, consequently, be run in either segmented or nonsegmented mode. The Emulator uses no privileged CPU operations, and most operations finish in under one millisecond on a 6 MHz CPU, including the trapping and typical operating system overhead.

The system-independent body is called by the systemdependent module, using Zilog's calling convention. The system-independent body consists of approximately language and is fully operable on the Z8000 series CPUs. It can be run in either segmented or nonsegmented modes and in either Normal or System modes. It is available with Zilog's Real-Time Software (ZRTS) and Zilog's System 8000.

The Emulator uses the Z8000 CPU's Extended Processing Architecture (EPA). The EPA function provides the capability for flexible hardware and software expansion by the addition of Extended Processing Units or software trap handlers. When the EPA bit in the CPU's Flag and Control Word is zero, the CPU traps to the Emulator upon encountering a floating-point instruction.

5000 bytes of code and requires fewer than 30 words of stack space for operation. After an operation, the body returns a status code, indicating whether or not a trap should be taken.

In the system-dependent module, the most important aspect of the Emulator is its method of accessing the address spaces of the process that generated the EPA trap. A small set of assembly language interface routines that can be tailored to the host system is provided in PLZ/ASM source form. These routines are fully general in that they permit trapped processes from either nonsegmented or segmented operating modes and from either System or Normal operating modes. Host systems not supporting some of these combinations can simply ignore them.

A user with an average mathematical background should be able to attain precise results with the floatingpoint arithmetic supported by the Emulator, because the software simplifies the development of accurate programs. The Emulator accepts numbers in any of several data formats, operates on them in the very precise Extended format, returns results to any of the formats, and indicates any exceptions that may arise.

Exceptions, as defined by the proposed IEEE Standard, include detection of invalid operands or results, attempted division by zero, and overflows or underflows caused by exceeding the limits of the data format. Exceptions can be handled by user-controlled traps, or can be dealt with in an automatic manner by the Emulator. In addition, the Emulator records historical information on exceptions for later evaluation. This creates a flexible environment in which the user can tailor exception handling based on the needs of a specific application.

The capabilities of the Emulator are of use wherever consistency of results, precision of results, manipulation of a wide range of numbers, or generally increased arithmetic processing capabilities are required. Such widely divergent applications as guidance systems, financial data processing, process control, graphics and robotics can be enhanced by increased arithmetic capabilities.

# ARCHITECTURE

There are eight 80-bit data registers, two 32-bit status registers, one 16-bit and one 32-bit control register, and two 80-bit floating operand registers in the Emulator. This software architecture is designed to simulate the Z8070 APU.

The Emulator has a data register file of eight 80-bit registers labelled F0 to F7. This format corresponds to the Double Extended format in which the Emulator performs all of its internal numeric operations. Figure 1 illustrates the data register file.

| 79   | 78      | 64 6 | 63 0        |
|------|---------|------|-------------|
|      |         |      | FR          |
| SIGN | EXPONEN | IT   | SIGNIFICAND |

#### Figure 1. Data Register File

There are two 32-bit status registers known as the Program Counter register (PC1) and the Flags register. PC1 (Figure 2) holds the address of the instruction that generated the trap. The Flags register contains historical information on detected exceptions (sticky flags) and the Emulator's Compare and Remainder flags (Figure 3).



Figure 2. Program Counter Register (PC1)

Flags Register. Four fields provide information on exceptions and results. These fields are:

**Sticky flags.** Eight flags are set when an exception occurs, and remain set until they are cleared by the programmer. These flags are:

INV—Invalid FOV—Floating-point Overflow UN—Underflow DZ—Divide-by-Zero INX—Inexact Result DE—Denormalized number NAN—Signalling NaN IX—Integer Overflow

**Previous Operation flags.** These are the same as the sticky flags, except these bits reflect the exception of the previous operation.

**Compare and Remainder flags.** These status flags correspond to the H, D, P/V, S, Z, and C flags in the Z8000 CPU's FCW.

**FOP1E.** These bits are the two most significant bits (MSB) of the exponent of Floating Operand register 1 (FOP1).

**FOP2E.** These bits are the two MSBs of the exponent of Floating Operand register 2 (FOP2).

There are two control registers in the Emulator: the System Configuration register and the User Control register. The System Configuration register is accessible only to privileged users in System mode; it contains interrupt controls and EPU information (Figure 4). The User Control register (Figure 5) is accessible to Normal mode users; it sets arithmetic modes and enables traps. System Configuration Register. Ten fields provide information on instructions and interrupts. These fields are:

Interrupt Vector Number. Identifies the source and cause of an interrupt.

SV. Shifts the Interrupt Vector left.

VIS. Is set to include status information in the Interrupt Vector.

NV. Is set when no vector is to be returned.

**IUS.** Is set when an interrupt is under service.

Interrupt Pending (IP). Indicates a pending interrupt.

Master Interrupt Enable (MIE). Enables all interrupts.

Used (U). Indicates that a floating-point instruction has been executed.

ID. Indicates the number in the ID field of EPU instructions to which the Emulator will respond.

Invalid ID. Specifies which ID fields in EPA instructions should cause a trap to be generated.

User Control Register. Three fields enable traps and determine arithmetic modes. These fields are:

#### Rounding mode (RM).

00 = Round to Nearest 01 = Round toward Zero

10 = Round toward Plus Infinity

11 = Round toward Minus Infinity

Trap Enables. The setting of these bits enables the trap associated with each exception listed below.

INV-Invalid FOV—Floating Point Overflow UN-Underflow DZ-Divide-by-Zero INX-Inexact Result DE-Denormalized number NAN-Signalling NaN IX-Integer Overflow

In addition, the Emulator contains two 80-bit floating operand registers labelled FOP1 and FOP2, which contain the input operand (FOP1) and result (FOP2) for use by trap handlers (Figure 6).



PREVIOUS OPERATION FLAGS

STICKY FLAGS

Figure 3. Flags Register

| 31 30 29 28 | 27 26 | 25 24 | 23 | 22 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14 | 13  | 12 | 11 | 10  | 9  | 8 | 7 | 6     | 5   | 4    | 3    | 2  | 1         | 0 |
|-------------|-------|-------|----|-------|----|----|----|----|----|-----|----|-----|----|----|-----|----|---|---|-------|-----|------|------|----|-----------|---|
| EPU IDS     | ID    | IR    | U  | 0 0   | 0  | 0  | 0  | 0  | 0  | MIE | IP | IUS | 0  | NV | vis | sv | 0 |   | INTER | RUP | T VE | стог | NU | I<br>MBER | 7 |

Figure 4. System Configuration Register



TRAP ENABLES



| s       | EXPONENT             | SIGNIFICAND |  |  |  |  |
|---------|----------------------|-------------|--|--|--|--|
|         |                      |             |  |  |  |  |
| FLOATIN | G OPERAND 2 (RESULT) |             |  |  |  |  |
| S       | EXPONENT             | SIGNIFICAND |  |  |  |  |

**Figure 6. Floating Operand Registers** 

# DATA TYPES

The Emulator supports the data types shown in Figure 7. All formats are automatically converted to the 80-bit floating-point format for internal operations and can be returned to any of the formats. The S bit is the Sign bit specifying a positive (0) or negative (1) number. The negative or positive floating-point number is equal to:

significand  $\times$  2(exponent-bias)

The Emulator also supports extensions to the floatingpoint arithmetic. Infinities are represented, and numbers that cannot be represented in normalized form (i.e., where the most significant bit of the significand is a binary 1) can be represented in a denormalized form (i.e., with leading Os in the significand). In addition, certain values for NaNs (Not-a-Number) are defined, which are useful in causing traps or providing diagnostic information.

In the following description of the binary floating-point formats, 's' is the sign, 'e' is the exponent, 'f' is the significand (or fraction), and j is a 1-bit integer part. The integer bit is implicit in single and double formats.

The value (v) of the 32-bit Single Precision Binary format is determined as follows:

- If e = 255 and  $f \neq 0$ , then v = NaN.
- If e = 255 and f = 0, then  $v = (-1)^{s}$ (infinity).
- If 0 < e < 255, then v = (-1)<sup>s</sup>2<sup>e-127</sup>(I.f).
- If e = 0 and f ≠ 0, then v = (-1)<sup>s</sup>2<sup>-126</sup>(0.f).
- If e = 0 and f = 0, then  $v = (-1)^{s}0$ ,(zero).

The value of the 64-bit Double Precision Binary format is determined as follows:

- If e = 2047 and  $f \neq 0$ , then v = NaN.
- If e = 2047 and f = 0, then  $v = (-1)^{s}$ (infinity).
- If 0 < e < 2047, then v = (-1)<sup>s</sup>2<sup>e-1023</sup>(I.f).
- If e = 0 and  $f \neq 0$ , then  $v = (-1)^{s}2^{-1022}(0.f)$ .
- If e = 0 and f = 0, then  $v = (-1)^{s}0$ ,(zero).





For the 80-bit Double Extended Precision Binary format, the value is determined as follows:

- If e = 32767 and  $f \neq 0$ , then v = NaN.
- If e = 32767 and f = 0, then  $v = (-1)^{s}$ (infinity).
- If 0 < e < 32767, then v = (-1)<sup>s</sup>2(e-16383)(j.f).
- If e = 0 and j = f = 0, then  $v = (-1)^{s}0$ , (normal zero).
- If e = 0 and j or f is nonzero, then v = (-1)s2<sup>-16383</sup>(j.f).

Floating-point instructions are of the form:

FXXX [S,D,L,Q,BCD] rnd dst,src

The suffixes for floating-point binary formats [Single (S),

# **INSTRUCTION SET**

The floating-point instruction set provides the following types of instructions:

- Primary arithmetic operations
- Load and store operations
- Compare and examine operations

# **Primary Arithmetic Operations**

Double (D), or Extended (no suffix)], for binary integer formats [Long-word (L) and Quad-word (Q)], and for decimal format (BCD), refer to the size of the CPU register or memory operand. The suffix "rnd" refers to the rounding precision, or the degree of precision used in internal Emulator operations; SGL is used for Single precision, DBL for Double precision, and no suffix for Extended precision.

Addressing modes used include Emulator register (F) and multiple register (FF), CPU register (R), Index (X), Indirect Register (IR), Direct Address (DA). Also permitted are addressing of Emulator Control registers (FCTL) and portions of the Control registers (FSEL, traplist, flaglist, modelist).

- Secondary arithmetic operations
- Control operations

| Operands | Addressing Modes                                                                                 | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dst,src  | src: F,R,IR,DA,X                                                                                 | Floating Add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          | dst: F                                                                                           | dst ← dst + src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| dst,src  | src: F,R,IR,DA,X                                                                                 | Floating Divide                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          | dst: F                                                                                           | dst ← dst/src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| dst,src  | src: F,R,IR,DA,X                                                                                 | Floating Multiply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | dst: F                                                                                           | dst ← dst*src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| dst,src  | src: F                                                                                           | Floating Remainder Step                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          | dst: F                                                                                           | dst ← dst src<br>FCW ← flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| dst,src  | src: F,R,IR,DA,X                                                                                 | Floating Square Root                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          | dst: F                                                                                           | dst ← SQR (src)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| dst,src  | src: F,R,IR,DA,X                                                                                 | Floating Subtract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | dst: F                                                                                           | dst ← dst – src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| dst,src  | src: F,R,IR,DA,X                                                                                 | Floating Load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | ast: F<br>or<br>src: F<br>dst: R,IR,DA,X                                                         | dst ← src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          | Operands<br>dst,src<br>dst,src<br>dst,src<br>dst,src<br>dst,src<br>dst,src<br>dst,src<br>dst,src | OperandsAddressing Modesdst,srcsrc: F,R,IR,DA,Xdst,srcsrc: F,R,IR,DA,Xdst,srcsrc: F,R,IR,DA,Xdst,srcsrc: F,R,IR,DA,Xdst,srcsrc: F,R,IR,DA,Xdst,srcsrc: Fdst,srcsrc: Fdst,srcsrc: F,R,IR,DA,Xdst,srcsrc: F,R,IR,DA,Xdst, R,IR,DA,Xst: F |

| Mnemonic      | Operands  | Addressing Modes                                    | Operation                                                                       |
|---------------|-----------|-----------------------------------------------------|---------------------------------------------------------------------------------|
| FLDBCD        | dst,src   | dst: F<br>src: R,IR,DA,X<br>or<br>dst: R,IR,DA,X    | Floating Load BCD Integer<br>dst ← Float (BCD_src)<br>dst ← BCD (float_src)     |
| FLDIL         | dst,src   | dst: F                                              | Floating Load Binary Integer                                                    |
|               |           | src: RR,IR,DA,X<br>or<br>dst: RR,IR,DA,X<br>src: F  | dst ← Float (src)<br>dst ← Fix (src)                                            |
| FLDIQ         | dst,src   | dst: F                                              | Floating Load Binary Integer<br>Quad Word                                       |
|               |           | src: RQ,IR,DA,X<br>or<br>dst: RQ,IR,DA,X<br>src: F  | dst ← Float (src)<br>dst ← Fix (src)                                            |
| FLDM          | dst,src,n | dst: F,FF<br>src: R,IR,DA,X<br>or<br>dst: R,IR,DA,X | Floating Load Multiply<br>dst ← src                                             |
| FLDTL         | dst,src   | src: F,FF<br>dst: RR,IR,DA,X                        | Floating Load and Truncate to<br>Integer Long Word                              |
|               |           | src: F                                              | dst ← Int (src)                                                                 |
| FLDTQ         | dst,src   | dst: RQ,IR,DA,X<br>src: F                           | Floating Load and Truncate to<br>Integer Quad Word                              |
|               |           |                                                     | dst ← Int (src)                                                                 |
| Compare Ope   | rations   |                                                     |                                                                                 |
| FCP<br>FCPS   | dst,src   | dst: F                                              | Floating Compare                                                                |
| FCPD          |           | src: F,R,IR,DA,X                                    | dst – src, set flags                                                            |
| FCPF          | dst,src   | dst: F                                              | Floating Compare and Transfer<br>Flags to FCW                                   |
|               |           | src: F                                              | dst – src<br>FCW ← flags                                                        |
| FCPFX         | dst,src   | dst: F<br>src: F                                    | Floating Compare, Transfer Flags to<br>FCW, and Raise Exception if<br>Unordered |
|               |           |                                                     | dst – src<br>FCW ← flags                                                        |
| FCPX<br>FCPXS | dst,src   | dst: F                                              | Floating Compare and Raise<br>Exception if Unordered                            |
| FCPXD         |           | src: F,R,IR,DA,X                                    | dst - src, set flags                                                            |

# Load and Store Operations

| Mnemonic      | Operands     | Addressing Modes             | Operation                                                                              |
|---------------|--------------|------------------------------|----------------------------------------------------------------------------------------|
| FCPZ          | dst          | dst: F                       | Floating Compare with 0, and<br>Transfer Flags to FCW                                  |
|               |              |                              | dst – 0<br>FCW ← flags                                                                 |
| FCPZX         | dst          | dst: F                       | Floating Compare with 0, Transfer<br>Flags to FCW, and Raise Exceptior<br>if Unordered |
|               |              |                              | dst – 0<br>FCW ← flags                                                                 |
| condary Ari   | thmetic Oper | ations                       |                                                                                        |
| FABS          | dst,src      | dst: F                       | Floating Absolute Value                                                                |
| FABSD         |              | src: F,R,IR,DA,X             | dst ←  src                                                                             |
| FCLR          | dst          | dst: F                       | Floating Clear                                                                         |
|               |              |                              | dst ← +0                                                                               |
| FINT          | dst,src      | dst: F                       | Floating Round to Floating Integer                                                     |
| FINTD         |              | src: F,R,IR,DA,X             | dst ← Float [Int (src)]                                                                |
| FNEG<br>ENEGS | dst,src      | dst: F                       | Floating Negation                                                                      |
| FNEGD         |              | src: F,R,IR,DA,X             | dst 🔶 (-src)                                                                           |
| ntrol Opera   | tions        |                              |                                                                                        |
| FLDCTL        | dst,src      | dst: FCTL                    | Floating Load Control                                                                  |
|               |              | or                           | dst ← src                                                                              |
|               |              | dst: RR,IR,DA,X<br>src: FCTL |                                                                                        |
| FLDCTLB       | dst          | dst: Fsel                    | Floating Load Control Byte                                                             |
|               |              |                              | FCW ← flags                                                                            |
| FRESFLG       | STC          | dst: FFLAGS                  | Floating Reset Flag                                                                    |
|               |              | src: flaglist                | FFLAGS (flaglist) + 0                                                                  |
| FRESTRAP      | src          | dst: USER                    | Floating Reset Trap                                                                    |
|               |              | src: traplist                | USER (traplist) - 0                                                                    |
| FSETFLG       | src          | dst: FFLAGS                  | Floating Set Flag                                                                      |
|               |              | src: flaglist                | FFLAGS (flaglist) ← 1                                                                  |
| FSETMODE      | src          | dst: FMODE                   | Floating Set Mode                                                                      |
|               |              | src: modelist                | FMODE ← modelist                                                                       |
| FSETTRAP      | src          | dst: USER                    | Floating Set Trap                                                                      |
|               |              | src: traplist                | USER (traplist) ← 1                                                                    |

#### **Condition Codes**

**Table 1. Condition Code Equivalences** 

A set of condition code mnemonics are provided for evaluating the results of floating-point comparisons when the results have been transferred to the CPU's Flag and Control Word. Table 1 shows the floating-point mnemonics, the equivalent Z8000 condition code mnemonics, and their meanings.

| Floating-<br>point CC                                                         | Z8000 CC                                                           | Meaning                                                                                                                                                                                                                                               |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FEQ<br>FNEU<br>FLT<br>FLE<br>FGT<br>FGE<br>FLU<br>FGEU<br>FGEU<br>FORD<br>FUN | EQ<br>NE<br>ULT<br>GT<br>GE<br>LT<br>LE<br>UGT<br>UGE<br>NOV<br>OV | Equal<br>Not equal or unordered<br>Less than<br>Less than or equal<br>Greater than<br>Greater than or equal<br>Less than or unordered<br>Less, equal or unordered<br>Greater than or unordered<br>Greater, equal or unordered<br>Ordered<br>Unordered |

#### **Programming Example**

An example of a FORTRAN program and its possible compilation is provided below. The example calculates an average, using floating-point instructions and Emulator registers as well as CPU instructions and resources.

The FORTRAN segment assumes type REAL is a single precision number. The possible compilation of the FOR-TRAN segment assumes that the compiler optimizes variable usage in DO loops—it does not emulate full FORTRAN DO loop conditions. PLZ/ASM is the code produced.

#### **FORTRAN Program Segment**

REAL SAMPLE(100),AVERAGE INTEGER INDEX

- ٠
- ٠

AVERAGE = 0.0

DO 100 INDEX = 1,100

100 AVERAGE = AVERAGE + SAMPLE(INDEX) AVERAGE = AVERAGE/100.0

#### **Possible Assembler Compilation**

|      | SAMPLE AR<br>AVERAGE L<br>K100 LON<br>•                | RAY [100 LONG]<br>ONG<br>G = 100.0                                                                                                            |
|------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| LOOP | •<br>FCLR<br>FADDS<br>INC<br>CP<br>JR<br>FDIVS<br>FLDS | IREGISTER ASSIGNMENTS!<br>IINDEX - R2!<br>IAVERAGE - F0!<br>F0<br>R2<br>F0,SAMPLE(R2)<br>R2,#4<br>R2,#400<br>LT,LOOP<br>F0,K100<br>AVERAGE,F0 |

# ZRTS Zilog Real-Time Software for the Z8000<sup>®</sup> Microprocessor

# Zilog

# Product Description

#### April 1985



# FEATURES

- Real-time Multi-Tasking Software Components
  - Synchronization of multiple tasks
  - Interrupt-driven priority scheduling
  - □ Real-time response
  - Dynamic memory allocation
- Modular and Flexible Design
  - □ Efficient memory utilization
  - □ 6K byte PROMable kernel
  - Support for Z8001 and Z8002
    16-bit microprocessors
  - Configurable via linkable modules
- Versatile Base for Z8000 System Designs
  - Segmented/non-segmented tasks
  - System/normal mode tasks
  - Uses standard Zilog calling conventions

- Easy-To-Use System Generator
  High-level configuration
  - language
    Supports a wide variety of hardware configurations
  - Easily changed control parameters allow system optimization
  - Eliminates the requirement for intimate knowledge of system internal structure

# OVERVIEW

Zilog's Real Time Software (ZRTS) provides of a set of modular software components that allows quick and easy implementation of customized operating systems for all members of the Z8000 16-bit microprocessor family. In effect, ZRTS extends the instruction set of the Z8000, adding easy-to-use commands that give the Z8000 the capability for managing real-time, multi-tasking applications. The ZRTS package consists of a small real-time, multi-tasking executive program, the Kernel, and a System Configurator. The Kernel provides synchronization and control of multiple events occurring in a real-time environment. All major real-time functions are available—task synchronization, interrupt-driven priority scheduling, intertask communication, real-time response, and dynamic memory allocation.



These functions greatly simplify the tasks of the designer, allowing development efforts to be concentrated on the application, instead of on real-time coordination. task management problems, and complicated system generations. ZRTs provides a modular and flexible development tool that serves as a versatile base for Z8000 system designs. The Kernel requires only 6K bytes of either PROM or RAM memory, thus allowing configurations for a wide variety of target systems, while producing a memory-efficient, cost-effective end product.

# CONCEPTS

ZRTS is both easy-to-learn and easy-to-use. Only a few simple concepts need to be understood before designing begins.

**Tasks.** Tasks are the components comprising a real-time application. Each task is an independent program that shares the processor with the other tasks in the system. Tasks provide a mechanism that allows a complicated application to be subdivided into several independent, understandable, and manageable units.

**Semaphores.** Semaphores provide a low overhead facility for allowing one task to signal another. Semaphores can be used for indicating the availability of a shared resource, timing pulses, or event notification.

#### Exchanges and Messages.

Exchanges and Messages provide the mechanism for one task to send data to another. A Message is a buffer of data, while an Exchange serves as a mailbox at which tasks can wait for Messages and to which Messages are sent and held.

The ZRTS Kernel. The Kernel is the basic building block of ZRTS and performs the management functions for tasks, semaphores, the real-time clock, memory, and interrupts. The Kernel also provides for task-to-ask communications via Exchanges and Messages. All requests for Kernel operations are made via system call instructions with parameters in registers, according to the standard Zilog calling conventions.

Task Management. One of the main activities of the Kernel is to arbitrate the competition that results when several tasks each want to use the processor. Each task has a unique task descriptor that is managed by the Kernel. The data contained in the descriptor includes priority, status and other pertinent information. ZRTS supports any number of tasks, limited only by the memory available to accommodate the task descriptors and stacks.

#### TASK MANAGEMENT

| T_Create    | Creates a task dynamically.                           |
|-------------|-------------------------------------------------------|
| TDestroy    | Removes a dynamically created task.                   |
| T_Lock      | Allows a task to take exclusive control of the CPU.   |
| TReschedule | Changes the priority of a task.                       |
| TResume     | Activates a suspended task.                           |
| TSuspend    | Suspends another task.                                |
| T_Unlock    | Releases exclusive control of the CPU for other tasks |
| TWait       | Suspends task execution.                              |
| TWhoami     | Returns the name (address) of the task making the     |
|             | request.                                              |

Table 1.

#### SEMAPHORE MANAGEMENT

| Sem_Clear  | Clears semaphore queue and reinitializes a semaphore.                        |
|------------|------------------------------------------------------------------------------|
| Sem_Create | Creates a semaphore dynamically.                                             |
| SemDestroy | Removes a dynamically created semaphore.                                     |
| SemSignal  | Signals a semaphore, increments the counter.                                 |
| Sem_Test   | Tests a semaphore for a signal.                                              |
| SemWait    | Causes a task to wait until a semaphore is signaled, decrements the counter. |

#### CLOCK MANAGEMENT

| Clk_Delay_Absolute | Places a task on the clock queue waiting for absolute time.                  |
|--------------------|------------------------------------------------------------------------------|
| Clk_Delay_Interval | Places a task on the clock queue waiting for passage of an interval of time. |
| Clk_Set            | Sets the real-time clock.                                                    |
| Clk_Time           | Reads the clock.                                                             |
| MEMORY MANAGEMENT  |                                                                              |
| MemCensus          | Provides status of the memory resource.                                      |
| Alloc              | Dynamically allocates memory.                                                |

| •       | •                   |
|---------|---------------------|
| Release | s allocated memory. |

#### INTER-TASK COMMUNICATION

Release

| MAcquire       | Gets a message from an exchange pool and assigns<br>destination or a reply exchange to it. |  |
|----------------|--------------------------------------------------------------------------------------------|--|
| MAssign        | Assigns a new source and destination to an existing message.                               |  |
| M_Create       | Creates a message dynamically.                                                             |  |
| MDestroy       | Removes a dynamically created message.                                                     |  |
| MGetDescriptor | Gets message's descriptor information.                                                     |  |
| MRead          | Reads the message data.                                                                    |  |
| MReceiveWait   | Waits to receive a message from an exchange.                                               |  |
| M_Release      | Returns a message to the exchange pool.                                                    |  |
| MReply         | Sends a message back to destination exchange.                                              |  |
| MWrite         | Changes message data.                                                                      |  |
| X_Create       | Dynamically creates an exchange with a pool of messages.                                   |  |
| XDestroy       | Removes a dynamically created exchange.                                                    |  |

| The Kernel maintains a queue of all     |
|-----------------------------------------|
| active tasks on the system. Each task,  |
| based on its priority, is scheduled for |
| processor time. The highest-priority    |
| task that's ready to run gains control  |
| of the CPU; other tasks are queued.     |
| Tasks can be prioritized up to 32,767   |
| levels, with round-robin scheduling     |
| among tasks with the same priority.     |
|                                         |

Tasks can run either segmented or non-segmented code, in either normal or system mode. The numerous operations that may be performed on tasks are listed in Table 1.

Semaphore Management. The Kernel provides semaphore management for synchronizing interacting tasks. A typical use of semaphores is to provide mutual exclusion of a shared resource. When a resource is to be used by only one task at a time, a semaphore with a counter of 1 controls the resource. Every task requiring the resource must first wait on that semaphore. Since the counter is 1, only one task will acquire the resource. The others will be gueued on the semaphore and suspended until the semaphore is signaled that the resource is once again available. At that time, the first task on the semaphore queue will be made ready to run and can use the resource. After all tasks have acquired the resource and signaled the completion of their use, the semaphore returns to its original state with a counter of 1. Counters greater than one are useful when there are a number of similar resources, (i.e., three tape drives, four I/O buffers).

In ZRTS, a semaphore can count up to 32,767 signals. The commands provided by the Kernel to manage semaphores are listed in Table 1.

**Clock Management.** ZRTS operates with a real-time clock that generates interrupts at a hardware-dependent rate. It is used for timed waits,

| System Configuration Parameters |                                                                                                                                                                                                                                                                                                       |  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CONSTANTS                       | Specifies system constants                                                                                                                                                                                                                                                                            |  |
| EXCHANGES                       | Defines the characteristics of application exchanges.                                                                                                                                                                                                                                                 |  |
| INITIALIZATION                  | Specifies routines that are to execute prior to beginning execution of the first task.                                                                                                                                                                                                                |  |
| INTERRUPT                       | Associates an interrupt routine with an interrupt vector or trap<br>and system call-handlers. Provides the facilities to specify an<br>NVI interrupt-handler that will be called from the system NVI<br>handler routine.                                                                              |  |
| MEMORY                          | Defines sections or segments that contain code, initialized data,<br>or uninitialized data and specifies the location in memory where<br>it will be placed. The files to be included in the configuration are<br>also defined in this section in conjunction with the<br>section/segment definitions. |  |
| SEMAPHORES                      | Defines the characteristics of application semaphores.                                                                                                                                                                                                                                                |  |
| SWITCHES                        | Allows flags that control the system generation operation to be set.                                                                                                                                                                                                                                  |  |
| TASKS                           | Defines the characteristics of application tasks.                                                                                                                                                                                                                                                     |  |

timeouts, and round-robin scheduling. All times are given in number of ticks. The clock may be manipulated by the set of commands provided by the Kernel that are listed in Table 1.

Memory Management. Storage for ZRTS data structures is allocated either statically at system generation time, or dynamically at run time. Dynamic allocation occurs via a system call that specifies the attributes of the structure to be created and returns a name that can be used to refer to the structure. Memory is allocated in 256-byte increments, and can be released using a system call.

The storage allocator can also be called directly to obtain blocks of memory up to 64K bytes long, which can be used by the task for any purpose.

#### Interrupt Management.

Interrupt-handling routines are provided for system calls, non-vectored interrupts, and a

hardware clock. The user must provide interrupt routines for whatever other vectored interrupts are included in the target system.

ZRTS can switch control to a task waiting for an external event within 600-microseconds after the occurrence of the event. This is a worst-case time for a system using a 4 MHz Z8001 CPU and is based on a Sem\_Signal system call awakening a higher priority task that is waiting on a semaphore; this causes a task switch to occur.

Inter-Task Communication. The Kernel provides the capability for tasks to exchange information. This communication process occurs when one task sends a Message to an Exchange and another task receives the Message.

A Message contains a length indicator, a buffer with a variable amount of data, and a code that identifies the Message type. The Exchange is a system data structure tat consists of a queue for Messages sent but not yet received, a semaphore on which a task can wait for a Message, and an optional "pool" list from which Messages can be obtained quickly.

ZRTS provides several commands for inter-task communications. These are listed in Table 1.

Logical I/O. ZRTS includes an optional module which provides a device-independent mechanism for interfacing between tasks and customer-written I/O device drivers. Sample device drivers are included for terminal and disk-type devices.

**ZRTS Configuration.** Since ZRTS's modular design leads to so many different configurations, a simple facility for generating the target operating system is a critical part of the ZRTS package. ZRTS provides an

Ordering Information is available at your local Zilog Sales Office.

Refer to the Literature List for additional documentation.

easy-to-use means for generating the target system. The designer can specify hardware information, software parameters, linage information, and system data structures in high-level terms.

#### **Development Environment**

The application or system generated can be downloaded into a Zilog

Z8000 Development Module or a customized target system.

An interface package is provided for making ZRTS system calls from programs written in C, Pascal, or FORTRAN. Register usage by the system calls is compatible with Zilog's calling conventions.



# **Z8000 Ada Compiler** ANSI/MIL-STD-1815A for Z8001/Z8002 CPU Applications





# **Preliminary** Product **Specification**

April 1985

# **FEATURES**

- Produces fast. efficient execution modules from Ada source code.
- Fast compilation speed, up to 3200 lines per minute on the System 8000 Model 12.
- Zilog support for software updates and phone consultations.
- Supports separate compilation of packages and subprograms.
- Produces segmented Z8001 and non-segmented Z8002 object modules.
- Hosts on the Zilog System 8000 UNIX, DEC VAX VMS, or DEC VAX UNIX computers.

# **BENEFITS**

- Increased program reliability; Ada traps exceptions to program variable definitions allowing the program to recover from bad data.
- Increased program maintainability; Ada is a well-defined high-order programming language.

# GENERAL DESCRIPTION

Ada, developed and specified by the U.S. Department of Defense, is a high-level programming language designed for use in embedded applications. Ada, as defined by the ANSI/MIL-STD 1815A, offers features and benefits to reduce costs and increase performance. The Zilog/ICSC Ada compiler is a production quality implementation of the Ada language designed for building applications on the Zilog Z8001 and Z8002 CPUs. The current version of the Zilog/ICSC Ada compiler implements about 90% of ANSI/MIL-STD 1815A. Full implementation and validation is planned for spring of 1985.

- Includes Ada source code for run-time modules.
- Offers Ada pragmas (compiler options) for calling routines written in other languages, and for assigning variables to specific memory locations.
- Zilog/Irvine Computer Science Corporation (ICSC) Ada is compatible with existing Z8000 development tools.
- Code developed on the System 8000 can be executed on the System 8000.
- Zilog training is available for Ada and related Z8000 development support tools.
- Increased programmer efficiency; Ada is easy to code and read.

Developed by Irvine Computer Sciences Corporation (ICSC) of Irvine California, using the System 8000 as its host development computer, the Zilog/Ada compiler is available from Zilog for both System 8000 and Dec VAX hosted Ada program development environments. Either host can produce Z8001 segmented memory object code or Z8002 non-segmented memory object code.

The Zilog/ICSC Ada compiler implements features desired by system designers in a proven, production quality language implementation. The compiler is fast in compilation speed, as fast as 3200 lines per minute on a System 8000 Model 12. The compiler output object modules execute efficiently because the compiler generates efficient assembly code. Typical execution time and code expansion ratios are less than 1.5 times the time and code of a parallel assembler language program. The compiler comes with the source code for the run-time input and output modules. The source code of the run-time modules can be modified to produce your own custom I/O packages, or redefine design dependent variables like the system clock.

The Zilog/ICSC Ada system development environment is the same as environments for most other programming languages. This means that programmers only have to learn Ada. You can use your favorite text editor to write the source code, and compile the source using Zilog/ICSC Ada because the Ada source code resides in standard text files. The compiler supports a comprehensive library scheme for maintaining program files. Since the compiler supports separate compilation of subprograms and packages, large programs can be broken down into smaller source files and compiled separately. This reduces the time to recompile a large program because only the changed portions of the program need to be recompiled. The compiler also enforces date-of-change controls on programs that include separately compiled subprograms or packages.

Compiler extensions allow for include files. Files that contain program fragments, such as record formats, can be included into a program rather than coded and maintained in each program. And finally, the compiler supports conditional compilation which is useful when several versions of a program would otherwise be created to meet different application requirements. For instance, conditional compilation can be used to control which code is generated for two different target systems. In one case the target might be the System 8000 with conditional compilation of text-error displays. The other case might be targeted to an embedded application; in this case the text-error display code would not be compiled.

The Zilog/Ada compiler has already proven itself in real embedded application. The McDonnell-Douglas Corporation used the Zilog/ICSC Ada compiler to build the digital flight control system for the F15. This Ada has proven it has the right stuff to be used in mission-critical applications; it flies!

#### DEC VAX BASED ZILOG/ADA PROGRAM DEVELOPMENT ENVIRONMENT



Programmer terminal for source code editing and program compiles.

Programmer terminal for source code editing and program compiles. This configuration allows the programmer to download code developed on the VAX into EMS 8000, and execute the code to test the targeted hardware and software.

#### SYSTEM 8000 BASED ZILOG/ADA PROGRAM DEVELOPMENT ENVIRONMENT



#### COMPILER PROGRAM AND FILE INFORMATION SCHEMATIC



# **ORDERING INFORMATION**

Compiler and three months free maintenance including released updates. Single CPU license.

| Part Number | Description    | Host                   | Target |
|-------------|----------------|------------------------|--------|
| 07-3014-01  | Zilog/ICSC Ada | Zilog System 8000 UNIX | Z8002  |
| 07-3015-01  | Zilog/ICSC Ada | DEC VAX VMS            | Z8002  |
| 07-3016-01  | Zilog/ICSC Ada | DEC VAX UNIX           | Z8002  |

Compiler software maintenance agreement includes update releases and phone consultation for Ada compiler. The compiler must be covered by a software support agreement in order to receive software updates. Failure to maintain a software support agreement will require repurchasing the compiler to restart the software support agreement.

| Part Number | Description                                                                        | Prerequisite     |
|-------------|------------------------------------------------------------------------------------|------------------|
| 07-3014-05  | Ada System 8000 software update service for P/N 07-3014-01<br>12 months coverage.  | System 8000 UNIX |
| 07-3015-05  | Ada—VAX VMS Host software update service for P/N 07-3015-01<br>12 months coverage. | DEC VAX VMS      |
| 07-3016-05  | Ada—VAX UNIX host software update service for P/N 07-3016-01 12 months coverage.   | DEC VAX UNIX     |

# SOFTWARE AVAILABILITY

Software delivery within four weeks of receipt of a valid customer purchase order and a signed Red End-User Software License Agreement.

# ZILOG/ICSC ADA LANGUAGE IMPLEMENTATION

The Zilog/ICSC Ada compiler enables cost-effective utilization of the language features described in the language reference manual, ANSI/MIL-STD 1815A.

Features defined in ANSI/MIL-STD 1815A that are not implemented in Ada version 3.1 are indicated with an \*.

#### **Chapter 1. Introduction**

#### **Chapter 2. Lexical Elements**

Character set Lexical elements, separators and delimiters Identifiers Numeric literals Decimal literals Based literals Character literals String literals Comments Pragmas Include files and conditional compilation Reserved words Allowable replacement of characters

#### **Chapter 3. Declarations and Types**

Declarations Objects and named numbers Object declarations Number declarations Types and subtypes

Type declarations Subtype declarations Classification of operations Derived types Scalar types Enumeration types Character types Boolean types Integer types Operations of discrete types Real types Floating point types Operations of floating point types \*Fixed point types \*Operations of fixed point types \*Array types (single dimension arrays only) Index constraints and discrete ranges Operations of array types String types Record types \*Discriminants \*Discriminant constraints Variant parts Operations of record types Access types Incomplete type declarations Operations of access type Declarative parts

1018

# **Z8000 Ada Compiler**

#### **Chapter 4. Names and Expressions**

Names Indexed components Slices Selected components \*Attributes implemented = FIRST, LAST, RANGE, LENGTH, POS. VAL. PRED. SUCC. IMAGE. VALUE. BASE. ADDRESS, SIZE, COUNT, CALLABLE, TERMINATED. Literals Aggregates Record aggregates \*Record aggregates discriminant and variant Array aggregates Expressions Operators and expression evaluation Logical operators and short-circuit control forms Relational operators and membership tests Binary adding operators Unary adding operators Multiplying operators Highest precedence operators Accuracy of operations with real operands Type conversions Qualified expressions Allocators Static expressions and static subtypes Universal expressions

#### Chapter 5. Statements

Simple and compound statements—sequences of statements Assignment statement Array assignments If statements Case statements Loop statements Block statements Exit statements Return statement Goto statements

## Chapter 6. Subprograms

Subprogram declarations Formal parameter modes Subprogram bodies Comformance rules Inline expansion of subprograms Subprogram calls Parameter associations Default parameters Function subprograms Parameter subprograms Parameter and result type profile—overloading of subprograms Overloading of operators

## Chapter 7. Packages

Package structure Package specifications and declarations Package bodies Private type and deferred constant declarations Private types Operations of a private type Deferred constants \*Limited types

#### **Chapter 8. Visibility Rules**

Declarative region Scope of declarations Visibility Use clauses Renaming declarations exception renaming subprogram renaming \* object renaming \* package renaming Package Standard Context of overload resolution

#### Chapter 9. Tasks

Task specifications and task bodies Task types and task objects Task execution and activation Task dependence and termination of tasks Entries, entry calls, and accept statements Delay statements, duration and time Select statements Selective waits Conditional entry calls Timed entry calls Priorities In tasks \*In main Task and entry attributes \*Abort statements \*Shared variables

#### Chapter 10. Program Structure and Compilation Issues

Compilation units—library units Context clauses—with clauses \*Subunits of compilation units

- \*Automatic reordering of compilation
- The program library
- Elaboration of library units
- Program Optimization
- constant folding and address folding

#### **Chapter 11. Exceptions**

Exception declarations Exception handlers Raise statements Exception handling Exceptions raised during execution of statements Exceptions raised during elaboration of declarations Exception raised during task communications Exceptions and optimization Supressing checks RANGE\_CHECK and INDEX\_CHECK

\*Other check supression

## Chapter 12. Generic units

Generic declarations Generic formal objects Generic formal types Generic formal subprograms Generic bodies Generic instantiation Matching rules for formal objects Matching rules for formal private types Matching rules for formal scalar types \*Matching rules for formal array types

\*Matching rules for formal access types

\*Matching rules for formal subprograms

# Chapter 13. Representation Clauses and Implementation-Dependent Features

Representation clauses

- \*Length clauses
- \*Enumeration representation clauses \*Record representation clauses
- Address clauses
- \*Interrupts
- Change of representation The package system
- System-dependent named numbers
- Representation attributes
- Representation attributes of real types
- Machine code insertions
- Interface to other languages
- Unchecked programming
- \*Unchecked storage deallocation Unchecked type conversions

#### Chapter 14. Input Output

External files and file objects Package sequential\_\_\_io Package direct\_io Package text\_\_io Package io\_\_exceptions \*Low\_level\_io

\*Fixed io

Packaging

Information

Zilog

# **PACKAGE INFORMATION**



Ceramic









40-Pin Dual-in-Line Package (DIP), Ceramic



Plastic





48-Pin Dual-in-Line Package (DIP), Ceramic







48-Pin Dual-in-Line Package (DIP), Piastic







44-Pin Plastic Chip Carrier (PCC)





68-Pin Leadless Chip Carrier (LCC), Ceramic, Jedec Type C, Preliminary



68-Pin Plastic Chip Carrier (PCC)



40-Pin Protopack (R)
#### PACKAGE INFORMATION (Continued)



NOTE Package dimensions are given in inches To convert to millimeters, multiply by 25.4.

#### PACKAGE INFORMATION (Continued)



68-pin Pin Grid Array (PGA), Preliminary

**Packaging Information** 

.

## **Technical**

# Training



# Zilog

## **Technical Training**

Continuing to respond to our customers' need for technical training and information, Zilog's Training and Education Department is offering an exceptionally wide range of courses in 1985. Whether your need is introductory exposure, product evaluation, or detailed design information, Zilog's technical training seminars provide the knowledge you want in the easiest, most efficient manner.

Each course is designed to meet the educational needs of computer professionals by combining lecture presentations with "hands-on" laboratory exercises. In addition to the scheduled sessions held at Zilog's modern facilities in Campbell, California, courses may be arranged at your company's site.

Why waste valuable time and effort with weeks of self-study? Why risk expensive errors during product development? Zilog's technical training seminars can give your designers the knowledge necessary to take full advantage of Zilog's innovative state-of-the-art microprocessor components and microcomputer systems.

The Zilog Training Center is located at:

1315 Dell Avenue Building C, Mail Stop C1-2 Campbell, CA 95008 Telephone: (408) 370-8091

Current detailed brochures, including dates and prices, are available from your local Zilog Sales Office or the Corporate Training Center.

#### Microcomputer Basics and Concepts Three

Three days

This basic introduction to microcomputers is intended for non-technical personnel. The course discusses microcomputer fundamentals and capabilities. Topics include:

- Definition of a microcomputer
- Microcomputer organization

#### Aprıl 1985

- Purpose and operation of peripheral devices
- Microcomputer operating procedures
- Overview of Zilog products

There are no prerequisites for this course.

#### Microprocessors: A General Introduction Three days

This seminar is an introductory course in microprocessor technology for engineers, programmers, and other technical personnel. Microprocessor fundamentals and capabilities and the basics of microcomputer design are described. Topics include:

- Microprocessor architecture and organization
- Instruction execution
- Central processor units, memories, support devices
- Overview of Zilog microprocessor products

A background in digital logic, including binary and hex number systems, is suggested as a course prerequisite.

#### Z8 Component Family

Three days

The Z8 is Zilog's powerful single-chip, 8-bit microcomputer. This seminar is designed for hardware and software development personnel who are familiar with microcomputer system design and who are interested in learning Z8 architecture, capabilities, and supporting systems. Some of the topics covered are:

- Z8 architecture and timing
- Z8 assembly language programming
- Interfacing memory and peripheral devices
- Z8 software development tools
- Z8 Development Module and other supporting products

Designers interested in using the Z8090 UPC Universal Peripheral Controller should also attend this seminar, since the architecture of the UPC is very similar to that of the Z8.

#### **Z80 Component Family**

Four days

This basic course on Z80 components is designed for hardware and software development personnel with a modest background in microprocessors and assembly language programming This course should be taken by anyone interested in effectively using the Z80 family of products. Some topics covered are:

- Z80 architecture and timing
- Z80 assembly language programming overview
- Z80 interrupt processing
- Z80 PIO Parallel I/O Controller
- Z80 CTC Counter/Timer Controller
- Z80 DMA Direct Memory Access Controller
- Z80 SIO Serial I/O Controller

This course offers a "hands-on" approach to learning by doing. As each chip is covered, students measure their progress by programming a single-board computer in the laboratory.

#### **Z80 Assembly Language**

Four days

This seminar is for programmers needing to learn the Z80 assembly programming language. The course includes class presentation and hands-on programming labs that allow the students to write their own assembly language programs. Some of the topics covered are:

- Language structure and syntax
- Z80 instruction set
- Z80 CPU flag and register utilization
- Macros
- Subroutines

#### Z800 Processor Family

Four days

The Z800 family of high-performance microprocessors are object-code compatible with the Z80 microprocessor. This seminar is intended for hardware and software personnel interested in designing with Z800 family processors. Students are assumed to have some familiarity with microprocessor architecture and assembly language programming. Some of the topics covered include:

- Z800 CPU architecture: Z8100 and Z8108
- Memory and peripheral interfacing
- Z800 assembly language programming

- Use of the on-chip cache, memory management, and peripheral devices
- Software development tools and other supporting products

#### Z8000 Processor Family

Four days

Zilog's basic course on the Z8000 family processors is for hardware and software development personnel who are familiar with microprocessor system design. Design and interface techniques of the Z8000 CPUs and CPU support chips are covered in detail. Anyone interested in effectively using the Z8000 family processors should take this course. Some of the topics covered include:

- Z8000 CPU architecture: Z8001, Z8002, Z8003, and Z8004
- Z-BUS Memory and peripheral interfacing
- Z8000 Assembly language programming
- Z8010 MMU Memory Management Unit
- Z8015 PMMU Paged Memory Management Unit
- Z8000 Software development tools
- Z8000 Development Module and other support products

#### Z80,000 Processor Family

Four days

The Z80,000 is a 32-bit microprocessor that is object-code compatible with the Z8000 family of 16-bit processors. This course provides hardware and software personnel with the background needed for design, development, and debugging of Z80,000-based systems. The Z80,000 Processor Family course is recommended for engineers already familiar with microprocessor architectures and assembly language programming who are interested in effectively using Z80,000 family processors. Some topics covered are:

- Z80,000 CPU architecture
- Memory and peripheral interfacing
- Use of the on-chip cache and memory management device
- Z80,000 assembly language programming
- Software development tools and other supporting products

#### **EMS 8000 Emulation System**

#### One day

This seminar details the use of the EMS 8000 emulator during development and debugging of Z8000-based systems. The emulator commands and their operation are fully described. The EMS 8000 emulation system is a powerful development tool for the hardware and software engineer. Some of the topics covered include:

- EMS 8000 hardware design
- Use of triggers as breakpoints or trace gualifiers
- Mapping EMS memory to the target system
- Performance measurements for benchmarking applications
- Linking EMS systems for multiprocessor emulations
- Building user-definable macros of EMS commands.

This course is recommended for all engineers interested in using the EMS 8000 Emulation System to analyze and debug Z8000-based systems. The Z8000 Components family course or equivalent experience is recommended as a prerequisite.

#### **Data Communications Concepts**

Four days

An introductory course in data communications, this seminar provides the engineer with a thorough background in the terminology and operating concepts of this ever-expanding field. Topics include:

- Data transmissions modes and formats
- Data link controls: HDLC, SDLC, Bisync
- Packet switching: X.25, X.75
- Open systems interconnection
- Z8030/Z8530 Serial Communications Controller
- Local area networks
- Future trends

A background in digital electronics and a general microcomputer course or equivalent experience is recommended as a prerequisite for this course.

#### UNIX for Non-Technical Users

Three days

UNIX for Non-Technical Users is a lab-oriented presentation of the file generation and maintenance utilities in UNIX. This course is intended for users with little or no computer or operating systems experience. Topics include:

- Introduction to UNIX
- The hierarchical file system
- File generation and manipulation
- The 'vi' screen editor
- The C shell environment

Lectures are supplemented with lab exercises using the Zilog System 8000.

#### UNIX User's Seminar

Five days

The UNIX User's Seminar is a comprehensive overview of the powerful multiuser, multitasking UNIX operating system. It is intended for programmers, engineers, and other technical personnel with little or no knowledge of UNIX. Some topics covered are:

- The kernel, shell, and file system
- The C shell environment
- File management tools
- Editors and text processing
- Program development tools

The lecture is supplemented with lab sessions using the System 8000 microcomputer. As a prerequisite, students must have a general understanding of computers, operating systems, and simple programming tools such as editors.

#### **Advanced UNIX Concepts**

#### Two days

A detailed examination of several topics introduced in the UNIX User's Seminar, this course is recommended for programmers using a UNIX system for software development. Topics covered include:

- The 'awk' processor
- The 'make' file processor
- Advanced shell programming
- Networking with UNIX
- Advanced document formatting

Lab exercises using a System 8000 microcomputer supplement the lecture. The UNIX User's Seminar or instructor approval is required as a prerequisite for this course.

#### UNIX System Administrator

Three days

The UNIX System Administrator course is designed for persons responsible for maintaining and administering a UNIX-based system. Some topics covered are:

- System organization: kernel, shell, and file systems
- System start-up and shut-down
- File system checking and repair
- Adding and deleting users
- System reconfiguration and upgrades

Lectures are supplemented with lab exercises on the System 8000 microcomputer. The UNIX User's Seminar or instructor approval is required as a prerequisite for this course.

#### **C** Programming

#### Four days

The C programming course is for programmers interested in learning C, a high-level systems programming language. The course includes class presentation and hands-on programming labs that allow students to write their own C programs on a System 8000 microcomputer. Some topics covered are:

- Program structure
- Data types, data structures, and pointers
- Program flow control
- Program development on the System 8000
- System calls on the UNIX Operating System.

Some high-level language programming experience is suggested as a course prerequisite.

#### Advanced Peripherals Course Three days

This course is an in-depth study of the Z8000/Z8500 family of peripheral devices, with emphasis on the Z8030/Z8530 SCC, Z8036/Z8536 CIO, and Z8038 FIO.

#### Introduction to Ada Programming

This introduction to the Ada programming language is intended for programmers familiar with high-level languages.



### Data Book Reader Response

Your feedback about this document helps us ascertain your needs and fulfill them in the future. Please take the time to fill out this questionnaire and return it to us. This information will be helpful to us, and to future users of Zilog products.

| How are you using the Da | ta Book?                      |                         |                     |
|--------------------------|-------------------------------|-------------------------|---------------------|
| □ As an introduction     | □ As a reference              | 🗆 In school             | General information |
| What would have improve  | d the Data Book?              |                         |                     |
|                          |                               |                         |                     |
|                          |                               |                         |                     |
| Do you have a unique app | lication that could benefit ( | other users of Zilog pr | roducts?            |
| If Yes, briefly describe |                               |                         |                     |
|                          |                               |                         |                     |
|                          |                               |                         |                     |
|                          |                               |                         |                     |
| Other comments and sug   | gestions                      |                         |                     |
|                          |                               |                         |                     |
|                          |                               |                         |                     |
|                          |                               |                         | ·····               |
| Your Name                |                               |                         |                     |
| Company or School Name   | )                             |                         |                     |
| Address                  |                               |                         |                     |
| City                     |                               |                         | State               |
| Zip                      | Phone (                       | )                       |                     |
| Check here to receive    | a copy of our current literat | ture list.              |                     |
| 00-2034-04               |                               |                         |                     |

.

#### SALES OFFICES

#### West

Sales & Technical Center Zilog, Incorporated 1315 Dell Avenue Campbell, CA 95008 Phone: (408) 370-8000 TWX: 910-338-7621

Sales & Technical Center Zilog, Incorporated 15643 Sherman Way Suite 430 Van Nuys, CA 91406 Phone: (818) 989-7485 TWX: 910-495-1765

Sales & Technical Center Zilog, Incorporated 125 Baker Ave. Suite 180 Costa Mesa, CA 92626 Phone: (714) 261-1281

Sales & Technical Center Zilog, Incorporated 1750 112th Ave. N.E. Suite D161 Bellevue, WA 98004 Phone: (206) 454-5597

#### Technical Center

Zilog, Incorporated 2885 Aurora Ave. Suite 23 Boulder, CO 80303 Phone: (303) 440-3971

#### Midwest

Sales & Technical Center Zilog, Incorporated 951 North Plum Grove Road Suite F Schaumburg, IL 60195 Phone: (312) 885-8080 TWX: 910-291-1064

Technical Center

Edina, MN 55435 Phone: (612) 831-7611 FAX: 612-831-0447 Sales & Technical Center Zilog, Incorporated 5700 Lombardo Centre Suite 245 Seven Hills, OH 44131 Phone: (216) 447-1480 FAX: 216-447-1483

#### South

Sales & Technical Center Zilog, Incorporated 1750 North Collins Suite F Richardson, TX 75080 Phone: (214) 231-9090 TWX: 910-860-5850

#### East

Sales & Technical Center Zilog, Incorporated 24 New England Executive Park Burlington, MA 01803 Phone: (617) 273-4222 TWX: 710-332-1726

Sales & Technical Center Zilog, Incorporated 240 Cedar Knolls Rd. Cedar Knolls, NJ 07927

#### Phone: (201) 540-1671

Technical Center Plaza Office Center Suite 412 Route 73 and Fellowship Rd. Mt. Laurel, NJ 08054 Phone: (609) 778-8070

#### Technical Center

Zilog, Incorporated 3300 Buckeye Rd. Suite 401 Atlanta, GA 30341 Phone: (404) 451-8425

Sales & Technical Center Zilog, Incorporated

Largo, FL 33540 Phone: (813) 585-2533 TWX: 810-866-9740

#### Canada

Sales & Technical Center Mail Box 151 5915 Airport Road Suite 400 Mississauga, Toronto Canada L4VITI Phone: (416) 673-0634 FAX: 416-673-0628

#### **United Kingdom**

Zilog U.K. Ltd. Zilog House 43-53 Moorbridge Road Maidenhead, SL6 8PL Berkshire, England Phone: (44) (628) 39200 Telex: (851) 848609

#### France

Zilog, S.A.R.L. Cedex 31, Place des Corolles 92098 Paris La Defense France Phone: (33) (1) 334-6009 Telex: (842) 611445

#### **West Germany**

Zilog GmbH Eschenstrasse 8 D-8028 Taufkirchen Munich, West Germany Phone: (49) (89) 612-6046 Telex: (841) 529110

#### Japan

Konparu Bldg. 5F 2-8 Akasaka 4-Chome Minato-Ku, Tokyo 107 Japan Phone: (81) (5) 587-0528 Telex: (781) 2422024

#### Hong Kong

Zilog Asia Ltd. Room 1009, Austin Tower 22:26 Austin Ave. Tsimshatsui Kowloon, Hong Kong Phone: (852) (3) 723-8979 Telex: (780) 52102 ZILOG HX



1315 Dell Ave. Campbell, CA 95008 (408) 370-8000 TWX: 910-338-7621

00-2034-04 Printed in U.S.A.