# TMS380 Adapter Chipset User's Guide

## Local Area Network Products



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes in the devices or the device specifications identified in this publication without notice. TI advises its customers to obtain the latest version of device specifications to verify, before placing orders, that the information being relied upon by the customer is current.

TI warrants that the software content of the TMS38020 device is a faithful reproduction of the software developed by TI and IBM for this chipset.<sup>†</sup> This is the only warranty with regard to the software and all other warranties, whether express or implied and including any implied warranties of merchantability and fitness for a particular purpose, are disclaimed. TI reserves the right to offer the TMS38020 or a derivative product with different software contained in the chip. TI has no responsibility to upgrade or replace products previously sold if different versions of the product and software are offered. TI shall not be liable for incidental or consequential damages arising from the software or its use or modification.

In the absence of written agreement to the contrary, TI assumes no liability for TI applications assistance, customer's product design, or infringement of patents or copyrights of third parties by or arising from use of semiconductor devices described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor devices might be or are used.

<sup>†</sup>Copyright © 1986 by Texas Instruments Incorporated and International Business Machines, all rights reserved.

iAPX 86 is a registered trademark of the Intel Corporation.

IBM, IBM PC, PC/XT, PC AT are registered trademarks of International Business Machines Corporation.

Copyright © 1986, Texas Instruments Incorporated

#### MANUAL REVISION HISTORY TMS380 ADAPTER CHIPSET USER'S GUIDE

| Document Release            | Date           | Software Release |  |  |
|-----------------------------|----------------|------------------|--|--|
| Original Issue User's Guide | September 1985 | RC0114           |  |  |
| Manual Update A             | October 1985   | RC0114           |  |  |
| Manual Update B             | January 1986   | RC011B           |  |  |
| Manual Update C             | February 1986  | RC011B           |  |  |
| Revision D User's Guide     | July 1986      | RC011B           |  |  |

The Adapter software release number may be found in the first location of the code (mapped at LAN Adapter bus address >COOO). This corresponds to the first word of the PH ROM or the first word of external EPROM, if used.

Adapter software release RC011B has been fully tested by IBM and TI and is compatible with IEEE 802.5 and the IBM Token-Ring Network Architecture Reference, part number 6165877, February 1986.

| Section |                                               | Page |
|---------|-----------------------------------------------|------|
| 3.4.2   | Frame Format                                  | 3-8  |
| 3.4.3   | Starting Delimiter                            | 3-9  |
| 3.4.4   | Physical Control Fields - PCF                 | 3-9  |
| 3.4.5   | Source and Destination Address Fields         |      |
| 3.4.6   |                                               |      |
| 3.4.7   |                                               |      |
| 3.4.8   |                                               |      |
| 3.4.9   |                                               |      |
| 3.5     | Ring Addressing                               |      |
| 3.5.1   | Address Types                                 |      |
| 3.5.2   | Source Routing                                |      |
| 3.6     | Medium Access Control                         |      |
| 3.6.1   | Concept                                       |      |
| 3.6.2   | MAC Frame Format                              |      |
| 3.6.3   |                                               |      |
| 3.6.4   |                                               |      |
|         | MAC Frame Source Address                      |      |
| 3.6.5   | MAC Frame Major Vectors                       |      |
| 3.6.6   | MAC Frames Processed by the Adapter           |      |
| 3.6.7   |                                               |      |
| 3.6.8   | Response MAC Frames                           |      |
| 3.7     | Monitor Functions                             |      |
| 3.7.1   | Active Monitor Functions                      |      |
| 3.7.2   | Stand-by Monitor Functions                    |      |
| 3.8     | MAC Processes                                 |      |
| 3.8.1   | Notes on Reading the MAC Frame Tables         | 3-32 |
| 3.8.2   | Monitor Contention Process                    | 3-33 |
| 3.8.3   | Ring Purge Process                            | 3-37 |
| 3.8.4   | Ring Poll Process                             |      |
| 3.8.5   |                                               | 3-40 |
| 3.8.6   | Hardware Error Process                        | 3-44 |
| 3.8.7   | Ring Insertion Process                        |      |
| 3.8.8   | Transmit Forward Process                      |      |
| 3.9     | Miscellaneous MAC Frames                      |      |
| 3.9.1   | Remove Ring Station MAC Frame                 |      |
| 3.9.2   | Network Management MAC Frames                 |      |
| 3.10    | Token Transmit and Priority Control           |      |
| 3.10.1  | The Model Access Control Field                |      |
| 3.10.1  | Token Capture                                 |      |
| 3.10.2  | Priority Reservation Modification             |      |
|         |                                               |      |
| 3.10.4  | Token Priority Control Protocol               |      |
| 3.11    | Soft Error Counting and Reporting             | 3-77 |
| 3.11.1  | Soft Error Counters                           | 3-77 |
| 3.11.2  |                                               | 3-78 |
| 3.11.3  | Isolating versus Non-Isolating Error Counters |      |
| 3.11.4  | Isolating Error Counters                      | 3-78 |
|         |                                               |      |

ii

## Illustrations

| Figure                                               |                                                                                                                                                                                                                                                                                                       | Page                            |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 1-1<br>1-2<br>1-3<br>1-4<br>1-5<br>1-6<br>1-7<br>1-8 | TMS380 LAN Adapter Chipset         The OSI Reference Model         IEEE 802 LAN Standards         The Star-Wired Ring Topology         Token Ring Wiring Concentrator         Free Token Format and Frame Format         Token-Passing Example         LAN Controller-Based Adapter Card Architecture | 1-3<br>1-4<br>1-5<br>1-5<br>1-5 |
| 1-9<br>1-10<br>1-11<br>1-12                          | Integrated Adapter Architecture         Adapter Self-Test         Adapter Data Flow         Transmitting a Frame                                                                                                                                                                                      | 1-7<br>1-9<br>1-11<br>1-13      |
| 2-1<br>2-2<br>2-3                                    | I/O Mapped Design Block Diagram<br>Interrupt Service Routine Flowchart - I/O Mapped Example<br>Memory Mapped Design Block Diagram                                                                                                                                                                     | 2-2<br>2-4<br>2-6               |
| 2-4<br>2-5<br>2-6<br>2-7                             | Interrupt Service Routine Flowchart - Memory Mapped Example         TMS380 Interface to IBM PC AT System Bus         TMS380 Interface to a 68000-Style Bus         Transmit Throughput - PC AT Adapter:                                                                                               | 2-11<br>2-13                    |
| 2-8<br>2-9                                           | Internal Buffer Size Comparison<br>Transmit Throughput - PC AT Adapter:<br>Internal Buffer Count Comparison<br>External Hardware Counter for Limiting Effective Burst Size                                                                                                                            |                                 |
| 2-10                                                 | Transmit Throughput - PC AT Adapter:                                                                                                                                                                                                                                                                  | 2-18                            |
| 2-11<br>3-1                                          | Transmit Throughput - PC AT Adapter:                                                                                                                                                                                                                                                                  |                                 |
| 3-2<br>3-3<br>3-4                                    | Code Violations       Adapter Frame Format         Starting Delimiter Bit Assignments       Starting Delimiter Bit Assignments                                                                                                                                                                        | 3-6<br>3-8<br>3-9               |
| 3-5<br>3-6<br>3-7<br>3-8                             | AC Bit Assignments<br>FC Field<br>Ending Delimiter Bit Assignments<br>FS Bit Assignments                                                                                                                                                                                                              | 3-10<br>3-11                    |
| 3-9<br>3-10<br>3-11                                  | Destination Address Format                                                                                                                                                                                                                                                                            | 3-12<br>3-12                    |
| 3-12<br>3-13<br>3-14                                 | Functional Group Address         Group Address         Ring Station Address Format                                                                                                                                                                                                                    | 3-13<br>3-14<br>3-14            |
| 3-15<br>3-16<br>3-17<br>3-18                         | Routing Information Field Format         General MAC Frame Format         Response Code Subvector         Transmit Forward MAC Frame                                                                                                                                                                  | 3-17<br>3-27                    |
| 3-19<br>3-20                                         | Transmit Forward MAC Frame         Model AC         Token Capture Flowchart                                                                                                                                                                                                                           | 3-55                            |

## Figure

| 4-33   | System Status Block Format                         | 4-78  |
|--------|----------------------------------------------------|-------|
| 4-34   | Ring Status SSB Format                             | 4-79  |
| 4-35   | Ring Status Field Bit Assignments                  | 4-79  |
| 4-36   | Command Reject SSB Format                          |       |
| 4-37   | Reject Reason Field Bit Assignments                |       |
| 4-38   | Adapter Check Status Format                        | 4-82  |
| 4-39   | Adapter Check Field Bit Assignments                |       |
| 4-40   | Open Command SCB                                   |       |
| 4-41   | Open Parameter List                                | 4-86  |
| 4-42   | Open Command SSB                                   |       |
| 4-43   | Adapter Internal Buffer Format                     |       |
| 4-44   | Attached System Frame Logical Format               |       |
| 4-45   |                                                    |       |
| 4-45   | Transmit Parameter List                            | 4-94  |
| 4-40   |                                                    |       |
|        | Transmit SSB       Transmit List Format: Example 1 |       |
| 4-48   |                                                    |       |
| 4-49   | Transmit List Format: Example 2                    |       |
| 4-50   | Transmit List Format: Example 3                    |       |
| 4-51   | Transmit List Format: Example 4                    |       |
| 4-52   | Transmit Halt Command SCB                          |       |
| 4-53   | Receive Command SCB                                | 4-104 |
| 4-54   | Receive Parameter List                             |       |
| 4-55   | Receive Command SSB                                |       |
| 4-56   | Close Command SCB                                  | 4-110 |
| 4-57   | Close Command SSB                                  |       |
| 4-58   | Set Group Address Command SCB                      |       |
| 4-59   | Set Group Address Command SSB                      | 4-111 |
| 4-60   | Set Functional Address Command SCB                 |       |
| 4-61 · | Set Functional Address Command SSB                 | 4-111 |
| 4-62   | Read Error Log Command SCB                         | 4-112 |
| 4-63   | Error Log Table                                    | 4-112 |
| 4-64   | Read Error Log Command SSB                         | 4-114 |
| 4-65   | Read Adapter Buffer Command SCB                    |       |
| 4-66   | Read Adapter System Buffer Space                   |       |
| 4-67   | Read Adapter Buffer Command SSB                    |       |
| 4-68   | Ring Interface Functional Block Diagram            | 4-117 |
| 4-69   | Ring Interface Schematic                           |       |
| 4-70   | TMS38051 Line Driver Stage                         |       |
| 4-71   | Equalizer Transfer Function                        |       |
| 4-72   | Receive Timing Relationships                       |       |
| 4-72   | Phase Locked Loop Block Diagram                    |       |
| 4-73   |                                                    |       |
|        | Phase Detector Timing Characteristics              |       |
| 4-75   | Frequency Detector Timing Characteristics          |       |
| 4-76   | Phantom Drive Path                                 |       |
| B-1    | Burned-In Address Format                           |       |
| B-2    | BIA Circuit                                        | R-A   |

## Table

### Page

| 4-34<br>4-35 | Transmit Complete Field Bit Definitions                 | 4-106 |
|--------------|---------------------------------------------------------|-------|
| 4-36         | Receive Complete Field Bit Definitions                  |       |
| 4-37         | Close Completion Field Bit Definitions                  |       |
| 4-38         | Set Group Address Completion Field Bit Definitions      |       |
| 4-39         | Set Functional Address Completion Field Bit Definitions | 4-112 |
| 4-40         | Read Error Log Counters                                 | 4-113 |
| 4-41         | Read Error Log Completion Field Bit Definitions         | 4-114 |
| 4-42         | Adapter Internal Pointers                               | 4-115 |
| 4-43         | Read Adapter Buffer Completion Field Bit Definitions    | 4-116 |
| 4-44         | Ring Interface Component List                           | 4-119 |
| 4-45         | Protocol Handler to Ring Interface Signals              | 4-121 |
| B-1          | MAC Frame Major Vectors                                 | B-1   |
| B-2          | MAC Frame Subvectors                                    | B-5   |
| B-3          | Burned-In Address Contents                              | B-11  |

a a ser a dan ser a ser a ser a dan ser a dan ser dan ser a dan ser a ser a A ser a s

The 16K bytes of on-chip software supports highly reliable token ring operation, extensive LAN management services, and thorough self-test diagnostics. The TMS380 chipset meets the critical requirements of LAN connections for 16- and 32-bit desktop workstations by supplying a high performance LAN adapter with reduced chip count, low power dissipation, and minimal use of circuit card area. The TMS380 LAN adapter chipset has been rigorously verified by Texas Instruments and IBM to provide a compatible foundation for OEMs and end users to build long-term LAN solutions with confidence.

The TMS380 chipset is fully supported with development tools, applications information, documentation, and courses through Texas Instruments' Regional Technology Centers.

#### **1.2 The OSI Reference Model**

The Open Systems Interconnection (OSI) model is a conceptual network structure defined by the International Organization for Standardization. The purpose of the OSI model is to promote the development of worldwide data-communications standardization.

Networks are partitioned into a series of layers to reduce their design complexity. These layers are hierarchical with each layer built upon its predecessor, thus shielding each layer from the details of how the services from the other layers are implemented. The OSI model is partitioned into seven layers. The bottom four layers of the model define the network and how it functions, and the top three layers define how the network is used. The seven-layer OSI model is shown below.



FIGURE 1-2. THE OSI REFERENCE MODEL

The illustration shows the relationship of the seven layers to one another and the path taken by communication between two attaching products.

The functions of the layers are described here in order, starting with the lowest.

- The **Physical** layer defines the mechanical and electrical connection.
- The Data Link layer defines the way data is formatted for transmission and how access to the network is controlled. This layer has been separated by the IEEE 802 standards committee into two sublayers: the Medium Access Control (MAC) sublayer and the Logical Link Control (LLC) sublayer. (The MAC sublayer is discussed in more detail in the next section.)

An adapter card, based on the TMS380 chipset, is used to attach products to the network. The adapter card enables connection to the network through twisted wirepairs, referred to as a **lobe**.



FIGURE 1-4. THE STAR-WIRED RING TOPOLOGY

The lobe connects to the ring through a wiring concentrator as shown in the illustration on the next page. In its basic form, a wiring concentrator consists of bypass relays that are normally closed, but which are switched on when an attaching product is inserted into the ring or switched off when an attaching product is de-inserted from the ring.

Each adapter card provides the insertion control to drive the relay for inserting into the ring. Products not powered on or lobes that have been damaged and cannot provide the insertion signal to the wiring concentrator are not inserted in the ring. This central concentration of the cable permits the star-wired ring LAN to be easily reconfigured, expanded, and diagnosed for problems.



FIGURE 1-5. TOKEN RING WIRING CONCENTRATOR

#### **1.5 LAN Adapter Architectures**

As LANs evolved from the laboratory to the marketplace, designers recognized the importance of minimizing a LAN's overhead burden on the host system. To achieve this goal, autonomous adapter architectures were designed by adding a dedicated central processing unit (CPU), memory, and support circuits to the LAN attachment card.

Autonomous adapter architectures, as opposed to controller-based architectures with no CPU on the adapter card, are the dominant LAN design approach used today. However, because early LSI chips were targeted at LAN controller-based architectures, card designers were forced to use more chips and expend extra design effort to build an adapter card. Typical adapter cards designed around LAN controllers require a general-purpose microprocessor, RAM for buffering data, ROM for the protocol software and diagnostics, interface circuits for connecting to the media, an interface for connecting to the host system bus, and various glue circuits, as illustrated below.



FIGURE 1-8. LAN CONTROLLER-BASED ADAPTER CARD ARCHITECTURE

The LAN controller-based approach to adapter card design suffers from high part count, high power dissipation, and wasteful use of printed circuit board area. More important, a fundamental drawback of the controller-based approach is that different adapter card designs, even those using the same LAN controller chip, do not necessarily work together on the same network. This places the burden of verifying compatibility with each card manufacturer, and eventually on the end user.

#### 1.6.1 The System Interface

The TMS38030 System Interface (SIF) chip provides up to 40 megabits per second of data to the host system via DMA bus master transfers. The host system bus interface is selectable for two types of memory organization and control signals:

- 8-, 16-, and 32-bit members of the iAPX86 and Series 32000 microprocesor families
- 16- and 32-bit members of the 68000 microprocesor family

The System Interface is controlled through command blocks with a high-level command structure; for example, commands include TRANSMIT, RECEIVE, and READ ERROR LOG. (Additional details on SIF commands are provided with the examples in "Transmitting and Receiving a Frame.") The System Interface has a 24-bit address reach into the host system and a "scatter write-gather read" DMA feature that allows discontiguous memory blocks to be transferred and received via linked lists. Programmable burst transfers or cycle-steal operation and optional parity protection allow system designers to customize the TMS38030 to their particular bus.

#### **1.6.2 The Communications Processor**

The TMS38010 Communications Processor (CP) contains dedicated 16-bit CPU with 2.75K bytes of on-chip RAM. The Communications Processor executes the adapter software contained within the TMS38020. The on-chip RAM buffers the frames being transmitted and received. This high-performance CPU provides single-cycle arbitration of the 3 MHz LAN adapter bus for maximum adapter throughput. Up to 42K of expansion memory can be added to the LAN adapter bus. All on-chip RAM and expansion memory is parity protected.

#### 1.6.3 The Protocol Handler

The TMS38020 Protocol Handler (PH) performs hardware-based protocol functions for a 4-megabit per second token ring LAN compatible with the IEEE 802.5 standard. An on-chip ROM contains 16K bytes of adapter software executed by the Communications Processor. This software supports reliable ring operation, LAN management services, and thorough diagnostic coverage of the adapter chipset.

The Protocol Handler implements differential Manchester encoding and decoding and frame-address recognition (group, specific, and functional). The Protocol Handler also contains state machines that capture tokens, transmit and receive frames, manage the adapter chipset buffer RAM, and provide token-priority controls.

Four DMA channels, two for transmit and two for receive, ensure high-speed frame transfer between the ring and the adapter's buffer RAM. Integrity of transmitted and received data is assured by cyclic redundancy checks (CRC), detection of differential Manchester code violations, and parity on internal data paths. All data paths and registers are parity-protected to assure functional integrity.

#### **1.6.4 The Ring Interface**

The TMS38051 and TMS38052, collectively the Ring Interface, are the Ring Interface Transceiver and Ring Interface Controller. These chips contain the digital and analog circuitry to connect the adapter chipset to a 4-megabit per second token ring LAN through separate receive and transmit channels.

The Ring Interface provides the clock for the ring when in active monitor mode and contains a phase lock loop for clock recovery, data detection, and phase alignment. The Ring Interface also provides the phantom drive signal to a wiring concentrator, a loop-back path for diagnostic testing, and error detection of wire faults.

The TMS380 adapter chipset also has the capability to allow the LAN to recover from soft errors and hard errors with minimal disruption to service. Soft errors, such as corrupted or lost tokens, are automatically handled by the adapter chipsets on the LAN. The adapter chipset that detects the error logs the condition and the LAN automatically recovers. The error condition and location is then reported to the host system and a network manager. Hard errors, such as a wire fault on the lobe or a bad receiver/transmitter on the adapter card, are also automatically isolated and resolved by the adapters on the LAN. These isolation and recovery processes are performed by the adapter chipset independent of the host system.

#### **1.8 LAN Management Services**

The TMS380 adapter chipset contains a wealth of LAN management services to build and manage reliable networks. These services are embedded in the chipset and operate independently of the attaching product.

The availability of a standard set of services enables vendors to build network management products that will operate with products independently developed by other manufacturers. Because these services are embedded in the adapter chipset, end users can confidently expand the network as requirements grow, without affecting the installed products.

The TMS380 LAN management services are provided by MAC frames that are exchanged between adapters on the ring. MAC frames are special frames that are used to control the operation of the ring; they do not transfer data.

The IEEE 802.5 standard defines six MAC frames that are used for basic ring operation. In addition to these six basic MAC frames, the TMS380 also contains MAC frames that are used with specified functional addresses on the LAN. There are over 20 MAC frames used to collect error reports automatically generated by adapter chipsets, monitor and modify the configuration of the LAN, and assign operating parameters to attached products.

The MAC frames processed by the TMS380 adapter chipset are listed below.

Response Beacon Ring Purge Standby Monitor Present Lobe Media Test Change Parameters Request Station Adress Request Station Adress Request Initialization Report Station State Report Station Attachment Report SUA Change Report Monitor Error Claim Token Active Monitor Present Duplicate Address Test Transmit Forward Remove Ring Station Initialize Ring Station Request Station State Report Transmit Forward Report Station Address Report New Monitor Report Ring Poll Failure Report Error

#### **1.9 Performance Features**

LAN performance, as measured in user response time, is dependent on three factors: the physical data transfer rate and delays caused by the access protocols, the movement of data from the physical medium to the host system, and the efficiency of the host-based protocol software. The TMS380 adapter chipset provides features in all three of these areas.

During adapter chipset initialization, a host system configures the adapter interface. The adapter chipset can be initialized to match specific host system bus requirements. Examples of the initialization parameters include: interrupt conditions and frequency, buffer sizes and allocation of these buffers to either transmit or receive channels, expansion memory, and the setting of addresses. Command and status information is passed between the adapter and host system via two control blocks:

- System Command Block (SCB)
- System Status Block (SSB)

To transmit a frame, the host system first interrupts the adapter chipset. The adapter then DMA reads the System Command Block. The SCB contains the transmit command and the starting address of the transmit list that resides in host system memory. The adapter chipset then transfers the transmit list from the host system to the adapter's buffer RAM using DMA. Next, the adapter transfers the entire frame to the adapter RAM, and the adapter chipset captures a token and transmits the frame onto the LAN. The frame will circulate to the destination address, which copies the data and returns the frame to circulate on the LAN. When the frame returns to the originating adapter chipset, it is stripped and a token is released. The System Status Block is updated by the adapter and transferred to the host system.

This procedure is illustrated on the following page.

#### 1.12 TMS380 User's Guide Organization

This User's Guide provides information about the TMS380 LAN adapter chipset for hardware and software engineers, network planners and architects. The hardware engineer will find the Application Examples in section 2, portions of Adapter Design in section 4, and the Data Sheets in Appendix A particularly useful. Software engineers should focus on Communications Services in section 3, portions of Adapter Design in section 4, and the Appendices. The network planner and architects should review portions of the entire User's Guide.

- Section 2. Application Examples: This section contains examples of adapter card designs using the TMS380 adapter chipset. Design examples include an adapter card for IBM PC family (8 bit), a PC AT card, and 680XX-family interface example.
- Section 3. Communications Services: This section describes the architecture, operation and services provided by the TMS380 adapter chipset as it relates to the Physical and Medium Access Control (MAC) layers, network management and security services, and error reporting.
- Section 4. Adapter Design: This section describes the hardware and software interface as viewed from the host system, the ring interface, and the LAN adapter bus.
- Section 5. Appendices: Appendix A contains data sheets on all the chips. Appendix B.1 contains a summary of the Medium Access Control (MAC) frames. Appendix B.2 illustrates a technique for implementing a 'burned in' address. Appendix B.3 contains ordering information and package mechanical data, followed by a Glossary of Terms in Appendix B.4.



#### FIGURE 2-1. I/O MAPPED DESIGN BLOCK DIAGRAM

Data transfer between the PC and the LAN adapter card is a two-step process. The first step involves the transfer of a data byte to an external data register. During a data transfer from the Adapter to the PC, the TMS38030 writes data to this external register. During a data transfer from the PC to the Adapter, the PC writes data to the external register.

The second step involves reading the external data register by either the PC or the Adapter, depending on the direction of the transfer.

This two-step approach allows the PC to control its system bus while the TMS38030 controls an intermediate bus connected to the register block.





#### 2.3.1.1 DMA Length Register

The length of DMA transfers is provided to the host bus by mapping the TMS38030's SDMALEN (System DMA Length) register, on the LAN Adapter bus, to a read-only register accessible to the PC CPU. This register is shown in the block diagram in Figure 2-3.



#### FIGURE 2-3. MEMORY MAPPED DESIGN BLOCK DIAGRAM

When the TMS38030 is initialized for a DMA transfer by the TMS38010 Communications Processor, the SDMALEN register will be loaded with the length of the transfer. This action, the TMS38010 writing to the SDMALEN register, will result in the read-only host bus register also being loaded. Thus, the PC CPU may read the length of the transfer for use by the string move instruction.

#### 2.3.1.2 Memory Mapped Data Register

Like the I/O mapped example provided in Section 2.2, data transfer between the PC and the LAN adapter card is a two-step process. The first step involves the transfer of a data byte to an external data register. During a data transfer from the Adapter to the PC, the TMS38030 writes data to this external register. During a data transfer from the PC to the Adapter, the PC writes data to the external register.

The second step involves reading the external data register by either the PC or the Adapter, depending on the direction of the transfer.

This data register is mapped into the memory map of the PC so that a string move instruction may be used. This differs from the I/O mapped design example which described the data register residing in the I/O map of the PC. Using a string move instruction in lieu of input and output instructions reduces the number of bus cycles required to move a block of data thus increasing the overall bus throughput. This memory-mapped register is shown in Figure 2-3.

#### 2.3.1.5 Interrupt Service Routine

When the TMS38030 begins a DMA transfer, the TMS38030 first takes SHRQ (hold request) active. This signal is fed into one of the PC's IRQ (interrupt request) signals. This causes the PC to be interrupted, and execution of an interrupt service routine is started. A flowchart of this interrupt service routine is shown in Figure 2-4.



NOTE: The string move instruction automatically increments the source and destination addresses for each byte until the CX register is decremented to zero.

#### FIGURE 2-4. INTERRUPT SERVICE ROUTINE FLOWCHART – MEMORY MAPPED EXAMPLE

#### 2.4.1.3 Direct Memory Access

A DMA operation requires that the TMS38030 acquire control of the host system bus. The TMS38030 requests bus control by asserting SHRQ high, which corresponds to DRQ6 asserted on the host system bus. The host processor acknowledges the request by asserting DACK6 which is inverted in U9, the GLUE PAL, and presented to SHLDA of the TMS38030. Upon receiving SHLDA, the TMS38030 responds by asserting SOWN low, indicating bus ownership. SOWN acts to turn on the address transceivers U4, U6, and U7, and asserts MASTER, indicating to the host processor that the TMS38030 has control of the host system bus. SOWN also properly configures U5 for DMA signal directions. Upon gaining bus control, the TMS38030 drives SDDIR to provide proper direction of the data transceivers U3 and U4. On the first DMA cycle, the TMS38030 drives 24 bits of address with the highest byte latched by SXAL into U4. The middle and lower bytes are latched by SALE into U6 and U7, respectively. The TMS38030 asserts SRD or SWR depending upon whether a read or write transfer is in progress; these signals map to MEMR and MEMW through U5. The TMS38030 then asserts SDBEN to enable data transceivers U2 and U3. The cycle completes normally, unless wait states are inserted into the cycle by some system slave device deasserting IOCHRDY low. Ensuing cycles continue in the same manner; however, the highest address byte is not changed unless an address carry occurs from the low-order byte into the middle byte. The 74ALS161A synchronous 4-bit counter (U11) provides a hardware-based mechanism to limit DMA burst size to 15. This is necessary to allow periodic PC AT RAM refresh to occur. The counter will count 15 SALE transitions before asserting SBRLS. When SBRLS is asserted, the TMS38030 will relinquish control of the PC bus and will take SOWN inactive high. When SOWN goes high, the counter will be reset. The TMS38030 will immediately re-request the PC bus (assert SHRQ) following release of the bus. This hardware-based burst-size control offers a performance advantage over software-based burst size parameters passed during Adapter initialization. See Section 2.6 for a discussion of these performance issues.

To relinquish the host system bus, the TMS38030 deasserts SHRQ, tri-states its driven I/O signals and deasserts SOWN. This deasserts DRQ6 and MASTER of the host system bus, indicating that the bus is free.

#### 2.4.1.4 Interrupt and Reset

The TMS38030 requests an interrupt by asserting SINTR high, which drives IRQ6 high indicating an interrupt request to the host system processor. The host processor clears the interrupt by writing a zero to the ninth most-significant-bit of the Interrupt Register.

The Adapter can be reset when the host processor asserts RESET DRV, which activates SRESET of the TMS38030.

#### 2.5 68000 Bus Interface Example

This example illustrates an interface between the TMS38030 System Interface and a 68000-style bus. Because the TMS38030 provides a pin-strap selectible 680XX-type bus mode, this interface is implemented with a minimum of interface components. The performance of this interface is dependent upon the system bus throughput capability, but can approach 40 megabits-per-second from the Adapter to host memory. Because the 68000 does not have a multiplexed address/data bus, the address and data bus from the TMS38030 are de-multiplexed prior to presentation to the 68000 system bus. This example illustrates address/data bus demultiplexing using the bus control signals provided by the TMS38030 System Interface (SIF).

#### 2.5.1 Theory of Operation

#### 2.5.1.1 SIF Configuration

The TMS38030 is configured in 680XX mode by applying logic low to pin SI/ $\overline{M}$ . In this mode, the TMS38030 provides a 16-bit data path and 24 bits of address capable of addressing up to 16 megabytes of memory.

#### 2.5.1.2 Bus Control

During DMA, addresses and data are multiplexed over the SAD lines of the TMS38030 requiring three 8-bit latches (74ALS373) and two transceivers (74ALS245) to demultiplex the address and data, as shown in Figure 2-6. The transceivers' direction is controlled by SDDIR which is low during Direct Input/Output (DIO) writes and Direct Memory Access (DMA) reads and high during DIO reads and DMA writes. The transceiver's output enables are driven by System Data Bus Enable (SDBEN). The output enables in the address latches are driven by System Bus Owned (SOWN) during DMA cycles. System Extended Address Latch (SXAL) of the SIF is used to latch the extended address bits. System Address Latch Enable (SALE) is used to latch the low address bits. In this example, the parity lines SPL and SPH are not used, and are pulled up by external resistors.

Another transceiver is used to control the bus signals between the TMS38030 and the host system. SOWN controls this transceiver's direction. When SOWN is active-low, the control lines are driven from the TMS38030. When SOWN is inactive-high, the control lines are driven from the system bus.

Addresses A3 through A23, as well as  $\overline{AS}$  and  $R/\overline{W}$ , are decoded to drive  $\overline{SCS}$  low during DIO cycles. Since the address mapping of the Adapter registers is system dependent, decoding is indicated by a block termed "decode". The least significant address lines, A1 and A2, are tied to SRSO and SRS1, respectively, to select the TMS38030 registers.

In Figure 2-6, the interrupt request is set to the highest priority level (level 7) through a line driver (74ALS241). The system's Function Codes (FCO-2) are monitored to drive System Interrupt Acknowledge (SIACK) when appropriate.

Note that the system must provide a pullup resistor on the UDS (upper data strobe),  $\overline{\text{LDS}}$  (lower data strobe),  $\overline{\text{R/W}}$  (read/write enable),  $\overline{\text{AS}}$  (address strobe),  $\overline{\text{BGACK}}$  (bus acknowledge), and  $\overline{\text{DTACK}}$  (data transfer acknowledge) signals.

#### 2.6 PC AT LAN Adapter Card: Performance Analysis

This section discusses parameter selections which determine the performance attained by a TMS380-based LAN adapter card for the IBM PC AT.

#### 2.6.1 Test Environment

The results presented below are based on measurements of throughput rates (information field bits/second) when one TMS380 adapter is continuously transmitting on the tokenring under the following conditions.

- 1. The host system is an IBM PC AT with a 6 MHz system clock.
- 2. One TRANSMIT COMMAND is issued by the host.
- 3. Seven TRANSMIT PARAMETER LISTS are circularly chained.
- 4. Each TRANSMIT PARAMETER LIST contains one DATA COUNT FIELD which is used to transmit one frame.
- Host software polls the VALID bit in the TRANSMIT COMMAND/STATUS field of the current TRANSMIT PARAMETER LIST to detect completion of frame transmission.
- 6. Upon detection of frame completion, host software sets the VALID bit (i.e., prepares the frame for retransmission, issues a TRANMIT VALID interrupt request, and begins polling the VALID bit of the next TRANSMIT PARAMETER LIST in the chain.

#### 2.6.2 Performance Results

Although several parameters affect performance to some extent, the most significant factors are:

- 1. Internal Adapter Buffer Size
- 2. Number of Allocated Internal Adapter Buffers
- 3. Host/Adapter DMA Interface
- 4. Host Transmit List Management Technique

#### 2.6.2.2 Number of Allocated Internal Adapter Buffers

Adapter performance is enhanced when the data for frame i + 1 is transfered from the host to the adapter while frame i is being transmitted onto the token ring. For this pipelining to occur, enough internal adapter buffers must be allocated to hold two frames. Figure 2-8 graphically depicts the implications of internal buffer count by plotting transmit throughput as a function of frame size when 28, 8, and 4 internal buffers of 512 bytes each are allocated. Note the degradation that takes place when the frame size becomes large enough that four 512 byte buffers cannot hold two frames (the second dip in the curve occurs when all four buffers are required to hold one frame).





Figure 2-10 plots transmit throughput as a function of frame size for the following DMA modes: Burst Size of 512 bytes; Burst Size of 512 bytes with an external hardware counter limiting the effective burst size to 18 bytes; Burst Size of 18 bytes; and Cycle-Steal. Note that when small burst sizes are required, performance is substantially improved by using an external hardware counter to limit the effective burst size.









The TMS380 LAN Adapter, in addition to providing Physical layer and Medium Access Control layer services compatible with the IEEE Std 802.5 specification, provides a number of services which support the existence of a management product in the network. These services are referred to as the network management "agent" within the Adapter. Since these services are embedded within the Adapter's functionality, networks can be expanded while preserving earlier investments in attaching product hardware and software.

The TMS380 Adapter supports a network management product in two ways:

- 1. First, the Adapter in the attaching station which implements the network management function provides connectivity to the LAN. It recognizes information destined for, and passes the data to, the network management product.
- 2. Secondly, Adapters within attaching stations contain a logical agent for network management. Errors are automatically logged and reported; configuration changes are reported to the network manager; and the Adapter will respond to various requests from network management. All of this is performed transparent to the attached station. Thus, the burden of participating in network management is removed from the attaching product. Standardizing these network management services in silicon greatly reduces compatibility problems between different OEMs, and allows end users to expand their networks and add network management without changing their installed base of equipment.

A network management product can be divided into three logical entities: a Ring Error Monitor, a Network Manager, and a Ring Parameter Server.

Communications between these logical entities and the Adapter is via a special class of frames called Medium Access Control (MAC) frames. Since these functions need a "well known" address, a special type of address called a functional address is used to transmit the MAC frames to these functions. Table 3-1 illustrates the functional addresses assigned to the network management logical entities.

| ADDRESS | FUNCTION              |
|---------|-----------------------|
| >01     | Active Monitor        |
| >02     | Ring Parameter Server |
| >08     | Ring Error Monitor    |
| >10     | Network Manager       |
| a > 100 | Bridge                |

The MAC frames that are transmitted to and received from network management functions, as well as exchanged between Adapters themselves, contain an embedded 'class' designator as part of the basic syntax of the MAC frame. Each MAC frame contains one source class designator and one destination class designator. Each designator is four bits in length providing for up to sixteen class designations. The class designators, as defined by the network management agent within the TMS380 Adapter, are shown in Table 3-2.

| SOURCE<br>CLASS | DESTINATION<br>CLASS | APPLICATION                                                                                                                                                        |  |  |
|-----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| >0              | >0                   | Exchange of frames between Adapters for basic ring protocols.<br>— Ring Poll<br>— Ring Purge<br>— Monitor Contention                                               |  |  |
| >4              | >0                   | Frames sent by the Network Manager to request specific action or request certain parameters from the Adapter.                                                      |  |  |
| >0              | >4                   | Frames sent to the Network Manager in response to request frames being received or to report configuation changes in the ring (new station or new Active Monitor). |  |  |
| >0              | >6                   | Error reporting MAC frames sent to a Ring Error Monitor.                                                                                                           |  |  |
| >0              | >5                   | A special MAC frame which requests initialization parameters from a Ring Parameter Server function.                                                                |  |  |
| >5              | >0                   | MAC frames sent from the Ring Parameter Server to the Adapter, solicited or unsolicited by the Adapter.                                                            |  |  |

#### **TABLE 3-3. SOURCE AND DESTINATION CLASS APPLICATIONS**

#### 3.2.1 Ring Error Monitor

A Ring Error Monitor (REM) serves as a collection point of error reports for network management. The network management agent in the Adapter supports a REM function with the following:

- 1. Adapters within the attached stations will count soft errors by the type of soft error which occurred (e.g. CRC errors, frame copied errors, etc.), and automatically report these errors to the REM (via its functional address). The Adapter does not care whether or not a REM is present on the network.
- 2. The Adapter that is the Active Monitor reports failure of the Ring Poll process to the REM.
- 3. Errors in the Active Monitor which are detected by the Active Monitor or a Standby Monitor are reported to the REM.

By using the information provided to the Ring Error Monitor, conditions which degrade the performance of the network may be efficiently detected, diagnosed, and corrected.





Another advantage of Differential Manchester Code is that a violation of the coding rules may be easily detected for error detection purposes as well as for providing a convenient method of synchronizing bit streams. The Token Ring Adapter is designed to detect such violations. Figure 3-2 illustrates four possible violation patterns. These are designated VO for the zero bit violation and V1 for the one bit violation. These patterns are used within starting delimiters and ending delimiters for frame and token boundary synchronization. They will be referenced later in this manual.





#### 3.3.2 Ring Clocking

An Adapter, randomly designated via a contention process, provides master clocking to the ring by deriving its timebase from a crystal oscillator. This Adapter, as will be shown later, is called the Active Monitor. Any Adapter on the ring may assume the role of Active Monitor.

The remaining ring stations on the ring derive their timebase by phase synchronizing a voltage controlled oscillator to the incoming bit stream. This Phase Locked Loop (PLL) derived clock provides the necessary timebase from which the bit stream is received and transmitted by the Adapter.

#### ADAPTER COMMUNICATIONS SERVICES

#### 3.4.2 Frame Format

The physical frame format is strictly defined by the Token Ring Architecture and consists of the following fields within the frame's bit stream:

- 1. Starting Delimiter Field (SDEL)
- 2. Physical Control Fields (PCF) consisting of the Access Control (AC) and Frame Control (FC) fields
- 3. Source and Destination Address Fields (SA/DA)
- 4. Information Field (data)
- 5. Frame Check Sequence Field (FCS)
- 6. Ending Delimiter (EDEL)
- 7. Frame Status Field (FS)

This frame format is shown in Figure 3-3. Note that this format is for frames in which the TOKEN INDICATOR bit is set to one. If a TOKEN INDICATOR bit is set to zero, indicating a token, the token format illustrated is circulated on the ring. In this manual, the terminology "frame" refers to a data stream as illustrated in Figure 3-3, with the TOKEN INDICATOR bit set to one.



TOKEN FORMAT:

| SDEL   | AC     | EDEL   |
|--------|--------|--------|
| 1 BYTE | 1 BYTE | 1 BYTE |

#### FIGURE 3-3. ADAPTER FRAME FORMAT

#### ADAPTER COMMUNICATIONS SERVICES

#### 3.4.4.2 Frame Control Field - FC

The bit assignments and bit definitions of the Frame Control (FC) field byte are provided in Figure 3-6 below:

| BIT O           | 1               | 2               | 3   | 4                  | 5                  | 6                  | 7                  |
|-----------------|-----------------|-----------------|-----|--------------------|--------------------|--------------------|--------------------|
| FRAME<br>TYPE 0 | FRAME<br>TYPE 1 | · <b>··</b> 0·· | "0" | PCF<br>ATTEN.<br>O | PCF<br>ATTEN.<br>1 | PCF<br>ATTEN.<br>2 | PCF<br>ATTEN.<br>3 |

#### **FIGURE 3-6. FC FIELD**

BITS 0,1 FRAME TYPE BITS. These two bits indicate the frame type. Currently, the following frame types are defined:

00 MAC Control Frame

01 Non-MAC Control Frame

10 Reserved

11 Reserved

- BITS 2,3 RESERVED. Bits 2 and 3 are always set to zero.
- BITS 4-7 PCF ATTENTION CODE. These bits indicate those frames which are copied into a special internal buffer called the 'express buffer' upon reception. The values of the PCF Attention Code recognized by the Adapter are listed below. The PCF Attention code is examined for MAC frames only.

0001-Express Buffer

0010-Beacon

0011-Claim Token

0100-Ring Purge

0101-Active Monitor Present

0110-Standby Monitor Present

#### 3.4.5 Source and Destination Address Fields

The addressing for ring frames is contained within the source and destination fields of the frame. The source and destination address fields are each six bytes in length. These conform to the general address format described in Section 3.5.

#### 3.4.6 Information Field

The information field is a multi-byte field in which the data to be transported between ring stations is carried. The information field must be at least one byte in length. The maximum length of this field is on the order of 4027 bytes.

#### 3.4.7 Frame Check Sequence

Following the information field, a 32-bit cyclic redundancy code (CRC) is appended to the frame to protect the frame control field, source and destination addresses, and the information field. The CRC field is generated from a polynomial and is accumulated serially as a frame is transmitted or received. When a frame is being repeated or copied by an Adapter, the received CRC field is compared to the calculated value to verify that the frame was copied without error. On transmit, the CRC field is appended to the transmitted



#### 3.5 Ring Addressing

This section describes the format of media access level source and destination address fields and source routing concepts using routing information fields.

The addressing for ring frames is contained within the source and destination fields of the frame. The destination and source address fields are each six bytes in length and conform to the general address format shown in Figures 3-9 and 3-10 respectively.



#### **FIGURE 3-9. DESTINATION ADDRESS FORMAT**



---- ROUTING INFORMATION INDICATOR

#### FIGURE 3-10. SOURCE ADDRESS FORMAT

The source and destination address differ in use of indicator bits within the frame format. The Group/Specific and Functional/Non-functional indicators are used for destination addresses only. All source addresses will be ring station specific addresses. Since all source addresses of transmitted frames will be the ring station specific address of the transmitting node, the most significant bit position of the source address is used to indicate the presence of a routing information field. The routing information field is a field of up to 18 bytes which follows the source address and precedes the information field of a frame.

#### 3.5.1 Address Types

All addresses in the network are either locally administered addresses (byte 0, bit 1 set to one) or universally administered addresses (byte 0, bit 1 set to zero). Whether an address is locally or universally administered depends on whether address assignment is

c. Group - A group address is indicated by setting bit 0 of byte 2 to one. This type of Group Address is assigned at the discretion of the attached system. The address may be passed as one of the OPEN parameters.



#### FIGURE 3-13. GROUP ADDRESS

2. Ring Station Specific Address - The primary address recognized by the Adapter. It is the address associated with the Physical Transmission Layer function. This address may be passed to the Adapter by the attached system during the OPEN command, or the Ring Station Address may be read from an attached ROM containing a burned-in address. (This is described in Appendix B.) If the attached system passes an all zeros ring station specific (or node) address during the OPEN command, the Adapter will use the burned-in address (BIA) supplied. This burned-in address allows address assignments to be integrated on the Adapter's card in a non-volatile (ROM) manner.

A ring station address assigned by the attached system or contained in BIA ROM must conform to the following format. Note that bits 0,1 of byte 0 must be set to 0,1 respectively. Violating these rules causes the Adapter to reject the address assignment with a node address error.



#### FIGURE 3-14. RING STATION ADDRESS FORMAT

#### 3.6 Medium Access Control

#### 3.6.1 Concept

The Token Ring Local Area Network calls for a comprehensive set of problem determination, resolution, and reporting functions, so that ring communication problems are rapidly diagnosed and automatically corrected. As was introducted in Section 2, the MAC layer services provided by the Adapter allow compatible connectivity to the token ring LAN.

Operation of the MAC protocol is completely transparent to the host system attached to the Adapter. A special class of frames, known as MAC frames, are sent between Adapters to insure proper ring operation, to recover the ring from violations of normal protocols, and to report information to network management. These frames are originated by the Adapter software in response to internal timeouts, error conditions on the ring, or MAC frames received from a network manager or another ring station. MAC frames are transmitted without indication to the attached system. Furthermore, MAC frames that are received are acted upon by the Adapter itself, rather than being reported to the attached system, unless the passing of MAC frames from the Adapter to the attached system is explicitly requested by the attached system. Normally, an attached system will never need to send or receive a MAC frame. Processing of the MAC layer protocol entirely within the Adapter results in a lower workload on the attaching system and an increase in system performance.

The Adapter's MAC protocol is implemented with a number of independent software processes. These processes can be considered to be running concurrently. Each process will be described in detail in Section 3.8.

#### 3.6.4 MAC Frame Source Address

The source address field always contains the ring station specific address of the originator of the frame.

#### 3.6.5 MAC Frame Major Vectors

The Information Field in MAC frames handled by the Adapter consists of one Major Vector (MV). The Major Vector may contain one or more subvectors. When the Adapter constructs a MAC frame for transmission, the subvectors are placed in the frame, in order shown in the tables in Appendix B.1.

The Major Vector is made up of the following fields within the MAC frame information field:

MV LENGTH The length in bytes of the entire Major Vector, including the length field.

MV CLASS Defines the origin and destination class of the MV. The high-order four bits are the destination class and the low-order four bits are the source class.

The source class types are as follows:

- >0 Ring Station
- >1 LLC Manager
- >4 Network Manager
- >5 Ring Parameter Server
- >6 Ring Error Monitor

The destination class will always be Ring Station, >0, for MAC frames which are processed directly by the Adapter. Other destination classes will be passed on to the attached system if copied.

MV COMMAND The Major Vector Command defines the function that the receiver is to perform. A list of Major Vector commands is shown in Table 3-4.

SUBVECTORS Each Major Vector contains one or more subvectors. A subvector contains the following fields:

- SV LENGTH The length of the subvector in bytes including the length field.
- SV TYPE The type byte identifies the information found in the subvector value. The SV types recognized by the Adapter are shown in Table 3-5.
- SV VALUE The information used to process the subvector.

#### 3.6.6 MAC Frames Processed by the Adapter

Many MAC frames are processed automatically by the Adapter. Other MAC frames are passed to the attached system for processing by higher-level protocols. MAC frames processed automatically by the Adapter are those received with a destination class of Ring Station. If a response to a ring station class MAC frame is required, the MAC frame response is transmitted with a source class of Ring Station.

Some frames processed by the Adapter are also passed to the attached system. Three options specified during the open process allow MAC frames to be passed to the attached system after the Adapter has been inserted onto the ring:

- Pass Attention MAC frames. MAC frames that have an attention code (bits 4-7 of FC) greater than one are processed normally by the Adapter and then given to the attached system when one of the following conditions occur:
  - When the attention code is different from the last attention code greater than one.
  - When the source address in the MAC frame is different from the last source address received.
  - If it is a Beacon MAC frame, when the Beacon type subvector value is different from the Beacon type subvector value in the last Beacon MAC frame.
- Pass Adapter MAC frames. MAC frames are passed which have a Major Vector type not recognized by the Adapter. These will be passed to the attached system if this option is enabled. Otherwise, the Adapter responds by transmitting a negative response MAC frame.
- Pass Beacon MAC frames. If a Beacon MAC frame is received by the Adapter, it is passed to the attached system if the source address or Beacon Type Subvector is different from the last Beacon MAC frame received.

Table 3-6 describes briefly the MAC frames processed directly by the Adapter. These MAC frames will be introduced in more detail during the discussion in Section 3.8.

| MAC FRAME                     | DESCRIPTION                                                                                                                                                                                                                                                           |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REPORT RING POLL<br>FAILURE   | This frame is sent by the Active Monitor to the Ring Error<br>Monitor to report a failure in the Ring Poll Process. This frame<br>contains the address of the last station that responded in the<br>Ring Poll Process before the Active Monitor detected the failure. |
| REPORT ERROR                  | This frame is used to report soft error events to the Ring Error<br>Monitor.                                                                                                                                                                                          |
| REPORT STATION ADDRESS        | This frame is sent by the Adapter in response to the Request<br>Station Address MAC frame. The Request Station Address<br>MAC frame is sent by the Network Manager.                                                                                                   |
| REQUEST STATION STATE         | This frame is sent by the Network Manager to request the Adapter to respond with a Report Station State MAC frame.                                                                                                                                                    |
| <b>REQUEST INITIALIZATION</b> | This frame is transmitted in Phase 4 of the Insertion Process to request operational parameters from the Ring Parameter Server.                                                                                                                                       |
| REQUEST STATION<br>ATTACHMENT | This frame is sent by the Network Manager to request the Adapter to respond with a Report Station Attachment MAC frame.                                                                                                                                               |
| REQUEST STATION ADDRESS       | This frame is sent by the Network Manager to request the Adapter to respond with a Report Station Address MAC frame.                                                                                                                                                  |
| REPORT TRANSMIT FORWARD       | This frame is sent by the Adapter to the Network Manager<br>functional address when a frame is forwarded and stripped by<br>the Transmit Forward Process.                                                                                                             |
| RESPONSE                      | This frame is used to send positive responses to frames that require acknowledgement, or to report errors in syntax in a MAC frame sent to the Adapter.                                                                                                               |
| ACTIVE MONITOR PRESENT        | This frame is transmitted by the Active Monitor when in the Ring<br>Poll Process to request a Standby Monitor Present MAC frame<br>from the nearest downstream neighbor from the Active<br>Monitor.                                                                   |
| STANDBY MONITOR PRESENT       | This frame is used in the Ring Poll Process to respond to an Active Monitor Present or Standby Monitor Present MAC frame.                                                                                                                                             |
| RING PURGE                    | This frame is used by the Active Monitor in the Ring Purge Process.                                                                                                                                                                                                   |

## TABLE 3-6. MAC FRAMES PROCESSED BY THE ADAPTER (continued)

p

Only the first occurrence of an optional subvector is processed by the Adapter software. Any optional subvector that has already been found in the frame is ignored. The following describes the MAC frame syntax checking procedure:

- 1. The Routing Information field is checked to determine if the length is longer than 18 bytes or odd. If the length is greater than 18 or odd, the frame is ignored.
- 2. The length of the frame is checked to determine if it can contain a Major Vector Length and ID. If the length of the frame is too short (less than 4 bytes), a negative response of MAC Frame Data Field Incomplete is sent. Note that the source class, destination class, and the Major Vector command will be invalid in the response since the received frame was too short to contain them.
- 3. If the destination class is not zero, the frame is passed to the attached system, with no further syntax checking.
- 4. The command byte is checked to see if it is a Transmit Forward. If it is, no further syntax checking is done by this syntax checking routine.
- 5. The Major Vector Length is checked to determine if it is in the range of the received frame. If the length in the Major Vector ID does not agree with the length of the frame, a negative response of Major Vector Length Invalid is sent.
- 6. The Command byte in the Major Vector ID is checked to determine if it is greater than >10, the highest Major Vector ID handled by the Adapter. If the Adapter has been opened without the open option to pass Adapter MAC frames, a negative response is sent with a code of Major Vector Command Not Supported. If the open option is selected, the frame is passed to the attached system without further syntax checking.
- 7. If the Source Class in the class byte in the Major Vector ID is not valid for the command in the Major Vector ID, a negative response of Inappropriate Source Class is sent.
- 8. The subvectors are checked as follows:
  - If a subvector length is zero, than a negative response of Subvector Length Error is transmitted to the sender.
  - All required subvectors must be present. A response of Required Subvector Missing is transmitted if this is not the case.
  - If a subvector in the frame is marked as 'required' and is not a required subvector or is duplicated, a response of Unknown Required Subvector is sent.
  - Optional subvectors are ignored.

#### Assured Delivery Process

The Assured Delivery Process is intended to fulfill the following requirements:

- 1. To significantly improve the probability of, but not guarantee, the delivery of selected MAC frames.
- 2. To provide a mechanism that has a high probability of preventing duplicate copies of frames delivered to the frame's destination address.

The MAC frames which use this process are the Report Error MAC frame and the Report SUA Change frame.

This procedure uses the Address Recognized Indicator bit (ARI) and the Frame Copied Indicator (FCI) bits of the Frame Status (FS) field of the frame. An internal status bit (LFED) is also used which indicates a frame error occurred during the stripping of a transmit frame from the ring. The frame errors which may occur to set this bit include code violations and Frame Check Sequence (FCS) errors.

The Assured Delivery Process is defined by the following steps:

- 1. When a MAC frame is queued for transmission, a counter called the "Transmit Retry Counter" is initialized to four.
- 2. After a frame is transmitted and stripped, internal status is checked to determine if a corrupted free token was detected. If this did occur, proceed to step 4. If any other transmit error is detected then the process is terminated. If the internal status indicates normal transmitter completion of the transmit operation, continue with step 3.
- 3. If a MAC frame must be transmitted under the assured delivery process, then the ARI, FCI and LFED bits are checked. The table below shows the three conditions which must result in order to continue to step 4. With any other combinations, the frame is not re-transmitted and the process terminates.

|    | LFED | ARI1 | FCI1 | ARI2 | FCI2 |
|----|------|------|------|------|------|
| 1) | 0    | 1    | 0    | 1    | 0    |
| 2) | 1    | 0    | 0    | 0    | 0    |
| 3) | 1    | 1    | 0    | 1    | 0    |

4. The "Transmit Retry Counter" is decremented and if the counter is not zero, the frame is retransmitted and the process continues at step 2. If the counter is zero, the frame is not transmitted and the process terminates.

## 3.6.8 Response MAC Frames

A Response MAC frame is used to acknowledge receipt of one of the following MAC frames:

- 1. Change Parameters
- 2. Initialize Ring Station

This frame is also used in negative responses to syntax errors detected in any Adapter Destination Class MAC frame. The Adapter will not generate negative responses to MAC frames that have a source class of >0.

A Response Code subvector within the Response MAC frame carries additional response information. This Response Code subvector is of the following format.

## **3.7 Monitor Functions**

An Adapter on the ring can be either an Active Monitor or a Stand-by Monitor. Only one Active Monitor is present on any ring; the remaining Adapters serve as Stand-by Monitors. The Active Monitor ensures normal token operation on the ring and provides the crystal-controlled master data clocking for data transmission. The Stand-by Monitors ensure that the Active Monitor is functioning properly and is still inserted on the Ring.

The Ring Purge Process is used by the Active Monitor to perform the recovery from a temporary error condition, to release a new token, and to return the ring to a known state.

The Ring Poll Process is initiated periodically by the Active Monitor to update the Upstream Neighbor's Address (UNA) in all adapters in the ring and to provide an indication to other stations in the ring that the Active Monitor is still active.

## 3.7.1 Active Monitor Functions

The role of the Active Monitor is to ensure normal token operation on the ring. An Adapter becomes the Active Monitor by active participation in the Monitor Contention Process. The Monitor contention process is discussed in Section 3.8.2. The Adapter that "wins" contention becomes the Active Monitor.

Upon successfully winning contention, the Active Monitor does the following:

- 1. Sets a bit in the TMS38020 Protocol Handler that:
  - a. Provides master clocking for data transmission.
  - b. Inserts a 30 bit time latency to guarantee a ring length which assures that a token can be circulated properly.
  - c. Activates the circulating token removal hardware.
- 2. Executes the Ring Purge Process.
- 3. Starts the Ring Poll Process by activating an internal pacing times and queues an Active Monitor Present (AMP) MAC frame for transmission.
- 4. Transmits a free token of priority equal to the token reservation priority in the Ring Purge MAC frame last stripped by the Adapter.
- 5. Sets the Monitor Functional Address.
- 6. Activates a checking function that confirms that a good token is detected on the ring every 10 ms. This timer sets the maximum frame size on the order of 4048 bytes.
- 7. Queues a Report New Monitor MAC frame for transmission to the Network Manager.

The circulating token removal function operates as follows:

- 1. When tokens are released on the ring, bit 4 of the AC byte (the 'MC' bit) is transmitted as zero.
- 2. When an Adapter changes the token into a frame, it leaves the MC bit as zero. It indicates a frame by setting only bit 3 of AC (the 'TI' bit) to one.
- 3. When a frame or a token of priority greater than zero passes through the Active Monitor (which is in repeat mode), the monitor sets the MC bit.

#### 3.7.2 Stand-by Monitor Functions

Any Adapter that is not the Active Monitor but has completed the Insertion Process will follow the procedures of the Stand-by Monitor. The function of the Stand-by Monitor is to monitor the events on the ring to determine if the Active Monitor is functioning properly.

The Stand-by Monitor Functions are disabled while the Adapter is in the Insertion, Beacon, or Monitor Contention Processes.

A station activates its Stand-by Monitor functions as follows:

- When the Adapter completes the Ring Insertion Process and did not "win contention" in Phase 1 of the Ring Insertion Process.
- When the Adapter receives a Ring Purge MAC frame while it is in Contention Repeat mode.
- When an inserted Active Monitor determines that another Adapter has assumed the functions of Active Monitor.

As a Stand-by Monitor, the station transmits on the ring using the clock derived from the incoming signal. It also deactivates the hardware mechanism for correcting circulating priority tokens and frames.

The following ring conditions are monitored by the Stand-by Monitor:

- GOOD TOKEN The station verifies that a 'good' token is received at least once every 2.6 seconds. A 'good' token is defined as a token of priority zero, or a token of priority greater than zero followed by a frame with a priority field greater than zero.
- PERIODIC RING POLLS The Adapter Receive Poll Timer detects the absence of Active Monitor Present (AMP) MAC frames. The Receive Poll timer is restarted when an AMP MAC frame is received. The absence of AMP MAC frames indicates there is no Active Monitor in the ring. If the Receive Poll Timer expires after 15 seconds, the Adapter enters the Monitor Contention Process in the Contention Transmit Mode.
- PROPER RING DATA FREQUENCY The Adapter uses the 'Hardware Error Process' to check the frequency of the data on the ring. If a frequency error is detected by this process, it indicates that there is no Active Monitor or that the Active Monitor is not functioning properly. If a frequency error is detected, the Adapter enters the Monitor Contention Process in Contention Transmit mode.

#### 3.7.2.1 Stand-by Monitor Exception Conditions

The following exception conditions cause the Adapter to de-activate the Stand-by Monitor functions and take these actions.

| ACTIVE MONITOR ERRORS | If the Adapter detects an error in the Active Monitor, the<br>Adapter enters the Monitor Contention Process in<br>Contention Transmit Mode.       |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| RECEIVE BEACON        | The receiving station enters the Beacon Process in Beacon Repeat Mode.                                                                            |
| CLAIM TOKEN FRAME     | If the Adapter receives a Claim Token MAC Frame, the Adapter enters the Monitor Contention Process.                                               |
| SIGNAL LOSS           | If a signal loss is detected by the Adapter, it enters the<br>Monitor Contention Process in Contention Transmit<br>Mode.                          |
| WIREFAULT             | If a wire fault condition is detected by the Adapter, the<br>Adapter de-inserts from the ring and sets the Lobe Wire<br>Fault bit in Ring Status. |

#### 3.8.1 Notes on Reading the MAC Frame Tables

When each process is discussed, the MAC frames which are exchanged by the execution of that process are also provided in tabular format. These tables contain the following columns:

introduced.

**M-V NAME** 

This is the name of the MAC frame. Also provided is the hexadecimal value of the Major Vector (M-V) command. Hexadecimal numbers are preceded by a ">" sign.

The destination class is the four bit destination class field of the MAC frame Major Vector ID as previously

**DEST CLASS** 

SOURCE CLASS

#### **DESTADDRESS**

**SUBVECTORS** 

The source class is the four bit source class field of the MAC frame Major Vector ID. The source class value ranges from 0 through F. The source classes referenced in these tables are as follows:

>0 ...... RS - Ring Station (Adapter)

>4 ..... NM - Network Manager

>5 ...... RPS - Ring Parameter Server

>6 ...... REM - Ring Error Monitor

This is the destination address field of the MAC frame. The terminology used in this field is described below:

- ALL STATIONS. This indicates a group all sta broadcast address allowing all Adapters on the local ring to copy the frame.
- FUNCTIONAL ADDRESS. This indicates that F<fa> a destination address is the functional address of "fa" function, i.e. Network Manager, Ring Parameter Server, etc. The functional addresses are as follows:

| RPS - Ring Parameter Server | >0002 |
|-----------------------------|-------|
| REM - Ring Error Monitor    | >0008 |
| NM - Network Manager        | >0010 |

MA MY ADDRESS. This Adapter's specific address.

SA SOURCE ADDRESS.

TARGET A six byte destination address.

The subvectors which are included in the MAC frame are listed in this column. The hexadecimal subvector type value is also provided. Two columns are used to indicate additional information:

## 3.8.2.1 Applicable MAC Frames

Table 3-9 describes the MAC frames which are used in this process.

|                             |             | SOURCE | DESTINATION  |             | SUBVECTORS |                                                                                                             |  |  |
|-----------------------------|-------------|--------|--------------|-------------|------------|-------------------------------------------------------------------------------------------------------------|--|--|
| M-V (FRAME) NAME            | DESTINATION |        |              | R/O         |            |                                                                                                             |  |  |
|                             | CLASS       | CLASS  | ADDRESS      | XMT         | RCV        | NAME                                                                                                        |  |  |
| >03 Claim<br>Token          | >0          | >0     | all stations | A<br>A      | O<br>R     | >0B Physical Drop<br>>02 UNA                                                                                |  |  |
| >25 Report New<br>Monitor   | >4          | >0     | F(NM)        | A<br>A<br>A |            | >0B Physical Drop<br>>02 UNA<br>>22 Product ID                                                              |  |  |
| >28 Report<br>Monitor Error | >6          | >0     | F(REM)       | A           |            | >30 Error Code:<br>>0001 Monitor Err<br>>0002 Dup. Mon.<br>>0003 Dup. Addr.<br>>0B Physical Drop<br>>02 UNA |  |  |

# TABLE 3-9. MONITOR CONTENTION PROCESS - APPLICABLE MAC FRAMES

NOTE: A = always transmitted, R = required, O = optional

## 3.8.2.2 Contention Transmit Mode

The following list describes the conditions that cause a station to enter Contention Transmit mode and begin the Monitor Contention Process.

#### 3.8.2.4 Adapters not in Monitor Contention

An Adapter not in Contention Transmit Mode and not in Contention Repeat Mode takes the following action when it receives a Claim Token MAC frame.

- If the source address in the frame is less than this Adapter's specific address, the Adapter is inserted, and the Adapter was OPENed with the Contender option then the Adapter enters Contention Transmit Mode. Otherwise, it enters Contention Repeat Mode.
- If the source address in the frame is equal to this Adapter's specific address, the frame is ignored.

#### 3.8.2.5 Exception Events

The following events cause an Adapter to queue an error reporting MAC frame and enter Contention Repeat Mode:

- An Active Monitor ring station that receives a Claim Token MAC Frame (a) de-activates its Active Monitor functions, (b) enters Contention Repeat mode, and (c) queues the Report Monitor Error MAC frame with an Error Code subvector value equal to >0001. This indicates that a Stand-by Monitor detected an error in the Active Monitor. This frame is transmitted after contention is resolved.
- 2. A ring station in Contention Transmit Mode that receives a Claim Token MAC frame with a source address equal to its specific address and a UNA address NOT equal to its UNA (a) enters Contention Repeat Mode and, when contention is resolved, (b) queues the Report Monitor Error MAC frame with an Error Code subvector value equal to >0003, indicating a duplicate address was detected in Monitor Contention.

The following exceptions cause an Adapter in Contention Transmit or Repeat Mode to enter the Beacon Transmit mode in the Beacon Process or abnormally terminate an OPEN command from the attached system.

- 1. If the Monitor Contention Timer expires (one second) and the Adapter has not completed phase 2 of the Insertion Process, the OPEN command is terminated with an error to the attached system. The Adapter is de-inserted from the ring.
- 2. If the Monitor Contention timer expires and the Adapter is in phase 3 or 4 of the Insertion Process or is inserted, the Adapter enters Beacon Transmit Mode.

If an Adapter is inserted and is in Contention Repeat or Transmit Mode, and receives a Beacon MAC frame, it enters the Beacon Process in Beacon Repeat Mode. If an Active Monitor receives a Ring Purge MAC frame, it checks the source address of the frame to determine if it transmitted the frame. The reception of this frame by an Active Monitor which did not transmit the frame is an exception condition of the Active Monitor.

## 3.8.3.4 Exception Conditions

If the ring purge timer expires (one second), the Adapter enters the Monitor Contention Process in Contention Transmit Mode.

If the Adapter is in the Insertion Process when the ring purge timer expires, the Adapter is de-inserted and the OPEN command is terminated with an error message to the attached system.

### 3.8.4 Ring Poll Process

The Ring Poll Process enables each Adapter on the ring to acquire the six-byte specific address of its Upstream Neighbor Station. In this process each station transmits its specific address (6 bytes) and its physical drop number (4 bytes) to the next downstream station. Each station saves its UNA and if different from the previously saved UNA, queues for transmission a Report SUA Change MAC frame to the Network Manager.

This process allows an ordered list of stations on the network to be maintained by the Network Manager for network diagnostic purposes.

### 3.8.4.1 Applicable MAC Frames

Table 3-12 presents the MAC frames used by this process.

|                                       | DESTINATION | COLIDOE |                        | SUBVECTORS |     |                                       |  |
|---------------------------------------|-------------|---------|------------------------|------------|-----|---------------------------------------|--|
| M-V (FRAME) NAME                      | DESTINATION | SOURCE  | DESTINATION<br>ADDRESS | R          | /0  |                                       |  |
|                                       | CLASS       | CLASS   | ADDRE35                | XMT        | RCV | NAME                                  |  |
| >05 Active                            | >0          | >0      | all stations           | A          | 0   | >0B Physical Drop                     |  |
| Monitor<br>Present (AMP)              |             |         |                        | A          | R   | >02 UNA                               |  |
| >06 Standby                           | >0          | >0      | all stations           | A          | 0   | >0B Physical Drop                     |  |
| Monitor<br>Present (SMP)              |             |         |                        | A          | R   | >02 UNA                               |  |
| >27 Report<br>Ring<br>Poll<br>Failure | >6          | >0      | F(REM)                 | A          |     | >0A SA of last<br>AMP or SMP<br>frame |  |
| >26 Report SUA<br>Change              | >4          | >0      | F(NM)                  | A          |     | >0B Physical Drop<br>>02 UNA          |  |

TABLE 3-12. RING POLL PROCESS - APPLICABLE MAC FRAMES

NOTE: A = Always transmitted, R = Required, O = Optional

### 3.8.4.2 Ring Poll Procedure

The Active Monitor will transmit an Active Monitor Present (AMP) MAC frame whenever its poll timer expires (every 7 seconds) or at the end of the Ring Purge Process. The Active Monitor also resets an internal flag termed the 'poll complete flag'.

If the Active Monitor receives an AMP MAC frame from another Adapter, then two Adapters think they are the Active Monitor. The Active Monitor therefore resets its Active Monitor functions and queues for transmission a Report Monitor Error MAC frame to the REM with a subvector value indicating that a duplicate monitor was detected. The Adapter now responds to the received AMP MAC frame as a non-monitor station.

In order to detect streaming in the Adapter immediately upstream from the Active Monitor, the Active Monitor checks that it receives its own AMP MAC frame within 15 seconds of the last one. If it does not receive it, the Active Monitor will enter Monitor Contention in the Contention Transmit mode.

## 3.8.4.4 Standby Monitor Exception Conditions

In order to detect the failure of the Active Monitor, each Stand-by Monitor verifies that an AMP frame is received within fifteen seconds of the last one. If not, the Standby Monitor discards any frame(s) pending transmission and enters Monitor Contention in Contention Transmit Mode.

This fifteen second period is timed using the receive poll timer. This timer is only active in a Standby Monitor.

#### 3.8.4.5 Exception Conditions-All Chapters

#### Insertion Phases 1 and 2

If the Ring Poll Procedure requires the transmission of a Report SUA Change or an SMP MAC frame, the transmission of these frames is delayed until Phase 3 of the Insertion Process.

#### Contention Transmit Mode or Beacon Transmit Mode.

Entry into either Contention Transmit Mode or Beacon Transmit Mode will cause the Adapter to purge any AMP or SMP MAC frames pending transmission.

#### Poll Frame Re-try

AMP or SMP MAC frames are not checked for successful transmission. An unsuccessful transmission will cause the poll cycle to terminate, but the Active Monitor will start a new poll cycle when the Poll Timer expires (7 seconds).

### 3.8.5 Beacon Process

The Beacon Process is used to recover the ring when a ring station has sensed that a hard error has occurred, rendering the ring inoperable. A station detecting a ring failure upstream transmits or "beacons" information in a MAC frame that isolates the error location.

The Beacon Process is started when an Adapter inserted in the ring detects that an Adapter's Monitor Contention Timer expired in the Monitor Contention Process, indicating that contention could not be resolved.

When a station beacons, all other stations on the ring enter either Beacon Transmit or Beacon Repeat Mode. In Beacon Transmit Mode, Beacon MAC frames are transmitted at 20 millisecond intervals, without waiting for a token. Idle zero bits are transmitted between frames. An Adapter not in the Beacon Process that receives a Beacon MAC frame enters Beacon Repeat mode. An Adapter in the Insertion Process will not enter the Beacon Process but will terminate the OPEN command with an error indicating that the ring is beaconing. If the Adapter receives a Beacon MAC frame that it did not transmit but has a Beacon Type subvector value of equal or higher priority than the Beacon Type subvector value being transmitted by this Adapter, the Adapter enters Beacon Repeat Mode and clears the Beacon Transmit Bit in the Ring Status Register.

If the Adapter receives a Claim Token MAC frame the frame is ignored.

If the Adapter does not proceed to Monitor Contention mode while in Beacon Transmit Mode within 26 seconds, the Adapter will execute the Beacon Transmit Auto Removal Test. This test is only executed once while in the Beacon Process. The Adapter must return to normal operation before the Beacon Transmit Auto Removal Test can be executed again.

#### 3.8.5.3 Beacon Repeat Mode

When the Adapter enters Beacon Repeat Mode, it sets to one the hard error bit in the Ring Status register. The Adapter repeats the incoming signal using the recovered ring clock.

The Adapter verifies that Beacon frames continue to be received in Beacon Repeat Mode. If no Beacon MAC Frame is received for a period of 200 milliseconds, the Adapter assumes that the conditions causing the beacon have been corrected. In this case, the Adapter resets to zero the Hard Error Bit in Ring Status, exits the Beacon Process and enters the Monitor Contention Process.

When a Beacon MAC frame is received, it is inspected to determine if the frame was sent by the upstream neighbor (Source Address of the frame is equal to this Adapter's UNA) or by the nearest downstream station (UNA in the frame is equal to this Adapter's address).

When Beacon frames are received by any Adapter, the following actions are taken:

- If eight consecutive Beacon MAC frames are received from the nearest downstream station (the UNA ID subvector in the received Beacon MAC frame is equal to the Adapter's specific address) the Adapter executes the Beacon Receive Auto Removal Test. This test can only be executed once while the Adapter is in the Beacon Process. The Adapter must return to normal operation before the Beacon Receive Auto Removal Test can be executed again.
- If the Beacon frames are not from the nearest downstream station, the following two checks are made:
  - If two consecutive Beacon MAC frames are received from the nearest upstream station, the Adapter activates its functions for marking and removing circulating frames. This marking and removing process is described in Section 3.7.1. The Adapter will also prevent itself from executing the Beacon Receive Auto Removal Test. If a circulating beacon frame is detected, the Adapter enters the Monitor Contention Process in Contention Transmit Mode.

 If the Beacon MAC frame is not from the nearest upstream station, the Adapter disables its circulating frame removal functions.

If a Monitor Contention MAC frame is received, the Adapter resets the Hard Error Bit in Ring Status in the Protocol Handler, exits the Beacon Process and enters the Monitor Contention Process.

## ADAPTER COMMUNICATIONS SERVICES

## 3.8.6 Hardware Error Process

The Hardware Error Process is used to detect the following error conditions:

- Wire Fault
- Frequency Error
- Ring Signal Loss

Two procedures are used to detect these error conditions, the Wire Fault Detection Procedure and the Ring Interface Error Detection Procedure. The Wire Fault Detection Procedure is used to detect Wire Fault conditions. The Ring Interface Error Detection Procedure is used to detect the Frequency Error condition and the Signal Loss condition.

A Section of the second

1. 1. N. W.

### 3.8.6.1 Wire Fault Detection Procedure

A wire fault condition is indicated when the DC current on either wire of the transmit pair exceeds an abnormally high or low condition. This will be caused, for instance, if one of the lines is open or if any of them are shorted to ground. When a wire fault condition is verified to exist continuously for 5 seconds, the Lobe Wire Fault bit of the Ring Status register is set. The Adapter then physically de-inserts from the ring.

#### 3.8.6.2 Frequency Error Detection Procedure

When the frequency of the incoming signal differs by more than 0.6% from the local crystal oscillator, a Frequency Error Condition is indicated. This is detected by an overflow or underflow condition of the elastic buffer.

#### 3.8.6.3 Signal Error Detection Procedure

An incoming Ring Signal Loss is indicated when:

- 1. The incoming signal has insufficient signal energy (see Section 4.5.10); or
- 2. The incoming signal is grossly out of phase with the local phase-locked loop.

When conditions one or two are verified to be in effect for 200 milliseconds, the software indicates a Signal Loss Condition. If this occurs during the Ring Insertion Process (phases 1 and 2), the OPEN Command terminates with a Signal Loss error code. If the Adapter is in the Beacon Transmit Auto Removal process, the Adapter enters Beacon Transmit Mode. Otherwise, the Adapter enters Monitor Contention Transmit mode.

#### **3.8.7 Ring Insertion Process**

The Ring Insertion process is performed after Bring-Up Diagnostics and Initialization have been completed. An OPEN command, issued by the attached system, initiates the Ring Insertion Process. Before beginning Phase 0 of the Ring Insertion Process, the following defaults are set in the Adapter:

- The Physical Drop Number is set to zero.
- The Local Ring Number is set to zero.
- The Soft Error Report Timer Value is set to two seconds.
- The Enabled Function Classes Mask is set to permit all classes of MAC frames to be transmitted across the System Interface except for Ring Station (>0) and Ring Parameter Server (>5).
- The Allowed Access Priority is set to three (highest priority).
- All error counters are reset to zero.

## 3.8.7.1 Applicable MAC Frames

The Insertion Process uses the MAC frames described in Table 3-14.

|                                | DESTINATION | SOURCE | DESTINATION |             | SUBVECTORS       |                                                                                                                                                                                                                                                                                |  |
|--------------------------------|-------------|--------|-------------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| M-V (FRAME) NAME               | CLASS       | CLASS  | ADDRESS     | R/O         |                  | NAME                                                                                                                                                                                                                                                                           |  |
|                                | CLASS       | CLASS  | ADDRESS     | ХМТ         | RCV              |                                                                                                                                                                                                                                                                                |  |
| >07 Duplicate<br>Address Test  | >0          | >0     | target      | A           |                  | none                                                                                                                                                                                                                                                                           |  |
| >08 Lobe Media<br>Test         | >0          | >0     | all<br>zero | A<br>A      | N                | >26 Wrap Data                                                                                                                                                                                                                                                                  |  |
| > 20 Request<br>Initialization | >5          | >0     | F(RPS)      | A<br>A<br>A |                  | >23 Adapter Soft-<br>ware level<br>>02 UNA<br>>22 Product ID<br>>21 Reserved                                                                                                                                                                                                   |  |
| >0C Change<br>Parameters       | >0          | >4     | target      |             | 0<br>0<br>0<br>0 | <ul> <li>&gt;09 Correlator</li> <li>&gt;03 Local Ring No.</li> <li>&gt;04 Assign Phys.</li> <li>Drop number</li> <li>&gt;05 Soft Error</li> <li>Report Timer Value</li> <li>&gt;06 Enabled</li> <li>Function Class</li> <li>&gt;07 Allowed</li> <li>Access Priority</li> </ul> |  |
| >0D Initialize<br>Ring Station | >0          | >5     | target      |             | 0<br>0<br>0      | >09 Correlator<br>>03 Local Ring No.<br>>04 Assign Phys.<br>Drop Number<br>>05 Soft Error<br>Report Time Value                                                                                                                                                                 |  |

# TABLE 3-14. INSERTION PROCESS - APPLICABLE MAC FRAMES

NOTE: A = Always transmitted, N = Not syntax checked, O = Optional

Upon completion of one of these events, Phase 1 is complete and the Adapter enters Phase 2, Address Verification. If the OPEN command is terminated because of an error condition during this phase, the Adapter is physically de-inserted from the ring.

#### **Phase 1 Exception Events**

*Timeouts.* If an Active Monitor is not detected within 18 seconds from the start of this process, the Adapter enters the Monitor Contention Process in Contention Transmit Mode.

If the Adapter enters the Monitor Contention Process and contention is not resolved within one second, the OPEN command is terminated and the Adapter reports to the attached system that the ring is beaconing.

If, after the Contention Process, the Adapter becomes the Active Monitor and performs the Ring Purge Process, and the Purge Process is not completed within one second, the OPEN command is terminated and the Adapter reports a ring failure to the attached system.

*Receive Frame.* If the Adapter receives an AMP or SMP MAC Frame, it will follow the normal procedure for Ring Poll and will exit Phase 1 and enter Phase 2 (Address Verification) of the Insertion Process. If the transmission of a SMP or a Report SUA Change MAC frame is required, however, the Adapter will delay the transmission until Phase 3 of the Insertion Process.

If a Claim Token MAC Frame is received and the Adapter has not started the Monitor Contention Process, then the Adapter will begin Contention Repeat Mode.

If a Beacon MAC frame is received, the OPEN command is terminated and the Adapter reports to the attached system that the ring is beaconing.

If a Remove Ring Station MAC frame is received, the OPEN command is terminated and the Adapter reports to the attached system that a remove was received.

All other MAC frames are processed normally.

#### 3.8.7.4 Address Verification: Phase 2

Upon successful completion of Phase 1, the Address Verification phase is entered. The ring station address must be unique to this Adapter. This phase of the Insertion Process ensures that this address is not being used by another Adapter that is inserted in the ring.

The Duplicate Address Test MAC Frame is used for performing the address check. Note that the uniqueness check for all rings is not a function of the Adapter.

The Adapter sends a series of Duplicate Address Test MAC frames addressed to itself. If another station matches the local Adapter's address, then it will set to one the Address Recognized Indicator (ARI) bits of the frame. It may also set to one the Frame Copied Indicator (FCI) bits of the frame if the frame was copied. The Adapter will assume no other station matches its address when it receives two of its Duplicate Address Test MAC frames with both of the ARI and FCI bits set to zero.

If two frames are received with either the ARI or FCI bits set to one, the Adapter de-inserts itself from the ring and terminates the OPEN command with a Duplicate Node Address error code. Any other error condition will also cause the Adapter to de-insert from the ring.

After the station's address has been checked, the Adapter proceeds to Phase 3 (Participation in Ring Poll) of the Insertion Process.

#### **Phase 3 Exception Events**

*Hardware Exceptions.* If a signal loss is detected, the OPEN command terminates, the Adapter de-inserts, and the Adapter reports a signal loss to the attached system.

If a frequency error is detected, the OPEN command terminates, the Adapter is deinserted and it reports a frequency error to the attached system.

*Timeouts.* If no AMP or SMP MAC frame is received with ARI = FCI = '00' within 18 seconds, the Adapter terminates the OPEN command, de-inserts from the ring, and the Adapter reports a timeout error to the attached system.

If the Adapter enters the Monitor Contention Process and contention is not resolved within one second, the OPEN command is terminated and the Adapter reports to the attached system that the ring is beaconing.

If, after the contention process, the Adapter becomes the Active Monitor and performs the Ring Purge Process, and the Purge Process is not completed within one second, the OPEN command is terminated and the Adapter reports a ring failure to the attached system.

*Receive Frame.* If a Claim Token MAC Frame is received and the Adapter has not started the Monitor Contention Process, then the Adapter will go to Monitor Contention Repeat Mode.

If a Beacon MAC frame is received, the OPEN command terminates, the Adapter de-inserts, and the Adapter reports to the attached system that the ring is beaconing.

If a Remove Adapter MAC frame is received, the OPEN command terminates, the Adapter de-inserts, and the Adapter reports to the attached system that a remove has been received.

All other MAC frames are processed normally as if the Adapter were inserted.

#### 3.8.7.6 Request Initialization : Phase 4

Upon successful completion of Phase 3, the Adapter enters the final step of the Insertion Process. The purpose of Phase 4 is to request additional operational parameters. These parameters are associated with each station on the ring. The parameters received in this process replace the default parameters set at the start of the Ring Insertion Process.

The Adapter sends a series of Request Initialization MAC frames to the Ring Parameter Server Functional address. If one is returned with the ARI or FCI bits set, this indicates that a Ring Parameter Server is present on the ring. In this case, the Adapter waits for an Initialize Ring Station MAC frame from the Ring Parameter Server or a Change Parameters MAC frame from the Network Manager. The Transmit Forward Process allows multiple layers of frames to be sent between Adapters to test a path between ring stations. The embedded frame to be forwarded must be a Transmit Forward MAC frame. Adapters which enter the Transmit Forward Process (through receipt of a Transmit Forward MAC frame) will transmit a Report Transmit Forward MAC frame to the Network Manager functional address upon stripping the forwarded frame from the ring.

## 3.8.8.1 Applicable MAC Frames

Table 3-15 describes the MAC frames which are used by the Transmit Forward Process.

| M-V (FRAME) NAME                  | DESTINATION | 0011005 | DECTINATION            | SUBVECTORS |     |                             |  |
|-----------------------------------|-------------|---------|------------------------|------------|-----|-----------------------------|--|
| W-V (FRANC) NAME                  | CLASS       | SOURCE  | DESTINATION<br>ADDRESS | R          | /0  |                             |  |
|                                   | CLASS       | CLASS   | ADDRESS                | ХМТ        | RCV | NAME                        |  |
| >09 Transmit<br>Forward           | >0          | >4      | target                 |            | R   | >27 Frame Forward           |  |
| >2A Report<br>Transmit<br>Forward | >4          | >0      | F(NM)                  | A          |     | >2A Transmit<br>Status Code |  |

TABLE 3-15. TRANSMIT FORWARD PROCESS - APPLICABLE MAC FRAMES

A = Always transmitted, R = Required

### 3.8.8.2 Transmit Forward MAC Frame Format

The Transmit Forward MAC frame is illustrated in Figure 3-18.



#### FIGURE 3-18. TRANSMIT FORWARD MAC FRAME

The subvector value (SV(b)) can have the same structure as the subvector value in the original frame. This data is transmitted as a frame by the ring station that receives this data.

The maximum length of a Frame Forward subvector is 254 bytes in a Transmit Forward MAC frame. The Adapter does not support length extension in this subvector.

|                                      |             |        |                        | SUBVECTORS |     |                |  |
|--------------------------------------|-------------|--------|------------------------|------------|-----|----------------|--|
| M-V (FRAME) NAME                     | DESTINATION | SOURCE | DESTINATION<br>ADDRESS | R          | 0   |                |  |
|                                      | CLASS       | CLASS  | ADDRESS                | ХМТ        | RCV | NAME           |  |
| >0E Request<br>Station Address       | >0          | >4     | target                 |            | O   | >09 Correlator |  |
| >0F Request<br>Station State         | >0          | >4     | target                 |            | 0   | >09 Correlator |  |
| >10 Request<br>Station<br>Attachment | >0          | >4     | target                 |            | 0   | >09 Correlator |  |

| <b>TABLE 3-17. NETWORK MANAGEMENT RE</b> | EQUEST MAC FRA | MES |
|------------------------------------------|----------------|-----|
|------------------------------------------|----------------|-----|

O = Optional

## 3.9.2.2 Network Management Response MAC Frames

The MAC frames originated by the Adapter in response to the request MAC frames shown in Table 3-17 are defined in Table 3-18.

|                  | DESTINATION | SOURCE | DESTINATION |     | S     | UBVECTORS          |  |
|------------------|-------------|--------|-------------|-----|-------|--------------------|--|
| M-V (FRAME) NAME | CLASS       | CLASS  | ADDRESS     | R/O |       |                    |  |
|                  | CLASS       | CLASS  | ADDRESS     | ХМТ | RCV   | NAME               |  |
| >22 Report       | >4          | >0     | source      | A   |       | >02 UNA            |  |
| Station          |             | ŕ      | address of  | A   |       | >09 Correlator     |  |
| Address          |             |        | received    | A   |       | >0B Physical Drop  |  |
|                  |             |        | request     | A   |       | >2B Group Address  |  |
|                  |             |        | frame       | A   |       | >2C Funct. Addr.   |  |
|                  |             |        |             | A   |       | >21 Reserved       |  |
| >23 Report       | >4          | >0     | source      | A   |       | >09 Correlator     |  |
| Station          | · · · ·     |        | address of  | A   |       | >23 Adapter        |  |
| State            |             |        | received    |     |       | Software Level     |  |
|                  |             |        | request     | A   |       | >29 Adapter Status |  |
|                  |             |        | frame       |     |       | Vector             |  |
| >24 Report       | >4          | >0     | source      | A   |       | >09 Correlator     |  |
| Station          |             |        | address of  | A   | 1. A. | >22 Product ID     |  |
| Attachment       |             |        | received    | A   |       | >2C Funct. Addr.   |  |
|                  |             |        | request     | A   |       | >06 Enabled Funct. |  |
|                  |             |        | frame       |     |       | Classes            |  |
|                  |             |        |             | A   |       | >07 Allowed Acces  |  |
|                  |             |        |             |     |       | Priority           |  |
|                  |             |        |             | А   |       | >21 Reserved       |  |

₹.

TABLE 3-18. NETWORK MANAGEMENT RESPONSE MAC FRAMES

A = Always transmitted

# **ADAPTER COMMUNICATIONS SERVICES**



## **FIGURE 3-20 TOKEN CAPTURE FLOWCHART**

Priority tokens may be released for transmission by the Priority State Machine when an Adapter has completed transmission of a frame, has stripped the frame, and subsequently releases a token. Since each ring station must have equal access to each token priority level, this state machine is responsible for assuring equal access, even in the event that access to a particular priority is interrupted by a higher priority. For this reason, this function is sometimes referred to as the "fairness" function.

To conceptually understand the priority control protocol, it is important to understand that the Adapter implements two independent but cooperating state machines: the Transmit Token Control State Machine (Section 3.10.2) and Priority Control state machine.

The Priority Control state machine utilizes the Priority Indicator (PI), Token Indicator (TI), and Priority Reservation (PR) fields of the the Access Control (AC) field AFTER the AC has been released from the Transmit Token Control state machine of the Adapter.

#### 3.10.4.1 Priority State Machine

The Priority State Machine contains three major components:

- 1. Priority Control Delay.
- 2. The "new" last-in-first-out (LIFO) buffer.
- 3. The "old" last-in-first-out (LIFO) buffer.

The priority control delay is a nine bit delay introduced in the repeat path to allow the Priority State Machine to modify the Priority Indicator of the transmitted token, if a change is needed. This delay is only inserted when necessary to reduce this delay's effect on ring latency.

The "new" LIFO buffer is a four deep LIFO. Its last entry contains the priority to which the state machine last increased the token and from which the state machine has yet to decrease the token.

The "old" LIFO buffer also is a four deep LIFO. Its last entry contains the priority from which the state machine last increased the token and to which the state machine has yet to decrease the token.

With eight priority levels defined, the four entry limit on the LIFOs is sufficient. The Adapter can be responsible for up to four increases in the priority of the token.

The Priority State Machine is enabled when the Transmit Token Control issues a NEW token after stripping a transmitted frame from the ring. This state machine remains enabled until disabled, as described below.

## ADAPTER COMMUNICATIONS SERVICES

|                           |                 | STIMULI       | ·              | OPERATION (NOTE 1)    |         |        |               |  |
|---------------------------|-----------------|---------------|----------------|-----------------------|---------|--------|---------------|--|
| н                         |                 |               |                | NOT EMPTY STATE EMPTY |         |        | Y STATE       |  |
| <b>PI<pr< b=""></pr<></b> | Pl = ''new''    | PI<"new"      | PR>''old''     | TI = 0                | TI = 1  | TI = 0 | <b>TI =</b> 1 |  |
| 0                         | 0               | 0             | 0              | Idle                  | Idle    | REMOVE | Idle          |  |
| 0                         | 0               | 0             | 1              | Idle                  | Idle    | REMOVE | Idle          |  |
| 0                         | 0               | 1             | 0              | CLEAR/REMOVE          | CLEAR   | **     | · * *         |  |
| 0                         | 0               | 1             | 1              | CLEAR/REMOVE          | CLEAR   | **.    | **            |  |
| 0                         | - <b>1</b> a.e. | 0             | O O            | POP/REMOVE            | Idle    | REMOVE | Idle          |  |
| 0                         | 1               | 0             | 1              | REPLACE               | Idle    | **     | **            |  |
| 0                         | 1.              | 1             | 0              | • • • • • • • • • •   | *       | *      | <b>.</b> *    |  |
| 0                         | 1               | 1             | 1              | *                     | +       | *      | •             |  |
| 1                         | 0               | 0             | 0              | •                     | +       | *      | •             |  |
| 1                         | 0               | 0             | 1.             | PUSH                  | Idle    | PUSH   | Idle          |  |
| 1                         | 0               | 1             | 0              | CLEAR/REMOVE          | CLEAR   | **     | **            |  |
| 1 - 1                     | 0               | 1             | 1              | CLEAR/REMOVE          | CLEAR . | **     | **            |  |
| 1                         | 1               | 0             | 0              | · · · ·               | *       | *      | •             |  |
| 1                         | 1               | 0             | 1              | REPLACE               | Idle    | PUSH   | Idle          |  |
| 1                         | 1               | 1 1           | 0              | •                     | *       | *      | *             |  |
| 1                         | 1               | 1 1 1         | 1              | •                     | *       | *      | *             |  |
| egend:                    |                 | * - logicall  | y inconsistent |                       |         |        | <b>L</b>      |  |
|                           |                 | PI - Priority | Indicator      |                       |         |        |               |  |

TABLE 3-19. PRIORITY CONTROL STIMULI

TI - Token Indicator

"new" - last value pushed into "new" LIFO

"old" - last value pushed into "old" LIFO

Empty State - no entries on either the "new" or "old" LIFOs. Not Empty State - entries on both the "new" and "old" LIFOs.

\*\* - impossible because "new" = 0

PR - Priority Reservation

Note 1: If TI contains a code violation, the Priority Control remains idle

#### 3.10.4.2 Priority Operation Example

This example assumes the existence of a three node ring with the following initial conditions.

- 1. Station A has a frame queued for transmission with an arbitrary Access Priority.
- 2. Station B has a frame queued for transmission with an Access Priority request of 4.
- 3. Station C has a frame queued for transmission with an Access Priority request of 6.
- The initial location of the token is as shown in Figure 3-21. The token is priority-4. free and has no Priority Reservation specified.

This example uses a shorthand notation to represent the Priority Indicator (PI), Token Indicator (TI), and Priority Reservation (PR) of the circulating token or frame, as follows: PI/TI/PR. A zero in the TI position indicates a token, a one in this position indicates a frame. For Example:

4/0/0 - is a token of priority 4 with no reservation. 4/1/2 - is a frame of priority 4 with a reservation of 2.

## Example - Step 2.

Referring to Figure 3-22, once the token is received by station A, it is used to transmit the enqueued frame. The token was captured because the PI was zero. At the point shown in the figure, the PI of the frame is still 0, the TI has now been set to one (indicating a frame), and the PR was left at zero.



FIGURE 3-22. STATION A CAPTURES TOKEN AND BEGINS TRANSMISSION OF FRAME

## Example - Step 4.

Referring to Figure 3-24, when station C receives the frame, it repeats the frame with a PR equal to 6. This is because Station C's enqueued frame has an access priority of 6 which is greater than the PR of the frame which was received. Thus, Station C also desires a priority token, but at a higher priority than Station B.



FIGURE 3-24. STATION C REPEATS FRAME AND CHANGES PR TO 6.

医输出性 经财产投资 法监督的 人名法国法 法法法 化合金 网络花 化合金属

### Example - Step 6.

Referring to Figure 3-26, Station A, having now stripped its frame from the ring, activates its Priority State Machine and releases a new token to the state machine. The Priority State Machine examines the PR field of the token and performs a PUSH operation on its 'new' and 'old' LIFO stacks (as can be determined from Table 3-19).

This PUSH operation results in 6 (the "new" token priority level) and 0 (the "old" priority level) being pushed into the "new" and "old" stacks, respectively.

The token now transmitted has the PI equal to 6, the TI equal to 0, and the PR equal to 0.



#### FIGURE 3-26. STATION A RELEASES A NEW TOKEN

## Example - Step 8.

Referring to Figure 3-28, when Station C receives the priority 6 token, it now captures the token and begins transmitting its enqueued frame. The token was captured because the PI equaled the access priority of the enqueued frame.

Note that the PR field was left unchanged.



FIGURE 3-28. STATION C CAPTURES TOKEN AND BEGINS TRANSMISSION OF FRAME

## Example - Step 10.

Referring to Figure 3-30, Station C receives the frame it transmitted and begins stripping the frame from the ring.





## Example - Step 12.

Referring to Figure 3-32, when Station A receives the token, it is passed to the Priority State Machine, which is still active. Because the PI is greater than the PR, the state machine concludes that a station requests that a priority token less than the current priority level be circulated. Thus, the state machine performs a REPLACE function on the stack (as can be determined by the stimuli conditions shown in Table 3-19), substitutes the PR for the PI, and transmits the token on the ring.



## FIGURE 3-32. STATION A PERFORMS A REPLACE AND TRANSMITS THE TOKEN

## Example - Step 14.

Referring to Figure 3-34, when the frame transmitted by Station B has completed circulation, Station B strips the frame from the ring.





#### Example - Step 16.

Refering to Figure 3-36, when Station A receives the priority 4 token as sent from Station B, it is passed to the Priority State Machine. Because no other station requested a higher or lower priority level, the state machine performs a POP of its stacks and returns the token to its original priority-free state.

At this point, the ring is in a state similar to that shown in Figure 3-22.



### FIGURE 3-36. STATION A POPS ITS STACKS AND ISSUES PRIORITY-FREE TOKEN

This exercise provided a basic example of the priority operation of the Adapter. Note that each time the priority level of the token changes, each station on the ring is afforded equal opportunity to capture the token for frame transmission.

### **3.11.2 Attached Product Counters**

The Attached Product Error Counters can be read by the attached system with the READ ERROR LOG Command.

The Attached Product Counters are incremented when:

- 1. A Soft Error is detected, and
- 2. The Adapter is inserted, and
- 3. The Adapter is in a normal state, and
- 4. The value of the counter does not equal 255.

When an error is detected and an Attached Product Counter is incremented from 254 to 255, the Counter Overflow Bit is set in Ring Status. The Attached Product Counters are reset when the counters are read by the attached system.

#### 3.11.3 Isolating versus Non-Isolating Error Counters

The error counters maintained by the Adapter are defined as 'isolating' or 'non-isolating'. Isolating error counters isolate errors to a transmitting Adapter, a receiving Adapter, and the components (cabling, wiring concentrators) between those two adapters. These errors are counted only by the first detecting Adapter. Other adapters also detect these errors, but are prevented from counting these errors by the EDI (Error Detected Indicator) bit in the Ending Delimiter of the frame already being set to one by the detecting Adapter.

Non-isolating error counters count errors which could have been caused by any other Adapter on the ring (the fault cannot be isolated to a specific area of the ring). However, only the detecting Adapter counts the error.

## 3.11.4 Isolating Error Counters

The following are the Isolating Error Counters:

- Line Error Counter
- Burst Five Error Counter
- ARI/FCI Set Error Counter

3-78

## 3.11.5 Non-isolating Error Counters

The following are the non-isolating error counters:

- Lost Frame Error Counter
- Frame Copied Error Counter
- Receive Congestion Error Counter
- Token Error Counter

Table 3-22 defines the functions of these non-isolating error counters:

# TABLE 3-22. NON-ISOLATING ERROR COUNTERS

| CODE               | DESCRIPTION                                                                                                                                                                                                                                                                              |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOST FRAME ERROR   | The lost frame error counter is contained in all Adapter configurations and is incremented when an Adapter is in transmit (stripping) mode and fails to receive the end of the frame it transmitted.                                                                                     |
| FRAME COPIED       | The frame copied error counter is contained in all Adapter configurations and<br>is incremented when an Adapter in the receive/ repeat mode recognizes a<br>frame addressed to its specific address, but finds the ARI bits not equal to 00<br>(possible line hit or duplicate address). |
| RECEIVE CONGESTION | The receive congestion error counter is contained in all Adapter configurations and is incremented when an Adapter in the repeat mode recognizes a frame addressed to its specific address, but has no buffer space available to copy the frame (Adapter congestion).                    |
| TOKEN ERROR        | This one-byte counter is contained in Active Monitor Adapter configurations<br>and is incremented when the Active Monitor function detects an error with<br>the token protocol as follows:                                                                                               |
|                    | <ol> <li>A token with priority of non-zero and the MONITOR COUNT bit<br/>equals one.</li> </ol>                                                                                                                                                                                          |
|                    | 2. A frame and the MONITOR COUNT bit equals one.                                                                                                                                                                                                                                         |
|                    | 3. No token or frame is received within a 10 millisecond window.                                                                                                                                                                                                                         |
|                    | <ol> <li>The starting delimiter/token sequence has a code violation (in an area<br/>where code violations must not exist).</li> </ol>                                                                                                                                                    |

#### 3.12.1.2 Hard Error Reconfiguration

When hard errors occur on the ring, reconfiguration of the network is necessary to effect full recovery. Reconfiguration consists of removal or bypass of the faulty station(s) or cabling. Reconfiguration takes two forms: manual reconfiguration and automatic reconfiguration.

- Automatic Reconfiguration begins when the Adapter executes one of the Beacon Remove Functions (described in section 3.8) or when an internal hardware error is detected by the background diagnostics of the Adapter.
- Manual reconfiguration is necessary if the automatic reconfiguration functions have failed to recover the ring's normal token protocol. The fault location can be easily isolated by the beacon process.

## 3.12.1.3 Hard Error Recovery Time Lines

Hard errors can be classified as solid (fault invokes reconfiguration) or as intermittent (fault is removed from the ring before reconfiguration is required).

#### Solid Hard Error Recovery Time Line

Figure 3-37 illustrates the actions taken to recover from a solid hard error. Note that reconfiguration (either auto or manual) is required to re-establish a functional ring.



### FIGURE 3-37. SOLID HARD ERROR RECOVERY TIME LINE

The following paragraphs define the terms used in Figure 3-37.

STREAMING ERROR detection by the Active Monitor causes the Adapter to enter Ring Purge, which fails, causing Monitor Contention, which also fails, causing Beacon Transmit Mode. When the condition causing streaming is removed, the ring is recovered using the Monitor Contention and Ring Purge Processes.

FREQUENCY ERROR detection by the Standby Monitor causes the Adapter to enter Monitor Contention, which if it fails, causes Beacon Transmit Mode (which requires reconfiguration). When the condition causing the frequency error is removed, the ring is recovered using the Monitor Contention and Ring Purge Processes. TYPE 4 These errors require the Beacon, Monitor Contention, and Ring Purge functions to be executed.

The detection and recovery of lost frames caused by soft error conditions are not performed by the Adapter.

### Type 1 Soft Errors

Type 1 errors consist of line errors, the multiple monitor condition, and the ARI/FCI set condition.

*Line Errors.* Each Adapter checks each frame copied or repeated for a valid FCS or a Manchester code violation. Adapters detecting these errors set the EDI (Error Detected Indicator) to one in the frame or token's ending delimiter.

If the received EDI bit is equal to zero, the Adapter increments its "Line Error Counter". If the received EDI bit is equal to one (line error previously detected by another Adapter), the counter is not incremented.

*Multiple Monitors.* When an Active Monitor receives a Ring Purge MAC frame or an AMP MAC frame that it did not transmit, it queues for transmission a Report Monitor Error MAC frame with an error code indicating the multiple monitor error. It then becomes a Standby Monitor and enters repeat mode. Note that this action may leave the ring without an Active Monitor. Another Standby Monitor will enter the Monitor Contention Process in this case.

*ARI/FCI Set Error*. Reception of more than one AMP or SMP MAC frame with ARI/FCI equal to zero without first receiving an intervening AMP MAC frame causes the Adapter to:

- 1. increment the 'ARI/FCI' Set Error Counter, and
- 2. terminate the Ring Poll Process (does not queue the SMP MAC frame).

This process leaves the Adapter downstream of a malfunctioning Adapter with an incorrect UNA (when the Ring Poll Process terminates), but Adapters downstream from the Active Monitor to the defective Adapter will have a correct UNA.

When an Adapter is unable to set the ARI/FCI bits upon receiving a frame, the following LAN functions do not operate correctly:

- 1. Higher-level protocols may not work correctly because of the inability of the Insertion Process to detect duplicate addresses.
- 2. A beacon transmitter may identify an incorrect upstream Adapter.
- 3. An Adapter MAC frame requiring Assured Delivery (Section 3.6.9.2) will not be assured when the destination Adapter fails to set the ARI/FCI bits.

#### Type 2 Soft Error

Type 2 soft errors consist of the burst 5 error, lost frame, multiple token, corrupted token, lost token, lost delimiter, circulating token, or circulating frame error conditions. These error conditions cause the Active Monitor to execute its Ring Purge Function and may cause frames to be lost.

#### Type 4 Soft Errors

The type 4 soft error is caused when Monitor Contention cannot be resolved. This error condition may also require hard error recovery.

This error condition or its resultant recovery may cause frames to be lost.

## 3.12.2.2 Soft Error Recovery Time Line

Figure 3-39 illustrates the recovery actions that take place as a function of time when one of the sort errors is detected.



### FIGURE 3-39. SOFT ERROR RECOVERY TIME LINE

## 3.12.3 Hard Error Recovery Examples

This section presents several examples of the hard error recovery process as previously described. The following examples are provided:

- 1. A signal loss is detected.
- 2. Transmit streaming is detected (not Claim Token MAC frames).
- 3. Receive streaming is detected (not Claim Token MAC frames).
- 4. Transmit streaming is detected (Claim Token MAC frames).
- 5. Two Adapters are transmitting streaming data (transmitter fault).
- 6. Two Adapters are receiving streaming data (receiver fault).

#### Case 2 - Receiver Malfunction

Adapter 185 detects a Signal Loss Error caused by its own receiver malfunction.



#### FIGURE 3-41. RECEIVER FAULT IN ADAPTER 185

- 1. Adapter 185 detects a Burst 4 error and transmits idles.
- 2. Adapter 185 detects a Burst 5 error.
- 3. The state of Adapters 114, 120 and 117 will vary depending upon which Adapter's token protocol timers expire first
- 4. Adapter 185 detects the Signal Loss Error causing it to enter Contention Transmit Mode.
- 5. If Adapter 185 cannot resolve Monitor Contention, it enters Beacon Transmit Mode and transmits a Beacon MAC frame with a Beacon Type subvector equal to >0002 (signal loss).
- 6. Adapters 114, 120, and 117 enter Beacon Repeat Mode upon receiving the Beacon MAC frame from 185 with a lower error code.
- 7. Adapter 185 remains in Beacon Transmit Mode until it is removed from the ring by the Beacon Transmit Remove Function.

## NOTE

Adapter 114 did execute the Beacon Receive Remove Function, but re-inserted into the ring since the Adapter's tests were successful.

8. Adapter 117 receives no Beacon frames for 200 milliseconds and so starts the Monitor Contention Process to recover the ring.

## 3.12.3.2 Transmit Data Streaming

Adapter 185 is transmitting data without regard to ring protocol (streaming data of any kind except Claim Token MAC frames). Adapter 185 does not respond to Ring Purge, but does recognize the Beacon MAC frame.



## FIGURE 3-43. TRANSMITTER STREAMING FAULT IN ADAPTER 185

- 1. Depending on when their timers expire, any combination of Adapters may enter Monitor Contention repeat or transmit mode and start their internal watchdog timers for Monitor Contention (1 second).
- 2. Depending on when their contention timers expire, any combination of Adapters may enter Beacon Transmit Mode and transmit a Beacon MAC frame with a Beacon Type Subvector equal to >0003 (Adapters 117 never received a Claim Token MAC frame) or >0004 (Adapters received a Claim Token MAC Frame).
- 3. Adapter 117 detects a streaming data error, enters Beacon Transmit Mode and transmits a Beacon MAC frame with an error code of >0003 and a UNA identifying Adapter 185.
- 4. Adapters 114 and 120 enter Beacon Repeat Mode upon receiving the Beacon frame from Adapter 117 with a lower error code.
- 5. Adapter 117 remains in Beacon Transmit Mode until the streaming Adapter 185 is removed using the Beacon Receive Remove function.
- 6. Adapter 117 detects its own Beacon frames and enters the Monitor Contention Process to recover the ring.

#### 3.12.3.4 Transmit Monitor Contention Streaming

Adapter 185 is transmitting Claim Token MAC frames without regard to ring protocol (streaming), and does not recognize the Ring Purge MAC frame (normal for a Monitor Contention transmitter), but receives the Beacon MAC frame.



## FIGURE 3-45. ADAPTER 185 STREAMING CLAIM TOKEN FRAMES

- 1. Adapters 114, 120, 117 all enter Monitor Contention repeat mode and start their watchdog timers (1 second) which limit the duration of the Monitor Contention Process.
- Depending on when their timers expire, any combination of Adapters may enter Beacon Transmit mode and transmit a Beacon MAC frame with a Beacon Type Subvector (error code) equal to >0004 (Monitor Contention MAC frames have been received).
- 3. Adapter 117 detects the streaming Claim Token MAC frame error, enters Beacon Transmit Mode and transmits a Beacon MAC frame with an error code of >0004 and a UNA identifying Adapter 185.
- 4. Adapters 114 and 120 enter Beacon repeat mode upon receiving Adapter 117's Beacon MAC frame of an equal error code.
- 5. Adapter 117 remains in Beacon Transmit Mode until the streaming Adapter 185 is removed using the Beacon Receive Remove Function.
- 6. Adapter 117 detects its own Beacon frames and enters the Monitor Contention Process to recover the ring.



FIGURE 4-1. STAR-WIRED LOCAL AREA NETWORK

# 4.1.3.2 Adapter to Attached System Interface

The Adapter interface to the attached system is through the TMS38030 System Interface chip (SIF). This interface provides two user selectable modes: 808X mode and 680XX mode. These pin selectable modes allow the system designer flexibility in choosing the hardware interface most appropriate to his application. The 808X mode provides a compatible interface to the 808X series of CPU's, using either 8-bit or 16-bit data bus widths. The 680XX mode provides a compatible interface to the 680XX series of CPU's, with a 16-bit data bus width. Of course, the designer is not constrained to use these processor types in the attached system; the system designer should select the interface mode which best fits his system hardware.

The System Interface of the Adapter provides both direct I/O and DMA interfaces to the attached system. Direct I/O is used to handshake with the Adapter and to pass initialization parameters to the Adapter. All message transfers between the attached system and the ring are accomplished via the direct memory access interface. This provides for high-performance data transfer to and from the attached system.

| <br>                   |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |  |
|------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| <br>COMMAND            |         | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CODE  |  |
| <br>OPEN               |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | >0003 |  |
| TRANSMIT               |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | >0004 |  |
| TRANSMIT HALT          |         | and the second second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | >0005 |  |
| RECEIVE                |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | >0006 |  |
| CLOSE                  |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | >0007 |  |
| SET GROUP ADDRESS      | ан<br>1 | 1. Sec. 1. Sec. 3. Sec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | >0008 |  |
| SET FUNCTIONAL ADDRESS |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | >0009 |  |
| READ ERROR LOG         |         | 1. A. | >000A |  |
| READ ADAPTER BUFFER    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | >000B |  |
|                        |         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |  |

# FIGURE 4-4. ADAPTER COMMAND SET

# 4.1.5 Adapter Data Flow

The Adapter, at a high level of detail, performs these basic operations on the data stream passing through it on the ring:

- 1. Repeats the received data without copying the data.
- 2. Repeats and copies the received data.
- 3. Changes the state of single bits in the received data before re-transmitting it.
- 4. Originates the transmission of data on the ring.
- 5. Removes messages from the ring that it has previously transmitted.

The Adapter is made up of four functions; the Ring Interface (RI) circuit, the Protocol Handler (PH), the Communications Processor (CP), and the System Interface (SIF).

To insure integrity of the data flow between the attached system and the Adapter, each byte may be protected with a parity bit. In addition, the integrity of the data flow within the Adapter (i.e. on the Adapter Bus) is also assured with byte parity. Parity generation and checking to the System Interface is performed on both address and data types. Parity checking in this manner, coupled with protocol level data integrity checks, assures a high level of confidence in the validity of data transported on the ring.

A description of the data flow through the Adapter is described in the following paragraphs.

#### 4.1.5.1 Receive Data Flow

On receive, data is taken from the local ring into the Ring Interface where it is re-shaped into distortion-free digital signalling elements. The Ring Interface performs no code conversion as its primary function is to provide synchronization to the received data stream and level translations to levels compatible with the Protocol Handler (TTL). Synchronization is achieved via an integrated phase-locked loop (PLL) which locks to the bit stream signalling rate. This clock is boundary aligned to the bit stream and is passed to the Protocol Handler for data extraction.

# 4.2 Adapter Interconnect

This section shows the interconnect of the TMS380 Adapter five chip set. The expansion of buffer RAM on the LAN Adapter bus is also described.

Figure 4-5 illustrates the interconnect schematic of the TMS38010 Communications Processor, the TMS38020 Protocol Handler, the TMS38030 System Interface, and the TMS38051 and TMS38052 Ring Interface components of the Adapter. This schematic also illustrates LAN Adapter bus memory expansion, which will be discussed in Section 4.2.1.

A discussion of the Ring Interface circuit containing the TMS38051, TMS38052, the watchdog timer, and burned-in address ROM is found in Section 4.5.



FIGURE 4-5. ADAPTER CHIP SET INTERCONNECT DIAGRAM (2 of 4)

4-8

|           |     | LIST OF MATERIALS                   |
|-----------|-----|-------------------------------------|
| SYMBOL(S) | ΩΤΥ | DESCRIPTION                         |
| C1        | 1   | Capacitor, 180 pF, 5%               |
| C2        |     |                                     |
|           | 1   | Capacitor, 200 pF, 5%               |
| C3        |     | Capacitor, 6800 pF, 10%             |
| C4<br>C5  | 1   | Capacitor, 8.2 $\mu$ F, 10%         |
|           | 1   | Capacitor, 680 pF, 10%              |
| C7, C8    | 2   | Capacitor, 62 pF, 5%                |
| C9        | 1   | Capacitor, 0.1 $\mu$ F, 10%         |
| C10, C11  | 2   | Capacitor, 8.2 $\mu$ F, 20%         |
| C12       | 1   | Capacitor, 0.47 μF, 5%              |
| D1-D4     | 4   | Diode, 1N4004                       |
| D5-D12    | 8   | Diode, 1N4148                       |
| D13       |     | Diode, 1N5347B, 10 V, Zener         |
| R1        | 1   | Resistor, 121 Ω, 1%                 |
| R2        | 1   | Resistor, 604 $\Omega$ , 1%         |
| R3, R4    | 2   | Resistor, 2.49 k $\Omega$ , 1%      |
| R5        | 1 1 | Resistor, 825 $\Omega$ , 1%         |
| R7, R8    | 2   | Resistor, 121 $\Omega$ , 1%         |
| R9, R10   | 2   | Resistor, 75 $\Omega$ , 1%          |
| R12, R13  | 2   | Resistor, 300 $\Omega$ , 5%         |
| R14, R15  | 2   | Resistor, 50 $\Omega$ , 5%, 2 W     |
| R16 🕠     | 1   | Resistor, 330 k $\Omega$ , 10%      |
| R17       | 1   | Resistor, 150 kΩ, 5%                |
| R18       | 1   | Resistor, 2.3 k $\Omega$ , 5%       |
| R19-R25   | 3   | Resistor, 4.7 kΩ, 10%               |
| R27-R36   | 10  | Resistor, 1 k $\Omega$ , 10%        |
| L1        | 1   | Coil, 56 µH, 10%                    |
| T1, T2    | 2   | Transformer, PE63838-001 or TNI2837 |
| Y1        | 1   | Crystal, Oscillator KYOCERA KX0-01  |

NOTES: 1. Care must be exercised during card layout to assure that the capacitive loading differences between LBCLK1 and LBCLK2 does not exceed 10 pF.

2. No polarity is specified for the transmit or receive twisted pair. Therefore, signal connections to transformers T1 and T2 may be modified to accommodate specific PWB layouts.

 No polarity is specified for signals PHOUTA and PHOUTB. Therefore, the connections on the transformer T1 are interchangeable.

FIGURE 4-5. ADAPTER CHIP SET INTERCONNECT DIAGRAM (4 of 4)



(a) LAN ADAPTER BUS READ CYCLE

# (a) LAN ADAPTER BUS READ CYCLE FIGURE 4-6. BASIC TIMING FOR LAN ADAPTER BUS TRANSFERS

4-12

# 4.2.1.4 Wait State Generation

Each bus cycle is minimally one LBCLK period in duration, as shown in Figure 4-6, but can be extended by one additional LBCLK period to accommodate slow memories. An additional LBCLK period generated for this purpose is referred to as a "wait state". Wait states are permitted only for program store for the Communications Processor and are not allowed for RAM data storage.

The LBRDY signal may be driven low by either the bus master or the bus slave to extend LAN Adapter bus memory and internal bus cycles as shown in Figure 4-7. Whether the CP chip is master or slave, it will sample LBRDY as an input. The PH chip will sample LBRDY when it is accessed as a slave (i.e. an external master may request a wait state when accessing the PH ROM or a PH control register), but it will NOT honor wait states when it is the bus master. The master (on writes) or slave (on reads) will continue to drive output data as long as LBRDY is deasserted.

External circuitry may generate a wait state by driving LBRDY low (via open collector) before the falling edge of LBCLK2. Since wait states continue to be generated until LBRDY is driven high, LBRDY must be released in time to prevent a second wait state from occurring. As long as LBRDY is held low, the processor is forced to wait: it is frozen in its present microinstruction (or 'machine') state and is allowed to proceed to the next state. The CPU cannot respond to an interrupt request or bus request until LBRDY is released. This applies to non-memory as well as memory cycles controlled by the Communications Processor.

### NOTE

When the Communications Processor accesses on-chip RAM or registers, LBRDY must not be driven low.



(b) LAN ADAPTER BUS WRITE CYCLE WITH WAIT STATE

FIGURE 4-7. LAN ADAPTER BUS TRANSFERS WITH ONE WAIT STATE (concluded)



NOTE: A15 on LAN Adapter memory cycles is always high.

# FIGURE 4-8. LAN ADAPTER BUS MEMORY MAP

Figure 4-5 demonstrates how expansion RAM may be added to the Adapter. This expansion using HM6264 8K x 8 static RAM devices provides an additional 16K bytes of buffer for transmit and receive frames. The address is demultiplexed with two 'AS373 latches. Data is driven to/from the memory components with 'AS245 bus transceivers. The LR/W signal must be latched (shown with positive-edge triggered FF 'LS74) before being used as the direction signal to the AS245s, because LR/W may change before LEN is deasserted. LEN is used, in conjunction with address decode, to enable the '245s. The latched inversion of LR/W is NANDed with LBCLK1 to form the active-low write strobe to the RAMs. Appropriate decode circuitry forms the chip select to the memories. The 16K bytes of RAM are decoded starting at address location >4000.

Also shown in Figure 4-5 are sockets for EPROMs mapped starting at location >C000. The sockets allow the ROM space of the Protocol Handler to be displaced by external EPROMs. Thus, alternative programs (debug software or modified Adapter software) may be provided for the Communications Processor. Note that jumpers J1 and J4 must be set to disable the Protocol Handler ROM and enable the EPROM in this case.

The performance requirements for the memory devices shown in Figure 4-5 are calculated in Table 4-2. The calculations are made assuming a read cycle since the effect of the accumulated delays through the various buffers is more critical for a read cycle than for a write cycle. The access time requirement for the memory device used in each of these cases is calculated assuming worst-case component delays for all devices.

# 4.3.2 Direct I/O Interface

The direct I/O interface consists of four word-aligned (even address) address locations which are normally mapped into either the I/O or memory address space of the attached system. These address locations address a register set within the SIF through which the Adapter may be controlled by the attached system. The use of these registers by the attached system software will be discussed in detail in Section 4-4, System Software Interface. These registers are defined as follows:

- Interrupt Register
- Data Register
- Data Register with address auto-increment
- Address Register

These registers are selected with register select lines SRS0-SRS2. Register select SRS2 is used with the 808X-mode 8-bit data bus interface to select the even address or odd address byte to be transferred. With 16-bit 808X interfaces, SRS2 is used to select the even byte to be transferred during byte operations and SBHE is used to select the odd byte. Table 4-4 summarizes these registers:

|         | SRS0     | SRS1          | SRS2 | REGISTER SELECTED            |
|---------|----------|---------------|------|------------------------------|
|         | L and a  | L de          | note | Data Register                |
| 1 · · · | L States | a tha 🕂 🖁 👘 🖓 | note | Data Auto-increment Register |
|         | н        | L L           | note | Address Register             |
|         | н        | н             | note | Interrupt Register           |

### **TABLE 4-4. SIF REGISTER SELECTION**

NOTE: SRS2 is used to to address bytes in 8-bit mode.

# 4.3.2.1 808X Mode DIO Interface

808X mode is selected by tying the SI/ $\overline{M}$  pin of the SIF to a high logic level as shown in Table 4-3. This mode facilitates interface to the 808X family of CPU's by reconfiguring the SIF pin functions to be compatible with these CPUs. In addition, the S8/ $\overline{16}$  pin may be tied either low or high to select an 8-bit data bus or 16-bit data bus interface.

# 808X Mode DIO Data Organization

Because of differences between the byte ordering scheme defined by the 808X series CPU and the Adapter, care must be exercised to assure proper byte orientation when performing DIO operations in 808X mode.

Referring ahead to Figure 4-13, note that the 808X format defines byte 0 as the mostsignificant byte which resides on an even address boundary as the 'low' byte. Byte 1 is defined as the least-significant byte which resides on an odd address boundary as the 'high' byte. The Adapter assumes opposite convention with byte 0 and byte 1 on high and low bytes, respectively.

Thus, the attached system must swap bytes prior to transfer to or from the Adapter DIO registers to maintain proper orientation.

#### 808X Interface Pins

Table 4-5 describes the functions of the system interface pins of the SIF when configured in 808X mode (SI/ $\overline{M}$  tied high) for the direct I/O interface. Many of these pins are also defined in the DMA interface. Pins used for both DIO and DMA interfaces will be noted below, and Section 4.3.3 provides an explanation of the DMA interface.

#### 808X Multiplexed and Non-Multiplexed Bus

Two direct I/O interfacing options are provided in 808X mode; multiplexed and non-multiplexed interfaces. The non-multiplexed option is suitable for expanded configurations in which the address/data bus from the 808X CPU has been demultiplexed into physically separate address and data lines. In this case, the system chip-select (SCS) and the system register select (SRS0-SRS2) inputs are required to remain stable and valid for the duration of the access cycle.

The multiplexed option is provided to reduce the chip count in minimum-chip systems, in which the Adapter's SIF is interfaced directly to the the multiplexed address/data bus of the attached system. In this case, the system chip select (SCS) and the system register select (SRSO-SRS2) inputs are latched within the SIF chip at the beginning of the cycle.

These two options are selected by use of the system register address strobe (SRAS) which serves as a latching signal in a multiplexed interface. In the 808X mode, the system chip select (SCS) and the system register select (SRSO-SRS2) are fed into a transparent latch as they come on-chip. As long as the SRAS signal is at a high level, the outputs of the on-chip latch follow the inputs. When SRAS is brought low, the outputs of the latch are frozen at the levels present at the time of the falling edge of SRAS. For a non-multiplexed interface, SRAS is disabled by tying it inactive-high. If SRAS is coupled into the external address latch enable (ALE) of the 808X memory bus, a multiplexed interface may be configured.

# 808X in 16-bit Mode

When the  $S8/\overline{16}$  pin is tied low, the System Interface (SIF) is configured for 16-bit mode. This mode provides full 16-bit data transfers between the Adapter and the attached system interface bus. Each of the four 16-bit registers is written or read in a single DIO access.

The address map of the 808X 16-bit interface is shown in Table 4-6.

| (A1)<br>SRSO | (A0)<br>SRS1 | X 16-BIT ADDRESS MA<br>SBHE = 0<br>MSB | SRS2 = 0<br>LSB |
|--------------|--------------|----------------------------------------|-----------------|
| 0            | 0            | DATA                                   | DATA            |
| 0            | 1            | DATA/INC                               | DATA/INC        |
| 1            | 0            | ADDRESS                                | ADDRESS         |
| 1 1 1 I      | 1            | INTERRUPT                              | INTERRUPT       |

# TABLE 4-6, 808X 16-BIT ADDRESS MAP

### 808X in 8-bit Mode

When the  $S8/\overline{16}$  pin is tied high, the System Interface (SIF) is configured for 8-bit mode. In operating in 8-bit mode, each word register is written or read as a sequence of two bytes. During data transfers between the Adapter registers and the 808X interface, the even byte (SRS2=0) is written during the first bus cycle and the odd byte (SRS2=1) is written during the second cycle. In 808X processors, the even bytes and odd bytes correspond to the least significant and most significant bytes, respectively, of the memory word. Note that this is inconsistent with the Adapter's System Interface as the even addressed byte corresponds to the most significant byte and the odd address corresponds to the least significant byte. Thus, bytes must be swapped within host system memory before being written to the System Interface.

The address map of the 808X 8-bit interface is shown in Table 4-7.



# FIGURE 4-9. 808X DIO READ CYCLE

The timing illustrated in Figure 4-9 is described below:

1. In the quiescent state the system deasserts SCS, SIACK, SRD, and SWR. The SIF floats the SAD bus, and drives both SDDIR and SDBEN high. The SIF also floats its SRDY pin, but because SRDY has an internal pullup resistor (nominal 10K ohms) attached to it, the signal floats high (negated).

- 13. When the SIF detects that it has driven its SRDY signal high at the pin, it floats the signal, returning to the quiescent state.
- 14. The system must hold SRD negated for a minimum period before reaccessing the SIF. SCS must be negated between consecutive accesses to the same 16-bit register address (SRSO, SRS1 and SRS2 do not change). SCS may be kept asserted, however, between accesses to the two bytes of the same 16-bit register address (only SRS2 changes) but must be negated between accesses to two different 16-bit register addresses (SRSO or SRS1 change). The system must also hold the previously inactive signals SWR and SIACK negated for a minimum period following a read operation.

The System Interface reloads the Data register after every write to the Address register. The SIF also writes the contents of the Data register to Adapter RAM after every write to the Data register. If the attached system attempts to read or write the Data register before this operation is complete, the SRDY line will remain inactive-high until the System Interface is prepared to complete the system bus cycle. Detail on this timing may be found in the TMS38030 System Interface data sheet.

# 808X DIO Write Cycle Sequence.

The sequence of events which occur during a direct I/O write cycle is shown next. A relational timing diagram is presented and is followed by a detailed description of the sequence. This sequence is based upon the non-multiplexed option described previously, however, it may apply as well to the multiplexed option with the exception that the chip-select and register select inputs must remain valid only until they are latched.

Specific timing as it relates to device switching characteristics is not presented here, but may be found in the TMS38030 System Interface data sheet.

Figure 4-10 depicts an 808X mode direct I/O write cycle:

- 2. Starting the DIO cycle, the system (bus master) asserts a register address on the SBHE and SRSO-SRS2 lines and asserts SRAS high. In 8-bit mode, SBHE is ignored.
- 3. The system asserts SCS low, keeping SIACK negated high.
- The system optionally deasserts SRAS low, latching the SRS0-SRS2 and SCS inputs. SRAS may be tied high if the SRS0-SRS2 and SCS inputs can be held until SRDY is activated.
- 5. The system asserts SWR low, keeping SRD negated high. The system need not necessarily drive SCS before SWR.
- 6. The SIF (bus slave), drives SDDIR low asynchronously from the activation of SWR and SCS. This sets up the direction for the system bus drivers.
- 7. The SIF synchronizes SCS and all data strobes to the falling edge of SBCLK. When it samples both SCS and SWR low, it starts the internal register access. Due to an internal synchronizer circuit, SCS or SWR may be recognized low even if they fall after the falling edge of SBCLK.
- On the third rising edge of SBCLK following the sample of SCS and SWR low, the SIF asserts SDBEN low, enabling the system bus lines onto the SIF SAD lines.
- 9. If the SIF is busy performing a read or write to internal Adapter memory as a result of an earlier DIO operation, it waits at this point until the internal operation is complete.
- 10. On the fifth rising edge of SBCLK (assuming no wait to complete a previously started DIO operation), the SIF latches the input data. On single-byte transfers, the half of the SAD bus not involved in the transfer is ignored, as shown below:

|        | 808X 16-BIT  | MODE WRITE |            |
|--------|--------------|------------|------------|
| BUS CO | NTROLS       | SAD IN     | IPUTS      |
| SBHE   | SRS2         | SADH, SPH  | SADL, SPL  |
| 0      | 0            | DATA MSB   | DATALSB    |
| 0      | 1            | DATA MSB   | don't care |
| 1 1    | 0            | don't care | DATA LSB   |
| 1      | 1 (†)        | don't care | don't care |
|        | 808X 8-BIT I | MODE WRITE |            |
| BUS CO | NTROLS       | SADIN      | IPUTS      |
| SBHE   | SRS2         | SADH, SPH  | SADL, SPL  |
| x      | 0            | don't care | DATA LSB   |
| х      | 1            | don't care | DATA MSB   |

#### TABLE 4-9. 808X DIO WRITE DATA BUS CONTROLS

(†) Illegal input combination

- 11. After latching the input data, the SIF deasserts the SDBEN signal high, disabling the system bus onto the SAD bus.
- 12. After detecting that SDBEN is high at its output pin, the SIF activates SRDY by driving it low.

# TABLE 4-10. INTERFACE PIN FUNCTIONS - 680XX MODE

| PIN             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SI/M            | SYSTEM 808X/680XX MODE SELECT. This input must be tied low for 680XX mode.                                                                                                                                                                                                                                                                                                                                                         |
| S8/16           | SYSTEM 8/16 BIT BUS SELECT. This pin must be tied low when in 680XX mode.                                                                                                                                                                                                                                                                                                                                                          |
| SCS             | SYSTEM CHIP SELECT. This input must be asserted low prior to direct I/O read<br>or write cycles by the attached system.                                                                                                                                                                                                                                                                                                            |
| SRS0-SRS2       | SYSTEM REGISTER SELECT. These inputs select the word or byte to be read or written during a direct I/O access.                                                                                                                                                                                                                                                                                                                     |
| SRNW            | READ/NOT WRITE. This input pin serves as a control signal which is high to indicate<br>a read cycle and low to indicate a write cycle. During DMA operations, this pin is<br>driven as an output.                                                                                                                                                                                                                                  |
| SLDS            | LOWER DATA STROBE. This input is used as the lower data strobe to select<br>the lower (odd) byte for transfer on the 16-bit data bus. This pin is an output during<br>DMA operations.                                                                                                                                                                                                                                              |
| SUDS            | UPPER DATA STROBE. This pin is an active-low strobe indicating that data is transferred on the most significant byte of the system bus.                                                                                                                                                                                                                                                                                            |
| SDSTACK         | DATA TRANSFER ACKNOWLEDGE. This output is an active-low data transfer acknowledge used to signal to the bus master that a data transfer is complete. SDTACK is internally synchronized to SBCLK. This pin is an input during DMA operations.                                                                                                                                                                                       |
| SDDIR           | SYSTEM DATA DIRECTION. This output provides a signal to the external data buffers<br>indicating the direction in which data is moving. For DIO writes, SDDIR is low; for<br>DIO reads, SDDIR is high. During DMA operations, this pin assumes opposite polarity<br>(i.e. SDDIR is low for DMA reads and high for DMA writes). When the System Interface<br>is not involved in a read or write operation, SDDIR is high by default. |
| SDBEN           | SYSTEM DATA BUS ENABLED. This output provides an active-low signal to the external data buffers which allows them to leave the high-impedance state and begin to transmit data. This pin is also driven during DMA operations.                                                                                                                                                                                                     |
| SBCLK           | SYSTEM BUS CLOCK. This is the external clock signal with which the SIF synchronizes its bus timing. For asynchronous buses, any TTL-level oscillator signal may be applied.                                                                                                                                                                                                                                                        |
| SADHO-<br>SADH7 | SYSTEM ADDRESS/DATA BUS — HIGH BYTE. This is the most significant byte of the 16-bit address/data bus. It is attached to the host system address/data bits 15-8 (using 680XX-standard bit numbering conventions). The most significant bit is SADH(0) and the least significant bit is SADH(7). This bus is driven as an output during DMA operations.                                                                             |
| SADLO-<br>SADL7 | SYSTEM ADDRESS/DATA BUS — LOW BYTE. This is the least significant byte of the 16-bit address/data bus. It is attached to the host system address/data bits 7-0 (using 680XX-standard bit numbering conventions). The most significant bit is SADL(0) and the least significant bit is SADL(7). This bus is driven as an output during DMA operations.                                                                              |
| SPH             | SYSTEM PARITY HIGH. Contains an odd-parity bit for each data or address byte transmitted over SADHO-SADH7. This line is an output during DMA operations.                                                                                                                                                                                                                                                                           |
| SPL             | SYSTEM PARITY LOW. Contains an odd-parity bit for each data or address byte transmitted over SADL0-SADL7. This line is an output during DMA operations.                                                                                                                                                                                                                                                                            |



OUTPUT FROM SIF:



#### FIGURE 4-11. 680XX MODE DIO READ CYCLE TIMING

The timing illustrated in Figure 4-11 is described below:

- In the quiescent state the system deasserts SCS, SIACK, SUDS, and SLDS. <u>SRNW</u> is undefined. The SIF floats the SAD bus, and drives both SDDIR and SDBEN high. The SIF also floats its SDTACK pin, but because it has an internal pullup resistor (nominal 10K ohms) attached to it, the signal floats high (negated).
- Starting the DIO cycle, the system (bus master) asserts a register address on the SRSO-SRS2 lines, and drives SRNW high, indicating a read cycle. The SAS signal is an input to the SIF, but is not decoded.
- 3. The system asserts SCS low, keeping SIACK negated high.
- 4. The system asserts either one of  $\overline{SUDS}$  or  $\overline{SLDS}$  low for an 8-bit access, or both low for a 16-bit access.

INPUT FROM SYSTEM MASTER: SBCLK SCS, SUDS, SLDS SRS0-SRS2 VALID SRNW SIACK SADH WRITE DATA MS BYTE WRITE DATA LS BYTE SADL SPL. WRITE DATA PARITY SPH **OUTPUT FROM SIF:** SDDIR **SDBEN** HI-Z -SDTACK HI-Z

#### FIGURE 4-12. 680XX MODE DIO WRITE CYCLE TIMING

The timing illustrated in Figure 4-12 is described below:

- 1. In the quiescent state the system deasserts SCS, SIACK, SUDS, and SLDS. SRNW is irrelevant. The SIF floats the SAD bus, and drives both SDDIR and SDBEN high. The SIF also floats its SDTACK pin, but because it has an internal pullup resistor (nominal 10K ohms) attached to it, the signal floats high (negated).
- 2. Starting the DIO cycle, the system (bus master) asserts a register address on the SRS0-SRS2 lines, and drives SRNW low, indicating a write cycle. The SAS pin is an input to the SIF, but it is not decoded.
- 3. The system asserts SCS low, keeping SIACK negated high.
- 4. The system asserts either one of  $\overline{SUDS}$  or  $\overline{SLDS}$  low for an 8-bit access, or both low for a 16-bit access.

# 4.3.3 Direct Memory Access Interface

The DMA channel provides a full 24 bits of address with which to access up to 16 megabytes of system memory. The throughput capability of the DMA channel is matched to the host of the attached system and can exceed the throughput of the ring. The DMA channel can be programmed for either burst-mode or cycle-steal mode of operation.

Since only 16 bits of address can be output at any instant on the 16 address/data lines, the 8 most significant address bits must be multiplexed (and latched) separately from the lower 16 bits of address. The high order eight bits are called the 'extended' address bits of the DMA address. Two separate address latch enable signals are provided by the Adapter for demultiplexing of the address. For systems requiring only 16 bits of address, no external latch need be provided for the eight address extension bits, although they will still continue to be output by the Adapter.

The Adapter will perform an extra clock cycle (SBCLK) at the beginning of the DMA transfer to output the higher order 8 address bits. Thereafter, an extra cycle will be inserted only when the upper sixteen address bits are changed due to a carry propagated from the lower eight bits.

A parity bit is maintained for each byte of both address and data types on the address data bus. During DMA read cycles, the parity presented by the attached system is checked by the Adapter. During DMA write cycles, the generated parity bits will be output with the address/data. Parity checking may be disabled at Adapter initialization.

## 4.3.3.1 Burst/Cycle-Steal DMA Modes

Two modes of bus arbitration may be selected by the attached system: burst mode or cycle-steal mode. The method by which the attached system selects the DMA mode is explained in Section 4.4.

#### Burst Mode

During a burst-mode block DMA transfer, the SIF (System Interface) arbitrates for and obtains control of the attached system's memory bus and then retains the bus until one of the following conditions occurs: (1)the block transfer is completed, (2) a bus error (SBERR) or a parity error is detected and parity error checking is enabled, or (3) the bus-release line from the attached system (SBRLS) is asserted. During the time that the continuous transfer is in progress, successive word or byte transfers will occur 'back to back', i.e., with no idle SBCLK cycles between bus transfers. An exception will be the occasional SBCLK period (referred to as a TX cycle) used to update the extended-address latch, which occurs when the increment of the 24-bit DMA address counter causes a carry to ripple into its 16 MSBs.

Even if the SIF is unable to maintain the back-to-back DMA transfer rate, it will not release the bus temporarily to allow other devices to use the bus.

While the SIF is performing a burst-mode DMA block transfer, an external device can cause the SIF to release the system bus momentarily, with the DMA transfers resuming normally after the external device relinquishes the bus. An external device requests that the SIF release the bus by asserting an active-low signal to the SIF's SBRLS (bus release) input. The attached system should hold SBRLS active low until the SIF indicates the system bus has been released by deasserting SOWN high.

When the SBRLS input to the SIF is asserted and the SIF has deasserted SOWN, the SIF will immediately re-request the bus to complete the interrupted DMA transfer. If the SBRLS input remains asserted (low) and the bus is subsequently granted to the SIF, the SIF will perform a single DMA cycle followed by re-releasing the bus by deasserting SOWN high. Thus, the SBRLS input during burst mode DMA serves as a 'mode select' driving the interface into cycle-steal mode during the time SBRLS is asserted low.

To provide a uniform way of referring to the two bytes in each word, the byte on the left is designated the "high" byte, and the byte on the right is designated the "low" byte. The impact of these conventions on the ordering of data bytes in memory is illustrated in Figure 4-14. Storing the string "ABCD" is shown for both the 680XX and 808X.

Left for the second



# FIGURE 4-14. FORMATS FOR STORING CHARACTER STRING "ABCD" IN MEMORY

In 808X 8-bit mode, each DMA word transferred from the SIF to the user system is transmitted as a series of two bytes over the SADLO-SADL7 pins. DMA bytes are transferred in increasing byte address order on the system.

In 16-bit mode, each DMA word will be transferred as a 16-bit word if the data is aligned in attached system memory as it is in Adapter memory. Otherwise, 8-bit transfers are performed on the system bus. All DMA operations are performed to an even address in Adapter memory. DMA may be performed to an even or odd address in system memory. An even or an odd number of bytes may be moved.

With four independent binary cases, there are 16 possible cases for system DMA transfer.

- 1. The attached system host processor may use either 808X or 680XX data organization (selected with the SI/M strap pin);
- 2. The DMA starting address in system memory may be even or odd;
- 3. The number of bytes to be transferred may be even or odd; and
- 4. The transfer may be a read (system to Adapter) or write (Adapter to system) operation.

| HOST | STARTING<br>SYSTEM<br>ADDRESS | NUMBER<br>OF<br>BYTES<br>TO<br>MOVE | READ<br>FROM<br>OR<br>WRITE<br>TO<br>SYSTEM | BUS TR             | SYSTEM<br>ANSFER<br>SADL<br>0-7 |        | DAPTER<br>INSFERS<br>LAD<br>8-15 |
|------|-------------------------------|-------------------------------------|---------------------------------------------|--------------------|---------------------------------|--------|----------------------------------|
|      |                               |                                     | READ                                        | B                  | A<br>C                          | A<br>C | B<br>D                           |
|      |                               | EVEN                                | WRITE                                       | Β.,                | A                               | A      | В                                |
|      | EVEN                          |                                     | READ                                        | B                  | C<br>A                          | C<br>A | D<br>B                           |
|      |                               | ODD                                 |                                             | В                  | C*                              | C      | <br>B                            |
| 808X |                               |                                     | WRITE                                       | hi-z               | C *                             | с      | -                                |
|      |                               |                                     | READ                                        | A *<br><br>C *     | —<br>В *                        | A      | В                                |
|      |                               | EVEN                                |                                             | _                  | D *                             | с      | D                                |
|      |                               |                                     | WRITE                                       | A *<br>hi-z<br>C * | hi-z<br>B *<br>hi-z             | A<br>C | B<br>D                           |
|      | ODD                           |                                     | ,<br>                                       | hi-z               | D *                             |        |                                  |
|      |                               | 000                                 | READ                                        | A *<br>_<br>C *    | <br>B *<br>                     | A<br>C | B<br>                            |
|      |                               | ODD                                 | WRITE                                       | A *<br>hi-z<br>C * | hi-z<br>B *<br>hi-z             | A<br>C | В                                |

TABLE 4-14.SYSTEM DMA CYCLE DESCRIPTION-808X

# 4.3.3.3 System DMA Address Latching

Figure 4-15 shows how the latches, used to capture address information from the SADL0-SADL7 and SADH0-SADH7 pins, are connected to the SIF.

3 4.2



FIGURE 4-15. EXTERNAL TTL LATCHES DEMULTIPLEX ADDRESS/DATA BUS



READ CYCLE, 16-BIT MODE (S8/ $\overline{16}$  = 0):



WRITE CYCLE, 16-BIT MODE (S8/ $\overline{16} = 0$ ):



READ CYCLE, 8-BIT MODE (S8/ $\overline{16}$  = 1):



WRITE CYCLE, 8-BIT MODE (S8/ $\overline{16} = 1$ ):



#### FIGURE 4-16. ADDRESS MULTIPLEXING FOR 8- AND 16-BIT MODES

| PIN   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBHE  | SYSTEM BYTE HIGH ENABLE. This three-state output serves as an active-low byte-high-enable signal. This pin is an input during DIO operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SWR   | SYSTEM WRITE STROBE. This output is an active-low write strobe for DMA write operations. This pin is an input during DIO operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SRD   | SYSTEM READ STROBE. This output is an active-low read strobe for DMA read operations. This pin is an input during DIO operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SRDY  | SYSTEM BUS READY. This input serves as an active-low data transfer acknowledge signal which indicates to the DMA channel the completion of the bus cycle. During DIO operations, this pin is an output.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SALE  | SYSTEM ADDRESS LATCH ENABLE. At the start of each DMA cycle, this output<br>provides the enable pulse used to externally latch the sixteen LSBs of the address<br>from the multiplexed address/data lines. Systems which implement parity on<br>addresses also can use SALE to externally latch the parity bits (on SPH and SPL)<br>for the sixteen LSBs of the DMA address.                                                                                                                                                                                                                                                       |
| SXAL  | SYSTEM EXTENDED ADDRESS LATCH. This output provides the enable pulse used<br>during DMA cycles, to externally latch the eight high-order address bits of the 24-bit<br>system address. SXAL is activated prior to the first cycle of each block DMA transfer,<br>and thereafter as necessary (whenever an increment of the DMA address counter<br>causes a carry-out of the lower 8-bits). During cycle steal mode, SXAL is activated<br>prior to each DMA transfer. Systems which implement parity on addresses also can<br>use SXAL to externally latch the parity bit (available on SPL) for the DMA address<br>extension byte. |
| SDDIR | SYSTEM DATA DIRECTION. This output provides a signal to the external data<br>buffers, indicating the direction in which the data is moving. During DMA reads,<br>SDDIR is low indicating input mode. During DMA writes, SDDIR is high indicating<br>output mode.                                                                                                                                                                                                                                                                                                                                                                   |
| SDBEN | SYSTEM DATA BUS ENABLE. This output provides the active-low enable signal to external data bus buffers that causes them to leave the high-impedance state and begin transmiting data.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SOWN  | SYSTEM BUS OWNED. This output goes active-low during DMA cycles to indicate to external devices that the Adapter has control of the system bus. SOWN drives the enable signal of the bus transceiver chips which drive the address and bus control signals.                                                                                                                                                                                                                                                                                                                                                                        |
| SBCLK | SYSTEM BUS CLOCK. This is the external clock signal to which the Adapter synchronizes its bus timing for both direct I/O and DMA transfers. For asynchronous buses, any oscillator signal may be applied.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SHRQ  | SYSTEM HOLD REQUEST. This active-high output is used to request control of the system bus in preparation for a DMA transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# TABLE 4-16. 808X DMA INTERFACE PIN FUNCTIONS



FIGURE 4-18. ADAPTER ACQUIRES SYSTEM BUS - 808X MODE

In Figure 4-18, the SIF arbitrates for and obtains control of the system bus in preparation for one or more DMA cycles. The sequence of operations is described below:

- 1. The SIF asserts SHRQ high on the rising edge of SBCLK.
- 2. When the system bus master completes its operation, it will assert SHLDA high.
- The SIF samples several lines at the falling edge of SBCLK: its own SHRQ, and the asynchronous inputs SHLDA, SBBSY and SBERR. If SHRQ, SHLDA, SBBSY and SBERR are all high at a sample time, the SIF will assert SOWN low on the second rising edge of SBCLK following the sample (I3 low).
- 4. The subsequent falling edge of SBCLK starts state TX of the first DMA cycle. The SIF drives the most significant 8 bits of the 24-bit DMA address on the SADL bus, and the next most significant eight bits on the SADH bus. Figure 4-18 depicts the address driven out on TX cycles.
- 5. On the next rising edge of SBCLK (TX high), the SIF drives SDDIR low for a read cycle or leaves it high for a write. It drives the bus controls SRD and SWR high.
- 6. On the next falling edge (TX low), the SIF drives the low eight bits of address on to the SADL bus and drives SBHE to its value for the transfer. It continues to drive the middle eight bits of address on the SADH bus.
- 7. On the next rising edge of SBCLK (T1 high), the SIF asserts SWR low for a write cycle.

Note that a minimum of three "idle" SBCLK cycles will occur in the bus handoff, where no data transfers are taking place.

Figure 4-19 demonstrates the timing when the SIF returns control of the system bus to the attached system. The sequence of operations is described below:

- 1. On the falling edge of SBCLK in state T4 of the last DMA transfer, the SIF does the following:
  - a. Floats the bus controls  $\overline{SRD}$  and  $\overline{SWR}$ ;
  - b. Drives SBHE high, and when it is has detected that the pin has reached a high level, tristates the signal;
  - c. Tristates the SAD bus; and
  - d. Drives SDDIR back high (if previously driven low for a read cycle).
- 2. On the next rising edge of SBCLK (I1 high), the SIF deasserts SHRQ by driving it low.
- 3. On the subsequent rising edge (I2 high), the SIF deasserts SOWN by driving it high.
- 4. Sometime after detecting that SHRQ is negated, the system deasserts SHLDA.
- 5. The SIF will not request the bus again until SHLDA is negated.

At least three "idle" SBCLK cycles will occur in this bus handoff.

At the start of the DMA read cycle shown in Figure 4-20, the SALE output strobes the contents of address/data lines SADHO-SADH7 and SADLO-SADL7 into an external latch (for example, 74LS373). 808X processors multiplex address and data in the same manner. Using the SIF's SALE output, the address/data bus can be demultiplexed with external latches to present to the system bus a non-multiplexed interface with separate address and data buses. Assuming that a transparent latch is used to capture the address from SADHO-SADH7 and SADLO-SADL7, the demultiplexed address presented to the system will have become valid prior to the falling edge of SALE. This is provided in order to support memories with as long an access time (from address valid) as possible.

In 808X mode, both byte and word DMA cycles are supported. The least-significant address bit, SADL7, is the equivalent of the 808X microprocessor's A0 address bit, used to select the low byte; the SBHE output is the equivalent of a 16-bit 808X processor's BHE signal. On single byte transfers (either reads or writes) the unused half of the SAD lines is placed in hi-z. In 8-bit 808X mode, data is transferred only over SADL0-SADL7 and the SBHE signal is kept high.

After the address has been latched, the SIF forces its address/data lines, SADHO-SADH7 and SADLO-SADL7, to high impedance, and also drives SRD active-low to enable the read data from the slave device onto the address/data lines. The read data is strobed into the SIF on the falling edge of the clock cycle marked "T3" in Figure 4-20, and SRD goes high to cause the slave device to remove its data from the bus.

# 808X DMA Write Cycles

The general timing sequence for a DMA write operation is shown in Figure 4-21.

At the start of the DMA write cycle shown in Figure 4-21, the SALE output strobes the contents of address/data lines SADHO-SADH7 and SADLO-SADL7 into an external latch (e.g., 74LS373). 808X processors multiplex address and data in the same manner. Using the SIF's SALE output, the address/data bus can be demultiplexed with external latches to present to the system bus a non-multiplexed interface with separate address and data buses. Assuming that a transparent latch is used to capture the address from SADHO-SADH7 and SADLO-SADL7, the demultiplexed address presented to the system will have become valid prior to the falling edge of SALE. This is provided in order to support memories with as long an access time (from address valid) as possible.

In 808X 16-bit mode, both byte and word DMA cycles are supported. The leastsignificant address bit, SADL7, is the equivalent of the 808X microprocessor's A0 address bit, used to select the low byte. The SBHE output is the equivalent of a 16-bit 808X BHE signal. On single byte transfers (either reads or writes) the unused half of the SAD lines is placed in hi-z. In 808X 8-bit mode, data is transferred only over SADL0-SADL7, and the SBHE signal is kept high.

After the address has been latched, the SIF drives the write data onto the address/data lines and also drives SWR active-low to indicate to slave devices that write data is available on the address/data lines. The SWR strobe shown in the figure is roughly two SBCLK periods in duration. The rising edge of SWR should be used by slave devices to latch the data from the address/data lines.

Slave devices which require longer access times should drive  $\overline{SRDY}$  high prior to the falling clock edge at the end of ''T2'' in order to generate wait states. As long as  $\overline{SRDY}$  remains high, the SIF will continue to generate wait states (T3 is repeated for each wait state requested by the slave device). When the slave has had sufficient time to complete the access, it drives  $\overline{SRDY}$  low to allow the SIF to complete the DMA cycle.

The SDBEN and SDDIR outputs are provided to allow the SIF to interface easily to a system bus through a set of external data bus transceivers (such as the 74LS245). SDBEN is an active-low data bus enable signal used to turn on the transceivers, and SDDIR indicates the direction in which the data is to be transmitted. SDDIR is driven low to enable read data from the system bus into the SIF, and driven high to enable write data from the SIF onto the system bus.

# 4.3.3.5 680XX Mode DMA Interface

In 680XX mode, the SIF controls the bus in the same manner as a 680XX-type microprocessor.

#### Interface Signals

Table 4-17 describes the DMA interface functions of the System Interface (SIF) pins when configured in 680XX mode.

| TABLE 4-17. 680XX DMA INTERFACE PIN FUNCTIONS (concluded) | <b>TABLE 4-17</b> . | 680XX DMA | INTERFACE PIN | FUNCTIONS | (concluded) |
|-----------------------------------------------------------|---------------------|-----------|---------------|-----------|-------------|
|-----------------------------------------------------------|---------------------|-----------|---------------|-----------|-------------|

| PIN         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SOWN        | SYSTEM BUS OWNED. This output goes active-low during DMA cycles to indicate to external devices that the Adapter has control of the system bus. SOWN drives the enable signal of the bus transceiver chips, which drive the address and bus control signals.                                                                                                                                                                                                                                                         |
| SBCLK       | SYSTEM BUS CLOCK. This is the external clock signal to which the Adapter synchronizes its bus timing for both direct I/O and DMA transfers. For asynchronous buses, any oscillator signal may be applied.                                                                                                                                                                                                                                                                                                            |
| SBRO        | SYSTEM BUS REQUEST. This active-low output is used to request control of the system bus in preparation for a DMA transfer.                                                                                                                                                                                                                                                                                                                                                                                           |
| SBRG        | SYSTEM BUS GRANT. This active-low input pin indicates that the DMA hold request has been acknowledged and DMA transfers may take place. It is internally synchronized to SBCLK.                                                                                                                                                                                                                                                                                                                                      |
| SBBSY       | SYSTEM BUS BUSY. This input is sampled by the Adapter to be inactive-high before the system bus is driven. It is physically tied to the 68000-style Bus Grant Acknowledge (BGACK).                                                                                                                                                                                                                                                                                                                                   |
| SBRLS       | SYSTEM BUS RELEASE. If this input is driven low during burst mode DMA transfers,<br>it indicates that a higher-priority device requires control of the system bus and the<br>Adapter should release control as soon as possible. Following bus release, the Adapter<br>will immediately re-request the system bus. This pin effectively drives the interface<br>from burst mode DMA to cycle-steal mode DMA. When cycle-steal mode DMA is<br>being performed or if no DMA is being performed, this input is ignored. |
| SBERR       | SYSTEM BUS ERROR. This input is driven active-low during a DMA cycle to indicate to the Adapter that a bus error has occurred and the DMA operation should be abnormally terminated.                                                                                                                                                                                                                                                                                                                                 |
| SADHO-SADH7 | SYSTEM ADDRESS/DATA BUS — HIGH BYTE. This is the most significant byte of the 16-bit address/data bus. It is attached to the host system address/data bits 15-8 (using 680XX-standard bit numbering conventions). The most significant bit is SADHO and the least significant bit is SADH7.                                                                                                                                                                                                                          |
| SADLO-SADL7 | SYSTEM ADDRESS/DATA BUS — LOW BYTE. This is the least significant byte of the 16-bit address/data bus. It is attached to the host system address/data bits 7-0 (using 680XX-standard bit numbering conventions). The most significant bit is SADL0 and the least significant bit is SADL7.                                                                                                                                                                                                                           |
| SPH         | SYSTEM PARITY HIGH. Contains an odd-parity bit for each data or address byte transmitted over SADH0-SADH7.                                                                                                                                                                                                                                                                                                                                                                                                           |
| SPL         | SYSTEM PARITY LOW. Contains an odd-parity bit for each data or address byte transmitted over SADL0-SADL7.                                                                                                                                                                                                                                                                                                                                                                                                            |



# FIGURE 4-23. ADAPTER RETURNS SYSTEM BUS – 680XX MODE

In Figure 4-22, the SIF contends for and obtains control of the system bus in preparation for one or more DMA cycles. Before the SIF requests the bus, it verifies that SBGR is high at the falling edge of SBCLK. On the second rising edge of SBCLK following the SIF's sample of SBGR high, System Bus Request (SBRQ) is driven low by the SIF to request the bus. System Bus Grant (SBGR) is driven low by the processor to indicate its readiness to yield bus control to the SIF. The SIF samples several signals on the falling edge of SBCLK to determine when it may control the bus. Its own SBRQ must be low, SBGR must be low, and the following signals must be high: SBBSY, SBERR, SAS, SUDS, SLDS, and SDTACK. The asynchronous inputs SBBSY, SBGR, SBERR, and SDTACK are sampled on the falling edge of SBCLK. The SIF starts phase TX of its bus cycle on the second falling edge from the sample point at which all inputs are at the appropriate level.



# FIGURE 4-24. 680XX MODE DMA READ TIMING

At the start of the DMA read cycle shown in Figure 4-24, output System Address Latch Enable (SALE) strobes the contents of SADHO-SADH7 and SADLO-SADL7 into an external latch (e.g., 74LS373). Unlike the 680XX microprocessor, the SIF multiplexes address and data over the same physical I/O pins. However, the timing of SALE enables the address/data bus to be demultiplexed with external latches to present to the system bus a non-multiplexed interface whose signals and timing are similar to those of the 680XX. Assuming that a transparent latch is used to capture the address from the SAD pins of the SIF, the address at the outputs of the external latch will have become valid prior to the falling edge of SAS (System Interface Address Strobe). At the start of the DMA write cycle shown in Figure 4-25, output System Address Latch Enable (SALE) strobes the contents of SADHO-SADH7 and SADLO-SADL7 into an external latch (e.g., 74LS373). Unlike the 680XX microprocessor, the SIF multiplexes address and data over the same physical I/O pins. However, the timing of SALE is such that the address/data bus can be demultiplexed with external latches to present to the system bus a non-multiplexed interface, whose signals and timing are similar to those of the 680XX. Assuming that a transparent latch is used to capture the address from the address/data pins of the SIF, the address at the outputs of the external latch will have become valid prior to the falling edge of SAS (System Interface Address Strobe).

SRNW goes low to indicate that a write operation is taking place. The falling edges of data strobes SUDS and SLDS occur one full clock after the falling edge of SAS. SDDIR remains high during the cycle, and SDBEN goes low to enable the external data bus transceivers to drive the data output from the SADHO-SADH7 and SADLO-SADL7 pins of the SIF onto the system data bus. In certain cases, only a single byte is transferred when the SIF is in 16-bit mode. In these cases, the unused half of SAD is floated.

#### 4.3.4 Adapter Interrupt Interface

Interrupts are used to communicate the start or end of many Adapter operations and attached system operations. The attached system interrupts the Adapter by writing a one to the MSB of the Interrupt register using the direct I/O interface. During the same write cycle to the Adapter, the attached system indicates the type, or purpose, of the interrupt through other bits in the Interrupt Register. This interrupt control by the attached system software will be discussed in Section 4.4.

Interrupts to the attached system from the Adapter are initiated by assertion of the SINTR/SIRQ (interrupt request) pin. To clear the interrupt, the attached system must clear the active state of the SINTR/SIRQ pin by writing a zero to bit 8 of the Interrupt Register with a DIO write cycle.

An optional interrupt vector may be obtained from the Adapter by asserting the Interrupt Acknowledge (SIACK) pin. This causes a special bus operation known as an interrupt acknowledge cycle to occur, allowing the attached system to read the interrupt vector.

# 4.3.4.1 Interrupt Interface Pin Descriptions

Table 4-18 describes the Adapter pins used in the Adapter attached system interrupt interface.

| PIN        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sintr/Sirq | SYSTEM INTERRUPT REQUEST. The SIF activates this output to signal an interrupt to the attached system. In 808X mode, this pin is active-high; in 680XX mode it is active-low.                                                                                                                                                                                                                                                                           |
| SIACK      | SYSTEM INTERRUPT ACKNOWLEDGE. This input is driven active-low by the attached system to acknowledge the interrupt request from the Adapter. The Adapter's SIF responds to this signal by gating its interrupt vector onto the system bus. System buses not requiring an interrupt cycle may strap SIACK high. Note that this does not clear the active level of the SINTR/SIRO pin, as this level must be cleared by writing to the Interrupt register. |

#### **TABLE 4-18. ADAPTER INTERRUPT PIN DESCRIPTIONS**

negated while Interrupt Acknowledge (SIACK) is asserted. The input signals on SRD/SUDS and SWR/SLDS must remain inactive-high for the duration of the sequence shown in Figure 4-26. The Register Select (SRS0-SRS2) inputs are ignored. The SIF does not check that Interrupt Request (SINTR/SIRQ) is also asserted when responding to an Interrupt Acknowledge (SIACK) pulse.

# 4.3.4.3 680XX Interrupt Acknowledge Sequence

The timing for the 680XX-mode interrupt acknowledge cycle is shown in Figure 4-27. The timing is virtually identical to a 680XX read cycle. Only the chip select differs; the Interrupt Acknowledge (SIACK) is used instead of Chip Select (SCS). The signal presented to the SIACK input of the SIF is decoded from the FC<0-2> and A<1-3> outputs of the 680XX microprocessor. The SIF does not check that SINTR/SIRQ is asserted when responding to an SIACK pulse.



FIGURE 4-27. INTERRUPT ACKNOWLEDGE TIMING FOR 680XX MODE

#### **RECEIVE LIST**

Caller a

**TRANSMITLIST** 

The RECEIVE command requires that Receive List(s) be allocated within system memory. The memory allocation size is dependent upon the size and number of lists used in the application. The size of a receive list may be selected upon Adapter initialization to be either 14, 20, or 26 bytes in length. The number of lists is application dependent. A discussion on Receive Lists will be provided in Section 4.4.7.4.

The TRANSMIT command requires that Transmit List(s) be allocated within system memory. The memory allocation size is dependent upon the size and number of lists used in the application. The size of a Transmit List may be selected upon Adapter initialization to be either 14, 20, or 26 bytes in length. The number of lists is application dependent.

The OPEN command requires a pointer to an 18 byte Product ID as part of the open parameter list. The system software designer should reserve 18 bytes of system memory for this function. After the OPEN command completes, this memory may be released for other uses. Additional information on Product IDs may be found in the IBM Token-Ring Architecture Reference.

PRODUCTID

#### 4.4.2 Register Descriptions

The registers within the System Interface (SIF) consist of four address locations as described in the hardware interface description. This section will describe in detail the functions performed by these registers.

# 4.4.2.1 Interrupt Register

The Interrupt Register is used to post interrupts to the Adapter as well as to read interrupt status information from the Adapter. It is important to note that bits 0-7 can be set to one but not reset to zero by the attached system. These bits, when set to one by the attached system, can only be cleared by the Communications Processor. Likewise, bit 8 can be reset to zero by the attached system but can only be set by the Communications Processor. Bits 9-15 can be read only by the attached system. These bits are set or reset by the Communications Processor.

| BIT       | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT O     | INTERRUPT ADAPTER. Bit 0, when set to one, will cause an internal Adapter interrupt.<br>This bit when set to zero has no effect. This bit will be cleared by the Adapter after<br>the Adapter responds to the interrupt. The purpose of the interrupt is defined by the<br>SSB CLEAR, EXECUTE, SCB REQUEST, RECEIVE CONTINUE, RECEIVE VALID, and<br>TRANSMIT VALID bits described below. Note that bit 0 must be set for the Adapter<br>to recognize bits 1 through 7. |
| BIT 1     | ADAPTER RESET. Setting bit 1 to one forces an Adapter reset if bit 0 and bits 2-7 are also set to one. Following an Adapter Reset, the initialization procedure outlined in Section 4.4.5 should be followed. This reset function is a software command and certain conditions of hardware failure may prevent its execution.                                                                                                                                          |
| BIT 2     | SSB CLEAR. This interrupt request is used by the system to notify the Adapter that<br>the System Status Block (SSB) is available for the Adapter to post additional status<br>information. The SSB CLEAR bit should be set whenever an Adapter command is<br>executed (Bit 3-Execute is set) to insure that command status will be seen in the<br>System Status Block (SSB).                                                                                           |
| BIT 3     | EXECUTE. This interrupt is used to initiate an Adapter command contained in the System Command Block (SCB). This block will be DMA read and executed by the Adapter.                                                                                                                                                                                                                                                                                                   |
| BIT 4     | SCB REQUEST. This interrupt is used to cause the Adapter to interrupt the attached system when the SCB is available for another command. The Adapter will return the SCB CLEAR interrupt code.                                                                                                                                                                                                                                                                         |
| BIT 5     | RECEIVE CONTINUE. This interrupt request signals the Adapter that buffers have been added to the Receive List Chain in the attached system's memory.                                                                                                                                                                                                                                                                                                                   |
| BIT 6     | RECEIVE VALID. This interrupt request signals the Adapter that the condition causing List Processing suspension during receive has been cleared.                                                                                                                                                                                                                                                                                                                       |
| BIT 7     | TRANSMIT VALID. This interrupt request signals the Adapter that the condition causing List Processing suspension during transmit has been cleared.                                                                                                                                                                                                                                                                                                                     |
| BIT 8     | RESET SYSTEM INTERRUPT. Writing a zero to bit 8 will reset the Adapter-to-attached<br>system interrupt (i.e. clearing the SINTR line). Writing a one to this bit has no effect.<br>SSB CLEAR and INTERRUPT ADAPTER should always be set when this bit position<br>is cleared.                                                                                                                                                                                          |
| BITS 9-15 | RESERVED. These bits are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# **TABLE 4-19. INTERRUPT REGISTER WRITE BIT FUNCTIONS**

# Reading from the Interrupt Register

A Direct I/O (DIO) read of the Interrupt Register will transfer a 16-bit word, which is used to examine status of the Adapter.

Figure 4-29 shows the bit assignments of the Interrupt Register when read by the attached system. Table 4-20 defines the functions of each bit.

| BIT        | FUNCTION                                                                                                                                                                                                                            |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT 10     | TEST. Bit 10 is set to one by the bring-up diagnostics following an Adapter reset.<br>This bit is cleared when INITIALIZE (bit 9) is initially set.                                                                                 |
| BIT 11     | ERROR. Bit 11 is set if the bring-up diagnostics detect an error or if there is an error during the initialization process. The error condition is specified in bits 12 through 15.                                                 |
| BITS 12-15 | INTERRUPT CODE 0-2/ERROR CODE 0-3. Bits 12-14 define the Adapter-to-<br>attached system interrupt reason code. The lower numerically the code value,<br>the higher the interrupt priority. The 3-bit interrupt code is shown below: |
|            | 000 ADAPTER CHECK. This interrupt code is used when the Adapter<br>has encountered an unrecoverable hardware or software error.                                                                                                     |
|            | 010 RING STATUS. This interrupt code will be used if the SSB is updated with Ring Status.                                                                                                                                           |
|            | 011 SCB CLEAR. This interrupt code will be used following a SCB<br>REQUEST interrupt when the SCB is clear.                                                                                                                         |
|            | 100 COMMAND STATUS. This interrupt code will be used when the<br>SSB is updated with command status for commands other than<br>TRANSMIT and RECEIVE. This includes COMMAND REJECT<br>STATUS.                                        |
|            | 101 RECEIVE STATUS. This interrupt code will be used if the SSB is updated with RECEIVE COMMAND STATUS.                                                                                                                             |
|            | 110 TRANSMIT STATUS. This interrupt code will be used if the SSB is updated with TRANSMIT COMMANDS STATUS.                                                                                                                          |
|            | Bits 12-15 are also used to indicate the error code resulting from the execution of bring-up diagnostics or the initialization process. These codes will be defined in the sections that discuss these operations.                  |

# TABLE 4-20. INTERRUPT REGISTER READ BIT FUNCTIONS (concluded)

# 4.4.2.2 Address Register

The Address register contains the address pointer for internal Adapter RAM accesses via the Data or Data/Auto-increment registers. All 16 bits can be read, although only bits 5-14 can be actually set/reset by the attached system. This allows the attached system to access a 2K byte block of the Adapter's internal RAM. The actual starting location of RAM which is read is a function of how the Adapter sets bits

4-70

Sec. 1. 1

#### 4.4.4 Bring-up Diagnostics Verification

Before the Adapter can be initialized for proper operation, the attached system must verify that the bring-up diagnostics terminated normally. To do this the following procedure should be followed:

- After either application of the SRESET signal, or writing a software reset (>FF00) to the Interrupt Register, the attached system should read the Interrupt Register until one of the following conditions has occurred:
  - a. If the INITIALIZE bit is set to one, and the TEST bit is zero, and the ERROR bit is zero, then the INTERRUPT CODE bits (12-15) should also be zero. This indicates that the bring-up diagnostics completed successfully and the Adapter may now be initialized.
  - b. If the TEST and the ERROR bits are set to one, the diagnostics have detected an unrecoverable hardware error. The bring-up error code may be read from bits 12-15. Table 4-21 lists the definitions of these error codes.
  - c. If neither of the above conditions occur within three seconds of reset, there is a hardware error preventing completion of the diagnostic routines. It is recommended that the attached system reset and re-try this procedure three times. If still unsuccessful, an unrecoverable hardware error has occurred and the Adapter should be checked.

| ERROR CODE |    |     |    | ERROR CONDITION                 |
|------------|----|-----|----|---------------------------------|
| 12         | 13 | 14  | 15 |                                 |
| 0          | 0  | 0   | 0  | Initial Test Error              |
| 0          | 0  | 0   | 1  | Adapter ROM CRC Error           |
| 0          | 0  | 1   | 0  | Adapter RAM Error               |
| .0         | 0  | 1   | 1  | Instruction Test Error          |
| 0          | 1  | 0.  | 0  | Context/Interrupt Test Error    |
| 0          | 1  | ° O | 1  | Protocol Handler Hardware Error |
| 0          | 1  | 1   | 0  | System Interface Register Error |

#### TABLE 4-21. BRING-UP DIAGNOSTIC ERROR CODES

Following verification of the bring-up diagnostics, the attached system software may now continue with Adapter initialization.

#### 4.4.5 Adapter Initialization

After verification that the Adapter's bring-up diagnostics completed normally, the system software must initialize the Adapter. This initialization involves the transfer of parameters to the Adapter using the DIO interface. These parameters specify:

- The address in the system memory of the System Command Block (SCB) and System Status Block (SSB).
- Interrupt control parameters.

Before the completion of the initialization process, the Adapter initiates a test of the DMA interface. These tests include:

- DMA writes to both the System Command Block and System Status Block.
- DMA reads from both the System Command Block and System Status Block to compare to expected results.

These DMA tests do not require any attached system software to execute, however, in the event these tests fail, the Adapter will return an error in the Interrupt Register.

| The function of each of these bits is described in Table 4-22: |
|----------------------------------------------------------------|
| TABLE 4-22. INITIALIZATION OPTIONS FIELD BIT FUNCTIONS         |

| BIT       | FUNCTION                                                                                                                                                                                                                                                                                                                             |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                                                                                                                                                                                                                                                                                                                                      |
| BIT O     | RESERVED. This bit must be set to one.                                                                                                                                                                                                                                                                                               |
| BITS 1-2  | PARITY ENABLE. These bits should be set to one if the system bus provides odd parity<br>on its data. If parity checking is not desired, these bits should be set to zero. If enabled,<br>parity checking is performed on both DIO and DMA transfers between the Adapter<br>and attached system.                                      |
| BIT 3     | BURST SCB/SSB. If this bit is set to one, the Adapter will transfer the SCB from the system and the SSB to the system in DMA burst mode. The burst size will be six bytes for the SCB read, two bytes for SCB clear, and eight bytes for SSB write. If this bit is set to zero, then these transfers will occur in cycle steal mode. |
| BIT 4     | BURST LIST. If this bit is set to one, the Adapter will transfer transmit and receive lists from the system in DMA Burst Mode. The burst size will be a maximum of 26 bytes. If this bit is set to zero then cycle steal mode is selected.                                                                                           |
| BIT 5     | BURST LIST STATUS. If this bit is set to one, the Adapter will transfer list status data to the system in DMA Burst Mode. The burst size will be two bytes. If this bit is set to zero, cycle steal mode will be selected.                                                                                                           |
| BIT 6     | BURST RECEIVE DATA. If this bit is set to one, the Adapter will transfer receive data to the system in DMA burst mode. The burst size is specified in the RECEIVE BURST SIZE field of the Initialization Block. If this bit is set to zero, cycle steal mode is selected.                                                            |
| BIT 7     | BURST TRANSMIT DATA. If this bit is set to one, the Adapter will transfer transmit<br>data from the system in DMA burst mode. The burst size is specified in the TRANSMIT<br>BURST SIZE field of the Initialization Block. If this bit is set to zero, cycle steal mode<br>is selected.                                              |
| BITS 8-15 | RESERVED. These bits must be set to zero.                                                                                                                                                                                                                                                                                            |

#### **Command Status Vector**

This byte contains the interrupt vector that the Adapter places on the attached system bus when the SSB is updated with command status for commands other than transmit or receive. COMMAND REJECT STATUS will also use this vector.

#### Transmit Command Status Vector

This byte contains the interrupt vector that the Adapter places on the attached system bus when the SSB is updated with TRANSMIT COMMAND STATUS.

#### **Receive Command Status Vector**

This byte contains the interrupt vector that the Adapter places on the attached system bus when the SSB is updated with RECEIVE COMMAND STATUS.

#### **Ring Status Vector**

This byte contains the interrupt vector that the Adapter places on the attached system bus when the SSB is updated with RING STATUS.

- 5. Continue to read the Interrupt Register until one of the following occurs:
  - a. The INITIALIZE, TEST, and ERROR bits are all zero. This condition indicates that initialization is complete without error. The SCB should contain >0000C1E2D48B and the SSB should contain >FFFFD1D7C5D9C3D4.
  - b. If the ERROR bit is set, the initialization process has failed. The Interrupt Code bits 12-15 will contain the initialization error code. (These error codes are listed in Table 4-23.) The initialization procedure must be restarted from Adapter reset.
  - c. If neither of the above conditions occurs within 10 seconds of loading the Parameter Initialization Block, there is a hardware error. It is recommended that the attached system reset the Adapter and re-try the initialization procedure three times. If still unsuccessful, there is an unrecoverable hardware error.

| ERROR CODE |    |    | Ξ  | ERROR CONDITION                                                                                                                                                     |  |
|------------|----|----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12         | 13 | 14 | 15 |                                                                                                                                                                     |  |
| 0          | 0  | 0  | 1  | Invalid Initialization Block. Twenty-two (22) bytes were not passed.                                                                                                |  |
| 0          | 0  | 1  | 0  | Invalid Options. This code is returned if the PARITY ENABLE Bits are not equal or the Reserved bits are not zero.                                                   |  |
| 0          | 0  | 1  | 1  | Invalid Receive Burst Count. The Receive Burst count is odd.                                                                                                        |  |
| 0          | 1  | 0  | 0  | Invalid Transmit Burst count. The Transmit Burst count is odd.                                                                                                      |  |
| 0          | 1  | 0  | 1  | Invalid DMA Abort Threshold. The DMA abort thresholds were specified as zero.                                                                                       |  |
| 0          | 1  | 1  | 0  | Invalid SCB. The SCB address was specified as odd.                                                                                                                  |  |
| 0          | 1  | 1  | 1  | Invalid SSB. The SSB address was specified as odd.                                                                                                                  |  |
| 1          | 0  | 0  | 0  | DIO Parity. A parity error occured during a DIO write operation.                                                                                                    |  |
| 1          | 0  | 0  | 1  | DMA Timeout. The Adapter timed out (10 seconds) waiting for a test DMA transfer to complete.                                                                        |  |
| 1          | 0  | 1  | 0  | DMA Parity Error. A parity error occurred during the DMA tests and the operation was tried unsuccessfully the number of times specified by the DMA Abort Threshold. |  |
| 1          | 0  | 1  | 1  | DMA Bus Error. The DMA test encountered a bus error and the operation was tried unsuccessfully the number of times specified by the DMA Abort Threshold.            |  |
| 1          | 1  | 0  | 0  | DMA Data Error. Initialize DMA test failed due to a data compare error.                                                                                             |  |
| 1          | 1  | 0  | 1  | Adapter Check. The Adapter encountered an unrecoverable hardware error.                                                                                             |  |

#### **TABLE 4-23. ADAPTER INITIALIZATION ERRORS**

#### 4.4.6 The Command and Status Block

Two fixed-address control blocks must be provided by the system: the System Command Block (SCB) and the System Status Block (SSB). The starting address of both blocks is passed to the Adapter during the initialization process as described in the previous section. Both blocks must be aligned on a word (even address) boundary.

In general, the attached system issues a command to the Adapter by loading the request in the SCB and interrupting the Adapter. The Adapter will then download the command (and any required parameters) through the System Interface DMA channel. If the SCB REQUEST bit (bit 4) of the Interrupt Register is set, the Adapter will interrupt the attached system after the command has been downloaded, indicating to the attached system that the SCB is available for additional commands. then the SCB is available for use. If the Command Field is non-zero, an EXECUTE Interrupt request was issued or the SCB was altered in preparation for an EXECUTE Interrupt request subsequent to the SCB REQUEST. If SCB REQUEST is desired, it is recommended that either the SCB REQUEST be issued coincident with an EXECUTE Interrupt Request, or that the SCB alteration and EXECUTE Interrupt Request be performed only in response to SCB CLEAR.

A maximum of three commands may be executed simultaneously within the Adapter. A fourth command will not begin execution until there are less than three commands executing simultaneously. There may not be more than one transmit or receive command executed at one time. Thus the Adapter may be executing a TRANSMIT command, a RECEIVE command, and one other command.

#### 4.4.6.2 Status Reporting : The System Status Block

The System Status Block (SSB) is eight bytes in length. It is the block in which the Adapter returns RING STATUS, COMMAND REJECT STATUS, and status upon completion of Adapter commands. The Adapter will always DMA write the entire eight bytes regardless of the actual length of the returned status. The unspecified status fields should be ignored in this case. The SSB is not used to return status for frame commands. The frame status information can be obtained in the parameter lists associated with RECEIVE and TRANSMIT commands. The SSB format is defined in Figure 4-33.

| SSB ADDRESS | + 0 | COMMAND  |  |
|-------------|-----|----------|--|
|             | + 2 | STATUS 0 |  |
|             | + 4 | STATUS 1 |  |
|             | + 6 | STATUS 2 |  |

#### FIGURE 4-33. SYSTEM STATUS BLOCK FORMAT

The Command field is written to the SSB by the Adapter and is used to identify either RING STATUS, COMMAND REJECT STATUS, or the status of a general command. The Status fields contain the actual status information for the Command field.

Following the DMA operation to write the status information to the SSB, the Adapter will interrupt the attached system to indicate that the SSB contains valid status information. The attached system software should reset the Adapter-to-system interrupt and communicate to the Adapter that the SSB is clear and available for additional status posting. This is done by writing a one to the INTERRUPT ADAPTER and SSB CLEAR and a zero to the RESET SYSTEM INTERRUPT bit (bits 2 and 8 respectively) of the Interrupt Register.

#### **RING STATUS Interrupt**

The SSB will be loaded with the current ring status and an interrupt posted to the attached system when any of the following error interrupt conditions occur:

- 1. The Adapter detects a signal loss on the ring.
- The Adapter is transmitting or receiving beacon frames to/from the ring. This interrupt condition may be disabled by setting bit 1 of the OPEN command options.
- 3. The Adapter transmits a Report Error MAC Frame. This interrupt error condition may be disabled by setting bit 2 of the OPEN command options.
- 4. An open or short circuit fault is detected by the Adapter.

|    | ВІТ        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                              |
|----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 | BIT O      | SIGNAL LOSS. Bit 0, when set to one indicates that the Adapter has detected a loss of signal on the ring.                                                                                                                                                                                                                                                                                                |
|    | BIT 1      | HARD ERROR. Bit 1, when set to one, indicates that the Adapter is presently transmitting or receiving beacon frames to or from the ring.                                                                                                                                                                                                                                                                 |
|    | BIT 2      | SOFT ERROR. Bit 2, when set to one, indicates that the Adapter has transmitted a Report Error MAC frame.                                                                                                                                                                                                                                                                                                 |
|    | BIT 3      | TRANSMIT BEACON. Bit 3, when set to one, indicates that the Adapter is transmitting beacon frames to the ring.                                                                                                                                                                                                                                                                                           |
|    | BIT 4      | LOBE WIRE FAULT. Bit 4, when set to one, indicates that the Adapter has detected<br>an open or short circuit in the lobe data path. The Adapter will be closed and at the<br>state following Adapter initialization (waiting for an SCB command). The Attached<br>System must wait 500 milliseconds before attempting to execute another OPEN<br>command.                                                |
|    | BIT 5      | AUTO-REMOVAL ERROR. Bit 5, when set to one, indicates that the Adapter has detected an internal hardware error following the Beacon Auto-removal process and has de-inserted from the ring. The Adapter will be closed and at the state following Adapter initialization (waiting for an SCB command). The Attached System must wait 500 milliseconds before attempting to execute another OPEN command. |
|    | BIT 6      | RESERVED. This bit is undefined.                                                                                                                                                                                                                                                                                                                                                                         |
|    | BIT 7      | REMOVE RECEIVED. Bit 7, when set to one, indicates that the Adapter has received<br>a Remove Ring Station MAC frame request. The Adapter will be closed and at the<br>state following Adapter initialization (waiting for an SCB command). The Attached<br>System must wait 500 milliseconds before attempting to execute another OPEN<br>command.                                                       |
|    | BIT 8      | COUNTER OVERFLOW. Bit 8, when set to one, indicates that an Attached Product Counter has been incremented from 254 to 255.                                                                                                                                                                                                                                                                               |
|    | BIT 9      | SINGLE STATION. Bit 9, when set to one, indicates that the Adapter has sensed that it is the only station on the ring. This bit will be reset to zero when another station inserts into the ring.                                                                                                                                                                                                        |
|    | BIT 10     | RING RECOVERY. Bit 10, when set to one, indicates that the Adapter is either<br>transmitting or receiving Claim Token MAC frames. This bit will be reset to zero when<br>the Adapter receives a Ring Purge MAC frame.                                                                                                                                                                                    |
|    | BITS 11-15 | RESERVED. Bits 11-15 will be set to zero.                                                                                                                                                                                                                                                                                                                                                                |

## TABLE 4-24. RING STATUS FIELD BIT FUNCTIONS

.

#### COMMAND REJECT Status Interrupt

The SSB will be loaded with COMMAND REJECT STATUS if the Command Field or Address Field of the SCB are in error. The format of the SSB in this situation is shown in Figure 4-36. The Command Field of the SSB will be set to >0002. The Reject Command will be loaded with the Command Field of the offending SCB. Figure 4-37 defines the bit position within the Reject Reason Field.



FIGURE 4-36. COMMAND REJECT SSB FORMAT

ADAPTER CHECK information may be obtained by writing the 16-bit Address Register with the address >05E0 and then reading the next consecutive eight bytes through the Data/Auto-increment register. The Adapter check status format is shown in Figure 4-38. The bit assignments are illustrated in Figure 4-39.





FIGURE 4-38. ADAPTER CHECK STATUS FORMAT



Table 4-26 defines the bits in the 16-bit Adapter Check Field:

| BIT    | DEFINITION                                                                                                                                                                                                                       |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT 11 | RING OVERRUN. Bit 11 is set to one if the Adapter detects an internal DMA overrun when receiving from the ring.                                                                                                                  |
| BIT 12 | INVALID INTERRUPT. Bit 12 is set to one if an unrecognized interrupt was generated internal to the Adapter. Parameters 0-2 will contain the Communications Processor registers R13, R14, and R15, respectively.                  |
| SIT 13 | INVALID ERROR INTERRUPT. Bit 13 is set to a one if an unrecognized error interrupt was generated. Parameters 0-2 will contain Adapter registers R13, R14, R15.                                                                   |
| BIT 14 | INVALID XOP. Bit 14 is set to one if an unrecognized XOP request was generated<br>in the Communications Processor's code. Parameters 0-2 will contain the<br>Communications Processor registers R13, R14, and R15, respectively. |
| BIT 15 | RESERVED. This bit should be ignored.                                                                                                                                                                                            |

## TABLE 4-26. ADAPTER CHECK BIT DEFINITIONS (concluded)

## 4.4.7 Adapter Commands

This section describes the Adapter SCB commands and subsequent error reporting. Table 4-27 lists the available Adapter commands.

| TABLE 4-27. ADAPTER | COMMAND | SUMMARY |
|---------------------|---------|---------|

| FUNCTION               | COMMAND |
|------------------------|---------|
| OPEN                   | >0003   |
| TRANSMIT               | >0004   |
| TRANSMIT HALT          | >0005   |
| RECEIVE                | >0006   |
| CLOSE                  | >0007   |
| SET GROUP ADDRESS      | >0008   |
| SET FUNCTIONAL ADDRESS | >0009   |
| READ ERROR LOG         | >000A   |
| READ ADAPTER BUFFER    | >000B   |



#### FIGURE 4-41. OPEN PARAMETER LIST



| ВҮТЕ      |         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BYTE 0, 1 | OPEN OP | TIONS. The bit functions of the Open Options field are provided below:                                                                                                                                                                                                                                                                                                                                                        |
|           | ΒΙΤ Ο   | WRAP INTERFACE. Setting bit 0 to one on OPEN negates the Ring<br>Insertion Process and causes all user transmit data to appear as<br>user receive data. The data is transmitted on the lobe from the<br>attached product to the wiring concentrator. This option can be<br>used for system interface debug, system interface DMA testing,<br>or lobe media testing. A CLOSE command must be issued to<br>terminate WRAP mode. |
|           | BIT 1   | DISABLE HARD ERROR. If bit 1 is set to a one, the Ring Status<br>HARD ERROR and TRANSMIT BEACON Interrupts will not be<br>generated.                                                                                                                                                                                                                                                                                          |
|           | BIT 2   | DISABLE SOFT ERROR. If bit 2 is set to a one, the Ring Status SOFT ERROR Interrupt will not be generated.                                                                                                                                                                                                                                                                                                                     |

| BYTE        | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BYTES 8-11  | GROUP ADDRESS. This 32-bit field specifies the Group Address and will cause the<br>Adapter to receive messages that are sent to the Group Address. The GROUP<br>ADDRESS can be any value. Bit 0 is ignored by the Adapter. Group Address recognition<br>is disabled by specifying the GROUP ADDRESS as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| BYTES 12-15 | FUNCTIONAL ADDRESS. This 32-bit field specifies the Functional Address Mask and will cause the Adapter to receive messages that are sent to the Functional Address.<br>FUNCTIONAL ADDRESS bits 0 (the most significant bit), 30 and 31 are ignored by the Adapter. A zero value disables the Functional Address feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| BYTES 16-17 | RECEIVE LIST SIZE. This 16-bit field indicates the number of bytes the Adapter will read when obtaining a Receive List from the attached system. A decimal value of 0, 14, 20, or 26 is required. If zero, the default value of 26 is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| BYTES 18-19 | TRANSMIT LIST SIZE. This 16-bit field indicates the number of bytes the Adapter will read when obtaining a Transmit List from the attached system. A decimal value of 0, 14, 20, or 26 is required. If zero, the default value of 26 is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| BYTES 20-21 | BUFFER SIZE. This 16-bit field indicates the Adapter's internal buffer size in bytes.<br>BUFFER SIZE must be greater than or equal to 96. The three low-order bits must be<br>zero. If this field is zero, a default value of 112 bytes is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| BYTES 22-23 | EXPANSION RAM START ADDRESS. This 16-bit parameter defines an expansion RAM start address within the Adapter. This additional RAM may be used for transmit and/or receive buffers. If this field is zero, no external RAM is defined within the Adapter. If bit 15 is set to one, the existing internal TMS38010 RAM will not be used for transmit or receive buffers, defaulting to the expansion RAM. External RAM expansion must fall within the address range >1000 to >BFFF. The RAM start address must be on an eight-byte boundary minus two bytes (bits 13 and 14 are "11"). For example, if the expansion RAM starts at >4000, this parameter would be>4006. The expansion RAM and decode logic are tested, but if bad parity is detected, an ADAPTER CHECK Parity Error will be issued. |
| BYTES 24-25 | EXPANSION RAM END ADDRESS. This 16-bit field specifies the ending address of<br>Adapter expansion RAM. If the EXPANSION RAM START ADDRESS is zero, this field<br>is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| BYTE 26     | TRANSMIT BUFFER MINIMUM COUNT. This byte parameter contains the number<br>of Adapter buffers that are to be reserved as transmit buffers. These buffers will be<br>reserved for transmit only and will never be used for receive. If zero is specified, no<br>buffers are reserved for transmit. The minimum transmit buffer count must be equal<br>to or less than the transmit maximum buffer count (byte 27).                                                                                                                                                                                                                                                                                                                                                                                  |
| BYTE 27     | TRANSMIT BUFFER MAXIMUM COUNT. This byte parameter contains the maximum<br>number of Adapter buffers that are to be used for transmit. A minimum of two buffers<br>must be available for receive. If zero, a default value of six is used. The product of<br>TRANSMIT BUFFER MAXIMUM COUNT and (BUFFER SIZE $-8$ ) determines the<br>maximum size frame that the Adapter can transmit.                                                                                                                                                                                                                                                                                                                                                                                                            |
| BYTES 28-31 | PRODUCT ID ADDRESS. This 32-bit field contains a 24-bit address of the attached system Product ID. Eighteen bytes are read starting from the location specified during the OPEN command processing. After the OPEN command is complete, these 18 bytes in attached system memory may be released for other purposes. The bytes read are included in the product ID subvector of the Report Station Attachment MAC frame. This frame is transmitted in response to the Request Station Attachment MAC frame.                                                                                                                                                                                                                                                                                       |

# TABLE 4-28. OPEN PARAMETER FUNCTIONS (concluded)

| BITS |       |     | OPEN COMMAND PHASES |                            |
|------|-------|-----|---------------------|----------------------------|
| 8    | 9     | 10  | 11                  | UPEN COMMAND PRASES        |
| 0    | 0     | 0   | 1                   | Lobe Media Test            |
| 0    | 0     | 1   | 0                   | Physical Insertion         |
| .0   | 0     | 1   | 1                   | Address Verification       |
| 0    | 1     | . 0 | 0                   | Participation in ring poll |
| 0    | 1     | 0   | 1                   | Request Initialization     |
|      | BI    | TS  |                     |                            |
| 12   | 13    | 14  | 15                  | OPEN ERROR CODES           |
| ο    | 0     | о   | 1                   | Function Failure           |
| 0    | · · O | 1   | 0                   | Signal Loss                |
| 0    | 1     | . 0 | 1                   | Timeout                    |
| 0    | 1     | 1   | 0                   | Ring Failure               |
| 0    | 1     | 1   | 1                   | Ring Beaconing             |
| 1 -  | 0     | 0   | 0                   | Duplicate Node Address     |
|      | 0     | 0   | 1                   | Request Initialization     |
| 1    |       |     |                     | Remove Received            |

## TABLE 4-30. OPEN PHASES AND OPEN ERROR CODES



FIGURE 4-43. ADAPTER INTERNAL BUFFER FORMAT

#### **Buffer Allocation**

Without memory expansion, the Adapter has 1792 bytes of RAM available for a buffer pool for both the reception of frames from the ring media and transmission of frames to the ring media. When the attached system requests a frame transmission, buffers are taken from the buffer pool one at a time until the frame has been transferred to the Adapter. The user can specify a maximum number of these buffers to be used for transmission. The rest are dedicated receive buffers.

The TRANSMIT BUFFER MAXIMUM COUNT of the OPEN parameters must leave at least two buffers available to receive frames. A maximum of two transmit frames can be processed simultaneously by the Adapter. One will be enqueued for transmission while the other is transferred across the System Interface, or both frames can be enqueued for transmission.

The maximum number of buffers that can be taken for frame transmission is specified in the TRANSMIT BUFFER MAXIMUM COUNT of the OPEN parameters. If the system requests transmission of a single frame that causes the number of buffers required to transmit the frame, to exceed the TRANSMIT BUFFER MAXIMUM COUNT, the TRANSMIT command will be terminated with LIST ERROR.

#### **Buffer Size**

The 1792 bytes of RAM for a buffer pool will configure into sixteen 112-byte buffers. The default TRANSMIT MAXIMUM COUNT is six, allowing a transmit frame maximum information field size of 600 bytes including a 32 byte frame header and 4 byte CRC field. The attached system can alter the buffer size with the OPEN Command BUFFER SIZE parameter.

| FRAME                  | FIELD                                                                                                                                                                                                                                                                                                                                                              |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| AC                     | ACCESS CONTROL FIELD. This control field consists of the following bit functions:                                                                                                                                                                                                                                                                                  |  |  |
|                        | BITS 0-2 ACCESS PRIORITY. Bits 0-2 select the Access Priority for the frame.<br>This value (0-3) must be less than or equal to the Allowed Access<br>Priority.                                                                                                                                                                                                     |  |  |
|                        | BITS 3-7 RESERVED. These bits should be reset to zero.                                                                                                                                                                                                                                                                                                             |  |  |
| FC                     | FRAME CONTROL FIELD. This 8-bit field is defined in detail in Section 3. If the MAC Indicator bit is set to zero, the Enabled Function Class parameter is used to validate the Major Vector Source Class.                                                                                                                                                          |  |  |
| DESTINATION<br>ADDRESS | This field is 48 bits wide and contains the address of the destination. The address format for this field is explained in Section 3. The address contained within this six-byte field must be organized in system memory with the highest order byte occupying the lowest system byte address and the lowest order byte occupying the highest system byte address. |  |  |
| SOURCE ADDRESS         | This field is ignored with the exception of byte 0 bit 0 (the Routing Information<br>Indicator). The Node Address that is supplied by the Burned-in Address (BIA)<br>or passed during the OPEN command will be used for the remaining bits of the<br>source address of the frame.                                                                                  |  |  |
| ROUTING FIELD          | The Routing Field must be included if bit O of the Source Address field is set to one.                                                                                                                                                                                                                                                                             |  |  |
| DATA                   | The Data portion is transmitted as specified by the attached system. The CRC,<br>Ending Delimiter, and FS are appended to the data by the Adapter.                                                                                                                                                                                                                 |  |  |

# TABLE 4-32. ATTACHED SYSTEM FRAME FIELDS

## Transmit Command Block

The TRANSMIT command will be rejected with Adapter COMMAND REJECT STATUS if the Adapter has not been opened, if there is already an executing TRANSMIT command, or if the address passed in the SCB is not aligned on a 16-bit boundary.

The System Command Block for a TRANSMIT command is shown in Figure 4-45.

SCB ADDRESS

| +0 | >0004          |
|----|----------------|
| +2 | ADDRESS (HIGH) |
| +4 | ADDRESS (LOW)  |

FIGURE 4-45. TRANSMIT SCB

| <b>TABLE 4-33</b> . | TRANSMIT | PARAMETER | LIST FIELDS |
|---------------------|----------|-----------|-------------|
|                     |          |           |             |

| FIELD           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FORWARD POINTER | This 32-bit field contains a 24-bit address which is a pointer to the next Transmit<br>Parameter List in the chain. When this address is ODD, it denotes that the current<br>Transmit List is the last in the chain. The Adapter will continue to process Transmit<br>Lists until it reads an ODD address. It will then wait for the last frame (list with<br>ODD address) to be transmitted onto the ring. If the system updates the FORWARD<br>POINTER before the last frame is transmitted, the Adapter will continue to process<br>the Transmit Lists. If not, the TRANSMIT command will complete and another<br>must be issued to continue. The system must update the FORWARD POINTER<br>from the most significant byte to the least significant byte to ensure that the<br>address is valid before changing to an EVEN address. Frames, not lists that define<br>partial frames, should be added to the chain. The FORWARD POINTER should<br>not be initialized to point to itself, as problems may occur due to<br>the pipelined nature of list processing employed by the Adapter. Transmit Lists<br>must be aligned on 16-bit boundaries. The Adapter will not alter this parameter. |
| FRAME SIZE      | This 16-bit field contains the number of bytes to be transmitted as a frame. The FRAME SIZE value includes AC/FC, DESTINATION and SOURCE ADDRESS, the Routing Field, and the Information Field. FRAME SIZE does not include CRC, FS, or EDEL. This parameter is valid only for the Transmit List that has the FRAME START bit set, however, FRAME SIZE must NOT be zero in any list. The Adapter will not alter this parameter. A frame size of zero is not valid. The maximum frame size which can be transmitted is (BUFFER SIZE $-8$ ) × TRANSMIT BUFFER MAXIMUM COUNT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| DATA COUNT      | This 16-bit field contains the number of bytes to be transmitted starting from<br>the address defined in the DATA ADDRESS parameter. There can be a maximum<br>of three DATA COUNT/DATA ADDRESS parameters to provide a gather write<br>capability per Transmit List (not frame). If Bit 0 is zero, it is the last DATA COUNT<br>in the Transmit List. Bit 0 of the third DATA COUNT is ignored. A DATA COUNT<br>of 0 is permitted (with or without Bit 0 set). The sum of the used DATA COUNT<br>parameters must equal the FRAME SIZE specified on the Start of Frame List. The<br>DATA COUNT can be even or odd. The Adapter will not alter this parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DATA ADDRESS    | This 32-bit field contains the 24-bit address of the data to be transmitted. DATA ADDRESS may be even or odd. The Adapter will not alter this parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRANSMIT CSTAT  | TRANSMIT COMMAND/STATUS. This 16-bit parameter is set by the attached system when the Transmit List is created. It is over-written by the Adapter to report frame completion status. When initially set by the attached system, this parameter field is referred to as the TRANSMIT CSTAT REQUEST field. After a frame completes transmission, the Adapter will overwrite bits in this field only in the list which starts the frame. These bits indicate the completion status of the frame. This parameter field is referred to as the TRANSMIT CSTAT COMPLETE. Note that command and status information within the TRANSMIT CSTAT field is associated with frames and not the TRANSMIT command directly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### Transmit Completion

An interrupt will be generated for the TRANSMIT command when:

- All the frames specified by the Transmit Parameter List Chain have been transmitted, or
- The TRANSMIT HALT command has completed, or
- A frame has been transmitted that had FRAME INTERRUPT set in CSTAT, or
- A list error is detected.

The SSB will be loaded as shown in Figure 4-47.



#### FIGURE 4-47. TRANSMIT SSB

The Transmit Complete Field bit definitions are provided in the following table:

The attached system can create a chain of a fixed number of Transmit Lists, set the last list FORWARD POINTER to the address of the first list, and manipulate the VALID bits to initiate transmission.

When the Adapter reads a Frame Start List with the VALID bit reset to zero, it will suspend processing until a TRANSMIT VALID Interrupt Request is issued by the system by writing to the INTERRUPT ADAPTER (bit 0) and the TRANSMIT VALID (bit 7) bits of the Interrupt register. The system is not notified of this condition. The TRANSMIT VALID Interrupt should be issued when changing one or more VALID bits from zero to one, when the list is on the Transmit Chain.

The TRANSMIT VALID interrupt can be issued at any time and the Adapter will ignore the interrupt if it is not waiting for a VALID bit transition.

If a fixed Transmit Chain technique is utilized and more than one list is used to transmit a single frame, lists that do not have the FRAME START bit set should have the VALID bit reset to zero. Since the Adapter does not alter the CSTAT field for lists that are not Start of Frame, re-validating of the start of frame list will also release the remaining frame lists if the VALID bits were initially set.

A chain should not be made with a one frame list. Due to the pipelined nature of transmit list processing, (i.e. the first frame is transmitted while the second frame is concurrently DMAed from system memory) this technique can cause the Adapter to erroneously send the same frame twice.

The DATA ADDRESS parameters in the Transmit List can be on even or odd byte boundaries. If the Adapter is to read data from an even byte system address to an internal odd byte address (due to an odd Data Count), it will transfer a single byte and transfer the remaining data starting at an odd system address.

Since Transmit Lists can be added dynamically to the Transmit Chain, a test should be made following COMMAND COMPLETE to determine if the Adapter has processed all frames that the attached system has placed on the chain. If frames have been added to the chain subsequent to the TRANSMIT command, the FORWARD POINTER at the address contained in LIST ADDRESS should be examined following COMMAND COMPLETE. If the FORWARD POINTER is ODD, all frames have been transmitted. If the FORWARD POINTER is EVEN, another TRANSMIT command should be executed with the SCB pointer to the Transmit List Chain set equal to that FORWARD POINTER.

#### Transmit List Examples

Three examples (Figures 4-48 to 4-50) of possible list formats will be illustrated and all result in the transmission of a single 400-byte frame. Figure 4-50 is configured such that the attached system buffer space is appended to a 14-byte list.

The fourth example (Figure 4-51) illustrates two lists chained together to form the Transmit Chain for transmission of two frames.



#### FIGURE 4-49. TRANSMIT LIST FORMAT: EXAMPLE 2

The 32-bit field following the COMMAND field of the SCB is read by the Adapter, but ignored.

#### 4.4.7.4 RECEIVE Command

The RECEIVE command is used to receive frames from other stations on the ring. This command normally is issued only once (after OPEN), since receive data is dynamically added to a Receive Parameter List Chain. The RECEIVE command can be terminated by issuing the CLOSE command.

The logical format of received frames passed across the system interface is identical to the logical format of transmit frames, as shown in Figure 4-44.

The AC and FC, destination address and source address fields, are transferred to the attached system as they were received from the ring.

The Routing Field is passed to the attached system for all frames, if received. If the PAD ROUTING FIELD option is specified during OPEN, the routing field will be padded to 18 bytes. If the frame does not contain a Routing Field the field will still be padded to 18 bytes. The padding will not alter the contents of the system's data buffer.

The RECEIVE command will be rejected with Adapter COMMAND REJECT STATUS under the following conditions:

- If the Adapter has not been opened, or
- If there is already an executing RECEIVE command, or
- If the address passed in the SCB is not word aligned.

#### **RECEIVE Command Block**

The SCB for a RECEIVE command is shown in Figure 4-53.



#### FIGURE 4-53. RECEIVE COMMAND SCB

The 32-bit ADDRESS field contains a 24-bit address pointer to a Receive Parameter List Chain. The high-order byte of this field is ignored. This address must be word-aligned.

#### **RECEIVE Parameter List**

The attaching system creates a chained Receive Parameter List as shown in Figure 4-54. The address of the Receive Parameter list is in the RECEIVE command SCB. A single Receive Parameter List cannot be used to receive more than one frame. Several Receive Parameter Lists can be used to receive a single frame.

The Receive Parameter List is a 14, 20 or 26-byte data structure as shown in Figure 4-54.

| POINTER         | DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| FORWARD POINTER | This 32-bit field contains a 24-bit address pointer to the next RECEIVE Parameter<br>List in the chain. When this address is odd, it denotes that the current RECEIVE<br>Parameter List is the last in the chain. The Adapter will DMA write a received<br>frame into the address(es) specified in the RECEIVE List and then check the<br>FORWARD POINTER. If it is odd, the Adapter will interrupt the system with a<br>request to place additional lists on the chain. The Adapter will not terminate the<br>RECEIVE command and will wait for a RECEIVE CONTINUE Interrupt Request<br>to resume the receive operation. The attached system must update the FORWARD<br>POINTER from the most significant byte to the least significant byte to ensure<br>that the address is valid before changing to an EVEN address. Receive Lists must<br>be aligned on 16-bit boundaries. The Adapter will not alter this parameter.                                         |  |  |
| FRAME SIZE      | This 16-bit field contains the number of bytes in the received frame. The Adapter will store this count in the Receive List which starts a new frame. FRAME SIZE includes AC, FC, Destination and Source Address, Routing Field (if any), pad length (if PAD ROUTING FIELD specified), and the Data Field. FRAME SIZE does not include CRC, FS, or EDEL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| DATA COUNT      | This 16-bit field contains the maximum number of bytes that can be stored starting at the address defined in the DATA ADDRESS parameter. There can be a maximum of three DATA COUNT/DATA ADDRESS parameters to provide a scatter write capability per Received List (not frame). If bit 0 is cleared, it is the last DATA COUNT in the Receive List. Bit 0 of the third DATA COUNT is ignored. A zero DATA COUNT is permitted (with or without Bit 0 set). The DATA COUNT can be even or odd. The Adapter will not alter this parameter.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                 | If the PAD ROUTING FIELD option is specified during the OPEN command, then<br>the first DATA COUNT in a Receive List used for start of frame must be at least<br>32. This allows space for the AC, FC, DESTINATION ADDRESS, SOURCE<br>ADDRESS, and the ROUTING FIELD which will be padded to 18 bytes. If the<br>DATA COUNT is less than 32, the option will be voided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| DATA ADDRESS    | This 32-bit field contains the address of the data to be received. DATA ADDRESS may be even or odd. The Adapter will not alter this parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| RECEIVE CSTAT   | RECEIVE COMMAND/STATUS. This 16-bit parameter is set by the attached system when the Receive List is created and is over-written by the Adapter to report frame completion status. When initially set by the attached system, this parameter field is referred to as the RECEIVE CSTAT REQUEST field. After receiving a frame, the Adapter will overwrite bits in this field only in the list which starts a frame and the list which ends a frame. However, if the last list used contained an odd FORWARD POINTER, then this field will not be written until additional lists are added to the chain (FORWARD POINTER made even and RECEIVE CONTINUE written to the Interrupt Register). These bits indicate the completion status of the frame. This parameter field is referred to as the RECEIVE CSTAT COMPLETE. Note that command and status information within the RECEIVE CSTAT field is associated with frames and not directly with the RECEIVE command. |  |  |

## TABLE 4-35. RECEIVE PARAMETER LIST FIELD DEFINITIONS

## **RECEIVE Completion**

An interrupt will be generated for the RECEIVE command when the Receive Parameter List chain has ended (odd address in FORWARD POINTER) or when a frame is copied into a list that has Frame Interrupt set in the CSTAT parameter. Note that the RECEIVE command NEVER terminates but rather enters a suspended state waiting for the RECEIVE VALID or the RECEIVE CONTINUE bits of the Interrupt register to be set.

The SSB upon receive completion will be loaded as shown in Figure 4-55.



FIGURE 4-55. RECEIVE COMMAND SSB

The RECEIVE COMPLETE Field bit definitions are provided in Table 4-36.

#### TABLE 4-36. RECEIVE COMPLETE FIELD BIT DEFINITIONS

| BIT       | DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ВІТ О     | FRAME COMPLETE. Bit 0 is set to one to indicate that a frame has been received and the FRAME INTERRUPT or INTERFRAME WAIT bit was set in CSTAT. Since frames can be received and transferred faster than the attached system can respond to the interrupts and/or faster than the Adapter can cause the interrupts, the FRAME COMPLETE interrupt can report the completion of more than one frame at a time. The 32-bit LIST ADDRESS will contain the address of the last Receive List of the last frame transferred to the system. If lists with the FRAME INTERRUPT bit set are intermixed with lists that do not have FRAME INTERRUPT set, FRAME COMPLETE can include frames that did not have FRAME INTERRUPT set. FRAME COMPLETE will not be set with the RECEIVE SUSPENDED bit also set. |  |
| BIT 1     | RECEIVE SUSPENDED. Bit 1 is set to one when the Adapter detects an odd<br>address in the Receive Parameter List Chain. LIST ADDRESS will contain the<br>address of the list that has an odd FORWARD POINTER. The attached system<br>must update the FORWARD POINTER and issue a RECEIVE CONTINUE<br>Interrupt Request in order to continue. RECEIVE SUSPENDED will not be set<br>with the FRAME COMPLETE bit also set.                                                                                                                                                                                                                                                                                                                                                                         |  |
| BITS 2-15 | RESERVED. Bits 2-15 are reset to zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

The examples (Figure 4-48 to Figure 4-51) for Transmit Parameter List Formats can also be applied to Receive Parameter Lists Formats.

An attached system can create a chain of a fixed number of Receive Parameter Lists by setting the last list FORWARD POINTER to the address of the first list, and manipulate the VALID bits appropriately to initiate reception.

#### **CLOSE Command Block**

The SCB for a CLOSE command is shown in Figure 4-56.

| SCB ADDRESS | + 0 | >0007 |
|-------------|-----|-------|
|             | + 2 |       |
|             | + 4 |       |

#### FIGURE 4-56. CLOSE COMMAND SCB

The 32-bit field following the COMMAND field is read by the Adapter, but ignored.

#### **CLOSE** Completion

Upon close completion the SSB will be loaded with Close Completion status as shown in Figure 4-57.

SSB ADDRESS

| + 0 | >0007            |
|-----|------------------|
| + 2 | CLOSE COMPLETION |

#### FIGURE 4-57. CLOSE COMMAND SSB

Table 4-37 describes the CLOSE COMPLETION field bit definitions.

#### TABLE 4-37. CLOSE COMPLETION FIELD BIT DEFINITIONS

| ВІТ       | DEFINITION                                                               |  |
|-----------|--------------------------------------------------------------------------|--|
| BITO      | ADAPTER CLOSED. Bit 0 is set to one when the CLOSE command is completed. |  |
| BITS 1-15 | RESERVED. Bits 1-15 are reset to zero.                                   |  |

## 4.4.7.6 SET GROUP ADDRESS Command

The SET GROUP ADDRESS command is used to set the Adapter Group Address if it is to be changed after OPEN. The SET GROUP ADDRESS command will be rejected with COMMAND REJECT STATUS if the Adapter is not open.

#### SET GROUP ADDRESS Command Block

The SCB for a SET GROUP ADDRESS command is shown in Figure 4-58.

SCB ADDRESS

| + 0 | >0008                |
|-----|----------------------|
| + 2 | GROUP ADDRESS (HIGH) |
| + 4 | GROUP ADDRESS (LOW)  |

#### FIGURE 4-58. SET GROUP ADDRESS COMMAND SCB

The 32-bit address following the COMMAND field in the SCB is the Group Address and is stored in the Adapter Group Address Register. Bit zero is ignored.

Table 4-39 describes the SET FUNCTIONAL ADDRESS Completion field bit definitions.

## TABLE 4-39 SET FUNCTIONAL ADDRESS COMPLETION FIELD BIT DEFINITIONS

| ВІТ       | DEFINITION                                                                           |  |  |
|-----------|--------------------------------------------------------------------------------------|--|--|
| BITO      | COMMAND COMPLETE. Bit 0 is set when the SET FUNCTIONAL ADDRESS command is completed. |  |  |
| BITS 1-15 | RESERVED. Bits 1-15 are reset to zero.                                               |  |  |

## 4.4.7.8 READ ERROR LOG Command

The READ ERROR LOG command is used to read and reset the Adapter Attached Product Error Log. After READ ERROR LOG command completion, the Error Log will be all zeros.

## READ ERROR LOG Command Block

The SCB for a READ ERROR LOG command is shown in Figure 4-62.

| SCB ADDRESS | + 0 | >000A          |
|-------------|-----|----------------|
|             | + 2 | ADDRESS (HIGH) |
|             | + 4 | ADDRESS (LOW)  |

## FIGURE 4-62. READ ERROR LOG COMMAND SCB

The 32-bit ADDRESS field contains a 24-bit starting address location where the 14-byte Error Log will be written in attached system memory. The 14-byte Error Log table is shown in Figure 4-63. See Table 4-40 for a description of these error counts.

| BYTE | + 0  | LINE ERROR            | RESERVED                    |
|------|------|-----------------------|-----------------------------|
|      | + 2  | BURST ERROR           | ARI/FCI ERROR               |
|      | + 4  | RESERVED              | RESERVED                    |
|      | + 6  | LOST FRAME<br>ERROR   | RECEIVE<br>CONGESTION ERROR |
|      | + 8  | FRAME COPIED<br>ERROR | RESERVED                    |
|      | + 10 | TOKEN ERROR           | RESERVED                    |
|      | + 12 | DMA BUS ERRORS        | DMA PARITY ERRORS           |

#### **FIGURE 4-63. ERROR LOG TABLE**

#### **READ ERROR LOG Completion**

Upon completion of the READ ERROR LOG command, the SSB will be loaded with READ ERROR LOG completion status as shown in Figure 4-64.



#### FIGURE 4-64. READ ERROR LOG COMMAND SSB

## Table 4-41 describes the READ ERROR LOG COMPLETION field bit definitions.

## TABLE 4-41. READ ERROR LOG COMPLETION FIELD BIT DEFINITIONS

| ВІТ       | DEFINITION                                                                          |
|-----------|-------------------------------------------------------------------------------------|
| BITO      | COMMAND COMPLETE. Bit 0 is set to one when the READ ERROR LOG command is completed. |
| BITS 1-15 | RESERVED. Bits 1-15 are reset to zero.                                              |

#### 4.4.7.9 READ ADAPTER BUFFER Command

The READ ADAPTER BUFFER command is used to transfer Adapter storage across the System Interface to attached system memory.

#### **READ ADAPTER BUFFER Command Block**

The SCB for a READ ADAPTER BUFFER command is shown in Figure 4-65.

SCB ADDRESS

| + 0 | >000B   |
|-----|---------|
| + 2 | ADDRESS |
| + 4 | ADDRESS |

#### FIGURE 4-65. READ ADAPTER BUFFER COMMAND SCB

The 32-bit ADDRESS field contains a 24-bit address pointer to buffer space in the attached system memory. The system buffer space is shown in Figure 4-66.



## FIGURE 4-66. READ ADAPTER SYSTEM BUFFER SPACE

The 16-bit DATA COUNT field contains the number of bytes to read from the Adapter. The data will be stored starting at the DATA COUNT location which is at the beginning of the system's buffer space. Table 4-43 describes the READ ADAPTER BUFFER Completion field bit definitions.

| BIT       | DEFINITION                                                                        |
|-----------|-----------------------------------------------------------------------------------|
| BITO      | COMMAND COMPLETE. Bit 0 is set when the READ ADAPTER BUFFER command is completed. |
| BITS 1-15 | RESERVED. Bits 1-15 are reset to zero.                                            |

## TABLE 4-43. READ ADAPTER BUFFER COMPLETION FIELD BIT DEFINITIONS

الذ≱ديدي

## 4.5 Ring Interface

Interface of the Adapter to the twisted pair cabling is via a Ring Interface circuit (RI), containing two bipolar MSI circuits and several discrete components. This section describes briefly the function of the Ring Interface circuit. The "TMS38051 and TMS38052 Ring Interface Circuits" data sheet should be consulted for additional detail on electrical characteristics.

## 4.5.1 TMS38051 and TMS38052 Components

The two bipolar MSI chips are an analog chip set which provide the IEEE 802.5 compatible interface functions required to transmit and receive data between the TMS38020 Protocol Handler (PH) and the token ring cabling.

These chips are referred to as the TMS38051 and the TMS38052; the TMS38051 Transceiver provides the transmit and receive functions while the TMS38052 Controller provides ring interface control functions.

The functional block diagram of the ring interface and the division of this function between the TMS38051 and the TMS38052 is illustrated in Figure 4-68.

## 4.5.2 Ring Interface Interconnect Schematic

Figure 4-69 illustrates a schematic suitable for implementating the ring interface function. Included in this schematic are all the necessary discrete components in addition to a 74LS164 and a 512 x 4 PROM for implementing the Adapter Burned-in-address (BIA), and a 74LS122 which serves as a watchdog timer.

Table 4-44 provides a list of discrete component values, tolerances, and part types.



FIGURE 4-69. RING INTERFACE SCHEMATIC

4-118

The Adapter's program code toggles the PHNSRT line every 10 milliseconds whenever an inserted condition is desired. This maintains the state of NSRT active-low. If a condition exists which prevents the Communications Processor from toggling the PHNSRT signal, the one-shot times out and the Adapter is physically de-inserted from the ring.

This feature is added as an enhancement to ring reliability, avoiding the possibility that clock failure or code problems within an Adapter will cause ring corruption. If errors occur such that the TMS38010 Communications Processor cannot maintain a "heartbeat" on the PHNSRT line, the Adapter is automatically de-inserted from the ring.

#### 4.5.4 Burned-in Address

The 512 x 4 PROM and the 74LS164 implement the burned-in address feature of the Adapter. This PROM is read by the Adapter upon power-on and will use the 48-bit address read as the node address if one is not passed during the OPEN command. Appendix B discusses the Burned In Address (BIA) in detail.

## 4.5.5 TMS38020 Protocol Handler to Ring Interface Signals

Table 4-45 describes the signals which exist between the Protocol Handler and the Ring Interface circuit.



#### FIGURE 4-70. TMS38051 LINE DRIVER STAGE

## 4.5.7 Ring Interface Receiver

The receive channel of the TMS38051 provides functions for equalization, signal shaping and retiming of the received data. The TMS38051 is transformer coupled to the transmission media to reject any DC offsets in the differential signal. Receive circuitry within the TMS38051 independantly biases the two differential inputs, RCVINA and RCVINB, to VCC/2. A common mode rejection of 40 dB is provided for a 4 megabit per second transmission rate on the twisted pair. A low pass filter is included between the transformer and the TMS38051 to attenuate high frequency noise.

#### 4.5.7.1 Equalization

The TMS38051 receive function utilizes a two state adaptive equalizer to compensate for the transmission line attenuation of high frequencies. The term "two state" is derived from the fact that the equalizer function is effective for low amplitude signals, and is transparent to high amplitude signals. Equalization is not needed for high amplitude signals because this is indicative of a short transmission line length. The two state nature of the equalizer is the result of nonlinearities within the equalizer circuit.

The external equalization components are used to set the transfer function of the equalizer and the signal level below which equalization is effective. At low frequencies, the low frequency equalizer gain is set by the sum of the two resistors, R1 and R2. At high frequencies the capacitor, C1, bypasses R2 and the equalizer gain is set by R1. With the components listed in Table 4-46, at 1.5 MHz the equalizer gain increases from its low frequency value to its high frequency value at a rate of 20 db per decade. Figure 4-71 illustrates the transfer function of the TMS38051 equalizer for low amplitude inputs.





#### 4.5.8 Ring Interface Phase Locked Loop

The recovery of the 8 MHz data clock embedded in the received Differential Manchester encoded data is accomplished by a phase locked loop (PLL) that is integrated into the TMS38051 and TMS38052. The loop filter is the only function of the PLL that is implemented entirely in discrete components, although the transfer function of the voltage controlled oscillator is set via discrete components. The ring interface schematic diagram in Figure 4-69 implements a 2nd order phase locked loop with a bandwidth of 97.6 kHz and a loop damping factor of 25.7. A block diagram of the phase locked loop is shown in Figure 4-73. A description of each functional unit is provided in the following sections.





#### 4.5.8.1 Voltage Controlled Oscillator

The recovered data clock, DCLK, that is used by the data retiming latch, the phase detector, and the frequency detector is generated by a voltage controlled oscillator (VCO) integrated into the TMS38052. The VCO function is broken into two stages. First, a voltage to current converter which converts the PLL filter voltage into a biasing

#### 4.5.8.3 Frequency Detector

A frequency detector has been implemented in the ring interface PLL to bring the VCO frequency within the operating range of the PLL. This function is necessary because during startup and fault conditions, the VCO frequency can drift outside the pull in range of the PLL. The output of the frequency detector is a set of command lines, UPF and DNF, similar to to those of the phase detector. The signal FRAQ is used to multiplex the phase detector and the frequency detector outputs to the charge pump. The ring interface PLL is in frequency acquisition mode (frequency detector outputs selected) when FRAQ is asserted high.

The frequency detector charge pump controls are asserted somewhat differently than the phase detector charge pump controls. Unlike the phase detector, the frequency detector is activated by high to low transitions at the input. In the quiescent state, both UPF and DNF are deasserted. A falling edge on either DCLK or XTAL causes a rising edge on one of the control lines. DCLK falling causes DNF to rise and XTAL falling causes UPF to rise. The UPF or DNF line is returned to a low state upon detection of a falling edge on the input that did not cause the transition from low to high. For example, if DCLK caused DNF to rise, then the falling edge of DNF must be caused by XTAL. When XTAL and DCLK are locked, their falling edges will be coincident and both UPF and DNF will remain low. Figure 4-75 illustrates the frequency detector timing characteristics. Because the frequency detector is not always pulsing both DNF and UPF, The gain of the phase locked loop is much greater than in phase detection mode. This allows the VCO to rapidly acquire the frequency of XTAL when FRAQ is asserted.





#### 4.5.8.4 Charge Pump and Loop Filter

The charge pump converts the train of pulses that are output from the frequency/phase detector into a controlling current for the PLL filter. In response to a pulse on the UP line, the charge pump sources current to the loop filter, a pulse on DN causes the charge pump to sink current. The charge pump is specified to sink or source 0.4 mA  $\pm 15\%$  for the duration of a pulse. The loop filter acts as an integrator of the charge pump current. When the VCO is phase aligned with the received data, the pulse widths of the UP and DN lines are equal. The net result is no change in the DC voltage on the PLL filter. The selection of loop filter components determine how the voltage at the VCO input responds when the current being sourced and sunk by the charge pump is not equal.



## FIGURE 4-76. PHANTOM DRIVE PATH

A wire fault condition is detected by monitoring the current being supplied through the PHOUTA and PHOUTB pins. In the event that an abnormally high or low current, as specified in the TMS38051/TMS38052 Data Sheet, is detected on either phantom drive pin, the WFLT output is asserted.

# TMS38010 Communications processor

## pin descriptions

| NAME                | 1/0           | DESCRIPTION                                                                                      |
|---------------------|---------------|--------------------------------------------------------------------------------------------------|
| LRESET              | 1             | TMS38010 Reset                                                                                   |
| LBCLK1, LBCLK2      | 0             | Bus Clocks                                                                                       |
| LBSYNC              | · i           | Bus Synchronization. This pin is reserved and should be left unconnected.                        |
| LAL                 | 1/0           | Address Latch Enable                                                                             |
| LEN                 | I/O           | Data Enable                                                                                      |
| LBRDY               | 1.            | Bus Ready. Used to force wait states on bus read/write cycles.                                   |
| LIRQO, LIRQ1, LIRQ2 | 1             | Interrupt Request Level Request                                                                  |
| LNMI                | 1.            | Non-Maskable Interrupt (NMI) Request                                                             |
| LBRQ1, LBRQ2        | $\geq 1^{-1}$ | Bus Request 1 and 2. Used by bus masters to request control of the bus.                          |
| LBGRI, LBGR2        | 0             | Bus Grant 1 and 2                                                                                |
| LAD0 - LAD15        | 1/0           | Address/Data bus. LADO is the most-significant bit and LAD15 is the least-significant bit. LAD15 |
|                     |               | serves as a "Page Select" during the address phase of memory cycles.                             |
| LPH, LPL            | 1/0           | Parity High Byte and Low Byte. Parity for data carried over LAD0-LAD15.                          |
| LI/D                | 0             | Instruction Fetch/Data Transfer Status Code                                                      |
| LR/W                | 1/0           | Read/Write signal                                                                                |
| CLKDIV              | T I           | This pin is reserved and should be tied to V <sub>CC</sub> .                                     |
| MXTALIN             | Í             | Input to internal oscillator from crystal or external clock                                      |
| MXTAL2              | 0             | Connection to internal oscillator from crystal                                                   |
| MXTALOUT            | 0             | Crystal Frequency Output. This frequency is MXTALIN/3.                                           |
| TEST, TESTO-TEST2   | 1             | TMS38010 Test Pins. These pins should be left unconnected.                                       |
| Vcc                 | Т.            | 5-V supply pins                                                                                  |
| VSS                 | 1 I           | Ground pins                                                                                      |



# TMS38010 Communications processor

## description

The TMS38010 Communications Processor is a member of the TMS380 family of VLSI components which form a highly integrated Adapter used for attaching to a token ring local area network (LAN). The TMS38010 provides a high-performance CPU ideal for processing communications protocols. The TMS38010 provides 63 instructions, a 1408 x 18-bit RAM for communications data buffering and CPU workspace, and a general purpose timer for implementing software protocol timers. The TMS38010's architecture features hardware and software interrupts, memory-based registers for fast response to hardware and software interrupts, and a 333-ns machine cycle time. Bus arbitration is provided internal to the TMS38010 Communications Processor.

The TMS38010 Communications Processor, when coupled with the TMS38020 Protocol Handler, the TMS38030 System Interface, and the TMS38051 and TMS38052 Ring Interface Pair, forms a complete, integrated token ring LAN Adapter fully compatible with the IEEE Std 802.5-1985 Token Ring Access Method and Physical Layer Specifications for token ring networks.

#### architecture

The architecture of the TMS38010 Communications Processor consists of a 16-bit CPU, a LAN Adapter bus interface, a general purpose timer, control registers, and a 2.75K-byte buffer RAM.

#### central processing unit

The central processing unit (CPU) of the TMS38010 contains the arithmetic-logic unit (ALU), registers, and control store. This CPU features memory-to-memory architecture which can address up to 256K bytes of memory, logically divided into 128K bytes of data memory and 128K bytes of instruction memory. Using paging techniques, both the instruction and data spaces are paged into two 64K byte regions. This paging is accomplished via a page select output on the LAD15 pin during the address phase of memory cycles. The state of this pin is controlled through the CPU's status register.

#### arithmetic-logic unit (ALU)

The arithmetic-logic unit of the TMS38010 is 16 bits wide. The ALU performs all arithmetic and logical operations required during instruction execution. The ALU is partitioned into two 8-bit halves to accommodate byte operations. The bus interface only performs 16-bit wide transfers on the LAN Adapter bus, thus, the byte being operated upon may be modified while the unaffected byte is passed through unchanged.

#### internal registers

The CPU contains three registers used for programming: the Program Counter (PC), the Status Register (ST), and the Workspace Pointer (WP). The Program Counter contains the memory address of the next instruction word. The Status Register contains bits which signify the results of program comparisons, indicate program status conditions, and supply the interrupt mask to the interrupt priority circuits. The Workspace Pointer contains a memory address which defines the first word of a block of 16 words which define the Workspace Registers. These workspace registers are memory-resident working registers and are used as scratch and index registers similar to the internal registers of register-based architectures. By changing the value of the Workspace Pointer context switches.

#### interrupts

Interrupts are presented to the TMS38010 via the LIRQ0, LIRQ1, and LIRQ2 interrupt request pins. These pins, when any one is active low for an entire LBCLK cycle, cause an interrupt request to be posted to the TMS38010's CPU. LIRQ0 (the most-significant bit) through LIRQ2 (the least-significant bit) present an interrupt level of one (all low) through level seven. When LIRQ0 through LIRQ2 are all high, no interrupt is requested. The prioritization of interrupts is done external to the TMS38010. In the TMS380 LAN Adapter, this function is performed by the TMS38030 System Interface.



#### control registers

In addition to the GPTLATCH and GPTDATA register, the TMS38010 Communications Processor contains two additional 16-bit registers: the CP Control (CPCTL) register and the CP Status (CPSTS) register. These 16-bit registers are used by the CPU as follows: 1) to control the operation of the general purpose timer, 2) to test the parity of the LAN Adapter bus, and 3) to store status information with respect to the CPU. These registers are shown in Figure 1.





#### **CPCTL** register

The CPCTL register controls the general purpose timer and the LAN Adapter bus parity checker/generator. Four bits are defined; the remaining bits are reserved. These bits are defined in Table 1.

| BIT | NAME                    | NAME DESCRIPTION                         |  |  |  |  |
|-----|-------------------------|------------------------------------------|--|--|--|--|
| 0   | LPIEN                   | Local Parity Interrupt Enable            |  |  |  |  |
| 1   | LPTST Local Parity Test |                                          |  |  |  |  |
| 2   | GPTIEN                  | General Purpose Timer Interrupt Enable   |  |  |  |  |
| 3   | GPTSTART                | General Purpose Timer Start              |  |  |  |  |
| - 4 | RFLAG                   | Reset Flag. Cleared upon hardware reset. |  |  |  |  |

#### **TABLE 1. CONTROL REGISTER BIT FUNCTIONS**

#### CPSTS register

The CPSTS register provides additional status for the CPU, the status of the parity checkers, and the status of the general purpose timer. The bits of the CPSTS register are shown in Table 2.

**TABLE 2. CPSTS REGISTER BIT VALUES** 

| BIT  | NAME   | DESCRIPTION                         |  |  |  |  |
|------|--------|-------------------------------------|--|--|--|--|
| 0    | ILLOP  | Illegal Operation Interrupt Request |  |  |  |  |
| 1    | AFI    | Arithmetic Fault Indicator          |  |  |  |  |
| 2    | LPE    | Local Parity Error                  |  |  |  |  |
| 3    | GPTINT | General Purpose Timer Interrupt     |  |  |  |  |
| 4    | SWINT  | Software Interrupt Indicator        |  |  |  |  |
| 5-11 |        | Reserved                            |  |  |  |  |
| 12   | TESTO  | Test 0 pin value                    |  |  |  |  |
| 13   | TEST1  | Test 1 pin value                    |  |  |  |  |
| 14   | TEST2  | Test 2 pin value                    |  |  |  |  |
| 15   |        | CLKDIV pin value                    |  |  |  |  |



# **CPU** instruction set summary (continued)

| 12          |                                       |                                                                                                                              |
|-------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC    | MEANING                               | DESCRIPTION                                                                                                                  |
| COC         | Compare Ones Corresponding            | Test (D) to determine if 1's are in each bit position where 1's are in (SA).                                                 |
|             |                                       | If so, set appropriate bits in status register.                                                                              |
| CZC         | Compare Zeros Corresponding           | Test (D) to determine if O's are in each bit position where 1's are in (SA). I                                               |
|             |                                       | so, set appropriate bits in status register.                                                                                 |
| XOR         | Exclusive OR                          | (D) XOR (SA) $\rightarrow$ (D)                                                                                               |
| MPY         | Multiply                              | Multiply unsigned (D) by unsigned (SA) and place unsigned 32-bit product i                                                   |
|             |                                       | D (most significant) and $D + 1$ (least significant).                                                                        |
| DIV         | Divide                                | If unsigned (SA) is less than or equal to (D), perform no operation and set                                                  |
|             |                                       | status register bit 4. Otherwise, divide unsigned (D) and (D+1) by unsigned                                                  |
|             |                                       | (SA). Quotient $\rightarrow$ (D), remainder $\rightarrow$ (D + 1)                                                            |
|             | SIG                                   | SNED MULTIPLY AND DIVIDE                                                                                                     |
| MNEMONIC    | MEANING                               | DESCRIPTION                                                                                                                  |
| MPYS        | Signed Multiply                       | Multiply signed 2's complement integer in register 0 by signed 2's                                                           |
|             | <b>•</b> • • •                        | complement integer in (SA) and place signed 32-bit product in register 0                                                     |
|             |                                       | (most significant) and register 1 (least significant).                                                                       |
| DIVS        | Signed Divide                         | If the quotient cannot be expressed as a signed 16-bit quantity (hex 8000                                                    |
|             |                                       | is a valid negative number), set the appropriate status register bits,                                                       |
|             |                                       | otherwise, divide the signed 2's complement integer in register 0 and regis                                                  |
|             |                                       | 1 by the signed 2's complement integer at SA and place the signed quotien                                                    |
|             |                                       | in register 0 and the signed remainder in register 1. The sign of the                                                        |
|             |                                       | quotient is determined by algebraic rules. The sign of the remainder is                                                      |
|             |                                       | the same as the sign of the divid⊴nd, and  REMAINDER  <  DIV .                                                               |
|             | · · · · · · · · · · · · · · · · · · · |                                                                                                                              |
| MNEMONIC    | MEANING                               | DESCRIPTION                                                                                                                  |
| XOP         | Extended Operation                    | Performs a context switch. The address of the trap vector is calculated                                                      |
|             |                                       | by $(>0040 + 4 \times D)$ .                                                                                                  |
|             |                                       | by (//00+0 + + × b).                                                                                                         |
|             | SINC                                  | GLE-OPERAND INSTRUCTIONS                                                                                                     |
| MNEMONIC    | MEANING                               | DESCRIPTION                                                                                                                  |
| В           | Branch                                | SA → (PC)                                                                                                                    |
| BL          | Branch and Link                       | $(PC) \rightarrow (WR11), SA \rightarrow (PC)$                                                                               |
| BLWP        | Branch and Load Workspace Pointer     | (SA) → (WP), (SA + 2) → (PC), (old WP) → (new WR13), (old PC) → (new                                                         |
| DEVI        |                                       | WR14), (old ST) $\rightarrow$ (new WR15). The LIRQ inputs are not tested upon                                                |
|             |                                       | completion of the BLWP instruction.                                                                                          |
| CLR         | Clear                                 | $0 \rightarrow (SA)$                                                                                                         |
| SETO        | Set to Ones                           | $FFFF \rightarrow (SA)$                                                                                                      |
| INV         | Invert                                | (SA) inverted $\rightarrow$ (SA)                                                                                             |
| NEG         | Negate                                |                                                                                                                              |
|             |                                       | $- (SA) \rightarrow (SA)$                                                                                                    |
| ABS<br>SWPB | Absolute Value                        | $ (SA)  \rightarrow (SA)$ Bits 0.7 of (SA) $\rightarrow$ bits 0.15 of (SA); bits 0.15 of (SA) $\rightarrow$ bits 0.7 of (SA) |
|             | Swap bytes                            | Bits 0-7 of (SA) $\rightarrow$ bits 8-15 of (SA); bits 8-15 of (SA) $\rightarrow$ bits 0-7 of (SA)                           |
| INC         | Increment                             | $(SA) + 1 \rightarrow (SA)$                                                                                                  |
| INCT        | Increment by 2                        | $(SA) + 2 \rightarrow (SA)$                                                                                                  |
| DEC         | Decrement                             | $(SA) - 1 \rightarrow (SA)$                                                                                                  |
| DECT        | Decrement by 2                        | $(SA) - 2 \rightarrow (SA)$                                                                                                  |
| Х           | Execute                               | Execute instruction at SA                                                                                                    |



| TERM | DEFINITIONS                     |
|------|---------------------------------|
| SA   | Source Address                  |
| DA   | Destination Address             |
| W.   | Workspace Register              |
| a→b  | a is transferred to b           |
| n    | Absolute value of n             |
| ST   | Status Register                 |
| STn  | Bit n of Status Register        |
| PC   | Program Counter                 |
| (SA) | Contents of source address      |
| (DA) | Contents of destination address |
| (W)  | Contents of workspace register  |
| WP   | Workspace Pointer               |
| IOP  | Immediate operand               |
| LSB  | Least-significant bit (byte)    |
| MSB  | Most-significant bit (byte)     |
| WRn  | Workspace Register n            |

#### TERMS USED IN INSTRUCTION SUMMARY TABLES

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)      | ••••• | <b>7</b> V    |
|---------------------------------------------------|-------|---------------|
| Input voltage range                               | . –   | 0.3 V to 20 V |
| Output voltage range                              |       |               |
| Operating free-air temperature range (see Note 2) |       | 0°C to 70°C   |
| Storage temperature range                         | - 6   | 5°C to 150°C  |

<sup>†</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES 1. Voltage values are with respect to  $V_{SS}$ .

2. Devices are tested in an environment in excess of 70 °C to guarantee operation at 70 °C. Case temperatures should be maintained at or below 90 °C.



electrical characteristics over full range of recommended operating conditions (unless otherwise noted) (concluded)

|                  | PARA                       | TEST<br>CONDITIONS                                | MIN                                        | ТҮР | мах | UNIT  |    |
|------------------|----------------------------|---------------------------------------------------|--------------------------------------------|-----|-----|-------|----|
| Ι <sub>Ι</sub> Γ | Low-level<br>input current | LEN, TESTO-TEST2, TEST,<br>LBSYNC (Notes 5 and 6) | V <sub>I</sub> = 0.45 V                    |     |     | - 700 | μA |
| · ·              |                            | All other inputs                                  |                                            |     |     | - 20  | μA |
| ŀΗ               | High-level input current   |                                                   | $V_{I} = V_{CC}$                           |     |     | 20    | μA |
| NA<br>MARINA     |                            |                                                   | $V_{CC} = 5 V,$<br>$T_{A} = 25^{\circ} C$  |     | 150 | -     | mA |
| ICC              | Supply Current             |                                                   | $V_{CC} = 5.5 V,$<br>$T_{A} = 0^{\circ} C$ |     |     | 305   | mA |
|                  |                            |                                                   | $V_{CC} = 5.5 V,$<br>$T_{C} = 90 °C$       |     |     | 240   | mA |
| CI               | Input<br>capacitance       | All inputs                                        | f = 1 MHz,<br>all other<br>inputs at 0 V   |     |     | 15    | pF |

NOTES: 5. LEN, TESTO-TEST2, and LBSYNC have internal pullups. They may be left unconnected, in which case they function as being high.

6. LBSYNC and TEST should be left unconnected.

## **CLOCK REQUIREMENTS AND TIMING**

## internal clock option

The internal oscillator is enabled by connecting a parallel-resonant crystal across MXTALIN and MXTAL2 (see Figure 2). MXTALOUT is one-third the crystal fundamental frequency. C1 and C2 should be chosen such that C2 is always equal to or greater than C1.



NOTE 7: C1 and C2 represent the total capacitance on these pins including strays and parasitics, but not the input capacitance of the device pins.

## FIGURE 2. EXTERNAL CRYSTAL CONNECTIONS

| PARAMETER                   | TEST CONDITIONS | MIN | NOM | MAX   | UNIT |
|-----------------------------|-----------------|-----|-----|-------|------|
| Crystal frequency, fx       |                 |     | 24  |       | MHz  |
| Crystal frequency tolerance | 0°C to 70°C     |     |     | 0.006 | %    |
| C1, C2                      |                 | 10  | 15  | 20    | pF   |



# LAN ADAPTER BUS READ AND WRITE PARAMETERS

switching characteristics/timing requirements over recommended supply voltage range and operating free-air temperature range (see Figure 3)  $^\dagger$ 

|                   | PARAMETER                                                                               | MIN    | MAX     | UNIT |
|-------------------|-----------------------------------------------------------------------------------------|--------|---------|------|
| td13              | Delay time, LBCLK2 rise to LI/D valid                                                   |        | 47      |      |
| <sup>t</sup> d14  | Delay time, LBCLK2 rise to LAL high                                                     |        | 47      |      |
| <sup>t</sup> d15  | Delay time, LBCLK2 rise to address valid                                                |        | 47      |      |
| <sup>t</sup> d16  | Delay time, LBCLK2 rise to LR/ $\overline{W}$ valid                                     |        | 47      |      |
| <sup>t</sup> wH1  | Pulse duration, LAL high                                                                | Q – 50 |         |      |
| <sup>t</sup> d17  | Delay time, address valid to LAL no longer high                                         | Q – 50 |         |      |
| <sup>t</sup> d18  | Delay time, LAL fall to 1.3 V to address no longer valid                                | 7      |         |      |
| <sup>t</sup> d19  | Delay time, LBCLK1 high to address no longer valid                                      | 7      |         |      |
| <sup>t</sup> d20  | Delay time, LBCLK2 rise to LAD, LPH, LPL high impedance in read cycle                   |        | Q + 74  |      |
| <sup>t</sup> d21  | Delay time, LAD, LPH, LPL high impedance to LEN no longer high in read cycle            | 0      |         |      |
| <sup>t</sup> d22  | Delay time, LBCLK2 rise to LEN low in read cycle                                        |        | Q + 84  |      |
| <sup>t</sup> d23  | Delay time, LBCLK2 rise to LEN low in write cycle                                       |        | Q + 47  |      |
| <sup>t</sup> d24  | Delay time, LBCLK1 low to LEN no longer low in read cycle                               | 0      |         | •    |
| <sup>t</sup> d25  | Delay time, LBCLK2 rise to LEN high in read cycle                                       |        | 3Q + 47 | ns   |
| <sup>t</sup> d26  | Delay time, LBCLK2 rise to LAL low                                                      |        | 2Q – 12 | 113  |
| <sup>t</sup> d27  | Delay time, LBCLK1 low to LAD, LPH, LPL no longer high impedance in next cycle          | 80     |         |      |
| <sup>t</sup> d28  | Delay time, LBCLK2 rise to write data valid                                             |        | 3Q – 70 |      |
| <sup>t</sup> d29  | Delay time, LBCLK1 low to LI/ $\overline{ m D}$ , LR/ $\overline{ m W}$ no longer valid | 20     |         |      |
| td30              | Delay time, LBCLK1 low to write data no longer valid                                    | 20     |         |      |
| <sup>t</sup> d31  | Delay time, LBCLK1 low to LEN no longer low in write cycle                              | 20     |         |      |
| <sup>t</sup> d32  | Delay time, LBCLK1 low to LEN high in write cycle                                       |        | 80      |      |
| td33              | Delay time, LBCLK2 rise to LEN no longer high in write cycle                            | Q-4    |         |      |
| t <sub>su</sub> 1 | Setup time, Read data valid to LBCLK1 no longer high                                    | 20     | -       |      |
| <sup>t</sup> h1   | Hold time, read data valid after LBCLK1 low if th2 not met                              | 15     |         |      |
| <sup>t</sup> h2   | Hold time, read data valid after LEN no longer low if t <sub>h1</sub> not met           | 0      |         |      |
| <sup>t</sup> d34  | Delay time, LBCLK2 rise to LBRDY high                                                   |        | 2Q – 41 |      |
| <sup>t</sup> d35  | Delay time, LBCLK2 rise to LBRDY low                                                    |        | 20 – 21 |      |
| <sup>t</sup> h3   | Hold time, LBRDY valid after LBCLK2 low                                                 | 80     |         |      |

<sup>†</sup>This table is entitled switching characteristics/timing requirements because several of the parameters specified can be classified as characteristics or requirements depending on the mode of operation: bus slave or bus master. The values given are valid for both modes. NOTE 9:  $Q = 0.25t_{C(LA)}$ .



# TMS38010 COMMUNICATIONS PROCESSOR

LAN Adapter bus read timing td4 4 V td3 LBCLK1 d11 0.45 V d7 td9 td5 4 V LBCLK td10td12 0.45 V td6 td8 td1 td2 2.4 V 1 LI/D I 0.45 V 🗕 <sup>t</sup>d29 -td13 th3. 1 td34 2.4 V LBRDY (NOTE 12) 0.45 V td35 -<sup>t</sup>d14 2.4 V LAL twH 0.45 V <sup>t</sup>d26 M td27 su1 <sup>t</sup>d18 🗣 td 17 🖡 × - <sup>t</sup>h1 2.4 V LADO-LAD15, READ ADDRESSES LPH, LPL DATA ł I 0.45 V td15 F ➡ **-** <sup>t</sup>d19 🗣 th2 td20 🕂 <sup>t</sup>d21 td24 2.4 V LEN 0.45 V td22 I td25 - <sup>t</sup>d16 td29 2.4 V DON'T CARE LR/W 0.45 V

NOTES: 11. The timing reference points for LBCLK1 and LBCLK2 are 3 V and 0.8 V. The timing reference points for the other waveforms are 2 V and 0.8 V. The intermediate reference point for LAL is 1.3 V.

12. LBRDY should be maintained at a high state unless wait states are required.



# LAN ADAPTER BUS ARBITRATION PARAMETERS

# switching characteristics over recommended supply voltage range and operating free-air temperature range (see Figure 3)

|                  | PARAMETER                                                                                                                                    | MIN     | МАХ        | UNIT |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|------|
| <sup>t</sup> d36 | Delay time, LBCLK2 rise to LBGR1, LBGR2 valid                                                                                                |         | 57         |      |
| <sup>t</sup> d37 | Delay time, LBCLK2 rise to LBGR1, LBGR2 no longer valid                                                                                      | - 6     |            |      |
| <sup>t</sup> d38 | Delay time, LBCLK2 rise to LAL no longer driven low, TMS38010 releases bus                                                                   | 3Q – 15 |            |      |
| td39             | Delay time, LBCLK2 rise to LAL high impedance, TMS38010 releases bus                                                                         |         | 4Q – 2     |      |
| <sup>t</sup> d40 | Delay time, LBCLK2 rise to LAL no longer high impedance, TMS38010 acquires bus                                                               | 20-9    |            |      |
| <sup>t</sup> d41 | Delay time, LBCLK2 rise to LAL driven low, TMS38010 acquires bus                                                                             |         | 3Q – 15    | ns   |
| <sup>t</sup> d42 | Delay time, LBCLK2 rise to LEN high impedance, TMS38010 releases bus                                                                         |         | <b>7</b> 4 |      |
| <sup>t</sup> d43 | Delay time, LBCLK1 low to LEN no longer high impedance, TMS38010 acquires bus                                                                | 80      |            |      |
| <sup>t</sup> d44 | Delay time, LBCLK2 rise to LEN driven high, TMS38010 acquires bus                                                                            |         | 74         |      |
| <sup>t</sup> d45 | Delay time, LBCLK1 low to LR/ $\overline{W}$ , LI/ $\overline{D}$ , LAD0-LAD15, LPH, and LPL high impedance, TMS38010 releases bus           |         | 80         |      |
| <sup>t</sup> d46 | Delay time, LBCLK1 low to LR/ $\overline{W}$ , LI/ $\overline{D}$ , LAD0-LAD15, LPH, and LPL no longer high impedance, TMS38010 acquires bus | 80      |            |      |

NOTE 9:  $Q = 0.25 t_{C(LA)}$ 

## timing requirements over recommended supply voltage range and operating free-air temperature range

|                  | PARAMETER                              | MIN | МАХ | UNIT |
|------------------|----------------------------------------|-----|-----|------|
| <sup>t</sup> d47 | Delay of LBRQ1, LBRQ2 from LBCLK1 low  |     | 56  | ns   |
| <sup>t</sup> h4  | Hold of LBRQ1, LBRQ2 after LBCLK1 rise | 0   |     | 115  |



## **MISCELLANEOUS LAN ADAPTER BUS PARAMETERS**

switching characteristics over recommended supply voltage range and operating free-air temperature range

|                  | PARAMETER                                                                           |    |  |    |  |  |
|------------------|-------------------------------------------------------------------------------------|----|--|----|--|--|
| t <sub>su2</sub> | Setup time, INMI or LIRQO-LIRQ2 valid prior to LBCLK2 rise to guarantee recognition | 40 |  | ns |  |  |
| t <sub>h5</sub>  | Hold time, INMI or LIRQO-LIRQ2 after LBCLK1 low to guarantee recognition            | 40 |  |    |  |  |

## interrupt timing



- NOTES: 14. The timing reference points for LBCLK1 and LBCLK2 are 3 V and 0.8 V. The timing reference points for LIRQ0-LIRQ2 and LNMI are 2 V and 0.8 V.
  - 15. Inputs LIRQ0-LIRQ2 should not change state except during the window when LBCLK1 and LBCLK2 are BOTH low. To meet this requirement, a latch, clocked by the falling edge of LBCLK1, should be added between the LIRQOUT0-LIRQOUT2 outputs of the TMS38030 and the LIRQ0-LIRQ2 inputs of the TMS38010.

## **MISCELLANEOUS TIMING PARAMETERS**

# switching characteristics over recommended supply voltage range and operating free-air temperature range

|                  | PARAMETER                                                                                             | MIN | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|
| <sup>t</sup> d48 | Delay from reading minimum V <sub>CC</sub> during power-up to valid LBCLK1, LBCLK2 with LRESET active |     | 90  | ms   |

# timing requirements over recommended supply voltage range and operating free-air temperature range

|                      | PARAMETER                                                                                             | MIN | MAX | UNIT |
|----------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|
| <sup>t</sup> w(LRS)  | LRESET pulse duration, asserted with minimum $V_{CC}$ or greater applied, and valid LBCLK1 and LBCLK2 | 14  |     | μs   |
| t <sub>r</sub> (LRS) | LRESET rise time                                                                                      |     | 100 | ns   |
| <sup>t</sup> r(VCC)  | $V_{CC}$ rise time from 1.2V to $V_{CC}$ minimum                                                      | 1   |     | ms   |



ین از می از می از می می باشد. این این می این می باشد باشد باشد این این می باشد این می باشد این می باشد این می باشد. این می باشد این می این م این می باشد این می باشد این می باشد این می باشد این می باشد. این می باشد این می باشد.

# TMS38020 Protocol Handler

# pin descriptions

| NAME                           | 1/0 | DESCRIPTION                                                                             |  |  |  |
|--------------------------------|-----|-----------------------------------------------------------------------------------------|--|--|--|
| LAN ADAPTER BUS INTERFACE PINS |     |                                                                                         |  |  |  |
| LBCLK1, LBCLK2                 |     | Bus Clocks                                                                              |  |  |  |
| LAL                            | 1/0 | Address Latch Enable                                                                    |  |  |  |
| LEN                            | 1/0 | Data Enable                                                                             |  |  |  |
| LBRDY                          | 1/0 | Bus Ready                                                                               |  |  |  |
| PIRQ                           | 0   | PH Interrupt Request                                                                    |  |  |  |
| LBRQP                          | 0   | Bus Request                                                                             |  |  |  |
| LBGRP                          | 1   | Bus Grant                                                                               |  |  |  |
| LADO - LAD15                   | 1/0 | Address/Data bus. LAD0 is the most-signiticant bit, LAD15 is the least-significant bit. |  |  |  |
| LPH,LPL                        | 1/0 | Parity High/Parity Low                                                                  |  |  |  |
| LI/D                           | 1/0 | Instruction/Data Bus Status Code                                                        |  |  |  |
| LR/W                           | 1/0 | Read/Not Write                                                                          |  |  |  |
| PHRESET                        |     | Reset                                                                                   |  |  |  |
| PHCS                           |     | Chip Select                                                                             |  |  |  |
|                                |     | RING INTERFACE PINS                                                                     |  |  |  |
| DRVR                           | 0   | Transmitter Data                                                                        |  |  |  |
| FRAQ                           | 0   | Frequency Acquisition Select                                                            |  |  |  |
| NSRT                           | 0   | Insert Control                                                                          |  |  |  |
| RCLK                           | 1   | Recovered Data Clock                                                                    |  |  |  |
| RCVR                           | 1.  | Received Data                                                                           |  |  |  |
| REDY                           |     | Ring Interface Ready                                                                    |  |  |  |
| WFLT                           | 1   | Wire Fault Detect                                                                       |  |  |  |
| WRAP                           | 0   | Wrap Select                                                                             |  |  |  |
| PXTALIN                        | 1   | Ring Frequency Reference Clock                                                          |  |  |  |
|                                |     | MISCELLANEOUS PINS                                                                      |  |  |  |
| PHTEST                         | 1   | Module-in-Place Test Mode Select. This pin should be left unconnected.                  |  |  |  |
| Vcc                            |     | 5-V supply pins.                                                                        |  |  |  |
| V <sub>SS</sub>                |     | Ground pins.                                                                            |  |  |  |
| V <sub>BB</sub>                |     | Substrate bias. This pin is reserved and should be left unconnected.                    |  |  |  |
| NC                             |     | Reserved. This pin should be left unconnected.                                          |  |  |  |



# TMS38020 PROTOCOL HANDLER

### description

The TMS38020 Protocol Handler integrates onto a single chip the hardware-based protocol functions for a 4 megabit per second token ring Local Area Network (LAN). An on-chip ROM contains 16K bytes of software used by the TMS38010 Communications Processor for implementation of a complete token ring Adapter function. The TMS38020 provides Differential Manchester encoding and decoding, frame address recognition, and includes state machine functions which capture free tokens, transmit and receive frames, manage the Adapter RAM buffers and provide token transmit and priority controls. Four DMA channels, two for transmit and two for receive, insure high-speed transfer of frames between the Adapter's buffer RAM and the ring. Integrity of transmitted and received data is provided by CRC generation and checking, detection of Differential Manchester code violations, and parity on internal data paths and at the LAN Adapter bus interface.

The TMS38020, when coupled with the TMS38010 Communications Processor, the TMS38030 System Interface, and the TMS38051 and TMS38052 Ring Interface chips, forms a highly integrated token ring LAN Adapter.

### architecture

The TMS38020 Protocol Handler contains a bus master interface to the LAN Adapter bus for transfer of frame data between itself and LAN Adapter bus memory, a bus slave interface to the LAN Adapter bus for control by an external CPU, an interface to the Ring Interface circuit, and a 16K-byte ROM. Internal to the TMS38020 are several finite-state machine-implemented functions which provide bit-and frame-level processing of token protocols as well as control the flow of DMA data to and from buffer RAM resident on the LAN Adapter bus. The following paragraphs describe the blocks shown in the functional block diagram.

### address compare state machine

The address compare state machine controls the recognition of addresses in a received frame (including stripped frames). A description of frame addressing methodology may be found in the Communications Services Section of the User's Guide.

### **CRC** checker

This block contains a 32-bit feedback shift register for calculation of the cyclic redundancy code of frames received. The TMS38020 calculates the CRC for each frame that the TMS38020 receives. If the calculated CRC does not agree with the CRC value of the received frame, the TMS38020 sets an error indicator bit within the frame to flag the occurrence of the error. If the TMS38020 was copying the frame at the time the CRC error was detected (due to an address match), the TMS38020 notifies the LAN Adapter CPU of the error. Mathematically, the CRC is calculated by considering the checked bytes as a polynomial and dividing it modulo 2 by the following polynomial:

 $G(X) = X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X^1 + 1$ 

### CRC generator

The cyclic redundancy code (CRC) generator generates the CRC field to be inserted by the TMS38020 when transmitting. The procedure for generating CRC is identical to that described for the CRC checker.



consists of a 7.5-baud (half-bit times) delay preceding the elastic buffer and a 22.5-baud delay succeeding it. The total delay through the TMS38020 when the Active Monitor mode is selected is 4-baud normal delay plus 19-baud for the priority delay plus 30-baud for the monitor delay plus 6-baud average elastic buffer delay. This delay totals  $59 \pm 6$  baud.

### monitor state machine

The monitor state machine controls the setting of the Monitor Count bit of busy or priority tokens which are repeated on the ring and the detection of token activity on the ring. This state machine is active when the TMS38020 is configured as an Active Monitor [MON bit of Ring Command 1 Register (RINGCMD1) is set].

### priority delay and state machine

The TMS38020 provides control of seven levels of token priority. The priority state machine is responsible for controlling the token priority as defined by the protocol. The priority delay of 19 half-bit times is inserted when a station releases a token to allow the station to modify the token according to the priority protocol.

#### receive buffer manager

The receive buffer manager controls the receive buffer chaining operations on the LAN Adapter bus.

#### receive data manager

The receive data manager requests and acknowledges LAN Adapter bus cycles for DMA to write the received frame into memory on the LAN Adapter bus.

### receive deserializer

The receive deserializer block is a 16-bit serial-in parallel-out shift register. The input is the sampled data from the ring. A serial parity generator unit calculates the parity for each eight bits shifted in and stores this parity with the parallel data. The 18 bits of data and parity are then loaded in parallel into the receive FIFO buffer.

### receive DMA registers

The receive DMA registers are indicated in the functional block diagram by the names RCP, RTP, RADDRO, RADDR1, RLENO, and RLEN1. These registers are managed by the receive buffer manager. Only the register RCP (receive chain pointer) may be accessed by external LAN Adapter bus masters. The remaining registers are not accessible by external bus masters. A brief description of these registers follows.

receive chain pointer (RCP)

This register contains the address of the buffer currently being filled with data from the ring.

receive temporary pointer (RTP)

The receive temporary pointer register contains the starting address of the buffer into which the receive DMA channel will store data when the buffer being used is full.

### channel address registers (RADDR0, RADDR1)

The TMS38020 maintains two DMA channels for receive operations. The channel address register for both receive DMA channels contains the LAN Adapter bus address of the word being accessed by that channel.

channel length registers (RLENO, RLEN1)

The channel length register for each of the two receive DMA channels contains the number of empty bytes left in the buffer currently being filled by that channel.



# TMS38020 PROTOCOL HANDLER

### transmit multiplexer

The transmit multiplexer selects either the CRC generator or transmit serializer output onto the transmit data path.

## transmit parity checker

The transmit parity checker checks the parity of data transferred from the top of the transmit FIFO to the transmit serializer. It performs the final check of data before it is placed in the serializer.

### transmit serializer

The transmit serializer is a 16-bit parallel-in, serial-out shift register. The shift register is loaded from the data at the top of the transmit FIFO, from the concatenation of the Start Delimiter (SDEL) and the fire token register (FTOK) or from a concatenation of the End Delimiter (EDEL) and the frame status (FS) register.

#### transmit timer

The TMS38020 contains a physical trailer timer (PTT). This timer provides a watchdog timer function for halting the frame strip process after transmitting a frame.

## command and status registers

The command and status registers of the TMS38020 are registers which may be read/written through memory-mapped I/O by an external bus master on the LAN Adapter bus. These registers are mapped to LAN Adapter bus addresses as shown in Table 1.

| ADDRESS | Bl                     | TS       | DESCRIPTION                  |
|---------|------------------------|----------|------------------------------|
|         | 0 7                    | 8 15     |                              |
| >0100   | RING                   | CMD0     | RING COMMAND 0               |
| >0102   | RING                   | CMD1     | RING COMMAND 1               |
| >0104   | RINC                   | GSTS     | RING STATUS                  |
| >0106   | INTS                   | TAT      | INTERRUPT STATUS             |
| >0108   | <b>00</b> <sup>†</sup> | PTTLATCH | PHYSICAL TRAILER TIMER LATCH |
| >010A   | R                      | CP       | RECEIVE CHAIN POINTER        |
| >010C   | TĊP                    |          | TRANSMIT CHAIN POINTER       |
| >010E   | FTOK                   | 00‡      | FIRE TOKEN                   |

<sup>†</sup>Most-significant bits are reserved. <sup>‡</sup>Least-significant bits are reserved.

## FIGURE 1. TMS38020 COMMAND AND STATUS REGISTERS



| ROPT0      | ROPT1                   | DESCRIPTION                                             |
|------------|-------------------------|---------------------------------------------------------|
| 0          | 0                       | Copy frame if address match                             |
| 0          | 1                       | Copy if MAC frame and address match                     |
| 1 <b>1</b> | . Kara <b>t</b> en 1995 | Copy all frames; set ARI and FCI only if address match. |
| 1          | 0                       | Reserved. Must not be used.                             |

TABLE 3. RECEIVE OPTION BIT DECODE

ring status register (RINGSTS)

The RINGSTS register provides general ring status information, including ring interface status, error logging, and token validation. The bits of RINGSTS are defined in Table 4.

| BIT | NAME              | DESCRIPTION                         |  |  |  |  |
|-----|-------------------|-------------------------------------|--|--|--|--|
| 0   | NGO               | Not Go (Signal Loss)                |  |  |  |  |
| 1   | GTDET             | Good Token Detect                   |  |  |  |  |
| 2   | ATDET             | Any Token Detect                    |  |  |  |  |
| 3   | WFAULT Wire Fault |                                     |  |  |  |  |
| 4   | EBOUF             | BOUF Elastic Buffer Over/Under Flow |  |  |  |  |
| 5-9 |                   | Reserved                            |  |  |  |  |
| 10  | MACO              | MAC Attention Code Bit 0            |  |  |  |  |
| 11  | MAC1              | MAC Attention Code Bit 1            |  |  |  |  |
| 12  | MAC2              | MAC Attention Code Bit 2            |  |  |  |  |
| 13  | MAC3              | MAC Attention Code Bit 3            |  |  |  |  |
| 14  | RIDERO            | FS Rider Control Bit 0              |  |  |  |  |
| 15  | RIDER1            | FS Rider Control Bit 2              |  |  |  |  |
|     |                   |                                     |  |  |  |  |

TABLE 4. RING STATUS (RINGSTS) REGISTER BIT FUNCTIONS

interrupt status (INTSTAT)

The INSTAT register contains information concerning TMS38020 interrupts. This register provides interrupt vectoring, masking, and prioritization. The bits of INSTAT are defined in Table 5. Table 6 lists the decode for bits 11 through 14 (INTCODE0 through INTCODE3).

| TAE | BLE 5. INTER | RUPT STATU | S (INTSTAT  | ) REGISTER | BIT FUNCTIONS |
|-----|--------------|------------|-------------|------------|---------------|
| Г   |              |            | 2 M 2 M 4 A | PEOOPIPEIO |               |

| BIT | NAME                 | DESCRIPTION                             |
|-----|----------------------|-----------------------------------------|
| 0   | MIE                  | Master Interrupt Enable                 |
| 1   | an na statur sa      | Reserved                                |
| 2   | EORBE                | End of Receive Buffer Interrupt Enable  |
| 3   | EOTBE                | End of Transmit Buffer Interrupt Enable |
| 4   | SLIE                 | Signal Loss Interrupt Enable            |
| 5-7 | n an an an an an Arr | Reserved                                |
| 8   | IDO                  | Interrupt Source ID Bit 0               |
| 9   | ID1                  | Interrupt Source ID Bit 1               |
| 10  | ID2                  | Interrupt Source ID Bit 2               |
| 11  | INTCODEO             | Interrupt Code Bit 0                    |
| 12  | INTCODE1             | Interrupt Code Bit 1                    |
| 13  | INTCODE2             | Interrupt Code Bit 2                    |
| 14  | INTCODE3             | Interrupt Code Bit 3                    |
| 15  | "0"                  | Always zero                             |



# TMS38020 PROTOCOL HANDLER

|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (a) A set of the se |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDRESS | NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| >0110   | SAH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LOCAL SPECIFIC ADDRESS BITS 0-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| >0112   | SAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LOCAL SPECIFIC ADDRESS BITS 16-31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| >0114   | SAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LOCAL SPECIFIC ADDRESS BITS 32-47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| >0116   | a de la companya de la | RESERVED. ALWAYS READ AS ZERO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| >0118   | STRIPHI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | STRIP ADDRESS BITS 16-31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| >011A   | STRIPLO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | STRIP ADDRESS BITS 32-47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| >011C   | GNAHI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LOCAL GROUP ADDRESS BITS 0-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| >011E   | GNALO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LOCAL GROUP ADDRESS BITS 16-31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| >0120   | >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RESERVED <sup>†</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| >0122   | >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RESERVED <sup>†</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| >0124   | >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RESERVED <sup>†</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| >0126   | >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RESERVED <sup>†</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| >0128   | >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| >012A   | >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RESERVED <sup>†</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| >012C   | FNAHI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FUNCTIONAL ADDRESS BITS 0-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| >012E   | FNALO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FUNCTIONAL ADDRESS BITS 16-31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

<sup>†</sup>These registers must be initialized to zero following power up.

### FIGURE 2. ADDRESS COMPARE REGISTERS

## buffer management

The TMS38020's buffer managers move frame data in and out of buffer RAM, located on the LAN Adapter bus, through one or more singly-linked buffers. These buffers are aligned on 8-byte boundaries and have the organization for transmit and receive as shown in Figure 3.



FIGURE 3. BUFFER ORGANIZATION

The forward pointer contains the address of the next buffer in a chain. The transmit/receive status field is used to report frame status. The length field contains the number of bytes in the data field of the buffer. This field is initialized by the LAN Adapter bus CPU.







## receive buffers

When the buffer organization shown in Figure 3 is used for receive frames, the status field has the bit functions shown in Table 9 in the last buffer in a chain used to receive the frame.

| BIT | NAME  | FUNCTION                             |
|-----|-------|--------------------------------------|
| 0   | INUSE | In Use                               |
| 1   | LFED  | Local Frame Error Detect             |
| 2   | REDI  | Received Error Detected Indicator    |
| 3   | RCCO  | Receive Completion Code Bit O        |
| 4   | RCC1  | Receive Completion Code Bit 1        |
| 5   | RCC2  | <b>Receive Completion Code Bit 2</b> |
| 6   | RCC3  | Receive Completion Code Bit 3        |
| 7   | EOF   | End of Frame Indicator               |
| 8   | FSO   | Receive Frame Status Bit 0           |
| 9   | FS1   | Receive Frame Status Bit 1           |
| 10  | FS2   | <b>Receive Frame Status Bit 2</b>    |
| 11  | FS3   | <b>Receive Frame Status Bit 3</b>    |
| 12  | FS4   | Receive Frame Status Bit 4           |
| 13  | FS5   | Receive Frame Status Bit 5           |
| 14  |       | Reserved                             |
| 15  |       | Reserved                             |

TABLE 9. RECEIVE STATUS FIELD BIT FUNCTIONS



## TMS38020 ROM

The TMS38020 contains a 16K-byte ROM organized as 8K x 18 bits. Each byte contains an odd parity bit. The ROM is not used by internal TMS38020 logic but is accessed by the LAN Adapter bus CPU for program storage. This ROM contains object code for the TMS38010 Communications Processor. This ROM contains software which provides media access protocols compatible with IEEE Std 802.5-1985, protocol services for network management servers, and diagnostics which verify proper functionality of the TMS380 Token Ring Adapter.

Access to this ROM from the TMS38010 Communications Processor is in one or two LAN Adapter bus read cycles. A prefetch unit reads the word sequentially following the last word read so that sequential accesses occur with no wait states forced on the TMS38010. When access is nonsequential, the TMS38020 deasserts LBRDY in the first cycle to force the CPU to accept a wait state. On the second cycle, the TMS38020 asserts LBRDY and places the ROM data on the bus.

For testing purposes, the TMS38020 ROM should not be accessed for more than eight consecutive read cycles to successive (sequential) locations unless an intervening non-read cycle (one LBCLK cycle) or a non-sequential read cycle is performed.

When the TMS38020 is a bus slave, it will also respond if external circuitry deasserts LBRDY; it will continuously drive its output data (on reads) or delay modifying its internal register (on writes) until LBRDY is asserted high.

## address decoding

The TMS38020 performs decoding of LAN Adapter bus addresses as shown in Table 12. Note that not all addresses are strictly decoded. For example, the TMS38020 does not decode address line A1 for ROM accesses at >C000. Thus, a memory read at address location >8000 is identical to an address read at location >C000. For this reason, expansion RAM on the LAN Adapter bus should negate PHCS whenever expansion RAM overlays memory addresses >8000 through >BFFF.

| PHCS | A0 | A1  | A2 | A3 | A4 | A5 | A6     | A7     | A8     | A9 | A10 | A11 | A12  | A13   | A14 | SELECTED TMS38020 LOCATION |
|------|----|-----|----|----|----|----|--------|--------|--------|----|-----|-----|------|-------|-----|----------------------------|
| н    | х  | х   | х  | х  | х  | х  | х      | х      | х      | х  | х   | х   | х    | X     | х   | TMS38020 not selected      |
| L    | L  | L   | L  | L  | L  | L  | L      | Ľ      | х      | х  | х   | х   | х    | х     | х   | TMS38020 not selected      |
| L    | L  | L   | L  | L  | L  | L  | L      | н      | х      | х  | L   | L   | lnt' | l Dec | ode | Command/Status Registers   |
| L    | L  | L   | L  | L  | L  | L  | L      | н      | х      | х  | L   | н   | lnt' | l Dec | ode | Address Compare Registers  |
| L    | L  | L   | L  | L  | L  | L  | L      | н      | х      | х  | н   | L   | lnt' | l Dec | ode | Compare Address Registers  |
| L    | L  | L   | L  | L  | L  | L  | L      | н      | х      | х  | н   | н   | lnt' | l Dec | ode | Internal Test Registers    |
| L    | L  | х   | X  | х  | х  | х  | Н      | х      | х      | х  | х   | х   | х    | х     | X   | TMS38020 not selected      |
| L    | L  | х   | х  | х  | х  | н  | х      | х      | х      | х  | х   | х   | х    | х     | X   | TMS38020 not selected      |
| L    | L  | х   | х  | х  | н  | х  | х      | х      | х      | х  | х   | х   | х    | х     | х   | TMS38020 not selected      |
| L    | L  | х   | х  | н  | х  | х  | х      | х      | х      | X  | х   | х   | х    | х     | х   | TMS38020 not selected      |
| L    | L  | х   | н  | х  | х  | х  | х      | х      | х      | х  | х   | х   | X    | х     | х   | TMS38020 not selected      |
| L    | L  | н   | х  | х  | х  | х  | х      | х      | х      | х  | х   | х   | х    | х     | х   | TMS38020 not selected      |
| L    | н  | х - | -  |    |    | li | nterna | al Dec | code · |    |     |     |      |       |     | TMS38020 ROM               |

| TABLE 12. TMS38020 ADDRESS DECODIN | TABLE | 12. | TMS38020 | ADDRESS | DECODING |
|------------------------------------|-------|-----|----------|---------|----------|
|------------------------------------|-------|-----|----------|---------|----------|

### test mode

The TMS38020 features a module-in-place test mode for board-level testing with the TMS38020 in-circuit. This facilitates testing by bed-of-nails testers. This test mode is enabled by tying the PHTEST pin (pin 41) to ground and supplying clock inputs LBCLK1 and LBCLK2 per the timing requirements specification. This has the effect of driving all outputs of the TMS38020 to a high-impedance state. When not used for testing purposes, this pin should be left unconnected. An internal pullup drives this pin high when not externally connected.



|                    | PA                                                                            | ARAMETER                             | TEST<br>CONDITIONS                                    | MIN | түр  | MAX   | UNIT |
|--------------------|-------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------|-----|------|-------|------|
| V <sub>OH</sub>    | High-level<br>output voltage                                                  | All outputs                          | $V_{CC} = 4.75 V,$<br>I <sub>OH</sub> = 0.15 mA       | 2.4 |      |       | v    |
| V <sub>OL</sub>    | Low-level<br>output voltage                                                   | All outputs                          | V <sub>CC</sub> = 4.75 V,<br>I <sub>OL</sub> = Max    |     |      | 0.45  | V    |
| Iон                | High-level<br>output current                                                  | All outputs                          | $V_{CC} = 4.75 V,$<br>$V_{OH} = 2.4 V$                |     |      | 0.15  | mA   |
|                    |                                                                               | DRVR                                 |                                                       |     |      | -1.2  | mA   |
| IOL                | Low-level                                                                     | LBRDY                                | $V_{\rm CC} = 4.75 V,$                                |     |      | -2.4  | mA   |
|                    | output current                                                                | All other outputs                    | V <sub>OL</sub> = 0.45 V                              |     |      | - 1.7 | mA   |
| IOZL               | Off-state (high-impedar<br>output current with lov<br>voltage applied, output | V <sub>O</sub> = 0.45 V              |                                                       |     | - 50 | μΑ    |      |
| lozh               | Off-state (high-impedar<br>output current with hig<br>voltage applied, output | V0 = 2.4 V                           | ļ                                                     |     | 50   | μΑ    |      |
| 1                  | Low-level                                                                     | PHTEST (Note 4)                      | V <sub>I</sub> = V <sub>SS</sub> , V <sub>CC</sub> at |     |      | - 700 | μA   |
| ΊL                 | input current                                                                 | All other inputs                     | 4.75 V – 5.25 V                                       |     |      | - 20  | μΑ   |
| Iн                 | High-level<br>input current                                                   | All inputs except<br>PHTEST (Note 5) | V <sub>CC</sub> at<br>4.75 V – 5.25 V                 |     |      | 20    | μA   |
|                    |                                                                               |                                      | $V_{CC} = 5 V,$<br>$T_{A} = 25 ^{\circ}C$             |     | 110  |       | mA   |
| ICC Supply current |                                                                               | ply current                          |                                                       |     |      | 175   | mA   |
|                    |                                                                               |                                      | $V_{CC} = 5.25 V,$<br>$T_{C} = 80 °C$                 |     |      | 125   | mA   |
|                    |                                                                               | LBCLK1, LBCLK2                       | f = 1 MHz,                                            |     |      | 20    | pF   |
| CI                 | Input<br>capacitance                                                          | RCVR, RCLK                           | all other                                             |     |      | 10    | pF   |
|                    | Capacitarice                                                                  | All other inputs                     | inputs at 0 V                                         |     |      | 15    | pF   |

# electrical characteristics over full range of recommended operating conditions (unless otherwise noted)

NOTES: 4. PHTEST has an internal pullup resistor implemented. It may be left unconnected; in this case it is interpreted as high. 5. IIH for PHTEST is not specified because it will never be driven.



## LAN ADAPTER BUS READ AND WRITE PARAMETERS

# timing requirements/switching characteristics over recommended supply voltage range and operating free-air temperature range (see Figure 6)

|                  | PARAMETER                                                                               | MIN    | MAX     | UNIT |
|------------------|-----------------------------------------------------------------------------------------|--------|---------|------|
| <sup>t</sup> d13 | Delay time, LBCLK2 rise to LI/D valid                                                   |        | 47      |      |
| <sup>t</sup> d14 | Delay time, LBCLK2 rise to LAL high                                                     |        | 47      |      |
| <sup>t</sup> d15 | Delay time, LBCLK2 rise to address valid                                                |        | 47      |      |
| <sup>t</sup> d16 | Delay time, LBCLK2 rise to LR/ $\overline{W}$ valid                                     |        | 47      |      |
| <sup>t</sup> wH1 | Pulse duration, LAL high                                                                | Q – 50 |         |      |
| td17             | Delay time, address valid to LAL no longer high                                         | Q – 50 |         | 1    |
| <sup>t</sup> d18 | Delay time, LAL fall to 1.3 V to address no longer valid                                | 7      |         |      |
| <sup>t</sup> d19 | Delay time, LBCLK1 high to address no longer valid                                      | 7      |         |      |
| <sup>t</sup> d20 | Delay time, LBCLK2 rise to LAD, LPH, LPL high impedance in read cycle                   |        | Q + 74  |      |
| <sup>t</sup> d21 | Delay time, LAD, LPH, LPL high impedance to LEN no longer high in read cycle            | 0      |         |      |
| <sup>t</sup> d22 | Delay time, LBCLK2 rise to LEN low in read cycle                                        |        | Q+84    |      |
| <sup>t</sup> d23 | Delay time, LBCLK2 rise to LEN low in write cycle                                       |        | Q+47    |      |
| <sup>t</sup> d24 | Delay time, LBCLK1 low to LEN no longer low in read cycle                               | 0      |         |      |
| <sup>t</sup> d25 | Delay time, LBCLK2 rise to LEN high in read cycle                                       |        | 3Q + 47 | ns   |
| <sup>t</sup> d26 | Delay time, LBCLK2 rise to LAL low                                                      |        | 20 – 12 | 115  |
| <sup>t</sup> d27 | Delay time, LBCLK1 low to LAD, LPH, LPL no longer high impedance in next cycle          | 80     |         |      |
| <sup>t</sup> d28 | Delay time, LBCLK2 rise to write data valid                                             |        | 3Q – 70 |      |
| td29             | Delay time, LBCLK1 low to LI/ $\overline{ m D}$ , LR/ $\overline{ m W}$ no longer valid | 20     |         |      |
| td30             | Delay time, LBCLK1 low to write data no longer valid                                    | 20     |         |      |
| <sup>t</sup> d31 | Delay time, LBCLK1 low to LEN no longer low in write cycle                              | 20     |         |      |
| <sup>t</sup> d32 | Delay time, LBCLK1 low to LEN high in write cycle                                       |        | 80      |      |
| t <sub>d33</sub> | Delay time, LBCLK2 rise to LEN no longer high in write cycle                            | Q – 4  |         |      |
| t <sub>su1</sub> | Setup time, read data valid to LBCLK1 no longer high                                    | 20     |         |      |
| <sup>t</sup> h1  | Hold time, read data valid after LBCLK1 low if th2 not met                              | 15     |         |      |
| <sup>t</sup> h2  | Hold time, read data valid after LEN no longer low if t <sub>h1</sub> not met           | 0      |         |      |
| <sup>t</sup> d34 | Delay time, LBCLK2 rise to LBRDY high                                                   |        | 20-41   |      |
| td35             | Delay time, LBCLK2 rise to LBRDY low                                                    |        | 20-21   |      |
| t <sub>h</sub> 3 | Hold time, LBRDY valid after LBCLK2 low                                                 | 80     |         |      |

†This table is entitled switching characteristics/timing requirements because several of the parameters specified can be classified as characteristics or requirements depending on the mode of operation: bus slave or bus master (DMA). The values given are valid for both modes.

NOTE 7:  $Q = 0.25t_{c}(LA)$ .



# TMS38020 Protocol Handler

LAN Adapter bus read timing



NOTE 9: The timing reference points for LBCLK1 and LBCLK2 are 3 V and 0.8 V. The timing reference points for the other waveforms are 2 V and 0.8 V. The intermediate reference point for LAL is 1.3 V.



A-44

## LAN ADAPTER BUS ARBITRATION PARAMETERS

# switching characteristics over recommended supply voltage range and operating free-air temperature range (see Figure 6)

|                  | PARAMETER                                                                                                   | MIN    | MAX     | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------------|--------|---------|------|
| <sup>t</sup> d36 | Delay of LBRQP from LBCLK1 low                                                                              |        | 48      |      |
| <sup>t</sup> d37 | Delay of LBRQP after LBCLK1 high                                                                            | 0      |         |      |
| td38             | Delay time, LBCLK2 rise to LAL no longer high impedance by TMS38020                                         | 2Q – 9 |         |      |
| td39             | Delay time, LBCLK2 rise to LAL driven low by TMS38020                                                       |        | 3Q - 15 | ns   |
| <sup>t</sup> d40 | Delay time, LBCLK1 low to LEN no longer high impedance by TMS38020                                          | 80     |         |      |
| <sup>t</sup> d41 | Delay time, LBCLK2 rise to LEN driven high by TMS38020                                                      |        | 74      |      |
| <sup>t</sup> d42 | Delay time, LBCLK1 low to LR/ $\overline{W}$ , Ll/ $\overline{D}$ , LAD0-LAD15, LPH, and LPL no longer high | 80     |         |      |
|                  | impedance by TMS38020                                                                                       |        |         |      |

NOTE 7:  $Q = 0.25 t_c(LA)$ .

## timing requirements over recommended supply voltage range and operating free-air temperature range

|                  | PARAMETER                                                                    | MIN     | MAX     | UNIT |
|------------------|------------------------------------------------------------------------------|---------|---------|------|
| <sup>t</sup> d43 | Delay time, LBCLK2 rise to LBGRP valid                                       |         | 2Q – 73 |      |
| <sup>t</sup> d44 | Delay time, LBCLK2 rise to LBGRP no longer valid                             | - 6     |         |      |
| <sup>t</sup> d45 | Delay time, LBCLK2 rise to LAL no longer driven low from old bus master      | 30 – 15 |         | 20   |
| <sup>t</sup> d46 | Delay time, LBCLK2 rise to LAL high impedance from old bus master            |         | 4Q – 2  | ns   |
| <sup>t</sup> d47 | Delay time, LBCLK2 rise to LEN high impedance from old bus master            |         | 74      |      |
| <sup>t</sup> d48 | Delay time, LBCLK1 low to LR/W, LI/D LAD0-LAD15, LPH, and LPL high impedance |         |         |      |
|                  | from old bus master                                                          |         | 80      |      |

NOTE 7:  $Q = 0.25 t_{C(LA)}$ .



## MISCELLANEOUS LAN ADAPTER BUS PARAMETERS

## timing requirements over recommended supply voltage range and operating free-air temperature range

| ·                | PARAMETER                                                              | MIN | MAX | UNIT |
|------------------|------------------------------------------------------------------------|-----|-----|------|
| <sup>t</sup> d49 | Delay time, LBCLK1 high to PHCS low                                    |     | 10  |      |
| td50             | Delay time, LBCLK2 rise to PHCS no longer valid                        | 0   |     |      |
| <sup>t</sup> d51 | Delay time, LBCLK2 rise to LBRDY driven low in ROM prefetch miss       |     | 145 |      |
| <sup>t</sup> d52 | Delay time, LBCLK1 low to LBRDY high impedance after ROM prefetch miss |     | 45  | ns   |
| <sup>t</sup> d53 | Delay time, LBCLK2 rise to PIRQ valid                                  |     | 60  |      |
| td54             | Delay time, LBCLK2 rise to PIRQ no longer valid                        | 0   | 4 A |      |
| td55             | Delay time, LBCLK2 rise to PHCS high                                   |     | Q-3 |      |

NOTE 7:  $Q = 0.25 t_{C(LA)}$ .

# **PHCS** and LBRDY timing



NOTE 10: The timing reference points for LBCLK1 and LBCLK2 are 3 V and 0.8 V. The timing reference points for the other waveforms are 2 V and 0.8 V.



# TMS38020 PROTOCOL HANDLER



NOTE 11: The timing reference points for V<sub>CC</sub> are 4.5 V and 1.2 V. The timing reference points for LBCLK1 and LBCLK2 are 3 V and 0.8 V. The timing reference points for PHRESET are 2 V and 0.8 V.



а. Св

# TMS38020 PROTOCOL HANDLER



NOTE 19: The timing reference points for RCVR and RCLK are 2.6 V and 0.6 V. The timing reference points for PXTALIN are 2 V and 0.8 V. The intermediate reference point for RCLK and DRVR is 1.5 V.



# TMS38030 System interface

# pin descriptions

| NAME        | PIN  | 1/0 | DESCRIPTION                                                                                                      |
|-------------|------|-----|------------------------------------------------------------------------------------------------------------------|
| t instant   | L    |     | SYSTEM BUS ADDRESS/DATA PINS                                                                                     |
| SADHO       | H7   | 1/0 | System address/Data bus — High Byte. SADHO is the most-significant bit                                           |
| SADH1       | К10  | 1/0 | and SADH7 is the least-significant bit.                                                                          |
| SADH2       | J8   | 1/0 | and the second |
| SADH3       | J7   | í/O |                                                                                                                  |
| SADH4       | К6   | 1/0 |                                                                                                                  |
| SADH5       | J6   | I/O |                                                                                                                  |
| SADH6       | К9   | I/O |                                                                                                                  |
| SADH7       | К8   | 1/0 |                                                                                                                  |
| SADLO       | J5   | 1/0 | System Address/Data bus — Low Byte. SADLO is the most-significant bit and SADL7                                  |
| SADL1       | H5   | I/O | is the least-significant bit.                                                                                    |
| SADL2       | G5   | I/O |                                                                                                                  |
| SADL3       | К4   | 1/0 |                                                                                                                  |
| SADL4       | F5   | 1/0 |                                                                                                                  |
| SADL5       | J4   | 1/0 |                                                                                                                  |
| SADL6       | H4   | I/O |                                                                                                                  |
| SADL7       | кз   | 1/0 |                                                                                                                  |
| SPH         | К7   | I/O | System Parity High Byte                                                                                          |
| SPL         | К5   | 1/0 | System Parity Low Byte                                                                                           |
|             |      |     | SYSTEM BUS CONTROL PINS                                                                                          |
| SI/M        | H8   | 1   | 808X/680XX Mode Select                                                                                           |
| S8/16       | Н9   |     | 8/16-Bit Data Bus Select                                                                                         |
| SRESET      | H10  |     | System Reset                                                                                                     |
| SCS         | J2   |     | Chip Select                                                                                                      |
| SRSO        | К2   | 1.  | Register Select 0 (MSB)                                                                                          |
| SRS1        | НЗ 🗍 |     | Register Select 1                                                                                                |
| SRS2        | G4   | 1   | Register Select 2 (LSB)                                                                                          |
| SBHE/SRNW   | K1   | 1/0 | Byte High Enable (808X mode)/Read Not Write (680XX mode)                                                         |
| SWR/SLDS    | H1   | 1/0 | Write Strobe (808X mode)/Lower Data Strobe (680XX mode)                                                          |
| SRD/SUDS    | G1   | 1/0 | Read Strobe (808X mode)/Upper Data Strobe (680XX mode)                                                           |
| SRAS/SAS    | G3   | 1/0 | Register Address Strobe (808X mode)/Memory Address Strobe (680XX mode)                                           |
| SRDY/SDTACK | J1   | 1/0 | Bus Ready (808X mode)/Data Transfer Acknowledge (680XX mode)                                                     |
| SALE        | D3 - | 0   | Address Latch Enable                                                                                             |
| SXAL        | D2   | 0   | Extended Address Latch Enable                                                                                    |
| SBCLK       | E2   | - 1 | System Bus Clock                                                                                                 |
|             |      |     | SYSTEM BUS DRIVER/RECEIVER CONTROL PINS                                                                          |
| SDDIR       | C2   | 0   | Data Direction                                                                                                   |
| SDBEN       | C1   | 0   | Data Bus Enable                                                                                                  |
| SOWN        | E5   | 0   | System Bus Owned                                                                                                 |



# TMS38030 System interface

## pin descriptions (concluded)

| NAME                                  | PIN | 1/0   | DESCRIPTION                                          |                                            |
|---------------------------------------|-----|-------|------------------------------------------------------|--------------------------------------------|
|                                       |     |       | LAN ADAPTER BUS INTERRUPT PINS                       |                                            |
| LIRQINO                               | G10 |       | LAN Adapter Bus Interrupt Request 0 Input            | <br>· ·                                    |
| LIRQIN1                               | F7  |       | LAN Adapter Bus Interrupt Request 1 Input            |                                            |
| LIRQIN2                               | F8  | 1 I   | LAN Adapter Bus Interrupt Request 2 Input            |                                            |
| LIRQOUTO                              | F6  | 0     | LAN Adapter Bus Interrupt Request Output 0           |                                            |
| LIRQOUT1                              | F10 | 0     | LAN Adapter Bus Interrupt Request Output 1           |                                            |
| LIRQOUT2                              | F9  | 0     | LAN Adapter Bus Interrupt Request Output 2           |                                            |
| LRESET                                | G9  | 0     | LAN Adapter Bus Reset                                |                                            |
|                                       |     |       | LAN ADAPTER BUS ARBITRATION PINS                     | <br>·····                                  |
| LBRQS                                 | A10 | 0     | LAN Adapter Bus Request                              |                                            |
| LBGRS                                 | C8  |       | LAN Adapter Bus Grant                                |                                            |
| · · · · · · · · · · · · · · · · · · · |     | · · · | MISCELLANEOUS PINS                                   | <br>······································ |
| CHPTST                                | J10 |       | This pin is reserved and should be left unconnected. | <br>·····                                  |
| TEST                                  | G8  |       | Module-in-Place Test Mode Select                     |                                            |
| V <sub>BB</sub>                       | D10 |       | This pin is reserved and should be left unconnected. |                                            |
| NC                                    | E6  |       | This pin is reserved and should be left unconnected. |                                            |
|                                       | _   |       | POWER PINS                                           | <br>                                       |
| Vcc                                   | J3  |       | 5-V power supply (All pins must be connected.)       | <br>                                       |
| V <sub>CC</sub>                       | J9  |       |                                                      |                                            |
| V <sub>CC</sub>                       | E9  |       |                                                      |                                            |
| V <sub>CC</sub>                       | D7  | 1     |                                                      |                                            |
| V <sub>CC</sub>                       | D5  |       |                                                      |                                            |
| V <sub>CC</sub>                       | E3  |       |                                                      |                                            |
| V <sub>SS</sub>                       | C3  |       | Ground pins (All pins must be connected.)            |                                            |
| V <sub>SS</sub>                       | E4  |       |                                                      |                                            |
| VSS                                   | E1  |       |                                                      |                                            |
| V <sub>SS</sub>                       | F3  |       |                                                      |                                            |
| V <sub>SS</sub>                       | F4  |       |                                                      |                                            |
| V <sub>SS</sub>                       | H6  |       |                                                      |                                            |
| V <sub>SS</sub>                       | G6  |       |                                                      |                                            |
| V <sub>SS</sub>                       | G7  |       |                                                      |                                            |
| V <sub>SS</sub>                       | E8  |       |                                                      |                                            |
| V <sub>SS</sub>                       | E10 |       |                                                      |                                            |
| V <sub>SS</sub>                       | B9  |       |                                                      |                                            |
| V <sub>SS</sub>                       | C5  |       |                                                      |                                            |
| V <sub>SS</sub>                       | B1  |       |                                                      |                                            |



# TMS38030 System Interface

## description

The TMS38030 System Interface (SIF) connects two high-speed buses and provides DMA and direct I/O (DIO) transfer between these buses. The TMS38030 features a dual-port DMA channel and DIO registers that connect a host system bus transferring data up to 5 megabytes per second to the LAN Adapter bus operating at a 6 megabyte per second transfer rate. For added flexibility the host system bus can be pinstrap selected to either an 808X-type or 680XX-type bus allowing the designer to choose the bus configuration which best meets his application. When in 808X mode, the TMS38030 automatically handles byte swapping to meet the requirements of the 808X processor memory conventions. Four DIO registers on the host system bus are available for handshaking between the host system CPU and the LAN Adapter CPU. Full control of the TMS38030 is provided by nine 16-bit registers accessible from the LAN Adapter bus interface. Control lines on the host system bus interface reduce interface logic requirements by providing direct control of latches and drivers.

The TMS38030, when coupled with the TMS38010 Communications Processor, the TMS38020 Protocol Handler, and the TMS38051 and TMS38052 Ring Interface Circuits, forms a complete integrated Token Ring local area network adapter fully compatible with IEEE Std 802.5-1985 Token Ring Access and Physical Layer Specifications for Token Ring Networks.

### architecture

The TMS38030 may be conceptually viewed as shown in Figure 1. The DMA controller differs from conventional DMA controllers in that DMA transfers occur from the memory of one bus to the memory of another bus versus DMA transfers on the same bus. The two buses are independent of each other in that timing of one bus may be asynchronous to the timing of the other. A direct I/O (DIO) (or memory-mapped I/O) interface on the host system bus may be used as a low-level handshake between the two CPUs as well as for posting interrupts from one CPU to the other.

The TMS38030 also contains an interrupt priority encoder for prioritizing up to seven interrupt levels for presentation to the LAN Adapter bus CPU (TMS38010 Communications Processor).



## FIGURE 1. TMS38030 DMA CONTROL-CONCEPTUAL REPRESENTATION



### address register

The Address Register provides a pointer into LAN Adapter bus memory address space with which the host system processor may access data through either the Data Register or the Data Register with Autoincrement. Bits 5 through 14 may be set to any value by the host processor by writing the appropriate value to this register. Bits 0-4 and bit 15 may only be set/reset by the LAN Adapter bus CPU. This allows the LAN Adapter bus CPU to control host access to the LAN Adapter bus memory space within a 2K-byte window as defined by the setting of bits 0 through 4. Bit 15 is always set to zero as all data transfers on the LAN Adapter bus are 16-bit transfers (even addresses).

### data registers

Two data registers provide read/write capability to the LAN Adapter bus memory address location pointed to by the Address Register. The host processor does not access these locations directly however, the TMS38030 performs LAN Adapter bus DMA operations to read or write the memory location as necessary.

When read, the Data Register returns the value found in the memory location pointed to by the Address Register. The TMS38030 will perform a DMA read of this location when this occurs. Writing to the Data Register will cause the data to be written to the LAN Adapter bus memory location as pointed to by the Address Register when the IOWEN bit of the SIF Control (SIFCTL) Register is set to one. The TMS38030 will perform a DMA write to this location when this occurs.

The Data Register with Autoincrement behaves identically to the Data Register; however, the Address Register is automatically incremented by two following each access (post increment). This feature is useful for the passing of parameter tables to sequential memory locations within the LAN Adapter bus memory space.

### direct input/output

Read and write cycles to the direct I/O registers cannot occur simultaneously with DMA operation on the system bus because they share the same physical interface pins. However, a DIO access occurring between two successive bus cycles of a DMA cycle will not disrupt any DMA conditions existing within the TMS38030.

### direct memory access

The direct memory access (DMA) channel of the system bus interface provides a full 24 bits of address with which to access up to 16 megabytes of system memory. The throughput capability of the DMA channel is matched to that of the host system through a host system supplied bus clock (SBCLK). The maximum DMA transfer rate corresponds to one word per four user system clock periods. DMA on the system bus may occur concurrently and asynchronously to DMA on the LAN Adapter bus.

When configured in 808X mode, the TMS38030 performs automatic byte swapping on data passed between the LAN Adapter bus and the host system bus. This is to compensate for the differing byte ordering conventions between the 808X-type processor and the LAN Adapter bus CPU. The LAN Adapter bus memory organization defines byte 0 of a 16-bit memory word to be the most-significant byte and byte 1 to be the least-significant. The 808X-type processor defines byte 0 of a 16-bit memory word to be the least-significant byte and byte 1 to be the most-significant. Byte swapping automatically corrects for this difference in convention. Byte swapping is not performed on DIO accesses.

The system bus DMA is controlled by the LAN Adapter bus CPU through the registers resident on the Adapter bus. The system bus DMA may be configured for system bus starting address, DMA length, burst or cycle-steal mode of operation and parity checking on DMA reads.



## SIFCTL register

The SIFCTL register controls all TMS38030 peripheral functions. Certain values are loaded to the bits of SIFCTL when the LAN Adapter bus CPU writes to address >0080. The current value of the bits are returned by reading the word at this location. Changes made to DMADIR, DMABURST, SPIEN, and SLPIEN bits have no effect on DMA operations already in progress. Such changes affect subsequent DMA operation. All bits of SIFCTL are set to zero when SRESET is activated. The bits of SIFCTL are summarized in Table 3.

| BIT  | NAME     | DESCRIPTION                    |
|------|----------|--------------------------------|
| 0    | DMADIR   | System DMA Direction           |
| 1    | DMAENB   | System DMA Enable              |
| 2    | DMABURST | System DMA Burst Mode          |
| 3    | DMAHALT  | System DMA Halt                |
| 4    | DMAIEN   | System DMA Interrupt Enable    |
| 5    | SPIEN    | System Parity Interrupt Enable |
| 6    | SPTST    | System Parity Test             |
| 7    | SLPIEN   | System Local Parity Enable     |
| 8    | IOWEN    | DIO Write Enable               |
| 9-15 |          | Reserved                       |

TABLE 3. SIFCTL REGISTER BIT FUNCTIONS

### SIFACT register

The SIFACT register contains the system bus error flag, LAN Adapter bus and system bus parity error flags, and the DMA halt interrupt request bit. All bits of SIFACT are reset to zero at system reset. Table 4 summarizes the bit functions of the SIFACT register.

| BIT  | NAME  | DESCRIPTION                                    |
|------|-------|------------------------------------------------|
| 0    |       | Reserved                                       |
| - 1  |       | Reserved                                       |
| 2    | DIRQ  | System DMA Halt Interrupt Request              |
| 3    | SPE   | System Parity Error - DIO                      |
| 4    | SDPE  | System Parity Error - DMA                      |
| 5    | SDBE  | System DMA Bus Error                           |
| 6    | LPEXM | LAN Adapter Bus Parity Error - External Master |
| 7    | LPESM | LAN Adapter Bus Parity Error - TMS38030 Master |
| 8-15 |       | Reserved                                       |

## **TABLE 4. SIFACT REGISTER BIT FUNCTIONS**



| LIRQINO | LIRQIN1 | LIRQIN2 | MEANING                   |
|---------|---------|---------|---------------------------|
| 0       | 0       | 0       | Level-1 Interupt Request  |
| 0       | 0       | 1       | Level-2 Interrupt Request |
| 0       | 1       | 0       | Level-3 Interrupt Request |
| 0       | 1       | 1       | Level-4 Interrupt Request |
| 1       | 0       | 0       | Level-5 Interrupt Request |
| 1       | 0       | 1       | Level-6 Interrupt Request |
| 1       | 1       | 0       | Level-7 Interrupt Request |
| 1       | 1       | 1       | No request                |

## TABLE 6. INTERRUPT REQUEST CODES

## TMS38030 Generated Interrupts

The TMS38030 will assert an interrupt on the LIRQOUT0 through LIRQOUT2 pins as follows:

- 1. LAN Adapter bus or system bus parity errors are asserted on level 2.
- 2. The system DMA complete interrupt is asserted on level 6.
- 3. The interrupt request from the system bus (MSB of the interrupt register is set to one) is asserted on level 7.

### test mode

The TMS38030 features a module-in-place test mode for board level testing with the TMS38030 in circuit. This facilitates testing by bed-of-nails testers. This test mode is enabled by tying the TEST pin to ground. This has the effect of driving all outputs of the TMS38030 to a high-impedance state. When not used for testing purposes, this pin should be left unconnected. An internal pullup drives the TEST pin high when not externally connected.

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 2)      | 7 V           |
|---------------------------------------------------|---------------|
| Input voltage rangeC                              | ).3 V to 20 V |
| Output voltage range                              | -2 V to 7 V   |
| Operating free-air temperature range (see Note 3) | 0°C to 70°C   |
| Storage temperature range                         | °C to 150°C   |

<sup>†</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 2. Voltage values are with respect to VSS.

3. Devices are tested in an environment in excess of 70 °C to guarantee operation at 70 °C. Case temperatures should be maintained at or below 85 °C.



# TMS38030 System interface

| electrical characteristics over full range of recommended operating condition | electrical characteristics | over full range | of recommended | operating conditions |
|-------------------------------------------------------------------------------|----------------------------|-----------------|----------------|----------------------|
|-------------------------------------------------------------------------------|----------------------------|-----------------|----------------|----------------------|

|                 | PAR                          | METER                                                                                                                                                            | TEST<br>CONDITIONS                                  | MIN | түр | МАХ   | UNIT |
|-----------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-------|------|
| VOH             | High-level<br>output voltage | All outputs                                                                                                                                                      | V <sub>CC</sub> = 4.5 V,<br>I <sub>OH</sub> = max   | 2.4 |     |       | v    |
| V <sub>OL</sub> | Low-level<br>output voltage  | All outputs                                                                                                                                                      | $V_{CC} = 4.5 V,$<br>$I_{OL} = max$                 |     |     | 0.45  | v    |
| ЮН              | High-level<br>output current | SBHE/SRNW, SWR/SLDS,<br>SRD/SUDS, SRAS/SAS,<br>SRDY/SDTACK, SADHO-SADH7,<br>SADLO-SADL7, SPH, SPL,<br>SHRQ/SBRQ SINTR/SIRQ,<br>SDBEN, SDDIR, SALE,<br>SXAL, SOWN | V <sub>CC</sub> = 4.5 V,<br>V <sub>OH</sub> = 2.4 V |     |     | 400   | μΑ   |
|                 |                              | LBRQS, LRESET,<br>LIRQOUTO-LIRQOUT2, LAL,<br>LEN, LI/D, LR/W,<br>LADO-LAD15, LPH, LPL                                                                            |                                                     |     |     | 150   | μΑ   |
|                 |                              | SBHE/SRNW, SWR/SLDS,<br>SRD/SUDS, SRAS/SAS,<br>SRDY/SDTACK, SHRQ/SBRQ,<br>SINTR/SIRQ                                                                             |                                                     |     |     | - 2   | mA   |
|                 |                              | SADHO-SADH7, SADLO-SADL7,<br>SPH, SPL, SDDIR                                                                                                                     |                                                     |     |     | - 2.5 | mA   |
| IOL             | Low-level<br>output current  | SALE, SXAL                                                                                                                                                       | $-V_{CC} = 4.5 V,$<br>$-V_{OL} = 0.45 V$            |     |     | - 3.5 | mA   |
|                 | output current               | SDBEN                                                                                                                                                            |                                                     |     |     | - 5   | mA   |
| -               |                              | SOWN                                                                                                                                                             |                                                     |     |     | - 5.5 | mA   |
|                 |                              | LBRQS, LRESET,<br>LIRQOUTO-LIRQOUT2, LAL,<br>LEN, LI/D, LR/W,<br>LADO-LAD15, LPH, LPL                                                                            |                                                     |     |     | - 1.7 | mA   |

Continued next page.



# LAN ADAPTER BUS READ AND WRITE PARAMETERS

switching characteristics/timing requirements over recommended supply voltage range and operating free-air temperature range (see Figure 3)

|                  | PARAMETER                                                                      | MIN  | MAX     | UNIT |
|------------------|--------------------------------------------------------------------------------|------|---------|------|
| <sup>t</sup> d13 | Delay time, LBCLK2 rise to LI/D valid                                          |      | 47      |      |
| <sup>t</sup> d14 | Delay time, LBCLK2 rise to LAL high                                            |      | 47      |      |
| <sup>t</sup> d15 | Delay time, LBCLK2 rise to address valid                                       |      | 47      |      |
| <sup>t</sup> d16 | Delay time, LBCLK2 rise to LR/W valid                                          |      | 47      |      |
| <sup>t</sup> wH1 | Pulse duration, LAL high                                                       | Q-50 |         |      |
| <sup>t</sup> d17 | Delay time, address valid to LAL no longer high                                | Q-50 |         | к.   |
| <sup>t</sup> d18 | Delay time, LAL fall to 1.3 V to address no longer valid                       | 7    |         |      |
| <sup>t</sup> d19 | Delay time, LBCLK1 high to address no longer valid                             | 7    |         |      |
| <sup>t</sup> d20 | Delay time, LBCLK2 rise to LAD, LPH, LPL high impedance in read cycle          |      | Q+74    |      |
| td21             | Delay time, LAD, LPH, LPL high impedance to LEN no longer high in read cycle   | 0    |         |      |
| <sup>t</sup> d22 | Delay time, LBCLK2 rise to LEN low in read cycle                               |      | Q+84    |      |
| <sup>t</sup> d23 | Delay time, LBCLK2 rise to LEN low in write cycle                              |      | Q+47    |      |
| <sup>t</sup> d24 | Delay time, LBCLK1 low to LEN no longer low in read cycle                      | 0    |         |      |
| td25             | Delay time, LBCLK2 rise to LEN high in read cycle                              |      | 3Q + 47 |      |
| <sup>t</sup> d26 | Delay time, LBCLK2 rise to LAL low                                             |      | 2Q – 12 | ns   |
| td27             | Delay time, LBCLK1 low to LAD, LPH, LPL no longer high impedance in next cycle | . 80 |         |      |
| <sup>t</sup> d28 | Delay time, LBCLK2 rise to write data valid                                    |      | 3Q – 70 |      |
| <sup>t</sup> d29 | Delay time, LBCLK1 low to LI/D, LR/W no longer valid                           | 20   |         |      |
| td30             | Delay time, LBCLK1 low to write data no longer valid                           | 20   |         |      |
| <sup>t</sup> d31 | Delay time LBCLK1 low to LEN no longer low in write cycle                      | 20   |         |      |
| <sup>t</sup> d32 | Delay time, LBCLK1 low to LEN high in write cycle                              |      | 80      |      |
| <sup>t</sup> d33 | Delay time, LBCLK2 rise to LEN no longer high in write cycle                   | Q-4  |         |      |
| t <sub>su1</sub> | Setup time, Read data valid to LBCLK1 no longer high                           | 20   |         |      |
| <sup>t</sup> h1  | Hold time, read data valid after LBCLK1 low if th2 not met                     | 15   |         |      |
| <sup>t</sup> h2  | Hold time, read data valid after LEN no longer low if t <sub>h1</sub> not met  | 0    |         |      |
| <sup>t</sup> d34 | Delay time, LBCLK2 rise to LBRDY high                                          |      | 20-41   |      |
| td35             | Delay time, LBCLK2 rise to LBRDY low                                           |      | 2Q – 21 |      |
| th3              | Hold time, LBRDY valid after LBCLK2 low                                        | 80   |         |      |

†This table is entitled switching characteristics/timing requirements because several of the parameters specified can be classified as characteristics or requirements depending on the mode of operation: bus slave or bus master (DMA). The values given are valid for both modes. NOTE 6:  $Q = 0.25 t_{c(LA)}$ .

TEXAS

POST OFFICE BOX 1443 • HOUSTON, TEXAS 77001

# TMS38030 System Interface

LAN adapter bus read timing



NOTE 8: The timing reference points for LBCLK1 and LBCLK2 are 3 V and 0.8 V. The timing reference points for the other waveforms are 2 V and 0.8 V. The intermediate reference point for LAL is 1.3 V.



# LAN ADAPTER BUS ARBITRATION PARAMETERS

switching characteristics over recommended supply voltage range and operating free-air temperature range (see Figure 3)

|                  | PARAMETER                                                                     | MIN  | MAX     | UNIT |
|------------------|-------------------------------------------------------------------------------|------|---------|------|
| <sup>t</sup> d36 | Delay of LBRQS from LBCLK1 low                                                |      | 48      |      |
| td37             | Delay of LBRQS after LBCLK1 rise                                              | 0    |         |      |
| td38             | Delay time, LBCLK2 rise to LAL no longer high impedance by TMS38030           | 20-9 |         |      |
| td39             | Delay time, LBCLK2 rise to LAL driven low by TMS38030                         |      | 3Q - 15 | ns   |
| <sup>t</sup> d40 | Delay time, LBCLK1 low to LEN no longer high impedance by TMS38030            | 80   |         |      |
| <sup>t</sup> d41 | Delay time, LBCLK2 rise to LEN driven high by TMS38030                        |      | 74      |      |
|                  | Delay time, LBCLK1 low to LR/W, LI/D, LAD0-LAD15, LPH, and LPL no longer high |      |         |      |
| <sup>t</sup> d42 | impedance by TMS38030                                                         | 80   |         |      |

NOTE 6:  $Q = 0.25 t_{C(LA)}$ .

# timing requirements over recommended supply voltage range and operating free-air temperature range

|                  | PARAMETER                                                                             | MIN   | MAX     | UNIT |
|------------------|---------------------------------------------------------------------------------------|-------|---------|------|
| <sup>t</sup> d43 | Delay time, LBCLK2 rise to LBGRS valid                                                |       | 2Q – 73 |      |
| <sup>t</sup> d44 | Delay time, LBCLK2 rise to LBGRS no longer valid                                      | -6    |         |      |
| td45             | Delay time, LBCLK2 rise to LAL no longer driven low from old bus master               | 30-15 |         |      |
| <sup>t</sup> d46 | Delay time, LBCLK2 rise to LAL high impedance from old bus master                     |       | 40 - 2  | ns   |
| <sup>t</sup> d47 | Delay time, LBCLK2 rise to $\overline{\text{LEN}}$ high impedance from old bus master |       | 74      |      |
|                  | Delay time, LBCLK1 low to LR/W, LI/D, LAD0-LAD15, LPH, and LPL high impedance         |       | 00      |      |
| <sup>t</sup> d48 | from old bus master                                                                   |       | 80      |      |

NOTE 6:  $Q = 0.25 t_{C(LA)}$ .



# **MISCELLANEOUS LAN ADAPTER BUS PARAMETERS**

# switching characteristics over recommended supply voltage range and operating free-air temperature range (see Figure 3)

|                   | PARAMETER                                                                        | MIN | МАХ | UNIT |
|-------------------|----------------------------------------------------------------------------------|-----|-----|------|
| <sup>t</sup> d49  | Delay time, LBCLK1 rise to LIRQOUTO-LIRQOUT2 valid                               |     | 140 |      |
| <sup>t</sup> su18 | LIRQINO-LIRQIN2 setup before LBCLK1 rise                                         | 0   |     | ns   |
| <sup>t</sup> h27  | Hold time, LIRQIN0-LIRQIN2 after LBCLK1 low                                      | 0   |     | 1    |
| <sup>t</sup> d50  | Delay time, LIRQINO-LIRQIN2 no longer valid to LIRQOUTO-LIRQOUT2 no longer valid | 0   |     | 1    |

## interrupt timing



NOTE 10: LIRQOUTs may not follow LIRQINs because the TMS38030 prioritizes LIRQOUT0-LIRQOUT2 outputs between internal TMS38030 interrupts and LIRQIN0-LIRQIN2.



switching characteristics over recommended supply voltage range and operating free-air temperature range (see Figure 3) (concluded)

|                   | PARAMETER                                                                                                           | MIN                                                | MAX         | UNIT |
|-------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------|------|
| <sup>t</sup> d74  | Delay from SBCLK high to bus request valid (Note 11)                                                                |                                                    | 60          |      |
| <sup>t</sup> wL1  | Pulse duration, SRD low                                                                                             | 2t <sub>c(SC)</sub> -40                            |             |      |
| <sup>t</sup> wL2  | Pulse duration, SWR low                                                                                             | 2t <sub>c(SC)</sub> -40                            |             |      |
| t <sub>su2</sub>  | Setup of address valid before SALE, SXAL no longer high                                                             | tw(SCL)-43                                         |             |      |
| t <sub>su</sub> 3 | Setup of address valid before SAS no longer high                                                                    | tw(SCL) - 32                                       | · · · · · · |      |
| <sup>t</sup> d75  | Delay from T2 high to SDBEN low in read cycle (Note 11)                                                             |                                                    | 80          |      |
| <sup>t</sup> d76  | Delay from T1 high to SDBEN low in write cycle (Note 11)                                                            |                                                    | 60          |      |
| <sup>t</sup> wL3  | Pulse duration, $\overline{SAS}$ on read and write; pulse duration, $\overline{SUDS}$ and $\overline{SLDS}$ on read | 2t <sub>c(SC) +</sub><br>t <sub>w</sub> (SCH) – 50 |             | ns   |
| t <sub>su4</sub>  | Setup of control signals HI-Z before SOWN no longer low                                                             | 0                                                  |             |      |
| td77              | Delay from TX high to data strobes high, bus acquisition (Note 11)                                                  |                                                    | 70          |      |
| <sup>t</sup> h9   | Hold of data strobe HI-Z after SOWN low, bus acquisition                                                            | <sup>t</sup> c(SC) - 70                            |             |      |
| <sup>t</sup> wL4  | Pulse duration, SUDS and SLDS on write                                                                              | <sup>t</sup> c(SC) +<br><sup>t</sup> w(SCH) – 50   |             |      |
| <sup>t</sup> d78  | Delay from SRESET low to LRESET low, V <sub>CC</sub> at V <sub>CC</sub> min                                         |                                                    | 100         |      |
| td79              | Delay from SRESET high to LRESET high                                                                               |                                                    | 200         |      |
| td80              | Delay from reaching minimum V <sub>CC</sub> during power-up to valid SBCLK, LBCLK1, LBCLK2                          |                                                    | 90          | ms   |

NOTE 11: Unless otherwise specified, for all signals specified as a maximum delay from the end of an SBCLK transition to the signal valid, the signal is also specified to hold its previous value (including HI-Z) until the start of that SBCLK transition.



# TMS38030 SYSTEM INTERFACE

power-up, SBCLK, LBCLK, SRESET, and LRESET timing



NOTES: 15. A minimum one second interval between power off and power on is required for correct initialization of the TMS38030. 16. The timing reference points for LBCLK1 and LBCLK2 are 3 V and 0.8 V. The timing reference points for SBCLK, SRESET, and  $\overline{\text{LRESET}}$  are 2 V and 0.8 V. The timing reference points for V<sub>CC</sub> are 4.5 V and 1.2 V.

17. During power-up, SRESET is undefined (asserted) prior to 1.2 V applied to the V<sub>CC</sub> pins of the TMS38030. SRESET must remain asserted from  $V_{CC}$  = 1.2 V to  $V_{CC}$  minimum. The TMS38030 must not be accessed from either the system or LAN Adapter bus interface within 3 µs of the de-assertion of SRESET. This is primarily a test limitation since currently available processors cannot violate this condition.



# TMS38030 SYSTEM INTERFACE





NOTES: 19. In cycle-steal mode, state TX is present on every system bus transfer. In burst mode, state TX is present on the first bus transfer, and whenever the increment of the address carries beyond the least-significant 8 bits.

20. In 8-bit 808X Mode, SBHE/SRNW is a don't care input during DIO and an inactive (high) output during DMA.

21. If the TX state is not present, SAS, SUDS, and SLDS are asserted in the T1 state.

22. In state TX, SADH continues to output the most-significant byte of the address.

23. In 8-bit mode, the most-significant byte of the address is maintained on SADH for T2, T3, and T4. The address is maintained according to t<sub>h6</sub>, i.e., held after T4 high.



# 808X mode bus arbitration timing

TMS38030 takes control of system bus from user processor



NOTES: 24. SHLDA/SBGR must be sampled in its deasserted state on the falling edge of SBCLK. The TMS38030 will then assert SHRQ/SBRQ on the second subsequent rising edge of SBCLK.

25. When taking over the system bus, the TMS38030 drives all data strobes high for the time between T1 high and the edge at which the strobes are driven low. The logical value of the strobes in this period is not defined.

26. While TMS38030 DMA controls are active (i.e., SOWN is asserted), the SCS input is disabled.



# TMS38030 System Interface



NOTES: 19. In cycle-steal mode, state TX is present on every system bus transfer. In burst mode, state TX is present on the first bus transfer, and whenever the increment of the address carries beyond the least-significant 8 bits.

21. If the TX state is not present, SAS, SUDS, and SLDS are asserted in the T1 state.

22. In state TX, SADH continues to output the most-significant byte of the address.

28. SDTACK is not sampled to verify that it is deasserted.

29. 680XX-style bus slaves hold SDTACK active until the bus master deasserts SAS. In this case, the slave still meets th13.



## 680XX mode bus arbitration timing

TMS38030 takes control of system bus from user processor



- NOTES: 24. SHLDA/SBGR must be sampled in its deasserted state on the falling edge of SBCLK. The TMS38030 will then assert SHRQ/SBRQ on the second subsequent rising edge of SBCLK.
  - 25. When taking over the system bus, the TMS38030 drives all data strobes high for the time between T1 high and the edge at which the strobes are driven low. The logical value of the strobes in this period is not defined.
  - 26. While TMS38030 DMA controls are active (i.e., SOWN is asserted), the SCS input is disabled.



# TMS38030 System interface

#### bus release and error timing



NOTES: 30. The TMS38030 ignores the assertion of SBRLS if it does not own the system bus. If it does own the system bus, then when it detects the assertion of SBRLS it will complete any internally started DMA cycle and relinquish control of the bus. If no DMA transfer has internally started, then the TMS38030 will release the bus before starting another.

If SBRLS is asserted prior to state T1, then that DMA cycle will be the last cycle before the TMS38030 releases the bus. If SBRLS is asserted after state T1 in a DMA cycle, the TMS38030 will complete the current cycle and the next cycle before releasing the system bus.

The TMS38030 will deassert SHRQ/SBRQ during state I1 of the bus exchange cycle. SHLDA/SBGR must be deasserted to cause the TMS38030 to re-request the bus.

31. If SBERR is asserted when the TMS38030 controls the system bus, then the current bus transfer is completed, regardless of the value of SRDY/SDTACK. In this case, the TMS38030 will then release control of the system bus. The TMS38030 ignores SBERR if it is not performing a DMA cycle. When SBERR is properly asserted, however, the TMS38030 releases the bus upon completion of the current bus transfer and halts all further DMA on the system side. The error is synchronized to the LAN Adapter bus and DMA stops on the LAN Adapter bus side. The value of SDMAADR, LDMAADR, and SDMALEN registers in the TMS38030 are not defined after a system bus error.



|                    | PARAMETER                                                                                       | MIN' MAX                                               | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|
| <sup>t</sup> wH4   | Pulse duration, data strobe high between DIO accesses                                           | 100                                                    |      |
| t <sub>su11</sub>  | Setup of asynchronous input to SBCLK no longer high in order to guarantee recognition (Note 34) | 35                                                     |      |
| <sup>t</sup> h20   | Hold of asynchronous input after SBCLK low to guarantee strobe not recognized.                  | 45                                                     |      |
| <sup>t</sup> h21   | Hold of SCS or data strobe low after SRDY/SDTACK no longer HI-Z (Note 35)                       | 0                                                      |      |
| <sup>t</sup> d93   | Delay from SRDY/SDTACK low to either SCS or data strobe high (Note 36)                          | 1000                                                   |      |
| <sup>t</sup> wH5   | Pulse duration, SRAS high                                                                       | 40                                                     |      |
| t <sub>su12</sub>  | Setup of write data valid before SBCLK no longer low (Note 37)                                  | 105                                                    |      |
| <sup>t</sup> d94   | Delay from write strobe low to input write data valid (Note 37)                                 | 4t <sub>c(SC)</sub><br>+ t <sub>w</sub> (SCL)<br>- 150 |      |
| <sup>t</sup> h22   | Hold of write data valid after SDBEN NO LONGER LOW (Note 38)                                    | 0                                                      | ns   |
| t <sub>su</sub> 13 | Setup of SRS0-SRS2, SCS (not shown) and SBHE to SRAS no longer high                             | 18                                                     |      |
| <sup>t</sup> h23   | Hold of SRS0-SRS2, SCS (not shown) and SBHE after SRAS low                                      | 20                                                     |      |
| t <sub>su14</sub>  | Setup of SRAS high to data strobe no longer high                                                | 42                                                     |      |
| t <sub>su15</sub>  | Setup of register address before data strobe no longer high                                     | 20                                                     |      |
| <sup>t</sup> h24   | Hold of register address valid after SRDY/SDTACK no longer HI-Z (Note 35)                       | 0                                                      |      |
| t <sub>su16</sub>  | Setup of SRNW before data strobe no longer high                                                 | 40                                                     |      |
| t <sub>su17</sub>  | Setup of inactive data strobe high to active data strobe no longer high                         | 100                                                    |      |
| <sup>t</sup> h25   | Hold of SRNW after SRDY/SDTACK no longer HI-Z (Note 38)                                         | 0                                                      |      |
| <sup>t</sup> h26   | Hold of inactive data strobe high after active data strobe high                                 | 100                                                    |      |
| <sup>t</sup> wH6   | Pulse duration, SCS and SIACK both high                                                         | 100                                                    |      |
| twL7               | Pulse duration, SIACK low on first pulse of two pulses in 808X Mode                             | 150                                                    |      |

#### timing requirements over recommended supply voltage range and operating free-air temperature range

NOTES: 34. For 680XX mode, skew between SLDS and SUDS must not exceed 10 ns. Providing this limitation is observed, all events referenced to a data strobe edge are to the later occurring edge. Events defined by two data strobe edges, parameter t<sub>wH4</sub>, are measured between latest and earlier edges.

- 35. In 808X Mode, SRAS may be used to strobe the values of  $\overline{\text{SBHE}}$ , SRS0-SRS2 and  $\overline{\text{SCS}}$ . When used to do so, SRAS must meet parameter  $t_{su14}$  and  $\overline{\text{SBHE}}$ , SRS0-SRS2, and  $\overline{\text{SCS}}$  must meet parameter  $t_{su13}$ . If SRAS is strapped high, then parameters  $t_{su14}$  and  $t_{su13}$  are irrelevant.
- 36. The system must provide sufficient delay between TMS38030's assertion of SRDY/SDTACK and the system's deassertion of the data strobe(s) in order to allow the TMS38030 to hold SDDIR valid after SDBEN is inactive.
- 37. Write data is sampled on the fifth rising edge of SBCLK following the recognition of a write data strobe on a falling edge of SBCLK.
- 38. Since SDBEN is deasserted before SRDY/SDTACK is asserted, external logic may remove write data when SRDY/SDTACK is asserted. Register addresses and SRNW may also be deasserted when SRDY/SDTACK is asserted. For testing purposes, the timing point ''SRDY/SDTACK no longer HI-Z'' refers to the 2 V point of the falling edge of the SRDY/SDTACK signal with a 10 kΩ pullup to V<sub>CC</sub>.



# TMS38030 System Interface

808X mode DIO write timing



NOTES: 33. Internal logic will drive SRDY/SDTACK high and verify that it has reached a valid high level before tristating the signal. 35. In 808X Mode, SRAS may be used to strobe the values of SBHE, SRS0-SRS2 and SCS. When used to do so, SRAS must meet parameter t<sub>su14</sub> and SBHE, SRS0-SRS2, and SCS must meet parameter t<sub>su13</sub>. If SRAS is strapped high, then parameters t<sub>su14</sub> and t<sub>su13</sub> are irrelevant.

37. Write data is sampled on the fifth rising edge of SBCLK following the recognition of a write data strobe on a falling edge of SBCLK.

40. In 8-bit mode DIO writes, the value placed on SADH is a don't care.

42. In a write cycle, SDBEN is asserted on the third rising edge of SBCLK following the sample of a write data strobe.



# TMS38030 System Interface

## 680XX mode DIO read timing

680XX master reads TMS38030 DIO register



NOTES: 33. Internal logic will drive SRDY/SDTACK high and verify that it has reached a valid high level before tristating the signal.
 34. For 680XX mode, skew between SLDS and SUDS must not exceed 10 ns. Providing that limitation is observed, all events referenced to a data strobe edge are to the later occurring edge. Events defined by two data strobe edges, parameter t<sub>wH4</sub>, are measured between latest and earlier edges.





680XX master reads interrupt vector from TMS38030



NOTE 43: The "inactive" chip select is SIACK in DIO read and DIO write cycles, and SCS in interrupt acknowledge cycles.



pin descriptions

## TMS38051

|          | NAME   | 1/0 | DESCRIPTION                    |
|----------|--------|-----|--------------------------------|
| 1        | RCVINA | 1   | Receiver Input A               |
| 1        | RCVINB | 1   | Receiver Input B               |
| 1        | EQUALA |     | Equalization/Gain Point A      |
| 1        | EQUALB | I I | Equalization/Gain Point B      |
| Ì        | RCVHYS | 1.1 | Receiver Hysteresis Resistor   |
| 1        | RCVR   | 0   | Receive Data                   |
| 1        | DRVR   | 1   | Driver Data Input              |
| 1        | DROUTA | 0   | Driver Output A                |
| 1        | DROUTB | 0   | Driver Output B                |
|          | CHGPMP | 0   | Charge-Pump Output             |
| 1        | DCLKIN | 1   | Data-Latch Clock               |
| 1        | NRGCAP | 1   | Energy-Detect Capacitor        |
| 1        | ENERGO | 0   | Energy-Detect Output Signal to |
|          |        |     | TMS38052                       |
| 1        | WRAP   | . 1 | Internal Wrap-Mode Control     |
| 1        | ENABLE | 1   | Output-Enable Control          |
|          | FRAQ   | 1   | Frequency Acquisition Control  |
|          | XTAL   | 1   | Crystal-Oscillator Input       |
| <b>י</b> | Vcc    |     | General 5-V Power              |
| <b>י</b> | VCCA   |     | Analog 5-V Power               |
| •        | GND    |     | General Ground                 |
|          | GNDDRV |     | Ground for Driver Output       |
|          | GNDA   |     | Analog Ground                  |
|          |        |     |                                |

### TMS38052

| NAME    | I/O        | DESCRIPTION                       |
|---------|------------|-----------------------------------|
| NSRT    | I          | Phantom-Driver Control            |
| PHOUTA  | 0          | Phantom-Driver Output A           |
| РНОИТВ  | 0          | Phantom-Driver Output B           |
| WFLT    | 0          | Wire-Fault Indicator              |
| FILTER  | <u>_</u> 1 | Filter-Buffer Input               |
| VCOGAN  | 1          | VCO-Gain Resistor                 |
| VCOCPA  | I          | VCO Timing Capacitor Pin A        |
| VCOCPB  | 1          | VCO Timing Capacitor Pin B        |
| RCLK    | 0          | Recovered Clock                   |
| DCLKOUT | 0          | Data-Latch Clock                  |
| LOCKIN  | 1          | Reserved, must be tied to ground. |
| LOCKRF  | i          | Reserved, must be tied to ground. |
| ENERGI  | 1,         | Energy-Detect Input Signal        |
| REDY    | 0          | Ready Signal                      |
| ENABLE  | 1          | Output-Enable Control             |
| Vcc     |            | General 5-V Power                 |
| VCCA    |            | Analog 5-V Power                  |
| GND     | 1.1        | General Ground                    |
| GNDREG  |            | Ground for Voltage Regulator      |
| GNDA    | · · ·      | Analog Ground                     |

#### description

The TMS38051 Ring Interface Transceiver and the TMS38052 Ring Interface Controller combine with passive components (Figure 1) to form a full duplex electrical interface compatible with IEEE Std 802.5-1985 Token Ring Access Method and Physical Layer Specifications. A 4 megabit per second Differential-Manchester-encoded data stream is received by the TMS38051 Ring Interface Transceiver and phase aligned using an on-chip phase-lock loop. Both the recovered clock and data are passed to the TMS38020 Protocol Handler for serial-to-parallel conversion. On transmit, the TMS38020 Protocol Handler provides the TMS38051 a TTL-level signal which is converted to the appropriate levels for transmission on the wiring media.

The TMS38052 contains the Voltage-Controlled Oscillator (VCO) for the Phase-Lock Loop (PLL), the phantom drive for control of relays contained within a Trunk-Coupling Unit (TCU), and error detection for wire faults in the cable connected to the TCU.

The TMS38051 and TMS38052, when coupled with the TMS38010 Communications Processor, the TMS38020 Protocol Handler, and the TMS38030 System Interface, form a highly integrated Token Ring LAN Adapter compatible with IEEE Std 802.5-1985 Token Access Method and Physical Layer Specifications.



FIGURE 1. TOKEN RING INTERFACE CIRCUIT



#### data buffer

The output of the receiver (the internal TMS38051 signal named RCVDAT) drives two internal circuits: a D-type flip-flop data buffer clocked by the VCO (DCLKIN) to sample the received data at the optimum time to generate the signal RCVR, and the phase detector used to control the VCO. RCVR is the retimed received data signal sent to the TMS38020 Protocol Handler for decoding of the Differential-Manchesterencoded data. RCLK is the clock used by the TMS38020 to sample RCVR. Logic state changes at RCVR occur at the rising edges of DCLK. Data is stable and may be sampled at the rising edges of RCLK. Data is delayed by the propagation delay of the receiver and data buffer plus one-half of an 8 MHz clock period from the receiver inputs to pin RCVR. The relative timing of these signals is indicated in Figure 2.

Static-timing offset is defined as the delay from a rising data transition (internally at RCVDAT) to the time data is sampled (rising transition at DCLKIN after buffering), minus 62.5 ns. At 4 megabits per second (8 MHz clock), an offset of zero is optimum sampling as this places the rising edge of the sampling clock in the middle of the data pulse. A positive offset represents late sampling.



NOTES: 1. Output of the receiver (internal signal derived from RCVIN pins) 2. PLL Static timing offset plus 62.5 ns

3. VCO clock to detectors and D-type flip-flop

4. Output of data buffer D-type flip-flop

5. Inverted clock to sample RCVR

6. Half clock period delays caused by internal latching.

## FIGURE 2. RECEIVE DATA TIMING





#### FIGURE 3. PHASE LOCK LOOP

#### phase and frequency detectors

The phase and frequency detectors are blocks of logic that generate control signals suitable for controlling the charge pump. The frequency detector will cause the voltage-controlled oscillator (VCO) frequency to be the same as the crystal-oscillator input, XTAL. The phase detector provides more accurate phase discrimination but could indicate a false lock where one frequency is a multiple of the other.

A multiplexer selects the required detection mode during insertion into the ring. The frequency-detection mode is selected by taking FRAQ high and the phase-detection mode is selected by taking FRAQ low. The phase or frequency detectors supply the necessary "charge" and "discharge" control signals to the charge pump. All gates not required for normal operation in either mode are prevented from switching to minimize the noise that might be coupled into the PLL.

#### charge pump

The output of either the phase detector or frequency detector drives the charge pump as selected by the FRAQ input. The charge pump drives the external filter (passive components R5, C4, and C5) and the filter-buffer input (FILTER). The charge pump has the ability to supply charge ("up" current into the filter) and to remove charge ("down" current out of the filter into the charge pump). A small amount of charge is required to provide the filter-buffer input current and any leakage in the external filter. Additional net charge affects the filter voltage. If the up current exceeds the down current, the voltage on the filter will increase, increasing the "controlled voltage" and the frequency of the VCO. The charge pump has two inputs so there are four possible states for the charge pump.

- 1. Pump up-current into the filter increasing the voltage.
- 2. Pump down-current out of the filter reducing the voltage.
- 3. No pump-high-impedance state, holding the voltage on the filter.
- 4. Pump up and pump down-both currents on, not allowed by the detector logic.



4. In a transition from signal (at least 24 rising transitions in a 16  $\mu$ s interval) to no signal (less than 3 rising transitions in 16  $\mu$ s), the ENERGO transition time to a de-asserted state (REDY de-asserted) is 16  $\mu$ s.

Note that for proper operation of the  $\overline{\text{REDY}}$  output, the LOCKIN and LOCKRF pins must be tied together and grounded such that no more than  $\pm 2$  mV of differential signal occurs between these two pins.

#### test mode

The TMS38051 and TMS38052 feature a test mode for board-level testing with the components in circuit. This facilitates testing by board-of-nails testers. This test mode is enabled by tying the ENABLE pin to ground. This has the effect of driving all the TTL outputs and the phantom-drive outputs to a high-impedance state. The media-driver outputs (DROUTA and DROUTB) are not affected by this function. When the ENABLE pin is high, the TMS38051 and TMS38052 operate normally. When this pin is low, the circuit will continue to operate except that pins PHOUTA, PHOUTB, RCVR, WFLT, RCLK and DCLKOUT are driven to the high-impedance state, and pin REDY is driven to the high state. Pin ENERGO is not affected by ENABLE.



electrical characteristics over full range of recommended operating conditions (unless otherwise noted)

# **TTL** input

|     | PARA                                         | METER                                                                 | TEST CONDITIONS        | MIN | ТҮР | MAX   | UNIT |
|-----|----------------------------------------------|-----------------------------------------------------------------------|------------------------|-----|-----|-------|------|
| IJН | High-level<br>input current                  | DRVR, WRAP,<br>ENABLE, FRAQ,<br>XTAL, ENERGI,<br>NSRT, DCLKIN, FILTER | V <sub>I</sub> = 2.7 V |     |     | 20    | μΑ   |
| ΙIL | Low-level<br>input current                   | DRVR, WRAP,<br>ENABLE, FRAQ,<br>XTAL, ENERGI,<br>NSRT, DCLKIN, FILTER | V <sub>I</sub> = 0.4 V |     |     | -0.4  | mA   |
| VIK | Input clamp<br>voltage                       | DRVR, WRAP,<br>ENABLE, FRAQ,<br>XTAL, ENERGI<br>NSRT, DCLKIN, FILTER  | l∣ = −12 mA            |     |     | - 1.5 | v    |
| ų.  | Input current<br>at maximum<br>input voltage | DRVR, WRAP,<br>ENABLE, FRAQ,<br>XTAL, NSRT<br>DCLKIN, FILTER          | V <sub>I</sub> = 7 V   |     |     | 100   | μΑ   |
| -   |                                              | ENERGI                                                                | $V_{I} = 5.5 V$        |     |     | 100   | μA   |

# **TTL output**

|                 | PARA                               | METER                        | TEST CONDITIONS            | MIN  | ТҮР МА | X UNIT |
|-----------------|------------------------------------|------------------------------|----------------------------|------|--------|--------|
|                 | High-level                         | WFLT, DCLKOUT                | $I_{OH} = -0.4 \text{ mA}$ | 2.5  |        | V      |
| VOH             | 2                                  | RCVR, RCLK                   | $I_{OH} = -0.4 \text{ mA}$ | 2.8  |        | V      |
|                 | output voltage                     | ENERGO, REDY                 | $I_{OH} = -0.1 \text{ mA}$ | 2.5  |        | V      |
|                 | 1 1 1                              | RVCR, WFLT,                  | $I_{OL} = 4 \text{ mA}$    |      | C      | .5 V   |
| V <sub>OL</sub> | Low-level<br>output voltage        | RCLK, DCLKOUT,<br>REDY       | $I_{OL} = 1 \text{ mA}$    |      | C      | .4 V   |
| 1 - A<br>- A    |                                    | ENERGO                       | l <sub>OL</sub> = 0.5 mA   |      | C      | .5 V   |
|                 | Off-state<br>output current        | RCVR, WFLT<br>RCLK, DCLKOUT  | V <sub>O</sub> = 2.7 V     |      | 1      | ρο μΑ  |
| lozh            | with high-level<br>voltage applied | REDY                         |                            |      | - 1    | .5 mA  |
|                 | Off-state<br>output current        | RCVR, WFLT<br>RCLK           |                            |      | - 1    | ρο μΑ  |
| IOZL            | with low-level                     | DCLKOUT                      | $V_0 = 0.4 V$              | 100  | - 6    | 00 μΑ  |
|                 | voltage applied                    | REDY                         |                            |      | - 1    | .5 mA  |
| los             | Short-circuit                      | RCVR, WFLT,<br>RCLK, DCLKOUT | V <sub>0</sub> = 0         | - 20 | - 1    | 00 mA  |
|                 | output current                     | ENERGO, REDY                 |                            | -0.5 | -      | -2 mA  |



#### phantom driver

|      | PARAMETE                 | R              | TEST CONDITIONS                          | MIN | ΤΥΡ Μ | AX | UNIT |
|------|--------------------------|----------------|------------------------------------------|-----|-------|----|------|
| VOH  | High-level               | PHOUTA, PHOUTB | $I_{OH} = -1 \text{ mA}$                 | 4.1 |       |    | V    |
| ·    | output voltage           |                | $I_{OH} = -2 \text{ mA}$                 | 3.8 | ····· |    |      |
| los  | Short curcuit            | PHOUTA, PHOUTB | $V_0 = 0,$                               | -4  |       | 20 | mA   |
|      | output current           | -              | $\overline{\text{NSRT}} = V_{\text{IL}}$ |     |       |    |      |
| юн   | High-level               | PHOUTA, PHOUTB | $V_0 = V_{CC'}$                          |     | 1     | 00 | μA   |
| 'UH  | output current           |                | · NSRT = V <sub>OH</sub>                 |     |       | ~  | μη   |
|      | Low-level                | PHOUTA, PHOUTB | V <sub>O</sub> = 0,                      |     | - 10  | 00 | μA   |
| IOL  | output current           | THEOTA, THEOTB | $\overline{\text{NSRT}} = V_{\text{IH}}$ |     | - 1   | 00 | μΑ   |
|      | Off-state output current |                |                                          |     |       |    |      |
| IOZH | with high-level          | PHOUTA, PHOUTB | $V_{O} = 5.5 V,$<br>ENABLE = $V_{IL}$    |     | 1     | 00 | μA   |
|      | voltage applied          |                |                                          |     |       |    |      |
|      | Off-state output current |                | N/2 0                                    |     |       |    |      |
| OZL  | with low-level           | PHOUTA, PHOUTB | $V_0 = 0,$                               |     | - 1   | 00 | μA   |
|      | voltage applied          |                | $ENABLE = V_{IL}$                        |     |       |    |      |

## wire fault (see Note 15)

| PARAMETE                | R    | TEST CONDITIONS                                                                                                                                                                                                             | MIN | TYP | MAX | UNIT |
|-------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Output-normal condition | WFLT | $\begin{array}{l} 2.9 \ \text{k}\Omega \ \leq \ \text{R}_{\text{L1}} \ \leq \ 5.5 \ \text{k}\Omega, \\ 2.9 \ \text{k}\Omega \ \leq \ \text{R}_{\text{L2}} \ \leq \ 5.5 \ \text{k}\Omega, \\ \text{See Note 16} \end{array}$ | 2.5 |     |     | V    |
| Output-open condition   | WFLT | 9.9 k $\Omega \leq R_{L1}$ ,<br>2.9 k $\Omega \leq R_{L2} \leq 5.5$ k $\Omega$ ,<br>See Note 16                                                                                                                             |     |     | 0.5 | v    |
| Output-short condition  | WFLT | $R_{L1} ≤ 0.1 kΩ,$<br>2.9 kΩ ≤ $R_{L2} ≤ 5.5 kΩ,$<br>See Note 16                                                                                                                                                            |     |     | 0.5 | v    |

NOTES: 15. The wire-fault logic will recognize a load condition corresponding to greater than 9.9 kΩ to ground as an open-circuit fault, but will not recognize a load condition less than 5.5 kΩ to ground as an open. The wire-fault logic will recognize a load condition corresponding to less that 100 Ω to ground as a short-circuit fault, but will not recognize a load condition corresponding to greater than 2.9 kΩ to ground as a short. Figure 4 illustrates this with R<sub>L1</sub> connected from PHOUTA to ground and R<sub>L2</sub> connected from PHOUTB to ground.

16.  $R_{L1}$  is connected from pin 19 to ground;  $R_{L2}$  is connected from pin 18 to ground.



FIGURE 4. WIRE-FAULT PIN TEST



## filter buffer

| PARAMETER               | TEST CONDITIONS   | MIN   | ΤΥΡ ΜΑΧ |      |
|-------------------------|-------------------|-------|---------|------|
| Input current at FILTER | FILTER at 2 V-3 V | - 0.5 | 1.9     | 5 μΑ |
|                         |                   |       |         |      |

## energy detect

|                  | PARAMETE                                  | R               | TEST CONDITIONS                                      | MIN | ТҮР | MAX | UNIT |
|------------------|-------------------------------------------|-----------------|------------------------------------------------------|-----|-----|-----|------|
| V <sub>IL</sub>  | Low-level<br>input voltage                | NRGCAP          | ENERGO low                                           | 0.5 |     |     | V    |
| VIH              | High-level<br>input voltage               | NRGCAP          | ENERGO high                                          | 1   |     | 2   | V    |
| V <sub>HYS</sub> | Energy detect<br>hysteresis               | NGRCAP          | V <sub>HYS</sub> = V <sub>IH</sub> = V <sub>IL</sub> | 0.1 |     |     | V    |
| td               | Delay time, ENERGI<br>valid to REDY valid | ENERGI,<br>REDY |                                                      |     |     | 1   | μS   |

## supply current

|        | PARAMET  | ER                                    | TEST CONDITIONS | MIN | ТҮР | MAX | UNIT |
|--------|----------|---------------------------------------|-----------------|-----|-----|-----|------|
|        |          | · · · · · · · · · · · · · · · · · · · | See Figure 7(a) |     |     | 93  | mA   |
| Supply | TMS38051 | See Figure 7(a),                      |                 |     | 00  | 0   |      |
|        |          | $V_{CC} = 5.5 V, t_{c} = 80 °C$       |                 |     | 88  | mA  |      |
| ICC    | current  |                                       | See Figure 7(b) |     |     | 59  | mA   |
|        | TMS38052 | See Figure 7(b),                      |                 |     | 50  |     |      |
|        |          | $V_{CC} = 5.5 V, t_{c} = 75 °C$       |                 | 53  |     | mA  |      |



## transmitter

|                                  | PARAMETE                             | R              | TEST CONDITIONS                                             | MIN | ТҮР                                   | MAX | UNIT |
|----------------------------------|--------------------------------------|----------------|-------------------------------------------------------------|-----|---------------------------------------|-----|------|
| Output rise time, tr             |                                      | DROUTA, DROUTB | $V_L = V_{CC},$                                             |     | 1                                     | 20  | ns   |
| Output fall time, t <sub>f</sub> |                                      | DROUTA, DROUTB | See Figures 9 and 11                                        |     | · · · · · · · · · · · · · · · · · · · | 20  | ns   |
| Output asymmetry                 | time, t <sub>A</sub> -t <sub>B</sub> | DROUTA, DROUTB | V <sub>L</sub> = V <sub>CC</sub> ,<br>See Figures 12 and 16 |     |                                       | 11  | ns   |
| Output skew time                 | t2-t1<br>t3-t4                       | DROUTA, DROUTB | V <sub>L</sub> =V <sub>CC</sub> ,<br>See Figures 12 and 16  |     |                                       | 5   | ns   |

## internal wrap

| PARAMETER                                        | TEST CONDITIONS                     | MIN | ТҮР | MAX | UNIT |
|--------------------------------------------------|-------------------------------------|-----|-----|-----|------|
|                                                  | $DRVR = V_{IL} \text{ to } V_{IH},$ |     |     |     |      |
| V <sub>1</sub> Signal-to-receiver voltage swing  | $\overline{WRAP} = V_{IL}$          | 150 |     | 500 | mV   |
|                                                  | See Note 19                         |     |     | 300 |      |
|                                                  | and Figures 8 and 9                 |     |     |     |      |
|                                                  | $DRVR = V_{IL}$ to $V_{IH}$ ,       |     |     |     |      |
| V <sub>2</sub> Noise signal voltage at driver    | $\overline{WRAP} = V_{IL}$          |     |     | 10  | mV   |
|                                                  | See Note 20                         |     |     | 10  |      |
|                                                  | and Figure 9                        |     |     |     |      |
|                                                  | $DRVR = V_{IL}$ to $V_{IH}$ ,       |     |     |     |      |
| tPHL Propagation delay, high-to-low-level output | $\overline{WRAP} = V_{IL}$          |     |     | 45  | ns   |
|                                                  | See Figures 9 and 15                |     |     |     |      |
|                                                  | DRVR = VIL to VIH,                  |     |     |     |      |
| tPLH Propagation delay, low-to-high-level output | $\overline{WRAP} = V_{IL},$         |     |     | 45  | ns   |
|                                                  | See Figures 9 and 15                |     |     |     |      |

NOTES: 19. Peak-to-peak voltage swing between EQUALA and EQUALB. The differential between RCVINA and RCVINB is held at 0.5 V to assure that the receiver signal does not affect wrap mode.

20. Peak-to-peak voltage swing between DROUTA and DROUTB. The differential between RCVINA and RCVINB is held at 0.5 V to assure that the receiver signal does not affect wrap mode.





FIGURE 8





| tĄ | $\frac{t_1 + t_2}{2}$ |
|----|-----------------------|
| tB | $\frac{t_3 + t_4}{2}$ |

#### FIGURE 12. SKEW AND ASYMMETRY FROM DRVR TO DROUTA AND DROUTB



**FIGURE 13. VCO ASYMMETRY** 





NOTE 23: For this test the RCVR output is tied directly to the DRVR input to test the asymmetry of the transmitter in a repeater configuration.

| tA   | $\frac{t_1 + t_2}{2}$ |
|------|-----------------------|
| tB . | $\frac{t_3 + t_4}{2}$ |









| M-V   |                                             | DESTINATION | COURCE | DESTINATION  |     | SU      | BVECTORS                            |
|-------|---------------------------------------------|-------------|--------|--------------|-----|---------|-------------------------------------|
| CMD   | M-V (FRAME) NAME<br>AND XMIT TYPE           | CLASS       | CLASS  | ADDRESS      | R/  | 0       | NAME                                |
| CIVID |                                             | CLASS       | CLA33  | ADDRESS      | ХМТ | RCV     | NAME                                |
| >05   | Active Monitor<br>Present (AMP)             | >0          | >0     | All Stations | А   | 0       | Phys. Drop<br>Number                |
|       | FC = >05                                    |             |        |              | Α   | R       | UNA                                 |
| >06   | Standby Monitor<br>Present (SMP)            | >0          | >0     | All Stations | A   | 0       | Phys. Drop<br>Number                |
|       | (Type = Resp.)<br>FC = >06                  |             |        |              | A   | R       | UNA                                 |
| >07   | Duplicate<br>Address Test<br>(Type = Orig.) | >0          | >0     | Target       |     |         | None                                |
| >08   | Lobe Media Test<br>(Type = Orig.)           | >0          | >0     | Zero         | A N |         | Wrap Data                           |
| >09   | Transmit Forward                            | >0          | any    | Target       |     | R       | Frame Forward                       |
| >0B   | Remove Ring<br>Station<br>FC = >01          | >0          | >4     | Target       |     |         | None                                |
| >0C   | Change                                      | >0          | >4     | Target       |     | 0       | Correlator                          |
|       | Parameters<br>(ACK)                         |             |        |              |     | ο       | Local Ring<br>Number                |
|       |                                             |             |        |              |     | 0       | Assign Phys.<br>Drop Number         |
|       |                                             |             |        |              |     | 0       | Soft Error<br>Report Timer<br>Value |
|       |                                             |             |        |              |     | 0       | Enabled                             |
|       |                                             |             |        |              |     |         | Classes                             |
|       |                                             |             |        |              |     | 0       | Allowed                             |
|       |                                             |             |        |              |     | .<br> - | Access                              |
|       |                                             |             |        |              |     |         | Priority                            |

TABLE B-1. MAC FRAME MAJOR VECTORS (continued)

| M-V | M-V (FRAME) NAME                                          | DESTINATION | SOURCE | DESTINATION                                       | SUBVECTORS       |     |                                                                                                                |  |  |  |
|-----|-----------------------------------------------------------|-------------|--------|---------------------------------------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------|--|--|--|
| CMD | AND XMIT TYPE                                             | CLASS       | CLASS  | ADDRESS                                           | R/               | 0   | NAME                                                                                                           |  |  |  |
|     |                                                           | OLAGO       | OLAGO  | ADDITEOU                                          | ХМТ              | RCV |                                                                                                                |  |  |  |
| >24 | Report Station<br>Attachment<br>(Type = Resp.)            | >4          | >0     | Source Address<br>of Received<br>Request<br>Frame | A<br>A<br>A<br>A |     | Correlator<br>Product ID<br>Functional<br>Address<br>Authorized<br>Function<br>Class<br>Authorized             |  |  |  |
| >25 | Report New<br>Monitor<br>(Type = Orig.)                   | >4          | >0     | F(NM)                                             | A<br>A<br>A      |     | Access Priority<br>Phys. Drop<br>Number<br>UNA<br>Product ID                                                   |  |  |  |
| >26 | Report SUA<br>Change<br>(Type = Resp.)                    | >4          | >0     | F(NM)                                             | A                |     | Phys. Drop<br>Number<br>UNA                                                                                    |  |  |  |
| >27 | Report Ring<br>Poll Failure<br>(Type = Orig.)<br>FC = >01 | >6          | >0     | F(REM)                                            | A                |     | Address of<br>Last Ring Poll                                                                                   |  |  |  |
| >28 | Report Monitor<br>Error<br>(Type = Orig.)                 | >6          | >0     | F(REM)                                            | A<br>A<br>A      |     | Physical Drop No.<br>UNA<br>Error Code:<br>-Monitor<br>Error<br>-Duplicate<br>Monitor<br>-Duplicate<br>Address |  |  |  |
| >29 | Report<br>Error<br>(Type = Orig.)                         | >6          | >0     | F(REM)                                            | A<br>A<br>A      |     | Physical Drop No.<br>UNA<br>Isolating Error<br>Counts<br>Non-isolating<br>Error Counts                         |  |  |  |
| >2A | Report Transmit<br>Forward                                | >4          | >0     | F(NM)                                             | A                |     | Transmit Status<br>Code                                                                                        |  |  |  |

TABLE B-1. MAC FRAME MAJOR VECTORS (concluded)

| ТҮР | LENT | SUBVECTOR<br>NAME         | VALUE                                                                                                                       |
|-----|------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| >23 | >0C  | Adapter<br>Software Level | Level of the sending Adapter's software.<br>Bytes 0-4: Feature Code<br>Bytes 5-9: EC Level                                  |
| >26 | >xx  | Wrap Data                 | Wrap Data (xx = variable length)                                                                                            |
| >27 | >xx  | Frame Forward             | Frame to be forwarded. Includes: Access Control through last information byte.                                              |
| >29 | >08  | Adapter Status<br>Vector  | Indication of the current state of the sending Adapter's software.<br>(note 1)                                              |
| >2A | >04  | Transmit Status<br>Code   | Code indicating the strip status of a transmitted frame.                                                                    |
| >2B | >06  | Group Address             | Group Address set in sending station. (Zero if not set)                                                                     |
| >2C | >06  | Functional<br>Address     | Functional Address Field set in the sending station.                                                                        |
| >2D | >08  | Isolating Errors          | Byte O - Line Error<br>1 - Reserved<br>2 - Burst Error<br>3 - ARI/FCI Error<br>4 - Reserved<br>5 - Reserved                 |
| >2E | >08  | Non-isolating<br>Errors   | Byte O - Lost Frame<br>1 - Receive Congestion<br>2 - Frame Copied Error<br>3 - Reserved<br>4 - Token Error<br>5 - Reserved  |
| >30 | >04  | Error Code                | Error Code defining the error condition.<br>>0001 - Monitor Error<br>>0002 - Duplicate Monitor<br>>0003 - Duplicate Address |

## TABLE B-2. MAC FRAME SUBVECTORS (concluded)

<sup>†</sup>Length in bytes of subvector value.

# **B.2 Burned-In Addressing Technique**

This section describes the technique for programming a  $512 \times 4$  PROM with a burned-in address. This address provides the Adapter with a 48-bit node address if a node address is not passed during the OPEN command.

## **B.2.1 Burned-in Address Format**

The burned-in address must conform to that shown in the figure below. Note that bits 0 and 1 of byte 0 must be 01 as shown. If the burned-in address does not conform to this requirement, the OPEN command is abnormally terminated with a node address error.



- SPECIFIC ADDRESS

## FIGURE B-1. BURNED-IN ADDRESS FORMAT

#### **B.2.3 BIA Operation**

Locating the Adapter's node address in ROM is called "burned-in addressing" because the address is non-changeable being "burned" into an on-board PROM. The PROM may be visualized as vertical columns with the address "burned" into the column connected to the Q2 output of the PROM. The columns of bits at Q3 and Q4 are programmed to all ones as these outputs are not connected to any external circuitry. Column Q1 is fed back to the serial inputs of the shift register to create the seven low-order address bits for the PROM.

When the TMS38020 Protocol Handler holds the NSRT signal low, the address to the PROM is held to the first 256 locations of the PROM. As can be seen in Table B-1, no burned-in address bits are encoded in the first 256 locations. When the WFLT line from the Ring Interface is low and the NSRT signal is low, the value returned to the Protocol Handler is zero (wire fault condition). When the WFLT line from the Ring Interface is high and NSRT is low, the WFLT value returned to the Protocol Handler is high. Thus, when the Ring Interface is in an insert state (NSRT is low), the value of WFLT from the Ring Interface is directly reflected to the Protocol Handler.

Whenever the Adapter is initialized, the TMS38010 Communications Processor will fetch the burned-in address from the BIA PROM. If the node address passed to the Adapter during the OPEN command is zero, the burned-in address will be used as the Adapter's Ring Station Address.

The Adapter software is configured to test to determine the presence of the burned-in address circuitry during each initialization sequence. This is done by attempting to read the PROM. The software provides a check to determine if the data represents the correct coding for a burned-in address PROM. It does not check the correctness of the address itself. An error in the address itself will cause the OPEN command to terminate with a node address error.

When this routine is executed, the Adapter is not inserted in the ring so NSRT is inactive-high. Thus, only the second 256 locations of the PROM will be addressed. Since during this time the WFLT line status is a "don't care" condition, the burned-in address and validation code must be put into the PROM twice. In Table B-1, two addresses are shown for each entry because of this condition.

#### **B.2.4 PROM Address Programming**

The Communications Processor reads the BIA through the Protocol Handler signal line WFLT. Because this is an inverted input, the data outputs of the PROM must be inverted from their intended value for the address bits. The following table describes the content requirements for the BIA PROM.

|         | 1  |    | PRC | OM BI | VARY | ADDR | ESS |    |     |                |         | P  | ROM | Ουτρι | JT  |       |
|---------|----|----|-----|-------|------|------|-----|----|-----|----------------|---------|----|-----|-------|-----|-------|
| D       | A8 | A7 | A6  | A5    | A4   | A3   | A2  | A1 | A0  | A              | BURNED  | 04 | 03  | 02    | 01  | Н I   |
| E       |    |    |     | ĺ     |      |      |     |    |     | D              | IN      |    |     |       |     | Ε     |
| с       | _  | _  | +   | +     | +    | +    | +   | +  | +   | D              | ADDRESS |    |     | _     | +   | x     |
|         |    |    | s   | s     | s    | s    | s   | s  | s   | R              | ВІТ     | N  | N   | N     | s   |       |
| M       |    |    | R   | R     | R    | R    | R   | R  | R   | Е              |         | 0  | 0   | E     | E   | 0     |
| A       | N  | w  |     |       |      |      |     |    |     | s              |         | Т  | Т   | w     | R   | U     |
| L       | s  | F  | QG  | QF    | QF   |      | ac  | QB | Q_A | s              |         | 1. | i   |       | l i | Т     |
|         | R  | L  |     | 1 .   |      |      | Ĭ   |    |     |                |         | Ιυ | υ   | l w   | A   | Р     |
| A       | Т  | т  |     |       |      |      |     |    |     | s              |         | s  | s   | F     | L   | U     |
| D       |    |    |     |       |      |      |     |    |     | Е              |         | E  | E   | L     |     | Т     |
| D       |    |    |     |       |      |      |     |    |     | ۵              |         | D  | D   | Т     | A   |       |
| R       |    |    |     |       | 1    |      |     |    |     | _              |         |    |     |       | D   |       |
|         |    |    |     |       |      |      |     |    |     |                |         |    |     |       | D   |       |
|         |    | {  |     |       |      |      |     |    |     |                |         |    |     |       | R   |       |
| 280/408 | 1. | x  | 0   | 0     | 1    | 1    | 0   | 0  | 0   | 96             | BIA47   | 1  | 1   |       | 0   |       |
| 281/409 | 1  | х  | 0   | 0     | 1    | 1    | 0   | 0  | 1   | 92             | BIA43   | 1  | 1   |       | 1   |       |
| 282/410 | 1  | х  | 0   | 0     | 1    | 1    | 0   | 1  | 0   | 48             | BIA47   | 1  | 1   |       | 0   |       |
| 283/411 | 1  | x  | 0   | 0     | 1    | 1    | 0   | 1  | 1   | 75             | BIA26   | 1  | 1   |       | 1   |       |
| 284/412 | 1  | х  | 0   | 0     | 1    | 1    | 1   | 0  | 0   | 102            | CONST-0 | 1  | 1   | 0     | 0   | с     |
| 285/413 | 1  | х  | 0   | 0     | 1    | 1    | 1   | 0  | 1   | 59             | BIA10   | 1  | 1   |       | 1   |       |
| 286/414 | 1  | х  | 0   | 0     | 1    | 1    | 1   | 1  | 0   | 108            | CONST-0 | 1  | 1   | 0     | 0   | С     |
| 287/415 | 1  | х  | 0   | 0     | 1    | 1    | 1   | 1  | 1   | 114            | CONST-0 | 1  | 1   | 0     | 0   | С     |
| 288/416 | 1  | х  | 0   | 1     | 0    | 0    | 0   | 0  | 0   | 87             | BIA38   | 1  | 1   |       | 1   |       |
| 289/417 | 1  | х  | 0   | 1     | 0    | 0    | 0   | 0  | 1   | 52             | BIA3    | 1  | 1   |       | 0   |       |
| 290/418 | 1  | х  | 0   | 1     | 0    | 0    | 0   | 1  | 0   | 23             | BIA22   | 1  | 1   |       | 1   |       |
| 291/419 | 1  | х  | 0   | 1     | 0    | 0    | 0   | 1  | 1   | 72             | BIA23   | 1  | 1   |       | 0   |       |
| 292/420 | 1  | х  | 0   | 1     | 0    | 0    | 1   | 0  | 0   | 84             | BIA35   | 1  | 1   |       | 0   |       |
| 293/421 | 1  | х  | 0   | 1     | 0    | 0    | 1   | 0  | 1   | 18             | BIA17   | 1  | 1   |       | 0   | · · · |
| 294/422 | 1  | х  | 0   | 1     | 0    | 0    | 1   | 1  | 0   | 46             | BIA45   | 1  | 1   |       | 1   | 100   |
| 295/423 | 1  | х  | 0   | 1     | 0    | 0    | 1   | 1  | 1   | 57             | BIA8    | 1  | 1   |       | 0   | ·     |
| 296/424 | 1  | х  | 0   | 1     | 0    | 1    | 0   | 0  | 0   | 21             | BIA20   | 1  | 1   |       | 1   |       |
| 297/425 | 1  | х  | 0   | 1     | 0    | 1    | 0   | 0  | 1   | 16             | BIA15   | 1  | 1   |       | 0   |       |
| 298/426 | 1  | х  | 0   | 1     | 0    | 1    | 0   | 1  | 0   | <sup>-</sup> 7 | BIA6    | 1  | 1   |       | 1   |       |
| 299/427 | 1  | х  | 0   | 1     | 0    | 1    | 0   | 1  | 1   | 9              | BIA8    | 1  | 1   |       | 0   |       |
| 300/428 | 1  | х  | 0   | 1     | 0    | 1    | 1   | 0  | 0   | 27             | BIA26   | 1  | 1   |       | 1   | ]     |
| 301/429 | 1  | х  | 0   | 1     | 0    | 1    | 1   | 0  | 1   | 11             | BIA10   | 1  | 1   |       | 0   |       |
| 302/430 | 1  | х  | 0   | 1     | 0    | 1    | 1   | 1  | 0   | 33             | BIA32   | 1  | 1   |       | 1   | 1     |
| 303/431 | 1  | х  | 0   | 1     | 0    | 1    | 1   | 1  | 1   | 39             | BIA38   | 1  | 1   |       | 0   |       |
| 304/432 | 1  | х  | 0   | 1     | 1    | 0    | 0   | 0  | 0   | 97             | CONST-0 | 1  | 1   | 0     | 1   | D     |
| 305/433 | 1  | х  | 0   | 1     | 1    | Ó    | 0   | 0  | 1   | 67             | BIA18   | 1  | 1   |       | 0   |       |
| 306/434 | 1  | х  | 0   | 1     | 1    | 0    | 0   | 1  | 0   | 29             | BIA28   | 1  | 1   |       | 1   |       |
| 307/435 | 1  | X  | 0   | 1     | 1    | 0    | 0   | 1  | 1   | 93             | BIA44   | 1  | 1   |       | 0   |       |

## TABLE B-3. BURNED-IN ADDRESS CONTENTS (2 of 5)

.

|         |    |    | PRC            | M BI | VARY | ADDR | ESS            |    |                  |     |         | P   |    | OUTPL | л   |   |
|---------|----|----|----------------|------|------|------|----------------|----|------------------|-----|---------|-----|----|-------|-----|---|
| D       | A8 | A7 | A6             | A5   | A4   | A3   | A2             | A1 | A0               | A   | BURNED  | 04  | 03 | 02    | 01  | н |
| E       |    |    |                |      |      |      |                |    |                  | D   | IN      |     |    |       |     | E |
| c       | -  | -  | +              | +    | +    | +    | +              | +  | +                | D   | ADDRESS |     |    | _     | +   | x |
| 1 5     | :  |    | s              | s    | s    | s    | s              | s  | s                | R   | BIT     | N   | N  | N     | s   |   |
| м       |    |    | R              | R    | R    | R    | R              | R  | R                | E   |         | 0   | 0  | E     | E   | 0 |
| . A     | Ν  | w  |                |      |      |      |                |    |                  | S   |         | т   | Т  | w     | R   | υ |
| L       | s  | F  | ۵ <sub>G</sub> | QF   | QE   | QD   | QC             | QB | Q <sub>A</sub> . | S   |         |     |    |       | 1   | т |
|         | R  | L  |                |      |      |      |                |    |                  |     |         | U   | υ  | w     | A   | Р |
| A       | т  | Т  |                |      |      |      |                |    |                  | S   |         | s   | s  | F     | L   | υ |
| D       |    |    |                |      |      |      |                |    |                  | E   |         | Е   | E  | L     |     | т |
| D       |    |    |                |      |      |      |                |    |                  | Q   |         | D   | D  | Т     | A   |   |
| R       |    |    |                |      |      |      |                |    |                  |     |         | · · |    |       | D   |   |
|         |    |    |                |      |      |      |                |    |                  |     |         |     |    |       | D   |   |
|         |    |    |                |      |      |      |                |    |                  |     |         |     |    |       | R   |   |
| 335/463 | 1  | х  | 1              | 0    | 0    | 1    | 1              | 1  | 1                | 113 | CONST-0 | 1   | 1  | 0     | 1   | D |
| 336/464 | 1  | х  | 1              | 0    | 1    | 0    | 0              | 0  | 0                | 51  | BIA2    | 1   | 1  |       | 1   |   |
| 337/465 | 1  | х  | 1              | 0    | 1    | 0    | 0              | 0  | 1                | 22  | BIA21   | 1   | 1  |       | 0   |   |
| 338/466 | 1  | х  | 1              | 0    | 1    | 0    | · 0            | 1  | 0                | 17  | BIA16   | 1   | 1  |       | 1   |   |
| 339/467 | 1  | х  | 1              | 0    | 1    | 0    | 0              | 1  | 1                | 45  | BIA44   | 1   | 1  |       | 0   |   |
| 340/468 | 1  | х  | 1              | 0    | 1    | 0    | 1              | 0  | 0                | 15  | BIA14   | 1   | 1  |       | 1   |   |
| 341/469 | 1  | х  | ຸ 1            | 0    | 1    | 0    | 1              | 0  | 1                | 8   | BIA7    | 1   | 1  |       | 1   |   |
| 342/470 | 1  | х  | 1              | 0    | 1    | 0    | 1              | 1  | 0                | 10  | BIA9    | 1   | 1  |       | 1   |   |
| 343/471 | 1  | X  | 1              | 0    | 1    | 0    | 1 <sup>.</sup> | 1  | - 1              | 38  | BIA37   | 1   | 1  |       | 1   |   |
| 344/472 | 1  | x  | 1              | 0    | 1    | 1    | 0              | Q  | 0                | 66  | BIA17   | 1   | 1  |       | 1   |   |
| 345/473 | 1  | х  | 1              | 0    | 1    | 1    | 0              | 0  | 1                | 28  | BIA27   | 1   | 1  |       | 0   |   |
| 346/474 | 1  | X  | 1              | 0    | 1    | 1    | 0              | 1  | 0                | 12  | BIA11   | 1   | 1  |       | 1   |   |
| 347/475 | 1  | X  | 1              | . 0  | 1    | 1    | ·. 0           | 1  | 1                | 63  | BIA14   | 1   | 1  |       | 0   |   |
| 348/476 | 1  | х  | 1              | 0    | 1    | 1    | 1              | 0  | 0                | 78  | BIA29   | 1   | 1  |       | 1   |   |
| 349/477 | 1  | х  | 1              | 0.   | 1    | 1    | 1              | 0  | 1                | 34  | BIA33   | 1   | 1  |       | • 0 |   |
| 350/478 | 1  | х  | 1              | 0    | 1    | 1    | 1              | 1  | 0                | 40  | BIA39   | 1   | 1  |       | 1   |   |
| 351/479 | 1  | х  | 1              | 0    | 1    | 1    | 1              | 1  | 1                | 120 | CONST-0 | 1   | 1  | 0     | 1   | D |
| 352/480 | 1  | х  | 1              | 1    | 0    | 0    | 0              | 0  | 0                | 127 | CONST-0 | 1   | 1  | 0     | 0   | С |
| 353/481 | 1  | Х  | 1              | 1    | 0    | 0    | 0              | 0  | 1                | 98  | CONST-0 | 1   | 1  | 0     | 1   | D |
| 354/482 | 1  | х  | 1              | 1    | 0    | 0    | 0              | 1  | 0                | 68  | BIA19   | 1   | 1  |       | 0   |   |
| 355/483 | 1  | X  | 1              | 1    | 0    | 0    | 0              | 1  | 1                | 105 | CONST-0 | 1   | 1  | 0     | 1   | D |
| 356/484 | 1  | X  | 1              | 1    | 0    | 0    | . 1            | 0  | 0                | 81  | BIA32   | 1   | 1  |       | 1   |   |
| 357/485 | 1  | х  | 1              | 1    | 0    | 0    | 1              | 0  | 1                | 30  | BIA29   | 1   | 1  |       | 1   |   |
| 358/486 | 1  | X  | 1              | 1    | 0    | 0    | 1              | 1  | 0                | 94  | BIA45   | 1   | 1  | -     | 0   |   |
| 359/487 | 1  | Х  | 1              | 1    | 0    | 0    | . 1            | 1  | 1                | 112 | CONST-0 | 1   | 1  | 0     | 1   | D |
| 360/488 | 1  | X  | 1              | 1    | 0    | 1    | 0              | 0  | 0                | 50  | BIA1    | 1   | 1  |       | 0   |   |
| 361/489 | 1  | X  | 1              | 1    | 0    | 1    | 0              | 0  | . 1              | 44  | BIA43   | 1   | 1  |       | 1   |   |
| 362/490 | 1  | X  | 1              | 1    | 0    | 1    | 0              | 1  | 0                | 14  | BIA13   | 1   | 1  |       | 0   |   |

TABLE B-3. BURNED-IN ADDRESS CONTENTS (4 of 5)

# B.3 Ordering Information, Package, Thermal and Mechanical Data

## **B.3.1 Ordering Instructions**

Electrical characteristics presented in the data sheets in this publication, unless otherwise noted, apply for the circuit type listed in the page heading regardless of package. The availability of a circuit function in a particular package is denoted by an alphabetical reference above the pin-connection diagram(s). These alphabetical references refer to mechanical outline drawings shown in this section.

Factory orders for circuits described in this publication should include either a four-part or five-part number as explained in the following example.



NOTE: The TMS38020 will include a ROM code level designator. (RC \_ \_ \_ \_ ).

#### **B.3.2 Thermal Impedance Characteristics**

| PACKAGE                                         | ⊖JA<br>(°C/W) | OL <sup>O</sup> (°C/W) |
|-------------------------------------------------|---------------|------------------------|
| 20-pin dual-in-line plastic package             | 76.6          | 33.0                   |
| 22-pin dual-in-line plastic package             | 73.7          | 25.6                   |
| 48-pin dual-in-line ceramic side-brazed package | 40.5          | 8.8                    |
| 100-pin pin grid array ceramic package          | 35.2          | 6.0                    |

B.3.3.2 22-Pin Dual-in-Line Package (N Suffix)



NOTE A: Each pin centerline is located within 0,25(0.010) of its true longitudinal position.

B.3.3.3 48-Pin Dual-in-Line Side-Brazed Package (JD Suffix)



## **B.4 Glossary of Terms**

#### ACCESS CONTROL

The Access Control (AC) field of a frame or token is the first octet of the Physical Control field. The AC contains the Priority Indicator (PI), Token Indicator (TI), Monitor Count (MC) and Priority Reservation (PR) fields of the frame or token.

#### **ACCESS PRIORITY**

The access priority of a frame enqueued for transmission is the maximum priority level of token that the Adapter will capture for transmission.

#### **ACTIVE MONITOR**

The active monitor is the Adapter responsible for providing clocking to the ring and other functions such as token error detection and recovery.

#### ADAPTER

The term "Adapter" refers to the Texas Instruments chip set consisting of the TMS38010 Communications Processor, TMS38020 Protocol Handler, TMS38030 System Interface, and TMS38051 and TMS38052 Ring Interface components.

#### **ADAPTER SOFTWARE**

Adapter software is software executed by the TMS38010 Communications Processor. This software provides IEEE 802.5 compatible Medium Access Control (MAC) services, network management support, and Adapter diagnostics. This software is in the ROM of the TMS38020 Protocol Handler.

#### ADDRESS

The logical location of a terminal, a peripheral device, node or any other unit or component in a network.

#### **APPLICATION LAYER**

A logical entity of the OSI model; the top of the seven-layer structure, generally regarded as offering an interface to, and largely defined by, the network user.

#### **ATTACHED SYSTEM/ATTACHING PRODUCT**

The attached system is the product which uses the Adapter to connect to the ring network; also referred to as the attaching product or the host system.

#### ATTENTION MAC FRAMES

Attention MAC frames are MAC frames received by the Adapter in which the attention field of the Frame Control field (FC) (bits 4-7) is greater than one. This condition causes an attention interrupt within the Adapter.

#### ATTENUATION

The difference (loss) between transmitted and received power, due to transmission loss through equipment lines or other communications devices.

#### **ALLOWED ACCESS PRIORITY**

The Allowed access priority is the highest access priority an attaching product may use when requesting a transmission.

#### **ENABLED FUNCTION CLASSES**

The Enabled Function Classes are the source classes a station is allowed to use in the transmission of MAC frames. These are the transmit Medium Access Control frames which may be passed from the attaching product to the Adapter for transmission.

#### BANDWIDTH

The range of frequencies that can pass over a given circuit. Generally, the greater the bandwidth, the more information that can be sent through the circuit in a given amount of time.

#### **ERROR DETECTION**

Code in which each data signal conforms to specific rules of construction so that departures from this construction in the received signals can be automatically detected.

#### **FIBER OPTICS**

A technology that uses light as an information carrier. Fiber optic cables are a direct replacement for conventional coaxial cable and wire pairs. The glass-based transmission facility occupies less physical volume for an equivalent transmission capacity, and the fibers are immune to electrical interference.

#### **FLOW CONTROL**

The capability of network nodes to manage buffering schemes in order to allow devices of differing data transmission speeds to communicate with each other.

#### FRAME

A collection of bits that contain both control information and data; the basic unit of transmission on a network. Control information is carried in the frame with the data to provide for such functions as addressing, sequencing, flow control and error control to the respective protocol levels. Can be of fixed or variable length.

#### FRAME CHECK SEQUENCE

The Frame Check Sequence (FCS) is a 32-bit field which follows the information field of a frame. This field contains a CRC value used to verify error-free transmission of the frame.

#### **FRAME CONTROL**

The Frame Control (FC) field of a frame or token is the second octet of the Physical Control field. The FC contains bits which define the frame as a MAC or non-MAC frame and the MAC frame attention code. This field is used by the TMS38020 Protocol Handler for frame processing.

#### **FRAME FORMAT**

The exact order and size of the various control and information fields of a frame, including header, address and data fields.

#### FRAME OVERHEAD

A measure of the ratio of the total frame bits occupied by control information to the number of bits of data, usually expressed as a percent.

#### FRAME STATUS

The Frame Status (FS) field of a frame is an octet appended after the ending delimiter of a frame which is used to indicate whether the destination address was recognized and whether the frame had been copied by the destination Adapter. This field is neither code-violation nor CRC-protected.

#### **FUNCTIONAL ADDRESS**

A form of group address which provides a "well known" address for network functions such as active monitor, ring error monitor, etc. Up to 31 unique functional addresses can be recognized by the TMS380 LAN Adapter.

#### GATEWAY

A special node that interfaces two or more dissimilar networks, providing protocol translation between the networks. A gateway is needed to connect two independent local area networks or to connect a local network to a long-haul network.

#### **GROUP ADDRESS**

An address which may be recognized by more than one node on the ring. A group address may be used for functions such as disk servers.

## NETWORK

An interconnected group of nodes; a series of points, nodes, or stations connected by communications channels; the assembly of equipment through which connections are made between data stations.

## NETWORK LAYER

In the ISO OSI Reference Model, the logical network entity that services the Transport layer; responsible for ensuring that data passed to it from the Transport layer is routed and delivered through the network.

#### NETWORK MANAGEMENT

Administrative services performed in managing a network, such as network topology and software configuration, downloading of software, monitoring network performance, maintaining network operations, and diagnosing and troubleshooting problems.

#### **NETWORK MANAGER**

A network entity which determines station status, collects configuration information, and measures network performance, among other things.

#### NODE

A station; a physical device that allows for the transmission of data within a network.

## **OPEN SYSTEMS INTERCONNECTION**

OSI. Referring to the International Organization for Standardization's OSI Reference Model, a logical structure for network operations standardized within the ISO; a seven-layer network architecture being used for the definition of network protocol standards.

#### PHYSICAL CONTROL FIELD

PCF. The physical control field (PCF) is a field of a frame which follows the starting delimiter. The PCF consists of two 8-bit fields, the Access Control (AC) field and the Frame Control (FC) field.

#### **PHYSICAL DROP NUMBER**

The physical drop number is a facilities-defined number used to assist in performing network management functions. The physical drop number is provided to individual stations by a Ring Parameter Server or Network Manager if present on the ring.

#### PHYSICAL LAYER

In the OSI Reference Model the lowest level of network processing, below the Data Link layer, that is concerned with the electrical, mechanical and handshaking procedures over the interface that connects a device to a transmission medium; referring to an electrical interface, such as RS-232-C.

#### PRESENTATION LAYER

In the OSI Reference Model, that layer of processing that provides services to the Application layer, allowing it to interpret the data exchanged, and allowing it to structure data messages to be transmitted in a specific display and control format.

#### PROTOCOL

Formal set of rules governing the format, timing, sequencing, and error control of exchanged messages on a data network; may also include facilities for managing a communications link and/or contention resolution. A protocol may be oriented toward data transfer over an interface, between two logical units directly connected, or on an end-to-end basis between two end users over a large and complex network. Both hardware protocols and software protocols can be defined.

#### SERIAL INTERFACE

An interface which requires serial transmission, or the transfer of information in which bits composing a character are sent sequentially. Implies a single transmission channel.

#### SERVER

A processor which provides a specific service to the network. Examples of servers are: routing server - connects nodes and networks of like architectures; gateway server connects nodes and networks of different architectures by performing protocol conversions; terminal server, print server and file server - provides an interface between compatible peripheral devices on a LAN.

#### SESSION

A connection between two stations that allows them to communicate; the logical connection between two network addressable units.

#### SESSION LAYER

In the OSI Reference Model, the network-processing layer responsible for binding and unbinding logical links between end users and maintaining an orderly dialogue between them; also responsible for naming of logical entities.

#### SOURCE

Originator of data.

#### **SOURCE ROUTING**

Method by which stations are addressed across multiple rings.

#### **STAND-BY MONITOR**

A stand-by monitor is any Adapter on the ring which is not currently the Active Monitor. The stand-by monitor functions are defined in the MAC protocol.

#### STAR

A network topology consisting of one central node with point-to-point links to several other nodes. Control of the network is usually located in the central node or switch, with all routing of network message traffic performed by the central node.

#### STATION

A network node.

#### SUBVECTOR

A subvector is part of the MAC frame Major Vector. The subvectors are subfields within the Major Vector used to carry specific information used to process the MAC frame. The subvector is composed of length, type, and value fields.

#### SYSTEM COMMAND BLOCK

The System Command Block (SCB) is a six-byte buffer used to hold the command to be executed by the Adapter and a 24-bit address pointer to a parameter block for the command.

#### SYSTEM INTERFACE

The TMS38030 System Interface (SIF) is a VLSI component of the Adapter chip set which functions as the Adapter's interface to the attached system.

#### SYSTEM STATUS BLOCK

The System Status Block (SSB) is an eight-byte buffer used by the Adapter to relay status information to the attached system, such as return codes of completed Adapter commands.

#### THROUGHPUT

The total useful information processed or communicated during a specified time period. Expressed in bits per second or bytes per second.

# **TI Worldwide Sales Offices**

ALABAMA: Huntsville: 500 Wynn Drive, Suite 514, Huntsville, AL 35805, (205) 837-7530.

ARIZONA: Phoenix: 8825 N. 23rd Ave., Phoenix, AZ 85021, (602) 995-1007.

CALIFORNIA: Irvine: 17891 Cartwright Rd., Irvine, CA 92714, (714) 660-8187; Sacramento: 1900 Point West Way, Suite 171, Sacramento, CA 95815, (916) 929-1521; San Diego: 4333 View Ridge Ave., Suite B., San Diego, CA 92123, (619) 278-9601; Santa Clara: 5353 Betsy Ross Dr., Santa Clara, CA 95054, (408) 980-9000; Torrance: 690 Knox St., Torrance, CA 90502, (213) 217-7010; Woodland Hills: 21220 Erwin St., Woodland Hills, CA 91367, (818) 704-7759. (818) 704-7759.

COLORADO: Aurora: 1400 S. Potomac Ave., Suite 101, Aurora, CO 80012, (303) 368-8000.

CONNECTICUT: Wallingford: 9 Barnes Industrial Park Rd., Barnes Industrial Park, Wallingford, CT 06492, (203) 269-0074.

FLORIDA: Ft. Lauderdale: 2765 N.W. 62nd St., Ft. Lauderdale, FL 33309, (305) 973-8502; Maitland: 2601 Maitland Center Parkway, Maitland, FL 32751, (305) 660-6400; Tampa: 5010 W. Kennedy Blvd., Suite 101, Tampa, FL 33609, (813) 870-6420.

GEORGIA: Norcross: 5515 Spalding Drive, Norcross, GA 30092, (404) 662-7900

ILLINOIS: Arlington Heights: 515 W. Algonquin, Arlington Heights, IL 60005, (312) 640-2925.

INDIANA: Ft. Wayne: 2020 Inwood Dr., Ft. Wayne, IN 46815, (219) 424-5174; Indianapolis: 2346 S. Lynhurst, Suite J-400, Indianapolis, IN 46241, (317) 248-8555.

IOWA: Cedar Rapids: 373 Collins Rd. NE, Suite 200, Cedar Rapids, IA 52402, (319) 395-9550.

MARYLAND: Baltimore: 1 Rutherford Pl., 7133 Rutherford Rd., Baltimore, MD 21207, (301) 944-8600.

MASSACHUSETTS: Waltham: 504 Totten Pond Rd., Waltham, MA 02154, (617) 895-9100

MICHIGAN: Farmington Hills: 33737 W. 12 Mile Rd., Farmington Hills, MI 48018, (313) 553-1500.

MINNESOTA: Eden Prairie: 11000 W. 78th St., Eden Prairie, MN 55344 (612) 828-9300

MISSOURI: Kansas City: 8080 Ward Pkwy., Kansas City, MO 64114, (816) 523-2500; St. Louis: 11861 Westline Industrial Drive, St. Louis, MO 63141, (314) 569-7600.

NEW JERSEY: Iselin: 485E U.S. Route 1 South, Parkway Towers, Iselin, NJ 08830 (201) 750 1050

NEW MEXICO: Albuquerque: 2820-D Broadbent Pkwy NE, Albuquerque, NM 87107, (505) 345-2555.

NE, Albüquerque, NW 57107, (505) 345-2555. **NEW YORK: East Syracuse:** 6365 Collamer Dr., East Syracuse, NY 13057, (315) 463-9291; **Endicott**: 112 Nanticoke Ave., P.O. Box 618, Endicott, 112 NY 13760, (607) 754-3900; **Melville**: 1 Huntington Quadrangie, Suite 3C10, P.O. Box 2938, Melville, NY 11747, (516) 454-6600; **Pittsford**: 2851 Clover St., Pittsford, NY 14534, (716) 385-6770; **Poughkeepsie**: 385 South Rd., Poughkeepsie, NY 12601, (914) 473-2900.

NORTH CAROLINA: Charlotte: 8 Woodlawn Green, Woodlawn Rd., Charlotte, NC 28210, (704) 527-0930; Raleigh: 2809 Highwoods Blvd., Suite 100, Raleigh, NC 27625, (919) 876-2725.

OHIO: Beachwood: 23408 Commerce Park Rd., Beachwood, OH 44122, (216) 464-6100; Dayton: Kingsley Bldg., 4124 Linden Ave., Dayton, OH 45432, (513) 258-3877.

OKLAHOMA: Tulsa: 7615 East 63rd Place, 3 Memorial Place, Tulsa, OK 74133, (918) 250-0633.

OREGON: Beaverton: 6700 SW 105th St., Suite 110, Beaverton, OR 97005, (503) 643-6758.

PENNSYLVANIA: Ft. Washington: 260 New York Dr., Ft. Washington, PA 19034, (215) 643-6450; Coraopolis: 420 Rouser Rd., 3 Airport Office Park, Coraopolis, PA 15108, (412) 771-8550.

PUERTO RICO: Hato Rey: Mercantil Plaza Bldg., Suite 505, Hato Rey, PR 00919, (809) 753-8700.

TEXAS: Austin: 12501 Research Bivd., P.O. Box 2909, Austin, TX 78723, (512) 250-7655; Richardson: 1001 E. Campbell Rd., Richardson, TX 75080, (214) 680-5082; Houston: 9100 Southwest Frwy., Suite 237, Houston, TX 77036, (713) 778-6592; San Antonio: 1000 Central Parkway South, San Antonio: TX 78232, (512) 496-1779.

UTAH: Murray: 5201 South Green SE, Suite 200, Murray, UT 84107, (801) 266-8972.

VIRGINIA: Fairfax: 3001 Prosperity, Fairfax, VA 22031, (703) 849-1400.

WASHINGTON: Redmond: 5010 148th NE, Bldg B, Suite 107, Redmond, WA 98052, (206) 881-3080.

WISCONSIN: Brookfield: 450 N. Sunny Slope, Suite 150, Brookfield, WI 53005, (414) 785-7140.

CANADA: Nepean: 301 Moodie Drive, Malforn Center, Nepean, 301 Moodie Drive, Malforn (613) 726-1970. Richmond Hill: 280 Centre St. E., Richmond Hill L4C181, Ontario, Canada (416) 884-9181; St. Laurent: Ville St. Laurent Quebec, 9460 Trans Canada Hwy., St. Laurent, Quebec, Canada H4S1R7, (514) 334-3635.

ARGENTINA: Texas Instruments Argentina S.A.I.C.F.: Esmeralda 130, 15th Floor, 1035 Buenos Aires, Argentina, 1+394-3008.

Altes, Argentina, 1+394-5006. **AUSTRALIA (& NEW ZEALAND):** Texas Instruments Australia Ltd.: 6-10 Talavera Rd., North Ryde (Sydney), New South Wales, Australia 2113, 2 + 887-1122; 5th Floor, 418 St. Kilda Road, Melbourne, Victoria, Australia 3004, 3 + 267-4677; 171 Philip Highway, Elizabeth, South Australia 5112, 8 + 255-2066.

AUSTRIA: Texas Instruments Ges.m.b.H.: Industriestrabe B/16, A-2345 Brunn/Gebirge, 2236-846210.

**BELGIUM:** Texas Instruments N.V. Belgium S.A.: Mercure Centre, Raketstraat 100, Rue de la Fusee, 1130 Brussels, Belgium, 2/720.80.00.

BRAZIL: Texas Instruments Electronicos do Brasil Ltda.: Rua Paes Leme, 524-7 Andar Pinheiros, 05424 Sao Paulo, Brazil, 0815-6166.

DENMARK: Texas Instruments A/S, Mairelundvej 46E, DK-2730 Herlev, Denmark, 2 - 91 74 00.

FINLAND: Texas Instruments Finland OY: Teollisuuskatu 19D 00511 Helsinki 51, Finland, (90) 701-3133.

701-3133.
FRANCE: Texas Instruments France: Headquarters and Prod. Plant, BP 05, 06270 Villeneuve-Loubet, (93) 20-01-01; Paris Office, BP 67 8-10 Avenue Morane-Saulnier, 78141 Velizy-Villacoublay, (3) 946-97-12; Lyon Sales Office, L'Oree D'Ecully, Batiment B, Chemin de la Forestiere, 69130 Ecully, (7) 833-04-40; Strasbourg Sales Office, Le Sebastopol 3, Quai Kleber, 67055 Strasbourg Cedex, (88) 22-12-66; Rennes, 23-25 Rue du Puits Mauger, 35100 Rennes, (99) 31-54-86; Toulouse Sales Office, Le Peripole—2, Chemin du Pigeonnier de la Cepiere, Noilly Paradis—146 Rue Paradis, 13006 Marseille, (91) 37-25-30.



GERMANY (Fed. Republic of Germany): Texas Instruments Deutschland GmbH: Haggertystrasse 1, D-8050 Freising, 8161+80-4591; Kurfuerstendamm 195/196, D-1000 Berlin 15, 30 + 882-7365; III, Hagen 43/Kibbelstrasse, 19, D-4300 Essen, 201-24250; Frankfurter Allee 6-8, D-6236 Eschborrm 1, 06196+8070; Hamburgerstrasse 11, D-2000 Hamburg 76, 040 + 220-1154, Kirchhorsterstrasse 2, D-3000 Hannover 51, 511+648021; Maybachstrabe 11, D-7302 Ostfildern 2-Nelingen, 711+547001; Mixikoring 19, D-2000 Hamburg 60, 40 + 637 + 0061; Postfach 1309, Roonstrasse 16, D-5400 Koblenz, 261 + 35044.

HONG KONG (+ PEOPLES REPUBLIC OF CHINA): Texas Instruments Asia Ltd., 8th Floor, World Shipping Ctr., Harbour City, 7 Canton Rd., Kowloon, Hong Kong, 3 + 722-1223.

IRELAND: Texas Instruments (Ireland) Limited: Brewery Rd., Stillorgan, County Dublin, Eire, 1 831311.

ITALY: Texas Instruments Semiconduttori Italia Spa: Viale Delle Scienze, 1, 02015 Cittaducale (Rieti), Italy, 746 694.1; Via Salaria KM 24 (Palazzo Cosma), Monterotondo Scalo (Rome), Italy, 6 + 9003241; Viale Europa, 38-44, 20093 Cologno Monzese (Milano), 2 2532541; Corso Svizzera, 185, 10100 Torino, Italy, 11 774545; Via J. Barozzi 6, 40100 Bologna, Italy, 51 355851 355851

JAPAN: Texas Instruments Asia Ltd.: 4F Aoyama Fuji Bldg., 6-12, Kita Aoyama 3-Chome, Minato-ku, Tokyo, Japan 107, 3-498-2111; Osaka Branch, 5F, Nissho Iwai Bldg., 30 Imabashi 3- Chome, Higashi-ku, Osaka, Japan 541, 06-204-1881; Nagoya Branch, 7F Daini Toyota West Bldg., 10-27, Meieki 4-Chome, Nakamura-ku Nagoya, Japan 450, 52-583-8691.

KOREA: Texas Instruments Supply Co.: 3rd Floor, Samon Bidg., Yuksam-Dong, Gangnam-ku, 135 Seoul, Korea, 2+462-8001.

MEXICO: Texas Instruments de Mexico S.A.: Mexico City, AV Reforma No. 450 — 10th Floor, Mexico, D.F., 06600, 5+514-3003.

MIDLE EAST: Texas Instruments: No. 13, 1st Floor Mannai Bldg., Diplomatic Area, P.O. Box 26335, Manama Bahrain, Arabian Gulf, 973 + 274681.

NETHERLANDS: Texas Instruments Holland B.V., P.O. Box 12995, (Bullewijk) 1100 CB Amsterdam, Zuid-Oost, Holland 20+5602911.

NORWAY: Texas Instruments Norway A/S: PB106, Refstad 131, Oslo 1, Norway, (2) 155090.

PHILIPPINES: Texas Instruments Asia Ltd.: 14th Floor, Ba. Lepanto Bldg., 8747 Paseo de Roxas, Makati, Metro Manila, Philippines, 2 + 8188987.

PORTUGAL: Texas Instruments Equipamento Electronico (Portugal), Lda.: Rua Eng. Frederico Ulrich, 2650 Moreira Da Maia, 4470 Maia, Portugal, 2:948-1003.

SINGAPORE (+ INDIA, INDONESIA, MALAYSIA, THAILAND): Texas Instruments Asia Ltd.: 12 Lorong Bakar Batu, Unit 01-02, Kolam Ayer Industrial Estate, Republic of Singapore, 747-2255.

SPAIN: Texas Instruments Espana, S.A.: C/Jose Lazaro Galdiano No. 6, Madrid 16, 1/458.14.58.

SWEDEN: Texas Instruments International Trade Corporation (Sverigefilialen): Box 39103, 10054 Stockholm, Sweden, 8 - 235480.

SWITZERLAND: Texas Instruments, Inc., Reidstrasse 6, CH-8953 Dietikon (Zuerich) Switzerland, 1-740 2220.

TAIWAN: Texas Instruments Supply Co.: Room 903, 205 Tun Hwan Rd., 71 Sung-Kiang Road, Taipei, Taiwan, Republic of China, 2 + 521-9321.

UNITED KINGDOM: Texas Instruments Limited: Manton Lane, Bedford, MK41 7PA, England, 0234 67466; St. James House, Wellington Road North, Stockport, SK4 2RT, England, 61 + 442-7162.

81

# **BUSINESS REPLY MAIL**

FIRST CLASS PERMIT NO. 6189 HOUSTON, TEXAS

POSTAGE WILL BE PAID BY ADDRESSEE

Texas Instruments Incorporated M/S 640 P.O. Box 1443 Houston, Texas 77001 NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES





July 1986 Revision D Printed in U.S.A.

SPWU001D