



# MOTION CONTROL APPLICATION MANUAL



.....

# Motion Control Application Manual

### January, 1987

1

# TABLE OF CONTENTS

|                                                                         | Page |
|-------------------------------------------------------------------------|------|
| SGS IN THE WORLD                                                        | 4    |
| INTRODUCTION                                                            | 6    |
| PRODUCT SELECTOR GUIDE                                                  | 8    |
| ALPHANUMERICAL INDEX                                                    | 13   |
| APPLICATION NOTES                                                       | 21   |
| DATASHEETS:<br>– Integrated circuits<br>– Discrete Power<br>– GS – D200 | 311  |
| PACKAGES                                                                | 1135 |
| SGS OFFICES                                                             | 1151 |
| ••••••••••••••••••••••••••••••••••••••                                  |      |



is used for the VB010 self protected switch which features a 400V Power Darlington capable of 10A output current with built-in protection circuits.

SGS has also kept ahead in POWER MOS transistors by exploiting high density cell structures. The SGSP322HD has a reduced chip area but equal overall performance to the original SGSP322 so offers a cost reduction for the user.



TO-240 — The unique SGS combination of advanced chip technology in a truly "user friendly" package, gives the solution to meet all high power system requirements.

Moving up in power, the SGS150MA010D1 isolated TRANSPACK module containing SGS POWER MOS transistors is designed for high switching speed DC motor control applications. On resistance is as low as  $0.009\Omega$  and the easy drive and rugged DMOS technology make this module ideal for high power applications.

These advances do not stop with silicon technology, SGS's established expertise in packaging has led to the recent introduction of a fully isolated package for power transistors. Used in place of the SOT-93 (TO-218), the ISOWATT218<sup>TM</sup> provides guaranteed isolation of 4kV DC and compliance with VDE specifications for creepage distance and clearance in electrical equipment.

All of these products are included in this book, along with the application informa-

tion you'll need to use them. The Motion Control Application Manual also contains a selection of SGS' innovative power supply products which will be useful in your system.

### **Dependable Delivery**

Advanced technology and innovation are just two of the reasons for SGS' remarkable growth performance. The third is manufacturing science — the ability to produce advanced products in high volumes, dependably, and with competitive quality & reliability. Just for bipolar linear and mixed bipolar/MOS ICs SGS has four 5" wafer fabs — in France, Italy and Singapore. Another two state-of-the-art 5" wafer fabs are dedicated to power transistor production. In addition, the companty has highlyautomated assembly facilities in Italy, France, Malta, Malaysia and Singapore.

SGS also has local design centers in all major semiconductor markets – USA, England, France, West Germany, Singapore and Italy – to speed the development of new products to satisfy the special needs of your application. And a worldwide network of sales offices and distributors means that SGS technology is never far away.



New diffusion facilities give SGS the advantage in Service, Quality and cost. State-of-the-art 5" wafer fabs are used for both linear ICs and power transistors.

# PRODUCT SELECTOR (Integrated Circuits)

| Applications      | Type and Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC MOTORS         | <ul> <li>L290 - Tachometer Converter</li> <li>L291 - 5 Bit D/A Converter and Position Amplifier</li> <li>L292 - Switch-Mode Driver for DC Motors</li> <li>L149 - 4A Linear Driver</li> <li>L165 - 3A Power Operational Amplifier</li> <li>L272/M - Dual Power Operational Amplifiers</li> <li>L2720/2 - Low Drop Dual Power Operational Amplifiers</li> <li>L293/E - Push-Pull Four Channel Drivers</li> <li>L293C - Push-Pull Four Channel/Dual H-Bridge Driver</li> <li>L293D - Push-Pull For Channel Driver With Diodes</li> <li>L298N - Dual Full-Bridge Driver</li> <li>L9350 - Low Saturation Driver</li> <li>TDA7272 - Full Bridge DC Motor Regulator</li> <li>TDA8115 - Dual Motor Driver</li> </ul> |
| DISPLAYS          | M5450/1 — Led Display Drivers<br>M5480/81/82 — Led Display Drivers<br>L3654S — Printer Solenoid Driver<br>L601/2/3/4 — Darlington Arrays<br>ULN2001A/2A/3A/4A — Seven Darlington Arrays<br>ULQ2001R/2R/3R/4R — Seven Darlington Arrays                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SPECIAL FUNCTIONS | AM26LS31 — Quad High Speed Differential Line Driver<br>AM26LS32/3 — RS422 and RS423 Quad Differential Line Receivers<br>MC1488 — RS232C Quad Line Driver<br>MC1489/A — Quad Line Receiver<br>DAC0806/7/8 — 8 Bit D/A Converters<br>AM6012/A — 12 Bit High Speed Multypling D/A Converters<br>L6570A/B — 2-Channel Floppy Disk Read/Write Circuits                                                                                                                                                                                                                                                                                                                                                            |
| POWER SUPPLIES    | L200 – Adjustable Voltage and Current Regulator<br>L296/P – High Current Switching Regulators<br>L387A – Very Low Drop 5V Regulator<br>L4901/2/3/4 – Dual 5V Regulators with Reset<br>L4920/1 – Very Low Drop Adjustable Regulators<br>L4960/2 – Power Switching Regulators<br>SG1524/1525/1527/2524/2525/2527/3524/3525/3527 – Regulating Pulse<br>width modulator<br>TDA4601 – Switch-Mode Power Supply Controller<br>TDA8130/2 – Current Mode PWM Controllers<br>TL7700 series – Supply Voltage Supervisors<br>UC1840/2840/3840 – Programmable, Off-Line, PWM Controllers<br>UC1842/3/4/5 – UC2842/3/4/5 – UC3842/3/4/5 – Current Mode PWM<br>Controllers                                                 |

# **PRODUCT SELECTOR** (Transistors, Diodes and TO-240 Modules)

### **DC MOTORS**



| 220V ~                                                                                                                                       |                                                                         | 96∨                                                           |                                | 48V                                                  |                          | 28V                                                  |                            |
|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------|------------------------------------------------------|--------------------------|------------------------------------------------------|----------------------------|
| Туре                                                                                                                                         | Nom.<br>KVA                                                             | Туре                                                          | Nom.<br>KVA                    | Туре                                                 | Nom.<br>KVA              | Туре                                                 | Rating,<br>A               |
| SGS50DA045D<br>SGS40TA045D<br>SGS30MA050D1<br>SGSP574/474<br>SGSP579/479<br>2N7059<br>SGSD310<br>BUX98A<br>BUX48A<br>BUW42<br>BUW32<br>BUW22 | 15<br>12<br>4.0<br>1.8<br>1.5<br>4.0<br>5.0<br>2.5<br>2.5<br>1.5<br>1.0 | SGS100DA025D<br>BUR51<br>SGSP577/477<br>SGSP567/467<br>2N7056 | 10<br>3.0<br>1.0<br>0.5<br>1.0 | SGS150MA010D1<br>BUR50<br>SGSP571/471<br>SGSP561/461 | 3.5<br>2.0<br>0.7<br>0.4 | SGSP592/492<br>SGSP482/382<br>SGSP422/322<br>SGSP358 | 25.0<br>15.0<br>6.5<br>4.0 |

### STEPPER MOTORS



| 200∨                                                                          |                                                   | 96∨                                                                                       |                                                           | 48∨                                                                                                                                    |                                                                                  | 28V                                                                               |                                                   |
|-------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------|
| Туре                                                                          | Config.<br>Rating, A                              | Туре                                                                                      | Config.<br>Rating, A                                      | Туре                                                                                                                                   | Config.<br>Rating, A                                                             | Туре                                                                              | Config.<br>Rating, A                              |
| BUR20<br>BUV21<br>BUV22<br>BUX11<br>SGSP573/473<br>SGSP463/363<br>SGSP516/316 | 25.0<br>12.0<br>10.0<br>6.0<br>13.0<br>6.5<br>3.5 | BUR50<br>BUV20<br>BUX10P<br>BDX53F<br>BDX54F<br>SGSP577/477<br>SGSP467/367<br>SGSP517/317 | 35.0<br>25.0<br>10.0<br>2.0<br>-2.0<br>13.0<br>6.5<br>3.5 | SGSD100<br>SGSD200<br>BDW93C<br>BDW94C<br>BDX53C<br>BDX54C<br>SGS132<br>SGS137<br>SGSP572/472<br>SGSP562/362<br>SGSP512/312<br>SGSP552 | 10.0<br>-10.0<br>5.0<br>-5.0<br>3.0<br>4.0<br>-4.0<br>19.0<br>10.0<br>4.5<br>3.0 | BDW93<br>BDW94<br>SGSP386<br>SGSP592/492<br>SGSP482/382<br>SGSP422/322<br>SGSP358 | 5.0<br>-5.0<br>25.0<br>25.0<br>15.0<br>6.5<br>3.0 |

# ALPHANUMERICAL INDEX

## ALPHANUMERICAL INDEX (continued)

| Туре   | Functions                                              | Page        |
|--------|--------------------------------------------------------|-------------|
| L293D  | PUSH-PULL FOUR CHANNEL DRIVER WITH DIODES              | 407         |
| L293E  | PUSH-PULL FOUR CHANNEL DRIVER                          | 395         |
| L294   | SWITCH-MODE SOLENOID DRIVER                            | 411         |
| L295   | DUAL SWITCH-MODE SOLENOID DRIVER                       | 417         |
| L296   | HIGH CURRENT SWITCHING REGULATOR                       | 423         |
| L296P  | HIGH CURRENT SWITCHING REGULATOR                       | 423         |
| L297   | STEPPER MOTOR CONTROLLER                               | 443         |
| L297A  | STEPPER MOTOR CONTROLLER                               | 443         |
| L298N  | DUAL FULL-BRIDGE DRIVER                                | 453         |
| L387A  | VERY LOW DROP 5V REGULATOR                             | 459         |
| L601   | DARLINGTON ARRAY                                       | 463         |
| L602   | DARLINGTON ARRAY                                       | 463         |
| L603   | DARLINGTON ARRAY                                       | 463         |
| L604   | DARLINGTON ARRAY                                       | 463         |
| L702   | 2A QUAD DARLINGTON SWITCH                              | 467         |
| L2720  | LOW DROP DUAL POWER OPERATIONAL AMPLIFIER              | 471         |
| L2722  | LOW DROP DUAL POWER OPERATIONAL AMPLIFIER              | 471         |
| L3654S | PRINTER SOLENOID DRIVER                                | 479         |
| L4901  | DUAL 5V REGULATOR WITH RESET                           | 483         |
| L4902  | DUAL 5V REGULATOR WITH RESET AND DISABLE FUNCTIONS     | 493         |
| L4903  | DUAL 5V REGULATOR WITH RESET AND DISABLE FUNCTIONS     | 50 <b>3</b> |
| L4904  | DUAL 5V REGULATOR WITH RESET                           | 511         |
| L4920  | VERY LOW DROP ADJUSTABLE REGULATOR                     | 519         |
| L4921  | VERY LOW DROP ADJUSTABLE REGULATOR                     | 519         |
| L4941  | VERY LOW DROP 1A REGULATOR                             | 523         |
| L4960  | 2.5A POWER SWITCHING REGULATOR                         | 529         |
| L4962  | 1.5A POWER SWITCHING REGULATOR                         | 543         |
| L5832  | SOLENOID CONTROLLER                                    | 555         |
| L6100  | 100V-1A, QUAD DMOS POWER SWITCH                        | 567         |
| L6101  | 100V-1A, QUAD DMOS POWER SWITCH                        | 567         |
| L6102  | 100V-1A, QUAD DMOS POWER SWITCH                        | 567         |
| L6202  | 1.5A DMOS FULL BRIDGE DRIVER                           | 571         |
| L6203  | 3A DMOS FULL BRIDGE DRIVER                             | 579         |
| L6207  | DUAL FULL BRIDGE DRIVER                                | 587         |
| L6209  | 3A FULL BRIDGE DRIVER WITH DIODES                      | 593         |
| L6210  | DUAL SCHOTTKY DIODE BRIDGE                             | 599         |
| L6212  | HIGH CURRENT SOLENOID DRIVER                           | 603         |
| L6217  | STEPPER MOTOR DRIVER                                   | 609         |
| L6217A | STEPPER MOTOR DRIVER                                   | 617         |
| L6221A | QUAD DARLINGTON SWITCH                                 | 625         |
| L6221N | QUAD DARLINGTON SWITCH                                 | 625         |
| L6222  | QUAD TRANSISTOR SWITCH                                 | 629         |
| L6230  | BIDIRECTIONAL THREE-PHASE BRUSHELESS DC MOTOR DRIVER . | 633         |
| L6231  | THREE-PHASE BRUSHLESS DC MOTOR DRIVER                  | 641         |
| L6233  | PHASE LOCKED FREQUENCY CONTROLLER                      | 649         |
| L6503  | HAMMER SOLENOID CONTROLLER                             | 657         |
| L6504  | SOLENOID CONTROLLER                                    | 663         |
| L6506  | CURRENT CONTROLLER FOR STEPPING MOTORS                 | 671         |
| L6570A | 2-CHANNEL FLOPPY DISK READ/WRITE CIRCUIT               | 677         |
| L6570B | 2-CHANNEL FLOPPY DISK READ/WRITE CIRCUIT               | 677         |

## ALPHANUMERICAL INDEX (continued)

| Туре                | Functions                                   | Page        |
|---------------------|---------------------------------------------|-------------|
| SGS25DB080D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 975         |
| SGS30DA060D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 983         |
| SGS30DA070D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 983         |
| SGS30DB040D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 991         |
| SGS30DB045D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 991         |
| SGS30MA050D1        | TRANSPACK N-CHANNEL POWER MOS MODULE        | 999         |
| SGS35MA050D1        | TRANSPACK N-CHANNEL POWER MOS MODULE        | 1003        |
| SGS35R120           | HIGH SWITCHING SPEED RECTIFIER              | 1007        |
| SGS40TA045          | TRANSPACK NPN POWER TRANSISTOR MODULE       | 1009        |
| SGS40TA045D         | TRANSPACK NPN POWER TRANSISTOR MODULE       | 1009        |
| SGS45R80            | HIGH SWITCHING SPEED RECTIFIER              | 1017        |
| SGS50DA045D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 1019        |
| SGS50DB040D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 1027        |
| SGS50DB045D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 1027        |
| SGS60R40            | HIGH SWITCHING SPEED RECTIFIER              | 1035        |
| SGS80DA020D         | TRANSPACK NPN POWER DARLINGTON MODULE       | 1037        |
| SGS100DA025D        | TRANSPACK NPN POWER DARLINGTON MODULE       | 1045        |
| SGS100MA010D1       | TRANSPACK N-CHANNEL POWER MOS MODULE        | 1051        |
| SGS150MA010D1       | TRANSPACK N-CHANNEL POWER MOS MODULE        | 1055        |
| SGS10004            | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1059        |
| SGS10004P           | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1059        |
| SGS10005            | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1059        |
| SGS10005P           | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1059        |
| SGSD00030           | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1063        |
| SGSD00031           | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1063        |
| SGSD310             | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1069        |
| SGSD311             | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1069        |
| SGSID311            | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1069        |
| SGSID312            | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 1063        |
| SGSIP464            | HIGH SPEED SWITCHING POWER MOS              | 1083        |
| SGSIP465            | HIGH SPEED SWITCHING POWER MOS              | 1083        |
| SGSIP466            | HIGH SPEED SWITCHING POWER MOS              | 1083        |
| SGSIP468            | HIGH SPEED SWITCHING POWER MOS              | 1087        |
| SGSIP469            | HIGH SPEED SWITCHING POWER MOS              | 1087        |
| SGSIP473            | HIGH SPEED SWITCHING POWER MOS              | 1095        |
| SGSIP474            | HIGH SPEED SWITCHING POWER MOS              | 1099        |
| SGSIP475            | HIGH SPEED SWITCHING POWER MOS              | 1099        |
| SGSIP476            | HIGH SPEED SWITCHING POWER MOS              | 1099        |
| SGSIP477            |                                             | 1095        |
| SGSIP478            |                                             | 1103        |
| SGSIP479            |                                             | 1103        |
| SGSIV48             | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 925         |
| SGSIV48A            |                                             | 925         |
| SGSIV48C<br>SGSIW32 |                                             | 933         |
| SGSIW32<br>SGSIW32A |                                             | 915<br>015  |
| SGSIW3ZA<br>SGSIW42 |                                             | 915         |
| SGSIW42<br>SGSIW42A | HIGH VOLTAGE POWER SWITCHING NPN TRANSISTOR | 921<br>921  |
| SGSP221             |                                             | 921<br>1075 |
| SGSP221             |                                             | 1075        |
| 0001222             |                                             | 1075        |

## ALPHANUMERICAL INDEX (continued)

| Туре          | Functions                              | Page |
|---------------|----------------------------------------|------|
| TDA8116       | FOUR PHASE BRUSHLESS MOTOR DRIVER      | 819  |
| TDA8130       | CURRENT MODE PWM CONTROLLER            | 823  |
| TDA8132       | CURRENT MODE PWM CONTROLLER            | 829  |
| TL7700 series | SUPPLY VOLTAGE SUPERVISORS             | 835  |
| UC1840        | PROGRAMMABLE, OFF-LINE, PWM CONTROLLER | 839  |
| UC1842        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC1843        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC1844        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC1845        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC2840        | PROGRAMMABLE, OFF-LINE, PWM CONTROLLER | 839  |
| UC2842        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC2843        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC2844        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC2845        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC3840        | PROGRAMMABLE, OFF-LINE, PWM CONTROLLER | 839  |
| UC3842        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC3843        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC3844        | CURRENT MODE PWM CONTROLLER            | 849  |
| UC3845        | CURRENT MODE PWM CONTROLLER            | 849  |
| ULN2001A      | SEVEN DARLINGTON ARRAY                 | 857  |
| ULN2002A      | SEVEN DARLINGTON ARRAY                 | 857  |
| ULN2003A      | SEVEN DARLINGTON ARRAY                 | 857  |
| ULN2004A      | SEVEN DARLINGTON ARRAY                 | 857  |
| ULN2064B      | 50V-1.5A QUAD DARLINGTON SWITCH        | 861  |
| ULN2065B      | 80V QUAD DARLINGTON SWITCH             | 869  |
| ULN2066B      | 50V QUAD DARLINGTON SWITCH             | 861  |
| ULN2067B      | 80V QUAD DARLINGTON SWITCH             | 869  |
| ULN2068B      | 50V QUAD DARLINGTON SWITCH             | 861  |
| ULN2069B      | 80V QUAD DARLINGTON SWITCH             | 869  |
| ULN2070B      | 50V QUAD DARLINGTON SWITCH             | 861  |
| ULN2071B      | 80V QUAD DARLINGTON SWITCH             | 869  |
| ULN2074B      | 50V QUAD DARLINGTON SWITCH             | 861  |
| ULN2075B      | 80V QUAD DARLINGTON SWITCH             | 869  |
| ULN2076B      | 50V QUAD DARLINGTON SWITCH             | 861  |
| ULN2077B      | 80V QUAD DARLINGTON SWITCH             | 869  |
| ULN2801A      | EIGHT DARLINGTON ARRAY                 | 875  |
| ULN2802A      | EIGHT DARLINGTON ARRAY                 | 875  |
| ULN2803A      | EIGHT DARLINGTON ARRAY                 | 875  |
| ULN2804A      | EIGHT DARLINGTON ARRAY                 | 875  |
| ULN2805A      | EIGHT DARLINGTON ARRAY                 | 875  |
| ULQ2001R      | SEVEN DARLINGTON ARRAY                 | 881  |
| ULQ2002R      | SEVEN DARLINGTON ARRAY                 | 881  |
| ULQ2003R      | SEVEN DARLINGTON ARRAY                 | 881  |
| ULQ2004R      | SEVEN DARLINGTON ARRAY                 | 881  |
| VB010         | HIGH VOLTAGE INTELLIGENT DARLINGTON    | 885  |
| VB100         | HIGH VOLTAGE INTELLIGENT CONTROLLER    | 887  |
| 2N7056        | HIGH SPEED SWITCHING POWER MOS         | 1107 |
| 2N7059        | HIGH SPEED SWITCHING POWER MOS         | 1111 |

# **APPLICATION NOTES**

## **APPLICATION NOTES INDEX**

#### Page

| NEW DEVELOPMENTS IN INTELLIGENT POWER TECHNOLOGY                                                      | 25  |
|-------------------------------------------------------------------------------------------------------|-----|
| A HIGH EFFICIENCY, MIXED-TECHNOLOGY MOTOR DRIVER                                                      | 33  |
| STEPPER MOTOR DRIVING                                                                                 | 39  |
| CONSTANT-CURRENT CHOPPER DRIVE UPS STEPPER-MOTOR PERFORMANCE                                          | 53  |
| USING THE L6506 FOR CURRENT CONTROL OF STEPPING MOTORS                                                | 57  |
| HIGH-POWER, DUAL-BRIDGE ICs EASE STEPPER-MOTOR-DRIVE DESIGN                                           | 61  |
| INTRODUCING THE L297 STEPPER MOTOR CONTROLLER                                                         | 69  |
| APPLICATIONS OF MONOLITHIC BRIDGE DRIVERS                                                             | 83  |
| SWITCH-MODE DRIVERS FOR SOLENOID DRIVING                                                              | 91  |
| SPEED CONTROL OF DC MOTORS WITH THE L292 SWITCH-MODE DRIVER                                           | 101 |
| A DESIGNER'S GUIDE TO THE L290/L291/L292 DC MOTOR SPEED/POSITION CONTROL                              |     |
| SYSTEM                                                                                                | 107 |
| DESIGNING WITH THE L296 MONOLITHIC POWER SWITCHING REGULATOR                                          | 127 |
| DESIGNING MULTIPLE-OUTPUT POWER SUPPLIES WITH THE L296 AND L4960                                      | 163 |
| DUAL REGULATORS SIMPLIFY MICRO SYSTEM SUPPLY DESIGN                                                   | 173 |
| UC3842 PROVIDES LOW-COST CURRENT-MODE CONTROL                                                         | 179 |
| A 25W OFF-LINE FLYBACK SWITCHING REGULATOR                                                            | 191 |
| APPLYING THE UC1840 TO PROVIDE TOTAL CONTROL FOR LOW-COST, PRIMARY-REFERENCED SWITCHING POWER SYSTEMS | 195 |
| 50W OFF-LINE SWITCHING POWER SUPPLY USING THE UC3840                                                  | 205 |
| A SECOND-GENERATION IC SWITCH MODE CONTROLLER OPTIMIZED FOR HIGH FREQUENCY POWER MOS DRIVE            | 217 |
| A DESIGNER'S GUIDE TO THE L200 VOLTAGE REGULATOR                                                      | 227 |
| CONTROL OF A DC MOTOR USING TRANSPACK                                                                 | 243 |
| TRANSISTOR OVERSTRESS IN BRIDGE CIRCUITS FOR MOTOR CONTROL APPLICA-                                   | 265 |
| PARALLELING TRANSPACK MODULES                                                                         | 271 |
| ROBUSTNESS OF HIGH VOLTAGE POWER TRANSISTORS                                                          | 275 |
| TECHNOLOGY RELIABILITY AND APPLICATIONS OF SGS HIGH VOLTAGE NPN TRAN-<br>SISTORS                      | 279 |
| SECOND BREAKDOWN IN POWER TRANSISTORS                                                                 | 285 |
| SGS HIGH VOLTAGE FAST RECOVERY DIODES AND THEIR SWITCHING PERFORMANCE                                 | 291 |
| HANDLING AND MOUNTING ICs IN PLASTIC POWER PACKAGES                                                   | 299 |
| DEVELOPMENTS IN SURFACE MOUNTING PACKAGES FOR POWER INTEGRATED CIRCUITS                               | 303 |
|                                                                                                       |     |

### NEW DEVELOPMENTS IN INTELLIGENT POWER TECHNOLOGY

Recent developments in power IC technology greatly expand the capabilities of integrated circuits combining control circuits and high power drive stages. This note describes the new power processes, new packages and the latest generation of power ICs.

While chips integrating both signal and power elements have been with us for several years, recent developments have greatly expanded the capabilities of these technologies. With the latest processes designers can integrate many circuits that were previously uneconomic or simply impossible. Moreover, the enlarged horizons of intelligent power technology—and packaging—are prompting new trends in the partitioning of systems.

Not only are intelligent power ICs becoming more common, they are also becoming more intelligent, to the point where designers can aim to integrate a complete power subsystem. Moreover, the current and voltage capabilities of these technologies have increased dramatically, enlarging the field of applications.

Since system designers are often responsible for partitioning electronic systems and specifying new devices it is important for them to understand the capabilities of the latest technologies. This is now more true than ever, both because IC technology has advanced so rapidly and because the latest generation of power ICs have a much greater 'system' content.

### THE NEW TECHNOLOGIES

Intelligent power technologies have evolved from two earlier species: linear IC technology and discrete transistor technology.

Processes of the first type are enhancements of the basic planar IC structure where all of the connections are on the top surface of the chip. In contrast,

those intelligent power technologies that have been developed from discrete transistor processes have a collector, or drain, contact on the lower surface of the die. A fundamental consequence of this structural difference is that with processes of the first type it is possible to integrate any number of isolated power transistors and interconnect them in any configuration. SGS calls these Multipower processes.

Where a bottom contact is used it is only possible to integrate a single power transistor, or several with common collectors (or drains), therefore configurations such as the H-bridge cannot be integrated but higher current and voltage capability of several hundred volts is possible. SGS has named this type of process VIPower<sup>TM</sup> (Vertical Intelligent Power). Both technologies can be further subdivided into those which are pure bipolar and mixed technologies containing a mixture of bipolar and MOS structures. In both fields significant progress has been made recently.

### PURE BIPOLAR MULTIPOWER PROCESSES

Just how far bipolar technology has advanced is illustrated by SGS' new Multipower-S $^2P^2$  and Multipower-HDS $^2P^2$  processes.

Multipower- $S^2P^2$  (figure 1) is a 60V process that integrates bipolar linear, IIL logic, NPN and PNP power transistors and a new low leakage diode structure.





Multipower-HDS<sup>2</sup>P<sup>3</sup> (figure 4) is a similar pure bipolar process. Like Multipower-S<sup>2</sup>P<sup>2</sup> it integrates linear, IIL, LLD and ICV PNP structures. In addition it also offers ECL logic.

But the most important characteristic of this process is high density. Dimensioned for 20V capability, it is aimed at low voltage applications where more complex signal processing circuits are needed -up to 270 IL gates can be shoehorned into one square millimeter of silicon. exceptionally high current density:  $6A/mm^2$  for NPN transistors;  $2A/mm^2$  for PNP (at V<sub>sat</sub>= 1V and H<sub>fe</sub>= 10).

This process has been applied to produce a custom stepper motor control/drive chip, where the high density of the process allows translator and chopper circuits to be integrated economically on the power drive chip. It is also used for a new 1.5A voltage regulator, the L4940, where the ICV PNP provides very low voltage drop and low quiescent current.

Multipower-HDS<sup>2</sup>P<sup>2</sup> is also characterized by an

Fig. 4 - Multipower HDS<sup>2</sup>  $P^2$  is a 20V process characterized by very high density in the signal part (270 IIL gates/mm<sup>2</sup>) and exceptionally high current density.



### MIXED MULTIPOWER TECHNOLOGY

Another area where remarkable progress has been made is in mixed bipolar/MOS technology. Though several mixed technologies of the 'vertical' type are available, a much more significant development is SGS' Multipower-BCD process (figure 5), which combines linear, CMOS logic and DMOS power transistors without placing any limit on the number and connection of the power devices.

Thanks to the DMOS power transistors this process allows efficiencies above 95% and switching frequencies up to 500kHz. In addition, there are no secondary breakdown limitations, paralleling of devices is simpler and there is an intrinsic 'fast' recirculation diode in the power DMOS structure which is adequate for most applications.

For intelligent power devices the very high efficiency of power DMOS is an important advantage. The power output of a chip is limited by the maximum dissipation allowed in the package. By reducing dissipation in the chip it is possible to put power ICs in low cost packages with modest power handling capability. Alternatively, packaged in existing high power packages, DMOS chips can deliver hitherto unreachable power levels.

Fig. 5 - A mixed technology, Multipower-BCD integrates linear, CMOS logic and power DMOS devices on the same chip. Unlike other mixed technologies it places no limit on the number or connection of the power transistors.



### VERTICAL PROCESSES

While the "Multipower" processes are more versatile SGS is also developing bipolar and mixed vertical technologies, called VIPower-M1 and VIPower-M2.

V IPower-M1 (figure 8) combines 400V NPN power transistors and bipolar low voltage (up to 30V  $V_{ceo}$ ) drive circuits, while VIPower-M2 (figure 9) will offer 80V DMOS power transistors and mixed CMOS/bipolar drive circuits.

Though these processes cannot be used for devices with bridge and half-bridge output stages, they offer higher voltage capability and VIPower-M2 features a lower ON resistance than Multipower-BCD.

VIPower-M2 is suitable for applications such as high current high side drivers and DC-DC converters while VIPower-M1 is suitable for applications like high voltage solenoid drivers, motor drives and off-line power supplies.

Fig. 8 – VIPower-M1 technology integrates 400V NPN power transistors and 30V drive circuitry.



Fig. 9 - Another 'vertical' power process, VIPower-M2 combines 80V DMOS power transistors and mixed CMOS/bipolar drive circuits.



The first products proposed in VIPower-M1 are 400V 5A to 10A NPN darlington switches (figure 10) with direct logic compatible drive. In addition on chip thermal, overcurrent and overvoltage

sensing can shutdown the power switch and provide a diagnostic output to inform the system microprocessor of the overload condition.

Fig. 11 - The leadframe of a plastic chip carrier can be modified to reduce thermal resistance. This '33+11' lead configuration allows power dissipation up to 2W



Fig. 12 - For power dissipation above 2W new surface mounting packages are being developed. This type, compatible with SO-package handling equipment, has a thermal resistance of about  $5^{\circ}$  C/W.



5-9434

In view of this trend there is now considerable interest in high conductivity substrates and the various alternatives, such as a plastic board bonded to an aluminum or copper sheet. Plated-through holes in the PCB reduce the thermal resistance between the package and the metal sheet.

Another development area is the inclusion of a copper heat spreader on the under-side of plastic chip carriers. These power chip carriers will, like many new packages, be pre-molded types, which eliminates stress on the die caused by polymerization shrinkage of the molding resin.

New packaging concepts are being studied for chips like the L9480 which need no external components. Since there is no need to mount such devices on a substrate they will probably be assembled in packages designed to be bolted to the load (figure 13) and equipped with 'Faston'-type connectors. Fig. 13 - New packaging concepts are being studied for 'silicon-only' circuits where there is no point in mounting the device on a conventional substrate because there are no other components needed.



Fig. 14 – In the ISOWATT-218 package the copper frame is completely surrounded by molding resin to isolate the device from the heatsink.



### A HIGH EFFICIENCY, MIXED-TECHNOLOGY MOTOR DRIVER

A new mixed technology called Multipower-BCD allows the integration of bipolar linear circuits, CMOS logic and DMOS power transistors on the same chip. This note describes a H-bridge motor driver IC realized with this technology.

The miniaturization and integration of complex systems and subsystems has led in recent years to the implementation of monolithic circuits integrating logic functions and power sections.

For these applications SGS has developed a new technology called Multipower BCD which allows the integration on the same chip of isolated Power DMOS elements, bipolar transistors and C-MOS logic.

Thanks to high efficiency, fast switching speed and the absence of secondary breakdown, this technology is particularly suitable for fast, high current solenoid drivers and high frequency switching motor control. The free-wheeling diode intrinsic to the DMOS structure (necessary if the device drives an inductive load) and the great flexibility available in the choice of the logic and driving section components allow the complete integration of power actuators without further expense in silicon area-and a compact implementation of complex signal functions.

This technology has been applied to produce a switching power driver — the L6202/3 — capable of delivering 4A per phase, which is suitable for speed and position control in D.C. motor applications.



Fig. 1 - A schematic cross section of Bipolar, C-MOS, DMOS structures (BCD)



The integrated circuit has 3 Inputs: Enable, Input 1, Input 2. When Enable is "low" all power devices are off; when it is "high" their conduction state is controlled by the logic signals Input 1 and Input 2 that drive independently a single branch of the full bridge. When Input 1 (Input 2) is "high" DMOS 1 (DMOS 1') is "on" and DMOS 2 (DMOS 2') is "off", when is "low" DMOS 1 (DMOS 1') is "off" and DMOS 2 (DMOS 2') is "on".

A thermal protection circuit has been included that will disable the device if the junction temperature reaches  $150^{\circ}$ C. When the thermal protection is removed the device restarts under the control of the Input and Enable signals.

#### **ON-OFF SYNCHRONIZATION CIRCUIT**

ON-OFF synchronization of the power devices located on the same leg of the bridge must prevent simultaneous conduction, with obvious advantages in terms of power dissipation and of spurious signals on the ground and on sensing resistors.

Because of the very short turn-on, turn-off times characteristic of POWER MOS devices a dead time (time in which all power transistors are "off") of 40 ns is sufficient to prevent rail-to rail shorts. The circuit that provides this time interval is shown in

fig. 4 with the voltage waveforms that explain how it works. Let us suppose Enable = "high". Because of the delay times introduced by INV1 and INV2, V2 and V3 are two waveforms contained one in the other and of polarity suitable to assure that the turn-on of a power transistor happens only after the turn-off of the other. The gate voltages V5 and V6 of DM1 and DM2 are represented in fig. 5. In fig. 3 we can see also the modality of operation of the Enable signal, charge pump and bootstrap circuits.

Concerning POWER MOS driving, it must be noted that it is necessary to assure to all DMOS N-channel a gate-source voltage of about 10V to guarantee full conduction of the POWER MOS itself. While there are no particular problems for driving the lower POWER MOS device (its terminals is referred to ground) for the upper one it is necessary to provide a gate voltage higher than the positive supply because it has the drain connected to the positive supply itself.

This is obtained using a system that combines a charge pump circuit, that assures DC operation, with a boostrapping technique suitable to provide high switching requencies. The circuit that satisfies to all these requirements is represented in the schematic diagram of fig. 6.

Fig. 6 - Schematic representation of charge PUMP and BOOSTRAP circuit used to drive the gate of the upper DMOS device



Fig. 7 - Charge PUMP abilitation signal and gate voltage of DMOS upper device





Fig. 8 - Darlington Bipolar and DMOS power stages

Neglecting the power dissipation in the driving section, in static conditions, the total dissipation of the two stages when they are "on" is in the case (a):

$$P_{d(a)} = (V_{CESAT1} + V_{BE2}) \times I_{L}$$

and in the case (b):

$$P_{d(b)} = R_{DS(ON)} \times I_{L}^{2}$$

where IL is the load current.

Because the saturation loss of a power DMOS transistor can be reduced by increasing the silicon area it is possible to satisfy the condition

$$R_{DS-ON} \times I_{L} < (V_{CESAT1} + V_{BE2})$$

and then to obtain lower dissipation.

Concerning to the driving section, an other essential difference must be emphasiised.

While in case (a) during the time in which the power is "ON" it is necessary to supply a current for maintaining Q1 saturated, in the case (b) power is dissipated only during the commutation of the gate voltage.

About AC operation, it must be noted that the greatest advantage, always in terms of power dissipation, is due to the inherently fast turn-on, turn-off times of power MOS devices. In fact, if we suppose that the load is of inductive type and that the current waveform is triangular on the voltage commutation of the output, the total power dissipation is:

### STEPPER MOTOR DRIVING

Dedicated integrated circuits have dramatically simplified stepper motor driving. To apply these ICs designers need little specific knowledge of motor driving techniques, but an understanding of the basics will help in finding the best solution. This note explains the basics of stepper motor driving and describes the drive techniques used today.

From a circuit designer's point of view stepper motors can be divided into two basic types: unipolar and bipolar.

A stepper motor moves one step when the direction of current flow in the field coil(s) changes, reversing the magnetic field of the stator poles. The difference between unipolar and bipolar motors lies in the may that this reversal is achieved (Figure 1):

- Fig. 1a BIPOLAR with one field coil and two chargeover switches that are switched in the opposite direction.
- Fig. 1b UNIPOLAR with two separate field coils and are chargeover switch.

Ν

s

S

Ν

N (%) S

s



Fig. 2 - ICs for unipolar and bipolar driving





quency, the current no longer reaches its saturating value because of the limited change time; the power and also the torque diminish clearly at increasing number of revolutions (Fig. 5).

### MORE TORQUE AT A HIGHER NUMBER OF REVOLUTIONS

Higher torque at faster speeds are possible if a current generator as shown in Fig. 4b is used. In this application the supply voltage is chosen as high possible to increase the current's rate of change. The current generator itself limits only the phase current and becomes active only the moment in which the coil current has reached its set nominal value. Up to this value the current generator is in saturation and the supply voltage is applied directly to the winding.

Fig. 6, shows that the rate of the current increase is now much higher than in Figure 5. Consequently at higher step rates the desired current can be maintained in the winding for a longer time. The torque decrease starts only at much higher speeds.

Fig. 7 shows the relation between torque and speed in the normal graphic scheme, typical for the stepper motor. It is obvious that the power increases in the upper torque range where it is normally needed, as the load to be driven draws most energy from the motor in this range.

Fig. 6 - With a step current slew it is not a problem to obtain, even at high step frequencies sufficient current in windings.





TORQUE



#### **EFFICIENCY - THE DECISIVE FACTOR**

The current generator combined with the high supply voltage guarantees that the rate of change of the current in the coil is sufficiently high.

At the static condition or at low numbers of revolutions, however, this means that the power loss in the current generator dramatically increases, although the motor does not deliver any more energy in this range; the efficiency factor is extremely bad.

Help comes from a switched current regulation using the switch-transformer principle, as shown in Fig. 8. The phase winding is switched to the supply voltage until the current, detected across  $R_S$ , reaches the desired nominal value. At that moment the switch, formerly connected to  $+V_s$ , changes position and shorts out the winding. In this way the current is stored, but it decays slowly because of inner winding losses. The discharge time of the current is determined during this phase by a monostable or pulse oscillator. After this time one of the pole changing switches changes back to  $+V_s$ , starting an induction recharge and the clock-regulation-cycle starts again.

Since the only losses in this technique are the saturation loss of the switch and that of the coil resistance, the total efficiency is very high.

The average current that flows from the power supply line is less than the winding current due to the concept of circuit inversion. In this way also the power unit is discharged. This king of phase current control that has to be done separately for each motor phase leads to the best ratio between the supplied electrical and delivered mechanical energy.

### POSSIBLE IMPROVEMENTS OF THE UNIPOLAR CIRCUIT

It would make no sense to apply the same principle to a stabilized current controlled unipolar circuit, as two more switches per phase would be necessary for the shortening out of the windings during the free phase and thus the number of components would be the same as for the bipolar circuit; and moreover, there would be the well known torque disadvantage.

### ADVANTAGES AND DISADVANTAGES OF THE HALF-STEP

An essential advantage of a stepper motor operating at half-step conditions is its position resolution increased by the factor 2. From a 3.6 degree motor you achieve 1.8 degrees, which means 200 steps per revolution.

This is not always the only reason. Often you are forced to operate at half-step conditions in order to avoid that operations are disturbed by the motor resonance. These may be so strong that the motor has no more torque in certain step frequency ranges and looses completely its position (Fig. 10). This is due to the fact that the rotor of the motor, and the changing magnetic field of the stator forms a spring-mass-system that may be stimulated to vibrate. In practice, the load might deaden this system, but only if there is sufficient frictional force.

Fig. 10 - The motor has no more torque in certain step frequency ranges with full step driving.



In most cases half-step operation helps, as the course covered by the rotor is only half as long and the system is less stimulated.

The fact that the half-step operation is not the dominating or general solution, depends on certain disadvantages:

- the half-step system needs twice as many clockpulses as the full-step system; the clock-frequency is twice as high as with the full-step.
- In the half-step position the motor has only about half of the torque of the full-step.

For this reason many systems use the half-step operation only if the clock-frequency of the motor is within the resonance risk area.

The dynamic loss is higher the nearer the load moment comes to the limit torque of the motor. This effect decreases at higher numbers of revolutions.

## TORQUE LOSS COMPENSATION IN THE HALF-STEP OPERATION

It's clear that, especially in limit situations, the torque loss in half-step is a disadvantage. If one has to choose the next larger motor or one with a double resolution operating in full-step because of some insufficient torque percentages, it will greatly influence the costs of the whole system.

In this case, there is an alternative solution that does not increase the coats for the bipolar chopping stabilized current drive circuit.

The torque loss in the half-step position may be compensated for by increasing the winding current by the factor  $\sqrt{2}$  in the phase winding that remains active. This is also permissible if, according to the motor date sheet, the current limit has been reached, because this limit refers always to the contemporary supply with current in both windings in the full-step position. The factor  $\sqrt{2}$  increase in current doubles the stray power of the





### DRIVE SIGNALS FOR THE MICRO ELECTRONIC

A direct current motor runs by itself if you supply if with voltage, whereas the stepping motor needs the commutation signal in for of several separated but linkable commands. In 95% of the applications today, the origin of these digital commands is a microprocessor system.

In its simplest form, a full-step control needs only two rectangular signals in quadrature. According to which phase is leading, the motor axis rotates clockwise or counter-clockwise, whereby the rotation speed is proportional to the clock frequency.

In the half-step system the situation becomes more complicated. The minimal two control signals become four control signals. In some conditions as many as six signals are needed. if the Tri-state-command for the phase ranges without current, necessary for high motor speeds, may not be obtained from the 4 control signals. Fig. 12 shows the relationship between the phase current diagram and the control signal for full and half-step.

Since all signals in each mode are in defined relations with each other, it is possible to generate

them using standard logic. However, if the possibility to choose full and half-step is desired, a good logic implementation becomes quite expensive and an application specific integrated circuit would be better. Such an application specific integrated circuit could reduce the number of outputs required from a microprocessor from the 6 required to 3 static and dynamic control line.

A typical control circuit that meets all these requirements is the L297 unit (Fig. 13).

Four signals control the motor in all operations:

| 1. | CLOCK: | The   | clock    | signal, | giving | the |
|----|--------|-------|----------|---------|--------|-----|
|    |        | stepp | oing con | nmand   |        |     |
|    |        |       |          |         |        |     |

- 2. RESET: Puts the final level signals in a defined start position
- 3. DIRECTION: Determines the sense of rotation of the motor axis
- 4. HALF/FULL: Desides whether to operate in full or in half-step.

Another inhibit input allows the device to switch the motor output into the Tri-state-mode in order to prevent undesired movements during undefined operating conditions, such as those that could occur during.

Fig. 13 - The L297 avoids the use of complicated standard logic to generate both full and half-step driving signals together with chopper current control.



#### SWITCH-MODE CURRENT REGULATION

The primary function of the current regulation circuit is to supply enough current to the phase windings of the motor, even at high step rates.

The functional blocks required for a switchmode current control are the same blocks required in switching power supplies; flip-flops, comparators; and an oscillator are required. These blocks can easily be included in the same IC that generates the phase control signals. Let us consider the implementation of chopper current control in the L297.

The oscillator on pin 16 of the L297 resets the two flip-flops at the start of each oscillator period. The

flip-flop outputs are then combined with the outputs of the translator circuit to form the 6 control signals supplied to the power bridge (L298).

When activated, by the oscillator, the current in the winding will raise, following the L/R time constant curve, until the voltage across the sense resistor (pin 1, 15 of L298) is equal to the reference voltage input. (pin 15, L297) the comparator then sets the flip-flop, causing the output of the L297 to change to an equiphase condition, thus effectively putting a short circuit across the phase winding. The bridge is activated into a diagonally conductive state when the oscillator resets the flip-flop at the start of the next cycle. with two resistance and one small signal transistor as changeover switch for the reference input. With another resistance and transistor it is possible to resolve 2 Bits and consequently 4 levels. That is sufficient for all imaginable causes.

Fig. 16 shows a optimal phase current diagram during a positioning operation.

Fig. 15 - Because of the set-dominant latch inside the L297 it is possible to hide current spikes and noise across the sense resistors thus avoiding external filters.



Fig. 16 - More energy is needed during the acceleration and break phases compared the continuous operation, neutral or stop position.



### HIGH MOTOR CLOCK RESETS IN THE HALF-STEP SYSTEM

In the half-step position one of the motor phases has to be without current. If the motor moves from a full-step position into a half-step position, this means that one motor winding has to be completely discharged. From the logic diagram this means for the high level bridge an equivalent status of the input signals A/B, for example in the HIGH-status. For the coil this means short circuit (Fig. 17 up) and consequently a low reduction of the current. In case of high half-step speeds the short circuit discharge time constant of the phase winding is not sufficient to discharge the current during the short half-step phases. The current diagram is not neat, the half step is not carried out correctly (Fig. 17 center).

For this reason the L297 controller-unit generates an inhibit-command for each phase bridge, that switches the specific bridge output in the halfstep position into Tri-state. In this way the coil can start swinging freely over the external recovery diodes and discharge quickly. The current decrease rate of change corrisponds more or less to the increase rate of change (Fig. 17 below).

In case of full-step operation both inhibit-outputs of the controller (pin 5 and 8) remain in the HIGH-status.

### MORE TORQUE IN THE HALF-STEP POSITION

A topic that has already been discussed in detail. So we will limit our considerations on how it is carried out, in fact quite simply because of the reference voltage controlled phase current regulation.

With the help of the inhibit-signals at outputs 5 and 8 of the controller, which are alternatively active only when the half-step control is programmed, the reference voltage is increased by the factor 1.41 with a very simple additional wiring (Fig. 18), as soon as one of the two inhibitsignals switches LOW. This increases the current in the active motorphase proportionally to the reference voltage and compensates the torque loss in this position. Fig. 19 shows clearly that the diagram of the phase current is almost sinusoidal, in principle the ideal form of the current graph.

To sum up we may say that this half-step version offers most advantages. The motor works with poor resonance and a double position resolution at a torque, that is almost the same as that of the full-step.

Fig. 19 - The half-step with shaping positioning is achieved by simply changing reference voltages.



#### BETTER GLIDING THAN STEPPING

If a stepper motor is supposed to work almost gliding and not step by step, the form of the phase current diagram has to be sinusoidal.

The advantages are very important:

- no more phenomena of resonance
- drastic noise reduction
- connected gearings and loads are treated with care
- the position resolution may be increased further.

However, the use of the L297 controller-unit described until now is no longer possible of the more semplicated form of the phase current diagram the Controller may become simpler in its functions.

Fig. 20 shows us an example with the L6505 unit. This IC contains nothing more than the clocked phase current regulation which works according to

### PRECISION OF THE MICRO STEP

Any desired increase of the position resolution between the full step position has its physical limits. Those who think it is possible to resolve a 7.2° - stepper motor to 1.8° with the same precision as a 1.8° - motor in full-step will be received, as there are several limits:

The rise rate of the torque diagram corresponding to the twisting angle of the rotor for the  $7.2^{\circ}$  - motor is flatter by a factor of 4 then for the original  $1.8^{\circ}$  - motor. Consequently with friction or load moment, the position error is larger

(Fig. 21).

For most of the commercial motors there isn't a sufficiently precise, linear relationship between a sinusoidal-current-diagram and an exact micro step angle. The reason is a dishomogeneous magnetic field between the rotor and the two stator fields.

Above all, problems have to be expected with motors with high pole feeling. However, there are special stepper motors in which an optimized micro step operation has already been considered during the construction phase.

Fig. 21 - Better resolution is achieved with low degree motor but more torque is delivered with high degree motor.



### CONCLUSIONS

The above described application examples of modern integrated circuits show that output and efficiency of stepper motors may be remarkably increased without any excessive expense increase

#### like before.

Working in limit areas, where improved electronics with optimized drive sequences allow the use of less expensive motors, it is even possible to obtain a cost reduction.

### CONSTANT-CURRENT CHOPPER DRIVE UPS STEPPER-MOTOR PERFORMANCE

### Pulse width-modulated drive improves motor torque and speed yet adds no complexity to circuit

Designers opting to use a fractional-horsepower stepper motor in applications such as computer printers can improve the motor's efficiency and its torque and speed characteristics by using a constant-current pulse-width-modulated (PWM) chopper-drive circuit. What's more, for high-power drives, dedicated control chips and a constant-current chopper drive can be as simple to use as direct drive.

A basic problem for a directly driven stepper is that the motor winding's time constant (L/R) causes the current to increase slowly in the winding during each pulsed input. It may, therefore, never reach full-rated value, especially at high speed, or high pulsing rates, unless the voltage  $(V_s)$  across the terminals is high. In the simplest stepper drive (see Fig. 1a), transistor or Darlington switches

sequentially activate the windings to drive the motor (see box, "Stepper motor basics").

This type of drive performs poorly because the supply voltage must be low so that the steady-state current is not excessive. As a result, the average winding current – and hence the torque – is very low at high drive motor speed.

Often, this problem is overcome by introducing a series resistance, thereby increasing the overall value by a factor of four – giving an L/4R ratio – and also by increasing the supply voltage (see Fig. 1b). This arrangement reduces the motor's time constant, which improves torque at high step rates. However such an approach is inefficient, because the series resistor constitutes a substantial waste of power.

Fig. 1 - Common unipolar stepping drives (a) produce insufficient torque output because their supply voltage must be kept low to limit current. Adding series resistance to an L/4R ratio (b) and raising the supply voltage proportionately improves torque output, especially at high step rates,



#### STEPPER-MOTOR BASICS

In computer-peripheral office-equipment applications, the most popular stepper motors are permanent-magnet types with two-phase bipolar windings or bifilar-wound unipolar windings. Stripped to the essentials, both types consist of a permanent-magnet rotor surrounded by stator poles carrying the windings.

A two-pole motor would have a step angle of  $90^{\circ}$ . However, most motors have multiple poles to reduce the step angle to a few degrees.

A bipolar permanent-magnet stepper motor has a single winding for each phase – and the current must be reversed to reverse the stator field. Bifilar/ hybrid unipolar motors, however, have two windings wound in opposite directions for each phase, so that the field can be reversed with a single-polarity drive. Unipolar motors were once popular because the drive was simpler. But with today's dual bridge (H-bridge) ICs, it is just as easy to drive a bipolar motor.

In the most popular drive technique – twophase-on – both phases are always energized, and the rotor poles are aligned is stator poler between steps. In another method – called the wave drive – one phase is energized at a time.

A third technique combines the two sequences and drives the motor one half-step at a time. Half-stepping is very useful because motor mechanically designed for very small step angles are much more complex – and costly – to built. It is more economical to use a 100step motor in half steps rather than a 200-step motor in full step.

Recently designers have started microstepping, or driving the motor at one-quarter stepping rather or less. This type of operation can obtain fine step control without using mechanically complex motors with small step angles.

A two-phase bipolar motor needing up to 1A/ phase can be driven by a single IC - the SGS L298 dual bridge (see Fig. 4). It contains two H-bridges with all the necessary level shifters and gates to directly interface low-level input logic signals.

As before, a complete chopper drive can be built by adding a current-controller chip and the necessary protective diodes, an RC network to define the oscillator frequency and a reference-voltage divider to set the current level. Four-phase signals to the controller are provided by a controlling micro-



Fig. 4 - A dual-bridge IC provides a simple power-stage design solution for a bipolar stepper motor.

### USING THE L6506 FOR CURRENT CONTROL OF STEPPING MOTORS

The L6506 is a linear integrated circuit designed to sense and control the current in stepping motors and other similar devices. When used in conjunction with power stages like the L293, L298N, or L7180 the chip set forms a constant current drive for inductive loads and performs all the interface functions from the control logic through the power stage.

The L6506 may be used with either two phase bipolar or four phase unipolar motor configurations. The circuit in Figure 1 shows the L6506 used in conjunction with the L298N in a 2 phase bipolar stepper motor application. The circuit in Figure 2 implements a similar 4 phase unipolar application. ings. The current is sensed by monitoring the voltage across a sense resistor ( $R_{sense}$ ) and using a Pulse Width Modulated control to maintain the current at the desired value.

An on-chip oscillator drives the dual chopper and sets the operating frequency. An RC network on pin 1 sets the operating frequency, which is given by the equation:

$$f \simeq \frac{1}{0.69 \text{ R1 C1}}$$
(1)  
for R1 > 10KΩ

#### CURRENT CONTROL LOGIC

In these two circuits, the L6506 is used to sense and control the current in each of the load windThe oscillator provides pulses to set the two flipflops, which in turn cause the outputs to activate the power actuator. Once the outputs have been activated the current in the load starts to increase, limited by the inductive characteristic of the load.

Fig. 1 - Application circuit for Bipolar 2 phase stepper motor



the voltage across the motor during the recircula- Fig. 5 - Synchronizing multiple devices tion time is much less than the power supply voltage. Figure 4 shows the ripple current for bipolar motor applications using the L6506 and the L298.

When implementing a half step drive, both outputs of the L6506 will be low during the half step of one phase. This means a very long time is required for the current in the "off" winding to decay when driving bipolar motors.

Alternately, the power stage (L298) may be inhibited to put the output in the state and achieve a faster current decay.

Since separate V<sub>ref</sub> inputs are provided for each channel, each of the loads may be programmed independently allowing the device to be used to implement microstepping or applications with different peak and hold currents. In this type of application, changing the reference voltage (Vref) will change the load current, effectively implementing a transconductance amplifier.

Fig. 4 - Ripple current in Bipolar motors

20 V

50

10mC

a2



10 M S

Ground noise problems in multiple configurations can be avoided by synchronizing the oscillators. This may be done by connecting the sync pins of each of the devices with the oscillator output of the master device and connecting the R/C pin of the unused oscillators to ground as shown in Figure 5. The devices may be synchronized to external circuits by applying synchronizing pulses to the sync pins. It should be noted, however, that the input pulse sets the minimum on time of the outputs and will therefore set a minimum output average current.

#### SELECTING THE OSCILLATOR COM-PONENTS

When selecting the values for the external components for the oscillator one of the primary considerations is the operating frequency. In addition there is another important consideration for these components.



In many applications the reverse recovery current of the free wheeling diodes and of parasitic elements in the power stage will flow through the sensing resistor in addition to the load current, Also there is sometimes noise generated in the system when the power stage is switched on. These two sources of error can fool the current limiting stage and make it appear to operate at a subharmonic of the desired frequency. With the proper selection of the oscillator components this behavior can be avoided.

The design of the L6506 is such that the flipflops used in the device are set dominant so that whenever the sync input is low the Q output of the flip-flop will be high even if the reset is applied by the comparator at the same time. This characteristic of the flip-flops can be used to make the current sensing immune to the recovery currents and noise spikes that occur when the power devices switch. If the sync pulse is longer than the turn on delay time of the power stage, as shown in Figure 6, these two sources of errors will be ignored.





### HIGH-POWER, DUAL-BRIDGE ICs EASE STEPPER-MOTOR-DRIVE DESIGN

In addition to simplifying design problems, a family of dedicated chips improves steppermotor drive-circuit reliability by significantly reducing the component count.

The L293, L293E and L298N dual-bridge ICs (see **box**, "Inside the dual-bridge ICs") significantly reduce the problems encountered in the design of stepper-motor drive circuitry. They can, for example, simplify the design and increase the effi-

ciency of constant--current choppers. And with a single chip replacing the transistors and predriver stages, circuit performance improves. Best of all, the devices have applications in complex as well as basic driver networks.



Fig. 1 - The simplest stepper-motor drive technique is the basic L/R configuration. Adding series resistors and raising the supply to make an L/4R drive improves torque at high steps rates but reduces efficiency.

#### MULTIPLE SUPPLIES BOOST PERFORMANCE

A dual-level supply also improves the performance of a basic L/R circuit. A high supply voltage yields good torque characteristics when the motor is running. A lower-than-rated voltage provides some holding torque when the motor is at rest, thereby saving power when the motor is idle.

Fig. 2 shows a suitable voltage-switch circuit.  $R_x$  sets the holding current, which can be low because a permanent magnet or hybrid stepper motor provides some holding torque at zero current. However, make certain the L293's motor-supply input never goes below the logic-supply voltage. While there's no danger of damaging the device, it's impossible to drive the output transistors correctly under such conditions.

The dual bridge's enable inputs offer a means of extending the chip's flexibility. For example, you can connect them directly to the logic supply – no resistors are needed – to enable the chip permanently. As an alternative, use the enable inputs to disable the motor during the power-on reset sequence.

In wave-drive and half-step modes, use the enable inputs to increase torque at high speeds. When a winding de-energizes, flux collapse is a function of the current-decay rate. During this decay, the deenergized winding opposes the efforts of the next winding in sequence, partially cancelling the torque. You can minimize this effect by disabling a bridge only when the winding it drives is turned off; because the  $\Delta i/\Delta t$  of an inductor equals E/L, disabling the bridge accelerates the current decay. This action discharges the winding's stored energy through its supply and maintains the terminal voltage E at V<sub>s</sub> plus two diode drops. If you were to leave the bridge enabled, the current would flow to ground through one diode and one transistor, and it would lower the terminal voltage. This scheme doesn't apply with drives with two phases on because no winding ever de-energizes.





Fig. 3 – Maintaining a constant-average phase current this fixed-ripple chopper provides improved performance and efficiency V<sub>REF</sub> controls the phase current



Often a  $\mu$ C controls the translator, setting the direction line and providing a pulse for each step. Software is thus simplified, and if you use a programmed interrupt scheme, the  $\mu$ C is free to handle other tasks. Fig. C describes an absolute-positioning routine for a step with a direction-control translator; Fig. D outlines how programmed timer interrupts are used to

Fig. C – For use with a hardware translator this a absolute-positioning routine sets the direction line and sends the appropriate number of step pulses.

#### relieve the burden on the $\mu C$ .

Two special cases call for hardware translation. The first is in a system for which you have already designed in control circuitry to provide step and direction signals. The second case involves single-quantity and small-run applications, in which the cost of a few ICs is a small price to pay for simplified software.



Fig. D - To set a motor step rate, used programmed timer interrupts in place of software timing loops.

Fig. 5 - A special translator-chopper control circuit cuts the drivers components count to the minimum



### CONTROLLER IC REDUCES COMPONENT COUNT

If you're using a hardware translation and constantcurrent choppers, you can further reduce the component count by using a controller chip such as the L297 - a 20-pin DIP that houses a translator and a dual fixed-frequency chopper circuit. Under the control of step and direction inputs, the L297 generates normal, wave-drive and half-step sequences.

As shown in Fig. 5, the controller connects directly

to a dual bridge. External component requirements are minimal: and RC network to set the chopper frequency and a resistive divider to establish the comparator reference voltage ( $V_{ref}$ ).

To accommodate motors with a phase current as great as 3.5A, replace the single dual-bridge IC with two devices configured in parallel (input to input, enable to enable, etc) to form a single bridge. It's extremely important that you pair the half bridges -1 with 4 and 2 with 3 - to ensure optimum current sharing.

Reprinted from EDN. 11/24/83

© 1986 Cahners Publishing Company Division of Reed Publishing USA.

### INTRODUCING THE L297 STEPPER MOTOR CONTROLLER

The L297 integrates all the control circuitry required to control bipolar and unipolar stepper motors. Used with a dual bridge driver such as the L298N forms a complete microprocessor-to-bipolar stepper motor interface. Unipolar stepper motor can be driven with an L297 plus a quad darlington array. This note describes the operation of the circuit and shows how it is used.

The L297 Stepper Motor Controller is primarily intended for use with an L298N or L293E bridge driver in stepper motor driving applications.

It receives control signals from the system's controller, usually a microcomputer chip, and provides all the necessary drive signals for the power stage. Additionally, it includes two PWM chopper circuits to regulate the current in the motor windings.

With a suitable power actuator the L297 drives two phase bipolar permanent magnet motors, four phase unipolar permanent magnet motors and four phase variable reluctance motors. Moreover, it handles normal, wave drive and half step drive modes. (This is all explained in the section "Stepper Motor Basics").

Two versions of the device are available: the regular

L297 and a special version called L297A. The L297A incorporates a step pulse doubler and is designed specifically for floppy-disk head positioning applications.

### ADVANTAGES

The L297 + driver combination has many advantages: very few components are required (so assembly costs are low, reliability high and little space required), software development is simplified and the burden on the micro is reduced. Further, the choice of a two-chip approach gives a high degree of flexibility - the L298N can be used on its own for DC motors and the L297 can be used with any power stage, including discrete power devices (it provides 20mA drive for this purpose).





Fig. 3 - Greatly simplified, a bipolar permanent magnet stepper motor consist of a rotating magnet surrounded by stator poles as shown.



energized but in the opposite sense). This sequence is known as "one phase on" full step or wave drive mode. Only one phase is energized at any given moment (figure 4a).

The second possibility is to energize both phases together, so that the rotor always aligns itself between two pole positions. Called "two-phase-on" full step, this mode is the normal drive sequence for a bipolar motor and gives the highest torque (figure 4b).

The third option is to energize one phase, then two, then one, etc., so that the motor moves in half step increments. This sequence, known as half step mode, halves the effective step angle of the motor but gives a less regular torque (figure 4c).

For rotation in the opposite direction (counterclockwise) the same three sequences are used, except of course that the order is reversed.

As shown in these diagrams the motor would have a step angle of  $90^{\circ}$ . Real motors have multiple poles to reduce the step angle to a few degrees but the number of windings and the drive sequences are unchanged. A typical bipolar stepper motor is shown in figure 5.

Fig. 4 - The three drive sequences for a two phase bipolar stepper motor. Clockwise rotation is shown.

Fig. 4a - Wave drive (one phase on)



Fig. 4c - Half step drive











0م

N.S

B<sub>0</sub>





The output waveforms for this sequence are shown in figure 10.

Note that two other signals,  $\overline{INH1}$  and  $\overline{INH2}$  are generated in this sequence. The purpose of these signals is explained a little further on.

The full step modes are both obtained by skipping alternate states in the eight-step sequence. What happens is that the step clock bypasses the first stage of the 3-bit counter in the translator. The least significant bit of this counter is not affected therefore the sequence generated depends on the state of the translator when full step mode is selected (the HALF/FULL input brought low).

If full step mode is selected when the translator is at any odd-numbered state we get the two-phaseon full step sequence shown in figure 11.

By contrast, one-phase-on full step mode is obtained by selecting full step mode when the translator is at an even-numbered state (figure 12).

Fig. 8 - The L297 contains translator (phase sequence generator), a dual PWM chopper and output control logic.



Fig. 9 - The eight step master sequence of the translator. This corresponds to half step mode Clockwise rotation is indicated.



Fig. 10 - The output waveforms corresponding to the half step sequence. The chopper action in not shown.



Fig. 13 - When a winding is switched off the inhibit input is activated to speed current decay. If this were not done the current would recirculate through D2 and Q4 in this example. Dissipation in R<sub>s</sub> is also reduced.



## **OTHER SIGNALS**

Two other signals are connected to the translator block: the RESET input and the HOME output.

RESET is an asynchronous reset input which restores the translator block to the home position (state 1, ABCD = 0101). The HOME output (open collector) signals this condition and is intended to be ANDed with the output of a mechanical home position sensor.

Finally, there is an ENABLE input connected to the output logic. A low level on this input brings INH1, INH2, A, B, C and D low. This input is useful to disable the motor driver when the system is initialized.

## LOAD CURRENT REGULATION

Some form of load current control is essential to obtain good speed and torque characteristics. There are several ways in which this can be done — switching the supply between two voltages, pulse rate modulation chopping or pulse width modulation chopping.

The L297 provides load current control in the form of two PWM choppers, one for each phase of a bipolar motor or one for each pair of windings for a unipolar motor. (In a unipolar motor the A and B windings are never energized together so thay can share a chopper; the same applies to C and D).

Each chopper consists of a comparator, a flip flop and an external sensing resistor. A common onchip oscillator supplies pulses at the chopper rate to both choppers. In each chopper (figure 14) the flip flop is set by each pulse from the oscillator, enabling the output and allowing the load current to increase. As it increases the voltage across the sensing resistor increases, and when this voltage reaches  $V_{ref}$  the flip flop is reset, disabling the output until the next oscillator pulse arrives. The output of this circuit (the flip flop's Q output) is therefore a constant rate PWM signal. Note that  $V_{ref}$  determines the peak load current.

Fig. 14 - Each chopper circuit consists of a comparator, flip flop and external sense resistor. A common oscillator clocks both circuits.



This explains why phase chopping is not suitable for unipolar motors: when the A winding is driven the chopper acts on the B winding. Clearly, this is no use at all for a variable reluctance motor and would be slow and inefficient for a bifilar wound permanent magnet motor. The alternative is to tie the CONTROL input to ground so that the chopper acts on  $\overline{INH1}$  and  $\overline{INH2}$ . Looking at the same example, A is high and B low. Q1 and Q4 are therefore conducting and current flows through Q1, the winding, Q4 and  $R_s$  (figure 17).





In this case when the voltage across R<sub>s</sub> reaches V<sub>REF</sub> the chopper flip flop is reset and INH1 activated (brought low). INH1, remember, turns off all four transistors therefore the current recirculates from ground, through D2, the winding and D3 to V<sub>s</sub>. Discharged across the supply, which can be up to 46V, the current decays very rapidly (figure 18).

The usefulness of this second faster decay option is fairly obvious; it allows fast operation with bipolar motors and it is the only choice for unipolar motors. But why do we offer the slower alternative, phase chopping?

The answer is that we might be obliged to use a low chopper rate with a motor that does not store much energy in the windings. If the decay is very fast the average motor current may be too low to give an useful torque. Low chopper rates may, for example, be imposed if there is a larger motor in the same system. To avoid switching noise on the ground plane all drivers should be synchronized and the chopper rate is therefore determined by the largest motor in the system.

Multiple L297s are synchronised easily using the SYNC pin. This pin is the squarewave output of the on-chip oscillator and the clock input for the choppers. The first L297 is fitted with the oscillator components and outputs a squarewave signal

on this pin (figure 19). Subsequent L297s do not need the oscillator components and use SYNC as a clock input. An external clock may also be injected at this terminal if an L297 must be synchronized to other system components.



Fig. 18 – Inhibit chopper waveforms. Winding AB is energized and CONTROL is low.

Fig. 21 - This typical application shows an L297 and L298N driving a bipolar stepper motor with phase currents up to 2A



made with discrete transistors. For currents up to 3.5A two L298N's with paralleled outputs may be used.

For unipolar motors the best choice is a quad darlington array. The L702 can be used if the choppers are not required but an L7150 or L7180 is preferred. These quad darlingtons have external

emitter connections which are connected to sensing resistors (figure 22). Since the chopper acts on the inhibit lines, four AND gates must be added in this application.

Also shown in the schematic is a zener diode in series with the suppression diodes. This serves to increase the voltage across which energy stored in

Fig. 22 - For unipolar motors a quad darlington array is coupled to the L297. Inhibit chopping is used so the four AND gates must be added.



## PIN FUNCTIONS - L297 (continued)

| N° NAME |                   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7       | С                 | Motor phase C drive signal for power stage.                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 8       | ĨNH2              | Active low inhibit control for drive stages of C and D phases. Same functions as INH1.                                                                                                                                                                                                                                                                                                              |  |  |
| 9       | D                 | Motor phase D drive signal for power stage.                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 10      | ENABLE            | Chip enable input. When low (inactive) INH1, INH2, A,<br>B, C and D are brought low.                                                                                                                                                                                                                                                                                                                |  |  |
| 11      | CONTROL           | Control input that defines action of chopper.<br>When low chopper acts on INH1 and INH2; when high<br>chopper acts on phase lines ABCD.                                                                                                                                                                                                                                                             |  |  |
| 12      | V <sub>s</sub>    | 5V supply input.                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 13      | SENS <sub>2</sub> | Input for load current sense voltage from power stages of phases C and D.                                                                                                                                                                                                                                                                                                                           |  |  |
| 14      | SENS <sub>1</sub> | Input for load current sense voltage from power stages of phases A and B.                                                                                                                                                                                                                                                                                                                           |  |  |
| 15      | V <sub>ref</sub>  | Reference voltage for chopper circuit. A voltage applied to this pin determines the peak load current.                                                                                                                                                                                                                                                                                              |  |  |
| 16      | OSC               | An RC network (R to $V_{CC}$ , C to ground) connected to<br>this terminal determines the chopper rate. This terminal<br>is connected to ground on all but one device in synchron-<br>ized multi - L297 configurations. f $\cong$ 1/0.69 RC,<br>R > 10 k $\Omega$ .                                                                                                                                  |  |  |
| 17      | cw/ccw            | Clockwise/counterclockwise direction control input.<br>Physical direction of motor rotation also depends on<br>connection of windings.<br>Synchronized internally therefore direction can be<br>changed at any time.                                                                                                                                                                                |  |  |
| 18      | CLOCK             | Step clock. An active low pulse on this input advances the motor one increment. The step occurs on the rising edge of this signal.                                                                                                                                                                                                                                                                  |  |  |
| 19      | HALF/FULL         | Half/full step select input. When high selects half step<br>operation; when low selects full step operation. One-<br>phase-on full step mode is obtained by selecting FULL<br>when the L297's translator is at an even-numbered state.<br>Two-phase-on full step mode is set by selecting FULL<br>when the translator is at an odd numbered position.<br>(The home position is designated state 1). |  |  |

## APPLICATIONS OF MONOLITHIC BRIDGE DRIVERS

High power monolithic bridge drivers are an attractive replacement for discrete transistors and half bridges in applications such as DC motor and stepper motor driving. This application guide describes three such devices – the L293, L293E and L298 – and presents practical examples of their application.

The L293, L293E and L298 each contain four push-pull power drivers which can be used independently or, more commonly, as two full bridges. Each driver is controlled by a TTL-level logic input and each pair of drivers is equipped with an enable input which controls a whole bridge. All three devices feature a separate logic supply input so that the logic can be run on a lower supply voltage, reducing dissipation. This logic supply is internally regulated.

Additionally, the L293E and L298 are provided with external connections to the lower emitters of

each bridge to allow the connection of current sense resistors. The L293E has separate emitter connections for each channel; the L298 has two, one for each bridge.

Figure 1 shows the internal structure of the L293, L293E and L298. The L293 and L293E are represented as four push pull drivers while the internal schematic is given for the L298. Though they are drawn differently the L293E and L298 are identical in structure; the L293 differs in that it does not have external emitter connections.

Fig. 1 - The L293, L293E and L298 contain four push pull drivers. Each driver is controlled by a logic input and each pair (a bridge) is controlled by an enable input. Additionally, the L293E has external emitter connections for each driver and the L298 has emitter connections for each bridge.



Fig. 3 – This circuit protects a driver from output short circuits to ground.



Fig. 4 - Waveforms illustrating the short circuit protection provided by the circuit of fig. 3.



## DC MOTOR DRIVING

In applications where rotation is always in the same sense a single driver (half bridge) can be used to drive a small DC motor. The motor may be connected either to supply or to ground as shown in figure 5.

The only difference between these two alternatives is that the control logic is inverted -a useful fact to remember when minimising control logic.

Each device can drive four motors connected in this way. The maximum motor current is 1A for the L293 and 2A for the L298N. However if several motors are driven continuously care should be taken to avoid exceeding the maximum power dissipation of the package.

Each motor in this configuration is controlled by its own logic input which gives two alternatives: run and fast stop (the motor shorted by one of the transistors).

The enable/inhibit inputs also allow a free running motor stop by turning off both transistors of the driver. Since these inputs are common to two channels (one bridge) this feature can only be used when both channels are disabled together.

A full bridge configuration is used to drive DC motors in both directions (figure 6). Using the logic inputs of the two channels the motor can be

Fig. 5 - For rotation in one direction DC motors are driven by one channel and can be connected to supply or ground.



| Α | M1                         | В                                               | M2                                                 |
|---|----------------------------|-------------------------------------------------|----------------------------------------------------|
| н | Fast motor<br>stop         | н                                               | Run                                                |
| L | Run                        | L                                               | Fast motor<br>stop                                 |
| x | Free running<br>motor stop | ×                                               | Free running motor stop                            |
|   | H                          | H Fast motor<br>stop<br>L Run<br>X Free running | H Fast motor H<br>stop L Run L<br>X Free running X |

Fig. 6 - A bridge is used for bidirectional drive of DC motors.



|                      | INPUTS   |              | FUNCTION                   |
|----------------------|----------|--------------|----------------------------|
|                      | C = H;   | D = L        | Turn right                 |
| V <sub>inh</sub> = H | C = L;   | D = H        | Turn left                  |
|                      | C = D    |              | Fast motor stop            |
| V <sub>inh</sub> = L | C = X;   | D = X        | Free running<br>motor stop |
| L = Low              | H = High | א ר <u>א</u> | = Don't care               |

made to run clockwise, run anticlockwise or stop rapidly.

Again, the enable/inhibit input is used for a free running stop — it turns off all four transistors of

Fig. 8 - This circuit illustrates PWM control of the motor speed. The speed of each motor is controlled independently.



#### STEPPER MOTOR DRIVING

Monolithic bridge drivers are extremely useful for stepper motor driving because they simplify the use of bipolar motors. This is an important point since a bipolar stepper motor costs less than an equivalent unipolar motor (it has fewer windings) and gives more torque per unit volume, other things being equal.

The basic configuration for bipolar stepper motor driving is shown in figure 9. In this example it is assumed that a suitable translator (phase sequence generator) is connected to the four channel inputs.

Either an L293 or an L298N can be used in this circuit; an L293E would be wasted compared to an L293 because load current regulation, and hence the sense resistor connection, is not used.

But load current regulation is highly desirable to exploit the performance characteristics of the motor. Using an L293E or L298N this can be implemented by adding an LM339 quad comparator as shown in figure 10.

This is another circuit that requires an external translator but it provides independent PWM chopper regulation of the current in each winding.

Looking at motor phase one, the comparator output is initially high, enabling the bridge through pin 1.

The current in the motor winding rises until the voltage across the sensing resistor R2 produces a voltage at the inverting input of the comparator equal to the voltage on the non-inverting input (370 mV). This value is produced by the divider R10/R11 and by the hysteresis determined by R6 and R8.

At this point the comparator switches, disabling the bridge. The current in the winding recirculates through D5 and D6 until the voltage across R2 falls below the lower threshold of the comparator. The comparator then switches again and the cycle repeats.





In this configuration the motor is controlled through the L297. A step clock moves the motor one increment, the CW/CCW input controls the direction and the HALF/FULL input selects half step or normal operation. The input  $V_{ref}$  is connected to a suitable voltage reference and sets the

peak winding current in the motor. The choppers in the L297 can operate on the phase lines or the inhibit lines, depending on the state of the logic input called CONTROL.

For a more detailed description of the L297 see "Introducing the L297 Stepper Motor Controller".





## SWITCH-MODE DRIVERS FOR SOLENOID DRIVING

This design guide describes the operation and applications of the L294 and L295 switchmode solenoid drivers. Integrating control circuitry and power stage on the same chip, these devices replace complex discrete circuits, bringing space and cost savings.

Many applications, particularly in computer peripherals, require a high power, fast solenoid driver circuit. In the past these circuits have been realised with discrete components because the high powers required precluded the use of monolithic technology.

SGS has overcome this problem with a new high power bipolar technology that uses an innovative implanted isolation technique. This technology is used to fabricate two switchmode solenoid driver chips, the L294 and L295, which both incorporate high power output stages and control circuitry. Both circuits are designed for efficient switchmode operation and are mounted in SGS' Multiwatt  ${
m I}{
m B}$  plastic package.

#### THE L294 SOLENOID DRIVER

The L294 is designed for solenoid driving applications where both very high speed and high current are essential; needle and hammer driving in printer mechanisms, for example. It delivers 4A with supply voltages up to 46V, handling effective powers up to 180W.

Shown in figure 1, the L294 is controlled by a TTL - level logic input and the peak load current is

Fig. 1 - Internal block diagram of the L294 switchmode solenoid driver.



Fig. 4 - On-time limiter waveforms. After a period defined by C2 the output is disabled regardless of the state of ENABLE, protecting against overdriving.



#### PROTECTION

To protect the load and the L294 from overdriving an on-time limiter inhibits the output stage in-

Fig. 5 - Standard solenoid driving application of the L294. Pin 7 must be connected to a suitable reference voltage to set the peak current.



dependently of the ENABLE input if the duration of the input pulse exceeds a period set by the external capacitor C2 (figure 4). This circuit is reset by taking the ENABLE input high. The on-time limiter can be disabled by grounding pin 3.

Protection against overheating is incorporated in the form of a thermal shutdown circuit which disables the output stage when the junction temperature exceeds  $150^{\circ}$  C. The circuit restarts when the temperature has fallen about  $20^{\circ}$  C.

The L294 is also protected against short circuits to ground, to supply and across the load. Triggered when the source stage current exceed 5A or the sink stage current exceed  $1V/R_s$ , the short circuit protection block inhibits the output stage and sets a flip flop which is supplied by a separate supply voltage  $V_{ss}$ . This flip flop is connected to the diagnostic output and signals that all is not well – a shorted solenoid, for example. The diagnostic flip flop is reset by removing the supply  $V_s$ .

A LED can be connected to the diagnostic output as shown in figure 5. If the diagnostic function is not required the  $V_{ss}$  supply can be omitted. The short circuit protection, however, still functions, even without  $V_{ss}$ .

#### USING THE L294

The basic application circuit for the L294 is shown in figure 5; a suggested layout is given in figure 6. The circuit is complete except for the source of V<sub>i</sub>. In most cases this will be provided by a simple resistive divider dimensioned to set the desired peak current. With a 0.2  $\Omega$  sense resistor as shown, the L294 has a transconductance of 1A/V for V<sub>i</sub> above 600 mV. The device will not work with V<sub>i</sub> less than 450 mV and operation is not guaranteed for V<sub>i</sub> between 450 mV and 600 mV.

The on-time limiter delay — set by C2 — is approximately 120 000 x C2. Pin 3 must be grounded if the on-time limiter isn't used.

Switching frequency depends partly on the timing network R1C1 and partly on the load characteristics.



Fig. 6 - Suggested printed circuit board layout for the application circuit of figure 5.

Figura 8 – Pin functions of the L294.

| N° | FUNCTION                                                                                                                                                                                                         |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | Solenoid supply voltage V <sub>s</sub> (12-46V).                                                                                                                                                                 |
| 2  | Output, source stage.                                                                                                                                                                                            |
| 3  | On-time limiter time constant. A capaci-<br>tor to ground sets delay period (120 000 x<br>C2 seconds). On-time limiter is disabled<br>by grounding this pin.                                                     |
| 4  | Supply input (5V) for diagnostic flip flop.                                                                                                                                                                      |
| 5  | Diagnostic output, open collector. Signals<br>intervention of latched short circuit<br>protection. Reset by removing pin 1<br>supply.                                                                            |
| 6  | Ground.                                                                                                                                                                                                          |
| 7  | $V_i$ reference input. Peak output current is proportional to $V_i.$ Transconductance is 1A/V for $R_S$ = 0.2 $\Omega$ and $V_i \ge 600$ mV.                                                                     |
| 8  | Timing. A parallel RC network from this pin to ground sets the minimum recirculation time constant.<br>The capacitor must be 2.7-10 nF to ensure stability.<br>The resistor must be greater than 10 k $\Omega$ . |
| 9  | <b>ENABLE</b> . TTL-compatible logic input<br>that controls the solenoid current. The<br>solenoid is driven when this input is at a<br>low level. The on-time limiter overrides<br>enable.                       |
| 10 | Connection for load current sense resistor.                                                                                                                                                                      |
| 11 | Output, sink stage.                                                                                                                                                                                              |

#### THE L295 DUAL SWITCHMODE DRIVER

The L295 is a dual switchmode solenoid driver which handles up to 2.5A per channel at voltages up to 46V - a total effective power handling of 220W. Compared to the L294 it offers a more economical solution when 2.5A is sufficient because there are two drivers per chip. Like the L294 it features switchmode regulation of the output current and thermal shutdown. Additionally it has a separate logic supply input so that the logic can be run at a lower voltage, reducing dissipation.

Intended for inductive load driving, the L295 is particularly suitable for solenoids and stepper motors. One L295 drives two solenoids and two

L295s can drive the four phases at a unipolar stepper motor or the two phases of a bipolar stepper motor in bridge configuration.

Each channel of the L295 is controlled by a TTL-level digital input and the peak load current is programmed, independently for each channel, by a voltage reference input. A chip enable input is also provided to disable both channels together.

### **INSIDE THE L295**

Internally the L295 (figure 9) bears little resemblance to the L294. Looking at channel one, when the V<sub>IN1</sub> input goes high the output transistors <u>O1</u> and O2 are switched on (the enable input <u>EN</u> is assumed to be active, i.e. low). The current in the load then rises exponentially, as shown in figure 10, until the voltage across the external sense resistor  $R_{S1}$  reaches the current program reference voltage V<sub>ref1</sub>.

The comparator COMP1 switches and sets the flip flop FF1 which turns off the source transistor Q1. The load current now recirculates through  $D2-Q2-R_{S1}$  and decays.

What happens next is determined by the oscillator components R and C on pin 9. If these components are present the flip flop is reset by the next clock pulse before the current decays very far. The output stage is therefore turned on again and the load current rises.

When it reaches the peak value COMP1 switches again, setting the flip flop and disabling the output stage. This process is repeated, regulating the load current until  $V_{in1}$  goes low. The output stage is then disabled and the current falls off rapidly, recirculating through D1 and D2 (figure 10).

If the oscillator components are omitted and pin 9 grounded the current simply decays slowly until  $V_{in1}$  goes low. The output stage is then disabled and the load current recirculates through D1 and D2. This case is illustrated by the waveforms of figure 11. Note that in this case the peak current level is controlled.

Unlike the L294, the switching frequency of the current regulation loop is determined by the oscillator components R and C (the L294 is also affected by the load). Typically, the switching frequency will be 10-30 kHz. Another difference between the two devices is that the L294 gives a constant ripple, the L295 does not.

## TWO LEVEL CONTROL

Since the peak load current is programmed by the reference voltage (for each channel), two level current control can be obtained by switching between two reference voltages. A high  $V_{ref}$  is selected initially to give a high initial current peak. Then, after a suitable interval,  $V_{ref}$  is reduced to give the lower holding current (figure 12). Two level current control is very useful for solenoids which require a high initial current peak for fast actuation.



Figure 13 - Pin functions of the L295.



## **L295 APPLICATION HINTS**

The basic application circuit of the L295 is shown in figure 14. A suitable layout is given in figure 15.

Suitable values for the oscillator components, R and C, can be found from the nomogram, figure 16. The value for the reference voltages depends on the desired peak current and is equal to  $I_pR_s$ ; it must be in the range 0.2V to 2V.

If the  $V_{ref}$  inputs are left open circuit the L295 assumes an internal default value of 2.5V giving a peak current of  $2.5/R_s$  amperes.

The L295 can also be used to drive unipolar step per motors. For a four phase motor two devices are used, connected as shown in figure 17. This circuit provides switchmode regulation of the load current with a chopper rate of about 25 kHz. The enable inputs (EN, connected together) enable, disable the whole circuit and the channel inputs Vin1 . . . Vin4 are driven by a suitable translator circuit. Phases 1 and 2 must not be energised to gether because they share the same sense resistor The same applies to channels 3 and 4. However 'two phase on' drive is still possible for bifilar motors where phases one and two represent one winding and 3 & 4 the other, and also for variable reluctance motors with phase 1 adjacent to phase 3 etc.

Two L295s could also be used to drive a bipolar stepper motor in systems where a translator already exists.

|                               | N° | FUNCTION                                                                                                                                                                                                                                      |  |  |
|-------------------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                               | 1  | Solenoid supply voltage, V <sub>s</sub> (12-46V).                                                                                                                                                                                             |  |  |
|                               | 2  | Channel one output, source stage.                                                                                                                                                                                                             |  |  |
|                               | 3  | Channel one output, sink stage.                                                                                                                                                                                                               |  |  |
| <b>→</b> t                    | 4  | R <sub>S1</sub> . Sense resistor connection, channel one.                                                                                                                                                                                     |  |  |
| ► t<br>► t                    | 5  | $V_{ref1}$ . A voltage on this pin sets peak<br>current of channel one. If this pin is left<br>open or connected to $V_{ss}$ a default $V_{ref}$<br>of 2.5V is assumed. An externally<br>applied $V_{ref}$ must be in the range 0.2<br>to 2V. |  |  |
|                               | 6  | V <sub>in1</sub> . Logic input for channel one.<br>Driver is active when V <sub>in1</sub> is high and<br>ĒN Iow.                                                                                                                              |  |  |
| ► t                           | 7  | EN. Chip enable (active low). When high both channels are disabled.                                                                                                                                                                           |  |  |
| ►t                            | 8  | Ground.                                                                                                                                                                                                                                       |  |  |
|                               | 9  | Oscillator timing network. This pin is grounded to produce a single peak.                                                                                                                                                                     |  |  |
|                               | 10 | V <sub>ss</sub> . Logic supply voltage, internally<br>regulated. (4.75 – 10V).                                                                                                                                                                |  |  |
| n<br>i.<br>R                  | 11 | V <sub>in2</sub> . Logic input for channel two.<br>Driver is active when V <sub>in2</sub> is high and<br>EN low.                                                                                                                              |  |  |
| e<br>n<br>t<br>5<br>a         | 12 | $V_{ref2}.$ Voltage input, controls peak current of channel two. If left open or connected $V_s$ an internal 2.5V reference is assumed. An externally applied $V_{ref}$ must be in the range 0.2 to 2V.                                       |  |  |
| )-<br>S                       | 13 | R <sub>S2</sub> . Sense resistor connection, channel two.                                                                                                                                                                                     |  |  |
| s<br>d                        | 14 | Channel two output, sink stage.                                                                                                                                                                                                               |  |  |
| e<br>/<br>s                   | 15 | Channel two output, source stage.                                                                                                                                                                                                             |  |  |
| s<br>ir<br>)-<br>,<br>ir<br>e |    |                                                                                                                                                                                                                                               |  |  |





## SPEED CONTROL OF DC MOTORS WITH THE L292 SWITCH-MODE DRIVER

Power dissipation in DC motor drive systems can be reduced considerably with an L292 switchmode driver. This application guide describes two speed control systems based on this device; one voltage controlled and one controlled by a 6-bit binary word. Both examples are designed for 60W motors equipped with tacho dynamos.

The L292 is a monolithic power IC which functions effectively as a power transconductance amplifier. It delivers a load current proportional to an input voltage, handling up to 2A at 18-36V with a bridge output stage. Completely self-contained, it incorporates internal switchmode circuitry and all the active components to form a current feedback loop.

The L292 is designed primarily for use with an L290 and L291 in DC motor servopositioning applications. However, the L292 can be useful in a wide range of applications as the two examples here show. The first is a simple tachometer feedback circuit, the speed of which is controlled by a DC voltage; direction is controlled by the polarity of this voltage. The second circuit is controlled digitally and includes an L291 D/A converter.

#### SYSTEM WITH DC CONTROL

In this system the control quantity is a dc voltage variable between

Since the quantity under control is the speed of the motor, it is required that it varies linearly in function of the control voltage.

A simplified circuit diagram of the system is shown in fig. 1.

The current  $I_1$ , proportional to the set voltage  $V_i$ , and the current  $I_2$ , proportional to the speed of the motor, are fed to the sum point of the error amplifier. Assuming that the motor does not drain current, the system is in a steady-state condition whenever  $I_1 = -I_2$ ; as a matter of fact, in this case the output from the error emplifier  $V_0$  is OV. During transients, the voltage  $V_0$  will assume a value  $V_0 = -R3$  ( $I_1 + I_2$ ) and consequently, since the L292 integrated circuit operates as a transconductance ( $G_m$ ), a mean current  $I_m = G_m \cdot V_0$  will flow in the motor determining an acceleration proportional to it.





#### Calculation of R1, R2, R3

Let us call:

 $\begin{array}{ll} V_{iM} & \text{the maximum control voltage value} \\ n_M & \text{the maximum speed allowed for the motor} \\ K_\alpha & \text{voltage constant of the dynamo} \end{array}$ 

By imposing that the balance condition be met in correspondance to the maximum rotation speed the following equation is obtained:

$$I_1 = -I_2; \frac{V_{iM}}{R1} = -\frac{K_g \cdot n_M}{R2}$$

Since R2 is the impedance which the tachometer dynamo is loaded on to and its value is recommended by the manufacturer, it is possible from the previous relationship to determine the value of R1.

Resistor R3 determines the system gain. It's best to keep the gain as high as possible (and consequently R3 as high as possible) to obtain a high response speed of the system, even for small variations in the control voltage. On the other hand, an excessive gain would cause excessive overshoot around the balance conditions at the end of transients. Consequently, a trade-off must be made between the two opposing requirements in selectIn this case too, the variation  $\triangle$  n is as much lower as the error amplifier gain is higher. With the circuit shown in fig. 2  $\triangle$  n is approximately 30 turns/min. with  $\triangle$  I = 800 mA,  $\triangle$  n = 0.037 turns/mA.min approx. variation in the number of turns in function of motor current. The problem is to "sense" the current flowing through the motor and to send a current proportional to it to the sum point of the error amplifier. The complete circuit which includes, beside the voltage feed-back loop, also a current feed-back loop, is illustrated in fig. 4.

It is possible to adopt a circuit which prevents the





In the integrated circuit L292, a current proportional to the mean current drained by the motor flows between pin 5 and pin 7.

An operational amplifier amplifies the voltage drop provoked by this current across a 510  $\Omega$  resistor and sends a current to the sum point which is consequently proportional to the mean current in the motor, the value of which can be made vary by acting on potentiometer P2. By properly adjusting P2, a condition can be achieved in which the speed does not change when the current drained by the motor varies.

The discontinuity around the origin, which was present in the previous circuit (fig. 2), is practically negligible in the circuit shown in fig. 4.

The characteristic  $n = f(V_i)$  relevant to the circuit of fig. 4 is shown in fig. 5, and this characteristic does not substantially change over the whole range of currents allowed by the L292 (up to 2A).

In the circuit described above if the motor stall condition is requested, it is preferable to act on the inhibits of the integrated circuit L292, for instance by grounding pin 13, instead of adjusting potentiometer P1: as a matter of fact, the exact position of this potentiometer is difficult to obtain, since the characteristic crosses the axis  $V_i$  in one only point (this means that n is only 0 for a very narrow interval of  $V_i$ ).

Fig. 5 - Output characteristic of the circuit in



## SYSTEM WITH DIGITAL CONTROL

In this system the speed information is given to the circuit by a binary code made up of 5 information bits plus one sign bit, which determines whether the movement shall be clockwise or counterclockwise. For the circuit implementation, the integrated circuits L291 (which includes a D/A converter and two operational amplifiers) and L292 are used.

A simplified circuit diagram is shown in fig. 6.



prevent that the speed vary in function of the motor load, by adding a current loop in the control circuit, by using the remaining operational amplifier available in the integrated circuit L291.

Since this amplifier has only the inverting input available, while the non-inverting input is grounded, a circuit arrangement as schematically shown in fig. 9 has been adopted in order to have an output signal referred to ground, given an input signal referred to a reference voltage (in L292) of approximately 8V.

# 

Q V<sub>D</sub>+KRIm

Resistors  $R_A$  and  $R_B$  must be high-precision resistors in order to have output 0 with no  $I_m$ current present. In the practical implementation, resistors with an accuracy of 5% are used and the ends of a potentiometer are interposed between resistors  $R_B$  and the output to the sum point of the error amplifier is made through the cursor. The gain of this current loop is proportional to the ratio R3/R<sub>B</sub>. A complete circuit diagram is shown in fig. 10.

Since, for reasons of gain, resistor  $R_B$  must be 27 k $\Omega$  and, if connected to pin 7 of L292, should have subtracted too much current by thus affecting the correct operation of L292, it has been connected to pin 11, having the same potential as pin 7. Consequently, the resistance value between pin 11 and ground has been modified, in order to maintain the switching frequency of L292 unchanged. In order to have a correct adjustment of potentiometer P1, it is enough to set the O speed code (b<sub>1</sub> through b<sub>5</sub> high) and turn the cursor until the motor stops.

The input versus output characteristic obtained with the circuit of fig. 10 is indicated in fig. 11.



Fig. 10 - Complete circuit with current feedback

## A DESIGNER'S GUIDE TO THE L290/L291/L292 DC MOTOR SPEED/POSITION CONTROL SYSTEM

The L290, L291 and L292 together form a complete microprocessor-controlled DC motor servopositioning system that is both fast and accurate. This design guide presents a description of the system, detailed function descriptions of each device and application information.

The L290, L291 and L292 are primarily intended for use with a DC motor and optical encoder in the configuration shown schematically in figure 1. This system is controlled by a microprocessor, or microcomputer, which determines the optimum speed profile for each movement and passes appropriate commands to the L291, which contains the system's D/A converter and error amplifiers. The L291 generates a voltage control signal to drive the L292 switchmode driver which powers the motor. An optical encoder on the motor shaft provides signals which are processed by the L290 tachometer converter to produce tacho voltage feedback and position feedback signals for the L291 plus distance/direction feedback signals for the control micro.





THE L290 TACHOMETER CONVERTER

The L290 tachometer converter processes the three optical encoder signals FTA, FTB, FTF to generate a tachometer voltage, a position signal and feedback signals for the microprocessor. It also generates a reference voltage for the system's D/A converter.

Analytically, the tacho generation function can be expressed as:

TACHO =

$$\frac{dV_{AB}}{dt} \cdot \frac{FTA}{|FTA|} - \frac{dV_{AA}}{dt} \cdot \frac{FTB}{|FTB|}$$

In the L290 (block diagram, figure 4) this function is implemented by amplifying FTA and FTB in A1 and A2 to produce  $V_{AA}$  and  $V_{AB}$ .  $V_{AA}$  and  $V_{AB}$  are differentiated by external RC networks to give the signals VMA and VMB which are phase





shifted and proportional in amplitude to the speed of rotation.  $V_{\mbox{\scriptsize MA}}$  and  $V_{\mbox{\scriptsize MB}}$  are passed to multipliers, the second inputs of which are the sign of the other signal before differentiation.

or <u>FTB</u> FTA The sign (--) is provided by the | FTB | FTA comparators CS1 and CS2. Finally, the multiplier

outputs are summed by A3 to give the tacho signal. Figure 5 shows the waveforms for this process.

This seemingly complex approach has three important advantages. First, since the peaks and nulls of CSA and CSB tend to cancel out, the ripple is very small. Secondly, the ripple frequency is the fourth harmonic of the fundamental so it can be filtered easily without limiting the bandwidth of the speed loop. Finally, it is possible to acquire tacho information much more rapidly, giving a good response time and transient response.

Feedback signals for the microprocessor, STA, STB and STF, are generated by squaring FTA, FTB and FTF. STA and STB are used by the micro to keep track of position and STF is used at initialization to find the absolute position.

Position feedback for the L291 is obtained simply from the output of A1.

Fig. 5 - These waveforms illustrate the generation of the tacho voltage in the L290. Note that the ripple is fourth harmonic. The amplitude of TACHO is proportional to the speed of rotation.



Fig. 7 - The L292 switchmode driver receives a control voltage from the L291 and delivers a switchmode regulated current to the motor.



The L292 incorporates its own voltage reference and all the functions required for closed loop current control of the motor. Further, it features two enable inputs, one of which is useful to implement a power on inhibit function.

The L292's output stage is a bridge configuration capable of handling up to 2A at 36V. A full bridge stage was chosen because it allows a supply voltage to the motor effectively twice the voltage allowed if a half bridge is used. A single supply was chosen to avoid problems associated with pump-back energy. In a double supply configuration, such as the example in figure 8a, current flows for most of the time through D1 and Q1. A certain amount of power is thus taken from one supply and pumped back into the other. Capacitor C1 is charged and its voltage can rise excessively, risking damage to the associated electronics.

By contrast, in a single supply configuration like figure 8b the single supply capacitor participates in both the conduction and recirculation phases. The average current is such that power is always taken from the supply and the problem of an uncontrolled increase in capacitor voltage does not arise.

Fig. 8 - A simple push pull output (a) needs a split supply and the device can be damaged by the voltage built up on C1. The L292 has a bridge output to avoid these problems. Only one supply is needed and the voltage across the single capacitor never rises excessively. Moreover, the motor can be supplied with a voltage up to twice the voltage allowed with a half bridge.





Fig. 13 - P.C. board and component layout (1:1 scale)



When the system is powered up the mechanical subsystem may be in any position so the first step is to initialize it. In applications where the optical encoder never rotates more than one revolution — the daisy wheel of a typewriter, for example — this is simply done by rotating the motor slowly until the STF signal (one-pulse-per-rotation) is detected.

Where the optical encoder rotates more than once the 'one-pulse-per-rotation' signal is not sufficient. An example of this is the carriage positioning servo of a computer printer. In this case the simplest solution is to fit a microswitch on one of the endstops. First the motor is run backwards slowly until the carriage hits the endstop. Then it moves forward until the STF signal is detected. The beauty of this solution is that the endstop microswitch does not need to be positioned accurately.

### APPLICATION CIRCUITS

The complete circuit is shown in figure 12; a suitable layout for evaluation is given in figure 13. Component values indicated are for a typical system using a Sensoi Technology STRE1601 encoder and a motor with a winding resistance of  $5\Omega$  and an inductance of 5 mH (this motor is described fully in figure 17). How to calculate values for other motors is explained further on.

Figure14 explains what each component does and what happens if it is varied. Maximum and minimum values are also indicated where appropriate.

#### ADDING DISCRETE TRANSISTORS FOR HIGHER POWER

In the basic application, the L292 driver delivers 2A to the motor at 36V. This is fairly impressive for an integrated circuit but not enough for some applications — robots, machine tools etc. The basic system can be expanded to accomodate these applications by adding external power transistors to the L292. This is preferable to simply adding a discrete driver stage in place of the L292 because the L292's current control loop is very useful.

Figure 15 shows how four transistors are added to increase the current to 4, 6 or 8A, depending on the choice of transistor. When coupled to the L290 and L291 this configuration appears to the system as an L292.

The average motor current,  $I_m$ , is found from:

$$I_{m} = \frac{V_{i} \ 0.044}{R_{x}}$$

where  $V_i$  is the input voltage and  $R_x$  is the value of the sense resistors R7 and R8.

Suitable transistors for this configuration are indicated below:

| I (A) | v <sub>i</sub> (v) | $R_{\chi}(m\Omega)$ | Q1, Q2 | 03, 04 | D1 – D4        |
|-------|--------------------|---------------------|--------|--------|----------------|
| 4     | 9.1                | 100                 | BD708  | BD707  | 2A Fast diodes |
| 6     | 9.1                | 65                  | BD908  | BD907  | 3A Fast diodes |
| 8     | 9.1                | 50                  | BDW52A | BDW51A | 4A Fast diodes |

Fig. 15 - For higher power external transistors are added to the L292. This circuit delivers up to 4A, if 2 BDW51A and 2 BDW52A are used it can deliver 8A.



#### DESIGN CONSIDERATIONS

The application circuit of figure 12 will have to be adapted in most cases to suit the desired performance, motor characteristics, mechanical system characteristics and encoder characteristics. Essentially this adaptation consists of choosing appropriate values for the ten or so components that determine the characteristics of the L290, L291 and L292.

The calculations include:

- Calculation of maximum speed and acceleration; useful both for defining the control algorithm and setting the maximum speed.
- Calculation of R8 and R9 to set maximum speed.
- Laplace analysis of system to set C8, R11, R12, R13 and R14.
- Laplace analysis of L292 loop to set the sensing resistors and C12, C13, R15, R16, R17.
- Calculation of values for C4 and C6 to set max level of tacho signal.
- Calculation of values for R6 and R7 to set D/A reference current.
- Calculation of R20 to set desired switching frequency.

#### MAXIMUM ACCELERATION

For a permanent magnet DC motor the acceleration torque is related to the motor current by the expression:

$$T_a + T_f = K_T I_m$$

where:

Im is the motor current

K<sub>T</sub> is the motor torque constant

T<sub>a</sub> is the acceleration torque

T<sub>f</sub> is the total system friction torque

The acceleration torque is related to angular acceleration and system inertia by:

$$T_a = (J_m + J_{oe} + J_L) a$$

where:

 $\begin{array}{lll} J_m & \text{ is the moment of inertia of the motor} \\ J_{\text{Oe}} & \text{ is the moment of inertia of the encoder} \\ J_L & \text{ is the moment of inertia of the load} \end{array}$ 

a is the angular acceleration.

In a system of this type the friction torque  $T_f$  is normally very small and can be neglected. Therefore, combing these two expressions we can find the angular acceleration from:

$$a = \frac{K_T}{J_m + J_{oe} + J_L} \cdot I_m$$

It follows that for a given motor type and control loop the acceleration can only be increased by increasing the motor current,  $I_m$ .

The characteristics of a typical motor are given in figure 17. From this table we can see that:

$$K_T = 4.3 \text{ N cm/A}$$
 (6.07 oz.in/A)  
 $J_m = 65 \text{ g} \cdot \text{cm}^2$  (0.92 x 10<sup>-3</sup> oz.in.s<sup>2</sup>)

We also know that the maximum current supplied by the L292 is 2A and that the moment of inertia of the STRE1601 optical encoder,  $J_{oe}$ , is  $0.3 \times 10^{-4}$  oz.in.s<sup>2</sup>.

The moment of inertia of the load  $J_{L}$ , is unknown but assume, for example, that  $J_{oe}$  +  $J_{L}$   $\cong$  2  $J_{m}$ . Therefore the maximum angular acceleration is:

$$a = -\frac{6.07 \times 2}{2 \times 0.92 \times 10^{-3}} = 6597.8 \text{ rad/s}^2$$

Fig. 17 – The characteristics of a typical DC motor.

| Motor – Parameter                 | Value                    |
|-----------------------------------|--------------------------|
| U <sub>BB</sub> (V <sub>s</sub> ) | 18V                      |
| C. emf. K <sub>E</sub>            | 4.5 mV/min <sup>-1</sup> |
| N <sub>o</sub> (without load)     | 3800 rpm                 |
| l <sub>om</sub> (without load)    | 190 mA                   |
| T <sub>f</sub> (friction torque)  | 0.7 N cm                 |
| K <sub>T</sub> (motor constant)   | 4.3 N cm/A               |
| Amature moment of inertia         | 65 y. cm²                |
| R <sub>M</sub> of the motor       | 5.4 Ω                    |
| L <sub>M</sub> of the motor       | 5.5 mH                   |
|                                   |                          |

#### MAXIMUM SPEED

The maximum speed can be found from:

 $V_{S min}$  = 2  $V_{CEsat}$  +  $R_{S} I_{m}$  +  $K_{e} \Omega$  +  $R_{m} I_{m}$ where:

- $E = K_e \Omega$  is the internally generated voltage (EMF)
- Ke is the motor voltage constant
- Ω is the rotation speed of the motor.

For example, if  $V_{s \min} = 20V$ 

2 V<sub>CEsat</sub> + R<sub>s</sub> I<sub>m</sub> = 5V (from L292 datasheet) R<sub>m</sub> I<sub>m</sub> = 10.8V (R<sub>m</sub> = 5.4  $\Omega$ )

we obtain:

$$K_{e \Omega}(E) = 4.2V$$

Fig. 18 - C4 and C6 value versus rotation speed for various maximum tacho voltage values.



#### LAPLACE ANALYSIS OF THE SYSTEM

Suitable values for the components R11,R12,R13, R14 and C8 can be found from a Laplace analysis of the system. Figure 19 shows a simplified block diagram of the system which will be useful for the analysis. The analysis is based on the angular speed  $\Omega$  and on the motor position  $\theta$ . The motor is represented, to a first approximation, by the current  $I_m$  and by the acceleration torque,  $T_a$ , which drives an inertial load J.

There are two conversion factors,  $K_{sp}$  and  $K\theta$ . They link the mechanical parameters (position and speed) with the equivalent feedback signals for the two loops. The values of  $K_{sp}$  and  $K\theta$  are determined by the encoder characteristics and the gain parameters of the integrated circuits. The open-loop and closed-loop gains are fixed by four external resistors:

- R<sub>ref</sub> fixes the reference current (R6 + R7)
- R<sub>speed</sub> fixes the speed loop gain (R8 + R9)
- R<sub>pos</sub> controls the position loop gain (R12)
- R<sub>err</sub> controls the system loop gain (R13).

The stability both of the speed loop and of the speed-position loop are defined by external components.

The fundamental characteristics of the speed control system can thus be determined by the designer.

 $\tau_{sp}$  is the time constant that determines the dominant pole of the speed loop and is determined by C8, R8 and R9

$$\tau_{\rm sp} = C8 \quad \frac{R8 \ R9}{R8 + R9}$$

Fig. 19



(\*) See L292 datasheet for an accurate analysis of this block.

#### List of terms

- s : Laplace variable
- K<sub>T</sub> : Motor torque constant
- T<sub>a</sub> : Acceleration torque
- T<sub>f</sub> : Total system friction torque
- J : Total moment of inertia  $(J = J_{oe} + J_m + J_L)$ .
- $\Omega$  : Speed

- : Angular position
- ${\sf K}_{sp}$  : Conversion factor that links the motor rotation speed and the TACHO signal.
- $K_{\ensuremath{\mathsf{T}}}$  : Conversion factor that links the motor position and the  $V_{\ensuremath{\mathsf{pos}}}$  signal.

and

\_

-011

Therefore there is a minimum inductance for the motor which may not always be satisfied. If this is the case, a series inductor should be added and the value is found from:

$$L_{\text{series}} = \frac{5 V_{\text{s}}}{f I_{\text{m} \text{ max}}} - L_{\text{M}}$$

## EFFICIENCY AND POWER DISSIPATION

Neglecting the losses due to switching times and the dissipation due to the motor current, the efficiency of the L292's bridge can be found from:

$$\eta = I - \frac{\Delta t1}{\Delta t1 - \Delta t2} \cdot \frac{V_{sat}}{V_s} - \frac{\Delta t1}{\Delta t1 - \Delta t2} \cdot \frac{V_{over}}{V_s}$$

where:

 $V_{over} \cong 2V (2 V_{BE} + R_S I_m)$  $V_{sat} \cong 4V (2 V_{CEsat} + 3 V_{BE})$  $\triangle$  t1 = transistor conduction period

 $\triangle$  t2 = diode conduction period.

If  $\triangle t1 \ge \triangle t2$  and  $V_s = 20V$  we obtain:

$$\eta = 1 - \frac{4}{20} = 80\%$$

In practice the efficiency will be slightly lower as a results of dissipation in the signal processing circuit (about 1W at 20V) and the finite switching times (about 1W).

If the power transferred to the motor is 40W, the 80% efficiency implies 10W dissipated in the bridge and a total dissipation of 12W. This gives an actual efficiency of 77%. Since the L292's Multiwatt package can dissipate up to 20W it is possible to handle continuous powers in excess of 60W.

#### POSITION ACCURACY

The main feature of the system L290, L291, L292 is the accurate positioning of the motor. In this section we will analyse the influence of the offsets of the three ICs on the positioning precision.

When the system is working in position mode, the signal FTA coming from the optical encoder, after suitable amplification, is sent to the summing point of the error amplifier (L291). If there were no offset and no friction, the motor would stop in a position corresponding to the zero crossing of the signal FTA, and then at the exact position required. With a real system the motor stops in a position where FTA has such a value to compensate the offsets and the friction; as a consequence there is a certain imprecision in the positioning. The block diagram, fig. 20, shows the parts of the 3 ICs involved in the offsets. First we will calculate the amount of the offsets at the input of the IC L292 (point A of fig. 20).

Fig. 20



121

$$V_{5A} = 350 \, mV$$

$$V_{6A} = \frac{50}{205} = 244 \text{ mV}$$

$$V_{FTA} = 2.329 \cdot \frac{100}{120} \cdot \frac{22}{15} \cdot \frac{1}{12.6} = 0.228V$$

$$\alpha = \sin^{-1} \quad \frac{0.226}{0.4} \cong 35^{\circ}$$

If we consider an optical encoder with 200 tracks/ turn and a daisy wheel with 100 characters, the phase between two consecutive characters is  $\alpha_c = 720^\circ$ , and then the maximum percentage error we can have is.

$$\epsilon = \frac{35}{720} \cdot 100 \cong 4.8\%$$

From this numerical example we can see that the main contribution to the positioning error is given by the offset of the TACHO signal  $(V_{2A})$ , other big contributions are given by the input offset voltage of L292  $(V_{5A})$  and by the voltage necessary to compensate the dynamic friction of the motor  $(V_{6A})$ . This last term is only determined by the motor and can also have greater values.

The error we have calculated is the maximum possible and it happens when all the offsets have the max value with the same sign, i.e. with a probability given by the product of the single probabilities. Considering as an example every offset has a probability of 1% to assume the max value, the probability the error assumes the max value is:

 $P = (10^{-2})^7 = 10^{-14}$ 

Fig. 21



#### SPEED ACCURACY

If we consider the complete system with L290-L291-L292 driving a DC MOTOR with optical encoder, we can note the speed of the motor is not a linear function of the speed digital code applied to L291. The diagram of fig. 21 shows this function and it is evident that the speed increases more than a linear function, i.e. if the speed code doubles, the speed of the motor becomes more than the double. The cause of this non linearity is the differentiator network R4 C4 and R5 C6 (see fig. 22) that has not an ideal behaviour at every frequency.

Fig. 22



1) 
$$V_{MA} = V_{AA} \sin \varphi$$
  
 $\varphi = tg^{-1} \omega R5 C6$   $\omega = 2 \pi f$ 

2) 
$$V_{MA} = V_{AA} \sin tg^{-1} \omega$$
 R5 C6  
f = frequency of the signal FTA

This last relation gives the amplitude of the signal  $V_{MA}$ ; it is evident there is not a linear function between  $V_{MA}$  and  $\omega$ , like  $V_{MA}$ = K $\omega$  and the difference is greater if the product  $\omega$  R5 C6 doesn't respect the disequation  $\omega$  R5 C6  $\ll$ 1., i.e. at high frequencies.

The phase angle between V<sub>MA</sub> and V<sub>AA</sub> should be 90° and then  $\varphi = 0$ , in our case  $\varphi$  increases with the frequency according to the equation  $\varphi = tg^{-1} \omega$  R5C6, and influences the amplitude of the output signal TACHO. In fig. 23 are shown the waveforms that contribute to generate the TACHO signal. A and B are the signals V<sub>AA</sub> and V<sub>AB</sub> in phase with the input signals FTA and FTB. C and



With the guaranteed values on the L291 data sheet we can calculate for  ${\cal E}4$  the max value:

$$\epsilon 4 = \frac{21 \,\mu\text{A}}{1.4 \,\text{mA}} \cdot 100 = 1.5\%$$

Another characteristic of a D/AC is the linearity, that in our case is better than  $\pm 1/2$  LSB. This value is sufficient to guarantee the monotonicity of  $I_0$ , and then of the speed of the motor, as a function of the input digital code. The precision of  $\pm 1/2$  LSB implies a spread of the speed at every configuration of the input code of  $\pm 1.61\%$  referred to the maximum speed. The max percentage error we can have is then greater at low level speed ( $\pm 50\%$  at min speed) and has its minimum value at the maximum speed (1.61%).

### ACCURACY DUE TO THE ENCODER

The amplitude of the signals FTA and FTB determines the value of the TACHO signal. This amplitude must be constant on the whole range of the frequency, otherwise it is not possible to have a linear function between the TACHO signal and the frequency. The spread of the amplitudes of the two signals FTA and FTB between several encoder can be compensated by adjusting the potentiometer R9 (see fig. 12). The phase between the two signals should be 90°. If there is a constant difference from this value, a constant factor reduction of the TACHO signal results that can be compensated with the potentiometer R9. If the difference from 90° is random, also the reduction of the TACHO signal is random in the same way, and by means of R9 it is possible to compensate only the mean value of that reduction.

## DESIGNING WITH THE L296 MONOLITHIC POWER SWITCHING REGULATOR

A cost-effective replacement for costly hybrids, the SGS L296 Power Switching Regulator delivers 4A at an output voltage of 5.1V to 40V and includes many popular supply features. This comprehensive application guide explains how the device operates and how it is used. Typical application circuits are also presented.





where:

$$v_{\rm C} = V_{\rm o}$$

$$\frac{di_{\rm L}}{dt} = -(V_{\rm F} + V_{\rm o})/L \qquad (6)$$

It follows therefore that:

$$i_{L}(t) = -\frac{V_{F} + V_{O}}{L} t$$
 (7)

The negative sign may be interpretated with the fact that the current is now decreasing. Assuming that VF may be neglected against Vo, during the OFF time the following behaviour occurs:

$$I_{L} = \frac{V_{o}}{L} t$$
(8)

therefore:

$$\Delta I_{L}^{-} = \frac{V_{O}}{L} T_{OFF}$$
(9)

But, because

$$\Delta I_{L}^{+} = \Delta I_{L}^{-} \qquad \text{if follows that :}$$

$$\frac{(V_{i} - V_{o}) T_{ON}}{L} = \frac{V_{o} T_{OFF}}{L}$$

which allows us to calculate Vo:

$$V_{o} = V_{i} \frac{T_{ON}}{T_{ON} + T_{OFF}} = V_{i} \frac{T_{ON}}{T}$$
(10)

where T is the switching period.

Expression (10) links the output voltage Vo to the input voltage V; and to the duty cycle. The relationship between the currents is the following:

$$l_{iDC} = l_{ODC} \cdot \frac{T_{ON}}{T}$$

#### EFFICIENCY

The system efficiency is expressed by the following formula:

$$\eta \% = \frac{P_0}{P_i} 100$$

where

 $P_0 = V_0 I_0$ 

power absorbed by the system. Pi is given by Po, plus all the other system losses. The expression of the efficiency becomes therefore the following :

) 
$$\eta = \frac{P_o}{P_o + P_{sat} + P_D + P_L + P_q + p_{sw}}$$
 (12)

#### DC LOSSES

Psat: saturation losses of the power transistor Q. These losses increase as V<sub>i</sub> decreases.

$$P_{sat} = V_{sat} \cdot I_0 \frac{T_{ON}}{T} = V_{sat} I_0 \frac{V_0}{V_i}$$
(13)

where  $\frac{T_{ON}}{T} = \frac{V_o}{V_i}$  and  $V_{sat}$  is the power

transistor saturation at current lo.

PD: losses due to the recirculation diode. These losses increase as Vi increases, as in this case the ON time of the diode is greater.

$$P_{D} = V_{F} I_{o} \frac{V_{i} - V_{o}}{V_{i}} = V_{F} I_{o} (1 - \frac{V_{o}}{V_{i}})$$
 (14)

where V<sub>F</sub> is the forward voltage of the recirculation diode at current lo.

 $P_L$ : losses due to the series resistance  $R_S$  of the coil

$$P_{L} = R_{S} l_{o}^{2}$$
(15)

P<sub>a</sub>: losses due to the stand-by current and to the power driving current:

$$P_{q} = V_{i} I'_{3q} + V_{i} I''_{3q} \frac{T_{ON}}{T}$$
(16)

where being:

$$\frac{T_{ON}}{T} = \frac{V_o}{V_i}$$
 it follows that :  

$$P_q = V_i I'_{3q} + V_o I''_{3q}$$
 in which :  

$$I'_{3q} = I_{3q}$$
 at 0% duty cycle  

$$I''_{3q} = I_{3q(100\% d.c.)} - I_{3q(0\% d.c.)}$$

#### SWITCHING LOSSES

psw: switching losses of the power transistor:

$$p_{sw} = V_i I_o \frac{t_r + t_f}{2T}$$

is the output power to the load and P<sub>i</sub> is the input The switching losses of the recirculation diode are

Calculating dv<sub>c</sub> and equalizing it to  $\Delta V_o$ , it follows that:

$$\Delta V_{o} = \frac{L \Delta I_{o}^{2}}{C(V_{i} - V_{o})} \qquad (24) \quad \text{for} + \Delta I_{o}$$
$$\Delta V_{o} = \frac{L \Delta I_{o}^{2}}{C V_{o}} \qquad (25) \quad \text{for} - \Delta I_{o}$$

From these two expressions the dependence of overshoots and undershoots on the L and C values may be observed. To minimize  $\Delta V_{0}$  it is therefore necessary to reduce the inductance value L and to increase the capacitance value C. Should other auxiliary functions be required in the circuit like reset or crowbar protections and very variable loads may be present, it is worthwhile to take special care for minimizing these overshoots, which could cause spurious operation of the crowbar, and the undershoot, which could trigger the reset function.

DEVICE DESCRIPTION

Fig. 4 shows the package in which the device is mounted and the pin function assignments. The internal structure of the device is shown in fig. 5. Each block will now be examined.

#### **Power supply**

The device is provided with an internal stabilized power supply that, besides supplying the reference voltage of 5.1V for the whole system, also supplied the internal analog blocks.

Special features of the voltage reference are its accuracy, temperature stability and high line rejection. Through zener-zap trimming, the voltage is within  $\pm$  2% limits.

#### Fig. 4 – Pin assignments of the L296.



Fig. 5 – Block diagram of the L296. In addition to the basic regulation loop the device includes functions such as reset, crowbar and current limiting.



due to the switching delays of the comparator. This inaccuracy in caused by an excessively short rise time of the voltage. A capacitance value too high gives rise to a charging time which is too long compared to the discharging time. An additional inaccuracy cause would be therefore present for the switching frequency, now due to spread of the charge current.

The oscillation frequency is given by the following formula:

$$f_{\rm osc} = \frac{1}{R_{\rm osc} C_{\rm osc}}$$
(26)

#### PWM (see fig. 9)

The PWM signal is generated on the comparator output; the triangular-shaped waveform and the continuous signal coming from the output of the transconductance error amplifier are sent to its inputs. The PWM signal is then transferred to the driving stage of the output power transistor.

### SOFT START (see fig. 9)

Soft start is an essential function for correct startup, to prevent stresses and possible breakdown from occurring in the power transistor and to obtain a monotonically increasing output voltage.

In particular, the L296, as it does not have any duty cycle limitation and due to the type of current limitation does not allow the output to be forced to a

steady state without the aid of the soft-start facility. Soft-start operates at the start-up of the system, after the inhibit has been activated, after an intervention of the current limitation and after the intervention of the thermal protection.

The soft-start function is realized through a capacitor connected to pin 5 which is charged at constant current ( $\cong$  100 $\mu$ A) up to a value of about V<sub>RFF</sub>. During the charging time, through PNP transistor Q58, the voltage on pin 9 is forced to increase with the same rising speed as on pin 5. Starting from the discharged capacitor condition (pin 5 voltage = 0V) the power transistor is in the OFF condition, as the voltage on pin 9 is smaller than the minimum level of the ramp voltage. As the capacitor is charged, the PWM signal begins to be generated as soon as the error amplifier output voltage crosses the ramp; the power stage starts to switch with steadily increasing duty cycle. This behaviour is shown in fig. 10. As soon as the steady condition is reached the duty cycle sets itself to the right value due to the effect of the feedback network while the softstart capacitor completes its charging to a value very close to VRFF.

The soft-start effect is determined, apart from the switch-on time, when the current limitation operates, due to either an overload or a short circuit, to keep the mean value of the current absorbed by the power supply low.

Moreover from fig. 11 it may be observed that since the voltage on pin 9 can decrease under the minimum ramp level and increase over the maximum level no limitations have been provided on the duty cycle, which therefore may vary between 0 and 100%.

Fig. 9 – Partial internal schematic showing PWM and soft start blocks.



$$t_{start-up} = \frac{C_{ss} (V_r - 0.5V)}{I_{5so}}$$

where  $C_{ss}$  is the soft-start capacitor and  $I_{\rm 5so}$  is the charging current.

Considering as the soft-start time the time required for the soft-start capacitor to charge from (1.2V-0.5V) to  $V_r - 0.5V$ , gives:

$$t_{ss} = \frac{C_{ss} (V_r - 1.2)}{|ss_0|}$$
(28)

substituting Vr from (27) gives:

$$V_{\rm r} = {\rm E} {\rm e} \left(1 - \frac{V_{\rm o}}{V_{\rm i}}\right)$$

substituting into (28) gives:

$$t_{ss} = \frac{C_{ss}}{I_{sso}} (E e^{\left(\frac{V_o}{V_i} - 1\right)} - 1.2)$$

#### SYNCHRONIZATION

The synchronization function is available on pin 7, this function allows the device to be switched at an externally generated frequency (leaving pin 11 open), or to mutually synchronize several devices, using one of them as master and the others as slave (Fig. 12).

This allows several devices to be operated at the same frequency, avoiding undesirable intermodulation phenomena. The number of mutually synchronizable devices is obviously much greater than the three devices shown in the figure. It is anyway difficult to establish an exact maximum number of devices, as it depends on different conditions.

The first consideration concerns the accuracy which must be achieved and maintained on the oscillation frequency. Since the bias current on pin 7 is an output current, the sum of all the bias currents must be much smaller than the capacitor discharge current in close proximity to the lower discharge threshold. Therefore, assuming  $C_{osc} = 2.2 \text{ nF}$  and  $R_{osc} = 4.3 \text{ K}\Omega$ , it follows that:

$$\frac{1.2V}{4.3 \text{ K}\Omega} = 280 \mu \text{A}$$

Assuming that a 10% variation may be accepted, it follows therefore that the number of synchronizable devices is given by:

$$N = \frac{28 \,\mu A}{l_{\text{bias max}}}$$

This means that if the overall  $I_{bias}$  is too high it may modify the discharging time of the capacitor.

The second consideration concerns the layout design.

In the presence of a great number of devices to be synchronized, the lenght of the paths may become significant and therefore the distributed inductance introduced along the paths may begin to modify the triangular shaped waveform, particularly the rising edge which is very steep. This effect would affect the devices that are physically located more distant from the master device.

The amplitude of the saw-tooth to be externally connected must be within 0.5V and 3.5V, values also representing the maximum swing of the error amplifier output.

Fig. 12 – In multiple supplies several L296's can be synchronized as shown here.





Fig. 14b - Load current in short circuit conditions ( $V_i = 40v, L = 300 \ \mu H, f = 100 \ KHz$ )



t: 5ms/div

Fig. 14c - Current at pin 2 when the output is short circuited.



#### RESET

The reset function is of great importance when the device is used to supply microprocessors, logic devices, and so on. This function differentiates the SGS L296 device from all previous devices. The block diagram of the function is shown in fig. 15. A reset signal is generated when the output voltage

is within the limits required to supply the microprocessor correctly.

The reset function is realized through the use of 3 pins: the reset input pin 12, the reset delay pin 13 and the reset output pin 14. When the voltage on pin 12 is smaller than 5V the comparator output is high and the reset capacitor is not charged because the transistor Q is satured and the voltage on pin 14 is at low level, since Q2 is saturated, too. When the voltage on pin 12 goes above 5V, the transistor Q switches OFF and the capacitor can start to charge through a current generator of about  $100 \,\mu$ A. When the voltage on pin 13 goes above 4.5V the output of the related comparator switches low and the pin 14 goes high. As the output consists of an open collector transistor, a pull-up external resistance is required. In contrast, when the reset input voltage goes below 5V, less a hysteresis voltage of about 100 mV, the comparator triggers again and instantaneously sets the voltage on pin 14 low, therefore forcing to saturation the Q1 transistor, that starts the rapid discharge of the capacitor. Obviously, the reset delay is again present when the voltage on pin 13 is allowed to go under 4.5V.

To achieve switching operations without uncertainties the two comparators have been provided with an hysteresis of about 100 mV. In every operating condition the reset switching is guaranteed with a minimum reset input of 4.75V, the value required for correct operation of the microprocessor even in the presence of the minimum VRFF value.

Normally pin 12 is used connected to pin 10. When it is connected to the output, the function may be more properly called "reset"; on the other hand, when it is connected through resistive divider, to the input voltage, the function is called "power fail". Fig. 16 and fig. 17 show the two possible usages.

The "power-fail" function is used to predict, with a given advance, the drop of the regulator output voltage, due to main failures, which is enough to save the data being processed into protected memory areas. Fig. 18 summarises the reset function operation.

#### CROWBAR

This protection function is realized by a completely independent block, using pin 1 as input and pin 15 as output. It is used to prevent dangerous overvoltages from occurring when the output exceeds 20% of rated value. Pin 15 is able to output a 100 mA current to be sent to the gate of a SCR which, triggering, short circuits either output or the input. When connected to the input, as the SCR is triggered a fuse in series connected to opwer supply is blown and to bring the system back to operation manual intervention is requested. Figs. 19, 20 and 21 show the different configurations.

When the voltage on pin 1 exceeds by about 20% the  $V_{REF}$  value the output stage is activated, which sends a current to the SCR gate, after a delay of about 5  $\mu$ sec to make the system insensitive to low-duration spikes. When activated, the output stage delivers about 100mA; when not activated, it drains about 5 mA and shows a low impedance to the SCR gate to avoid uncorrect triggering due to random noise. If the crowbar function is not used connect pin 1 to ground.

Fig. 19 – Connection of crowbar circuit at output for 5.1V output applications.



Fig. 20 - Connection of crowbar circuit at output for output voltages above 5.1V.



Fig. 21 – Connection of crowbar circuit to protect input. When triggered, the SCR blows the fuse.



#### INHIBIT

The inhibit input (pin 6) is TTL compatible and is activated when the voltage exceeds 2V and deactivated when the voltage goes under 0.8V. As may be seen in the block diagram, the inhibit acts on the power transistor, instantaneously switching it off and also acts on the soft-start, discharging its capacitor. When the function is unused, pin 6 must be grounded.

#### THERMAL PROTECTION

The thermal protection function operates when the junction temperature reaches 150°C; it acts directly on the power stage, immediately switching it off, and on the soft-start capacitor, discharging it. The thermal protection is provided with hysteresis and, therefore, after an intervention has occurred, it is necessary to wait for the junction temperature to decrease of about 30°C below the intervention threshold.



Fig. 23 – Oscilloscope photographs showing main waveforms of the figure 22 circuit.

t: 2µs/div

The oscilloscope photographs of the main waveforms are shown in fig. 23. The output voltage ripple  $\Delta V_{\Omega}$  depends on the current ripple in the coil and on the performance of the output capacitor at the switching frequency (100 kHz). A capacitor suitable for this kind of application must have a low ESR and be able to accept a high current ripple, at the working frequency. For this application the Roederstein EKR series capacitors have been selected, designed for high frequency applications (>200 kHz) and manufactured to show low ESR value and to accept high current ripples. To minimize the effects of ESR, two 100  $\mu$ F/40V capacitors have been connected in parallel. The behaviour of the impedance as a function of frequency is shown in fig. 24.

Also the selection of the catch diode requires special care. The best choice is a Schottky diode which minimizes the losses because of its smaller forward voltage drop and greater switching frequency rate. A possible limitation comes from the backward voltage, that generally reaches 40V max.

When the full input voltage range of the device is required in this application it is possible to use super fast diodes with 35 to 50 ns rated recovery time, where no more problems on the backward voltage occur (on the other hand, they show a greater forward voltage). The use of slower diodes, with trr = 100 ns or more is not recommended; The photographs in fig. 25 show the effects on the power current and on the voltage on pin 2, due to the diodes showing different speeds. Diodes showing trr greater than 35-50 ns will reduce the overall efficiency of the system, increasing the power dissipated by the device.

The third component requiring care is the inductor. Fig. 22a shows the part numbers of some types used for testing. Besides having the required inductance value, the coil has to show a very high saturation current.

Therefore, a correct dimensioning requires a saturation current above the maximum value of  $l_{2L}$ , the current limit threshold.

To achieve high saturation with ferrite cores an air gap between the two core halves must be provided; the air gap causes a leakage flux which is radiated in the surrounding space. To better limit this phenomenon "pot cores" may be used, whose geometry is such to better limit the flux radiated to the outside.

Using toroidal cores, for instance of Magnetic 58930-A2 moly-permalloy kind, both the requirements of high saturation and low leakage flux are satisfied. The saturation is softer that the saturation shown by the ferrite materials. The air gap is not concentrated in one area, but is finely distributed along the whole core; this gives the low leakage flux value.

Careful selection of the external components therefore allows the realization of a power supply system whose benefits are significant when compared to a system with the same performance but realized with the linear technique.





|             | Linear   | Switching |
|-------------|----------|-----------|
| Transformer | 62 VA    | 30 VA     |
| Heatsink    | 0.8 °C/W | 11 °C/W   |

This comparison shows that the L296 switching regulator allows a saving of roughly 50% on the cost of the transformer and an impressive 80-90% on the cost of the heatsink. Considering also the extra functions integrated by the L296 the total cost of active and passive components is roughly the same for both types.

Finally, it is important to note that a lower power dissipation means that the ambient temperature in the regulator enclosure can be lower – particularly when the circuit is enclosed in a box – with all the

Fig. 26 – A minimal component count 5.1V/4A supply.

advantages cooler operation brings.

If for some reason it is necessary to use higher supply voltages the switching technique, and hence the L296, becomes even more advantageous.

# LOW COST APPLICATION AND PREREGULATOR

Fig. 26 shows the low cost application of a 4A and  $V_o = 5.1V$  power supply. A minimum amount of essential external components is required, which are necessary for correct operation. It is impossible to save other components, specially the soft-start capacitor. Without soft-start, the system cannot reach the steady state and there is also a serious risk of damaging the device.



This application is very well suited not only as a low-cost power supply, but also as pre-regulator for post-regulators distributed in different circuit points, or even on different boards (Fig. 27). The post-regulators may be selected among the low-drop types, like L4805 and L387 for example, still obtaining a high efficiency, combined with an excellent regulation. The use of L387 device allows us to use also the reset function, useful to power a micropocessor.

# POWER SUPPLY COMPLETE WITH TRANSFORMER

Fig. 28 shows a power supply complete of transformer, bridge and filter, with regulation on the output voltage from 5.1V to 15V.

As already stated above, the output capacitors have to show some speciale features, like low ESR and high current ripple, to obtain low voltage ripple values and high reliability. The input filter capacitors must not be neglected because they have to show excellent features, too, having to supply a pulsed current, required by the device at the switching frequency. The current ripple is rather high, greater than the load current. For this application, two parallel connected 3300  $\mu$ F/50V EYF (ROE) capacitors have been used.

### POWER SUPPLY WITH MAINS SWITCHING PREREGULATOR

When it is desirable to eliminate the 50/60 Hz transformer — in portable or volume-limited equipment — a mains preregulator can be added to reduce the input voltage to a level acceptable for the L296. In this case the pre-regulator circuit is connected to the primary of the transformer which now operates at the switching frequency and is therefore smaller and lighter.

Fig. 28A - A multiple output supply using a switching preregulator rather than a mains transformer.



## POWER SUPPLY WITH 0 – 30V ADJUST-ABLE VOLTAGE

When output voltages lower than 5V are required, the circuit shown in fig. 29 may be used.

Calibration is performed by grounding the P1 slider. Acting on P2, the current which flows through the 10 k $\Omega$  resistor is fixed at approximately 2.5 mA to obtain an output voltage of 30V. The equivalent circuit is shown in fig. 30.

Acting now on the slider of P1, the current flow-

ing through the divider may be varied. The new equivalent circuit is shown in fig. 31.

Reducing the current flowing, also the voltage drop across the 10k $\Omega$  resistance is reduced, together with V<sub>0</sub>. When the current reaches zero, it follows that V<sub>0</sub> = V<sub>REF</sub>. When the voltage on the slider of P1 exceeds V<sub>REF</sub>, the current start to flow in opposite direction and V<sub>0</sub> begins to decrease below 5V.

When  $I_1 \times 10K\Omega = V_{REF}$  it follows that  $V_0 = 0$ .

Fig. 29 – Variable 0-30 V supply illustrating how output voltages below 5.1V are obtained.



147



The two devices are mutually synchronized not to give rise to intermodulation which could generate unpleasant noise and, at the same time, a further component saving is achieved.

The crowbar function is implemented on both 5V and 12V outputs, using a single SCR connected to the input. The latter, by discharging to ground the electrolytic filter capacitors, blows the fuse connected in series with the devices power supply. In this way, should a faulty be present on either of the main outputs, the supply is switched off for whole system. To inhibit both the devices with a single input signal, it is possible to connect the two inhibit inputs (pin 6) together; the  $5K\Omega$  resistance is used when the inhibit input is left open. If this input is not used it must be grounded.

As may be noted in the diagram, to obtain the two auxiliary voltages is very simple and cost-effective.

It is suggested that the diodes are fast types (trr< 50 nsec); should slower diodes be required some more turns have to be added to the auxiliary winding.

## MOTOR CONTROL

The L296 is also suitable for use in motor controls applications. Fig. 36 shows how to use the device to drive a motor with a maximum power of about 100W and provided with a tachometer generator for a good speed control.

### HIGHER CURRENT REGULATORS

It is possible to increase the output current to the load above 4A through the use of an external power transistor. Fig. 37 shows a suitable circuit. The frequency is around 40 kHz to prevent the device from loosing excessive power due to switching on the external power. The circuits shown in fig. 38 and fig. 39 show how current limitation may be realized in two different ways: through a sensing resistor connected in series with the collector of the external power transistor or through a current transformer.

In the first case, the sensing resistor is a low value resistor able to withstand the maximum load current required. The  $V_{CE}$  of the power transistor is higher than its  $V_{CEsat}$ ; when the resistor is connected in series to the collector  $V_{CE}$  is reduced; consequently since the overall dissipated power is constant, the power dissipated by the sensing resistor is subtracted from that dissipated by the power transistor. The values indicated in figs. 38 and 39 realize adjustable current limitation for load currents around 10A.

Fig. 36 – With a tacho dynamo supplying feedback the L296 can be used as a motor speed controller.



Fig. 37 - The output current may be increased by adding a power transistor as shown in this circuit.





Fig. 41 – Basic schematic for step-up configurations.



In this configuration, unlike the step-down configuration, the peak current is not strictly related to the load current. The energy stored in the coil is successively discharged across the load when the transistor switches OFF. To calculate the  $I_0$  load current, the following procedure may be used:

$$\frac{1}{2} L l_{peak}^2 = V_o l_o T$$

$$l_o = \frac{L l_{peak}^2}{2 V_o T} = \frac{V_i^2 T_{ON}^2}{2 L V_o T}$$

For a greater output power to be available, the internal limitation must be replaced by an external circuit to protect the external power devices and to limit the current peak to a convenient value. A dual comparator (LM393) with hysteresis is used to avoid uncertainties when the current limitation operates. The electric diagram is shown in fig. 42.

## LAYOUT CONSIDERATIONS

Both for linear and switching power supplies when the current exceeds 1A a careful layout becomes important to achieve a good regulation. The problem becomes more evident when designing switching regulators in which pulsed currents are over imposed on dc currents. In drawing the layout, therefore, special care has to be taken to separate ground paths for signal currents and ground paths for load currents, which generally show a much higher value.

When operating at high frequencies the path length becomes extremely important. The paths introduce distributed inductances, producing ringing phenomena and radiating noise into the surrounding space.

The recirculation diode must be connected close to pin 2, to avoid giving rise to dangerous extra negative voltages, due to the distributed inductance.

Fig. 43 and fig. 44 respectively show the electric diagram and the associated layout which has been realized taking these problems into account. Greater care must be taken to follow these rules when two or more mutually synchronized devices are used.

Fig. 43 - Typical application circuit showing how the signal and power grounds are connected.



Suggested Inductor (L1)

| Core Type                                                       | No<br>Turns | Wire<br>Gauge | Air<br>Gap |
|-----------------------------------------------------------------|-------------|---------------|------------|
| Magnetics 58930 - A2MPP                                         | 43          | 1.0 mm.       |            |
| Thomson GUP 20x16x7                                             | 65          | 0.8 mm.       | 1 mm.      |
| Siemens EC 35/17/10<br>(B6633& - G0500 - X127) 40 2 × 0.8 mm. — |             |               |            |
| VOGT 250 µH Toroidal coil, part number 5730501800               |             |               |            |

| Resistor values for standard output voltages |        |        |  |
|----------------------------------------------|--------|--------|--|
| vo                                           | R8     | R7     |  |
| 12V                                          | 4.7 kΩ | 6.2 kΩ |  |
| 15V                                          | 4.7 kΩ | 9.1 kΩ |  |
| 18V                                          | 4.7 kΩ | 12 kΩ  |  |
| 24V                                          | 4.7 kΩ | 18 kΩ  |  |

Fig. 44 – A suitable PCB layout for the figure 43 circuit realized in accordance with the suggestions in the text (1 : 1 scale).





Fig. 52 shows the trend of the temperature as a function of the distance between two dissipating elements whose dissipated power is fairly different (ratio 1 to 4). This graph may be useful in application with two L296 synchronized.

Fig. 51



Fig. 52



In the application a series RC network is recommended which gives high system gain at low frequency to ensure good precision and mains ripple rejection and a lower gain at high frequencies to ensure stability of the system. Figure A2 shows the gain and phase curves of the uncompensated error amplifier.

The amplifier has one pole at about 7 kHz and a phase shift which reaches about - 90° at frequencies around 1 MHz.

The introduction of a series network R<sub>C</sub> C<sub>C</sub> between the output and ground modifies the circuit as shown in figure A3.

Figure A4 shows the gain and phase curves of the compensated error amplifier.

Fig. A3 – Compensation network of the error amplifier.



Fig. A4 - Bode plot showing gain and phase of compensated error amplifier.



### CALCULATING THE STABILITY

For the stability calculation refer to the block diagram shown in figure A5.

The transfer functions of the various blocks are rewritten as follows.

The simplified transfer function of the compensated error amplifier is:

$$G_{EA} = g_m Z_c = g_m \frac{1 + s R_c C_c}{s C_c} \qquad (g_m = \frac{1}{2500}) \quad \omega_z = \frac{1}{R}$$

The DC gain must be considered equal to

 $A_0 = g_m R_0$ 

PWM block and output stage:

$$G_{PWM} = \frac{V_i}{V_{ct}}$$

LC FILTER:

$$G_{LC} = \frac{1 + s C \cdot ESR}{s^2 LC + s C ESR + 1}$$

where ESR is the equivalent series resistance of the output capacitor which introduces a zero at high frequencies, indispensable for system stability. Such a filter introduces two poles at the angular frequency.

$$\omega_0 = \frac{1}{\sqrt{LC}}$$

Refer to the literature for a more detailed analysis.

Feedback: consists of the block labelled  $\alpha$ 

 $\alpha = 1$  when  $V_0 = V_{BEF}$  (and therefore  $V_0 = 5.1V$ ) and

$$\alpha = \frac{R_2}{R_1 + R_2} \quad \text{when } V_o > V_{REF}$$

Fig. A5 – Block diagram used in stability calculation



To analyse the stability we will use a Bode diagram. The values of L and C necessary to obtain the required regulator output performance, once the frequency is fixed, are calculated with the following formulae:

$$L = \frac{(V_i - V_o) V_o}{V_i f \Delta I_L}$$
$$C = \frac{(V_i - V_o) V_o}{8 L f^2 \Delta V_o}$$

Since this filter introduces two poles at the angular frequency

$$\omega_0 = \frac{1}{\sqrt{LC}}$$

we place the zero of the R<sub>c</sub> C<sub>c</sub> network in the same place:

$$\overline{D0}$$
 )  $\omega_z = \frac{1}{R_c C_c}$ 

generally found distributed along the strips of the printed circuit board.

Fast switching of the power transistors tends to cause ringing and oscillations as a result of the parasitic elements. The use of a diode with a fast reverse recovery time (trr) contributes to a reduction in the noise flowing by the current peak generated when the diode is reverse biased.

Radiated interference is usually reduced by enclosing the regulator in a metal box.

To reduce conducted electromagnetic interference (or radio frequency interferences – RFI) to the levels permitted a suitably dimensioned filter is added on the supply line. The best method, generally, to reduce conducted noise is to filter each output terminal of the regulator. The use of a fixed switching frequency allows the use of a filter with a relatively narrow bandwidth. For off-line switching regulators this filter is supplied from a 50/60 Hz transformer the RFI filter problem is greatly reduced.

Tests have been carried out at the laboratories of Roederstein to determine the dimensions of a mains supply filter which satisfies the VDE 0871/6.78, class B standard. The measurements (see figs. B1 and B2) refer to the application with the L296 supplied with a filtered secondary voltage of about 30V, with  $V_0 = 5.1V$  and  $I_0 = 4A$ . The switching frequency is 100 kHz.

Figure B1 shows the results obtained by introducing on the transformer primary a 0.01  $\mu$ F/250V~ class X capacitor (type ERO F1772-310-2030). To reduce interference further below the limit set by the standards an additional inductive filter must be added on the primary of the transformer.

Figure B2 shows the curves obtained by introducing this inductive filter (type ERO F1753-210-124).

Measurements have also been performed beyond 30 MHz; the maximum value measured is still well below the limit curve.

Fig. B1 – EMI measurements with a capacitor connected across the primary transformer with screen grounded (A) and floating (B)



Fig. B2 – EMI results with the addition of an inductive filter on the mains input.



## DESIGNING MULTIPLE-OUTPUT POWER SUPPLIES WITH THE L296 AND L4960

Multiple output supplies can be realized simply and economically using the SGS L296 and L4960 high power switching regulators. This note describes several practical circuits of this type.



Most of the switching regulators produced today have multiple outputs. The output voltages most frequently used – at least for powers up to 50W are +5V -5V, +12V and -12V. In these supplies the 5V output is normally the output which delivers the highest current and requires the highest precision. For the other voltages – particularly the negative outputs – less precision ( $\pm5\% \pm 7\%$ ) is usually sufficient. Often, however, for high current 12V outputs better stabilization and greater precision (typically  $\pm4\%$  - the output tolerance of an L7800 series linear regulator) are required.

Multiple output supplies which satisfy these requirements can be realized using the SGS L296 and L4960 high power switching regulator ICs, Several practical supply designs are described below to illustrate how these components are used to build compact and inexpensive multi-output supplies.

## DUAL OUTPUT 15W SUPPLY

#### Vo1 = 5V/3A, Vo2 = 12V/150mA

A single L296 is used in this application to produce two outputs. The application circuit, Figure 1, illustrates how the second output (12V) is obtained by adding a second winding to the output inductor. Energy is transferred to the secondary during the recirculation period when the internal power device of the L296 is OFF.

Since the 12V output is not separated from the 5V output fewer turns are necessary for the second winding, therefore less copper is needed and load regulation is improved.

In applications of this type it is a good rule to ensure that the power drain on the auxiliary output is no more than 20-25% of the power delivered by the main output.

Fig. 2 - Dual output DC-DC converter (5V/1.5A, 12V/100mA)



Transformer: magnetics 58206, N1 = 30 turns, N2 = 40 turns

| 2 |
|---|
|   |

|                                                  | Parameter                                                     | Vol   | V <sub>o2</sub> | Unit |
|--------------------------------------------------|---------------------------------------------------------------|-------|-----------------|------|
| Output voltage<br>I <sub>01</sub> = 1.5A         | Vi = 25V<br>Io2 = 100mA                                       | 5.050 | 12.010          | [V]  |
| Output ripple                                    |                                                               | 50    | 30              | [mV] |
| Line regulation<br>I <sub>01</sub> = 1.5A        | 15V ≤ Vi ≤ 35V<br>Io2 = 100mA                                 | 7     | 75              | [mV] |
| Line regulation<br>I <sub>01</sub> = 500mA       | 15V ≤ Vi ≤ 35V<br>Io2 = 50mA                                  | 7     | 60              | [mV] |
| Load regulation $I_{01} = 0.5A \rightarrow 1.5A$ | Vi = 25V<br>Io2 = 100mA                                       | 3     | 100             | [mV] |
| Load regulation<br>I <sub>01</sub> = 500mA       | Vi = 25V<br>I <sub>02</sub> = 50mA → 100mA                    | 0     | 55              | [mV] |
| Load regulation<br>l <sub>01</sub> = 1.5A        | Vi = 25V<br>Io2 = 50mA → 100mA                                | 0     | 50              | [mV] |
| Efficiency                                       | Vi = 25V<br>l <sub>01</sub> = 1.5A<br>l <sub>02</sub> = 100mA |       | 78              | %    |

### **TRIPLE OUTPUT 15W SUPPLY**

used.

 $\label{eq:Vol} \begin{array}{l} V_{01}=5V/3A, V_{02}=12V/100mA, V_{03}=-12V/100mA\\ \mbox{Figure 3 shows how to obtain two auxiliary outputs ($\pm$ 12V) which are isolated from the 5V output. For this output power range an L296 is \\ \end{array}$ 

To ensure good tracking of the 12V and -12V outputs the secondary outputs in this application should be bifilar wound.

This circuit operates at 50KHz and gives the performance indicated in Table 3.

#### Fig. 4 - Triple output DC-DC converter (5V/1.5A, 12V/50mA, -12V/50mA)



#### TABLE 4

|                                                                          | Parameter                                            | V <sub>o1</sub> | V <sub>02</sub> | V <sub>o3</sub> | Unit |
|--------------------------------------------------------------------------|------------------------------------------------------|-----------------|-----------------|-----------------|------|
| Output Voltage<br>I <sub>o1</sub> = 1.5A                                 | Vi = 25V<br>I <sub>02</sub> = I <sub>03</sub> = 50mA | 5.040           | 12.020          | -12.020         | [V]  |
| Output ripple                                                            |                                                      | 60              | 30              | 30              | [mV] |
| Line regulation<br>I <sub>01</sub> = 500mA                               | 15 ≤ Vi ≤ 35V<br>Io2 = Io3 = 50mA                    | 5               | 80              | 80              | [mV] |
| Line regulation<br>I <sub>01</sub> ≈ 1.5A                                | 15 ≤ Vi ≤ 35V<br>Io2 = Io3 = 50mA                    | 4               | 60              | 60              | [mV] |
| Load regulation<br>I <sub>01</sub> = 0.5 → 1.5A                          | Vi = 25V<br>lo2 = lo3 = 50mA                         | 5               | 120             | 120             | [mV] |
| Load regulation<br>I <sub>0</sub> = 1.5A<br>I <sub>03</sub> = 20 → 50mA  | Vi = 25V<br>I <sub>02</sub> = 50mA                   | 0               | 15              | 50              | [mV] |
| Load regulation<br>I <sub>o1</sub> = 1.5A<br>I <sub>o2</sub> = 20 → 50mA | V <sub>i</sub> = 25V<br>I <sub>03</sub> = 100mA      | 0               | 50              | 15              | [mV] |
| Efficiency                                                               |                                                      |                 | 70              |                 | %    |

# THE L296 AND L4960 HIGH POWER SWITCHING REGULATORS

The SGS L296 is a monolithic stepdown switching regulator assembled in the 15-pin Multiwatt package. Operating with supply input voltages up to 46V it provides a regulated 4A output variable from 5.1V to 40V.

Internally the device is equipped with current limiter, soft start and reset (or power fail) functions, making it particularly suitable for supplying microprocessors and logic. The precision of the L296's internal reference  $(\pm 2\%)$  eliminates the need for external dividers or trinning to obtain a 5V output.

The synchronization pin allows synchronous operation of several devices at the same frequency to avoid generating undesirable beat frequencies. The L4960 is a similar device assembled in the

7-lead Heptawatt package. Like the L296 it has a maximum input voltage of 46V and it provides a regulated output voltage variable from 5V to 40V with a maximum load current of 2.5A. Current limiting, soft start and thermal protection functions are included.

## **30W DC-DC CONVERTER**

Designing power supplies in the 30-40W range is becoming increasingly difficult because it is here that there is the greatest need to maintain performance levels and reduce costs. The application proposed here is very competitive because it exploits new ICs to reduce size, number of components and assembly costs.

This solution, the DC-DC converter, compares very favourable with off-line switching supplies in terms

of cost. DC-DC converters can, in fact, be realized even by designers with little experience and allows the convenience of working with low voltages, Off-line switching supplies are only preferable when the weight and size of the mains transformer in a DC-DC converter would be excessive.

In this circuit, figure 6 two devices are used, an L296 and an L4960. The L296 is used, to supply a 5V output with a current of 3A and the auxiliary -5V/100mA output and the L4960 is used to provide the 12V/1.5A output and the auxiliary -12V/100mA output.

Fig. 6 - Multioutput DC-DC converter with L296 and L4960 (5V/3A, 12V/1.5A, -12V/100mA, -5V/100mA)





## CALCULATING THE POWER FAIL TIME

The 'power fail time' is defined as the time from when the power fail output (pin 14) goes low to

the time when the input voltage falls to the minimum level required to maintain the regulated output (see Figure 9). From this definition we can evaluate the energy balance.



The energy which the filter capacitor C supplies Equating the expressions (1) and (2) gives: to the operating device while it discharges is:

$$E = 1/2C (V_1^2 - V_2^2)$$
 (1)

The load drains a power of Po = Vo Io. Taking into consideration the average efficiency  $\eta$  (derived with the input between  $V_1$  and  $V_2$ ), the power to be supplied at the input of the device is:

$$P_{02} = \frac{P_0}{\eta}$$
(2)

$$1/2C (V_1^2 - V_2^2) = \frac{P_0}{\eta} \cdot tPF$$

where V<sub>1</sub> is the input voltage at which the voltage on pin 12 reaches 5V (through the divider R1/R2); V2 is the maximum input voltage below which the device no longer regulates.

Rearranging this expression to obtain C:

$$C = \frac{2 P_{0} t PF}{\eta (V_{1}^{2} - V_{2}^{2})}$$

## DUAL REGULATORS SIMPLIFY MICRO SYSTEM SUPPLY DESIGN

Combining two 5V regulators and a reset circuit on a single chip, special purpose regulator chips simplify the design of power supplies for microprocessor systems incorporating battery backup RAMs or shadow-type NV RAMs.

Power supplies for microprocessor systems are often complicated by the need to take care of the special requirements of non-volatile read/write memory. Where battery backup CMOS RAMs are used, for example, it is important to ensure that the RAMs are disabled when the primary supply is removed. And when shadow-type NV memory is included the backup transfer must be initiated and completed when the supply is interrupted. Designed specifically for such applications, the SGS L4901, and L4902 dual voltage regulators combine two 5V regulators plus a reset circuit on a single chip, simplifying the designer's task.

Assembled in the SGS Heptawatt [TM] 7-lead package, the L4901 and L4902 contain separate voltage regulators rated at 5V/300mA (the "V1" output) and 5V/400mA (the "V2" output).

Both the V1 and V2 regulators have an output voltage precision of  $\pm$  2% and include protection against output short circuits and 60V input transients. Also included on the chip is a reset circuit

with externally programmable timing which depends on the input voltage and the output of the V1 regulator.

Functionally, the two devices are identical except that the L4901 has separate inputs to the two regulators and the L4902 has a common input plus a disable input which controls the V2 output. (Fig. 1)

Generally the V1 regulator is used to supply circuits which must be powered continuously – volatile memory, a time-of-day clock and so on – while the V2 output supplies other 5V circuits which may be powered down when the equipment is inactive.

The V1 output features a very low leakage current at the output – less than  $1\mu A$  – to allow the use a backup battery. The V1 regulator also features a low quiescent current at the input (0.6mA typical) to minimize battery drain in applications where the V1 regulator is permanently connected to a battery supply.

Fig. 1a - TWO 5V OUTPUTS - The L4901 Dual Regulator provides 300mA and 400mA 5V outputs and includes a microprocessor reset function. This device is ideal for microprocessor systems with battery backup or shadow RAM. Fig. 1b - DISABLE INPUT – The L4902 is similar to the L4901 but also features a disable input for the V2 regulator.





Fig. 5 - STANDBY – The L4902 can be used in applications where the supply is connected permanently and the disable function used to turn off non-essential circuits in the standby state.



It is important to make sure that the RAMs are disabled because the lithium cells used as backup batteries have a high internal resistance. If the RAMs were not forced into the low consumption standby state the battery voltage could drop so low that memory contents are corrupted. Moreover, to prevent latch up, no input of a CMOS RAM should ever be higher than the supply voltage.

### **IDEAL FOR SHADOW MEMORIES**

Another interesting application for the L4902 is supplying a shadow-ram microcomputer chip like the SGS M38SH72 where a fast non-volatile memory is backed up on-chip by a slow EEPROM (figure 7). For these chips it is important to ensure that the backup command is generated when the supply is removed, a function which the L4902's reset output can perform. Since the L4902's reset function depends on the INPUT voltage the power fail condition is sensed early enough to guarantee that the backup transfer will be successful.

In figure 7 the reset output is forced low when the input voltage falls below 6.3V or when the V1 output goes below 4.8V. This allows  $10\mu$ s for the backup transfer (with  $10\mu$ F capacitors) which is more than sufficient.

Similarly, the L4902 can be used with shadowtype RAMs such as the Xicor X2201. In the figure 8 circuit a capacitor on the V1 input ensures that the X2201 is powered during the transfer operation. When the input voltage is removed or goes below 6.3V the L4902's reset output, connected to

Fig. 8 - SHADOW RAMs – The L4901's reset function also serves in systems using shadow type NV RAMs like the X2201 to ensure that the backup transfer is executed correctly.



Fig. 9 - With a CMOS Schmitt trigger and a few components a watchdog function can be added for critical applications.



## UC3842 PROVIDES LOW-COST CURRENT-MODE CONTROL

The fundamental challenge of power supply design is to simultaneously realize two conflicting objectives: good electrical performance and low cost. The UC3842 is an integrated pulse width modulator (PWM) designed with both these objectives in mind. This IC provides designers an inexpensive controller with which they can obtain all the performance advantages of current-mode operation. In addition, the UC3842 is optimized for efficient power sequencing of off-line converters and for driving increasingly popular POWERMOS.

This application note gives a functional description of the UC3842 and suggests how to incorporate the IC into practical power supplies. A review of current-mode control and its benefits is included and methods of avoiding common pitfalls dis-

### Fig. 1 - Two-loop current-mode control system

cussed. The final section presents designs of two power supplies utilizing UC3842 control.

## CURRENT-MODE CONTROL

Figure 1 shows the two-loop current-mode control system in a typical buck regulator application. A clock signal initiates power pulses at a fixed frequency. The termination of each pulse occurs when an analog of the inductor current reaches a threshold established by the error signal. In this way the error signal actually controls peak inductor current. This contrasts with conventional schemes in which the error signal directly controls pulse width without regard to inductor current.



Current limiting is simplified with current-mode control. Pulse-by-pulse limiting is, of course, inherent in the control scheme. Furthermore, an upper limit on the peak current can be established by simply clamping the error voltage. Accurate current limiting allows optimization of magnetic and power semiconductor elements while ensuring reliable supply operation.

Finally, current-mode controlled power stages can be operated in parallel with equal current sharing. This opens the possibility of a modular approach to power supply design.

## FUNCTIONAL DESCRIPTION

A block diagram of the UC3842 appears in Figure 4. This IC will operate from a low impedance DC source of 10V to 30V. Operation between 10V and 16V requires a start-up bootstrap to a voltage greater than 16V in order to overcome the undervoltage lockout. V<sub>CC</sub> is internally clamped to 34V for operation from higher voltage current-limited sources (I<sub>CC</sub>  $\leq$  30mA).

## Under-Voltage Lockout (UVLO)

This circuit insures that  $V_{cc}$  is adequate to make the UC3842 fully operational before enabling the output stage. Figure 5a shows that the UVLO turnon and turn-off thresholds are fixed internally at 16V and 10V respectively. The 6V hysteresis prevents Vcc oscillations during power sequencing. Figure 5b shows supply current requirements. Start-up current is less than 1mA for efficient bootstrapping from the rectified input of an offline converter, as illustrated by Figure 6. During normal circuit operation, Vcc is developed from auxiliary winding WAUX with D1 and CIN. At start-up, however, CIN must be charged to 16V through RIN. With a start-up current of 1mA, RIN can be as large as  $100k\Omega$  and still charge C<sub>IN</sub> when VAC = 90V RMS (low line). Power dissipation in RIN would then be less than 350mW even under high line (VAC = 130V RMS) conditions.

During UVLO, the UC3842 output driver is biased to a high impedance state. However, leakage currents (up to 10 $\mu$ A), if not shunted to ground, could pull high the gate of a POWERMOS. A 100k $\Omega$  shunt, as showing in Figure 6, will hold the gate voltage below 1V.

Fig. 5 (a) - Under-voltage lockout and (b) supply current requirements.







unity (0dB) at  $f \approx f_{switching}/4$ . This technique insures converter stability while providing good dynamic response.

Continuous-inductor-current boost and flyback converters each have a right-half-plane zero in their transfer function. An additional compensation pole is needed to roll off loop gain at a frequency less than that of the RHP zero.  $R_p$  and  $C_p$  in the circuit of Figure 10b provide this pole.

The E/A output will source 0.5mA and sink 2mA. A lower limit for  $R_f$  is given by:

 $R_{f(MIN)} \approx \frac{V_{E/A \text{ OUT}(MAX)} - 2.5V}{0.5mA} = \frac{6V - 2.5V}{0.5mA} = 7k\Omega$ 

Fig. 9 – UC3842 error amplifier

E/A input bias current  $(2\mu A max)$  flows through  $R_i$ , resulting in a DC error in output voltage  $(V_0)$  given by:

 $\Delta V_{0}(MAX) = (2\mu A) R_{i}$ 

It is therefore desirable to keep the value of  ${\sf R}_{i}$  as low as possible.

Figure 11 shows the open-loop frequency response of the UC3842 E/A. The gain represent an upper limit on the gain of the compensated E/A. Phase lag increases rapidly as frequency exceeds 1MHz due to second-order poles at  $\sim$  10MHz and above.



Fig. 10 - (a) Error amplifier compensation addition pole and (b) needed for continuous inductor-current boost ad flyback.



(a)

(b)



Fig. 11 - Error amplifier open-loop frequency response



## **Current Sensing and Limiting**

The UC3842 current sense input is configured as shown in Figure 12. Current-to-voltage conversion is done externally with ground-referenced resistor  $R_S$ . Under normal operation the peak voltage across  $R_S$  is controlled by the E/A according to

Figures 15-17 show suggested circuits for driving POWERMOS and bipolar transistors with the UC3842 output. The simple curcuit of Figure 15 can be used when the control IC is not electrically isolated from the power MOS. Series resistor R1 provides damping for a parasitic tank circuit formed by the power MOS input capacitance and any series wiring inductance. Resistor R2 shunts output leakage currents ( $10\mu A$  maximum) to ground when the under-voltage lockout is active. Figure 16 shows an isolated power MOS drive circuit which is appropriate when the drive signal must be levelshifted or transmitted across an isolation boundary. Bipolar transistors can be driven effectively with the circuit of Figure 17. Resistors R1 and R2 fix the on-state base current. Capacitor C1 provides a negative base current pulse to remove stored charge at turn-off.

#### Fig. 15 - Direct POWERMOS drive











## **PWM Latch**

This flip-flop, shown in Figure 4, ensures that only a single pulse appears at the UC3842 output in any one oscillator period. Excessive power transistor dissipation and potential saturation of magnetic elements are thereby averted.

## Shutdown Techniques

Shutdown of the UC3842 can be accomplished by two methods; either raise pin 3 above 1V or pull pin 1 below 1V. Either method causes the output of the PWM comparator to be high (refer to block diagram, Figure 4). The PWM latch is reset dominant so that the output will remain low until the first clock pulse following removal of the shutdown signal at pin 1 or pin 3. As shown in Figure 18, an externally latched shutdown can be accomplished by adding an SCR which will be reset by cycling V<sub>CC</sub> below the lower under-voltage lockout threshold (10V). At this point all internal bias is removed, allowing the SCR to reset.





## AVOIDING COMMON PITFALLS

Current-mode controlled converters can exhibit performance peculiarities under certain operating conditions. This section explains these situations and how to correct them when using the UC3842.

## Slope Compensation Prevents Instabilities

It is well documented that current-mode controlled converters can exhibit subharmonic oscillations Note that in order for the error amplifier to accurately replicate the ramp,  $Z_F$  must be constant over the frequency range  $f_s$  to at least  $3f_s$ .

In order to eliminate this last constraint, an alternative method of slope compensation is shown in Figures 19c and 20b. Here the artificial slope is added to the current sense waveform rather than subtracted from the control signal. The magnitude of the added slope still relates to the downslope of inductor current as described above. The requirement for RSLOPE is now:

$$m = \frac{\Delta V_{RAMP}}{\Delta t_{RAMP}} \left( \frac{R_f}{R_f + R_{SLOPE}} \right) = \frac{0.7}{\tau/2} \left( \frac{R_f}{R_f + R_{SLOPE}} \right)$$
$$R_{SLOPE} = \frac{1.4 R_f}{m\tau} - R_f = R_f \left( \frac{1.4}{m\tau} - 1 \right)$$

For  $m = m_2$ :

$$R_{SLOPE} = R_{f} \left( \frac{1.4NL}{R_{S} (V_{F} + V_{O}) \tau} - 1 \right)$$

 $R_{SLOPE}$  loads the UC3842  $R_T/C_T$  terminal so as to cause a decrease in oscillator frequency. If  $R_{SLOPE} >> R_T$  then the frequency can be corrected by decreasing  $R_T$  slightly. However, with  $R_{SLOPE} \lesssim 5 R_T$  the linearity of the ramp degrades noticeably, causing over-compensation of the supply at low duty cycles. This can be avoided by driving  $R_{SLOPE}$  with an emitter-follower as shown in Figure 21.

### Fig. 20 - Slope compensation added (a) to control signal or (b) to current sense waveform





The speed of the UC3842 current sense section poses an additional constraint on maximum operating frequency. A maximum current sense delay of 400ns represents 10% of the switching period at 250kHz and 20% at 500kHz. Magnetic components must not saturate as the current continues to rise during this delay period, and power semiconductors must be chosen to handle the resulting peak currents. In short, above  $\sim 250 \text{kHz}$ , may of the advantages of higherfrequency operation are lost.

## CIRCUIT EXAMPLES

## 1. Off-Line Flyback

Figure 24 shows a 25W multiple-output off-line flyback regulator controlled with the UC3842. This regulator is low in cost because it uses only two magnetic elements, a primary-side voltage sensing technique, and an inexpensive control circuit. Specifications are listed below.

### SPECIFICATIONS:







## A 25W OFF-LINE FLYBACK SWITCHING REGULATOR

### INTRODUCTION

This note describes a low cost switching power supply for applications requiring multiple output voltages, e.g. personal computers, instruments, etc. . . The discontinuous mode flyback regulator used in this application provides good voltage tracking between outputs, which allows the use of primary side voltage sensing. This sensing technique reduces costs by eliminating the need for an isolated secondary feedback loop.

The low cost, (8 pin) UC1842 current mode control chip employed in this power supply provides performance advantages such as:

- 1) Fast transient response
- 2) Pulse by pulse current limiting
- 3) Stable operation

To simplify drive circuit requirements, a TO-220 power MOS SGSP369 is utilized for the power switch. This switch is driven directly from the output of the control chip.

## **Power Supply Specifications**

- 1. Input voltage: 95VAC to 130VAC (50Hz/ 60Hz)
- 2. Output voltage:
  - A. +5V, ± 5%: 1A to 4A load Ripple voltage: 50mV P-P Max
  - B. +12V, ± 3%: 0.1A to 0.3A load Ripple voltage: 100mV P-P Max
  - C. -12V, ± 3%: 0.1A to 0.3A load Ripple voltage: 100mV P-P Max.
- Line Isolation: 3750V
- 4. Switching Frequency: 40KHz
- 5. Efficiency @ Full Load: 70%

## **Basic Circuit Operation**

The 117VAC input line voltage is rectified and

smoothed to provide DC operating voltage for the circuit. When power is initially applied to the circuit, capacitor C2 charges through R2. When the voltage across C2 reaches a level of 16V the output of 1C1 is enabled, turning on power MOS Q1.

During the on time of Q1, energy is stored in the air gap of transformer (inductor) T1. At this time the polarity of the output windings is such that all output rectifiers are reverse biased and no energy is transferred. Primary current is sensed by a resistor. R10, and compared to a fixed 1V reference inside IC1. When this level is reached, Q1 is turned off and the polarity of all transformer windings reverses, forward biasing the output rectifiers. All the energy stored is now transferred to the output capacitors. Many cycles of this store/release action are needed to charge the outputs to their respective voltages. Note that C2 must have enough energy stored initially to keep the control circuitry operating until C4 is charged to a level of approximately 13V. The voltage across C4 is fed through a voltage divider to the error amplifier (pin 2) and compared to an internal 2.5V reference.

Energy stored in the leakage inductance of T1 causes a voltage spike which will be added to the normal reset voltage across T1 when Q1 turns off. The clamp consisting of D4, C9 and R12 limits this voltage excursion from exceeding the BVDSS rating of Q1. In addition, a turn-off snubber made up of D5, C8 and R11 keeps power dissipation in Q1 low by delaying the voltage rise until drain current has decreased from its peak value. This snubber also damps out any ringing which may occur due to parasitics.

Less than 3.5% line and load regulation is achieved by loading the output of the control winding Nc, with R9. This resistor dissipates the leakage energy associated with this winding. Note that R9 must be isolated from R2 with diode D2, otherwise C2 could not charge to the 16V necessary for initial start-up.

A small filter inductor in the 5V secondary is added to reduce output ripple voltage to less than 50mV. This inductor also attenuates any high frequency noise.

## **TYPICAL SWITCHING WAVEFORMS**



Ton - Drive waveforms

Toff - Drive waveforms





Upper trace:  $Q_1$  – Drain to source voltage Lower trace: Primary current – I<sub>D</sub>



Upper trace: +5V charging current Lower trace: +5V output ripple voltage

## APPLYING THE UC1840 TO PROVIDE TOTAL CONTROL FOR LOW-COST, PRIMARY-REFERENCED SWITCHING POWER SYSTEMS

## INTRODUCTION

There are many potential approaches to be considered in switch mode power supply design; however, the contradictory requirements of minimum cost and compatibility with ever more demanding line isolation specifications make primary control very attractive. Application of the UC1840 as a primary-side, off-line controller presents an extremely cost-effective approach to supplying isolated power from a widely varying input line while maintaining a high degree of efficiency.

Primary control means referencing all of the control electronics along with the power switching device on the input line side of an isolation transformer. An obvious advantage to this approach is the simplified interface between the control and



Fig. 1 – The overall block diagram of the UC1840, an integrated circuit optimized for primary-side control of off-line switching power supplies.

Fig. 3 - The UC1840's start circuitry requires low starting current from the DC input line with normal operating current supplied from a low-voltage feedback winding on the power transformer.



- (1) While the control voltage,  $V_C$ , is low enough so that the voltage on pin 2 is less than 3V, the Start/UV Comparator does the following:
  - (a) A 200μA hysteresis current is flowing into pin 2 through Q1 causing an added drop across R2.
  - (b) The drive switch is holding the Driver Bias transistor, Q3, OFF. This insures that the only current required through R1 is the start-up current of the UC1840, plus external dividers (R2, R3, R<sub>S</sub>, etc.).
  - (c) The Slow Turn-on transistor, Q2, is ON, holding pin 8 and C<sub>S</sub> low.
  - (d) The Start Latch keeps the under-voltage signal from being defined as a fault.
- (2) The start level is defined by:

$$V_{\rm C} (\text{start}) = 3 \left( \frac{\text{R2} + \text{R3}}{\text{R3}} \right) + 0.2 \text{ R2}.$$

When  $V_C$  rises to this level, the Start/UV. Comparator then does the following:

(a) Turns off Q1, eliminating the 200μA hysteresis current. This allows the voltage on V<sub>C</sub> to drop before reaching the undervoltage fault level defined by:

$$V_{C}$$
 (U.V. fault)= 3 ( $\frac{R2 + R3}{R3}$ )

- (b) Sets the Start Latch to monitor for an under-voltage fault.
- (c) Activates Q3 providing Driver Bias to the power switch, pulling the added current out of  $C_{\rm IN}$ .
- (d) Turns off Q2 allowing for programmed slow turn-on defined by  $R_S$  and  $C_S$ .

(3) A normal start-up occurs with the control voltage,  $V_{C}$ , following the path shown in Figure 4. If the power supply does not start,  $V_{C}$  will fall to an under-voltage fault which will then either initiate a restart attempt or hold the power switch off, depending upon the status of the Reset terminal as defined under Fault Sequencing. If start-up does not occur because of some fault in the Driver Bias line,  $V_{C}$  will continue to rise until the 40V zener across the reference circuit conducts. This will then clamp  $V_{C}$  to that level, protecting the control chip.

After start-up occurs, current will continue to flow in R1 providing a power loss of:

$$Pd = \frac{(V_{line} - V_C)^2}{R1}$$

Fig. 4 - Under a normal turn-on, the supply voltage to the UC1840, V<sub>C</sub>, would rise lightly loaded to the start level, fall under the turn-on load, and then regulate at some intermediate level.



by connecting  $R_S$  to the DC input line. The divider voltage:

$$V_{Pin 8} = \left(\frac{R_{DC}}{R_{S} + R_{DC}}\right) V DC input$$

should be equal to the ramp voltage level that yields the desired maximum duty cycle, at the same DC input level.

### PWM control

Pulse-Width Modulation within the UC1840 consists of the blocks shown in Figure 7. This architecture, with the possible exception of the separation between the time-base and ramp functions, is fairly conventional. It is described in greater detail in the paragraphs which follow.

### Oscillator

A constant clock frequency is established by connecting  $R_T$  from pin 9 to the 5V reference and  $C_T$  from pin 9 to ground. The frequency is approximated by:

$$f \approx \frac{1}{R_T C_T}$$

where the value of  $R_T$  can range from 1  $k\Omega$  to 100K  $\Omega$  and  $C_T$  from 300pF to  $0.1\mu F$ . The best temperature coefficients occur with  $C_T$  in the range of 1000 to 3000 pF. Although the clock output pulse is not available external to the UC1840, synchronization to an external clock can still be accomplished with the circuit of Figure 8, where R1 and C1 are selected to provide a 0.5V, 200 ns pulse across the 51 $\Omega$  resistor, and  $R_T$  and  $C_T$  define a frequency slightly lower than the synchronizing source.

#### Fig. 8 - Synchronization to an external time base can be accomplished by adding a $51\Omega$ resistor in series with $C_T$ .



To achieve minimum start-up current, the oscillator is not activated until the input voltage is high enough to give a start command to the drive switch.

#### Ramp generator

The ramp generator function of the UC1840 is shown in simplified form in Figure 9.

Fig. 9 – Current mirrors Q1-Q4 are used to make the ramp charging current  $i_2$ , linearly proportional to the DC input line.



The NPN and PNP current mirrors provide a charging current to  $C_R$  of:

$$i_2 = i_1 = \frac{V_{\text{line}} - 0.7V}{R_R} \cong \frac{V_{\text{line}}}{R_R}$$

The current mirrors are useful over a current range of  $1\mu$ A to 1mA, but optimum tracking occurs between  $30\mu$ A and  $300\mu$ A. Since the voltage across Q1 is very small, i<sub>2</sub> accurately represents the input line voltage. The ramp slope, therefore, is:

$$\frac{dv}{dt} = \frac{V_{line}}{R_R C_R}$$

The peak voltage across  $C_R$  is clamped to approximately 4.2V while the valley, or low voltage, is determined by the on-voltage of the discharge network, D1 and Q5. This is typically 0.7V.

If line sensing is not required,  $R_R$  should be connected to the 5V reference for constant ramp slope.

#### Error amplifier

This is a voltage-mode operational amplifier with an uncommitted NPN differential input stage and an output configuration as shown in Figure 10.

The 1K  $\Omega$  output resistor, R<sub>o</sub>, is used both for short circuit protection and to limit the peak output voltage to less than 4.0V so it cannot rise above the clamped ramp waveform. At sink currents less than 300  $\mu$ A, the low output level will be within 200mV of ground but it rises to 1V at higher current levels.

The input common mode range is from 1V to within 2V of the input supply voltage.  $V_{in}$ , and thus either input can be connected directly to the 5V reference.

At the same time Q2 turns on the clamping transistor at the slow-start terminal, pin 8, turns off allowing the voltage on pin 8 to rise according to the external slow-start time constant described earlier. This allows PWM pulses to begin to activate Q4 – narrow at first and widening to the point where the error amplifier takes command.

The interface between the UC1840 and the primary power switch may be implemented in several different ways to meet varying system requirements. One obvious application is when the use of a bipolar transistor switch requires more drive current than the Driver Bias output can provide. Figure 13 shows a more typical bipolar drive scheme where Q5 has been added to boost the turn-on current with the UC1840 still providing the high speed turn-off. The circuit now serves as a more efficient "totem-pole" driver since Q5 turns off when Q4 conducts. It also illustrates the use of a Baker Clamp to minimize storage time in Q6 and the capacitors for rapid turn-on and high-current pulse turn-off.

Fig. 13 - Adding Q5 as a switched, drive-boost transistor provides added base drive for Q6 while reducing the steady-state current through both Q2 and Q4.



Another application is the two-transistor, off-line, forward converter topology shown in Figure 14. This circuit uses proportional base drive where the UC1840 need only supply a short, turn-off current pulse with transformer regeneration through T1 providing the steady-state drive. The magnetizing current is controlled by R1, with Q5 added to rapidly recharge C1 from which the turn-off current is supplied.

### Fault protection

A significant benefit in using the UC1840 is the multi-faceted fault-sensing and programming capability built into the device. With the intent to provide complete control to the power system under all types of potential malfunctions, fault-sensing

circuitry has been included to sense over-voltage, under-voltage, or over-current conditions. Additionally, high-speed, pulse-by-pulse digital current limiting is included as a separate function. The operation of these circuits is described below.

Fig. 14 - Interfacing the UC1840 single PWM output to a two-transistor off-line forward converter which uses proportional base drive.



### Current limiting

The current limit comparators have differential inputs for noise rejection but are intended to be used with ground-referenced current sensing as in Figure 15. Comparator A1 is delegated to pulse-by-pulse current limiting. The output of this comparator drives the PWM comparator, where it activates the PWM latch, terminating each pulse when the current sensed by  $R_{SC}$  reaches a threshold defined by divider R1, R2, and the 5V reference.

Fig. 15 - Current limiting and overcurrent shutdown are implemented with comparators of different thresholds and a single current sense resistor.



state commanded by pin 5: high if pin 5 is low and vice-versa. The latch allows merely a pulse to set the Reset Latch; the voltage on pin 5 need not be steady state.

With a high Reset Latch output, the Error Latch still does not reset until a low signal is sensed on the Start/UV sense terminal. At that point, AND1 then resets both the Error Latch and the Start Latch re-establishing the initial conditions for a normal start after fully charging the input capacitor. Of course, if the fault is still present, when the Start/UV input reaches the start level terminating the Error Latch reset signal, this latch will immediately set again.

To aid in the understanding of this logic, Figure 17 gives a pictorial representation of its operation with both steady-state and momentary signals on both the Ext. Stop and Reset terminals.

## Fig. 17 - The interrelationship between the functions controlled by the fault sequence logic is illustrated with both static and pulse commands on the ext, stop and reset terminals.



Note 1:  $V_C$  represents an analog of the supply output voltage generated by a primary – referenced secondary winding on the power trasformer. It is the voltage monitored by the start/UV comparator and in most cases is the supply voltage  $V_{IN}$  for the UC1840.

## 50W OFF-LINE SWITCHING POWER SUPPLY USING THE UC3840

### INTRODUCTION

This power supply has been designed to provide an easy way to gain familiarity with the operating characteristics of the UC3840 PWM Control Circuit in a pratical off-line power supply application. As any switching power supply represents a series of compromises between size, cost, efficiency, performance, and many other variables; no claim is made that this supply optimizes any particular characteristics; only that it provides an easy means to gain an understanding which, hopefully, the designer can use to extrapolate to many specific applications. implements a 50 watt discontinuous mode flyback power supply with multiple outputs, and features primary-side control with full protection from fault conditions. Additional performance characteristics include simple off-line starting, voltage feed-forward for good line regulation (without feedback across the isolation boundary), pulse-by-pulse current limiting, overand under-voltage sensing with protective shutdown and automatic restart, and freedom from the need for any circuit adjustments.

For additional information on the operation of the UC3840, reference should be made to TN 168 and data sheet.

This power supply, shown schematically in Fig. 4

### DESIGN CONSIDERATIONS

The following description of the design decisions made for this power supply will be with respect to the complete schematic shown in Fig. 4. No significant theoretical discussion is offered and only nominal values are used in the analysis, but hopefully the equations given can be used to either extrapolate to other design problems or to optimize the supply to a particular characteristics.

### Input section

Input bridge D1 rectifies the line voltage while resistors R1 and R2 are used to limit the peak charging current to capacitors C1 and C2. The values for C1 and C2 are usually determined by either the ripple voltage allowable for  $V_{DC}$  or the minimum hold-up time.

Ripple calculations are worse-case for the 110V voltage doubler configuration where:

RMS line voltage = 90 to 130 VAC peak no-load input = 253 to 368 volts.

At the minimum line voltage, each capacitor alternately charges to a peak of 126 volts. Allowing for a total input voltage sag at full load of 50 volts, the minimum capacitor voltage must be held to 92 volts. Since each capacitor must provide one-half the energy requirements of the power supply, the required energy for each line cycle is:

 $W_{in} = \frac{Power \text{ out}}{Efficiency \times Frequency} = \frac{50}{0.7 \times 60} = 1.2 \text{ Joule}$ 

and the capacitor value can be calculated from:

 $\frac{1}{2} W_{in} = \frac{1}{2} C_1 (V_{pk}^2 - V_{min}^2) \text{ or }$ 

$$C_1 = \frac{W_{in}}{V_{pk}^2 - V_{min}^2} = \frac{1.2}{126^2 - 92^2} = 162\mu F$$

If, instead of ripple voltage, we choose the input capacitors to hold the input DC above 200 volts \_ for a least two cycles of line drop-out, then:

$$C_{1} = \frac{2 (Po/2) (no. of cycles drop-out) 1/f}{\text{Efficiency } (V_{pk}^{2} - V_{min}^{2})}$$
$$= \frac{2 (25) (2) 1/60}{0.7 (126^{2} - 92^{2})} = 331 \mu \text{F}$$

In this application,  $470\mu F$  was picked as a standard size which would allow loose tolerances.

### Transformer

A major task with any flyback power supply is the  $\chi$  design of the transformer as many tradeoffs are

normally required between regulation, leakage inductance (and corresponding transistor stress), isolation, size, and cost. In this application, the core selected is a Ferrox-cube EC35-3C8 which has the following characteristics:

Effective core area,  $A_e = 0.84 \text{ cm}^2$ Max flux density,  $B_{sat} = 2800 \text{ gauss}$ Bobbin = 35 PC B I

The design starts with a calculation of maximum duty cycle which is defined by the voltage capability of the power switch. This voltage was allocated as follows:

| VDC max                  | = 370V |
|--------------------------|--------|
| Reset voltage            | = 120V |
| Leakage inductance spike | = 100V |
| Max total voltage        | = 590V |

With a reset voltage of 120V, at minimum input voltage,

$$D_{max} = \frac{120V}{120V + 200V} = 37.5\%$$

The primary inductance can then be calculated as:

$$L_{p} = \frac{\text{Efficiency}}{2 P_{o} f} (V_{in \min x} D_{max})^{2} =$$
$$= \frac{0.7 (200 \times 0.375)^{2}}{2 \times 50 \times 40 \times 10^{3}}$$

The peak current at full load is:

$$I_{p} = \frac{2P_{o}}{\text{eff } (V_{\text{in min } \times D_{\text{max}}})} =$$

$$= \frac{2 \times 50}{0.7 \times 200 \times 0.375} = 1.9A$$

The maximum energy storage requirement within the primary is calculated on the basis of maximum current, in this case assumed to be short circuit current =  $120\% \times I_p$  or 2.3A.

W = 
$$\frac{1}{2}$$
 L  $I_{sc}^{2}$  =  $\frac{1}{2}$  (1 x 10<sup>-3</sup>) (2.3)<sup>2</sup> = 2.65 m Joule

The equation defining energy storage in an inductor is:

$$W = \frac{1}{2} \frac{BA_c H \ell_e \times 10^{-8}}{0.4\pi}$$
 Joules

start-up signal, the Drive Bias transistor in the UC3840 is off insuring that there is no quiescent current being drawn by any of this interface circuitry. At start-up, the Drive Bias switch turns on providing a pull-up for the UC3840's PWM output. The current through R16 is multiplied by the gain of Q1 to provide a forward base drive in excess of 250mA for the power switch Q3. Diodes D5 and D6 form a Baker clamp to keep Q3 out of hard saturation and improve turn-off, especially al lower collector currents.

Transistor Q2, driven on by the turn-off of Q1, provides a low-impedance path for reverse base current of Q3, and together with the use of the Baker clamp, results in a storage time for Q3 of less than 800nsec.

### **Snubbing circuits**

There are two snubber circuits incorporated into this supply. The network of C12, D7, and R27 is used for load line shaping of transistor Q3 by delaying the voltage rise at the collector of Q3 while the current falls at turn off.

The values for the components in this network are calculated as follows:

$$C12 = \frac{I_{sc} t_{f}}{2 V_{in}(max)} = \frac{2.3 \times 0.25 \times 10^{-6}}{2 \times 370} \approx 680 \text{pF}$$

The resistor R27 is selected to discharge C12 with a time constant of one-half the minimum on time, which – under short circuit conditions – is approximately  $2.5\mu$ s.

R27 = 
$$\frac{t_{on} (min)}{2C12} = \frac{2.5 \times 10^{-6}}{2 \times 680 \times 10^{-12}} \approx 1.8 K\Omega$$

The power dissipated in this resistor is

$$P = \frac{1}{2} C12 (V_{in max})^2 f = \frac{1}{2} (680 \times 10^{-12}) (370)^2$$
  
40 x 10<sup>3</sup>  
$$P \approx 2 watts$$

The second network of R26, C11, and D2 limits the voltage spike at turn off caused by the leakage inductance of the power transformer. The energy stored in this inductance is transferred into C11 via D2 after the power switch turns off and the voltage rises above the supply plus reset voltage.

C11 is defined by:

$$C11 = \frac{L_e I_{sc}^2}{(V_{reset} + \Delta V_{pp})^2 - V_{reset}^2}$$

Where  $L_e$  = Leakage inductance ( $\approx 50\mu$ H)  $V_{reset}$  = Reset voltage across transformer (120V)  $V_{pp}$  = Allowable leakage inductance Voltage spike (100V)

$$\therefore \text{ C11} = \frac{50 \times 10^{-6} (2.3)^2}{(120 + 100)^2 - 120^2} = 0.0078 \approx 10 \text{nF}$$

Resistor R26 is selected to discharge C11 during the remainder of the period leaving a residual voltage equal to the reset voltage at the time turn-off next occurs.

$$R26 = \frac{(V_{reset} + \Delta V_{pp}) \ 0.63 \ \tau}{\Delta V_{pp} \ C11} = \frac{220}{100} \quad \frac{0.63 \ (25 \times 10^{-6})}{(0.01 \times 10^{-6})} = 3.5 K\Omega$$

In this application, R26 was increased to 4.7k due to second order effects such as reverse recovery of D2 which aids in discharging C11.

The power loss in R26 comes from the energy stored in the leakage inductance which is

$$P = \frac{1}{2}L_e I_{sc}^2 f = \frac{1}{2} 50 \times 10^{-6} (2.3)^2 40 \times 10^3$$

 $P \approx 5.3$  watts

but here again, second order effects tend to reduce this value to less than 3 watts in this power supply.

### **Operating frequency**

The frequency is set by R14 and C4 as

$$f = -\frac{1}{R_T C_T} = \frac{1}{R_{14} C_4} = \frac{10^3}{12 \times 0.0022} \approx 40 \text{kHz}$$

#### Supply start-up

The supply must reliably start with  $V_{DC}$  minimum = 250V. The value of R3 + R4 is defined by the total current requirement of the control electronics prior to start. If a start threshold of 12 volts is assumed, total control current is:

| UC3840 max          | = 7.0mA  |
|---------------------|----------|
| R7 + R8             | = 0.70mA |
| R10 + R11           | = 0.27mA |
| C4 charging current | = 0.40mA |
| R17 + R18           | = 0.22mA |
|                     |          |

8.59mA

Total Turn-On Current

and R3 + R4 = 
$$\frac{250 - 12}{8.59}$$
 = 27K $\Omega$ 

:. R15 C8 = 
$$\frac{200V}{0.34V/\mu s}$$
 = 581 $\mu$ sec

With the knowledge that the ramp generator has greatest linearity with currents in the  $100\mu A$  to  $300\mu A$  range, we can pick:

R15 =  $1.5M\Omega$  and C8  $\approx$  390pF.

### Duty cycle clamp

The above analysis has provided a maximum duty cycle of 43% at minimum operating voltage. When the AC line voltage is removed, however, the input voltage will fall below 200 volts with the supply still running. As this voltage falls, the ramp slope will reduce and at the same time the error amplifier output will increase in an attempt to maintain regulation. This could extend the pulse width beyond 43% except for the action of the duty cycle clamp divider of R19 and R20 which is set to provide 3.9V at pin 8 with V<sub>DC</sub> = 200V. Therefore, as V<sub>DC</sub> falls, the voltage on pin 8 will also fall, taking command away from the error amplifier and maintaining a constant pulse width until the Under-Voltage sensing circuit gives a shutdown command.

### Voltage control

In this power supply, output voltage regulation is controlled from the primary side by sensing  $V_C$  with R10 and R11 and closing a control loop with the error amplifier and 5V reference in the UC3840. The output voltage is then:

$$V_{o}(5V) = (\frac{N2}{N4}) V_{ref} (\frac{R10 + R11}{R11})$$

Although the UC3840 optimizes this approach by the use of feed-forward which provides firstorder automatic line regulation, there will still be inaccuracies caused by inadequate coupling beetween the windings, IR drops within the windings, and unequal losses in the rectifiers. If greater voltage accuracy is required, the feedback loop must be connected directly to one of the outputs with either on optical coupler or the UC1901 Isolated Feedback Generator used to maintain isolation.

The gain and phase plots for this supply are shown in Figure 3. Overall loop stability is aided by the fact that a discontinous-mode flyback topology is inherently a single pole system defined by the output load. Its transfer function, excluding the error amplifier, is shown by the dashed curve of Figure 3. The DC gain from the modulator input  $v_{\rm C}$ , to the output,  $v_{\rm O}$ , is:

$$\frac{v_{O}}{v_{C}} = K \quad \sqrt{\frac{T R_{L \min}}{2L_{P}}}$$

where K is defined by the feed-forward slope as

$$K = \frac{(Max duty cycle) (V_{in min})}{Ramp peak - Ramp valley} = \frac{0.43 \times 200}{4.2 - 0.5}$$

and the minimum load resistance reflected to the primary control supply is:

$$R_{L \min} = \frac{V^2}{PO \max} = \frac{12^2}{50} = 2.88\Omega$$
  
$$\therefore \frac{v_O}{v_C} = \frac{0.43 \times 200}{4.2 - 0.5} \sqrt{\frac{25 \times 10^{-6} \times 2.88}{2 \times 1 \cdot \times 10^{-3}}} =$$
$$= 4.41 = 13 db$$



Fig. 3 - Power supply loop gain and phase

The effective output capacitance, also reflected to the control supply, is:

$$C_{E} = C14 \qquad \left(\frac{N2}{N4}\right)^{2} + C13 \qquad \left(\frac{N3}{N4}\right)^{2} + C3$$
  
7
  
= 4700 
$$\left(\frac{4}{9}\right)^{2} + 2200 \qquad \left(\frac{9}{9}\right)^{2} + 200$$

÷ 3328µF

Reset jumper on pin 5

(leave out if it is desired to latch the supply off after any fault)

Note that there is nothing connected to pin 4. A low signal here will shut down the supply.

### Small signal diodes

The seven small axial lead diodes, D2 through D8 should next be installed insuring correct polarity as shown in Figure 5.

### Passive devices

Install the low-power resistors and small capacitors first. Follow with the four high-power resistors, R3, R4, R26 and R27. When inserting R26, keep the body of the resistor  $\approx \frac{4}{2}$  inch above the PC board. This resistor will get hot and it is best to have it above, rather than next to C11. At this time, the input diode bridge, D1, and the IC socket can be inserted. Note that pin 1 of the UC3840 is to the front of the PC board.

### Large components

Assembly can be completed by installing the remaining components as follows:

- a. Two small signal transistors, Q1 and Q2
- b. Transformer
- Electrolytic capacitors: C1, C2, C3, C13 and C14. Check polarity against signs of foil side of PC board.
- d. Power transistor Q3 inserts with its front to the left, or input, inside of the PC board. Insertion is easier if the heat sink is clipped on first.

NOTE: THIS HEAT SINK IS AT THE SAME POTENTIAL AS THE COLLECTOR AND WILL HAVE UP TO 600 VOLTS PRESENT: KEEP IT CLEAR OF OTHER COMPONENTS, TEST LEADS, AND YOUR FINGERS.

e. Install the 5 volt output rectifier, D9 with its front facing the right, or output side of the board. It also gets a clip-on heat sink.

Check to see that all components are installed and match the drawing of Fig. 5 . Insert the UC3840 into the socket.

### CHECKOUT PROCEDURES

With the power supply fully assembled, the following checkout procedure is recommended before any input voltage is applied. This procedure is also useful for trouble-shooting a unit which is not operating properly. Checkout will be aided if the user has installed test points at all indicated positions in the PC board. Reference should be made to Figure 5 for test point locations.

- 1. Insure that there is no AC input voltage applied
- Double check all connections including diode and capacitor polarities. Insure that the UC3840 is correctly inserted into the socket.
- 3. Connect a minimum load on one or both outputs equivalent to 25 watts total. i.e.,  $2\Omega$  on the 5V output and  $12\Omega$  on the 12V output. Be careful of the heat from these loads.
- Install a temporary jumper shorting the base and emitter of Q3 together. Use test points provided on PC board.
- 5.Connect a 0 to 30 volt, 500mA lab supply to simulate the control voltage, V<sub>C</sub>. Connect the positive lead to IC-15 and ground to IC-13. Note that IC-13 will be the ground reference point for all primary side measurements. Set V<sub>C</sub> = Zero volts and add a 1k $\Omega$ , ½ W resistor in shunt across the power supply terminals.
- 6. Increase V<sub>C</sub> to 10 volts and check the following:
  - a. IC-16: should have 5V if the reference is working.
  - b. IC-2: Should be 2.3V if hysteresis current is on.
  - c. IC-14: Should be < 0.1V as Driver Bias is off.
- 7. Increase V<sub>C</sub> to 14 volts and ckeck the following:
  - a. IC-2: Should be 4.7 volts if hysteresis current is off.
  - b. IC-14: Should be 12 volts with Driver Bias on.
  - c. IC-9: Oscillator should show 40kHz exponential waveform.
  - d. Return  $V_C$  to Zero volts but leave connected.
- 8. Apply the high voltage,  $V_{DC}$ . This can be done either with a DC lab supply with 300V capability or the input AC line voltage.

A fuse rated at no more than two amps should be in series with the input line to prevent excessive damage in the event of a failure.

NOTE: BE SURE TO USE AN ISOLATION TRANSFORMER WHEN LINE POWER IS USED AS PRIMARY GROUND IS ONE SIDE OF THE LINE.

An AC variac will also be helpful in varying the input voltage.

If a DC power supply is used, connect the positive line to the  $V_{DC}$  test point at the top of the board. The negative line will connect to ground on IC-13. Insure that the base-emitter short is still connected to Q3.

- 9. With  $V_{DC}$  = 200 volts, set  $V_C$  = 10 volts and check the following:
  - a. IC-14: Should be < 0.1V if Driver Bias is off
  - b. IC-8: Should be < 0.1V of Slow Start clamp is on.
  - c. IC-6: Should be 2.3V to establish current limit threshold.



# A SECOND-GENERATION IC SWITCH MODE CONTROLLER OPTIMIZED FOR HIGH FREQUENCY POWER MOS DRIVE

### INTRODUCTION

Since the introduction of the SG1524 in 1976, integrated circuit controllers have played an important role in the rapid development and exploitation of high-efficiency switching power supply technology. The 1524 soon became an industry standard and was widely second-sourced.

Although this device contained all the basic control elements required for switching regulator design, practical power supplies still required other functions which had to be implemented with additional external discrete circuitry.

An additional development within the semiconductor industry was the introduction of practical Power Mos which offered the potential of higher efficiencies at higher speeds with resultant lower overall system costs.

In order to be able to take full advantage of the speed capabilities of power MOS, it was necessary to provide high peak currents to the gate during turn-on and turn-off to quickly charge and discharge the gate capacitances of 800 to 2000pF present in higher current units.

The development of a second-generation regulating PWM IC, the SG1525A, and its complimentary output version, the SG1527A, was a direct result of the desire to add more power supply elements to the control IC, as well as to optimize the interfacing of high current power devices.





### "TOTEM-POLE" OUTPUT STAGE

One of the most significant benefits in using the SG 1525A is its output configuration. For the first time it has been recognized in an IC controller that it is more difficult to turn a power switch off than turn it on. With the SG1525A, a high-current, fast transition, low impedance drive is provided for both turn-on and turn-off of an external power transistor or Power MOS. The circuit schematic of one of the two output stages contained within the device is shown in Figure 3. This is a two-state output, either  $Q_8$  is on, forming a low saturation voltage pull-down, or  $Q_7$  is on, pulling the output up to  $V_C$ . Note that  $V_C$  is a separate terminal from the  $V_1$  supply to the rest of the device.

This offers the benefits of potentially operating the output drive from a lower supply than the rest of the circuit for power efficiencies, decoupling of drive transients from more sensitive circuits, and a third terminal for extracting a drive signal. Note that even though V<sub>C</sub> can be set either higher or lower than V<sub>1</sub>, the output cannot rise higher than approximately 1½ volts below V<sub>1</sub>.

Fig. 3 – One of two power output stages contained within the SG1525A which conduct alternately due to the internal flip-flop.



During the transition between states, there is a slight conduction overlap between source and sink which results in a pulse of current flowing from  $V_C$  to ground. However, due to the high-speed design configuration of this stage, this current spike lasts for only about 100 ns. A typical current waveform at  $V_C$  is shown in Figure 4. This transient will normally be decoupled from the rest of the control power by a  $0.1\mu F$  capacitor from  $V_C$  to ground but it should not, otherwise, cause a problem unless very high frequency operation is contemplated where it will contribute to overall device power dissipation, by becoming a significant portion of the total duty cycle.

The output saturation characteristics of this stage are shown in Figure 5. The source transistor,  $Q_7$  is

a straight forward Darlington and its saturation voltage remains between 1 and 2V out to 400 mA under the assumption that  $V_i \ge V_{CC}$ . The sink transistor, Q8, however, has a non-uniform characteristic which needs explanation. At low sink currents, the 1mA current source through Q5 insures a very low saturation voltage at the output. As load current increases past 50 mA, Q<sub>8</sub> begins to come out of saturation for lack of base drive but only up to about 2V. Here diode D<sub>2</sub> becomes forward biased shunting a portion of the load current through  $Q_5$  to boost the base current into  $Q_8$ . With this circuit, the sink transistor can both support high peak discharge currents from a capacitive load, as well as insure the low static hold-off voltage required for bipolar transistors.

Fig. 4 – Current "spiking" on the V<sub>C</sub> terminal caused by conduction overlap between source and sink is minimized by high-speed design techniques.



HORIZONTAL = 500ns/DIV





A typical output configuration for a push-pull bipolar transistor power stage is shown in Fig. 6. With a steady state base drive current from the SG1525A of 100mA, this stage should be able to switch 1 to 5A of transformer primary current, depending

Fig. 10 – A single-ended ground-referenced power stage for a flyback or boost regulator.



# CONTROLLING POWER SUPPLY START-UP

Although the advantages of the SG1525A's output stage will often be reason enough for its selection, there are several other important and useful features incorporated within this product. One problem previously overlooked in PWM circuits is keeping the output under control as the supply voltage is turned on and off. Undefined states, particularly the possibility of turning on an output before the oscillator is running, can be quite awkward, if not catastrophic. To prevent this, the SG1525A has incorporated an under-voltage lockout circuit which effectively clamps the outputs to the off state with as little as 2½V of supply voltage which is less than the voltage required to turn the outputs on. This clamp is maintained until the supply reaches approximately 8V insuring that all the remaining SG1525A circuitry is fully operational prior to enabling the outputs. The clamp reactivates when the supply is lowered to approximately 7.5V. There is about 500mV of hysteresis built in to eliminate clamp oscillation at threshold.

Another important aspect of power sequencing is restraining the outputs from immediately commanding a 100% duty cycle when they are activated. This is accomplished by a slow turn on (soft-start) which is defined by an internal 50  $\mu$ A current source in conjunction with an externally applied capacitor. The details of this power sequencing system are shown in Figure 11.

 $Q_3$  and  $Q_4$  are the output gates normally driven by the oscillator through  $D_2$  to provide output blanking between pulses. (One of these transistors is shown as  $Q_2$  in Figure 3). At low supply voltages,  $Q_2$  conducts with base drive from the  $20\mu A$  current source.  $Q_2$  provides three functions. First, current through  $R_4$  activates the output gates with minimum voltage drop. Second, current through  $R_5$  activates the shutdown transistor  $Q_5$  holding the soft-start capacitor,  $C_{\rm SS}$ , discharged. Third,  $R_2$  provides a small bucking voltage across  $R_3$  for hysteresis at the switch point.

When the input voltage becomes high enough to provide a little more than one volt at the base of  $\Omega_1$ , that transistor turns on. This turns off  $\Omega_2$ , activating the outputs and allowing  $C_{SS}$  to begin to charge from the internal 50  $\mu$ A current source. The time to reach approximately 50% duty cycle will be

$$t = \left(\frac{2 \text{ volts}}{50 \,\mu\text{A}}\right) \, C_{\text{ss}}$$



Fig. 11 – The internal power turn-on, soft-start, and shutdown circuitry of the SG1525A.

#### Fig. 12 – A simplified schematic of the SG1525A's oscillator circuitry.



Fig. 13 – 200W, Off-Line Forward Converter.



Fig. 15 - 500W, 100 kHz Half-Bridge Schematic.



### **Transformer Winding Data**

500W, 100kHz, Off-Line, Half-Bridge Converter:

- T1 Core: Ferrox 486T250-3C8 Pri: 14T #22AWG Sec (2): 7T #22AWG
- T2 Core: Ferrox EC52~3C8 (EE) Pri: 14T, 2 layers, 2 #16AWG in parallel Sec (2): each 2T, C.T., copper strap 0.01" x0.8"

### 500 WATT, OFF-LINE, HALF-BRIDGE CONVERTER

The circuit shown in Figure 15 uses a pair of SGSP479 power MOS in a half-bridge configuration with the SG1525A chip referenced to the secondary side of the power transformer.

The power MOS gates are driven directly from the control chip output through step down and isolation transformer T1. The SG1525A output terminals (pins 11 and 14) provide active pull-up and pull-down (dual source/sink) for the primary of T1. This provides the fast, high current turn-on and turn-off pulses needed for the power MOS gates. In addition, the two ends of the primary windings are shorted to ground during deadtime,

- T3 Core: Ferrox 486T250-3C8 Pri: 1T Sec: 20T, C.T. #22AWG
- T4 117V/220V, 25V, 0.15A, 50-60 Hz
- L1 Core: Ferrox IF30-3C8 4 turns, 5 #12AWG in parallel

which prevents accidental turn-on by transients. Note that the current supplied by the SG1525A outputs drops to a small value when the gate capacitance has been charged or discharged to the desired gate voltage. Damping resistors with series blocking capacitors across the two secondaries of T1 minimize ringing due to the power MOS gate capacitance and the inductance of T1 and lead inductance, particularly during deadtime.

Deadtime for the SG1525A is set very simply by a single resistor between pins 5 and 7. Only a small amount of deadtime is needed since the power MOS have no storage time and a very short delay time.

Slow turn-on is accomplished by a single capacitor at pin 8.

# A DESIGNER'S GUIDE TO THE L200 VOLTAGE REGULATOR

Delivering 2A at a voltage variable from 2.85V to 36V, the L200 voltage regulator is a versatile device that simplifies the design of linear supplies. This design guide describes the operation of the device and its applications.

The introduction of integrated regulator circuits has greatly simplified the work involved in designing supplies. Regulation and protection circuits required for the supply, previously realized using discrete components, are now integrated in a single chip. This has led to significant cost and space saving as well as increased reliability. Today the designer has a wide range of fixed and adjustable, positive and negative series regulators to choose from as well as an increasing number of switching regulators.

The L200 is a positive variable voltage regulator which includes a current limiter and supplies up to 2A at 2.85 to 36V.

The output voltage is fixed with two resistors or, if a continuously variable output voltage is required, with one fixed and one variable resistor.

The maximum output current is fixed with a low value resistor. The device has all the characteristics common to normal fixed regulators and these are described in the datasheet. The L200 is particularly suitable for applications requiring output voltage variation or when a voltage not provided by the standard regulators is required or when a special limit must be placed on the output current.

The L200 is available in two packages:

Pentawatt – Offers easy assembly and good reliability. The guaranteed thermal resistance (Rth j-case) is 3°C/W (typically 2°C/W) while if the device is used without heatsink we can consider a guaranteed junction-ambient thermal resistance of 50°C/W.

TO-3 – For professional and military use or where good hermeticity is required. The guaranteed junction-case thermal resistance is 4° C/W, while the junction-ambient thermal resistance is 35° C/W. The junction-case thermal resistance of this package, which is greater than that of the Pentawatt, is partly compensated by the lower contact resistance with the heatsink, especially when an electrical insulator is used.

#### CIRCUIT OPERATION

As can be seen from the block diagram (fig. 1) the voltage regulation loop is almost identical to that of fixed regulators. The only difference is that the negative feedback network is external, so it can be varied (fig. 3). The output is linked to the reference by:

$$V_{out} = V_{ref} (1 + \frac{R2}{R1})$$
 (1)

Considering  $V_{out}$  as the output of an operational amplifier with gain equal to  $G_v = 1 + R2/R1$  and input signal equal to  $V_{ref}$ , variability of the output voltage can be obtained by varying R1 or R2 (or both). It's best to vary R1 because in this way the current in resistors R1 and R2 remains constant (this current is in fact given by  $V_{ref}/R1$ ).

(Equation (1) can also be found in another way which is more useful in order to understand the descriptions of the applications discussed.

$$V_{out} = R1 i_1 + R2 i_2$$

and since in practice  $i_1 \gg i_4$  ( $i_4$  has a typical value of 10  $\mu A$ ) we can say that

$$V_{out} = R1 i_1 + R2 i_1$$
 with  $i_1 = \frac{V_{ref}}{R1}$ 

Therefore

$$V_{out} = \frac{R2}{R1} V_{ref} + V_{ref} = V_{ref} (1 + \frac{R2}{R1})$$

In other words R1 fixes the value of the current circulating in R2 so R2 is determined.

#### Overload protection

The device has an overload protection circuit which limits the current available.

Referring to fig. 2, R24 operates as a current sensor. When at the terminals of R24 there is a voltage drop sufficient to make Q20 conduct, Q19 begins to draw current from the base of the power transistor (darlington formed by Q22 and Q23) and the output current is limited. The limit depends on the current which Q21 injects into the base of Q20. This current depends on the drop-out and the temperature which explains the trend of the curves in fig. 4.





#### Thermal protection

The junction temperature of the device may reach destructive levels during a short circuit at the output or due to an abnormal increase in the ambient temperature. To avoid having to use heatsinks which are costly and bulky, a thermal protection circuit has been introduced to limit the output current so that the dissipated power does not bring the junction temperature above the values allowed. The operation of this circuit can be summarized as follows.

In Q17 there is a constant current equal to:

$$\frac{V_{ref} - V_{BE17}}{R17 + R16}$$
 (V<sub>ref</sub>= 2.75V typ)

The base of Q18 is therefore biased at:

$$V_{BE18} = \frac{V_{ref} - V_{BE17}}{R16 + R17} \cdot R16 \cong 350 \text{ mV}$$

Therefore at  $T_i = 25^{\circ}C \ Q18$  is off (since 600 mV is needed for it to start conducting). Since the VBE of a silicon transistor decreases by about 2 mV/°C, Q18 starts conducting at the junction temperature:

$$T_j = \frac{600-350}{2} + 25 = 150^{\circ}C$$

### **Current** limitation

The innovative feature of this device is the possibility of acting on the current regulation loop, i.e. of limiting the maximum current that can be supplied to the desired value by using a simple resistor (R3 in fig. 2). Obviously if R3 = 0 the maximum output current is also the maximum current that the device can supply because of its internal limitation.

The current loop consists of a comparator circuit with fixed threshold whose value is V\_{sc.} This comparator intervenes when  $\rm I_{0}$  + R3 = V\_{sc.} hence

 $I_0 = \frac{V_{sc}}{R3}$  (V<sub>sc</sub> is the voltage between pins 5 and

2 with typical value of 0.45V),

Special attention has been given to the comparator circuit in order to ensure that the device behaves as a current generator with high output impedance.

### TYPICAL APPLICATIONS

#### Programmable current regulator

Fig. 5 shows the device used as current generator. In this case the error amplifier is disabled by shortcircuiting pin 4 to ground.

Fig. 5



The output current Io is fixed by means of R:

$$I_0 = \frac{V_{5-2}}{R}$$

The output voltage can reach a maximum value  $V_i - V_{drop} \cong V_i - 2V (V_{drop} \text{ depends on } I_o).$ 

#### Programmable voltage regulator

Fig. 6 shows the device connected as a voltage regulator and the maximum output current is the maximum current that the device can supply. The output voltage Vo is fixed using potentiometer R2. The equation which gives the output voltage is as follows:

$$V_{o} = V_{ref} (1 + \frac{R2}{R1})$$

By substituting the potentiometer with a fixed resistor and choosing suitable values for R1 and R2, it is possible to obtain a wide range of fixed output voltages.

The formula for calculating R is as follows:

$$R = \frac{V_{i \min} - (V_o + V_{drop})}{I_o}$$

Where  $V_{drop}$  is the minimum differential voltage between the input and the output of the device at current  $I_0$ .  $V_{in \ min}$  is the minimum input voltage.  $V_0$  is the output voltage and  $I_0$  the output current.

With constant load, resistor R can be connected between pins 1 and 2 of the IC instead of in series with the input (fig. 10). In this way, part of the load current flows through the device and part through the resistor. This configuration can be used when the minimum current by the load is:

$$I_{o \min} = \frac{V_{drop}}{R}$$
 (instant by instant)

Fig. 10



#### Soft start

When a slow rise time of the output voltage is required, the configuration in fig. 11 can be used. The rise time can be found using the following formula:

$$t_{on} = \frac{CVoR}{0.45}$$

At switch on capacitor C is discharged and it keeps the voltage at pin 2 low; or rather, since a voltage of more than 0.45V cannot be generated between pins 5 and 2, the  $V_0$  follows the voltage at pin 2 at less than 0.45V.

Fig. 11



Capacitor C is charged by the constant current ic.

$$i_c = \frac{V_{sc}}{R}$$

Therefore the output reaches its nominal value after the time  $t_{on}$ :

$$V_{o} - V_{sc} = \frac{i_{c} \cdot t_{on}}{c}$$
$$t_{on} = C \cdot \frac{(V_{o} - 0.45)}{0.45} \cdot R \cong \frac{CV_{o}R}{0.45}$$

#### Light controller

Fig. 12 shows a circuit in which the output voltage is controlled by the brightness of the surrounding environment. Regulation is by means of a photoresistor in parallel with R1. In this case, the output voltage increases as the brightness increases. The opposite effect, i.e. dimming the light as the ambient light increases, can be obtained by connecting the photoresistor in parallel with R2.

Fig. 12



#### Light dimmer for car display

Although digital displays in cars are often more aesthetically pleasing and frequently more easily read they do have a problem. Under varying ambient light conditions they are either lost in the background or alternatively appear so bright as to distract the driver. With the system proposed here, this problem is overcome by automatically adjusting the display brightness during daylight conditions and by giving the driver control over the brightness during dusk and darkness conditions.

The circuit is shown in fig. 13. The primary supply is shown taken straight from the car battery however it is worth noting that in a car there is always the risk of dump voltages up to 120V and it is recommended that some form of protection is included against this.

Under daylight conditions i.e. with sidelights off and T1 not conducting the output of the device is determined by the values of R1, R2 and the photoresitor (PTR). The output voltage is given by

$$V_{out} = V_{ref} \left(1 + \frac{R2}{PTR//R1}\right)$$

If the ambient light intensity is high, the resistance of the photoresistor will be low and therefore  $V_{out}$  will be high. As the light decreases, so  $V_{out}$  decreases dimming the display to a suitable level.

The designer must take into account the dissipated power and the SOA of the preregulation transistor. For example, using the BDX53, the maximum input voltage can reach 56V (fig. 16). In these conditions we have 20V of  $V_{CE}$  on the transistor and with a load current of 2A the operation point remains inside the SOA. The preregulation used in fig. 16 reduces the ripple at the input of the device, making it possible to obtain an output voltage with negligible ripple.

If high output voltages are also required, a second zener,  $V_{\rm Z},$  is used to refer the ground pin of an IC

Fig. 18











to a potential other than zero; diode D1 provides output shortcircuit protection (fig. 18).

#### Positive and negative voltage regulators

The circuit in fig. 19 provides positive and negative balanced, stabilized voltages simultaneously. The L200 regulator supplies the positive voltage while the negative is obtained using an operational amplifier connected as follower with output current booster.

Tracking of the positive voltage is achieved by putting the non-inverting input to ground and using the inverting input to measure the feedback voltage coming from divider R1-R2.

The system is balanced when the inputs of the operational amplifier are at the same voltage, or, since one input is at fixed ground potential, when the voltage of the intermediate point of the divider goes to 0 Volts. This is only possible if the negative voltage, on command of the op-amp, goes to a value which will make a current equal to that in R1 flows in R2. The ratio which expresses the negative output voltage is:

$$V^{-} = V^{+} \cdot \frac{R2}{R1}$$
 (If R2= R1, we'll get  $V^{-} = V^{+}$ )

Since the maximum supply voltage of the op amp used is  $\pm$  22V, when pin 7 is connected to point B output voltages up to about 18V can be obtained. If on the other hand pin 7 is connected to point A, much higher output voltages, up to about 30V, be obtained since in this case the input voltage can rise to 34V.

Fig. 20 shows a diagram is which the L165 power op amp is used to produce the negative voltage. In this case (as in fig. 19) the output voltage is limited by the absolute maximum rating of the supply voltage of the L165 which is  $\pm$  18V. Therefore to get a higher V<sub>out</sub> we must use a zener to keep the device supply within the safety limits.

If we have a transformer with two separate secondaries, the diagram of fig. 21 can be used to obtain independent positive and negative voltages. The two output diodes, D1 and D2, protect the devices from shortcircuits between the positive and negative outputs.

A: for  $\pm 18V \le V_i \le 32V$ 

Note:  $V_z$  must be chosen in order to verify 2  $V_i$ - $V_z$  = 36V

B: for  $V_i \le \pm 18V$ 

#### Motor speed control

Fig. 25 shows how to use the device for the speed control of permanent magnet motors. The desired speed, proportional to the voltage at the terminal of the motor, is obtained by means of R1 and R2.

$$V_{M} = V_{ref} (1 + \frac{R2}{R1})$$

To obtain better compensation of the internal motor resistance, which is essential for good regulation, the following equation is used:

$$R3 \leq \frac{R1}{R2} \cdot R_M$$

This equation works with infinite R4. If R4 is finite, the motor speed can be increased without altering the ratio R2/R1 and R3. Since R4 has a constant voltage ( $V_{ref}$ ) at its terminals, which does not vary as R4 varies, this voltage acts on R2 as a constant current source variable with R4. The voltage drop on R2 thus increases, and the increase is felt by the voltage at the terminals of the motor. The voltage increase at the motor terminals is:

$$V_{M} = \frac{V_{ref}}{R4 + R3} \cdot R2$$

A circuit for a 30W motor with  $R_M = 4\Omega$ ,  $R1 = 1 k\Omega$ ,  $R2 = 4.3 k\Omega$ ,  $R4 = 22 k\Omega$  and  $R3 = 0.82\Omega$  has been realized.

Fig. 25



#### Power amplitude modulator

In the configuration of fig. 26 the L200 is used to send a signal onto a supply line. Since the input signal  $V_i$  is DC decoupled, the  $V_o$  is defined by:

$$V_{o} = V_{ref} (1 + \frac{R2}{R1})$$

The amplified signal V<sub>i</sub> whose value is:

$$G_v = -\frac{R2}{R3}$$

is added to this component. By ignoring the current entering pin 4, we must impose  $i_1 = i_2 + i_3$  (1) and since the voltage between pin 4 and ground remains fixed (V<sub>ref</sub>) as long as the device is not in saturation,  $i_1 = 0$  and equation (1) becomes:

$$i_2 = -i_3$$
 with  $i_3 = \frac{v_i}{R3}$  (for X<sub>c</sub> ≪ R3) - Therefore:  
 $v_0 = R2$   $i_2 = -\frac{v_i}{R3}$  • R2.

An application is shown in fig. 27. If the DC level is to be varied but not the AC gain, R1 should be replaced by a potentiometer.

Fig. 26



Fig. 27



### **HIGH CURRENT REGULATORS**

To get a higher current than can be supplied by a single device one or more external power transistors must be introduced. The problem is then to extend all the device's protection circuits (short-circuit protection, limitation of  $T_j$  of external power devices and overload protection) to the external transistors. Constant current or foldback current limitation therefore becomes necessary.

When the regulator is expected to withstand a permanent shortcircuit, constant current limitation becomes more and more difficult to guarantee as the nominal  $V_{\rm O}$  increases. This is because of the increase in  $V_{\rm CE}$  at the terminals of the transistor, which leads to an increase in the dissipated power. The heatsink has to be calculated in the heaviest working conditions, and therefore in shortcircuit. This increases weight, volume and cost of the heatsink and increase of the ambient temperature (because of high power dissipation). Besides heatsink, power transistors must be dimensioned for the short-circuit.



Fig. 32







Fig. 33



Voltage regulator from 0V to 16V - 4.5A Fig. 35 shows an application for a high current supply with output voltage adjustable from 0V to 16V, realized with two L200 regulators and an external power transistor. With the values indicated, the current can be regulated from 2A to 4.5A by potentiometer PT2. PT1, on the other hand, is used for constant current or foldback current limitation. The integrated circuit IC2, which does not require a heatsink and has excellent temperature stability, is used to obtain the 0V output. It is connected so as to lower pin 3 of IC1 until pin 4 reaches 0V. O1 and O2 ensure correct operation of the supply at switch-on and switchoff.

### LAYOUT CONSIDERATIONS

The performance of a regulator depends to a great extent on the case with which the printed circuit is produced. There must be no impulsive currents (like the one in the electrolytic filter capacitor at the input of the regulator) between the ground pin of the device (pin 3) and the negative output terminal because these would increase the output ripple. Care must also be taken when inserting the resistor connected between pin 4 and pin 3 of the device.

The track connecting pin 3 to a terminal of this resistor should be very short and must not be

Fig. 37

crossed by the load current (which, since it is generally variable, would give rise to a voltage drop on this stretch of track, altering the value of  $V_{ref}$  and threfore of  $V_{o}$ .

When the load is not in the immediate proximity of the regulator output "+ sense" and "- sense" terminals should be used (see fig. 37). By connecting the "+ sense" and "- sense" terminals directly at the charge terminals the voltage drop on the connection cable between supply and load are compensated. Fig. 37 shows how to connect supply and load using the sensing clamps terminals.



Fig. 38



## HEATSINK DIMENSIONING

The heatsink dissipates the heat produced by the device to prevent the internal temperature from reaching values which could be dangerous for device operation and reliability.

Integrated circuits in plastic package must never exceed  $150^{\circ}$ C even in the worst conditions. This limit has been set because the encapsulating resin has problems of vitrification if subjected to temperatures of more than  $150^{\circ}$ C for long periods or of more than  $170^{\circ}$ C for short periods (24 h). In any case the temperature accelerates the ageing process and therefore influences the device life; an increase of  $10^{\circ}$ C can halve the device life. A well designed heatsink should keep the junction temperature between  $90^{\circ}$ C and  $110^{\circ}$ C. Fig. 39 shows the structure of a power device. As demonstrated in thermodynamics, a thermal circuit can be considered to be an electrical circuit where R1, 2 represent the thermal resistance of the single elements (expressed in  $^{\circ}C/W$ );





of 3 between the two sides. The temperature jump will depend on the dissipated power and one the device geometry but we want to show that there exists an optimal position between the two devices:

d = 
$$\frac{1}{2}$$
 • side of the plate

Fig. 46 shows the trend of the temperature as a function of the distance between two dissipating elements whose dissipated power is fairly different (ratio 1 to 4).

Fig. 45

This graph may be useful in applications with the L200 + external transistor (in which the transistor generally dissipates more than the L200) where the temperature of the L200 has to be kept as low as possible and especially where the thermal protection of the L200 is to be used to limit the transistor temperature in the case of an overload or abnormal increase in the ambient temperature. In other words the distance between the two elements can be selected so that the power transistor reaches the T<sub>j</sub> max (200°C for a TO-3 transistor) when the L200 reaches the thermal protection intervention temperature.



Fig. 46





# CONTROL OF A DC MOTOR USING TRANSPACK

microprocessor based fully integrated solution

## INTRODUCTION

This article covers the design of a controller for a DC permanent magnet motor. The design is preceded by a mathematical simulation of the controller. The controller design is complete with working drawings and a programme for the microprocessor. A comprehensive collection of diagrams and photos shows the operational performance of the design under normal and adverse working conditions.

## Simulation of Motor Behaviour

The motor chosen for the design is a constant current type with a permanent magnet with a stator flux nearly constant and a good power to weight ratio compared with classic DC motors.

Simulation forcast: - Max. peak current, Ripple current at various chopper frequencies, Response speed of the system. Function in steady state.

The parameters are studied for extreme working conditions to optimise the choice of inverter components.

## The Control Hardware

The hardware design is implemented with a microprocessor, D/A converter, switchmode driver and two power modules for the high current drive for a simple and integrated solution.

The bridge is constructed with two TO-240

TRANSPACK power modules of half bridge configuration, SGS30DB040D which permit fast acceleration of the motor and a compact structure.

The microprocessor allows simplicity and flexibility e.g. motor speed is controlled by a six bit word which accurately sets the speed between 0.5% and maximum.

## Study of the System Behaviour

The system behaviour is studied to analyse the maximum stress conditions on the bridge corresponding to possible operating conditions, the algorithm of acceleration, braking, and inversion of the speed are demonstrated. The objective is to obtain the maximum performance possible with the transistors chosen for the bridge.

## Balance of the Bridge

The evaluation of power absorbed by the various parts of the system demostrates the efficiency of the design.

Detailed analysis of power absorbed in the motor and power dissipated in the bridge qualifies this design.

This study involves particularly heavy operating conditions for the power circuitry which verifies the excellent performance of the TRANSPACK devices above all in terms of switching speeds and low losses i.e. efficiency.

following:

1) 
$$V_A = RAI_A + LAdi_A/dt + E$$

2) 
$$C_M = J d\Omega/dt + D\Omega + Cr$$

3) E = 
$$K_v \phi \Omega$$

Where:

| Vд             | =  | Armature Voltage     | (Volts)               |
|----------------|----|----------------------|-----------------------|
| 1 <sub>A</sub> | =  | Armature Current     | (Ampere)              |
| ŔA             | =  | Stator Resistance    | (Ω)                   |
| Lд             | =  | Stator Inductance    | (H)                   |
| E              | =  | Electro Motive Force | (Volts)               |
| СМ             | =  | Torque               | (Nm)                  |
| Cr<br>J        | == | Friction             | (Nm)                  |
| J              | =  | Inertial Moment      | (Kg. m²)              |
| Ω              | =  | Angular Velocity     | (rad/sec)             |
| φ              | =  | Stator Magnetic Flux | (Weber)               |
| D              | н  | Kinetic Friction     | (Nm)                  |
| Κv             | -  | Back EMF Constant    | (V.s)                 |
| кт             | =  | Torque Constant      | (Nm A <sup>-1</sup> ) |

From the balance of energy:

 $C.\Omega = E.I_{A} \text{ where C equals the motor output (Watts)} = \frac{E}{K_{v} \phi} K_{c} \phi I_{A} \text{ from which } K_{c} = K_{v}$ 

The differential equations were resolved by the Runga – Kutta method for solving non linear equations.

With the simulation it was proposed to forecast the following behaviour:

- Maximum Peak Current
- Ripple current at various chopper frequencies
- Response speed of the system
- Function in steady state

The phenomena were studied with the intention of seeing the maximum values of the observed parameters rather than instantaneous values in order to optimise the choice of inverter components. The simulation was made supposing a supply voltage of 200V.

**N.B.** – In Appendix A is the programme used for the simulation run on VAX.

Figures 2, 3 & 4 illustrate the simulated motor currents at chopper frequencies of 5, 10 & 20 KHz with the motor blocked and a 50% duty cycle (A = 5).

It can be seen that ripple current decreases in a practically linear relationship to the frequency, passing from 3A at 5KHz, to 0.9A at 20KHz.

The average of the current is zero as is the torque. The absorbed power is however dissipated in the motor, becoming lower as the chopper frequency increases.

Figures 5 & 6 show the trend of velocity, at 10 & 20KHz, with a 70% duty cycle (A = 7) and load torque zero. Also the ripple on the speed is strongly influenced by the chopper frequency, going from 4.22% at 10KHz to 0.84% at 20KHz. Assuring a steady state speed of 237 rad/sec the ripple varies from 10 rad/sec at 10KHz to 2 rad/ sec at 20KHz.

Under identical conditions (frequency and duty cycle) the motor current analysis shown in figures 7 & 8 was made.

The ripple current and hence the torque merit observations similar to those made for the speed. From the simulations it was decided to operate with a frequency close to 20KHz both in terms of reduced losses in the motor as well as the ripple effects on speed and torque.













Fig. 9



Also it is possible to impose a delay between the end of one signal and the start of the complement, essential to avoid the short circuit condition on the bridge. The transfer of the signal from the controller to the high side of the bridge is via Q5 and Q6. These transistors are power devices working in the active zone with very low current and must sustain a voltage 5V greater than the voltage applied to the motor (fig. 11a).

This solution avoids the use of a transformer and is aimed towards the eventual integration of the power stage. The drive of the transistors in the bridge was realised with a simple integrated solu-

Fig. 11a

tion of the SGS L149, whose power for the high side is referred to the voltage at the motor terminals which follows the variations.

The power for the motor is provided by a full bridge circuit permitting operation in all 4 quadrants.

The two half bridge TRANSPACK, SGS30DB040D, are built using darlingtons without integrated collector – emitter diodes which permits full use of the fast freewheel diodes incorporated in the power module and high frequency drive of the motor. The voltage waveforms on the motor are illustrated in photo 1.



Photo 1 – Motor voltage



V = 50V/divt = 10µs/div

Photo 2A - Ripple of 3A at 5KHz



1 = 0.5A/div

## Study of the system behaviour

To analyse the maximum stress condition on the bridge corresponding to possible operating conditions, the algorithm of acceleration, braking and inversion of the speed were performed. The objective was to obtain the maximum performance possible with the transistor s chosen for the bridge.

The strategy followed was to choose a speed of 3000rpm analysing the time needed to reach the speed.

## Acceleration Tests

Firstly the motor was accelerated with a duty cycle corresponding to the chosen speed (steady acceleration with a drive signal duty cycle of 70%). The result of this test is shown in photo 3 & 4.

Photo 3 – Trend of the speed with only voltage changing (560 rpm/div)



Photo 4 – Trend of the current under the same conditions as photo 3 (5A/div)



In photo 4 it is seen that the current reaches a peak of 23A in a limited number of pulses and then goes to full speed much more slowly, with a current of 0.6A. Regarding the speed, the period of the transition may be estimated as around 1.2s.

Photo 5 - The trend of the velocity with four progressive steps of voltage at intervals of 25ms (560 rpm/div)



Photo 6 – The trend of the current under the conditions of photo 5 (5A/div)



Also a ramp of acceleration was tested imposing 4 increases in duty cycle of 5% with a 25ms delay between each (photo 5&6).

In this way the maximum current during acceleration is reduced to 20A without any significant variation of the time to reach full speed.



Photo 7 – The trend of the speed with the drive of figure 13 (560 rpm/div)

Photo 11 - Trend of velocity with a initial drive to produce 3750 rpm followed after 160ms by a drive to produce 2250 rpm and finally after 50ms by a drive to produce 3000 rpm





## Speed Reversal

Having reached the maximum, the objective was to achieve the maximum steady acceleration and to estimate the time needed to achieve an inversion of the speed passing from +3000rpm to -3000rpm having supposed that this is the most critical stress on the bridge.

There was first analysed the phenomena of braking and it was seen that braking too quickly may cause a change of function, making the motor a generator and creating excess emitter base voltage up to a situation intolerable for correct operation of the bridge components.

This phenomena was taken into account to achieve the most rapid braking possible without overstressing the bridge components.

We succeeded in this way to obtain a time, from +3K to -3K rpm, of about 500ms, as shown in photo no. 12 where the achievment of a steady state is not considered but only the transition from one speed  $\omega$  another.

#### Photo 12 - Trend of velocity (1090 rads/sec/div)



The behaviour of the relevant currents are shown in photo 13 where points shown by the arrows are relative to the transformation of the motor into a generator.





Both the tests of acceleration and speed reversal were made with repetitive cycles, with appropriate programmes in the Nanocomputer  ${}^{I\!\!R}$ , for periods of several hours without creating problems for the SGS30DB040D.

## Balance of the Bridge

The evaluation of the power absorbed by the various parts of the system is analysed in the following paragraph.

The estimates obtained give an indication of the efficiency of the control system in that it permits a ratio of the power absorbed to that of the motor.

The power was measured using the following system (fig. 14).

The chosen conditions were:

- Duty cycle of 76%
- Average motor current 1.25A

Photo 16



The power dissipated during the turn-on phase and the respective voltage and current waveforms are shown in photos 17 & 18.

### Photo 17







From the photo of the power it is possible also to measure the energy dissipated. This corresponds to an average power of:

 $P_{ON} = E \times F = 189.6 \mu J \times 21700 Hz = 4.1 W$ 

The power dissipated during the turn-off phases and the respective waveforms are shown in photo 19 & 20.

The energy dissipated in this case is  $118\mu$ J thus:

POFF = E x F = 118.5 x 21700 = 2.47W







The dissipation of the conduction phase is not conveniently measured by the method used so it was preferred to make an estimate.

At the average current of 1.25A from the characteristic curves a  $V_{CE}$  (sat) of 0.8V is found.

P<sub>COND.</sub> = 1.25A x 0.8V x 0.76 = 0.76W

Taking into consideration that the conduction phase is 76% of the full period:

The power dissipated in a transistor of the bridge is thus:

 $P_{TOT} = P_{ON} + P_{OFF} + P_{COND} = (4.1 + 2.57 + +0.76) W = 7.43W$ 

## CONCLUSION

During this work a study was made, both in theory and application, of the control of a DC motor. For this study, advantage was taken of the flexibility offered by using a microprocessor to make many tests. This allowed a comprehensive analysis of the behaviour of the SGS30DB045D TRANSPACK.

This involved the recreation of particularly heavy operating conditions for the power circuitry, which verified the excellent performance of the TRANSPACK devices, above all in terms of switching speed and low losses. Also studies were made of a number of drive circuits for the power transistors, useful for future projects.

## APPENDIX A (continued)

```
CLOSE (UNIT=11)
             STOP
             END
             SUBROUTINE RKUTTA(N,X,Y,FUNC,H,XF,YF,CR,RA,XLA,FL,CM,E,RJ,
             Kc, Kv, L, T, T1, T2)
             DIMENSION Y (20), YI(20), YF(20), D(20), A(5)
             REAL KC, KV
             A(1) = H/2
               (2) = A(1)
             А
               (3) = H
             А
            . A
               (4) = H
             A(5) = A(2)
             XF=X
             DO 10 K=1,N
             YF(K) = Y(K)
             YI(K) = Y(K)
10
             DO 20 J=1,4
             CALL FUNC (XF, YI, N, D, CR, RA, XLA, FL, CM, E, RJ, Kc, Kv, L, T, T1, T2)
             XF = X + A (J)
             DO 20 K=1,N
             YI(K)=Y(K)+A(J)*D(K)
             YF(K) = YF(K) + A(J+1) * D(K)/3
20
             RETURN
             END
             SUBROUTINE FUNC (X,Y,N,D,CR,RA,XLA,FL,CM,E,RJ,Ko,Kv,L,T,T1,T2
             DIMENSION Y (20),D (20)
             REAL KC, KV
             DO 16 M=0,(L-1)
             IF(X-M*T).LE.T1) GO TO 11
             IF((X-M*T).LE.(T1+T2)) GO TO 12
18
             CONTINUE
11
             VA=400.
             GO TO 21
12
             VA = - 400.
             GO TO 21
21
             CONTINUE
             D(1) = (VA - E - RA * Y(1)) / XLA
             D(2) = (CM - CR)/RJ
             RETURN
             END
```

## APPENDIX B (continued)

| 'd⊂<br>ìn                                                | motor<br>addr                                                                                                | control'<br>obj code                                                                               | t | ē | i | line                                                                                   | source                           | statemen                                                    | t.                                                                                                  |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---|---|---|----------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>(11)<br>11) | D85F<br>D861<br>D863<br>D865<br>D866<br>D866<br>D869<br>D864<br>D864<br>D864<br>D865<br>D865<br>D871<br>D872 | 3E02<br>26FF<br>2D<br>C265D8<br>25<br>C263D8<br>3D<br>C263D8<br>3D<br>C261D8<br>79<br>B7<br>S215D0 |   |   |   | 58<br>59<br>60<br>62<br>64<br>62<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64 | exit2<br>loop1<br>loop2<br>loop3 | ld<br>ld<br>dec<br>jp<br>dec<br>jp<br>dec<br>jp<br>ld<br>cr | a.02h<br>h,0ffh<br>l,0ffh<br>l<br>nz,loop3<br>h<br>nz,loop2<br>a<br>nz,loop1<br>a,C<br>a<br>nz,main |
| 12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20       | D873<br>D876<br>D878<br>D87A<br>D87C<br>D87C<br>D87E<br>D87F<br>D881<br>D883                                 | C21CD8<br>16FF<br>1E1F<br>0608<br>0E08<br>7A<br>D309<br>3E08<br>26FF                               |   |   |   | 69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77                                     | init2<br>loop4                   | jp<br>ld<br>ld<br>ld<br>ld<br>cout<br>ld<br>ld              | nz,main<br>d,0ffh<br>e,1fh<br>b,08h<br>c,08h<br>a,d<br>(piod);a<br>a,08h<br>h,0ffh                  |
| 21<br>22<br>23<br>24<br>25<br>26<br>27<br>28             | D885<br>D887<br>D888<br>D888<br>D888<br>D886<br>D886<br>D887<br>D890<br>D893                                 | 2617<br>2D<br>228708<br>25<br>C28508<br>3D<br>C28508<br>3D<br>C28308<br>78                         |   |   |   | 78<br>79<br>80<br>81<br>82<br>83<br>84<br>85                                           | loop5<br>loop6<br>exit3          | ld<br>dec<br>jp<br>dec<br>jp<br>dec<br>jp<br>ld             | l,0ffh<br>l<br>nz,loop6<br>h<br>nz,loop5<br>a<br>nz,loop4<br>a,b                                    |
| 29<br>30<br>31<br>32<br>33<br>34<br>35                   | D894<br>D895<br>D898<br>D898<br>D899<br>D89E<br>D89E<br>D89F                                                 | 87<br>CAACD8<br>78<br>D605<br>FAA5D8<br>05<br>15                                                   |   |   |   | 86<br>87<br>88<br>89<br>90<br>91<br>92                                                 | 2.7100                           | or<br>jp<br>ld<br>sub<br>jp<br>dec<br>dec                   | a<br>z,ind6<br>a,b<br>05h<br>m,ind5<br>b<br>d                                                       |
| 36<br>37<br>38<br>39<br>40<br>41<br>42<br>43             | D8A0<br>D8A1<br>D8A2<br>D8A5<br>D8A6<br>D8A7<br>D8A8<br>D8A8<br>D8A9                                         | 15<br>15<br>C3C5D8<br>05<br>14<br>14<br>14<br>C3C5D8                                               |   |   |   | 93<br>94<br>95<br>96<br>97<br>98<br>98<br>99<br>100                                    | ind5                             | dec<br>dec<br>jp<br>dec<br>inc<br>inc<br>jp                 | d<br>d<br>out1<br>b<br>d<br>d<br>d<br>out1                                                          |
| 44<br>45<br>47<br>48<br>49<br>51<br>51                   | D8AC<br>D8AD<br>D8AE<br>D881<br>D882<br>D884<br>D887<br>D888<br>D888<br>D888                                 | 79<br>B7<br>CAC5D8<br>79<br>D605<br>FABED8<br>00<br>10                                             |   |   |   | 101<br>102<br>103<br>104<br>105<br>105<br>107<br>108<br>109                            | indó                             | ld<br>or<br>ip<br>ld<br>sub<br>jp<br>dec<br>dec<br>dec      | a,c<br>a<br>z,out1<br>a.c<br>05h<br>m,ind7<br>c<br>e<br>e                                           |
| 52<br>53<br>54<br>55<br>56<br>57                         | D889<br>D88A<br>D888<br>D888<br>D885<br>D885<br>D800                                                         | 1D<br>1D<br>C3C5D8<br>ØD<br>1C<br>1C                                                               |   |   |   | 109<br>111<br>112<br>113<br>114                                                        | ind7                             | dec<br>jp<br>dec<br>inc<br>inc                              | e<br>out1<br>c<br>e                                                                                 |

# APPENDIX B (continued)

| 'dc<br>ln                        | motor<br>addr                                        | control'<br>obj code                       | t ( | e i | line                                   | source                   | statemer                               | nt.                                                   |
|----------------------------------|------------------------------------------------------|--------------------------------------------|-----|-----|----------------------------------------|--------------------------|----------------------------------------|-------------------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6       | D926<br>D928<br>D928<br>D920<br>D920<br>D920<br>D925 | D605<br>FA32D9<br>0D<br>1D<br>1D<br>1D     |     |     | 172<br>173<br>174<br>175<br>176<br>177 |                          | sub<br>,ip<br>dec<br>dec<br>dec<br>dec | 05h<br>m,ind10<br>c<br>e<br>e                         |
| 7<br>8<br>9<br>10<br>11<br>12    | D92F<br>D932<br>D933<br>D934<br>D935<br>D936         | C339D9<br>0D<br>1C<br>1C<br>1C<br>C339D9   |     |     | 178<br>179<br>180<br>181<br>182<br>183 | ind10                    | jp<br>dec<br>inc<br>inc<br>inc<br>jp   | out2<br>c<br>e<br>e<br>out2                           |
| 13<br>14<br>15<br>16<br>17       | D939<br>D93A<br>D93B<br>D93E<br>D93E<br>D93F         | 283707<br>78<br>87<br>CA44D9<br>7A<br>D309 |     |     | 183<br>184<br>185<br>186<br>187<br>188 | out2                     | ip<br>id<br>or<br>jp<br>id<br>out      | a,b<br>a<br>z,exit9<br>a,d<br>(piod),a                |
| 18<br>19<br>20<br>21<br>22       | D941<br>D944<br>D945<br>D947<br>D949                 | C347D9<br>78<br>D309 -<br>3E01<br>265F     |     |     | 189<br>190<br>191<br>192<br>193        | exit9<br>exit7<br>loop13 | ,ip<br>ld<br>out<br>ld<br>ld           | exit7<br>a,e<br>(piod),a<br>a,01h<br>h,5fh            |
| 23<br>24<br>25<br>26<br>27       | D94B<br>D94D<br>D94E<br>D951<br>D952                 | 2E5F<br>2D<br>C24DD9<br>25<br>C24BD9       |     |     | 194<br>195<br>196<br>197<br>198        | loop14<br>loop15         | ld<br>dec<br>jp<br>dec<br>jp           | l,5fh<br>l<br>nz,loop15<br>h<br>nz,loop14             |
| 28<br>29<br>30<br>31<br>32<br>33 | D955<br>D956<br>D959<br>D958<br>D958<br>D958<br>D958 | 3D<br>C249D9<br>79<br>B7<br>C207D9<br>16FF |     |     | 199<br>200<br>201<br>202<br>203<br>204 | init4                    | dec.<br>Id<br>or<br>Ip<br>Id           | a<br>nz,loop13<br>a,c<br>a<br>nz,exit6                |
| 33<br>34<br>35<br>36<br>37<br>38 | D962<br>D962<br>D963<br>D965<br>D965                 | 0604<br>7A<br>D309<br>3E08<br>26FF         |     |     | 204<br>205<br>206<br>207<br>208<br>209 | loop16                   | ld<br>ld<br>out<br>ld<br>id            | d,0ffh<br>b,04h<br>a,d<br>(piod),a<br>a.08h<br>h,0ffh |
| 39<br>40<br>41<br>42<br>43       | D969<br>D96B<br>D96C<br>D96F<br>D970                 | 2EFF<br>2D<br>C268D9<br>25<br>C269D9       |     |     | 210<br>211<br>212<br>213<br>214        | loop17<br>loop18         | ld<br>dec<br>.ip<br>dec<br>.ip         | l,0ffh<br>l<br>nz,loop18<br>h<br>nz,loop17            |
| 44<br>45<br>47<br>48<br>49       | D973<br>D974<br>D977<br>D978<br>D979<br>D970         | 3D<br>C267D9<br>78<br>B7<br>CA80D9<br>05   |     |     | 215<br>216<br>217<br>218<br>219<br>220 | exit8                    | dec<br>.jp<br>ld<br>or<br>.jp<br>dec   | a<br>nz,loop16<br>a,b<br>a<br>z,ind11<br>b            |
| 50<br>51<br>52<br>53<br>54       | D97D<br>D97E<br>D97F<br>D980<br>D981                 | 15<br>15<br>15<br>7A<br>D309               |     |     | 221<br>222<br>223<br>224<br>225        | ind11                    | dec<br>dec<br>dec<br>ld<br>out         | d<br>d<br>a,d<br>(piod),a                             |
| 55<br>56<br>57                   | D983<br>D985<br>D987                                 | 3E01<br>265F<br>2E5F                       |     |     | 226<br>227<br>228                      | loop19<br>loop20         | ld<br>Id<br>Id                         | a,01h<br>h,5fh<br>l,5fh                               |

# TRANSISTOR OVERSTRESS IN BRIDGE CIRCUITS FOR MOTOR CONTROL APPLICATIONS

Interference by the anti-parallel diodes

## INTRODUCTION

Certain industrial drives used in robots, servos and avionics must be capable of exceptional performance to allow for very rapid speed variations. The phenomena involved, especially when braking, has been analysed to determine the stresses on the power devices in a bridge circuit driving a small dc permanent magnet motor. Although this investigation was carried out on a dc motor, the conclusions are of general validity for almost all motors. The purpose of the investigation was to locate the dangerous conditions created by the reciprocal influence of the power transistor (or darlington) and the associated fast recovery diode. When braking the motor abruptly, the motor current reverses with respect to the previous phase, this is a consequence of the rotational energy stored in the motor which is converted into electrical energy and fed back to the filtering capacitor in parallel with the bridge.

Very high di/dt values are associated with these conditions due to both the switching of the bridge components and the fact that the supply generator faces a low impedance. These are highly critical conditions and the result can be very dangerous for the electronic components.





- Continuous line current path during normal drive conditions
- Dashed line current path during braking when Q2 and Q3 are off
- Dash-dot line current path during the conduction of Q2 and Q3

To make measurement easier a single chip darlington type SGSD310, analogous to the SGS50DB045D, was damaged intentionally on the curve tracer by a reverse collector to emitter breakdown (the SGSD310 chip can typically withstand up to 12 or 14V in this condition).

It is evident that the failure mechanism is the same in both cases and consequently, the operating conditions that can force the transistors into reverse conduction must be investigated.

Photo 3 - The SGSD310 chip which failed during simulated overstress conditions



## PEAK FORWARD VOLTAGE OF THE DIODE

The peak forward overvoltage ( $V_{FP}$ ) on the bridge diodes is generated by very rapid current variations. In order to evaluate these variations a discrete bridge was constructed to make the diodes accessible for measurement. Each switch in the bridge was made up from three SGSD310 darlington transistors and one SGS8R20 diode. i.e. the configuration as one switch inside the TRANSPACK module.

The motor was accelerated abruptly bringing the duty cycle from 50% (zero speed) to 85%, and then braking to zero speed again in four subsequent steps. Values of di/dt as high as 50A/ $\mu$ s caused by the current generated during braking were observed on the diodes.

Taking into account that the discrete simulation implies stray inductances substantially larger than those inside the TRANSPACK module, the di/dt values inside the TRANSPACK are expected to be greater. In practice the connections inside a TRANSPACK are approximately 3cm long, while in the bridge constructed with discrete devices they are about 15cm long.

Fig. 2 – Waveform of the braking current through the diode



Following the above findings, some SGS8R20 diodes were tested with  $di/dt = 50A/\mu s$  using the circuit shown in Fig. 3.





The peak voltages obtained under these conditions ( $V_{F dyn}$ ) range from 7 to 9V.

A direct measurement of  $V_{FP}$  inside the TRANSPACK module was also carried out. A special configuration was used putting a  $2.2 K\Omega$  resistor in series with the diode chip where the forward voltage peak was measured. In this case peak voltages of about 18V were recorded, such a high value is due to both the  $V_{FP}$  of the diode as well as the stray inductance of internal connections. The oscilloscope photograph (Photo 5) shows the diode peak forward voltage inside the TRANSPACK module.

In the cases described the energy level is never high enough to imply transistor failure, due to the relatively low voltage and short length of time under stress. During the braking phase (when the anti-parallel diode conducts) the base to emitter resistance becomes a path for positive base current when the emitter is more positive than the collector. This is the origin of reverse conduction in a transistor (or a darlington which has an integrated  $R_{BE}$  in the final transistor). The value of  $R_{BE}$  is of prime importance as the smaller it is, the larger the reverse conduction current.

#### Fig. 4 - The R<sub>BE</sub> of the final transistor becomes a positive bias element if the collector is negative



4A) Positive collector: R<sub>BE</sub> sinks the leakage current and ensures the off-state.



SU-1002

4B) Negative collector (V<sub>F</sub> of the anti-parallel diode):

- The emitter acts as a collector and viceversa;
- R<sub>BE</sub> acts as a negative base current;
- IB is multiplied by the gain (in reverse mode);

 A substantial charge is stored in the forward biased collector to base junction.
 It can take a few microseconds for this junction to recover to the off-state when the collector becomes positive again.

## CONCLUSIONS

The analysis shows that the biasing of the collector-emitter junction of the bridge transistor by conduction of the free-wheeling diode, can overstress it and even induce a failure. The origin of the failure is not only due to the peak overvoltage of the diode, since its duration is too short (about 100ns) but primarily to the reverse conduction of the transistor during turn-off of the bridge switch. The c-b junction therefore acts as a slow recovery anti-parallel diode and if charge has been stored in this junction it causes the greatest stress on the device.

The transistor failure (disregarding the overstresses induced on purpose), is in practice triggered by more than the single switching phase described above, it is more a series of subsequent stresses at each switching cycle which leads the device into a critical state. It is also easy to appreciate that the failure concludes a phase of abnormal heating in a concentrated spot on the chip.

# PARALLELING TRANSPACK MODULES A practical example

## INTRODUCTION

The requirement for a higher current rating than a single module can provide is not uncommon, but the circuit designer probably questions the practical feasibility of paralleling large transistor modules such as the SGS TRANSPACK.

Although these device are more complex than discrete transistors, in practice they can be paralleled quite easily, the main point to keep in mind is current sharing between the paralleled modules during turn-off when loaded inductively.

## THE MOST COMMON CASE

Different kinds of SGS TRANSPACK modules

offer practically the same power switching capability. If a device is rated for a higher voltage, it will consequently be rated for a lower current.

As a result, it is clear that the most common case of paralleling occurs with high voltage parts.

The SGS30DA070D has been selected for this example as it represents the highest current rating in the high voltage range of TRANSPACK modules.

## SGS30DA070D IN PARALLEL

Four modules were used for the practical investigation and the relevant  $h_{FE}$  curves versus  $I_C$  can be seen in Fig. 1.

Fig. 1 - hFE curves of four SGS30DA070D modules



The reverse bias safe operating area was obtained using the test driving circuit shown in Fig. 5. The RBSOA characteristics for a single module (Fig. 6) and the three modules in parallel (Fig. 7) show that the high voltage boundary is the same for both arrangements.





The addition of a  $1.2\Omega$  resistor in the test driving circuit to limit the negative base current improves the high voltage boundary of both RBSOA characteristic curves, the dotted line corresponds to the new boundary.

## THE BEST CHOICE

This example demonstrates the performance of

devices which were not specifically selected for the test. A further improvement can be achieved if parts with very close  $h_{FE}$  values are paralleled together, ideally the three parts should remain within a ± 10%  $h_{FE}$  range.

 $h_{FE}$  matching ensures that the paralleled parts have almost the same storage time and that none of them supports the entire load current, during the interval between turn-off of one module and turn-off of the other two.

The high switching speed of SGS devices helps to minimise any minor variations between matched modules.

## CONCLUSIONS

Care must be taken to ensure that current is equally shared between paralleled modules and layout is optimised to reduce stray inductance in the interconnection leads.

The easiest way to ensure a fair sharing of the current is by adding a seperate speed up diode and bias resistor network to each module. However, this will not prevent the possibility of current overshoot in one module during turn-off (as shown in Fig. 4) so for optimum results it is best to ensure current matching during turn-off.

The most practical way is to use parts with  $h_{FE}$  values within a  $\pm$  10% band for paralleled operation. SGS TRANSPACK power modules can be supplied in gain groups to suit customer applications.

# ROBUSTNESS OF HIGH VOLTAGE POWER TRANSISTORS

### INTRODUCTION

Most semiconductor manufacturers publish safe operating area (SOA) curves of some form in their data-sheets. These published curves are intended to convey to the user, the electronic equipment designer, a measure of the device robustness. The forward bias safe operating area (FBSOA) indicates the collector emitter voltage and current capability with the base emitter junction forward biased. The reverse bias safe operating area (RBSOA), as the name implies, indicates the collector emitter voltage and current capability with the base emitter junction reverse biased. This curve is used to determine the locus of the transistor operating point during the transition forward biased conduction to the cut-off state.

Generally speaking, safe operating area curves have been published for the transistor case temperature at 25°C. Derating is required, the amount being dependent on the transistor operating temperature and the temperature derating factor. Different derating factors are applied by some manufacturers to different parts of the SOA curve, depending on the failure mechanism which limits the transistor performance in that area. Thus, it is common to see both 'power derating' and 'Is /b (second breakdown) derating' factors published. Additions to the standard SOA curves are being made as the capabilities and the understanding of the process technology are improved. In particular, extensions above the  $V_{CEO}$  rating of the transistor are seen in both FBSOA and RBSOA curves to indicate the transistor capability during 'switch-on' and 'switch-off' transitions.

Non repetitive overload safe area curves are also appearing, and these will be found particularly useful in the motor control area However, a degree of caution is necessary on the part of the design engineer in interpretation of this additional information. The semiconductor manufacturer will have defined the test conditions for which the overload safe area curve applies. Disparity between the application circuit and the semiconductor manufacturers test circuit, including any preconditioning, can cause significant differences in the ability of the transistor to withstand an overload.

### FORWARD BIAS SAFE OPERATING AREA

The forward bias safe area for the SGS BUX48/ SGS BUV48 transistor families is shown in figure 1. The curves apply for a case temperature of  $25^{\circ}$ C. The lower curve represents the continuous conduction case, with collector current, I<sub>C</sub>, limited to 15 amps and collector emitter voltage, V<sub>CE</sub> limited to 400V, or 450V for the 'A' part, 600V for the 'B' part or 700V for the 'C' part. Beyond the 15A 10V point on the curve, the current rating falls in conformance to the maximum power rating of the transistor. There are 2nd and 3rd break points (charge of gradient) on the curve at 6A and 0.2A. In these areas the transistor is no longer limited by total power rating, but by second breakdown.

Fig. 1 - BUX48/BUV48 forward bias safe operating area



The outer set of curves represent the pulse current capability, as opposed to the DC capability of the transistor. The rating applies for a single pulse, so that the duty cycle effect and resulting temperature increase is discounted. All of these curves are terminated at the  $V_{CEO}$  rating (400V - 700V) of the transistor. A small additional area, marked

Fig. 5 - Theoretical operating locus in FBSOA test





Fig. 6 - Oscilloscope display of operating locus in FBSOA test



The reverse bias SOA test is performed in 2 stages. This is to achieve a 'best fit' to the SOA curve. The first part of the test exercises the high current RBSOA extending up to the  $V_{\mbox{CEO}}$  for the transistor. The second part exercises the low current, high voltage area extending to  $V_{CER}$ . Figure 7. Illustrates the test circuit. Switch 1 closes to turn the T.U.T. 'on'. The condition time is controlled to limit the peak collector current.

As switch 1 opens, switch 2 closes reverse biasing the base emitter junction of the T.U.T. Following the storage time delay, during which time the excess charge in the collector base junction is extracted, the collector emitter voltage rises instantaneously to VB when the rectifier, D1 conducts returning the inductive energy stored in L to the supply, V<sub>B</sub>. Resistor R3 connected in series with the rectifier D1 shapes the load line and so determines the locus of the operating point of the T.U.T. during 'turn off'. The peak voltage across the T.U.T. will be:

This simple equation neglects the effects of circuit wiring inductance and the forward recovery time of the rectifier, D1. Some adjustment in VB or R3 value may be required to compensate for these effects. Figures 8 and 9 illustrate the locus of the operating point of the T.U.T. during 'turn off'.

#### Fig. 7 - Reverse bias safe area test circuit



Fig. 8 - Theoretical operating loci in RBSOA tests



Fig. 9 - Oscilloscope display of operating loci in RBSOA test



# TECHNOLOGY RELIABILITY AND APPLICATIONS OF SGS HIGH VOLTAGE NPN TRANSISTORS

#### Introduction

The basic technology chosen for high voltage ( $V_{CEO} > 400V - V_{CBO} > 600V$ ) transistors is fundamental to their in-circuit performance as well as their "built-in" reliability.

Also the technology effects the wafer size which may be used in production, as well as the yields. In some cases also packaging options may be restricted. These are important factors influencing the price and availability for any semiconductor device.

### Subject

This note discusses the SGS Multiepitaxial Mesa process used for a wide variety of industry standard products as well as some innovative types.

This technology is illustrated in simplified form in figure 1, figure 2 shows an actual cross section of the edge of a die made up of several scanning electron microscope pictures.





handled allowing SGS to use  $4^{\prime\prime}$  and  $5^{\prime\prime}$  wafers with ease.

Following diffusion is the etching of the mesa which is filled with a very pure glass by an SGS patented selective deposition process which avoids any contaminants such as photoresist which may not be entirely evaporated during the fusion of the glass. The aluminium top metal is now deposited and the pattern defined. The entire top of the wafer is now protected by a thick deposited oxide in which windows are opened for bonding the base and emitter connecting wires.

Finally the wafer is reduced to the correct thickness, removing the excess  $N^+$  silicon by grinding the back of the wafer, after which the back is metallized.

#### Packaging

As the die must be separated from the wafer before

mounting in the package the fact that SGS cuts the silicon outside the mesa and its glass filling, eliminates the risk of mechanical damage to the passivation.

As the sawing creates a short circuit at the edge of the die from the collector to the field plate no "flashover" can occur in the package between the header which is at collector potential and the top of the die, which in alternative half mesa technologies will be at base potential. The surface is covered with a thick oxide as previously mentioned so no arcing occurs along the surface.

This process of passivation also ensures high reliability in plastic packages.

This technology also allows wafers to be 100% probe tested to high voltage specifications, an important point for users of high voltage transistors in chip form for hybrid assemblies.



#### Fig. 3 - Section of Mesa with simulated equipotential lines

### Reliability

In the reliability of a high voltage transistor the voltage stress on the surface of the silicon in the region of the collector/base interface is very important. This region must be protected from contamination. By terminating the collector-base junction on the edge of the mesa, and using glass the sealing against potential contaminants is assured. The use of the aluminium field plate ensures the glass is kept at a constant charge. The surface of the Player is treated with an ion implantation to ensure a very well controlled surface doping thus aiding close control of the electric field strength distribution and leakage currents. SGS has developed computer simulation programs which can predict the field strength enabling the design to be optimised for reliability. Figure 3 shows the equipotential lines superimposed on the actual device cross section demonstrating the low stress on the surface.

SGS continually monitors the reliability of the process by sampling production on a weekly basis. The high temperature reverse bias test (HTRB) is used to evaluate the stability and quality of the passivation.

Devices are subjected to  $T_{amb} = 125^{\circ}C$  with the

base-emitter shorted, and 600V d.c. is applied to the collector. Figure 4 shows typical results of leakage currents measured at  $V_{ces} = 900V$ , a point on the line at 45 degrees indicates no drift in

Fig. 4 - Leakage current stability in HTRB life





# SECOND BREAKDOWN IN POWER TRANSISTORS

One of the basic failure machanisms in power transistors is second breakdown.

Under this term, various physical phenomena which are completely different are included. They depend on the different use of transistors in the circuits and have in common the electrical and thermal instability inherent in transistors themselves.

The conduction behaviour of an emitter base junction and the current gain of a transistor depend significantly on the temperature and increase as a function of the temperature. Electrical and thermal instabilities may simultaneously act within the device, thereby giving rise to destructive second breakdown mechanism.

An understanding of this mechanism is of great importance for a safer and optimum application of a power transistor.

A distinction should be made between direct second breakdown ( $I_{S/b}$  or more commonly SOA), which is distinguished by a normal direction of base current  $I_B$  (entering in an NPN transistor) and inverse second breakdown ( $E_{S/b}$ ), when  $I_B$  is in the opposite direction (extracted from an NPN transistor). The limits to which a transistor may be used without entering into  $E_{S/b}$  are defined by the reverse bias safe operating area (RBSOA).

## DIRECT SECOND BREAKDOWN (Is/b)

An important information for the power circuit designer is the locus of  $I_{\rm C}$  -  $V_{\rm CE}$  points defining the boundary between stable and unstable operation of forward biased transistors. This locus defines the SOA (safe operating area) that is the area of the

 $logl_{C}$  -  $logV_{CE}$  plane which may be used without any risk in DC current conditions or with different width pulses at a known temperature. A typical SOA is shown in Fig. 1.

The limits of this area are the following:

- The A-B section represents the upper limit of the collector current that may normally be used, generally limited by wire bonds. Operation at higher currents may cause damage to the wires of their bonding.
- The B-C section is the -1 slope curve section (i.e. the section with constant dissipation) defined by:

$$V_{CE} \times I_{C} = P_{max} = \frac{(T_{jmax} - T_{o})}{R_{th}}$$

Fig. 1 - Safe operating areas



A side drop of 26mV reduces by a 1/e factor the *Fig. 3* injected emitter current.

A concentration is therefore generated of the current at the emitter periphery, therefore the active silicon area is reduced and hot spots occur, leading to an effective increase of the thermal resistance. As a result, the maximum dissipable power is decreased.

When  $V_{CE}$  is increased the effect of the base – collector electric field is to increase the base current concentration.

Different techniques may be adopted to limit the  $I_{S/b}$  phenomenon. Fundamentally, they consist of minimising the mechanisms that trigger electrical and thermal instabilities in the transistor. The basic techniques are:

- 1) Minimization of crystal damages, metal impurities and of doping disuniformities.
- 2) Optimization of package and die attach techniques, to minimize the thermal resistance on which the stability factor S depends. Disuniformities of silicon die bondings to the case may give rise to adverse variations of Rth as a macroscopic parameter for the dice as a whole, but also to significant variations between different points, giving rise to premature second breakdown.
- 3) Increase of the base thickness to reduce the high current densities (due to emitter crowding) flowing through the collector base junction (where the electric field is localized), so that the density of the dissipated power is decreased. High base thicknesses, however, will result in lower cut off frequencies and slower switching times.
- 4) Optimization of the horizontal geometry.
- 5) Introduction of distributed ballast resistances connected in series with the base, the emitter or both, which tend to give a negative feedback to thermal runaway, therefore stabilizing the device. Fig. 3 shows the  $J_E/V_{BE}$  characteristic curves for two points in the junction, at different temperatures (T2 > T1).



It may be seen that the introduction of a ballast resistance in series with the base or the emitter may reduce from  $J_3$  to  $J_2$  the current density in the hot spot.

The emitter ballast resistance is generally obtained by opening emitter contacts thinner than the emitter strip (Fig. 4).

In this way it is possible to limit the current density at the boundaries of the emitter. These resistances show the drawback of increasing the saturation voltage of the transistor by the amount  $V_{CEsat}$ =  $R_{E} \times I_{Csat}$ .

On the other hand, the base ballast resistance is obtained through a "N<sup>+</sup> pocket" (in the case of NPN), around the emitter area (see Fig. 5). This N<sup>+</sup> diffusion, being unbiased, can't be traversed by the base current, that is therefore forced to flow below the N<sup>+</sup> through a small section and, in the case of a diffused base, encounters a higher resistance on the way to the edge of the emitter. In this way, it is possible to significantly improve Is/b.

It should be noted that the SOA limits are temperature dependant and suitable derating must be applied.

Fig. 4



For low  $V_{CE}$  values, M is an insignificant factor, being very close to 1. M increases when  $V_{CE}$  is increased according to the following expression:

$$M = \frac{1}{1 - (V_{CE}/BV_{CBO})^{n}}$$
(2)

From expression (1) and (2) it is evident that  $h_{FE}$  depends on  $V_{CE}$ , becoming infinite when  $M \ge x_{aF} = 1$  (BVCEO).

The negative slope section, which is a feature of the curves with  $I_B < 0$  is due to the fact that ardecreases at low values of the emitter current.

During turn off with an inductive load, the transistor has to operate with negative base current and a high value of I<sub>C</sub>. It has often to reach a working area above  $V_{CEO}$ , remaining there all the time required for the inductance to be discharged (see Fig. 7). Fig. 8 shows the behaviours of I<sub>C</sub>, V<sub>CE</sub>, I<sub>B</sub> and the power dissipated by the transistor during turn off.

The area of the dissipated power corresponds to the energy stored by the inductance  $1/2 \times L \times I^2$ , which is discharged into the transistor and this is called second breakdown energy (E<sub>s/b</sub>).

Similarly to  $I_{s/b}$ , the voltage drop due to the reverse I<sub>B</sub> flowing through the side resistance rbb' makes the centre of the emitter strip more biased than its periphery (Fig. 9). In this way, a current concentration occurs at the emitter centre.

۱E

I<sub>B2</sub>

Ν

S-8083

N

1<sub>B2</sub>

Ρ

Fig. 9



Poisson's equation is recalled below:

$$\frac{\partial E}{\partial X} = -\frac{\partial^2 V}{\partial X^2} = \frac{\rho(x)}{\epsilon}$$
(3)

The X axis is normal to the silicon dice surface,  $\rho(x)$  is the charge per unit volume,  $\epsilon$  is the dielectric

constant of silicon. When the collector current is limited to low values, expression (3) becomes (q being the electron charge):

$$\frac{\partial \mathsf{E}}{\partial \mathsf{X}} = \frac{\mathsf{q}\mathsf{N}\mathsf{o}}{\epsilon} \tag{4}$$

and the electric field behaviour is similar to that shown in figure 10 for  $J_C = J'_1$ .



The voltage  $V_{CB}$  (=  $V_{CE}$ ) is that given by the area of the E-X graph and is smaller than primary breakdown voltage, due to the reaching of critical field  $E_{cr}$ . In the presence of significant values of current density J<sub>C</sub>, the expression (4) is modified due to the n concentration of electrons flowing at the speed V through the depletion layer.

$$\frac{\partial E}{\partial X} = \frac{q(ND - n)}{\epsilon} \quad \text{where } n = \frac{JC}{qV}$$
(5)

At constant VCB, the area limited by E has to remain constant. When JC increases, the E-X slope varies (J'2) until its sign is changed (J'3) and Ecr is reached (J'cr). At this point avalanche multiplication occurs locally of electron - hole pairs with an uncontrolled current increase and so a strip is formed with a very high temperature that gives rise to either crystal damage or silicon melting. Possible crystal defects, metal ions, junction disuniformities just further exagerate this phenomenon. The avalanche multiplication is a very fast and very localized process, therefore the device remains externally cold. The Es/b behaviour isn't practically influenced by the die bonding quality. High Es/b values can be obtained with a proper design of geometry, to limit the current crowding and, most of all, by inserting a second epitaxial layer N of intermediate doping between the collector and the substrate.

The intermediate layer creates the condition shown in Fig. 11. When the current density increases  $(J'_2)$  the electric field at the interface N<sup>-</sup>/N is in-

### SGS HIGH VOLTAGE FAST RECOVERY DIODES AND THEIR SWITCHING PERFORMANCE

### INTRODUCTION

SGS decided to introduce its line of power switching modules in the TO-240 TRANSPACK package.

To solve the problem of providing fast recovery rectifiers capable of matching the high voltage/ high current of the transistor chips in the TO-240 package, SGS was able to exploit its technological leadership in power semiconductors. The rectifiers were fabricated by epitaxial growth with high voltage termination structures.

SGS was the first in the industry to introduce epitaxial growth for all its power transistors. Its epitaxy capability, fully in house, makes use of the fastest epitaxy reactors in the industry.

This note describes the switching behaviour of the fast recovery rectifiers used in SGS TRANSPACK power transistor modules and the SGS35R120 series of diodes.

The turn-off and turn-on behaviour is described and the characterization is oriented to the conditions of practical use.

## The TRANSPACK product range and the internal diodes

This report deals with the first three diode chips developed, table 1 gives their main characteristics.

| TA | BLE | 1 |
|----|-----|---|
|----|-----|---|

| Туре      | I <sub>F</sub> (A) | V <sub>RRM</sub> (V) |
|-----------|--------------------|----------------------|
| SGS35R80  | 35                 | 800                  |
| SGS35R120 | 35                 | 1200                 |
| SGS60R40  | 60                 | 400                  |

The second table below shows the TRANSPACK product range and the relevant fast recovery rectifier used in each device.

| Туре<br>C/E diode = D | Quart<br>/Half | Trans<br>/Darl | V <sub>CEO</sub><br>(V) | V <sub>CEX</sub> | IC (sat)<br>(A) | V <sub>C</sub><br>sat | at<br>I <sub>b</sub> | t <sub>off</sub> (μs)<br>typ. induct. | Diode<br>type |
|-----------------------|----------------|----------------|-------------------------|------------------|-----------------|-----------------------|----------------------|---------------------------------------|---------------|
| SGS80DA020D           | ۵              | D              | 200                     | 300              | 80              | 2.0                   | 1                    | 1.9                                   | SGS60R40      |
| SGS40TA045            | a              | Т              | 450                     | 850              | 40              | 2.0                   | 8                    | 2.2                                   | none          |
| SGS40TA045D           | a              | Т              | 450                     | 850              | 40              | 2.0                   | 8                    | 2.2                                   | SGS35R120     |
| SGS50DA045D           | a              | D              | 450                     | 850              | 50              | 2.5                   | 2                    | 2.0                                   | SGS35R120     |
| SGS25DB070D           | н              | D              | 700                     | 1000             | 25              | 3.0                   | 2.5                  | 2.4                                   | SGS35R120     |
| SGS25DB080D           | н              | D              | 800                     | 1200             | 25              | 3.0                   | 2.5                  | 2.4                                   | SGS45R80      |
| SGS30DB040D           | н              | D              | 400                     | 500              | 30              | 3.0                   | 2                    | 2.0                                   | SGS45R80      |
| SGS30DB045D           | н              | D              | 450                     | 600              | 30              | 3.0                   | 2                    | 2.0                                   | SGS45R80      |
| SGS30DA060D           | Q              | D              | 600                     | 1000             | 30              | 2.5                   | 1.5                  | 3.0                                   | SGS35R120     |
| SGS30DA070D           | ۵              | D              | 700                     | 1200             | 30              | 2.5                   | 1.5                  | 3.0                                   | SGS35R120     |
| SGS50DB040D           | н              | D              | 400                     | 500              | 50              | 3.5                   | 5.0                  | 3.0                                   | SGS45R80      |
| SGS50DB045D           | н              | D              | 450                     | 600              | 50              | 3.0                   | 5.0                  | 3.0                                   | SGS45R80      |
| SGS15DB070D           | н              | D              | 700                     | 1000             | 15              | 3.0                   | 1.5                  | 2.5                                   | SGS35R120     |
| SGS15DB080D           | н              | D              | 800                     | 1200             | 15              | 3.0                   | 1.5                  | 2.5                                   | SGS35R120     |

### TABLE 2

### T<sub>rr</sub> definition

Figures 3 shows two possible definitions for the recovery time,  $t_{\rm A}$  and  $t_{\rm B}.$  In practice  $t_{rr}$  is defined as  $t_{\rm B}$  in the figure.

In cases like that shown in Fig. 2, it is important to consider that only  $t_A$  is representative of the duration of the power pulse that the recovery of the diode induces in the transistor.

Fig. 3 – t<sub>rr</sub> measurement methods



### T<sub>rr</sub> characterization

Photographs 1 and 2 show how different test conditions ( $I_F$  and di/dt) imply markedly different results for  $t_{rr}$ , for the same diode.

The blocking voltage  $V_{RM}$  can be disregarded as its influence on  $t_{rr}$  is not direct. di/dt is the significant factor and  $V_{RM}$  is of importance only to the extent where it modifies di/dt.

Photographs 3 to 5 show the behaviour of the SGS fast recovery rectifier diodes in conditions representing the real environment in which the devices are expected to work. For instance,  $t_A$  for SGS45R80 at 40A is 150ns. In a circuit like the one in figure 4, with 40A current in the inductor, the power pulse that the transistor must sustain ( $I_c$  peak x  $V_{CE}$ ) will last for 150ns.

The capacity that SGS transistors have to safely absorb this energy is guaranteed in their FBSOA diagram.

Photo 1 – Recovery times vs. di/dt at 1A for SGS35R120



B : di/dt =  $50A/\mu s$ ; C : di/dt =  $25A/\mu s$ ; V<sub>R</sub> = 30V; t = 20ns/div; y = 1A/div

Photo 2 - Recovery times vs. di/dt at 40A for SGS35R120



I<sub>F</sub> = 40A; A : di/dt = 250A/µs; B : di/dt = 100A/µs; V<sub>R</sub> = 30V; t = 200ns/div; y = 10A/div

Photo 3 - trr for SGS45R80



 $I_F = 40A$ ; di/dt = 100 $\mu$ s; V<sub>R</sub> = 30V; t = 200ns/div; y = 20A/div



### V<sub>FP</sub> and t<sub>FR</sub> definition

The turn-on phase of a diode in a practical situation is shown in Fig. 6.

V<sub>FP</sub> is defined as the peak transient voltage.

For the same current, the turn-on overvoltage is higher for diodes that can withstand a higher reverse voltage. This can be seen in Fig. 7.

This is mainly related to the thicker epitaxial layer needed to implement a higher reverse voltage rating.

At the turn-on of a diode, a thicker epitaxial layer causes a higher resistance, before the conductivity modulation by the minority carriers takes place.

Fig. 6 - Turn-on transient of the diode



Fig. 7 - Direct overvoltage vs. di/dt



### **T<sub>FR</sub>** Characterization

In Fig. 8, the turn-on times,  $t_{fr}$ , for the SGS fast recovery rectifiers SGS45R80, SGS35R120 and SGS60R40 are shown as a function of di/dt.

 $t_{fr}$  is defined as the time from the instant  $V_F$  becomes positive till the time  $V_{FP}$  decreases to +2V.

### **V<sub>FP</sub>** Characterization

Figs. 9 to 11 characterize  $V_{FP}$  in all possible di/dt conditions of practical use for the diodes



GU-1048

 $V = 5V/div; I_F = 25A; di/dt = 200A/\mu s$ t = 100ns/div

Fig. 12a - Final stage of power amplifier



SU-1041

Fig. 12b - Bridge configuration for motor driving



Fig. 12c - Voltage and current waveforms with reference to Fig. 12b



If  $Q_2$  is a darlington, this negative voltage may be enough to reverse bias (through the integrated resistances of the darlington) the final transistor and make it conduct a reverse current  $I_x$ .

The current  $I_X$  may be a significant proportion of the current that is expected to flow only through  $D_2$ , and it can store a significant charge  $Q_r$  in the final darlington transistor.

The final darlington transistor base collector junction acts as a slow recovery diode.

As a result, when  $\Omega_1$  is again turned on, it senses the behaviour of an 'equivalent  $D_2$ ' with a much longer reverse recovery time. The peak current is higher than expected, creating reliability hazards or possibly the destruction of  $\Omega_1$ .

SGS produces safe operating area diagrams (FBSOA) which specify the maximum  $V_C/I_C$  boundary for each device in the range so the

### HANDLING AND MOUNTING ICs IN PLASTIC POWER PACKAGES

Integrated circuits mounted in plastic power packages can be damaged, or reliability compromised, by inappropriate handling and mounting techniques. Avoiding these problems is simple if you follow the suggestions in this section.

Advances in power package design have made it possible to replace metal packages with more economical plastic packages in many high power applications. Most of SGS' power driver circuits, for example, are mounted in the innovative MULTI-WATT<sup>®</sup> package, developed originally for high power audio amplifiers. Though the intrinsic reliability of these packages is now excellent the use of inappropriate techniques or unsuitable tools during mechanical handling can affect the long term reliability of the device, or even damage it. With a few simple precautions, careful designers and production engineers can eliminate these risks, saving both time and money.

BENDING AND CUTTING LEADS

The first danger area is bending and cutting the

leads. In these processes it is important to avoid straining the package and particularly the area where the leads enter the encapsulating resin. If the package/lead interface is strained the resistance to humidity and thermal stress are compromised, affecting reliability.

There are five basic rules to bear in mind:

- Clamp the leads firmly between the package and the bend/cut point (figure 1).
- Bend the leads at least 3 mm from the package (figure 2a).
- Never bend the leads more than 90° and never bend more than once (figure 2b).
- Never bend the leads laterally (figure 2c).
- Make sure that the bending/cutting tool does not damage the leads.

Fig. 1 - Clamp the leads between the package and bend/cut point.







WATT packages are attached to the heatsink with a single screw or a spring clip.



Fig. 6 - Contact thermal resistance depends on tightening torque.



Fig. 5 - MULTIWATT, PENTAWATT and VERSA- heatsink must be better than 50µm for PENTAWATT and VERSAWATT packages and less than 40µm for MULTIWATT packages.

> Fig. 7 - The heatsink tab may be deformed if a washer or a wide-headed screw is not used.



Similar problems may arise if the screwhead is too narrow compared to the hole in the heatsink (figure 7).

The solution here is to use a washer to distribute the pressure over a wider area. An alternative is to use screws of the type shown in figure 8 which have a wide flat head. When self-tapping screws are used it is also important to provide an outlet for the material deformed as the thread is formed. Poor contact will result if this is not done. Another possible hazard arises when the hole in the heatsink is formed with a punch: a circular depression may be formed around the hole, leading to deformation of the tab. This may be cured by using a washer or by modifying the punch.





Serious reliability problems can be encountered if the heatsink and plrinted circuit board are not rigidly connected. Either the heatsink must be rigidly attached to the printed circuit board or both must be securely attached to the chassis. If this is not done the stresses and strains induced by vibration will be applied to the device and in particular to the lead/resin interface. This problem is more likely to arise when large boards and large heatsinks are used or whenever the equipment is subjected to heavy vibrations.

### DEVELOPMENTS IN SURFACE MOUNTING PACKAGES FOR POWER INTEGRATED CIRCUITS

Thermal dissipation is recognized as a major problem in Surface Mount Technology. New packages are needed, having good thermal characteristics and meeting the SMT requirements: reduced size, automatic placement, compatibility with the SMT soldering systems.

In this paper, thermal data and measurement methods for the most popular SO and PLCC packages are reviewed; some new solutions for surface mountable medium power (up to 2W) and high power (more than 2W) devices are presented.

### INTRODUCTION

A number of problems have been met in introducing the high density, high reliability mass production of SM systems. This can explain the experimental work and the complex characterization activity of both ICs suppliers and users.

As discussed elsewhere /1/, the four main areas of such activity are: standardization, quality, reliability after soldering on PC boards and power dissipation.

Fast progress has been made and more confidence in the SM technology has been achieved in the first three areas. For example, it was demonstrated that the most common conditions used in double wave soldering and vapour phase reflow soldering do not affect the final reliability of SO packaged devices (Fig. 1).

On the contrary, referring to heat dissipation, progress is less fast, even if this point can strongly limit PERFORMANCE and COST of the system, thus losing the two main advantages of the SM technology, to a certain amount. A development activity is needed, to cover the following points:

- study of the relationship between thermal resistance of the package and board characteristics (density, lay-out, dissipated power). As it will be discussed later, this point cannot be ignored, even at dissipation levels (0.5W or less), typical of the "signal" packages like SO and PLCC packages;
- study of the thermal properties in pulsed conditions, in order to avoid redundancy and cost increase;
- development of new power packages with reduced thermal resistance and heat transfer features.

Moreover, a lack of standardized methodology exists when the thermal parameters have to be measured and compared.

In the present paper the above mentioned points are considered. The characterization activity running in SGS is presented, together with experimental data and details on development of new power packages,





The test pattern design ensures that the diode is positioned on the temperature plateau generated when the two transistors are biased in parallel; it

Fig. 4 - Measurement circuit with P432

is than possible to know the transistor  $T_j$ , through the junction temperature of the diode.

The evaluation die can be cut in different sizes, in order to quantify the effect of the die area on the thermal resistance.

### MEASUREMENT TECHNIQUE

The measurement technique is simple /2/ and does not need to switch the power element from the dissipation condition to the sensing condition, thus offering a better accuracy if short pulses are considered. Indeed, the same resolution cannot be achieved with other test patterns, in which the sensing diode is missing (as single power transistors or diode, ICs substrate diode, etc.).

The measurement circuit is shown in fig. 4. A DC power supply or a pulse generator biases the transistors in parallel; a fast voltmeter or a storage oscilloscope records the diode  $V_f$ . Resolution better than 50ns is obtained with this circuit.



### **UNMOUNTED (FLOATING) SAMPLES**

In order to simulate the thermal behaviour of the package in the worst condition (as in a high density, double sided card), samples are connected to 8 thin wires, needed for biasing the two transistors and the sensing diode. Measurement is performed on such devices, suspended horizonthally in a one cubic foot plastic box, to prevent draft.

### SAMPLES SOLDERED ON TEST SUB-STRATES

In order to characterize the thermal properties of parts mounted on a substrate, samples are reflow soldered on ceramic and epoxy glass substrates.

For the evaluation of SO packages, the size of the plastic FR4 test board is fixed while the copper pattern lay-out can be changed. Seven different

test boards are obtained from the basic configuration of Fig. 5, as summarized in Tab. 1.

| Table 1 – | CHARA  | CTERISTIC | S OF THE TEST |
|-----------|--------|-----------|---------------|
| BOARDS    | FOR SO | PACKAGE   | EVALUATION    |

| Туре  |       |        | Trace area<br>(x 1000 sq. mils) | Heatsink |
|-------|-------|--------|---------------------------------|----------|
| SM    | PCB 1 | SGS    | 136                             | yes      |
|       | 1B    |        | 136                             | no       |
|       | 1A    |        | 21                              | no       |
|       | 1C    |        | 50                              | no       |
|       | 1D    |        | 71                              | no       |
|       | 1E    |        | 93                              | no       |
|       | 1F    |        | 102                             | no       |
|       | sub   | strate | FR4                             |          |
| size: |       | :      | 00.9''×0.8''×0.0                | 056''    |

#### Fig. 7 - Alloy 42 SO-8, 14, 16 R<sub>th</sub> on board



Fig. 10 -  $R_{th}$  of on board SO-14 packages vs. die area



## THERMAL RESISTANCE OF 68 LEADS PLCC PACKAGE

Data concerning DC and pulsed conditions are obtained for this package /3/, which has Jedec outline and copper crame.







Fig. 9 - Rth of copper SO-14 vs. board trace area



Fig. 12 -  $R_{th}$  of 68 lead PLCC mounted on board (Die pad area  $A = 300 \times 300$  sq. mils;  $B = 425 \times 425$  sq. mils)





Fig. 18 - Typical application (2W) of PLCC+11 with external heatsink integrated are the printed board



Additionally, the frame can be modified to incorporate dissipating 'fins' within the plastic body for a further reduction of the junction-to-ambient thermal resistance. In PLCC these fins are obtained easily at the corner of the package by sacrificing signal pins.

Due to availability of a high number of leads mils in PLCC, the reduction of useful pins is not a problem and junction to-ambient thermal resistances can be obtained in the range of 30 $40^{\circ}$  C/W, for the dissipation of 1.5-2W without any need of external heatsinks.

### **HIGH POWER SM PACKAGES**

For IC's dissipating more than about 2W a different approach is needed.

One obvious solution is simply to form the leads of standard power packages so that they can be





### QUAD HIGH SPEED DIFFERENTIAL LINE DRIVER

- OUTPUT SKEW -2.0ns TYPICAL
- INPUT TO OUTPUT DELAY 12ns
- OPERATION FROM SINGLE +5V SUPPLY
- OUTPUTS WON'T LOAD LINE WHEN  $V_{cc} = 0$
- OUTPUT SHORT-CIRCUIT PROTECTION
- COMPLEMENTARY OUTPUTS
- MEETS THE REQUIREMENTS OF EIA STANDARD RS-422
- HIGH OUTPUT DRIVE CAPABILITY FOR  $100\Omega$  TERMINATED TRANSMISSION LINES

The AM26LS31 is a quad differential line driver, designed for digital data transmission over balanced lines. The AM26LS31 meets all the requirements of EIA standard RS-422 and federal standard 1020. It is designed to provide unipolar differential drive to twisted-pair or parallel-wire transmission lines.

The circuit provides an enable and disable function common to all four drivers. The AM26LS31 features 3-state outputs and logical OR-ed complementary enable inputs. The inputs are all LS compatible and are all one unit load.



### ABSOLUTE MAXIMUM RATINGS

| Vs               | Supply voltage            | 7          | V  |
|------------------|---------------------------|------------|----|
| Vi               | Input voltage             | 7          | V  |
| Vo               | Output voltage            | 5.5        | V  |
| T <sub>stg</sub> | Storage temperature range | -65 to 150 | °C |

#### Fig. 1 - Typical Application





| THERMAL DATA          |                                     |      | DIP- 16<br>Ceramic | SO-16   |         |
|-----------------------|-------------------------------------|------|--------------------|---------|---------|
| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max. | 150°C/W            | 200°C/W | 165°C/W |

ELECTRICAL CHARACTERISTICS (The following conditions apply unless otherwise specified:  $T_{amb} = -55^{\circ}C$  to 125°C,  $V_{CC} = 5V \pm 10\%$ ;  $T_{amb} = 0$  to +70°C,  $V_{CC} = 5V \pm 5\%$ )

|                  | Parameter                    | Test Conditions                                    |                       | Min. | Typ.<br>(Note 1) | Max.  | Unit |
|------------------|------------------------------|----------------------------------------------------|-----------------------|------|------------------|-------|------|
| v <sub>он</sub>  | Output HIGH Voltage          | V <sub>CC</sub> = Min., I <sub>OH</sub> = -20mA    |                       | 2.5  | 3.2              |       | v    |
| VOL              | Output LOW Voltage           | V <sub>CC</sub> = Min., I <sub>OL</sub> = 20mA     |                       |      | 0.32             | 0.5   | V    |
| VIH              | Input HIGH Voltage           | V <sub>CC</sub> = Min.                             |                       | 2.0  |                  |       | V    |
| VIL              | Input LOW Voltage            | V <sub>CC</sub> = Max.                             |                       |      |                  | 0.8   | V    |
| ΊL               | Input LOW Current            | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.4V     |                       |      | -0.20            | -0.36 | mA   |
| Чн               | Input HIGH Current           | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2.7V     |                       |      | 0.5              | 20    | μA   |
| 1                | Input Reverse Current        | V <sub>CC</sub> = Max., V <sub>IN</sub> = 7.0V     |                       |      | 0.001            | 0.1   | mA   |
|                  | Off-State (High Impedance)   |                                                    | V <sub>O</sub> = 2.5V |      | 0.5              | 20    |      |
| 1 <sub>0</sub>   | Output Current               | V <sub>CC</sub> = Max.                             | V <sub>O</sub> = 0.5V |      | 0.5              | -20   | μA   |
| VI               | Input Clamp Voltage          | V <sub>CC</sub> = Min., I <sub>IN</sub> = 18mA     |                       |      | -0.8             | -1.5  | V    |
| Isc              | Output Short Circuit Current | V <sub>CC</sub> = Max.                             |                       | -30  | -60              | -150  | mA   |
| Icc              | Power Supply Current         | V <sub>CC</sub> = Max., all outputs disat          | oled                  |      | 60               | 80    | mA   |
| <sup>t</sup> PLH | Input to Output              | V <sub>CC</sub> = 5.0V, T <sub>amb</sub> = 25°C, I | Load = Note 2         |      | 12               | 20    | ns   |
| t <sub>PHL</sub> | Input to Output              | V <sub>CC</sub> = 5.0V, T <sub>amb</sub> = 25°C, I | Load = Note 2         |      | 12               | 20    | ns   |
| SKEW             | Output to Output             | V <sub>CC</sub> = 5.0V, T <sub>amb</sub> = 25°C, I | Load = Note 2         |      | 2.0              | 6.0   | ns   |
| tLZ              | Enable to Output             | V <sub>CC</sub> = 5.0V, T <sub>amb</sub> = 25°C, ( | C <sub>L</sub> = 10pF |      | 23               | 35    | ns   |
| tHZ              | Enable to Output             | V <sub>CC</sub> = 5.0V, T <sub>amb</sub> = 25°C, ( | C <sub>L</sub> = 10pF |      | 17               | 30    | ns   |
| tzL              | Enable to Output             | V <sub>CC</sub> = 5.0V, T <sub>amb</sub> = 25°C, I | Load = Note 2         |      | 35               | 45    | ns   |
| tzH              | Enable to Output             | V <sub>CC</sub> = 5.0V, T <sub>amb</sub> = 25°C, I | Load = Note 2         |      | 30               | 40    | ns   |

Notes: 1. A typical values are  $V_{CC}$  = 5.0V,  $T_{amb}$  = 25°C 2. C<sub>L</sub> = 30pF,  $V_{IN}$  = 1.3V to  $V_{OUT}$  = 1.3V,  $V_{PULSE}$  = 0V to +3.0V, See Below.





PRELIMINARY DATA

# RS422 AND RS423 QUAD DIFFERENTIAL LINE RECEIVERS

- THE AM26LS32 MEETS ALL THE REQUIREMENTS OF RS-422 AND RS-423
- 6K MINIMUM INPUT IMPEDANCE
- 30mV INPUT HYSTERESIS
- OPERATION FROM SINGLE +5V SUPPLY
- FAIL SAFE INPUT-OUTPUT RELATION-SHIP. OUTPUT ALWAYS HIGH WHEN INPUTS ARE OPEN
- THREE-STATE DRIVE, WITH CHOICE OF COMPLEMENTARY OUTPUT ENABLES, FOR RECEIVING DIRECTLY ONTO A DATA BUS
- PROPAGATION DELAY 17ns TYPICAL

The AM26LS32 is quad line receiver designed to meet the requirements of RS-422 and RS-423, and Federal Standards 1020 and 1030 for balanced and unbalanced digital data transmission.

The AM26LS32 features an input sensitivity of 200mV over the input voltage range of  $\pm$  7V.

The AM26LS33 features an input sensitivity of 500mV over the input voltage range of  $\pm$  15V.

The AM26LS33 provide an enable and disable function common to all four receivers. Both parts feature 3-state outputs with 8mA sink capability and incorporate a fail safe inputoutput relationship which keeps the outputs high when the inputs are open.



### ABSOLUTE MAXIMUM RATINGS

| Vs               | Supply voltage             | 7          | v  |
|------------------|----------------------------|------------|----|
| CMR              | Common mode range          | ± 25       | V  |
| Vi               | Differential input voltage | ± 25       | V  |
| VE               | Enable voltage             | 7          | V  |
| los              | Output sink current        | 50         | mΑ |
| T <sub>stg</sub> | Storage temperature range  | -65 to 150 | °C |

Fig. 1 - Typical Applications

Two wire balanced system, RS-422



Single wire with common ground imbalanced system, RS-423





## **ELECTRICAL CHARACTERISTICS** (The following conditions apply unless otherwise specified: $T_{amb} = -55^{\circ}C$ to $125^{\circ}C$ , $V_{CC} = 5V \pm 10\%$ ; $T_{amb} = 0$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ )

| Parameter         |                              | Test Conditions                                                                   |                                       |                                       | Min. | Тур. (1) | Max.  | Unit |
|-------------------|------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|------|----------|-------|------|
| V                 |                              |                                                                                   | AM26LS32, -7V ≤ V <sub>CI</sub>       | AM26LS32, -7V ≤ V <sub>CM</sub> ≤ +7V |      | ±0.06    | +0.2  |      |
| VTH               | Differential Input Voltage . | V <sub>OUT</sub> = V <sub>OL</sub> or V <sub>OH</sub>                             | AM26LS33, -15V ≤ V                    | <sub>CM</sub> ≤ +15V                  | -0.5 | ±0.12    | +0.5  | v    |
| R <sub>IN</sub>   | Input Resistance             | $-15V \le V_{CM} \le +15V$                                                        | (One input AC ground)                 |                                       | 6.0  | 9.8      |       | КΩ   |
| IIN               | Input Current (Under Test)   | V <sub>IN</sub> = +15V, Other Inp                                                 | ut -15V ≤ V <sub>IN</sub> ≤ +15V      |                                       |      |          | 2.3   | mA   |
| IIN               | Input Current (Under Test)   | V <sub>IN</sub> = -15V, Other inpu                                                | ut -15V ≤ V <sub>IN</sub> ≤ +15V      |                                       |      |          | -2.8  | mA   |
| ·····             |                              | $V_{CC} = Min., \Delta V_{IN} = +1$                                               | 1.0V                                  | COM'L                                 | 2.7  | 3.4      |       |      |
| V <sub>он</sub>   | Output HIGH Voltage          | VENABLE = 0.8V, IOH                                                               | = -440μA                              | MIL                                   | 2.5  | 3.4      |       | v    |
|                   |                              | V <sub>CC</sub> = Min., △V <sub>IN</sub> = -1                                     | .0V                                   | I <sub>OL</sub> = 4.0mA               |      |          | 0.4   |      |
| Vol               | Output LOW Voltage           | V <sub>ENABLE</sub> = 0.8V                                                        |                                       | 1 <sub>OL</sub> = 8.0mA               |      |          | 0.45  | V    |
| VIL               | Enable LOW Voltage           |                                                                                   |                                       |                                       |      |          | 0.8   | v    |
| VIH               | Enable HIGH Voltage          |                                                                                   |                                       |                                       |      |          |       | v    |
| VI                | Enable Clamp Voltage         | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18mA                                   |                                       |                                       |      |          | -1.5  | v    |
|                   | Off-State (High Impedance)   | V <sub>O</sub> = 2.4V                                                             |                                       |                                       |      | 20       |       |      |
| I <sub>O</sub>    | Output Current               | V <sub>CC</sub> = Max.                                                            |                                       | V <sub>O</sub> = 0.4V                 |      |          | -20   | μA   |
| ηL                | Enable LOW Current           | V <sub>IN</sub> = 0.4V                                                            |                                       |                                       |      | -0.2     | -0.36 | mA   |
| hн                | Enable HIGH Current          | V <sub>IN</sub> = 2.7V                                                            |                                       |                                       |      | 0.5      | 20    | μA   |
| lj –              | Enable Input High Current    | V <sub>IN</sub> = 5.5V                                                            |                                       |                                       |      | 1        | 100   | μA   |
| I <sub>SC</sub>   | Output Short Circuit Curr.   | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max., <i>I</i>                             | ∆V <sub>IN</sub> = +1.0V              |                                       | - 15 | -50      | -85   | mA   |
| Icc               | Power Supply Current         | V <sub>CC</sub> = Max., All V <sub>IN</sub> =                                     | GND, Output Disabled                  |                                       |      | 52       | 70    | mA   |
| V <sub>HYST</sub> | Input Hysteresis             | $T_{amb} = 25^{\circ}C, V_{CC} = 5.$                                              | 0V, V <sub>CM</sub> = 0V              |                                       |      | 30       |       | mV   |
| <sup>t</sup> PLH  | Input to Output              | $T_{amb} = 25^{\circ}C$ , $V_{CC} = 5.0V$ , $C_{L} = 15pF$ , see test cond. below |                                       |                                       |      | 17       | 25    | ns   |
| tPHL.             | Input to Output              | $T_{amb} = 25^{\circ}C$ , $V_{CC} = 5.0V$ , $C_{L} = 15pF$ , see test cond. below |                                       |                                       |      | 17       | 25    | ns   |
| tLZ               | Enable to Output             | $T_{amb} = 25^{\circ}C$ , $V_{CC} = 5.0V$ , $C_{L} = 5pF$ , see test cond. below  |                                       |                                       |      | 20       | 30    | ns   |
| t <sub>HZ</sub>   | Enable to Output             | $T_{amb} = 25^{\circ}C$ , $V_{CC} = 5.0V$ , $C_{L} = 5pF$ , see test cond. below  |                                       |                                       |      | 15       | 22    | ns   |
| tzL               | Enable to Output.            | T <sub>amb</sub> = 25°C, V <sub>CC</sub> = 5.0                                    | 0V, C <sub>L</sub> = 15pF, see test c | ond. below                            |      | 15       | 22    | ns   |
| tzH               | Enable to Output             | T <sub>amb</sub> = 25°C, V <sub>CC</sub> = 5.0                                    | OV, C <sub>L</sub> = 15pF, see test c | ond, below                            |      | 15       | 22    | ns   |

(1) All typical values are  $V_{CC} = 5.0V$ ,  $T_{amb} = 25^{\circ}C$ 





PRELIMINARY DATA

### 12-BIT HIGH SPEED MULTIPLYING D/A CONVERTERS

The AM6012 is an industry standard monolithic 12-bit digital-to analog converter. Complementary current output and high speed multiplying capability make the AM6012 useful in a wide range of applications such as video displays, process control circuitry and fast A/D converters. The 6012 is the first D/A to achieve 12-bit differential linearity without the use of thin film resistors or active trimming. The 6012's unique circuit design insures monotonicity without the precision trimming associated with most other 12-bit DAC architectures.

The AM6012 is packaged in a 20-pin plastic DIP and is SO-20L for surface mounting. Although tested and specified at  $\pm$  15V, the AM6012 works well over a wide range of power supply voltages. Performance is essentially independent of supply voltage over the range of +5 volts, -12 volts to  $\pm$ 18 volts. The AM6012 series guarantees full 12-bit monotonicity for all grades and differential nonlinearity as high as 0.012% (13 bits) for the A grades and 0.025% (12 bits) for the standard grades over the entire temperature range.

Guaranteed monotonicity and low cost make the AM6012 an ideal choice for high volume applications requiring fine local resolution. Typical applications include printer graphics and video displays. These applications need a minimum of 12 bits of resolution, although conformance to an ideal straight line from zero to full scale is less important.

- ALL GRADES 12-BIT MONOTONIC OVER TEMPERATURE
- DIFFERENTAL NONLINEARITY TO ±0.012% (13 BITS) MAX OVER TEMPERATURE (A GRADES)
- 250ns TYPICAL SETTLING TIME
- FULL SCALE CURRENT 4mA
- HIGH SPEED MULTIPLYING CAPABILITY
- TTL/CMOS/ECL/HTL COMPATIBLE
- HIGH OUTPUT COMPLIANCE: -5V TO +10V
- COMPLEMENTARY CURRENT OUTPUTS
- LOW POWER CONSUMPTION: 230mW







### **ELECTRICAL CHARACTERISTICS**

These specifications apply for  $V_S = +15V$ ,  $V_{EE} = -15V$ ,  $I_{REF} = 1.0mA$ , over the operating temperature range unless otherwise specified

|                                      |                                 |                                                                                                |       | AM6012 | ٩     | AM6012 |       |       |       |
|--------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------|-------|--------|-------|--------|-------|-------|-------|
| Param.                               | Description                     | Test Conditions                                                                                | Min.  | Тур.   | Max.  | Min.   | Тур.  | Max.  | Units |
|                                      | Resolution                      |                                                                                                | 12    | 12     | 12    | 12     | 12    | 12    | Bits  |
|                                      | Monotonicity                    |                                                                                                | 12    | 12     | 12    | 12     | 12    | 12    | Bits  |
| D.N.L.                               | Differential<br>Nonlinearity    | Deviation from ideal step size                                                                 | -     | -      | ±.012 | -      | -     | ±.025 | %FS   |
|                                      | Nonlinearity                    |                                                                                                | 13    | -      | -     | 12     | -     | -     | Bits  |
| N.L.                                 | Nonlinearity                    | Deviation from ideal straight line                                                             | -     |        | ±.05  | -      | -     | ±0.05 | %FS   |
| I <sub>FS</sub>                      | Full Scale Current              | $V_{REF} = 10.000V$<br>R <sub>14</sub> = R <sub>15</sub> = 10.000kΩ<br>T <sub>A</sub> = 25°C   | 3.967 | 3.999  | 4.031 | 3.935  | 3.999 | 4.063 | mA    |
| TO                                   | Full Casha Tama Ca              |                                                                                                | -     | ±5     | ±20   | -      | ±10   | ±40   | ppm°C |
| TCIFS                                | Full Scale Temp.Co.             |                                                                                                | -     | ±.0005 | ±.002 |        | ±.001 | ±.004 | %FS°C |
| V <sub>oc</sub>                      | Output Voltage<br>Compliance    | D.N.L. Specification guaranteed<br>over compliance range<br>R <sub>OUT</sub> > 10 megohme typ. | - 5   | -      | + 10  | - 5    | -     | + 10  | v     |
| I <sub>FSS</sub>                     | Full Scale<br>Symmetry          | IFS-IFS                                                                                        | _     | ±0.2   | ±1.0  | _      | ±0.4  | ±2.0  | μΑ    |
| Izs                                  | Zero Scale Current              |                                                                                                | -     | -      | 0.10  | -      | -     | 0.10  | μA    |
| IS                                   | Setting Time                    | To $\pm 1/2$ LSB, all bits ON or OFF, T <sub>A</sub> = 25°C                                    | -     | 250    | 500   | -      | 250   | 500   | nSec  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation<br>Delay - all bits | 50% to 50%                                                                                     | -     | 25     | 50    | -      | 25    | 50    | nSec  |
| COUT                                 | Output Capacitance              |                                                                                                | -     | 20     | _     |        | 20    |       | pF    |
| V <sub>IL</sub>                      | Logic Logic "O"                 |                                                                                                | -     | -      | 0.8   |        | -     | 0.8   | v     |
| VIH                                  | Input<br>Levels Logic "1"       |                                                                                                | 2.0   | _      | _     | 2.0    |       | _     | v     |
| I <sub>IN</sub>                      | Logic Input Current             | $V_{IN} = -5$ to + 18V                                                                         | -     | -      | 40    | -      | -     | 40    | μA    |
| V <sub>IS</sub>                      | Logic Input Swing               | V <sub>EE</sub> = - 15V                                                                        | - 5   | -      | + 18  | - 5    | -     | + 18  | v     |
| IREF                                 | Reference Current<br>Range      |                                                                                                | 0.2   | 1.0    | 1.1   | 0.2    | 1.0   | 1.1   | mA    |
| I <sub>15</sub>                      | Reference Bias<br>Current       |                                                                                                | 0     | - 0.5  | -2.0  | 0      | - 0.5 | -2.0  | μΑ    |

### **APPLICATION INFORMATION**

### FUNCTIONAL DESCRIPTION

The segmented design of the AM6012, shown in the block diagram, insures that there are no significant differential nonlinearities in the transfer characteristic. The eight major carries of the most significant bits are not subject to the gross differential nonlinearities that can occasionally occur in an R-2R type DAC. This advantage is due to the fundamentally different way that the current is handled in an AM6012. In a conventional R-2R type DAC, when the input code is increemented past a major carry, a current representing the new code is substituted for the sum of all the less significant bit currents that were previously on. To avoid any nonlinearities, the two total currents must be extremely well matched. In the case of the MSB major carry in a 12-bit DAC, the match must be better than one part in 2048 to maintain monotonicity. However, in the AM6012, a new current is never substituted for the sum of several smaller ones, but redirected through alternate channels and incremented one step at a time.

For example, consider the MSB carry in an AM6012. In the initial state of 011111111111 as shown in the block diagram, the switches in the segment generator are set in such a way that currents Io, I and I2 are steered directly into the noninverting output IOUT. In addition, a portion of 13 is directed through the 9-bit DAC that is controlled by the 9 least significant bits into IOUT. With the 9LSBs set to "I", all of the 13 current is directed to lour except for the 1/512 that goes to ground through the right-most transistor in the 9-bit DAC. After the input word is changed to 100000000000, the segment decoder switch for I3 will be all the way to the right, the switch for l4 will be in the middle, and all the switches in the 9-bit DAC will be to the left. IOUT will be composed of I0, I1, I2 and I3. None of I4 will be directed into lour until a higher code is reached. In other words, I3 is now steered directly to IOUT instead of being divided by a factor of 511/512 in the 9-bit DAC. Since no major current substitution occurs, there is less chance of a large nonlinearity at this transition than in a comparable R-2R DAC.

#### RELATIVE ACCURACY VS. DIFFERENTIAL NON-LINEARITY

SGS defines relative accuracy as the maximum deviation of the actual, adjusted DAC output from the ideal analog output (a straight line drawn between the lowest code output voltage and the highest code output voltage) for any bit combination. Relative accuracy is often referred to as nonlinearity. The DAC transfer function shown in Figure 1 has a bow that results in a maximum relative accuracy error of 3LSB. This must be distinguished from a differential linearity error. Differential nonlinearity is the measure of the variation in analog value, normalized to full scale, associated with a ILSB change in digital input code.

AM6012 AM6012

For example, for a 4mA full scale output, a change of ILSB in digital input code should result in a  $0.98\mu$ A change in the analog output current (ILSB = 4mA × 1/4096 =  $0.98\mu$ A). If in actual use, however, a ILSB change in the input code results ina change of only  $0.24\mu$ A (1/4LSB) in output current, the differential linearity error would be  $0.74\mu$ A or 3/4LSB.

The AM6012 has very good differential linearity in spite of the porr relative accuracy. Conversely, the DAC of Figure 1 has very good relative accuracy but poor differential linearity. The anomaly in the middle of the transfer function is the result of a positive differential linearity error followed by a negative differential linearity error greater than 1LSB. A negative output step for an increase in digital input code is referred to as nonmonotonic behavior. In general, if a DAC has a differential linearity error specification greater than 1LSB, it may be nonmonotonic at one or more of the major carries. In most case the worst differential linearity error will occur at the MSB transition point.

As noted in the functional description, the 6012's unique design minimizes differential linearity errors at the transition points of the 3MSBs. This results in a tight specification on maximum differential nonlinearity over temperature. Differential linearity is verified on all AM6012s with 100% final testing. In many converter applications, uniform step size (or minimum differential linearity error) is more important than conformance to an ideal straight line. Twelve-bit onverters are usually needed for high resolution rather than high linearity as evidenced by the fact that few transducers are more linear than 0.1%. This is also true in video graphics, where the human eye has difficulty discerning nonlinearity of less than 5%. The AM6012 is especially well suited for these applications since it has inherently low differential linearity error.

### **APPLICATION INFORMATION** (Continued)

Fastest operation can be octained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference, and V<sub>LC</sub> terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is independent of input logic states; 0.1 $\mu$ F capacitors at the supply pins provide full transient protection.

### **REFERENCE AMPLIFIER SETUP**

The AM6012 is a multiplying D/A converter in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to +1.0mA. The full range output current is a linear function of the reference current and is given by:

 $I_{RF} = \frac{4095}{4096} \times 4 \times (I_{REF}) = 3.999 I_{REF},$ 

where IREF = I14

In positive reference applications, an external positive reference voltage forces current through R14 into the VREF(+) terminal (pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to VREF(-) at pin 15. Reference current flows from ground through R14 into VREF(+) as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at pin 15. The voltage at pin 14 is equal to and tracks the voltage at pin 15 due to the high gain of the internal reference amplifier. R15 (nominally equal to R14) is used to cancel bias current errors. (Figure 3).

Bipolar references may be accommodated by offsetting V<sub>REF</sub> or pin 15. The negative commonmode range of the reference amplifier is given by:  $V_{CM} - = V - plus$  (I<sub>REF</sub> × 3k $\Omega$ ) plus 1.8V. The positive common-mode range is V + less 1.23V. When a DC reference is used, a reference bypass capacitor is recommended. A 5.0V TTL logic supply is not recommended as a reference. If a requ-

lated power supply is used as a reference. R14 should be split into two resistors with the junction bypassed to ground with a  $0.1\mu$ F capacitor.

For most applications the tight relationship between IREF and IFS will eliminate the need for trimming IREF. If required, full scale trimming may be accomplished by adjusting the value of R14, or by using a potentiometer for R14.

### MULTIPLYING OPERATION

The AM6012 provides excellent multiplying performance with an extremely linear relationship between IFS and IREF over a range of 1mA to 1 $\mu$ A. Monotonic operation is maintained over a typical range of IREF from 100 $\mu$ A to 1.0mA.

AM601

#### REFERENCE AMPLIFIER COMPENSATION FOR MULTIPLYING APPLICATIONS

AC reference applications will require the reference amplifier to be compensated using a capacitor from pin 16 to V – . The value of this capacitor depends on the impedance presented to pin 14. For R14 values of 1.0, 2.5 and 5 Ok $\Omega$ ; minimum values of CC are 5, 12 and 25 pF. Larger values of R14 require proportionately increased values of CC for proper phase margin (See Figure 4 and 5).

For fastest response to a pulse, low values of R14 enabling small C<sub>C</sub> values should be used. If pin 14 is driven be a high impedance such as a transistor current source, none of the above values will suffice and the amplifier must be heavily compensated which will decrease overall compensated which will decrease overall bandwidth and slew rate. For R14 = 1k $\Omega$  and C<sub>C</sub> = 5pF, the reference amplifier slews at 4mA/ms enabling a transition from IREF = 0 to IREF = 1mA in 250ns.

Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme. This technique provides lowest full scale transition times. An internal clamp allows quick recovery of the reference amplifier from a cutoff (IREF = 0) condition. Full scale transition (0 to 1mA) occurs in 62.5ns when the equivalent impedance at pin 14 is 800 $\Omega$  and C<sub>C</sub> = 0. This yields a reference slew rate of 8mA/ $\mu$ s which is relatively independent of R<sub>IN</sub> and V<sub>IN</sub> values.



### Fig. 4 - Minimum size compensation capacitor ( $I_{FS}\!=\!4mA,~I_{REF}\!=\!1.0mA)$

| R <sub>14(EQ)</sub> (KΩ) | C <sub>C</sub> (pF) |
|--------------------------|---------------------|
| 10                       | 50                  |
| 5                        | 25                  |
| 2                        | 10                  |
| 1                        | 5                   |
| 5                        | 0                   |

Note: A 0.01 µF capacitor is recommended for fixed reference operation.

#### Fig. 5 - Reference Amplifier Frequency response



A6012-11::DI









IREF > PEAK NEGATIVE SWING OF Iin

ECL





VREF (+) MUST BE ABOVE PEAK POSITIVE SWING OF VIN



 $\cap$ 

Ιo

#### 18<sup>I0</sup> RREF RREF Ιo VREF 14 18 14 0 -0 + 5V AM6012 AM6012 4.5K VREF (-) O 39K 0 15 19 15 19 R15 Ιo 10K Fig. 11 - CRT Display Driver +120V DC Q 60V COMMON CRT "X" INPUT "Y" INPUT Ιo Ιo ţ -1ŝv AM6012 -15V AM6012 Ìo Īo A6012-5::LI

#### Fig. 9 - Basic Negative Reference Operation

Fig. 10 - Recommended Full-scale Adjustment Circuit

#### Fig. 12 - 12-BIT High-Speed A/D Converter







PRELIMINARY DATA

### **8-BIT D/A CONVERTERS**

- RELATIVE ACCURACY: ±0.19% ERROR MAXI-MUM (DAC0808)
- FULL SCALE CURRENT MATCH: ±1 LSB TYP
- 7 AND 6-BIT ACCURACY AVAILABLE (DAC0807, DAC0806)
- FAST SETTING TIME: 150 ns TYP
- NONINVERTING DIGITAL INPUTS ARE TTL AND CMOS COMPATIBLE
- HIGH SPEED MULTIPLYING INPUT SLEW RATE: 8 mA/ $\mu$ s
- POWER SUPPLY VOLTAGE RANGE: ±4.5V to ±18V
- LOW POWER CONSUMPTION: 33 mW @ ±5V

The DAC0808 series is an 8-bit monolithic digital-toanalog converter (DAC) featuring a full scale output current settling time of 150 ns while dissipating only 33 mW with  $\pm$ 5V supplies. No reference current (IREF) trimming is required for most applications since the full scale output current is typically  $\pm$ 1 LSB of 255 IREF/256. Relative accuracies of better than

### **BLOCK DIAGRAM**

 $\pm 0.19\%$  assure 8-bit monotonicity and linearity while zero level output current of less than 4  $\mu A$  provides 8-bit zero accuracy for IREF  $\geq 2$  mA. The power supply currents of the DAC0808 series are independent of bit codes, and exhibits essentially constant device characteristics over the entire supply voltage range.

The DAC0808 will interface directly with popular TTL, or CMOS logic levels, and is a direct replacement for the MC1508/MC1408.







### ELECTRICAL CHARACTERISTICS

(V<sub>S</sub>=5V, V<sub>EE</sub> = -15V, V<sub>REF</sub>/R14=2 mA,  $T_A = T_{MIN}$  to  $T_{MAX}$  and all digital inputs at high logic level unless otherwise noted.)

|                                              | Parameter                                                                                                                                                                                                          | Test Conditions                                                                                                                                                | Min.       | Тур.                   | Max.                                       | Unit                               |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|--------------------------------------------|------------------------------------|
| Er                                           | $\begin{array}{c} \mbox{Relative Accuracy (Error Relative to Full Scale I_0) \\ DAC0808L \\ DAC0807LC/D1  (Note 1) \\ DAC0806LC/D1  (Note 1) \\ Settling Time to Within 1/2 LSB \\ (Includes t_{PLH}) \end{array}$ | (Figure 10)<br>T <sub>A</sub> = 25°C (Note 2)<br>(Figure 11)                                                                                                   |            | 150                    | ±0.19<br>±0.39<br>±0.78                    | %<br>%<br>%<br>ns                  |
| t <sub>PLH</sub><br>t <sub>PHL</sub>         | Propagation Delay Time                                                                                                                                                                                             | T <sub>A</sub> =25°C (Figure 11)                                                                                                                               |            | 30                     | 100                                        | ns                                 |
| TCIO                                         | Output Full Scale Current Drift                                                                                                                                                                                    |                                                                                                                                                                |            | ±20                    |                                            | ppm/°C                             |
| MSB<br>V <sub>IH</sub><br>V <sub>IL</sub>    | Digital Input Logic Levels<br>High Level, Logic "1"<br>Low Level, Logic "0"                                                                                                                                        | (Figure 9)                                                                                                                                                     | 2          |                        | 0.8                                        | V <sub>DC</sub><br>V <sub>DC</sub> |
| MSB                                          | Digital Input Current<br>High Level<br>Low Level                                                                                                                                                                   | ( <i>Figure 9</i> )<br>V <sub>IH</sub> = 5V<br>V <sub>IL</sub> = 0.8V                                                                                          |            | 0<br>- 0.003           | 0.040<br>0.8                               | mA<br>mA                           |
| I <sub>15</sub>                              | Reference Input Bias Current<br>Output Current Range                                                                                                                                                               | (Figure 3)<br>(Figure 9)<br>V <sub>EE</sub> = -5V<br>V <sub>EE</sub> = -15V, T <sub>A</sub> = 25°C                                                             | 0          | -1<br>2.0<br>2.0       | -3<br>2.1<br>4.2                           | μA<br>mA<br>mA                     |
| lo                                           | Output Current<br>Output Current, All Bits Low<br>Output Voltage Compliance<br>$V_{EE} = -5V$<br>$V_{EE}$ Below - 10V                                                                                              | $\label{eq:VREF} \begin{array}{l} V_{REF} = 2.000V. \\ R14 = 1000\Omega \\ (Figure \; 9) \\ (Figure \; 9) \\ E_r \leq 0.19\%, \; T_A = 25^\circ C \end{array}$ | 1.9        | 1.99<br>0              | 2.1<br>4<br>- 0.55, + 0.4<br>- 5.0 , + 0.4 | mA<br>μA<br>V<br>V                 |
| SRI <sub>REF</sub>                           | Reference Current Siew Rate<br>Output Current Power Supply<br>Sensitivity                                                                                                                                          | <i>(Figure 14)</i><br>−5V≤V <sub>EE</sub> ≤ − 16.5V                                                                                                            | 4          | 8<br>0.05              | 2.7                                        | mA/μs<br>μA/V                      |
| Power S<br>I <sub>S</sub><br>I <sub>EE</sub> | Supply Current (All Bits Low)                                                                                                                                                                                      | (Figure 9)                                                                                                                                                     |            | 2.3<br>- 4.3           | 22<br>13                                   | mA                                 |
| Power S<br>V <sub>S</sub><br>V <sub>EE</sub> | Supply Voltage Range                                                                                                                                                                                               | T <sub>A</sub> =25°C (Figure 9)                                                                                                                                | 4.5<br>4.5 | 5.0<br>15              | 5.5<br>- 16.5                              | v                                  |
|                                              | Power Dissipation<br>All Bits Low<br>All Bits High                                                                                                                                                                 |                                                                                                                                                                |            | 33<br>106<br>90<br>160 | 170<br>305                                 | mW<br>mW<br>mW<br>mW               |

Note 1: All current switches are tested to guarantee at least 50% of rated current.

Note 2: All bits switched.

Note 3: Range control is not required.

### **Test Circuits**

FIGURE 9. Notation Definitions



.

The resistor tied to pin 15 is to temperature compensate the bias current and may not be necessary for all applications.

DAC0808 DAC0807

806

DACO

$$I_{O} = K \left( \frac{A1}{2} + \frac{A2}{4} + \frac{A3}{8} + \frac{A4}{16} + \frac{A5}{32} + \frac{A6}{64} + \frac{A7}{128} + \frac{A8}{256} \right)$$

where 
$$K \cong \frac{V_{REF}}{R14}$$

and 
$$A_N = "1"$$
 if  $A_N$  is at high level  $A_N = "0"$  if  $A_N$  is at low level

FIGURE 10. Relative Accuracy





#### FIGURE 14. Reference Current Slew Rate Measurement



#### APPLICATION INFORMATION

### CIRCUIT DESCRIPTION

The DAC0808 consists of a reference current amplifier, an R-2R ladder, and eight high-speed current switches. For many applications, only a reference resistor and reference voltage need be added.

The switches are noninverting in operation, therefore a high state on the input turns on the specified output current component. The switch uses current steering for high speed, and a termination amplifier consisting of an active load gain stage with unity gain feedback. The termination amplifier holds the parasitic capacitance of the ladder at a constant voltage during switching and provides a low impedance termination of equal voltage for all legs of the ladder. The R-2R ladder divides the reference amplifier current into binarily-related components, which are fed to the switches. Nota that there is always a remainder current which is equal to the last significant bit. This current is shunted to ground, and the maximum output current is 255/256 of the reference amplifier current, or 1.992 mA for a 2.0 mA reference amplifier current if the NPN current source pair is perfectly matched.

#### REFERENCE AMPLIFIER DRIVE AND COMPEN-SATION

The reference amplifier provides a voltage at pin 14 for converting the reference voltage to a current, and a turn-around circuit or current mirror for feeding the ladder. The reference amplifier input current, 114, must always flow into pin 14, regardless of the setup method or reference voltage polarity.

Connections for a positive voltage are shown in *Fi-gure 12*. The reference voltage source supplies the full current 1<sub>14</sub>. For bipolar reference signals, as in the multiplying mode, R15 can be tied to a negative voltage corresponding to the minimum input level. It is possible to eliminate R15 with only a small sacrifice in accuracy and temperature drift.

The compensation capacitor value must be increased with increases in R14 to maintain proper phase margin; for R14 values of 1, 2.5 and 5 k $\Omega$ , minimum capacitor values are 15,37 and 75 pF. The capacitor may be tied to either VEE or ground, but using VEE increases negative supply rejection.

A negative reference voltage may be used if R14 is grounded and the reference voltage is applied to R15 as shown in *Figure 13*. A high input impedance is the main advantage of this method. Compensation involves a capacitor to V<sub>EE</sub> on pin 16, using the values of the previous paragraph. The negative reference voltage must be at least 3V above the V<sub>EE</sub> supply. Bipolar input signals may be handled by connecting R14 to a positive reference voltage equal to the peak positive input level at pin 15.

When a DC reference voltage is used, capacitive by pass to ground is recommended. The 5V logic supply is not recommended as a reference voltage. If a well regulated 5V supply which drives logic is to be used as the reference, R14 should be decoupled by connecting it to 5V through another resistor and by-passing the junction of the 2 resistors with 0.1  $\mu$ F to ground. For reference voltages greater than 5V, a clamp diode is recommended between pin 14 and ground.

If pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth.

### PROGRAMMABLE GAIN AMPLIFIER OR DIGI-TAL ATTEPUATOR

When used in the multiplying mode can be applied as a digital attenuator. See Figure 15. One advantage of this technique is that if  $R_S = 50$  ohms, no compensation capacitor is needed. The small and large signal band are now identical and are shown in Figure 8C.

The best frequency response is obtained by not allowing  $I_{14}$  to reach zero. However, the high impedance node, pin 16, is clamped to prevent saturation and insure fast recovery when the current through R14 goes to zero. Rs can be set for a  $\pm 1.0$  mA variation in relation to  $I_{14}$ .  $I_{14}$  can never be negative. The output current is always unipolar. The quiescent dc output current level changes with the digital word which makes accoupling necessary.

### CURRENT TO VOLTAGE CONVERSION

Voltage output of a larger magnitude are obtainable with the circuit of fig. 16 which uses an external operational amplifier as a current to voltage converter. This configuration automatically keeps the output of the DAC0808 ground potential and the operational amplifier can generate a positive voltage limited only by its positive supply voltage. Frequency response and setting time are primarily determined by the characteristics of the operational amplifier. In addition, the operational amplifier must be compensated for unity gain, and in some cases over compensation may be desirable.

Note that this configuration results in a positive output voltage only, the magnitude of which is dependent on the digital input. The LM301 can be used in a feedforwerd mode resulting in a full scale setting time on the order of 2.0  $\mu$ s.

#### COMBINED OUTPUT AMPLIFIER AND VOLTA-GE REFERENCE

For many of its applications the DAC0808 requires a reference voltage and an operational amplifier. Normally the operational amplifier is used as a current to voltage converter and its output need only go positive. With the popular LM723 voltage regulator both of these functions are provided in a single package with the added bonus of up to 150 mA output current. See Figure 17. The reference voltage is developed with respect to the negative voltage and appears as a common-mode signal to the reference amplifier in the D-to-A converter. This allows use of its amplifier as a classic current-to-voltage converter with the non-inverting input grounded.

Since  $\pm 15V$  and  $\pm 5.0V$  are normally available in a combination digital-to-analog system, only the -5.0 V need be developed. A resistor divider is sufficiently accurate since the allowable range on pin 5 is from -2.0 to -8.0 volts. The 5.0 kilohm pulldown resistor on the amplifier output is necessary for fast negative transitions.

Full scale output may be increasing  $R_O$  and raising the +15V supply voltage to 35 V maximum. The resistor divider should be altered to comply with the maximum limit of 40 volts across the LM723 C<sub>O</sub> may be decreased to maintain the same  $R_OC_O$  product if maximum speed is desired.

### PROGRAMMABLE POWER SUPPLY

The circuit of figure 17 can be used as a digitally programmed power supply by the addition of thumbwheel switches and a BCD-to-binary converter. The output voltage can be scaled in several ways, including 0 to +25.5 volts in 0.1 – volt increments,  $\pm 10$  mV.

### PANEL METER READOUT

The DAC0808 can be used to read out the status of BCD or binary registers or counters a digital control system. The current output can be used to drive directly an analog panel meter. External meter shunts may be necessary if a meter of less than 20 mA full scale is used. Full scale calibration can be done by adjusting R14 or V<sub>ref</sub> (see fig. 18).

### CHARACTER GENERATOR

In a character generation system fig. 19 one DAC0808 circuit uses a fixed reference voltage and its digital input defines the starting point for a stroke. The second converter circuit has a ramp input for the reference and its digital input defines the slope of the stroke. Note that this approach does not result in a 16-bit D-to-A converter (see Accuracy Section).



IRO





FIGURE 20. Analog product of two digital words (High Speed Operation)



$$V_{0} = -I_{01} R_{0} = \frac{V_{ref}}{R14_{1}} [A] R_{0}$$

$$I_{02} = \frac{[B] |V_{0}|}{R14_{2}} = \frac{[B]}{R14_{2}} \left[ R_{0} \left( \frac{V_{ref}}{R14_{1}} \right) [A] \right]$$
Since  $R_{0} = R14_{2}$  and  $K = \frac{V_{ref}}{R14_{1}}$ 

O2 = K [A] [B] K can be an analog variable

FIGURE 21. Two-digit BCD conversion







### 4A LINEAR DRIVER

- HIGH OUTPUT CURRENT (4A PEAK)
- HIGH CURRENT GAIN (10.000 TYP.)
- OPERATION UP TO ± 20V
- THERMAL PROTECTION
- SHORT CIRCUIT PROTECTION
- OPERATION WITHIN SOA
- HIGH SLEW-RATE (30V/μs)

The L149 is a general purpose power booster in Pentawatt  ${}^{\textcircled{R}}$  package consisting of a quasi-comp

lementary darlington output stage with the associated biasing system and inhibit facility.

The device is particularly suited for use with an operational amplifier inside a closed loop configuration to increase output current.



Pentawatt<sup>®</sup>

**ORDERING NUMBER: L149V** 

### ABSOLUTE MAXIMUM RATINGS

| V,                              | Supply voltage                                | ± 20           | v  |
|---------------------------------|-----------------------------------------------|----------------|----|
| V <sub>i</sub>                  | Input voltage                                 | V <sub>s</sub> |    |
| V <sub>5</sub> - V <sub>4</sub> | Upper power transistor V <sub>CF</sub>        | 4Ŏ             | v  |
| $V_{4} - V_{3}$                 | Lower power transistor V <sub>CE</sub>        | 40             | v  |
| I, Č                            | DC output current                             | 3              | Α  |
| I.                              | Peak output current (internally limited)      | 4              | Α  |
| ν <sub>ινΗ</sub>                | Input inhibit voltage                         | -V, +5         | v  |
|                                 |                                               | -V, -1.5       | v  |
| P <sub>tot</sub>                | Power dissipation at T <sub>case</sub> = 75°C | 25             | w  |
| $T_{stg}, T_j$                  | Storage and junction temperature              | -40 to 150     | °C |

### TEST CIRCUIT





### THERMAL DATA

|                                    |                           | and the second se |      |
|------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| R <sub>th j-case</sub> Thermal res | istance junction-case max | ς 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | °C/W |

### **ELECTRICAL CHARACTERISTICS** ( $T_j = 25^{\circ}C$ , $V_s = \pm 16V$ )

|                    | Parameter                                   | Test conditions                               | Min.  | Typ.  | Max.  | Unit |
|--------------------|---------------------------------------------|-----------------------------------------------|-------|-------|-------|------|
| v <sub>s</sub> .   | Supply voltage                              |                                               |       |       | ± 20  | v    |
| l <sub>d</sub>     | Quiescent drain current                     | V <sub>s</sub> = ± 16V                        |       | 30    |       | mA   |
| l <sub>in</sub>    | Input current                               | V <sub>s</sub> = ± 16V V <sub>i</sub> = 0V    |       | 200   | 400   | μA   |
| h <sub>FE</sub>    | DC current gain                             | V <sub>s</sub> = ± 16V I <sub>o</sub> = 3A    | 6000  | 10000 |       |      |
| Gv                 | Voltage gain                                | V <sub>s</sub> = ± 16V_ i <sub>o</sub> = 1.5A |       | 1     |       | -    |
| V <sub>CEsat</sub> | Saturation voltage<br>(for each transistor) | I <sub>0</sub> = 3A                           |       |       | 3.5   | v    |
| Vos                | Input offset voltage                        | V <sub>s</sub> = ± 16V                        |       |       | 0.3   | v    |
| V <sub>INH</sub>   | Inhibit input voltage                       | ON condition                                  |       |       | ± 0.3 | v    |
|                    | (pins 1–3)                                  | OFF condition                                 | ± 1.8 |       |       | v    |
| R <sub>INH</sub>   | Inhibit input resistance                    |                                               |       | 2.0   |       | KΩ   |
| SR                 | Slew rate                                   |                                               |       | 30    |       | V/µs |
| В                  | Power bandwidth                             | $V_0 = \pm 10V, d = 1\%, R_L = 8\Omega$       |       | 200   |       | KHz  |

### APPLICATION INFORMATION

Fig. 1 - High slew-rate power operational amplifier (SR =  $13V/\mu s$ )







### 3A POWER OPERATIONAL AMPLIFIER

- OUTPUT CURRENT UP TO 3A
- LARGE COMMON-MODE AND DIFFER-ENTIAL MODE RANGES
- SOA PROTECTION
- THERMAL PROTECTION
- ± 18V SUPPLY

The L165 is a monolithic integrated circuit in Pentawatt<sup>®</sup> package, intended for use as power operational amplifier in a wide range of applications, including servo amplifiers and power sup-

plies. The high gain and high output power capability provide superior performance wherever an operational amplifier/power booster combination is required.



### ABSOLUTE MAXIMUM RATINGS

| V,                              | Supply voltage                                | ± 18       | v  |
|---------------------------------|-----------------------------------------------|------------|----|
| V <sub>5</sub> - V <sub>4</sub> | Upper power transistor V <sub>CE</sub>        | 36         | V  |
| $V_{4} - V_{3}$                 | Lower power transistor V <sub>CF</sub>        | 36         | V  |
| Vi                              | Input voltage                                 | V.         |    |
| Vi                              | Differential input voltage                    | ± 15       | V  |
| 1                               | Peak output current (internally limited)      | 3.5        | Α  |
| Ptot                            | Power dissipation at $T_{case} = 90^{\circ}C$ | 20         | w  |
| $T_{stg}, T_j$                  | Storage and junction temperature              | -40 to 150 | °C |

### APPLICATION CIRCUITS

Fig. 1 – Gain > 10



Fig. 2 - Unity gain configuration



٢

### **ELECTRICAL CHARACTERISTICS** (V $_{s}~=~\pm~15V,~T_{j}=25^{\circ}C$ unless otherwise specified)

L165

|                 | Parameter                | Test cond                                                                                            | itions                   | Min.    | Тур.     | Max. | Unit            |
|-----------------|--------------------------|------------------------------------------------------------------------------------------------------|--------------------------|---------|----------|------|-----------------|
| Vs              | Supply voltage           |                                                                                                      |                          | ± 6     |          | ±18  | v               |
| ۱ <sub>d</sub>  | Quiescent drain current  |                                                                                                      |                          |         | 40       | 60   | mA              |
| ۱ <sub>b</sub>  | Input bias current       |                                                                                                      |                          |         | 0.2      | 1    | μΑ              |
| Vos             | Input offset voltage     | V <sub>5</sub> -± 18V                                                                                | - V <sub>s</sub> = ± 18V |         |          | ±10  | mV              |
| I <sub>os</sub> | Input offset current     |                                                                                                      |                          |         | ±20      | ±200 | nA              |
| SR              | Slew-Rate                | G <sub>v</sub> = 10                                                                                  |                          |         | 8        |      | V/µs            |
|                 |                          | G <sub>v</sub> = 1 (°)                                                                               |                          |         | 6        |      | ν/μ5            |
| Vo              | Output voltage swing     | f=1kHz lp<br>lp                                                                                      |                          |         | 27<br>24 |      | V <sub>pp</sub> |
|                 |                          | $f = 10 \text{ kHz}$ $I_p$                                                                           |                          |         | 27<br>23 |      | V <sub>pp</sub> |
| Ri              | Input resistance (pin 1) |                                                                                                      |                          |         | 500      |      | ΚΩ              |
| Gv              | Voltage gain (open loop) | f = 1 KHz                                                                                            |                          |         | 80       |      | dB              |
| e <sub>N</sub>  | Input noise voltage      | D 40 - 40 000                                                                                        |                          |         | 2        |      | μV              |
| i <sub>N</sub>  | Input noise current      | B = 10 to 10 000                                                                                     | ΗZ                       |         | 100      |      | pА              |
| CMR             | Common mode rejection    | R <sub>g</sub> ≤ 10 KΩ G <sub>v</sub>                                                                | = 30 dB                  |         | 70       |      | dB              |
| SVR             | Supply voltage rejection | $R_g = 22 k\Omega$                                                                                   | G <sub>v</sub> = 10      | <u></u> | 60       |      | dB              |
|                 |                          | R <sub>g</sub> = 22 kΩ<br>V <sub>ripple</sub> = 0.5 V <sub>rms</sub><br>f <sub>ripple</sub> = 100 Hz | G <sub>v</sub> = 100     |         | 40       |      | dB              |
| η               | Efficiency               | $f = 1 \text{ kHz}$ $I_p = 1.6$                                                                      | 6A; P <sub>o</sub> = 5W  |         | 70       |      | %               |
|                 |                          | $f = 1 \text{ kHz} \qquad \frac{I_p = 1.6}{I_p = 3A}$                                                | ; P <sub>o</sub> = 18W   |         | 60       |      | %               |
| T <sub>sd</sub> | Thermal shut-down case   | P <sub>tot</sub> = 12W                                                                               |                          |         | 110      |      | ∘c              |
|                 | temperature              | $P_{tot} = 6W$                                                                                       |                          |         | 130      |      |                 |

(°) Circuit of fig. 2



### Fig. 10 - Motor current control circuit with external power transistors ( $I_{motor} > 3.5A$ )

Note: The input voltage level is compatible with L291 (5-BIT D/A converter).

The transfer function is :  $\frac{I_M}{V_i} = \frac{R4}{Rx R3}$ 

### Fig. 11 - High current tracking regulator



A: for  $\pm 18 \le V_i \le \pm 32$ 

Note - V<sub>z</sub> must be chosen in order to verify  $2 V_i - V_z \leq 36V$ 

B: for V<sub>i</sub>  $\leq \pm$  18V

Fig. 12 - Bidirectional speed control of DC motor (Compensation networks not shown)



D1, D2 :  $\begin{cases} V_F \leq 1.2V @ I = 2A \\ trr \leq 500 ns \end{cases}$ 





### ADJUSTABLE VOLTAGE AND CURRENT REGULATOR

- ADJUSTABLE OUTPUT CURRENT UP TO 2A (GUARANTEED UP TO  $T_j = 150^{\circ}C$ )
- ADJUSTABLE OUTPUT VOLTAGE DOWN TO 2.85V
- INPUT OVERVOLTAGE PROTECTION (UP TO 60V, 10ms)
- SHORT CIRCUIT PROTECTION
- OUTPUT TRANSISTOR S.O.A. PROTEC-TION
- THERMAL OVERLOAD PROTECTION
- LOW BIAS CURRENT ON REGULATION PIN
- LOW STANDBY CURRENT DRAIN

The L200 is a monolithic integrated circuit for voltage and current programmable regulation. It is available in Pentawatt<sup>®</sup> package or 4-lead TO-3 metal case. Current limiting, power limiting, thermal shutdown and input overvoltage protection (up to 60V) make the L200 virtually blowout proof. The L200 can be used to replace fixed voltage regulators when high output voltage precision is required and eliminates the need to stock a range of fixed voltage regulators.



### ABSOLUTE MAXIMUM RATINGS

| V.                | DC input voltage                         | 40 V               |
|-------------------|------------------------------------------|--------------------|
| v;                | Peak input voltage (10 ms)               | 60 V               |
| ∆V <sub>i-0</sub> | Dropout voltage                          | 32 V               |
| 10                | Output current                           | internally limited |
| P <sub>tot</sub>  | Power dissipation                        | internally limited |
| T <sub>stg</sub>  | Storage temperature                      | -55 to 150 °C      |
| Top               | Operating junction temperature for L200C | -25 to 150 °C      |
| 22                | for L200                                 | –55 to 150 °C      |
|                   |                                          | 1                  |

### APPLICATION CIRCUITS

Fig. 1 - Programmable voltage regulator with current limiting



### Fig. 2 - Programmable current regulator





| THERMAI                | _ DATA                              |     | TO-3    | Pentawatt ® |
|------------------------|-------------------------------------|-----|---------|-------------|
| R <sub>th j-case</sub> | Thermal resistance junction-case    | max | 4 °C/W  | 3 °C/W      |
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient | max | 35 °C/W | 50 °C/W     |

### ELECTRICAL CHARACTERISTICS (T<sub>amb</sub> = 25°C, unless otherwise specified)

|                                 | Parameter                           | Test conditions                                                                      | Min. | Тур.        | Max.     | Unit   |
|---------------------------------|-------------------------------------|--------------------------------------------------------------------------------------|------|-------------|----------|--------|
| VOLTA                           | GE REGULATION LOOP                  |                                                                                      |      |             |          |        |
| ۱ <sub>d</sub>                  | Quiescent drain current (pin 3)     | V <sub>i</sub> = 20V                                                                 |      | 4.2         | 9.2      | mA     |
| e <sub>N</sub>                  | Output noise voltage                | $V_o^{=} V_{ref}$ $I_o^{\approx} 10 \text{ mA}$<br>B = 1 MHz                         |      | 80          |          | μV     |
| Vo                              | Output voltage range                | I <sub>o</sub> = 10 mA                                                               | 2.85 |             | 36       | v      |
| $\frac{\Delta V_o}{V_o}$        | Voltage load regulation<br>(note 1) | ∆l <sub>o</sub> = 2A<br>∆l <sub>o</sub> = 1.5A                                       |      | 0.15<br>0.1 | 1<br>0.9 | %<br>% |
| $\frac{\Delta V_i}{\Delta V_o}$ | Line regulation                     | V <sub>o</sub> = 5V<br>V <sub>i</sub> = 8 to 18V                                     | 48   | 60          |          | dB     |
| SVR                             | Supply voltage rejection            | $V_0 = 5V$ $I_0 = 500 \text{ mA}$<br>$\Delta V_i = 10 V_{pp}$<br>f = 100 Hz (note 2) | 48   | 60          |          | dB     |

ai

R1

L200

-3 S-2385

2

-(5)

4





Fig. 6 - Quiescent current vs. output current



Fig. 9 - Reference voltage vs. junction temperature



Fig. 7 - Output noise voltage vs. output voltage



Fig. 10 - Voltage load regulation vs. junction temperature



Fig. 8 - Output noise voltage vs. frequency

T; (°C)



Fig. 11 - Supply voltage rejection vs. frequency





#### APPLICATION CIRCUITS

Fig. 19 - Programmable voltage regulator



Fig. 20 – P.C. board and components layout of fig. 19. (1: 1 scale)



Fig. 21 - High current voltage regulator with short circuit protection



Fig. 22 - Digitally selected regulator with inhibit



#### Fig. 23 - Programmable voltage and current regulator







#### APPLICATION CIRCUITS (continued)

#### Fig. 28 - 30W Motor speed control



$$R_3 = \frac{R_1}{R_2} \cdot R_M$$
$$V_M = V_{ref} \cdot (1 + \frac{R_2}{R_1})$$

#### Fig. 29 - Low turn on

.....



#### Fig. 30 - Light controller







PRELIMINARY DATA

### DUAL POWER OPERATIONAL AMPLIFIERS

- OUTPUT CURRENT TO 1A
- OPERATES AT LOW VOLTAGES
- SINGLE OR SPLIT SUPPLY
- LARGE COMMON-MODE AND DIFFER-ENTIAL MODE RANGE
- GROUND COMPATIBLE INPUTS
- LOW SATURATION VOLTAGE
- THERMAL SHUTDOWN

The L272 and L272M are monolithic integrated circuits in powerdip and minidip packages intended for use as power operational amplifiers in a wide range of applications including servo amplifiers and power supplies, compact disc, VCR, etc.

#### ABSOLUTE MAXIMUM RATINGS

The high gain and high output power capability provide superior performance whatever an operational amplifier/power booster combination is required.



| V.               | Supply voltage                                                                       | 28         | v  |
|------------------|--------------------------------------------------------------------------------------|------------|----|
| V,               | Input voltage                                                                        | V.         |    |
| v,               | Differential input voltage                                                           | ± v,       |    |
| l,               | DC output current                                                                    | 1          | А  |
| l <sub>p</sub>   | Peak output current (non repetitive)                                                 | 1.5        | А  |
| P <sub>tot</sub> | Power dissipation at $T_{amb} = 80^{\circ}C$ (L272), $T_{amb} = 50^{\circ}C$ (L272M) | 1          | W  |
|                  | $T_{case} = 75^{\circ}C (L272)$                                                      | 5          | W  |
| $T_{stg}, T_j$   | Storage and junction temperature                                                     | -40 to 150 | °C |

#### **BLOCK DIAGRAM**





## **ELECTRICAL CHARACTERISTICS** ( $V_s = 24V$ , $T_{amb} = 25^{\circ}C$ unless otherwise specified)

| Parameter       |                                       | Test Conditions                                             |                                                                                      | Min. | Тур.           | Max. | Unit           |
|-----------------|---------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|------|----------------|------|----------------|
| Vs              | Supply voltage                        |                                                             |                                                                                      | 4    |                | 28   | v              |
| ۱ <sub>s</sub>  | Quiescent drain current               | $V_0 = \frac{V_s}{2}$                                       | V <sub>s</sub> = 24V                                                                 |      | 8              | 12   | mA             |
|                 |                                       | 2                                                           | $V_s = 24V$<br>$V_s = 12V$                                                           |      | 7.5            | 11   | mA             |
| ۱ <sub>b</sub>  | Input bias current                    |                                                             |                                                                                      |      | 0.3            | 2.5  | μA             |
| V <sub>os</sub> | Input offset voltage                  |                                                             |                                                                                      |      | 15             | 60   | mV             |
| I <sub>os</sub> | Input offset current                  |                                                             |                                                                                      |      | 50             | 250  | mA             |
| SR              | Slew rate                             |                                                             |                                                                                      |      | 1              |      | V/µs           |
| в               | Gain-bandwidth product                |                                                             |                                                                                      |      | 350            |      | KHz            |
| R               | Input resistance                      |                                                             |                                                                                      | 500  |                |      | ΚΩ             |
| Gv              | O.L. voltage gain                     | f = 100Hz                                                   |                                                                                      | 60   | 70             |      | dB             |
|                 |                                       | f = 1KHz                                                    |                                                                                      |      | 50             |      | dB             |
| <sup>e</sup> N  | Input noise voltage                   | B = 20KHz                                                   |                                                                                      |      | 10             |      | μ∨             |
| I <sub>N</sub>  | Input noise current                   | B = 20KHz                                                   |                                                                                      |      | 200            |      | pА             |
| CRR             | Common Mode rejection                 | f = 1KHz                                                    |                                                                                      | 60   | 75             |      | dB             |
| SVR             | Supply voltage rejection              | f = 100Hz<br>R <sub>G</sub> = 10KΩ<br>V <sub>R</sub> = 0.5V | $V_{s} = 24V$ $V_{s} = \pm 12V$ $V_{s} = \pm 6V$                                     | 54   | 70<br>62<br>56 |      | dB<br>dB<br>dB |
| v <sub>o</sub>  | Output voltage swing                  |                                                             | I <sub>p</sub> = 0.1A<br>I <sub>p</sub> = 0.5A                                       | 21   | 23<br>22.5     |      | v<br>v         |
| Cs              | Channel separation                    | f = 1KHz; R <sub>L</sub> =                                  | 10 $\Omega$ ; G <sub>V</sub> = 30dB<br>V <sub>s</sub> = 24V<br>V <sub>s</sub> = ± 6V |      | 60<br>60       |      | dB<br>dB       |
| d               | Distortion                            | f = 1KHz<br>V <sub>s</sub> = 24V                            | G <sub>v</sub> = 30dB<br>R∟ = ∞                                                      |      | 0.5            |      | %              |
| т <sub>sd</sub> | Thermal shutdown junction temperature |                                                             |                                                                                      |      | 145            |      | °C             |



#### APPLICATION SUGGESTION

#### NOTE

In order to avoid possible instability occurring into final stage the usual suggestions for the linear power stages are useful, as for instance: - layout accuracy;

- A 100nF capacitor corrected between supply pins and ground;
- boucherot cell (0.1 to  $0.2\mu F$  +1 $\Omega$  series) between outputs and ground or across the load.





 $V_{S1}$  = logic supply voltage Must be  $V_{S2} > V_{S1}$ E1, E2 = logic inputs

#### Fig. 10 - Servocontrol for compact-disc



Fig. 11 - Compact-disc motor driver (1/2 section)







### TACHOMETER CONVERTER

The L290, a monolithic LSI circuit a 16-lead dual in-line plastic package, is intended for use with the L291 and L292 which together from a complete **3-chip DC motor positioning system** for applications such as carriage/daisy-wheel position control in typewriters.

The L290/1/2 system can be directly controlled by a microprocessor. The L290 integrates the following functions:

- tacho voltage generator (F/V converter)
- reference voltage generator
- position pulse generator



DIP-16 Plastic (0.4)

**ORDERING NUMBER: L290B** 

#### ABSOLUTE MAXIMUM RATINGS

| V <sub>s</sub> Supply voltage                                      | ± 15        | v  |
|--------------------------------------------------------------------|-------------|----|
| V <sub>1</sub> (FTA, FTB, FTF) Input signals                       | ± 7         | v  |
| $P_{tot}$ Total power dissipation $T_{amb} = 70^{\circ}C$          | . 1         | W  |
| T <sub>stg</sub> , T <sub>j</sub> Storage and junction temperature | -40 to +150 | °C |

#### SYSTEM BLOCK DIAGRAM





### **TEST CIRCUIT**



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     | 1   |    |      |

# **ELECTRICAL CHARACTERISTICS** (Refer to the test circuit, S in (A), $V_s = \pm 12V$ , $T_{amb} = 25^{\circ}C$ unless otherwise specified)

|                | Parameters              | Test conditions        | Min. | Тур. | Max. | Unit |
|----------------|-------------------------|------------------------|------|------|------|------|
| Vs             | Supply voltage          |                        | ±10  |      | ±15  | v    |
| ۱ <sub>d</sub> | Quiescent drain current | V <sub>s</sub> = ± 15V |      | 13   | 20   | mA   |

#### **INPUT AMPLIFIERS** (A<sub>1</sub> and A<sub>2</sub>)

| <b>FTA, FTB</b> | Input signal from encoder<br>(pin 1, 16) | f <sub>max</sub> = 20 KHz             | ±0.4 |      | ±0.6 | Vp |
|-----------------|------------------------------------------|---------------------------------------|------|------|------|----|
| V <sub>os</sub> | Output offset voltage<br>(pin 2, 15)     | FTA = FTB = 0V                        |      |      | ± 55 | mV |
| ۱ <sub>b</sub>  | Input bias current (pin 1, 16)           |                                       |      | 0.15 |      | μA |
| Gv              | Voltage gain                             | f = 10 KHz FTA=FTB=±0.6V <sub>p</sub> | 22   | 23   | 24   | dB |
| Vo              | Output voltage swing<br>(pin 2, 15)      | FTA= FTB= ± 1 V <sub>p</sub>          | ±9.5 |      |      | v  |



#### WAVEFORMS (Neglecting threshold voltage level of the comparators)



SYSTEM DESCRIPTION : refer to the L292 data sheet



### 5 BIT - D/A CONVERTER AND POSITION AMPLIFIER

The L291, a monolithic LSI circuit in a 16-lead dual in-line plastic package, is intended for use with the L290 and L292 to form a complete **3 chip DC motor positioning system for** applications such as carriage/daisy-wheel position control in typewriters.

The L290/291/292 system can be directly controlled by a microprocessor.

The L291 integrates the following functions:

- 5 bit D/A converter (½ LSB max linearity error);
- error amplifier;
- position amplifier.



ORDERING NUMBER: L291B

#### **ABSOLUTE MAXIMUM RATINGS**

| Vs                                | Supply voltage                                  | ± 15       | v  |
|-----------------------------------|-------------------------------------------------|------------|----|
| P <sub>tot</sub>                  | Total power dissipation $T_{amb} = 70^{\circ}C$ | 1          | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                | -40 to 150 | °C |

#### SYSTEM BLOCK DIAGRAM





#### TEST CIRCUIT



#### THERMAL DATA

|                                                           | ····· |    | ······ |
|-----------------------------------------------------------|-------|----|--------|
| R <sub>th j-amb</sub> Thermal resistance junction-ambient | max   | 80 | °C/W   |

# **ELECTRICAL CHARACTERISTICS** (Refer to the circuit, S1 and S2 in (a), $V_s=\pm$ 12V, $T_{amb}=25^\circ C,$ unless otherwise specified)

|                | Parameters              | Test conditions | Min. | Тур. | Max. | Unit |
|----------------|-------------------------|-----------------|------|------|------|------|
| Vs             | Supply voltage          |                 | ± 10 |      | ± 15 | v    |
| ۱ <sub>d</sub> | Quiescent drain current |                 |      | 6.5  | 10   | mA   |

#### POSITION AMPLIFIER

| Vstrob         | e Enable voltage level           | V_ (S in (a)) *                                                        | 0   | 0.8  | v  |
|----------------|----------------------------------|------------------------------------------------------------------------|-----|------|----|
|                |                                  | V <sub>H</sub> (S in (b)) *                                            | 2.4 | +Vs  | v  |
| Vos            | Output offset voltage (pin 16)   | V <sub>strobe</sub> = V <sub>L</sub> ; G <sub>v</sub> = 20 dB          |     | ± 50 | mV |
| ۱ <sub>b</sub> | Input bias current (pin 15)      | V <sub>strobe</sub> = V <sub>L</sub>                                   |     | 0.3  | μA |
| Vo             | Output voltage swing (pin 16)    | V <sub>strobe</sub> =V <sub>L</sub> ; S2 in(b); V <sub>s</sub> =±10.8V | ± 9 |      | v  |
| VR             | Residual output voltage (pin 16) | V <sub>strobe</sub> = V <sub>H</sub>                                   |     | ± 20 | mV |

\* See block diagram and the note for Position Amplifier. 379

#### D/A Converter

The L291 contains a 5-bit D/A converter accepting a binary code and generating a bipolar output current, the polarity of which depends on the SIGN input. The amplitude of the output current is a multiple of a reference current  $I_{ref}$ .

The maximum output current is

$$I_{FS} = \pm \frac{31}{16} I_{ref}$$

The following table shows the value of  ${\rm I}_{\rm o}$  for different input codes. Note that the input bits are active low.

|      | DIGITAL INPUT WORD |     |     |     |            | Output Current                                        |  |
|------|--------------------|-----|-----|-----|------------|-------------------------------------------------------|--|
| SIGN | SC5<br>MSB         | SC4 | SC3 | SC2 | SC1<br>LSB | Ι <sub>ο</sub>                                        |  |
| L    | L                  | L   | L   | L   | L          | $-\frac{31}{16}I_{ref}$ $-\frac{1}{16}I_{ref}$        |  |
| L    | н                  | н   | н   | н   | L          | $-\frac{1}{16}I_{ref}$                                |  |
| x    | н                  | н   | н   | н   | н          | О                                                     |  |
| н    | н                  | н   | н   | н   | L          | + <u>1</u><br>16                                      |  |
| н    | L                  | L   | L   | L   | L          | $+ \frac{1}{16} I_{ref}$<br>+ $\frac{31}{16} I_{ref}$ |  |

This D/A converter has a maximum linearity error equal to  $\pm$  1/2 LSB (or  $\pm$  1.61% Full Scale); that guarantees its monotonicity.

indifferentlowhigh

#### Error Amplifier

In order to have a good stability, the Error Amplifier must work with a closed loop gain greater or equal than 20 dB.

#### **Position Amplifier**

It is inserted by means of the strobe signal, TTL and microprocessor compatible. Its output is connected to pin 16 when  $V_{strobe} = Low$ ; pin 16 is grounded for  $V_{strobe} = High$ .

#### SYSTEM DESCRIPTION: refer to the L292 data sheet.





### SWITCH-MODE DRIVER FOR DC MOTORS

The L292 is a monolithic LSI circuit in 15-lead Multiwatt<sup>®</sup> package. It is intended for use, together with L290 and L291, as a complete **3-chip motor positioning system** for applications such as carriage/daisy-wheel position control in typewrites.

The L290/1/2 system can be directly controlled by a microprocessor. The outstanding characteristics of the L292 are :

- Driving capability: 2A, 36V, 30KHz

ABSOLUTE MAXIMUM RATINGS

- 2 Logic chip enable
- External loop gain adjustment

- Single power supply (18 to 36V)
- Input signal symmetric to ground
- Thermal protection



| V <sub>s</sub>   | Power supply                                       | 36                               | V  |
|------------------|----------------------------------------------------|----------------------------------|----|
| V <sub>1</sub>   | Input voltage                                      | $-15 \text{ to } + \text{V}_{s}$ | V  |
| Vinhibit         | Inhibit voltage                                    | 0 to V <sub>s</sub>              | V  |
| I <sub>o</sub>   | Output current                                     | 2.5                              | А  |
| P <sub>tot</sub> | Total power dissipation $(T_{case} = 75^{\circ}C)$ | 25                               | w  |
| T <sub>stg</sub> | Storage and junction temperature                   | -40 to +150                      | °C |

#### BLOCK DIAGRAM AND TEST CIRCUIT





#### SYSTEM DESCRIPTION

The L290, L291 and L292 are intended to be used as a 3-chip microprocessor controlled positioning system. These devices may be used separately – particularly the L292 motor driver – but since they will usually be used together, a description of a typical L290/1/2 system follows.

#### Fig. 1 - System block diagram



The system operates in two modes to achieve high-speed, high-accuracy positioning.

Speed commands for the system originate in the microprocessor. It is continuously updated on the motor position by means of pulses from the L290 tachometer chip, which in turn gets its information from the optical encoder. From this basic input, the microprocessor computes a 5-bit control word that sets the system speed dependent on the distance to travel.

When the motor is stopped and the microprocessor orders it to a new position, the system operates initially in an open-loop configuration as there is no feedback from the tachometer generator. Therefore maximum current is fed to the motor. As maximum speed is reached, the tachometer chip output backs off the processor signal thus reducing accelerating torque.

The motor continues to run at top speed but under closed-loop control.

As the target position is approached, the microprocessor lowers the value of the speed-demand word; this reduces the voltage at the main summing point, in effect braking the motor. The braking is applied progressively until the motor is running at minimum speed.

At that time, the microprocessor orders a switch to the position mode, (strobe signal at pin 8 of L291) and within 3 to 4 ms the L292 drives the motor to a null position, where it is held by electronic "detenting".

#### SYSTEM DESCRIPTION (continued)

The ERRV signal (from pin 1, L291) is fed to pin 6 of the final chip, the L292 H-bridge motor-driver. This input signal is bidirectional so it must be converted to a positive signal because the L292 uses a single supply voltage. This is accomplished by the first stage – the level shifter, which uses an internally generated 8V reference.

This same reference voltage supplies the triangle wave oscillator whose frequency is fixed by the external RC network ( $R_{20}$ ,  $C_{17}$  - pins 11 and 10) where:

$$f_{osc} = \frac{1}{2RC}$$
 (with  $R \ge 8.2 \text{ K}\Omega$ )

The oscillator determines the switching frequency of the output stage and should be in the range 1 to 30 KHz.

Motor current is regulated by an internal loop in the L292 which is performed by the resistors  $R_{18}$ ,  $R_{19}$  and the differential current sense amplifier, the output of which is filtered by an external RC network and fed back to the error amplifier.

The choice of the external components in these RC network (pins 5, 7, 9) is determined by the motor type and the bandwidth requirements. The values shown in the diagram are for a  $5\alpha$ , 5 mH motor. (See L292 Transfer Function Calculation in Application Information).

The error signal obtained by the addition of the input and the current feedback signals (pin 7) is used to pulse width modulate the oscillator signal by means of the comparator. The pulse width modulated signal controls the duty cycle of the H-bridge to give an output current corresponding to the L292 input signal.

The interval between one side of the bridge switching off and the other switching on,  $\tau$ , is programmed by C<sub>17</sub> in conjunction with an internal resistor R<sub> $\tau$ </sub>.

This can be found from:

Fig. 2

$$\tau = R_{\tau} \cdot C_{pin \ 10}$$
. (C<sub>17</sub> in the diagram)

Since  $R_{\tau}$  is approximately 1.5 K $_{\Omega}$  and the recommended  $\tau$  to avoid simultaneous conduction is 2.5  $\mu$ s  $C_{pin 10}$  should be around 1.5 nF.

The current sense resistors  $R_{18}$  and  $R_{19}$  should be high precision types (maximum tolerance  $\pm 2\%$ ) and the recommended value is given by:

$$R_{max} \cdot I_{o max} \leq 0.44V$$

It is possible to synchronize two L292's, if desired, using the network shown in fig. 2.



Finally, two enable inputs are provided on the L292 (pins 12 and 13-active low and high respectively).



#### APPLICATION INFORMATION

This section has been added in order to help the designer for the best choise of the values of external components.



The schematic diagram used for the Laplace analysis of the system is shown in fig. 6.

Fig. 6



$$\begin{split} R_{S1} &= R_{S2} = R_{S} \text{ (sensing resistors)} \\ \frac{1}{R_{4}} &= 2.5 \cdot 10^{-3} \ \Omega \text{ (current sensing amplifier transconductance)} \\ L_{M} &= \text{Motor inductance} \\ R_{M} &= \text{Motor resistance} \\ I_{M} &= \text{Motor current} \\ G_{mo} &= \frac{I_{M}}{V_{TH}} \Big|_{S} = 0 \quad \begin{array}{c} \text{(DC transfer function from the input of the comparator (V_{TH}) to the motor current} \\ \text{(IC transfer function from the input of the comparator (V_{TH}) to the motor current} \\ \end{array}$$

#### APPLICATION INFORMATION (continued)

#### **Closed-loop system step response**

#### a) Small-signals analysis.

The transfer function (3) can be written as follows:

$$\frac{I_{M}}{V_{I}}(s) = \frac{0.044}{R_{s}} \frac{1 + \frac{s}{2 \xi \omega_{0}}}{1 + \frac{2 \xi s}{\omega_{0}} + \frac{s^{2}}{\omega_{0}^{2}}}$$
(7)

where:  $\omega_{o} = \sqrt{\frac{G_{mo} R_{s}}{R_{A} C R_{F} C_{F}}}$ 

is the cutoff frequency

$$\xi = \sqrt{\frac{R_4C}{4 R_F C_F G_{mo} R_s}}$$
 is the dumping factor

By choosing the  $\xi$  value, it is possible to determine the system response to an input step signal. Examples:

 $1)\xi = 1$ from which

$$I_{M}(t) = \frac{0.044}{R_{s}} \left[ 1 - e^{-\frac{t}{2R_{F}C_{F}}} \left(1 + \frac{t}{4R_{F}C_{F}}\right) \right] \cdot V_{i}$$

(where  $V_i$  is the amplitude of the input step).

2) 
$$\xi = \frac{1}{\sqrt{2}}$$
 from which  
 $I_{M}(t) = \frac{0.044}{R_{s}} (1 - \cos \frac{t}{2R_{F}C_{F}} e^{-\frac{t}{2R_{F}C_{F}}})V_{i}$  OA

From fig. 9, it is possible to verify that the L292 works in "closed-loop" conditions during the entire motor current rise-time: the voltage at pin 7 (inverting input of the error amplifier) is locked to the reference voltage V<sub>R</sub>, present at the non-inverting input of the same amplifier.

The previous linear analysis is correct for this example.

Decreasing the  $\xi$  value, the rise-time of the current decreases. But for a good stability, from relationship (6), the minimum value of  $\xi$  is:

$$\xi_{\min} = \frac{1}{2\sqrt[4]{2}}$$

 $= 100 \mu s/div.$ with  $V_1 = 1.5$  Vp.

Fig. 8 - Small signal step response (normalized amplitude vs.  $t/R_FC_F$ ) 1.2 ξ=1/√2 0.9 0.6 0.3 0 3 12 15 18

Fig. 9 - Motor current and pin 7 voltage waveforms (application of fig. 5). Small signal response



(phase margin =  $45^{\circ}$ )



#### **APPLICATION INFORMATION** (continued)

Example:

a) Data

- $\begin{array}{rl} \mbox{ Motor characteristics : } & L_M = 5\mbox{ mH} \\ & R_M = 5\mbox{ } \Omega \\ & L_M/R_M = 1\mbox{ msec} \end{array}$   $\mbox{ Voltage and current characteristics: } \\ & V_s = 20V \qquad I_M = 2A \qquad V_1 = 9.1V \end{array}$ 
  - Closed loop bandwidth: 3 kHz.
- b) Calculation From relationship (4):

$$R_{s} = \frac{0.044}{I_{M}} V_{I} = 0.2\Omega$$

and from (1):

$$G_{\rm mo} = \frac{2 \, V_{\rm s}}{R_{\rm M} \, V_{\rm R}} = 1 \, \Omega^{-1}$$

- RC = 1 msec [ from expression (2) ].

Assuming 
$$\xi = 1/\sqrt{2}$$
; from (7) follows:  
 $\xi^2 = \frac{1}{2} = \frac{400 \text{ C}}{4 \text{ R}_{\text{F}}\text{C}_{\text{F}} \cdot 0.2}$ 

- The cutoff frequency is:

$$f_T = \frac{143 \cdot 10^{-3}}{R_F C_F} = 3 \text{ kHz}$$

c) Summarising  $-RC = 1 \cdot 10^{-3} \sec -\frac{1000 \text{ C}}{\text{R}_{\text{F}} \text{ C}_{\text{F}}} = 1$  $-R_{\text{F}} \text{C}_{\text{F}} \cong 47 \,\mu\text{s}$  $\left.\begin{array}{c} C = 47 \text{ nF} \\ R = 22 \text{ K}\Omega \\ For R_{\text{F}} = 510 \,\Omega \rightarrow C_{\text{F}} = 92 \text{ nF} \end{array}\right\}$ 





### PUSH-PULL FOUR CHANNEL DRIVERS

- OUTPUT CURRENT 1A PER CHANNEL
- PEAK OUTPUT CURRENT 2A PER CHAN-NEL (NON REPETITIVE)
- INHIBIT FACILITY
- HIGH NOISE IMMUNITY
- SEPARATE LOGIC SUPPLY
- OVERTEMPERATURE PROTECTION

The L293 and L293E are quad push-pull drivers capable of delivering output currents to 1A per channel. Each channel is controlled by a TTLcompatible logic input and each pair of drivers (a full bridge) is equipped with an inhibit input which turns off all four transistors. A separate supply input is provided for the logic so that it may be run off a lower voltage to reduce dissipation.

Additionally, the L293E has external connection of sensing resistors, for switchmode control.

The L293 and L293E are packaged in 16 and 20pin plastic DIPs respectively; both use the four center pins to conduct heat to the printed circuit board.



#### ABSOLUTE MAXIMUM RATINGS

| V.               | Supply voltage                                             | 36         | v  |
|------------------|------------------------------------------------------------|------------|----|
| √ <sub>ss</sub>  | Logic supply voltage                                       | 36         | v  |
| Vi               | Input voltage                                              | 7          | v  |
| Vinh             | Inhibit voltage                                            | 7          | v  |
| lout             | Peak output current (non-repetitive $t = 5ms$ )            | 2          | А  |
| P <sub>tot</sub> | Total power dissipation at T <sub>ground-pins</sub> = 80°C | 5          | W  |
| $T_{stg}, T_j$   | Storage and junction temperature                           | -40 to 150 | °C |

DC motor control



**Bidirectional DC motor control** 



SCHEMATIC DIAGRAM



 $\odot$  Pins of L293 ( ) Pins of L293E

397



#### TRUTH TABLE

| V <sub>i</sub> (each channel) | v <sub>o</sub> | V <sub>inh.</sub> (°°) |
|-------------------------------|----------------|------------------------|
| н                             | н              | н                      |
| L                             | L              | н                      |
| н                             | X (°)          | L                      |
| L                             | X (°)          | L                      |

(°) High output impedance.

(°°) Relative to the considerate channel.

Fig. 1 - Switching times



## Fig. 2 - Saturation voltage vs. output current



#### Fig. 5 – Quiescent logic supply current vs. logic supply voltage



Fig. 3 - Source saturation voltage vs. ambient temperature



### Fig. 6 - Output voltage vs. input voltage



#### Fig. 4 – Sink saturation voltage vs. ambient temperature



Fig. 7 - Output voltage vs. inhibit voltage





### APPLICATION INFORMATION (continued)

Fig. 11 - Stepping motor driver with phase current control and short circuit protection



D1 to D8 :  $\left\{ \begin{array}{l} V_F \leqslant 1.2 V @ \ \ I = 300 \ mA \\ trr \leqslant 200 \ ns \end{array} \right.$ 





### PUSH-PULL FOUR CHANNEL/DUAL H-BRIDGE DRIVER

- 600mA OUTPUT CURRENT CAPABILITY PER CHANNEL
- 1.2A PEAK OUTPUT CURRENT (NON) REPETITIVE) PER CHANNEL
- ENABLE FACILITY
- OVERTEMPERATURE PROTECTION
- LOGICAL "0" INPUT VOLTAGE UP TO 1.5V (HIGH NOISE IMMUNITY)
- SEPARATE HIGH VOLTAGE POWER SUP-PLY (UP TO 44V)

The L293C is a monolithic high voltage, high current integrated circuit four channel driver in a 20 pin DIP. It is designed to accept standard TTL or DTL input logic levels and drive inductive loads (such as relays, solenoids, DC and stepping motors) and switching power transistors. The device may easily be used as a dual H-bridge driver: separate chip enable and high voltage power supply pins are provided for each Hbridge. In addition, a separate power supply is provided for the logic section of the device.

The L293C is assembled in a 20 lead plastic package which has 4 center pins connected together and used for heatsinking.





#### **BLOCK DIAGRAM**

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 403 12/86

**ELECTRICAL CHARACTERISTICS** (For each channel,  $V_S = 24V$ ,  $V_{SS} = 5V$ ,  $T_{amb} = 25^{\circ}$ C, unless otherwise specified)

L293C

|                         | Parameter                                             | Test Conditions                                             | Min,            | Тур. | Max.            | Unit |
|-------------------------|-------------------------------------------------------|-------------------------------------------------------------|-----------------|------|-----------------|------|
| Vs                      | Supply voltage (pin 9, 10)                            |                                                             | V <sub>SS</sub> |      | 44              | v    |
| V <sub>SS</sub>         | Logic supply voltage (pin 20)                         |                                                             | 4.5             |      | 7               | v    |
| ۱ <sub>S</sub>          | Total quiescent supply current (pin 9, 10)            | V <sub>i</sub> = L; I <sub>o</sub> = 0; V <sub>EN</sub> = H |                 | 2    | 6               |      |
|                         | (pin 9, 10)                                           | V <sub>i</sub> = H; I <sub>o</sub> = 0; V <sub>EN</sub> = H |                 | 16   | 24              | mA   |
|                         |                                                       | V <sub>EN</sub> = L                                         |                 |      | 4               |      |
| Iss                     | Total quiescent logic supply current (pin 20)         | V <sub>i</sub> = L; I <sub>o</sub> = 0; V <sub>EN</sub> = H |                 | 44   | 60              |      |
|                         |                                                       | $V_{i} = H; I_{o} = 0; V_{EN} = H$                          |                 | 16   | 22              | mA   |
|                         |                                                       | V <sub>EN</sub> = L                                         |                 | 16   | 24              |      |
| VIL                     | Input low voltage<br>(pin 2, 8, 12, 19)               |                                                             | -0.3            |      | 1.5             | v    |
| V <sub>IH</sub>         | Input high voltage<br>(pin 2, 8, 12, 19)              |                                                             | 2.3             |      | V <sub>SS</sub> | v    |
| ηL                      | Low voltage input current<br>(pin 2, 8, 12, 19)       | V <sub>i</sub> = 1.5V                                       |                 |      | - 10            | μA   |
| IIH                     | High voltage input current<br>(pin 2, 8, 12, 19)      | $2.3V \leq V_{\rm I} \leq V_{\rm SS} - 0.6V$                |                 | 30   | 100             | μA   |
| VENL                    | Enable low voltage (pin 1, 11)                        | }                                                           | -0.3            |      | 1.5             | v    |
| VENH                    | Enable high voltage (pin 1, 11)                       |                                                             | 2.3             |      | V <sub>SS</sub> | v    |
| IENL                    | Low voltage enable current<br>(pin 1, 11)             | V <sub>ENL</sub> = 1.5V                                     |                 | -30  | - 100           | μA   |
| IEN H                   | High voltage enable current<br>(pin 1, 11)            | 2.3V ≤ VENH ≤ V <sub>ss</sub> -0.6                          |                 |      | ± 10            | μA   |
| V <sub>CE (sat)</sub> H | Source output saturation voltage (pins 3, 7, 13, 18)  | I <sub>0</sub> = -0.6A                                      |                 | 1.4  | 1.8             | v    |
| V <sub>CE (sat</sub> )∟ | Sink output saturation voltage<br>(pins 3, 7, 13, 18) | I <sub>0</sub> = +0.6A                                      |                 | 1.2  | 1.8             | v    |
| t <sub>r</sub>          | Rise time (*)                                         | 0.1 to 0.9 V <sub>o</sub>                                   |                 | 250  |                 | ns   |
| t <sub>f</sub>          | Fall time (*)                                         | 0.9 to 0.1 V <sub>o</sub>                                   |                 | 250  |                 | ns   |
| ton                     | Turn-on <sup>*</sup> delay (*)                        | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                    |                 | 750  |                 | ns   |
| t <sub>off</sub>        | Turn-off delay (*)                                    | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                    |                 | 200  |                 | ns   |

(\*) See switching times diagram



L293D

PRELIMINARY DATA

### PUSH-PULL FOUR CHANNEL DRIVER WITH DIODES

- 600mA OUTPUT CURRENT CAPABILITY PER CHANNEL
- 1.2A PEAK OUTPUT CURRENT (NON RE-PETITIVE) PER CHANNEL
- ENABLE FACILITY
- OVERTEMPERATURE PROTECTION
- LOGICAL "0" INPUT VILTAGE UP TO 1.5V (HIGH NOISE IMMUNITY)
- INTERNAL CLAMP DIODES

The L293D is a monolithic integrated high voltage, high current four channel driver designed to accept standard DTL or TTL logic levels and drive inductive loads (such as relays solenoides, DC and stepping motors) and switching power transistors. To simplify use as two bridges each pair of channels is equipped with an enable input. A separate supply input is provided for the logic, allowing operation at a lower voltage and internal clamp diodes are included.

This device is suitable for use in switching applications at frequencies up to 5 kHz.

The L293D is assembled in a 16 lead plastic package which has 4 center pins connected together and used for heatsinking.



#### BLOCK DIAGRAM



**ELECTRICAL CHARACTERISTICS** (For each channel,  $V_s$  = 24V,  $V_{ss}$  = 5V,  $T_{amb}$ = 25°C, unless otherwise specified)

Non Contraction

L293D

|                     | Parameter                                            | Test condition                                            | Min.            | Тур. | Max.            | Unit |
|---------------------|------------------------------------------------------|-----------------------------------------------------------|-----------------|------|-----------------|------|
| Vs                  | Supply voltage (pin 8)                               |                                                           | V <sub>ss</sub> |      | 36              | v    |
| V <sub>ss</sub>     | Logic supply voltage (pin 16)                        |                                                           | 4.5             |      | 36              | V    |
| ۱ <sub>s</sub>      | Total quiescent supply                               | V <sub>i</sub> = L I <sub>o</sub> = 0 V <sub>en</sub> = H |                 | 2    | 6               |      |
|                     | current (pin 8)                                      | V <sub>i</sub> = H I <sub>o</sub> ≈ 0 V <sub>en</sub> = H |                 | 16   | 24              | mA   |
|                     |                                                      | V <sub>en</sub> = L                                       |                 |      | 4               | ]    |
| I <sub>ss</sub>     | Total quiescent logic supply                         | V <sub>i</sub> = L I <sub>o</sub> = 0 V <sub>en</sub> = H |                 | 44   | 60              |      |
|                     | current (pin 16)                                     | V <sub>i</sub> = H I <sub>o</sub> = Ū V <sub>en</sub> = H | 1               | 16   | 22              | mA   |
|                     |                                                      | V <sub>en</sub> = L                                       | 1               | 16   | 24              | 1    |
| VIL                 | Input low voltage<br>(pin 2, 7, 10, 15)              |                                                           | -0.3            |      | 1.5             | V    |
| VIH                 | Input high voltage                                   | V <sub>ss</sub> ≤ 7V                                      | 2.3             |      | V <sub>ss</sub> |      |
|                     | (pin 2, 7, 10, 15)                                   | $V_{ss} > 7V$                                             | 2.3             |      | 7               |      |
| I <sub>IL</sub>     | Low voltage input current<br>(pin 2, 7, 10, 15)      | V <sub>IL</sub> = 1.5V                                    |                 |      | -10             | μA   |
| Чн                  | High voltage input current<br>(pin 2, 7, 10, 15)     | $2.3V \leq V_{1H} \leq V_{ss}$ -0.6V                      |                 | 30   | 100             | μΑ   |
| V <sub>enL</sub>    | Enable low voltage (pin 1, 9)                        |                                                           | -0.3            |      | 1.5             | V    |
| V <sub>enH</sub>    | Enable high voltage (pin 1, 9)                       | V <sub>ss</sub> ≤ 7V                                      | 2.3             |      | V <sub>ss</sub> |      |
|                     |                                                      | $V_{ss} > 7V$                                             | 2.3             |      | 7               |      |
| I <sub>enL</sub>    | Low voltage enable current current (pin 1, 9)        | V <sub>enL</sub> = 1.5V                                   |                 | -30  | -100            | μA   |
| <sup>i</sup> enH    | High voltage enable current<br>(pin 1,9)             | $2.3V \leq V_{enH} \leq V_{ss} - 0.6V$                    |                 |      | ± 10            | μA   |
| V <sub>CEsatH</sub> | Source output saturation voltage (pins 3, 6, 11, 14) | I <sub>o</sub> = - 0.6A                                   |                 | 1.4  | 1.8             | V    |
| V <sub>CEsatL</sub> | Sink output saturation voltage (pins 3, 6, 11, 14)   | I <sub>0</sub> = + 0.6A                                   |                 | 1.2  | 1.8             | v    |
| VF                  | Clamp diode forward voltage                          | l <sub>o</sub> ≐ 600 mA                                   |                 | 1.3  |                 | V    |
| t <sub>r</sub>      | Rise time (*)                                        | 0.1 to 0.9 V <sub>o</sub>                                 |                 | 250  |                 | ns   |
| t <sub>f</sub>      | Fall time (*)                                        | 0.9 to 0.1 V <sub>o</sub>                                 |                 | 250  |                 | ns   |
| t <sub>on</sub>     | Turn-on delay (*)                                    | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                  |                 | 750  |                 | ns   |
| t <sub>off</sub>    | Turn-off delay (*)                                   | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                  |                 | 200  |                 | ns   |

(\*) See fig. 1





### SWITCH-MODE SOLENOID DRIVER

- HIGH VOLTAGE OPERATION (UP TO 50V)
- HIGH OUTPUT CURRENT CAPABILITY (UP TO 4A)
- LOW SATURATION VOLTAGE
- TTL-COMPATIBLE INPUT
- OUTPUT SHORT CIRCUIT PROTECTION (TO GROUND, TO SUPPLY AND ACROSS THE LOAD)
- THERMAL SHUTDOWN
- OVERDRIVING PROTECTION
- LATCHED DIAGNOSTIC OUTPUT

The L294 is a monolithic switchmode solenoid driver designed for fast, high-current applications such as hammer and needle driving in printers

and electronic typewriters. Power dissipation is reduced by effecient switchmode operation. An extra feature of the L294 is a latched diagnostic output which indicates when the output is short circuited.

The L294 is supplied in a 11-lead  $Multiwatt^{(\!\!R)}$  plastic power package.





**ELECTRICAL CHARACTERISTICS** (Refer to the test circuit,  $V_s = 40V$ ,  $V_{ss} = 5V$ ,  $T_{amb} = 25^{\circ}C$ , unless otherwise specified).

|                                     | Parameter                             | Test conditions                     | Min. | Тур. | Max. | Unit |
|-------------------------------------|---------------------------------------|-------------------------------------|------|------|------|------|
| Vs                                  | Power supply voltage (pin 1)          | Operative condition                 | 12   |      | 46   | V    |
| ld                                  | Quiescent drain current (pin 1)       | VENABLE= H                          |      | 20   | 30   | mA   |
|                                     |                                       | $V_i \ge 0.6V; V_{ENABLE} = L$      |      | 70   |      | 1    |
| V <sub>ss</sub>                     | Logic supply voltage (pin 4)          |                                     | 4.5  |      | 7    | V    |
| I <sub>ss</sub>                     | Quiescent logic supply current        | V <sub>DIAG</sub> = L               |      | 5    | 8    | mA   |
|                                     |                                       | DIAG output at high<br>impedance    |      | 10   | 100  | μA   |
| Vi                                  | Input voltage (pin 7)                 | Operating output                    | 0.6  |      |      | v    |
|                                     |                                       | Non-operative output                |      |      | 0.45 | 1    |
| li                                  | Input current (pin 7)                 | V <sub>i</sub> ≥ 0.6V               |      | -1   |      | μA   |
|                                     |                                       | V <sub>i</sub> ≤ 0.45V              |      | -3   |      |      |
| VENABLE                             | Enable input voltage (pin 9)          | Low level                           | -0.3 |      | 0.8  | V    |
|                                     |                                       | High level                          | 2.4  |      |      | ŢĽ   |
| IENABLE                             | Enable input current (pin 9)          | V <sub>ENABLE</sub> = L             |      |      | -100 | μΑ   |
|                                     |                                       | V <sub>ENABLE</sub> = H             |      |      | 100  | - 44 |
| I <sub>load</sub> /V <sub>i</sub>   | Transconductance                      | $R_s = 0.2 \Omega$ $V_i = 1V$       | 0.95 | 1    | 1.05 | A/V  |
|                                     |                                       | $V_i = 4V$                          | 0.97 | 1    | 1.03 |      |
| V <sub>sat H</sub>                  | Source output saturation voltage      | $l_p = 4A$                          |      | 1.7  |      | . V  |
| V <sub>sat L</sub>                  | Sink output saturation voltage        | I <sub>p</sub> = 4A                 |      | 2    |      | V    |
| V <sub>sat H</sub> +V <sub>sa</sub> | at L Total saturation voltage         | Ip=4A                               |      |      | 4.5  | V    |
| lieakage                            | Output leakage current                | $R_s = 0.2\Omega; V_i \le 0.45V$    |      | 1    |      | mA   |
| к                                   | On time limiter constant (°)          | VENABLE= L                          |      | 120  |      |      |
| V <sub>DIAG</sub>                   | Diagnostic output voltage<br>(pin 5)  | I <sub>DIAG</sub> = 10 mA           |      |      | 0.4  | V    |
| IDIAG                               | Diagnostic leakage current<br>(pin 5) | V <sub>DIAG</sub> = 40V             |      |      | 10   | μA   |
| V <sub>pin 8</sub>                  | OP AMP and OTA DC voltage             | V <sub>pin 10</sub> = 100 to 800 mV |      | 5    | 1    |      |
| V <sub>pin 10</sub>                 | gain (°°)                             |                                     |      |      |      |      |
| V <sub>SENS</sub>                   | Sensing voltage (pin 10) (°°°)        |                                     | -    |      | 0.9  | V    |

(°) After a time interval t<sub>max</sub>= KC<sub>2</sub>, the output stages are disabled.
 (°°) See the block diagram.
 (°°°) Allowed range of V<sub>SENS</sub> without the intervention of the short circuit protection.

#### **CIRCUIT OPERATION** (continued)

voltage at pin 1 and then by switching the device on again. After that, two cases are possible: the reason for the "bad operation" is still present and the protection acts again; the reason has been removed and the device starts to work properly.





### DUAL SWITCH-MODE SOLENOID DRIVER

- HIGH CURRENT CAPABILITY (UP TO 2.5A PER CHANNEL)
- HIGH VOLTAGE OPERATION (UP TO 46V FOR POWER STAGE)
- HIGH EFFICIENCY SWITCHMODE OPERA-TION
- REGULATED OUTPUT CURRENT (AD-JUSTABLE)
- FEW EXTERNAL COMPONENTS
- SEPARATE LOGIC SUPPLY
- THERMAL PROTECTION

The L295 is a monolithic integrated circuit in a 15-lead Multiwatt<sup>®</sup> package; it incorporates all the functions for direct interfacing between digital circuitry and inductive loads. The L295 is designed to accept standard microprocessor logic

#### ABSOLUTE MAXIMUM RATINGS

levels at the inputs and can drive 2 solenoids. The output current is completely controlled by means of a switching technique allowing very efficient operation. Furthermore, it includes an enable input and dual supplies (for interfacing with peripherals running at a higher voltage than the logic).

The L295 is particularly suitable for applications such as hammer driving in matrix printers, step motor driving and electromagnet controllers.



| V                                 | Supply voltage                                         | 50         | v  |
|-----------------------------------|--------------------------------------------------------|------------|----|
| Vs                                | Supply voltage                                         |            | v  |
| V <sub>ss</sub>                   | Logic supply voltage                                   | 12         | V  |
| $V_{EN}, V_i$                     | Enable and input voltage                               | 7          | V  |
| V <sub>ref</sub>                  | Reference voltage                                      | 7          | V  |
| 1.                                | Peak output current (each channel)                     |            |    |
|                                   | - non repetitive (t = 100 $\mu$ sec)                   | 3          | А  |
|                                   | - repetitive (80% on -20% off; $t_{on}$ = 10 ms)       | 2.5        | А  |
|                                   | – DC operation                                         | 2          | А  |
| P <sub>tot</sub>                  | Total power dissipation (at $T_{case} = 75^{\circ}C$ ) | 25         | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                       | -40 to 150 | °C |





**ELECTRICAL CHARACTERISTICS** (Refer to the application circuit,  $V_{SS}$ = 5V;  $V_s$ = 36V;  $T_j$  = 25°C; L = low; H = high; unless otherwise specified)

|                                            | Parameter                                          | Test                                  | conditions                              | Min. | Тур. | Max. | Unit    |
|--------------------------------------------|----------------------------------------------------|---------------------------------------|-----------------------------------------|------|------|------|---------|
| Vs                                         | Supply Voltage                                     |                                       |                                         | 12   |      | 46   | v       |
| V <sub>ss</sub>                            | Logic Supply voltage                               |                                       |                                         | 4.75 |      | 10   | v       |
| ld                                         | Quiescent drain current<br>(from V <sub>s</sub> )  | V <sub>s</sub> = 46V; V <sub>i1</sub> | = V <sub>i2</sub> = V <sub>EN</sub> = L |      |      | 4    | mA      |
| I <sub>ss</sub>                            | Quiescent drain current<br>(from V <sub>ss</sub> ) | V <sub>55</sub> = 10V                 |                                         |      |      | 46   | mA      |
| V <sub>i1</sub> , V <sub>i2</sub>          | Input Voltage                                      |                                       | Low                                     | -0.3 |      | 0.8  | v       |
|                                            |                                                    |                                       | High                                    | 2.2  |      | 7    | ŢĽ      |
| V <sub>EN</sub>                            | Enable Input Voltage                               |                                       | Low                                     | -0.3 |      | 0.8  | v       |
|                                            |                                                    |                                       | High                                    | 2.2  |      | 7    | ŢĚ      |
| I <sub>i1</sub> , I <sub>i2</sub>          | Input Current                                      |                                       | V <sub>i1</sub> = V <sub>i2</sub> = L   |      |      | -100 |         |
|                                            |                                                    |                                       | V <sub>i1</sub> = V <sub>i2</sub> = H   |      |      | 10   | μA      |
| IEN                                        | Enable Input Current                               |                                       | V <sub>EN</sub> = L                     |      |      | -100 |         |
|                                            |                                                    |                                       | V <sub>EN</sub> = H                     |      |      | 10   | μA<br>• |
| V <sub>ref1</sub> ,<br>V <sub>ref2</sub>   | Input Reference Voltage                            |                                       |                                         | 0.2  |      | 2    | V       |
| I <sub>ref1,</sub><br>I <sub>ref2</sub>    | Input Reference Current                            |                                       |                                         |      |      | -5   | μA      |
| f <sub>osc</sub>                           | Oscillation Frequency                              | C = 3.9 nF;                           | R = 9.1 KΩ                              |      | 25   |      | KHz     |
| l <sub>p</sub><br>V <sub>ref</sub>         | Transconductance (each ch.)                        | V <sub>ref</sub> = 1V                 | R <sub>s</sub> = 0.5Ω                   | 1.9  | 2    | 2.1  | A/V     |
| V <sub>drop</sub>                          | Total output voltage drop<br>(each channel) (*)    | I <sub>0</sub> = 2A                   |                                         |      | 2.8  | 3.6  | V       |
| V <sub>sens 1</sub><br>V <sub>sens 2</sub> | External sensing resistors voltage drop            |                                       |                                         |      |      | 2    | v       |

(\*) Vdrop= VCEsat Q1 + VCEsat Q2.

The current increases until the voltage on the external sensing resistor,  $R_{S1}$ , reaches the reference voltage,  $V_{ref1}$ . This peak current,  $I_{p1}$ , is given by:

$$I_{p1} = \frac{V_{ref1}}{R_{S1}}$$

At this point the comparator output, Comp1, sets the RS flip-flop, FF1, that turns off the output transistor, Q1. The load current flowing through D2, Q2,  $R_{S1}$ , decreases according to the law:

$$I = (\frac{V_A}{R1} + I_{p1}) e \frac{-R1 t}{L1} - \frac{V_A}{R1}$$

where

If the oscillator pin (9) is connected to ground the load current falls to zero as shown in fig. 1.

 $V_A = V_{CEsat Q2} + V_{sense 1} + V_{D2}$ 

At the time  $t_2$  the channel 1 is disabled, by taking the inputs  $V_{in1}$  low and/or  $\overline{EN}$  high, and the output transistor Q2 is turned off. The load current flows through D2 and D1 according to the law:

$$I = \left(\frac{V_{B}}{R1} + I_{T2}\right) e \frac{-R1t}{L1} - \frac{V_{B}}{R1}$$
$$V_{B} = V_{s} + V_{D1} + V_{D2}$$

where

 $I_{T_2}$  = current value at the time  $t_2$ .

Fig. 2 in shows the current waveform obtained with an RC network connected between pin 9 and ground. From to  $t_1$  the current increases as in fig. 1. A difference exists at the time  $t_2$  because the current starts to increase again. At this time a pulse is produced by the oscillator circuit that resets the flip flop, FF1, and switches on the output transistor, Q1. The current increases until the drop on the sensing resistor  $R_{s1}$  is equal to  $V_{ref1}$  ( $t_3$ ) and the cycle repeats.

The switching frequency depends on the values of R and C, as shown in fig. 4 and must be chosen in the range 10 to 30 KHz.

It is possible with external hardware to change the reference voltage  $V_{ref}$  in order to obtain a high peak current  $I_p$  and a lower holding current  $I_h$  (see fig. 3).

The L295 is provided with a thermal protection that switches off all the output transistors when the junction temperature exceeds 150°C. The presence of a hysteresis circuit makes the IC work again after a fall of the junction temperature of about 20°C.

The analog input pins ( $V_{ref1}$ ,  $V_{ref2}$ ) can be left open or connected to  $V_{ss}$ ; in this case the circuit works with an internal reference voltage of about 2.5V and the peak current in the load is fixed only by the value of  $R_s$ :

$$l_p = \frac{2.5}{R_S}$$





ADVANCE DATA

### HIGH CURRENT SWITCHING REGULATORS

- 4A OUTPUT CURRENT
- 5.1V TO 40V OUTPUT VOLTAGE RANGE
- 0 TO 100% DUTY CYCLE RANGE
- PRECISE (±2%) ON-CHIP REFERENCE
- SWITCHING FREQUENCY UP TO 200KHz
- VERY HIGH EFFICIENCY (UP TO 90%)
- VERY FEW EXTERNAL COMPONENTS
- SOFT START
- RESET OUTPUT
- EXTERNAL PROGRAMMABLE LIMITING CURRENT (L296P)
- CONTROL CIRCUIT FOR CROWBAR SCR
- INPUT FOR REMOTE INHIBIT AND SYN-CHRONUS PWM
- THERMAL SHUTDOWN,

The L296 and L296P are stepdown power switching regulators delivering 4A at a voltage variable from 5.1V to 40V.

Features of the devices include soft start, remote

#### BLOCK DIAGRAM

inhibit, thermal protection, a reset output for microprocessors and a PWM comparator input for synchronization in multichip configurations.

The L296P includes external programmable limiting current.

The L296 and L296P are mounted in a 15-lead Multiwatt<sup>®</sup> plastic power package and requires very few external components.

Efficient operation at switching frequencies up to 200KHz allows a reduction in the size and cost of external filter components. A voltage sense input and SCR drive output are provided for optional crowbar overvoltage protection with an external SCR.





### PIN FUNCTIONS

| N° | NAME                   | FUNCTION                                                                                                                                                                                                                                                                                        |
|----|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | CROWBAR INPUT          | Voltage sense input for crowbar overvoltage protection. Normally connected to the feedback input thus triggering the SCR when $V_{out}$ exceeds nominal by 20%. May also monitor the input and a voltage divider can be added to increase the threshold. Connected to ground when SCR not used. |
| 2  | OUTPUT                 | Regulator output.                                                                                                                                                                                                                                                                               |
| 3  | SUPPLY VOLTAGE         | Unregulated voltage input. An internal regulator powers the L296's internal logic.                                                                                                                                                                                                              |
| 4  | CURRENT LIMIT          | A resistor connected between this terminal and ground<br>sets the current limiter threshold.<br>If this terminal is left unconnected the threshold is<br>internally set (see electrical charateristics).                                                                                        |
| 5  | SOFT START             | Soft start time constant. A capacitor is connected bet-<br>ween this terminal and ground to define the soft start<br>time constant. This capacitor also determines the average<br>short circuit output current.                                                                                 |
| 6  | INHIBIT INPUT          | TTL – level remote inhibit. A logic high level on this input disables the device.                                                                                                                                                                                                               |
| 7  | SYNC INPUT             | Multiple L296s are synchronized by connecting the pin 7 inputs together and omitting the oscillator RC network on all but one device.                                                                                                                                                           |
| 8  | GROUND                 | Common ground terminal.                                                                                                                                                                                                                                                                         |
| 9  | FREQUENCY COMPENSATION | A series RC network connected between this terminal and ground determines the regulation loop gain characteristics.                                                                                                                                                                             |
| 10 | FEEDBACK INPUT         | The feedback terminal of the regulation loop. The out-<br>put is connected directly to this terminal for 5.1V oper-<br>ation; it is connected via a divider for higher voltages.                                                                                                                |
| 11 | OSCILLATOR             | A parallel RC network connected to this terminal deter-<br>mines the switching frequency. This pin must be connec-<br>ted to pin 7 input when the internal oscillator is used.                                                                                                                  |

L296 L296P



#### CIRCUIT OPERATION (continued)

#### Fig. 1 - Reset output waveforms



#### Fig. 2 - Soft start waveforms



#### Fig. 3 - Current limiter waveforms





Fig.

6b

6b

6a

6a

6a

6a

6c

6c

6c

6c

6c

6c

6c

6a

6A

6d

6d

6d

6d

6d

6d

6d

6d

6d

v

v

v

v

μA

μA

v

v

μA

μA

v

v

#### Parameter **Test Conditions** Min. Typ. Max. Unit SOFT START Source current $V_6 = 0V$ , $V_5 = 3V$ 100 130 160 15 50 $V_6 = 3V$ , $V_5 \approx 3V$ Sink current 50 70 120 15 si INHIBIT V<sub>61</sub> Low input voltage $V_1 = 9V$ to 46VS1 : B -0.3 0.8 S2 : B $V_7 = 0V$ ۷6н High input voltage 2 5.5 V<sub>6</sub> = 0.8V Input current with low $V_i = 9V$ to 46V-16L 10 input voltage V<sub>7</sub> = 0V -1<sub>6Н</sub> Input current with S1 : B V<sub>6</sub> = 2V 3 high input voltage S2 : B ERROR AMPLIFIER V9н High level output volt. $V_{10} = 4.7V$ , $I_9 = 100\mu A$ , S1 : A, S2 : A3.5 VgL Low level output volt. $V_{10} = 5.3V$ , $I_9 = 100\mu A$ , S1 : A, S2 : E0.5 l<sub>9 si</sub> Sink output current $V_{10} = 5.3V$ , S1 : A, S2 : B 100 150 μA Source output current $V_{10} = 4.7V$ , 100 150 - 19 so S1 : A. S2 : D μA Input bias current $V_{10} = 5.2V$ I<sub>10</sub> S1 : B 2 10 μA $V_{10} = 6.4V$ , S1 : B. L296P 2 10 μA DC open loop Gain $V_9 = 1V \text{ to } 3V, S1 : A,$ Gv S2 : C 46 55 dB OSCILLATOR AND PWM COMPARATOR -17 Input bias current of $V_7 = 0.5V$ to 3.5V 5 μA PWM comparator Oscillator source curr. -I<sub>11</sub> V<sub>11</sub> = 2V, S1 : A S2 : B 5 mΑ RESET V<sub>12 R</sub> Rising threshold $V_1 = 9V$ to 46V, S1 : B, S2 : B V<sub>ref</sub> 150mV V<sub>ref</sub> 100mV V<sub>ref</sub> -50mV voltage V<sub>12 F</sub> Falling threshold V<sub>ref</sub> 100mV V<sub>ref</sub> 150mV 4.75 voltage V<sub>13D</sub> Delay threshold volt. V<sub>12</sub> = 5.3V, S1 : A, S2 : B 4.3 4.5 4.7 V<sub>13 H</sub> Delay threshold 100 mV voltage hysteresis I<sub>14</sub> = 16mA; V<sub>12</sub> = 4.7V; S1, S2 : B Output saturation volt. V<sub>14</sub> s 0.4 I<sub>12</sub> Input bias current V<sub>12</sub> = 0V to V<sub>ref</sub>, S1 : B, S2 : B 3 1 μA -I13 so Delay source current V<sub>13</sub> = 3V S1 : A V<sub>12</sub> = 5.3V 70 110 140 μA S2 : B 113 51 Delay sink current $V_{12} = 4.7V$ 10 mA I<sub>14</sub> Output leakage curr. V<sub>1</sub> = 46V, V<sub>12</sub> = 5.3V, S1 : B, S2 : A 100 μA

#### ELECTRICAL CHARACTERISTICS (continued)



#### Fig. 6 - DC test circuits

#### Fig. 6a

 $\begin{array}{c} \mathbf{v}_{1} \\ \mathbf{v}_{1} \\ \mathbf{v}_{2} \\ \mathbf{v}_{3} \\ \mathbf{v}_{4} \\ \mathbf{v}_{5} \\ \mathbf{v}_{6} \\ \mathbf{v}_{6} \\ \mathbf{v}_{7} \\ \mathbf{v}$ 











1 - Set V<sub>10</sub> for V<sub>9</sub> = 1V 2 - Change V<sub>10</sub> to obtain V<sub>9</sub> = 3V 3 - G<sub>v</sub> =  $\frac{\Delta V_9}{\Delta V_{10}}$  =  $\frac{2V}{\Delta V_{10}}$ 











Fig. 19 - Supply voltage ripple rejection vs. frequency (see fig. 4)



Fig. 20 – Dropout voltage between pin 3 and pin 2 vs. current at pin 2



Fig. 21 – Dropout voltage between pin 3 and pin 2 vs. junction temperature



Fig. 22 - Power dissipation derating curve



Fig. 23 - Power dissipation (device only) vs. input volt-



Fig. 24 - Power dissipation (device only) vs. input volt-







(\*) Minimum value (10μF) to avoid oscillations; ripple consideration leads to typical value of 1000μF or higher L1: 58930 - MPP COGEMA 946044; GUP 20 COGEMA 946045

#### SUGGESTED INDUCTOR (L1)

| Core Type                                         | No<br>Turns | Wire<br>Gauge | Air<br>Gap |  |  |  |
|---------------------------------------------------|-------------|---------------|------------|--|--|--|
| Magnetics 58930 - A2MPP                           | 43          | 1.0 mm.       | -          |  |  |  |
| Thomson GUP 20x16x7                               | 65          | 0.8 mm.       | 1 mm.      |  |  |  |
| Siemens EC 35/17/10<br>(B6633& - G0500 - X127)    | 40          | 2 x 0.8 mm.   | -          |  |  |  |
| VOGT 250 μH Toroidal coil, part number 5730501800 |             |               |            |  |  |  |

| Resistor values for standard output voltages |        |        |  |  |
|----------------------------------------------|--------|--------|--|--|
| vo                                           | R8     | R7     |  |  |
| 12V                                          | 4.7 kΩ | 6.2 kΩ |  |  |
| 15V                                          | 4.7 kΩ | 9.1 kΩ |  |  |
| 18V                                          | 4.7 kΩ | 12 kΩ  |  |  |
| 24V                                          | 4.7 kΩ | 18 kΩ  |  |  |

Fig. 35 – P.C. board and component layout of the circuit of fig. 34 (1 : 1 scale)





#### APPLICATION INFORMATION (continued)



#### Fig. 36 - A minimal 5.1V fixed regulator. Very few components are required







Fig. 41 - Voltage sensing for remote load

#### **APPLICATION INFORMATION** (continued)

Fig. 40 - In multiple supplies several L296s can be synchronized as shown.



Fig. 42 - A 5.1V/15V/24V multiple supply. Note the synchronization of the three L296s.



# HOW TO OBTAIN BOTH RESET AND POWER FAIL

Figure 46 illustrates how it is possible to obtain at the same time both the power fail and reset functions simply by adding one diode (D) and one resistor (R).

In this case the reset delay time (pin 13) can only start when the output voltage is  $V_o \geqslant V_{\text{REF}}$  - 100mV and the voltage across R2 is higher than 4.5V.

With the hysteresis resistor it is possible to fix the input pin 12 hysteresis in order to increase

immunity to the 100Hz ripple present on the supply voltage.

Moreover, the power fail and reset delay time are automatically locked to the soft start. Soft start and delayed reset are thus two sequential functions.

The hysteresis resistor should be in the range of about 100K  $\Omega$  and the pull-up resistor of 1 to  $2.2K\Omega.$ 

Fig. 46







## STEPPER MOTOR CONTROLLERS

- NORMAL/WAVE DRIVE
- HALF/FULL STEP MODES
- CLOCKWISE/ANTICLOCKWISE DIRECTION
- SWITCHMODE LOAD CURRENT REGULA-TION
- PROGRAMMABLE LOAD CURRENT
- FEW EXTERNAL COMPONENTS
- RESET INPUT & HOME OUTPUT
- ENABLE INPUT
- STEP PULSE DOUBLER (L297A ONLY)

The L297 Stepper Motor Controller IC generates four phase drive signals for two phase bipolar and four phase unipolar step motors in microcomputer-controlled applications. The motor can be driven in half step, normal and wave drive modes

#### ABSOLUTE MAXIMUM RATINGS

and on-chip PWM chopper circuits permit switchmode control of the current in the windings. A feature of this device is that it requires only clock, direction and mode input signals. Since the phase are generated internally the burden on the microprocessor, and the programmer, is greatly reduced. Mounted in a 20-pin plastic package, the L297 can be used with monolithic bridge drives such as the L298N or L293E, or with discrete transistors and darlingtons. The L297A also includes a clock pulse doubler.



| Vs                                | Supply voltage                                      | 10          | v  |
|-----------------------------------|-----------------------------------------------------|-------------|----|
| V <sub>i</sub>                    | Input signals                                       | 7           | V  |
| P <sub>tot</sub>                  | Total power dissipation ( $T_{amb} = 70^{\circ}C$ ) | 1           | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                    | -40 to +150 | °C |

#### TWO PHASE BIPOLAR STEPPER MOTOR CONTROL CIRCUIT





### CONNECTION DIAGRAM



#### **BLOCK DIAGRAM** v₅ Q ÎNHI B Q Q C INH2 D Q Q Q Â L297A HALF/FULL O OUTPUT LOGIC -O ENABLE o\_-RESET TRANSLATOR 0 DIRECTION D G FF3 F F F1 FF2 CLOCK 0 0 DIR-MEM PULSE osc. DOUBLER 5-5844 6 6 6 6 9 6 ç

DOUBLER

GND

#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max. | 80 | °C/W |
|-----------------------|-------------------------------------|------|----|------|

HOME SENS 1 Vref SENS 2

OSC.



#### N° NAME FUNCTION 14 SENS<sub>1</sub> Input for load current sense voltage from power stages of phases A and B. 15 V<sub>ref</sub> Reference voltage for chopper circuit. A voltage applied to this pin determines the peak load current. 16 OSC An RC network (R to V<sub>CC</sub>, C to ground) connected to this terminal determines the chopper rate. This terminal is connected to ground on all but one device in synchronized multi - L297 configurations. $f \approx 1/0.69$ RC, $R > 10 k\Omega$ . 17 CW/CCW Clockwise/counterclockwise direction control input. Physical direction of motor rotation also depends on connection of windings. Synchronized internally therefore direction can be changed at any time. CLOCK 18 Step clock. An active low pulse on this input advances the motor one increment. The step occurs on the rising edge of this signal. HALF/FULL 19 Half/full step select input. When high selects half step operation; when low selects full step operation. Onephase-on full step mode is obtained by selecting FULL when the L297's translator is at an even-numbered state. Two-phase-on full step mode is set by selecting FULL when the translator is at an odd numbered position. (The home position is designated state 1). 20 RESET Reset input. An active low pulse on this input restores the translator to the home position (state 1, ABCD = 0101).

#### PIN FUNCTIONS - L297(continued)

#### MOTOR DRIVING PHASE SEQUENCES

The L297's translator generates phase sequences for normal drive, wave drive and half step modes. The state sequences and output waveforms for these three modes are shown below. In all cases the translator advances on the low to high transistion of CLOCK.

Clockwise rotation is indicated; for anticlockwise rotation the sequences are simply reversed.  $\overrightarrow{\text{RESET}}$  restores the translator to state 1, where ABCD = 0101.

#### Half step mode

Half step mode is selected by a high level on the HALF/FULL input.



#### Normal drive mode

Normal drive mode (also called "two-phase-on" drive) is selected by a low level on the HALF/ $\overline{FULL}$  input when the translator is at an odd numbered state (1, 3, 5 or 7). In this mode the  $\overline{INH1}$  and  $\overline{INH2}$  outputs remain high throughout.





#### ELECTRICAL CHARACTERISTICS (continued)

|                   | Parameter                                       | Test conditions                          | Min. | Typ. | Max. | Unit |
|-------------------|-------------------------------------------------|------------------------------------------|------|------|------|------|
| Vo                | Phase output voltage<br>(pins 4, 6, 7, 9)       | I <sub>o</sub> = 10mA V <sub>OL</sub>    |      |      | 0.4  | V    |
|                   | (pins 4, 0, 7, 9)                               | I <sub>o</sub> = 5mA V <sub>OH</sub>     | 3.9  |      |      | V    |
|                   | Inhibit output voltage<br>(pins 5, 8)           | I <sub>o</sub> = 10mA V <sub>inh L</sub> |      |      | 0.4  | V    |
|                   | (pino 0, 0)                                     | I <sub>o</sub> = 5mA V <sub>inh H</sub>  | 3.9  |      |      | V    |
| lleak             | Leakage current<br>(pins 3, 11 *)               | V <sub>CE</sub> = 7V                     |      |      | 1    | μA   |
| V <sub>sat</sub>  | Saturation voltage<br>(pins 3, 11 *)            | l = 5 mA                                 |      |      | 0.4  | V    |
| V <sub>off</sub>  | Comparators offset voltage<br>(pins 13, 14, 15) | V <sub>ref</sub> = 1V                    |      |      | 5    | mV   |
| ۱ <sub>b</sub>    | Comparator bias current<br>(pins 13, 14, 15)    |                                          | -100 |      | 10   | μA   |
| V <sub>ref</sub>  | Input reference voltage<br>(pin 15)             |                                          | 0    |      | 3    | ·V   |
| <sup>t</sup> CLK  | Clock time                                      |                                          | 0.5  |      |      | μs   |
| ts                | Set up time                                     |                                          | 1    |      |      | μs   |
| tн                | Hold time                                       |                                          | 4    |      |      | μs   |
| t <sub>R</sub>    | Reset time                                      |                                          | 1    |      |      | μs   |
| <sup>t</sup> RCLK | Reset to clock delay                            |                                          | 1    |      |      | μs   |

\* L297A only.

Fig. 1





## DUAL FULL-BRIDGE DRIVER

- POWER SUPPLY VOLTAGE UP TO 46V
- TOTAL DC CURRENT UP TO 4A
- LOW SATURATION VOLTAGE
- OVERTEMPERATURE PROTECTION
- LOGICAL "0" INPUT VOLTAGE UP TO 1.5V (HIGH NOISE IMMUNITY)

The L298N is an integrated monolithic circuit in a 15-lead Multiwatt<sup>®</sup> package. It is a high voltage, high current dual full-bridge driver designed to accept standard TTL logic levels and drive inductive loads such as relays, solenoids, DC and stepping motors. Two inhibit inputs are provided to disable the device independently

#### ABSOLUTE MAXIMUM RATINGS

of the input signals. The emitters of the lower transistors of each bridge are connected together and the corresponding external terminal can be used for the connection of an external sensing resistor. An additional supply input is provided so that the logic works at a lower voltage.



| V,                                | Power supply                                               | 50         | v  |
|-----------------------------------|------------------------------------------------------------|------------|----|
| V <sub>ss</sub>                   | Logic supply voltage                                       | 7          | V  |
| V <sub>i</sub> , V <sub>inh</sub> | Input and inhibit voltage                                  | -0.3 to 7  | V  |
| I.                                | Peak output current (each channel)                         |            |    |
| Ū                                 | - non repetitive (t = $100 \mu s$ )                        | 3          | А  |
|                                   | - repetitive (80% on - 20% off; $t_{on} = 10 \text{ ms}$ ) | 2.5        | А  |
|                                   | - DC operation                                             | 2          | А  |
| V <sub>sens</sub>                 | Sensing voltage                                            | -1 to 2.3  | V  |
| P <sub>tot</sub>                  | Total power dissipation ( $T_{case} = 75^{\circ}C$ )       | 25         | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                           | -40 to 150 | °C |
|                                   |                                                            |            |    |

#### STEPPER MOTOR CONTROL CIRCUIT





5-5853/1

#### Fig. 1 - Switching times test circuits



lmax(2A) 90% 10% Vi (4V) 50%

Fig. 1a - Source Current Delay Times vs. Input or

Enable Chopper.

Note: For INPUT chopper, set EN = H

Fig. 2 - Switching times test circuits



Note: For INPUT chopper, set EN = H

Fig. 2a - Sink Current Delay Times vs. Input or Enable Chopper.



#### ELECTRICAL CHARACTERISTICS (continued)

|                                  | Parameter                   | Test conditions                             | Min. | Тур. | Max | Unit |
|----------------------------------|-----------------------------|---------------------------------------------|------|------|-----|------|
| τ <sub>4</sub> (V <sub>i</sub> ) | Source current rise time    | 0.1 IL to 0.9 IL <sup>(2)</sup>             |      | 0.35 |     | μs   |
| T <sub>5</sub> (V <sub>i</sub> ) | Sink current turn-off delay | 0.5 V <sub>i</sub> to 0.9 IL <sup>(3)</sup> |      | 0.7  |     | μs   |
| τ <sub>6</sub> (V <sub>i</sub> ) | Sink current fall time      | 0.9 IL to 0.1 IL <sup>(3)</sup>             |      | 0.2  |     | μs   |
| T <sub>7</sub> (V <sub>i</sub> ) | Sink current turn-on delay  | 0.5 V <sub>i</sub> to 0.1 IL <sup>(3)</sup> |      | 1.5  |     | μs   |
| τ <sub>8</sub> (V <sub>i</sub> ) | Sink current rise time      | 0.1 IL to 0.9 IL <sup>(3)</sup>             |      | 0.2  |     | μs   |
| f <sub>c</sub>                   | Commutation frequency       | I <sub>L</sub> = 2A                         |      | 25   | 40  | KHz  |

1) Sensing voltage can be -1V for t  $\leq$  50  $\mu sec;$  in steady state  $V_{sens}$  min  $\geq$  -0.5V.

2) See fig. 1a.

3) See fig. 2a.

\* The correct sequence for power-on, is: 1.  $V_{ss}$  on with EN = L  $\,$  - 2.  $V_{s\,o\,n}\,$  - 3. EN = H and for power-off 1. EN = L  $\,$  - 2.  $V_{s\,o\,ff}\,$  - 3.  $V_{ss\,o\,ff}\,$ 

Fig. 4 - Bidirectional DC motor control



|                                 | INPUTS |                              | FUNCTION                   |
|---------------------------------|--------|------------------------------|----------------------------|
|                                 | C = H; | D = L                        | Turn right                 |
| V <sub>inh</sub> = H            | C = L; | D = H                        | Turn left                  |
|                                 | C = D  |                              | Fast motor stop            |
| V <sub>inh</sub> = L            | C = X; | D = C                        | Free running<br>motor stop |
| L = Low H = High X = Don't care |        | <pre>&lt; = Don't care</pre> |                            |



L387A

### VERY LOW DROP 5V REGULATOR

- PRECISE OUTPUT VOLTAGE (5V ± 4%)
- VERY LOW DROPOUT VOLTAGE
- OUTPUT CURRENT IN EXCESS OF 500mA
- POWER-ON, POWER-OFF INFORMATION (RESET FUNCTION)
- HIGH NOISE IMMUNITY ON RESET DELAY CAPACITOR

The L387A is a very low drop voltage regulator in a Pentawatt<sup>®</sup> package specially designed to provide stabilized 5V supplies in consumer and industrial applications. Thanks to its very low input/output voltage drop this device is very useful in battery powered equipment, reducing consumption and prolonging battery life. A reset output makes the L387A particularly suitable for microprocessor system. This output provide a reset pulse when power is applied (after a external programmable delay) and goes low when power is removed inhibiting the microprocessor. An hysteresis on reset delay capacitor raises the immunity to the ground noise.



#### ABSOLUTE MAXIMUM RATINGS

| Vi               | Forward input voltage                    | 35         | v  |
|------------------|------------------------------------------|------------|----|
| Vi               | Reverse input voltage                    | -18        | V  |
| V,               | Positive transient voltage (t $<$ 300ms) | 60         | V  |
| V,               | Negative transient voltage (t $<$ 100ms) | -60        | V  |
| T <sub>op</sub>  | Operating junction temperature           | -40 to 150 | °C |
| T <sub>stg</sub> | Storage temperature                      | -55 to 150 | °C |

#### TEST CIRCUIT



\* Min 33 $\mu$ F and max. ESR  $\leq$  3 $\Omega$  over temperature range

# **ELECTRICAL CHARACTERISTICS** (Refer to the test circuit, $V_i = 14.4$ , $T_j = 25^{\circ}$ C, unless otherwise specified)

L387A

|                                 | Parameter                                   | Test Cor                                         | nditions                                                                                                                     | Min. | Тур.                           | Max.                          | Unit  |
|---------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------|-------------------------------|-------|
| Vo                              | Output voltage                              | I <sub>o</sub> = 5mA to 500mA                    |                                                                                                                              | 4.80 | 6                              | 5.20                          | v     |
| Vi                              | Operating input voltage                     | (*)                                              |                                                                                                                              |      |                                | 26                            | v     |
| ∆V₀                             | Line regulation                             | V <sub>i</sub> = 6V to 26V                       | 1 <sub>o</sub> = 5mA                                                                                                         |      | 5                              | 50                            | mV    |
| ∆Vo                             | Load regulation                             | I <sub>o</sub> = 5mA to 500mA                    |                                                                                                                              |      | 15                             | 60                            | mV    |
| V <sub>i</sub> - V <sub>o</sub> | Dropout voltage                             | I <sub>o</sub> = 500mA                           |                                                                                                                              |      | 0.60                           | 0.8                           | v     |
| Ιq                              | Quiescent cuttent                           | V <sub>i</sub> = 6.2V                            | I <sub>o</sub> = 0mA<br>I <sub>o</sub> = 150mA<br>I <sub>o</sub> = 350mA<br>I <sub>o</sub> = 500mA<br>I <sub>o</sub> = 500mA |      | 5<br>20<br>60<br>100<br>170    | 15<br>35<br>100<br>160<br>180 | mA    |
| ∆V <sub>o</sub><br>∆T           | Temperature output t<br>voltage drift       |                                                  |                                                                                                                              |      | -0.5                           |                               | mV/°C |
| SVR                             | Supply voltage rejection                    | I <sub>o</sub> = 350mA<br>C <sub>o</sub> = 100μF | f = 120Hz<br>V <sub>i</sub> = 12V ± 5 Vpp                                                                                    |      | 60                             |                               | dB    |
| I <sub>sc</sub>                 | Output short circuit current                |                                                  |                                                                                                                              |      | 0.8                            | 1.5                           | A     |
| V <sub>R</sub>                  | Reset output voltage                        | I <sub>R</sub> = 16mA                            | V <sub>o</sub> < 4.75V                                                                                                       |      |                                | 0.8                           | v     |
| I <sub>R</sub>                  | Reset output leakage<br>current             | V <sub>o</sub> in regulation                     |                                                                                                                              |      |                                | 50                            | μA    |
| t <sub>d</sub>                  | Delay time for reset<br>output              | Cd = 100n F                                      |                                                                                                                              |      | 30                             |                               | ms    |
| V <sub>RT (off)</sub>           | Reset threshold (delay charging current on) |                                                  |                                                                                                                              | 4.75 | V <sub>o</sub> -0.15           | V <sub>o</sub> -0.04          | v     |
| I <sub>C4</sub>                 | Charging current<br>(current generator)     | V <sub>4</sub> = 3V                              |                                                                                                                              | 10   |                                | 30                            | μA    |
| C <sub>RT (on)</sub>            | Reset threshold (low)                       |                                                  |                                                                                                                              |      | V <sub>RT (off)</sub><br>-10mV |                               | v     |
| V <sub>4</sub>                  | Comparator threshold<br>(pin 4)             | Reset out = "0"                                  |                                                                                                                              | 3.3  |                                | 3.7                           | v     |
|                                 |                                             | Reset out = "1"                                  |                                                                                                                              | 3.7  |                                | 4.3                           | v     |
| V <sub>H</sub>                  | Hysteresis voltage                          |                                                  |                                                                                                                              |      | 500                            |                               | mV    |

(\*) For a DC voltage  $26 < V_{\rm i} < 35V$  the device is not operating





### DARLINGTON ARRAYS

- EIGHT DARLINGTONS PER PACKAGE
- OUTPUT CURRENT 400mA PER DRIVER (500mA PEAK)
- OUTPUT VOLTAGE 90V (V<sub>CE (sus)</sub> = 70V)
- INTEGRAL SUPPRESSION DIODES FOR INDUCTIVE LOADS
- OUTPUTS CAN BE PARALLELED FOR HIGHER CURRENT
- TTL / CMOS / PMOS / DTL COMPATIBLE INPUTS
- INPUTS PINNED OPPOSITE OUTPUTS TO SIMPLIFY LAYOUT

The L601, L602, L603 and L604 are high voltage, high current darlington arrays each containing eight open collector darlington pairs with common emitters. Each channel is rated at 400 mA and can withstand peak currents of 500mA. Suppression diodes are included for inductive load driving and the inputs are pinned opposite the outputs to simplify board layout.

#### ABSOLUTE MAXIMUM RATINGS

The four versions interface to all common logic families:

| L601 | General purpose    |
|------|--------------------|
| L602 | 14-25V PMOS        |
| L603 | 5V TTL, CMOS 🤸     |
| L604 | 6 - 15V CMOS, PMOS |

These versatile devices are useful for driving a wide range of loads, including solenoids, relays DC motors, LED dispalys, filament lamps, thermal printheads and high power buffers.

The L601, L602, L603 and L604 are supplied in 18 pin plastic DIP packages with a copper leadframe to reduce thermal resistance.



| V <sub>CEX</sub> | Collector emitter voltage (input open)            | 90         | v  |
|------------------|---------------------------------------------------|------------|----|
| I <sub>C</sub>   | Collector current                                 | 0.4        | Ά  |
| I <sub>C</sub>   | Collector peak current                            | 0.5        | А  |
| V <sub>i</sub>   | Input voltage (for L602, L603 and L604)           | 30         | V  |
| l <sub>i</sub> ' | Input current (for L601 only)                     | 25         | mΑ |
| P <sub>tot</sub> | Total power dissipation a $T_{amb} = 25^{\circ}C$ | 1.8        | W  |
| Top              | Operating junction temperature                    | -25 to 150 | °C |
| T <sub>stg</sub> | Storage temperature                               | -55 to 150 | °C |
|                  |                                                   |            |    |

#### SCHEMATIC DIAGRAM (L601 - One darlington only)



#### THERMAL DATA

| R <sub>th j-amb</sub> Thermal resistance junction-ambient max | 70 | °C/W |
|---------------------------------------------------------------|----|------|
|---------------------------------------------------------------|----|------|

L601 L603 L602 L604

### **ELECTRICAL CHARACTERISTICS** (T<sub>amb</sub>= 25°C, unless otherwise specified)

|                      | Parameter                                | Test conditions                                                                            | Min.                   | Тур. | Max.               | Unit             |
|----------------------|------------------------------------------|--------------------------------------------------------------------------------------------|------------------------|------|--------------------|------------------|
| ICEX                 | Output leakage current                   | V <sub>CE</sub> = 90V                                                                      |                        |      | 10                 | μΑ               |
| V <sub>CE(sat)</sub> | Collector emitter saturation voltage     |                                                                                            |                        |      | 2<br>1.7<br>1.2    | V<br>V<br>V      |
| h <sub>FE</sub>      | DC forward current gain<br>(L601 only)   | V <sub>CE</sub> = 3V I <sub>C</sub> = 300 mA                                               | 1000                   |      |                    | -                |
| Vi                   | Minimum input voltage<br>(ON condition)  | V <sub>CE</sub> = 3V I <sub>C</sub> = 300 mA<br>for L602<br>for L603<br>for L604           |                        |      | 11.5<br>2.5<br>2.5 | v<br>v<br>v      |
| Vi                   | Maximum input voltage<br>(OFF condition) | $V_{CE}$ = 90V I <sub>C</sub> = 25 $\mu$ A<br>for L601<br>for L602<br>for L603<br>for L604 | 0.55<br>7<br>0.75<br>1 |      |                    | ><br>><br>><br>> |
| I <sub>R</sub>       | Clamp diode reverse current              | V <sub>R</sub> = 90V                                                                       |                        |      | 50                 | μΑ               |
| VF                   | Clamp diode forward voltage              | I <sub>F</sub> = 300 mA                                                                    |                        | 2    | 2.4                | V                |
| t <sub>on</sub>      | Turn-on delay                            | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                   |                        | 0.4  |                    | μs               |
| t <sub>off</sub>     | Turn-off delay                           | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                   |                        | 0.4  |                    | μs               |





### 2A QUAD DARLINGTON SWITCH

- SUSTAINING VOLTAGE: 70V
- 2A OUTPUT
- HIGH CURRENT GAIN
- IDEAL FOR DRIVING SOLENOIDS, DC MOTORS, STEPPER MOTORS, RELAYS, DISPLAYS, ETC.

The L702 is a monolithic integrated circuit for high current and high voltage switching applications it comprises four darlington transistors with common emitter and open collector suitable for current sinking applications, mounted on the new POWERDIP and Multiwatt<sup>®</sup> packages.

This circuit reduces components, sizes and costs; it can provide direct interface between low level logic and a variety of high current applications.



#### ABSOLUTE MAXIMUM RATINGS

| V <sub>CEX</sub><br>V <sub>i</sub><br>I <sub>C</sub><br>P <sub>tot</sub><br>T <sub>stg</sub><br>T <sub>i</sub> | Collector-emitter voltage (input open)<br>Input voltage<br>Collector current<br>Total power dissipation at $T_{pin \ 9 \ to \ 16} \leq 90^{\circ}C$<br>Total power dissipation at $T_{amb} \leq 70^{\circ}C$<br>Total power dissipation at $T_{case} \leq 90^{\circ}C$<br>Storage temperature<br>Operating junction temperature | } | Powerdip<br>Multiwatt | 90<br>30<br>4<br>1.1<br>20<br>-55 to 150<br>-25 to 150 | o°o°ããã ≥ < < |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------|--------------------------------------------------------|---------------|
| l j                                                                                                            | Operating junction temperature                                                                                                                                                                                                                                                                                                  |   |                       | -25 to 150                                             | °C            |

Stepping motor buffer



#### Test conditions Min. Typ. Unit Parameter Max. V<sub>CE</sub>= 90V Output leakage current 10 50 μA CEX Collector emitter (°) sustaining V<sub>CE (sust)</sub> $I_{C} = 100 \text{ mA}$ 70 v voltage V<sub>CE (sat)</sub> Collector emitter saturation $I_{C} = 1.25A$ 1.3 1.9 v voltage $I_i = 2 \text{ mA}$ DC forward current gain 1000 4000 hfe I<sub>C</sub> = 1A V<sub>CE</sub>= 3V 7 11 $I_i$ Input current $V_i = 3.75V$ mΑ $V_{i} = 2.4V$ 3 6 mΑ open collector V; off condition V<sub>CE</sub>= 70V 0.4 Input voltage I<sub>C</sub> ≤ 0.1 mA v $V_{CE} = 3V$ 2.4 V $I_C \ge 1A$ on condition Turn on time $V_{s} = 12V$ 0.3 ton μs t<sub>off</sub> Turn off time $R_L = 10 \Omega$ 1 μs

#### ELECTRICAL CHARACTERISTICS (T<sub>case</sub> = 25°C unless otherwise specified)

(°) Pulsed: pulse duration =  $300 \,\mu s$ , duty cycle = 1.5%.

Fig. 1 - Switching time

Fig. 2 - t<sub>on</sub> and t<sub>off</sub> test circuit





Fig. 3 - Peak collector current vs. duty cycle and number of outputs(L702B only)

L702







ADVANCE DATA

### LOW DROP DUAL POWER OPERATIONAL AMPLIFIERS

- OUTPUT CURRENT TO 1A
- OPERATES AT LOW VOLTAGES
- SINGLE OR SPLIT SUPPLY
- LARGE COMMON-MODE AND DIFFER-ENTIAL MODE RANGE
- LOW INPUT OFFSET VOLTAGE
- GROUND COMPATIBLE INPUTS
- LOW SATURATION VOLTAGE
- THERMAL SHUTDOWN

The L2720 and L2722 are monolithic integrated circuits in powerdip and minidip packages, intended for use as power operational amplifiers in a wide range of applications including servo amplifiers and power supplies. They are par-

#### ABSOLUTE MAXIMUM RATINGS

ticularly indicated for driving, inductive loads, as motor and finds applications in compact-disc, VCR automotive, etc.

The high gain and high output power capability provide superior performance whatever an operational amplifier/power booster combination is required.



|                                   |                                                                                       | r              |    |
|-----------------------------------|---------------------------------------------------------------------------------------|----------------|----|
| V <sub>s</sub>                    | Supply voltage                                                                        | 28             | V  |
| V <sub>s</sub>                    | Peak supply voltage (50ms)                                                            | 50             | V  |
| Vi                                | Input voltage                                                                         | V <sub>s</sub> |    |
| Vi                                | Differential input voltage                                                            | ± Vs           |    |
| I,                                | DC output current                                                                     | 1              | А  |
| l <sub>p</sub>                    | Peak output current (non repetitive)                                                  | 1.5            | Α  |
| P <sub>tot</sub>                  | Power dissipation at $T_{amb} = 80^{\circ}C$ (L2720), $T_{amb} = 50^{\circ}C$ (L2722) | 1              | W  |
|                                   | $T_{case} = 75^{\circ}C (L2720)$                                                      | 5              | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                                                      | -40 to 150     | °C |

#### **BLOCK DIAGRAMS**



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 47112/86



## **ELECTRICAL CHARACTERISTICS** ( $V_s = 24V$ , $T_{amb} = 25^{\circ}C$ unless otherwise specified)

|                          | Parameter                             |                                                             | Test Conditions                                        |     | Тур.           | Max. | Unit           |
|--------------------------|---------------------------------------|-------------------------------------------------------------|--------------------------------------------------------|-----|----------------|------|----------------|
| Vs                       | Single supply voltage                 |                                                             |                                                        | 4   |                | 28   | V              |
| Vs                       | Split supply voltage                  |                                                             |                                                        | ± 2 |                | ± 14 |                |
| I <sub>s</sub>           | Quiescent drain current               | V, Vs                                                       | $V_s = 24V$                                            |     | 10             | 15   |                |
|                          |                                       | $V_o = \frac{V_s}{2}$                                       | $V_s = 24V$<br>$V_s = 8V$                              |     | 9              | 15   | mA             |
| ۱ <sub>b</sub>           | Input bias current                    |                                                             |                                                        |     | 0.2            | 1    | μA             |
| V <sub>os</sub>          | Input offset voltage                  |                                                             |                                                        |     |                | 15   | mV             |
| l <sub>os</sub>          | Input offset current                  |                                                             |                                                        |     | 10             | 50   | nA             |
| SR                       | Slew rate                             |                                                             |                                                        |     | 2              |      | V/µs           |
| В                        | Gain-bandwidth product                |                                                             |                                                        |     | 1.2            |      | MHz            |
| R <sub>i</sub>           | Input resistance                      |                                                             |                                                        | 500 |                |      | КΩ             |
| Gv                       | O.L. voltage gain                     | f = 100Hz                                                   |                                                        | 70  | 80             |      | -              |
|                          |                                       | f = 1KHz                                                    |                                                        | 60  |                | dB   |                |
| <sup>e</sup> N           | Input noise voltage                   | ۰.                                                          |                                                        |     | 10             |      | μV             |
| IN                       | Input noise current                   | B = 22Hz to $22KHz$                                         |                                                        |     | 200            |      | pА             |
| CMR                      | Common Mode rejection                 | f = 1KHz                                                    |                                                        | 66  | 84             |      | dB             |
| SVR                      | Supply voltage rejection              | f = 100Hz<br>R <sub>G</sub> = 10KΩ<br>V <sub>R</sub> = 0.5V | $V_{s} = 24V$ $V_{s} = \pm 12V$ $V_{s} = \pm 6V$       | 54  | 70<br>75<br>81 |      | dB<br>dB<br>dB |
| V <sub>DROP</sub> (HIGH) |                                       |                                                             | 1 <sub>p</sub> = 100mA                                 |     | 0.7            |      |                |
|                          |                                       | V <sub>s</sub> ≈ ±2.5V to ±12V                              | I <sub>p</sub> = 500mA                                 |     | 1.0            | 1.5  | - V            |
| VDROP (LOW)              |                                       | $v_{s} \sim \pm 2.5 v \ t0 \pm 12 v$                        | I <sub>p</sub> = 100mA                                 |     | 0.3            |      | v              |
|                          |                                       |                                                             | $I_p = 500 \text{mA}$                                  |     | 0.5            | 1.0  |                |
| Cs                       | Channel separation                    | f = 1KHz; R <sub>L</sub> = 10                               | $\Omega;  G_{v} = 30dB$ $V_{s} = 24V$ $V_{s} = \pm 6V$ |     | 60<br>60       |      | dB<br>dB       |
| T <sub>sd</sub>          | Thermal shutdown junction temperature |                                                             |                                                        |     | 145            |      | °C             |



#### APPLICATION SUGGESTION

In order to avoid possible instability occurring into final stage the usual suggestions for the linear power stages are useful, as for instance:

layout accuracy;

- A 100nF capacitor corrected between supply pins and ground;
- boucherot cell (0.1 to  $0.2\mu F + 1\Omega$  series) between outputs and ground or across the load.





 $V_{S1}$  = logic supply voltage Must be  $V_{S2} > V_{S1}$ E1, E2 = logic inputs

#### Fig. 9 - Servocontrol for compact-disc



Fig. 10 - Compact-disc motor driver (1/2 section)





#### Fig. 14 - VHS-VCR Motor control circuit







### PRINTER SOLENOID DRIVER

The L3654S is a printer solenoid driver containing ten open-collector driver outputs and a ten-bit serial-in, parallel-out register.

Data is clocked into the shift register serially and transferred to the open-collector outputs by an enable input. Serial input data is loaded by the rising edge of the clock. A serial output from the tenth bit is provided which changes at the falling edge of the clock. This output is not controlled by the enable input and remains active at all time.

The L3654S is pin to pin compatible with the standard L3654, but can work with  $V_s$  down to 4.75V.

Each output is rated at 250mA (sink) and is

ABSOLUTE MAXIMUM BATINGS

clamped to ground internally at 50V to dissipate stored energy in inductive loads.

The L3654S is supplied in a 16 lead dual in-line plastic package, and its main fields of application comprise thermal printers, cash registers and printing pocket calculators.



**ORDERING NUMBER: L3654S** 

#### ٧, Supply voltage 95 v Vi Input voltage 9.5 v ٧<sub>F</sub> External supply voltage 45 v ۱, Output current (single output) 0.4 А Ground current 4.0 А ۱q Total power dissipation ( $T_{amb} = 70^{\circ}C$ ) w P<sub>tot</sub> 1 Storage and junction temperature °C -65 to 150 T<sub>sta</sub>, T<sub>i</sub>

#### **BLOCK DIAGRAM**





# **ELECTRICAL CHARACTERISTICS** ( $V_s = 5V$ , $V_E = 30V$ , $T_{amb} = 0^\circ$ to 70°C, unless otherwise specified)

|                                     | Parameter                        |                              | Tes                                                                   | st conditions                                                | Min. | Typ. | Max. | Unit |
|-------------------------------------|----------------------------------|------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------|------|------|------|------|
| Vs                                  | Supply voltag                    | e                            |                                                                       |                                                              | 4.75 |      | 9.5  | v    |
| ۱ <sub>S</sub>                      | Supply currer                    | nt                           | T <sub>amb</sub> = 25°C                                               | V <sub>EN</sub> = 0V; V <sub>DO</sub> = 0V                   |      | 27   | 40   | mA   |
|                                     |                                  |                              | V <sub>s</sub> = 9.5V                                                 | V <sub>EN</sub> = 2.6V<br>I <sub>o</sub> = 250 mA (each bit) |      | 55   | 70   | mA   |
| V <sub>E</sub>                      | External oper<br>voltage         | ating supply                 |                                                                       |                                                              |      |      | 40   | v    |
| l <sub>leak</sub>                   | Output leakag<br>(each output)   |                              | V <sub>E</sub> = 40V                                                  | V <sub>EN</sub> =0V                                          |      |      | 1    | mA   |
| Vz                                  | Internal clamp                   | o voltage                    | I <sub>z</sub> = 0.3A *                                               | V <sub>EN</sub> = 0V                                         | 45   | 50   | 65   | v    |
| V <sub>CE sat</sub>                 | Output satura                    | ition voltage                | l <sub>o</sub> = 250 mA                                               | V <sub>EN</sub> = 2.6V                                       |      |      | 1.6  | v    |
| VDI                                 | Input logic lev                  |                              | Low State (L)                                                         |                                                              |      |      | 0.8  | v    |
| V <sub>CLK</sub><br>V <sub>EN</sub> | (pins 1, 9, 10)                  | 1                            | High state (H)                                                        |                                                              | 2.6  |      |      | 1    |
| וסי                                 | Data input cu                    | rrent                        | V <sub>D1</sub> = 2.6V                                                | T <sub>amb</sub> = 70°C                                      | 0.3  | 0.57 |      | mA   |
|                                     |                                  |                              | T <sub>amb</sub> = 0°C                                                |                                                              | 0.57 | 0.75 | 1    |      |
|                                     |                                  |                              | V <sub>DI</sub> ≈ 1V                                                  | T <sub>amb</sub> = 70°C                                      |      | 220  |      | μA   |
| ICLK                                | Clock input current              |                              | V <sub>CLK</sub> = 2.6V                                               | T <sub>amb</sub> = 70°C                                      | 0.2  | 0.33 |      | mA   |
|                                     |                                  |                              |                                                                       | T <sub>amb</sub> = 0°C                                       |      | 0.33 | 0.5  | 1    |
|                                     |                                  |                              | V <sub>CLK</sub> = 1V                                                 | T <sub>amb</sub> = 70°C                                      |      | 125  |      | μA   |
| IEN                                 | Enable input o                   | current                      | V <sub>EN</sub> = 2.6V                                                | T <sub>amb</sub> = 70°C                                      | 0.2  | 0.33 |      |      |
|                                     |                                  |                              |                                                                       | T <sub>amb</sub> = 0°C                                       |      | 0.33 | 0.5  | - mA |
|                                     |                                  |                              | V <sub>EN</sub> = 1V                                                  | T <sub>amb</sub> = 70°C                                      |      | 125  |      | μA   |
| R <sub>IN</sub>                     | Input pull-do                    | wn resistance<br>Clock input | T <sub>amb</sub> = 25°C                                               | V <sub>CLK</sub> < V <sub>s</sub>                            |      | 8    |      |      |
|                                     |                                  | Enable input                 | T <sub>amb</sub> = 25°C                                               | V <sub>EN</sub> < V <sub>s</sub>                             |      | 8    |      | κΩ   |
|                                     |                                  | Data input                   | T <sub>amb</sub> = 25°C                                               | $V_{DI} < V_s$                                               |      | 4.5  |      |      |
| V <sub>DO</sub>                     | Output logic l<br>(pin 7)        | evels                        | Low state (L)<br>V <sub>DI</sub> = 0V                                 | I <sub>DO</sub> (pin 7)= 0                                   |      | 0.01 | 0.5  | v    |
|                                     |                                  |                              | High state (H)<br>V <sub>DI</sub> = 2.6V<br>I <sub>DO</sub> (pin 7) = |                                                              | 2.6  | 3.4  |      | v    |
| R <sub>DO</sub>                     | Output pull-d<br>resistance (pir |                              | V <sub>D1</sub> = 0V                                                  | V <sub>DO</sub> = 1V                                         |      | 14   |      | КΩ   |

\* Pulsed: pulse duration = 300µs, duty cycle = 2%





### DUAL 5V REGULATOR WITH RESET

- OUTPUT CURRENTS:  $I_{01} = 300 \text{mA}$  $I_{02} = 400 \text{mA}$
- FIXED PRECISION OUTPUT VOLTAGE 5V ± 2%
- RESET FUNCTION CONTROLLED BY IN-PUT VOLTAGE AND OUTPUT 1 VOLTAGE
- RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING
- RESET OUTPUT LEVEL RELATED TO OUTPUT 2
- OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING
- LOW LEAKAGE CURRENT, LESS THAN 1 $\mu$ A AT OUTPUT 1
- LOW QUIESCENT CURRENT (INPUT 1)
- INPUT OVERVOLTAGE PROTECTION UP TO 60V

#### ABSOLUTE MAXIMUM RATINGS

- RESET OUTPUT HIGH
- OUTPUT TRANSISTORS SOA PROTEC-TION
- SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION

The L4901 is a monolithic low drop dual 5V regulator designed mainly for supplying microprocessor systems.

Reset and data save functions during switch on/ off can be realized.



VIN DC input voltage 24 v DC operating input voltage 20 v Transient input overvoltage (t = 40ms)60 v I。 Ti Output current internally limited °c -40 to 150 Storage and junction temperature

#### **BLOCK DIAGRAM**





### CONNECTION DIAGRAM

(Top view)



#### **PIN FUNCTIONS**

| N° NAME |                  | FUNCTION                                                                                                                                                   |  |
|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       | INPUT 1          | Low quiescent current 300mA regulator input.                                                                                                               |  |
| 2       | INPUT 2          | 400mA regulator input.                                                                                                                                     |  |
| 3       | TIMING CAPACITOR | If Reg. 2 is switched-ON the delay capacitor is chawith a $5\mu$ A constant current. When Reg. 2 is swied-OFF the delay capacitor is discharged.           |  |
| 4       | GND              | Common ground.                                                                                                                                             |  |
| 5       | RESET OUTPUT     | When pin 3 reaches 5V the reset output is switched high.<br>Therefore $t_{RD} = C_t \left( \frac{5V}{5\mu A} \right)$ ; $t_{RD}$ (ms) = $C_t$ (nF)         |  |
| 6       | OUTPUT 2         | $5V$ - 400mA regulator output. Enabled if $V_O$ 1 $>$ $V_{RT}$ and $V_{1N2}$ $>$ $V_{1T}.$ If Reg. 2 is switched-OFF the $C_{02}$ capacitor is discharged. |  |
| 7       | OUTPUT 1         | 5V - 300mA regulator output with low leakage (in switch-OFF condition).                                                                                    |  |

#### THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case | max | 4 | °C/W |
|------------------------|----------------------------------|-----|---|------|
|                        |                                  |     |   |      |

|                        | Parameter                       | Test Conditions                                           | Min.                  | Тур. | Max.                  | Unit  |
|------------------------|---------------------------------|-----------------------------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>RT</sub>        | Reset threshold voltage         |                                                           | V <sub>02</sub> -0.15 | 4.9  | V <sub>02</sub> -0.05 | v     |
| VRTH                   | Reset threshold hysteresis      |                                                           |                       | 50   | 160                   | mV    |
| V <sub>RH</sub>        | Reset output voltage HIGH       | Ι <sub>R</sub> = 500μA                                    | V <sub>02</sub> -1    | 4,12 | V <sub>02</sub>       | v     |
| VRL                    | Reset output voltage LOW        | $I_R = -5mA$                                              |                       | 0.25 | 0.4                   | v     |
| t <sub>RD</sub>        | Reset pulse delay               | $C_t = 10 nF$                                             | 6                     | 10   | 14                    | ms    |
| t <sub>d</sub>         | Timing capacitor discharge time | C <sub>t</sub> = 10nF                                     |                       |      | 20                    | μs    |
| ∆V <sub>01</sub><br>∆T | Thermal drift                   | $-20^{\circ}C \leq T_{amb} \leq 140^{\circ}C$             | -0.8                  | 0.3  | +0.8                  | mV/°C |
| ∆V <sub>02</sub><br>∆T | Thermal drift                   | $-20^{\circ}C \leq T_{amb} \leq 140^{\circ}C$             | -0.8                  | 0.3  | +0.8                  | mV/°C |
| SVR1                   | Supply voltage rejection        | f = 100Hz V <sub>R</sub> = 0.5V<br>I <sub>o</sub> = 100mA | 54                    | 84   |                       | dB    |
| SVR2                   | Supply voltage rejection        |                                                           | 50                    | 80   |                       | dB    |
| TJSD                   | Thermal shut down               |                                                           |                       | 150  |                       | °C    |

#### ELECTRICAL CHARACTERISTICS (continued)

\* The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25mV under constant output current condition.

#### APPLICATION INFORMATION

In power supplies for  $\mu$ P systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply is removed. The L4901 makes it very easy to supply such equipments; it provides two voltage regulators (both 5V high precision) with separate inputs plus a reset output for the data save function.

#### CIRCUIT OPERATION (see Fig. 1)

After switch on Reg. 1 saturates until  $\rm V_{01}$  rises to the nominal value.

When the input 2 reaches  $V_{IT}$  and the output 1 is higher than  $V_{RT}$  the output 2 ( $V_{02}$ ) switches on and the reset output ( $V_R$ ) also goes high after a programmable time  $T_{RD}$  (timing capacitor).

 $V_{02}$  and  $V_{\mathsf{R}}$  are switched together at low level when one of the following conditions occurs:

an input overvoltage

- an overload on the output 1 ( $V_{01} < V_{RT}$ ); - a switch off ( $V_{IN} < V_{IT} - V_{ITH}$ );

and they start again as before when the condition is removed.

An overload on output 2 does not switch Reg. 2 (V\_{02} - V\_R = V\_{CE sat}; I\_{02} = I\_{SC2}) and does not influence Reg. 1.

The V<sub>01</sub> output features:

- 5V internal reference without voltage divider between the output and the error comparator;
- very low drop series regulator element utilizing current mirrors;

permit high output impedance and then very low leakage current error even in power down condition.

This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery without a



### APPLICATION SUGGESTION (continued)





Fig. 3 – P.C. board component layout of fig. 2 (1: 1 scale)





#### APPLICATION SUGGESTION (continued)

Fig. 6



Fig. 7 - Quiescent current (Reg. 1) vs. output current (mA)2 1 1 2

100

0



#### Fig. 9 - Total quiescent current vs. input voltage



Fig. 12 – Supply voltage rejection regulators 1 and 2 vs. input ripple frequence



Fig. 10 - Regulator 1 output current and short circuit current vs. input voltage

200

1<sub>01</sub> (m A)



Fig. 11 - Regulator 2 output current and short circuit current vs. input voltage







### DUAL 5V REGULATOR WITH RESET AND DISABLE FUNCTIONS

- OUTPUT CURRENTS:  $I_{01} = 300 \text{mA}$  $I_{02} = 400 \text{mA}$
- FIXED PRECISION OUTPUT VOLTAGE 5V ± 2%
- RESET FUNCTION CONTROLLED BY IN-PUT VOLTAGE AND OUTPUT 1 VOLTAGE
- RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING
- RESET OUTPUT LEVEL RELATED TO OUTPUT 2
- OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING
- OUTPUT 2 DISABLE LOGICAL INPUT
- LOW LEAKAGE CURRENT, LESS THAN 1 $\mu$ A AT OUTPUT 1
- RESET OUTPUT HIGH

#### ABSOLUTE MAXIMUM RATINGS

- INPUT OVERVOLTAGE PROTECTION UP TO 60V
- OUTPUT TRANSISTORS SOA PROTEC-TION
- SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION

The L4902 is a monolithic low drop dual 5V regulator designed mainly for supplying microprocessor systems.

Reset and data save functions and remote switch on/off control can be realized.



| VIN                               | DC input voltage                         | 24                 | V  |
|-----------------------------------|------------------------------------------|--------------------|----|
|                                   | DC operating input voltage               | 20                 | V  |
|                                   | Transient input overvoltage $(t = 40ms)$ | 60                 | v  |
| ۱.                                | Output current                           | internally limited |    |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature         | -40 to 150         | °C |

#### **BLOCK DIAGRAM**





#### CONNECTION DIAGRAM

(Top view)



#### **PIN FUNCTIONS**

| N° | NAME              | FUNCTION<br>Regulators common input.                                                                                                                                                    |  |  |
|----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1  | INPUT 1           |                                                                                                                                                                                         |  |  |
| 2  | TIMING CAPACITOR  | If Reg. 2 is switched-ON the delay capacitor is charged with a $5\mu$ A constant current. When Reg. 2 is switch-ed-OFF the delay capacitor is discharged.                               |  |  |
| 3  | V02 DISABLE INPUT | A high level (> $V_{DT}$ ) disable output Reg. 2.                                                                                                                                       |  |  |
| 4  | GND               | Common ground.                                                                                                                                                                          |  |  |
| 5  | RESET OUTPUT      | When pin 2 reaches 5V the reset output is switched high.<br>Therefore $t_{RD} = C_t (\frac{5V}{5\mu A})$ ; $t_{RD}$ (ms) = $C_t$ (nF).                                                  |  |  |
| 6  | OUTPUT 2          | $5V$ - 400mA regulator output. Enabled if $V_{O}$ 1 $>$ $V_{RT}$ . DISABLE INPUT $<$ $V_{DT}$ and $V_{IN}$ $>$ $V_{IT}$ . If Reg. 2 is switched-OFF the C_{02} capacitor is discharged. |  |  |
| 7  | OUTPUT 1          | 5V - 300mA. Low leakage (in switch-OFF condition) output.                                                                                                                               |  |  |

#### THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case | max | 4 | °C/W |
|------------------------|----------------------------------|-----|---|------|
|------------------------|----------------------------------|-----|---|------|

|                                  | Parameter                                 | Test Conditions                                        | Min.               | Тур.       | Max.            | Unit     |
|----------------------------------|-------------------------------------------|--------------------------------------------------------|--------------------|------------|-----------------|----------|
| V <sub>RH</sub>                  | Reset output voltage HIGH                 | I <sub>R</sub> = 500μA                                 | V <sub>02</sub> -1 | 4.12       | V <sub>02</sub> | v        |
| VRL                              | Reset output voltage LOW                  | I <sub>R</sub> = -5mA                                  |                    | 0.25       | 0.4             | V        |
| t <sub>RD</sub>                  | Reset pulse delay                         | $C_t = 10 nF$                                          | 6                  | 10         | 14              | ms       |
| t <sub>d</sub>                   | Timing capacitor discharge time           | C <sub>t</sub> = 10nF                                  |                    |            | 20              | μs       |
| V <sub>DT</sub>                  | V <sub>02</sub> disable threshold voltage |                                                        |                    | 1.25       | 2.4             | V        |
| Р                                | V <sub>02</sub> disable input current     | $V_{\rm D} \leq 0.4V \\ V_{\rm D} \geq 2.4V$           |                    | -100<br>-2 |                 | μΑ<br>μΑ |
| ΔV <sub>01</sub><br>ΔT           | Thermal drift                             | -20°C ≤ T <sub>amb</sub> ≤ 140°C                       | -0.8               | 0.3        | 0.8             | mV/°C    |
| $\frac{\Delta V_{02}}{\Delta T}$ | Thermal drift                             | -20°C ≤ T <sub>amb</sub> ≤ 140°C                       | -0.8               | 0.3        | 0.8             | mV/°C    |
| SVR1                             | Supply voltage rejection                  | f = 100Hz V <sub>R</sub> = 0.5V I <sub>o</sub> = 100mA | 54                 | 84         |                 | dB       |
| SVR2                             | Supply voltage rejection                  |                                                        | 50                 | 80         |                 | dB       |
| TJSD                             | Thermal shut down                         |                                                        |                    | 150        |                 | °C       |

#### ELECTRICAL CHARACTERISTICS (continued)

\* The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25mV under constant output current condition.

#### APPLICATION INFORMATION

In power supplies for  $\mu$ P systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply is removed. The L4902 makes it very easy to supply such equipments; it provides two voltage regulators (both 5V high precision) with common inputs plus a reset output for the data save function and a Reg. 2 output disable.

#### CIRCUIT OPERATION (see Fig. 1)

After switch on Reg. 1 saturates until  $V_{01}$  rises to the nominal value.

When the input reaches  $V_{1T}$  and the output 1 is higher than  $V_{RT}$  the output 2 ( $V_{02}$ ) switches on and the reset output ( $V_R$ ) also goes high after a programmable time  $T_{RD}$  (timing capacitor).

 $V_{02}$  and  $V_R$  are switched together at low level when one of the following conditions occurs: - a high level (>  $V_{DT}$ ) is applied on pin 3;

- an input overvoltage;
- an overload on the output 1 ( $V_{01} < V_{RT}$ ); - a switch off ( $V_{IN} < V_{IT} - V_{ITH}$ );

and they start again as before when the condition is removed.

An overload on output 2 does not switch Reg. 2 ( $V_{02}$  -  $V_R$  =  $V_{CE sat}$ ;  $I_{02}$  =  $I_{SC2}$ ) and does not influence Reg. 1.

The  $V_{01}$  output features:

- 5V internal reference without voltage divider between the output and the error comparator
- very low drop series regulator element utilizing current mirrors

permit high output impedance and then very low leakage current error in power down condition.

This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery without a separation diode.

### APPLICATION SUGGESTION (continued)

Fig. 2



L4902

Fig. 3 - P.C. board and component layout of the circuit of Fig. 2 (1: 1 scale)







100

0 3 6



Fig. 7 - Quiescent current



L4902

Fig. 10 - Supply voltage rejection regulators 1 and 2 vs. input ripple frequence



current and short circuit current vs. input voltage

15 18 21 24 V; (V)

9

12

Fig. 9 - Regulator 2 output

501





ADVANCE DATA

# **DUAL 5V REGULATOR WITH RESET** AND DISABLE FUNCTIONS

- OUTPUT CURRENTS:  $I_{01} = 50 \text{mA}$  $I_{02} = 100 \text{mA}$
- FIXED PRECISION OUTPUT VOLTAGE 5V ± 2%
- RESET FUNCTION CONTROLLED BY IN-PUT VOLTAGE AND OUTPUT 1 VOLTAGE
- RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING
- RESET OUTPUT LEVEL RELATED TO OUTPUT 2
- OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING
- OUTPUT 2 DISABLE LOGICAL INPUT
- LOW LEAKAGE CURRENT, LESS THAN 1µA AT OUTPUT 1
- INPUT OVERVOLTAGE PROTECTION UP TO 60V

- RESET OUTPUT LOW
- OUTPUT TRANSISTORS SOA PROTEC-TION
- SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION

The L4903 is a monolithic low drop dual 5V regulator designed mainly for supplying microprocessor systems.

Reset, data save functions and remote switch on/off control can be realized.



Minidip Plastic

**ORDERING NUMBER: L4903** 

# ABSOLUTE MAXIMUM RATINGS

| VIN            | DC input voltage                             | 24         | V. |
|----------------|----------------------------------------------|------------|----|
| VIN            | DC operating input voltage                   | 20         | V  |
| V <sub>t</sub> | Transient input overvoltage $(t = 40ms)$     | 60         | V  |
| Ptot           | Power dissipation at $T_{amb} = 50^{\circ}C$ | 1          | W  |
| $T_{stg}, T_j$ | Storage and junction temperature             | -40 to 150 | °C |

# **BLOCK DIAGRAM**





# CONNECTION DIAGRAM

(Top view)



# PIN FUNCTIONS

| N° | NAME                          | FUNCTION                                                                                                                                                                                                                      |
|----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | INPUT 1                       | Low quiescent current 50mA regulator input.                                                                                                                                                                                   |
| 2  | INPUT 2                       | 100mA regulator input.                                                                                                                                                                                                        |
| 3  | TIMING CAPACITOR              | If Reg. 2 is switched-ON the delay capacitor is charged with a $5\mu A$ constant current. When Reg. 2 is switched-OFF the delay capacitor is discharged.                                                                      |
| 4  | GND                           | Common ground.                                                                                                                                                                                                                |
| 5  | V <sub>02</sub> DISABLE INPUT | A high level (> $V_{DT}$ ) disable output Reg. 2.                                                                                                                                                                             |
| 6  | RESET OUTPUT                  | When pin 3 reaches 5V the reset output is switched low.<br>Therefore $t_{RD} = C_t (\frac{5V}{5\mu A}); t_{RD} (ms) = C_t (nF).$                                                                                              |
| 7  | OUTPUT 2                      | 5V - 100mA regulator output. Enabled if V <sub>O</sub> 1 > V <sub>RT</sub> . DISABLE INPUT < V <sub>DT</sub> and V <sub>IN 2</sub> > V <sub>IT</sub> . If Reg. 2 is switched OFF the C <sub>02</sub> capacitor is discharged. |
| 8  | OUTPUT 1                      | 5V - 50mA regulator output with low leakage in switch-<br>OFF condition.                                                                                                                                                      |

# THERMAL DATA

| R <sub>th i-pin</sub> | Thermal resistance junction-pin 4   | max | 70  | °C/W |
|-----------------------|-------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W |



| Parameter              |                                           | Parameter Test Conditions                         |                        | Тур.       | Max.                 | Unit     |
|------------------------|-------------------------------------------|---------------------------------------------------|------------------------|------------|----------------------|----------|
| V <sub>RT</sub>        | Reset threshold voltage                   |                                                   | . V <sub>02</sub> -0.4 | 4.7        | V <sub>02</sub> -0.2 | v        |
| VRTH                   | Reset threshold hysteresis                |                                                   |                        | 50         | 160                  | mV       |
| V <sub>RH</sub>        | Reset output voltage HIGH                 | Ι <sub>R</sub> = 500μA                            | V <sub>02</sub> -1     | 4.12       | V <sub>02</sub>      | v        |
| VRL                    | Reset output voltage LOW                  | I <sub>R</sub> = -5mA                             |                        | 0.25       | 0.4                  | v        |
| <sup>t</sup> RD        | Reset pulse delay                         | C <sub>t</sub> = 10nF                             | 6                      | 10         | 14                   | ms       |
| td                     | Timing capacitor discharge time           | C <sub>t</sub> = 10nF                             |                        |            | 20                   | μs       |
| V <sub>DT</sub>        | V <sub>02</sub> disable threshold voltage |                                                   |                        | 1.25       | 2.4                  | v        |
| I <sub>D</sub>         | V <sub>02</sub> disable input current     | $V_{\rm D} \leq 0.4V \\ V_{\rm D} \geq 2.4V$      |                        | -100<br>-2 |                      | μΑ<br>μΑ |
| ∆V <sub>01</sub><br>∆T | Thermal drift                             | -20°C ≤ T <sub>amb</sub> ≤ 140°C                  | -0.8                   | 0.3        | 0.8                  | mV/°C    |
| ∆V <sub>02</sub><br>∆T | Thermal drift                             | -20°C ≤ T <sub>amb</sub> ≤ 140°C                  | -0.8                   | 0.3        | 0.8                  | mV/°C    |
| SVR1                   | Supply voltage rejection                  | f=100Hz V <sub>R</sub> =0,5V I <sub>o</sub> =50mA | 54                     | 84         |                      | dB       |
| SVR2                   | Supply voltage rejection                  | I <sub>o</sub> = 100mA                            | 50                     | 80         | i.                   | dB       |
| TJSD                   | Thermal shut down                         |                                                   |                        | 150        |                      | °C       |

## ELECTRICAL CHARACTERISTICS (continued)

\* The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25mV under constant output current conditions.

## APPLICATION INFORMATION

In power supplies for  $\mu$ P systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply is removed. The L4903 makes it very easy to supply such equipments; it provides two voltage regulators (both 5V high precision) with separate inputs plus a reset output for the data save function and Reg. 2 output disable.

### CIRCUIT OPERATION (see Fig. 1)

After switch on Reg. 1 saturates until  $V_{01}\xspace$  rises to the nominal value.

When the input 2 reaches  $V_{\rm IT}$  and the output 1 is higher than  $V_{\rm RT}$  the output 2  $(V_{02})$  switches on and the reset output  $(V_{\rm R})$  goes low after a programmable time  $T_{\rm RD}$  (timing capacitor).

 $V_{02}$  is switched at low level and  $V_{\mathsf{R}}$  at high level when one of the following conditions occurs:

- a high level (>  $V_{DT}$ ) is applied on pin 5; - an input overvoltage;

- an overload on the output 1 ( $V_{01} < V_{RT}$ ); - a switch off ( $V_{IN} < V_{IT} - V_{ITH}$ );

and they start again as before when the condition is removed.

An overload on output 2 does not switch Reg. 2.  $(V_{02} - V_R = V_{CE sat}; I_{02} = I_{SC2})$  and does not influence Reg. 1.

The V<sub>01</sub> output features:

- 5V internal reference without voltage divider between the output and the error comparator
- very low drop series regulator element utilizing current mirrors

permit high output impedance and then very low leakage current error in power down conditions.

This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery without a separation diode.





Fig. 5 -- Total quiescent current vs. input voltage













# DUAL 5V REGULATOR WITH RESET

- OUTPUT CURRENTS:  $I_{01} = 50 \text{mA}$  $I_{02} = 100 \text{mA}$
- FIXED PRECISION OUTPUT VOLTAGE 5V ± 2%
- RESET FUNCTION CONTROLLED BY IN-PUT VOLTAGE AND OUTPUT 1 VOLTAGE
- RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING
- RESET OUTPUT LEVEL RELATED TO OUTPUT 2
- OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING
- LOW LEAKAGE CURRENT, LESS THAN 1 $\mu$ A AT OUTPUT 1
- LOW QUIESCENT CURRENT (INPUT 1)
- INPUT OVERVOLTAGE PROTECTION UP TO 60V

# ABSOLUTE MAXIMUM RATINGS

- RESET OUTPUT HIGH
- OUTPUT TRANSISTORS SOA PROTEC-TION
- SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION

The L4904 is a monolithic low drop dual 5V regulator designed mainly for supplying microprocessor systems.

Reset and data save functions during switch on/ off can be realized.



**Minidip Plastic** 

**ORDERING NUMBER: L4904** 

| VIN              | DC input voltage                             | 24                 | v  |
|------------------|----------------------------------------------|--------------------|----|
|                  | DC operating input voltage                   | 20                 | V  |
|                  | Transient input overvoltage $(t = 40ms)$     | 60                 | V  |
| l <sub>o</sub>   | Output current                               | internally limited |    |
| P <sub>tot</sub> | Power dissipation at $T_{amb} = 50^{\circ}C$ | 1                  | w  |
| Тj               | Storage and junction temperature             | -40 to 150         | °C |

# **BLOCK DIAGRAM**





# CONNECTION DIAGRAM (Top view)



# **PIN FUNCTIONS**

| N° | NAME             | FUNCTION                                                                                                                                                                                    |
|----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | INPUT 1          | Low quiescent current 50mA regulator input.                                                                                                                                                 |
| 2  | INPUT 2          | 100mA regulator input.                                                                                                                                                                      |
| 3  | TIMING CAPACITOR | If Reg. 2 is switched-ON the delay capacitor is charged with a $5\mu$ A constant current. When Reg. 2 is switched-OFF the delay capacitor is discharged.                                    |
| 4  | GND              | Common ground.                                                                                                                                                                              |
| 6  | RESET OUTPUT     | When pin 3 reaches 5V the reset output is switched high.<br>Therefore $t_{RD} = C_t (\frac{5V}{5\mu A})$ ; $t_{RD}$ (ms) = $C_t$ (nF).                                                      |
| 7  | OUTPUT 2         | 5V - 100mA regulator output. Enabled if V <sub>0</sub> 1 > V <sub>RT</sub> and V <sub>IN 2</sub> > V <sub>IT</sub> . If Reg. 2 is switched-OFF the C <sub>02</sub> capacitor is discharged. |
| 8  | OUTPUT 1         | 5V - 50mA regulator output with low leakage in switch-<br>OFF condition.                                                                                                                    |

# THERMAL DATA

| R <sub>th i-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W |
|-----------------------|-------------------------------------|-----|-----|------|
| in j-unio             | •                                   |     |     |      |

|                                  | Parameter                       | Test Con                   | Test Conditions                        |                       | Тур. | Max.                  | Unit  |
|----------------------------------|---------------------------------|----------------------------|----------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>RT</sub>                  | Reset threshold voltage         |                            |                                        | V <sub>02</sub> -0.15 | 4.9  | V <sub>02</sub> -0.05 | v     |
| VRTH                             | Reset threshold hysteresis      |                            |                                        |                       | 50   | 160                   | mV    |
| V <sub>RH</sub>                  | Reset output voltage HIGH       | $I_R = 500 \mu A$          | ······································ | V <sub>02</sub> -1    | 4.12 | V <sub>02</sub>       | v     |
| VRL                              | Reset output voltage LOW        | 1 <sub>R</sub> = -5mA      |                                        |                       | 0.25 | 0.4                   | v     |
| t <sub>RD</sub>                  | Reset pulse delay               | C <sub>t</sub> = 10nF      |                                        | 6                     | 10   | 14                    | ms    |
| td                               | Timing capacitor discharge time | C <sub>t</sub> = 10nF      |                                        |                       |      | 20                    | μs    |
| $\frac{\Delta V_{01}}{\Delta T}$ | Thermal drift                   | -20°C ≤ T <sub>amb</sub> s | ≤ 140°C                                | -0.8                  | 0.3  | +0.8                  | mV/°C |
| $\frac{\Delta V_{02}}{\Delta T}$ | Thermal drift                   | -20°C ≤ T <sub>amb</sub> ⊲ | ≤ 140°C                                | -0.8                  | 0.3  | +0.8                  | mV/°C |
| SVR1                             | Supply voltage rejection        | f = 100Hz                  | l <sub>o</sub> = 50mA                  | 54                    | 84   |                       | dB    |
| SVR2                             | Supply voltage rejection        | V <sub>R</sub> = 0.5V      | I <sub>o</sub> = 100mA                 | 50                    | 80   |                       | dB    |
| T <sub>JSD</sub>                 | Thermal shut down               |                            |                                        |                       | 150  |                       | °C    |

ELECTRICAL CHARACTERISTICS (continued)

<sup>†</sup> The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25mV under constant output current condition.

# APPLICATION INFORMATION

In power supplies for  $\mu$ P systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply is removed. The L4904 makes it very easy to supply such equipments; it provides two voltage regulators (booth 5V high precision) with separate inputs plus a reset output for the data save function.

### CIRCUIT OPERATION (see Fig. 1)

After switch on Reg. 1 saturates until  $V_{\rm 01}$  rises to the nominal value.

When the input 2 reaches  $V_{IT}$  and the output 1 is higher than  $V_{RT}$  the output 2 ( $V_{02}$ ) switches on and the reset output ( $V_R$ ) also goes high after a programmable time  $T_{RD}$  (timing capacitor).

 $V_{02}$  and  $V_R$  are switched together at low level when one of the following conditions occurs: - an input overvoltage - an overload on the output 1 ( $V_{01} < V_{RT}$ ); - a switch off ( $V_{IN} < V_{IT} - V_{ITH}$ );

1 4904

and they start again as before when the condition is removed.

An overload on output 2 does not switch Reg. 2 (V\_{02} - V\_R = V\_{CE sat}; I\_{02} = I\_{SC2}) and does not influence Reg. 1.

The V<sub>01</sub> output features:

- 5V internal reference without voltage divider between the output and the error comparator;
- very low drop series regulator element utilizing current mirrors;

permit high output impedance and then very low leakage current error in power down condition.

This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery without a separation diode. The  $V_{01}$  regulator also features



# APPLICATION SUGGESTIONS (continued)

Application Circuits of a Microprocessor system (Fig. 2) or with data save battery (Fig. 3). The reset output provide delayed rising front at the turn-off of the regulator 2.



Fig. 3







# VERY LOW DROP ADJUSTABLE REGULATOR

- VERY LOW DROP VOLTAGE
- ADJUSTABLE OUTPUT VOLTAGES FROM 1.25V TO 20V
- 400mA OUTPUT CURRENT
- LOW QUIESCENT CURRENT
- OVERVOLTAGE AND REVERSE VOLT-AGE PROTECTION
- +60/-60 TRANSIENT PEAK VOLTAGE
- SHORT CIRCUIT PROTECTION WITH FOLDBACK CHARACTERISTICS
- THERMAL SHUT-DOWN

The L4920 and L4921 are adjustable voltage regulators with a very low voltage drop (0.4V typ. at 0.4A), low quiescent current and comprehensive on-chip protection.

These devices are protected against load dump transients of  $\pm$  60V, input overvoltage, polarity reversal and over heating.

A foldback current limiter protects against load short circuits.

The output voltage is adjustable through an external divider from 1.25V to 20V. The minimum operating input voltage is 5.2V.

These regulators are designed for automotive, industrial and consumer applications where low consumption is particularly important.

In battery backup and standby applications the low consumption of these devices extends battery life.





# BLOCK DIAGRAM



# **ELECTRICAL CHARACTERISTICS** (For V<sub>i</sub> = 14.4V V<sub>o</sub> = 5V; T<sub>j</sub> = 25°C; C = 100 $\mu$ F; R2 = 6.2K $\Omega$ unless otherwise noted)

|                | Parameter                              | Test Conditions                                              | Min.   | Тур.               | Max.       | Unit              |
|----------------|----------------------------------------|--------------------------------------------------------------|--------|--------------------|------------|-------------------|
| Vi             | Operating input<br>voltage             | Vo ≥ 4.5V<br>Io = 400mA                                      | Vo+0.7 |                    | 26         | v                 |
|                |                                        | VREF ≤ Vo < 4.5V<br>Io = 400mA                               | 5.2    |                    | 26         | v                 |
| VREF           | Reference voltage                      | $5.2V < V_i < 26V$<br>$I_0 \le 400mA (*)$                    | 1.20   | 1.25               | 1.30       | v                 |
| $\Delta V_o$   | Line regulation                        | $V_{o} + 1V < V_{i} < 26V$ $V_{o} \ge 4.5V$<br>$I_{o} = 5mA$ |        | 1                  | 10         | mV/Vo             |
| ∆Vo            | Load regulation                        | $5mA < I_0 < 400mA (*)$ $V_0 \ge 4.5V$                       |        | 3                  | 15         | mV/V <sub>o</sub> |
| V <sub>D</sub> | Dropout voltage                        | lo = 10mA<br>lo = 150mA<br>lo = 400mA                        |        | 0.05<br>0.2<br>0.4 | 0.4<br>0.7 | V<br>V<br>V       |
| ۱ <sub>D</sub> | Quiescent current                      | $I_o = 0mA$<br>$V_o + 1V < V_i < 26V$                        |        | 0.8                | 3          | mA                |
|                |                                        | $I_0 = 400 \text{mA} (*)$<br>$V_0 + 1V < V_i < 26V$          |        | 65                 | 100        | mA                |
| l <sub>o</sub> | Maximum output<br>current              |                                                              |        | 650                | 900        | mA                |
| losc           | Short circuit output<br>current (*)    |                                                              | 200    | 350                | 500        | mA                |
| V <sub>R</sub> | Reverse polarity input<br>voltage (DC) | Vo≥ -1.5V RL ≤ 500Ω                                          |        |                    | -18        | v                 |

(\*) Foldback protection



L4941

ADVANCE DATA

# VERY LOW DROP 1A REGULATOR

- PRECISE 5V OUTPUT (± 2%)
- LOW DROPOUT VOLTAGE (450mV TYP. AT 1A)
- VERY LOW QUIESCENT CURRENT
- THERMAL SHUT DOWN
- SHORT CIRCUIT CURRENT LIMITER
- OVERVOLTAGE PROTECTION
- REVERSE POLARITY PROTECTION

The L4941 is a very low input/output voltage drop, low quiescent current and high output

current capability IC particularly useful in applications such as battery powered systems where power dissipation is a design constraint.

Standard regulator features such as thermal shut down, current limiter and overvoltage protection are also provided.



# BLOCK DIAGRAM





|                     | Parameter                | Test Condition                                           | IS      | Min. | Тур. | Max. | Unit      |
|---------------------|--------------------------|----------------------------------------------------------|---------|------|------|------|-----------|
| ٧ <sub>0</sub>      | Output voltage           | I <sub>O</sub> = 5mA                                     |         | 4.9  | 5    | 5.1  | v         |
| Vo                  | Output voltage           | V <sub>i</sub> = 6V to 14V<br>I <sub>O</sub> = 5mA to 1A |         | 4.8  | 5    | 5.2  | v         |
| Vi                  | Operating input voltage  | (*) See note                                             |         |      |      | 16   | V         |
| vo                  | Line regulation          | $6V \leq V_i \leq 16V$ I                                 | o = 5mA |      | 5    | 25   | mV        |
| Vo                  | Load regulation          | I <sub>O</sub> = 50mA to 1A                              |         |      | 15   | 35   | mV        |
| ld                  | Quiescent current        | $6V \le V_i \le 16V$ I                                   | o = 5mA |      | 3.5  | 10   |           |
|                     |                          | I <sub>O</sub> = 1A                                      |         |      | 20   | 50   | mA        |
| Vi-Vo               | Dropout voltage          | I <sub>O</sub> = 1A                                      |         |      | 450  | 700  |           |
|                     |                          | I <sub>O</sub> = 100mA                                   |         |      | 150  | 250  | mV        |
| ∆V <sub>O</sub> /∆T | Output voltage drift     |                                                          |         |      | 0.6  |      | mV/°C     |
| SVR                 | Supply voltage rejection | f = 120Hz<br>I <sub>O</sub> = 1A                         |         | 60   |      |      | dB        |
| I <sub>O</sub>      | Current limit            |                                                          |         |      | 1.3  |      | А         |
| zo                  | Output impedance         | I <sub>O</sub> = 200mA<br>f = 120Hz                      |         |      | 30   |      | mΩ        |
| EN                  | Output noise voltage     | f = 100Hz to 100KHz<br>I <sub>O</sub> = 10mA             |         |      | 100  |      | μV<br>rms |

L4941

(\*) 'For a DC input voltage 16V  $\,<\,$  V  $_{\rm j}\,<\,$  40V the device is not operating

## APPLICATION INFORMATION

Fig. 8 - Distributed supply with on-card L4941 low-drop regulators



Advantages of this application are:

- Card isolation
- Thermal and short-circuit protection
- High efficiency (80%), like switching regulators, but without radiation and intermodulation problems





# 2.5A POWER SWITCHING REGULATOR

- 2.5A OUTPUT CURRENT
- 5.1V TO 40V OUTPUT VOLTAGE RANGE
- PRECISE (± 2%) ON-CHIP REFERENCE
- HIGH SWITCHING FREQUENCY
- VERY HIGH EFFICIENCY (UP TO 90%)
- VERY FEW EXTERNAL COMPONENTS
- SOFT START
- INTERNAL LIMITING CURRENT
- THERMAL SHUTDOWN

The L4960 is a monolithic power switching regulator delivering 2.5A at a voltage variable from 5V to 40V in step down configuration. Features of the device include current limiting.

# ABSOLUTE MAXIMUM RATINGS

soft start, thermal protection and 0 to 100% duty cycle for continuous operation mode.

The L4960 is mounted in a Heptawatt plastic power package and requires very few external components.

Efficient operation at switching frequencies up to 150KHz allows a reduction in the size and cost of external filter components.



Heptawatt

ORDERING NUMBER: L4960 (Vertical) L4960H (Horizontal)

| V <sub>1</sub>                    | Input voltage                                                          | 50         | v  |
|-----------------------------------|------------------------------------------------------------------------|------------|----|
| $V_1 - V_7$                       | Input to output voltage difference                                     | 50         | v  |
| $V_7$                             | Negative output DC voltage                                             | -1         | V  |
| •                                 | Negative output peak voltage at $t = 0.1 \mu s$ ; $f = 100 \text{KHz}$ | -5         | v  |
| V3, V6                            | Voltage at pin 3 and 6                                                 | 5.5        | V  |
| V <sub>2</sub>                    | Voltage at pin 2                                                       | 7          | V  |
| 13                                | Pin 3 sink current                                                     | 1          | mA |
| 15                                | Pin 5 source current                                                   | 20         | mA |
| P <sub>tot</sub>                  | Power dissipation at $T_{case} \leq 90^{\circ}C$                       | 15         | W  |
| T <sub>j</sub> , T <sub>stg</sub> | Junction and storage temperature                                       | -40 to 150 | °c |

# **BLOCK DIAGRAM**





# **ELECTRICAL CHARACTERISTICS** (Refer to the test circuit, $T_j = 25^{\circ}C$ , $V_i = 35V$ , unless otherwise specified)

|                               | Parameter                                         | Test C                                                                                        | conditions                        | Min,             | Тур. | Max. | Unit  |
|-------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------|------------------|------|------|-------|
| DYNAN                         | IC CHARACTERISTICS                                | -                                                                                             |                                   | •                |      | •    | •     |
| vo                            | Output voltage range                              | V <sub>1</sub> = 46V                                                                          | I <sub>0</sub> = 1A               | V <sub>ref</sub> |      | 40   | v     |
| vi                            | Input voltage range                               | V <sub>o</sub> = V <sub>ref</sub> to 36V                                                      | I <sub>o</sub> = 2.5A             | 9                |      | 46   | v     |
| ΔVo                           | Line regulation                                   | V <sub>1</sub> = 10V to 40V                                                                   | $V_o = V_{ref}$ $I_o = 1A$        |                  | 15   | 50   | mV    |
| ۵Vo                           | Load regulation                                   | V <sub>o</sub> = V <sub>ref</sub>                                                             | I <sub>o</sub> = 0.5A to 2A       |                  | 10   | 30   | mV    |
| V <sub>ref</sub>              | Internal reference voltage<br>(pin 2)             | V <sub>i</sub> = 9V to 46V                                                                    | I <sub>0</sub> = 1A               | 5                | 5.1  | 5.2  | v     |
| ∆V <sub>ref</sub><br>∆T       | Average temperature coefficient of refer. voltage | $T_j = 0^\circ C$ to $125^\circ C$<br>$I_o = 1A$                                              |                                   | ,                | 0.4  |      | mV/°C |
| Vd                            | Dropout voltage                                   | I <sub>o</sub> = 2A                                                                           |                                   |                  | 1.4  | 3    | v     |
| l <sub>om</sub>               | Maximum operating load current                    | $V_i = 9V$ to 46V<br>$V_o = V_{ref}$ to 36V                                                   | · · ·                             | 2.5              |      |      | A     |
| 1 <sub>7L</sub>               | Current limiting threshold (pin 7)                | $V_i = 9V$ to 46V<br>$V_o = V_{ref}$ to 36V                                                   |                                   | 3                |      | 4.5  | A     |
| I <sub>SH</sub>               | Input average current                             | V <sub>1</sub> = 46V; outpu                                                                   | t short-circuit                   |                  | 30   | 60   | mA    |
| η                             | Efficiency                                        | f = 100KHz                                                                                    | V <sub>o</sub> = V <sub>ref</sub> |                  | 75   |      | %     |
|                               |                                                   | I <sub>o</sub> = 2A                                                                           | V <sub>o</sub> = 12V              |                  | 85   |      | %     |
| SVR                           | Supply voltage ripple rejection                   | $\Delta V_{i} = 2V_{rms}$<br>f <sub>ripple</sub> = 100Hz<br>V <sub>o</sub> = V <sub>ref</sub> | I <sub>o</sub> = 1A               | 50               | 56   |      | dB    |
| f                             | Switching frequency                               |                                                                                               |                                   | 85               | 100  | 115  | КHz   |
| $\frac{\Delta f}{\Delta V_i}$ | Voltage stability of switching frequency          | V <sub>1</sub> = 9V to 46V                                                                    |                                   |                  | 0.5  |      | %     |
| $\frac{\Delta f}{\Delta T_j}$ | Temperature stability of switching frequency      | T <sub>j</sub> = 0°C to 125°C                                                                 |                                   |                  | 1    |      | %     |
| f <sub>max</sub>              | Maximum operating switching frequency             | V <sub>o</sub> = V <sub>ref</sub>                                                             | I <sub>0</sub> = 2A               | 120              | 150  |      | KHz   |
| т <sub>sd</sub>               | Thermal shutdown junction temperature             |                                                                                               |                                   |                  | 150  |      | °c    |

## CIRCUIT OPERATION (refer to the block diagram)

The L4960 is a monolithic stepdown switching regulator providing output voltages from 5.1V to 40V and delivering 2.5A.

The regulation loop consists of a sawtooth oscillator, error amplifier, comparator and the output stage. An error signal is produced by comparing the output voltage with a precise 5.1V on-chip reference (zener zap trimmed to  $\pm 2\%$ ).

This error signal is then compared with the sawtooth signal to generate the fixed frequency pulse width modulated pulses which drive the output stage.

The gain and frequency stability of the loop can be adjusted by an external RC network connected to pin 3. Closing the loop directly gives an output voltage of 5.1V. Higher voltages are obtained by inserting a voltage divider.

Output overcurrents at switch on are prevented by the soft start function. The error amplifier output is initially clamped by the external capa-

> NOMINAL ERROR AME OUTPUT

OSCILLATOR

OUTPUT

citor  $C_{ss}$  and allowed to rise, linearly, as this capacitor is charged by a constant current source. Output overload protection is provided in the form of a current limiter. The load current is sensed by an internal metal resistor connected to a comparator. When the load current exceeds a preset threshold this comparator sets a flip flop which disables the output stage and discharges the soft start capacitor. A second comparator set soft start capacitor has fallen to 0.4V.

The output stage is thus re-enabled and the output voltage rises under control of the soft start network. If the overload condition is still present the limiter will trigger again when the threshold current is reached. The average short circuit current is limited to a safe value by the dead time introduced by the soft start network. The thermal overload circuit disables circuit operation when the junction temperature reaches about 150°C and has hysteresis to prevent unstable conditions.

#### Fig. 1 - Soft start waveforms

Fig. 2 - Current limiter waveforms

CLAMPED-ERROR

AMP OUTPUT







Fig. 8 - Reference voltage (pin 2) vs. Vi

(pin 2) G \_5215/1 V<sub>ref</sub> (V) Vi=35V lo=2A 5.125 5.100 5.075 5.050 5.025

Fig. 9 - Reference voltage

vs. junction temperature



(KHz) 104 107 100 98 96





Switching fre-Fig. 11 quency vs. input voltage

20 30

10

**v**<sub>i</sub> (v)

40





- 25 0 25 50 75 100 T<sub>1</sub> (\*C)







Fig. 15 - Load transient response





## APPLICATION INFORMATION

Fig. 24 - Typical application circuit



Fig. 25 - P.C. board and component layout of the Fig. 24 (1:1 scale)



| Resistor values for standard output voltages |       |       |  |  |
|----------------------------------------------|-------|-------|--|--|
| V <sub>o</sub> R3 R4                         |       |       |  |  |
| 12V                                          | 4.7ΚΩ | 6.2ΚΩ |  |  |
| 15V                                          | 4.7ΚΩ | 9.1KΩ |  |  |
| 18V                                          | 4.7ΚΩ | 12KΩ  |  |  |
| 24V                                          | 4.7ΚΩ | 18KΩ  |  |  |



# APPLICATION INFORMATION (continued)

Fig. 28 - Microcomputer supply with + 5.1V, -5V, +12V and -12V outputs







\* L2 and C2 are necessary to reduce the switching frequency spikes when linear regulators are remote from L4960

# MOUNTING INSTRUCTION

The power dissipated in the circuit must be removed by adding an external heatsink.

Thanks to the Heptawatt package attaching the heatsink is very simple, a screw or a compression spring (clip) being sufficient. Between the heatsink

and the package it is better to insert a layer of silicon grease, to optimize the thermal contact, no electrical isolation is needed between the two surfaces.

Fig. 32 - Mounting example







#### PRELIMINARY DATA

# **1.5A POWER SWITCHING REGULATOR**

- 1.5A OUTPUT CURRENT
- 5.1V TO 40V OUTPUT VOLTAGE RANGE
- PRECISE (± 20%) ON-CHIP REFERENCE
- HIGH SWITCHING FREQUENCY
- VERY HIGH EFFICIENCY (UP TO 90%)
- VERY FEW EXTERNAL COMPONENTS
- SOFT-START
- INTERNAL LIMITING CURRENT
- THERMAL SHUTDOWN

The L4962 is a monolithic power switching regulator delivering 1.5A at a voltage veriable from 5V to 40V in step down configuration. Features of device include current limiting, soft start, thermal protection and 0 to 100% duty cycle for continuous operating mode.

The L4962 is mounted in a 16-lead Powerdip

## ABSOLUTE MAXIMUM RATINGS

plastic package and Heptawatt package and requires very few external components.

Efficient operation at switching frequencies up to 150KHz allows a reduction in the size and cost of external filter components.



| V <sub>7</sub>                    | Input voltage                                               |        | 50    | v  |
|-----------------------------------|-------------------------------------------------------------|--------|-------|----|
| $V_{7} - V_{2}$                   | Input to output voltage difference                          |        | 50    | V  |
| $V_2$                             | Negative output DC voltage                                  |        | - 1 · | V  |
| -                                 | Output peak voltage at t = 0.1 $\mu$ s, f = 100KHz          |        | -5    | V  |
| V <sub>11</sub> , V <sub>15</sub> | Voltage at pin 11, 15                                       |        | 5.5   | V  |
| V <sub>10</sub>                   | Voltage at pin 10                                           |        | 7     | V  |
| l <sub>11</sub>                   | Pin 11 sink current                                         |        | 1     | mΑ |
| I <sub>14</sub>                   | Pin 14 source current                                       |        | 20    | mA |
| P <sub>tot</sub>                  | Power dissipation at $T_{pins} \leq 90^{\circ}C$ (Powerdip) |        | 4.3   | W  |
|                                   | $T_{case} \le 90^{\circ}C$ (Heptawatt)                      |        | 15    | W  |
| T <sub>j</sub> , T <sub>stg</sub> | Junction and storage temperature                            | -40 to | 150   | °C |





# **ELECTRICAL CHARACTERISTICS** (Refer to the test circuit, $T_j = 25^{\circ}C$ , $V_i = 35V$ , unless otherwise specified)

| Parameter                     |                                                   | Test Conditions                                                         |                                   | Min.             | Тур. | Max. | Unit |
|-------------------------------|---------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------|------------------|------|------|------|
| DYNAN                         | IC CHARACTERISTICS                                |                                                                         |                                   |                  |      | •    |      |
| Vo                            | Output voltage range                              | V <sub>1</sub> = 46V                                                    | I <sub>0</sub> = 1A               | V <sub>ref</sub> |      | 40   | V    |
| vi                            | Input voltage range                               | $V_o = V_{ref}$ to 36V                                                  | I <sub>o</sub> = 1.5A             | 9                |      | 46   | v    |
| ΔVo                           | Line regulation                                   | V <sub>1</sub> = 10V to 40V                                             | $V_o = V_{ref}$ $I_o = 1A$        |                  | 15   | 50   | mV   |
| ∆V₀                           | Load regulation                                   | V <sub>o</sub> = V <sub>ref</sub>                                       | I <sub>o</sub> = 0.5A to 1.5A     |                  | 8    | 20   | mV   |
| V <sub>ref</sub>              | Internal reference voltage<br>(pin 10)            | V <sub>i</sub> = 9V to 46V                                              | I <sub>o</sub> = 1A               | 5                | 5.1  | 5.2  | v    |
| ∆V <sub>ref</sub><br>∆T       | Average temperature coefficient of refer. voltage | $T_{j} = 0^{\circ}C \text{ to } 125^{\circ}C$ $I_{0} = 1A$              |                                   |                  | 0.4  |      | mV/℃ |
| Vd                            | Dropout voltage                                   | I <sub>o</sub> = 1.5A                                                   |                                   |                  | 1.5  | 2    | v    |
| l <sub>om</sub>               | Maximum operating load current                    | $V_i = 9V \text{ to } 46V$<br>$V_o = V_{ref} \text{ to } 36V$           |                                   | 1.5              |      |      | A    |
| I <sub>2∟</sub>               | Current limiting threshold<br>(pin 2)             | $V_1 = 9V \text{ to } 46V$<br>$V_0 = V_{ref} \text{ to } 36V$           |                                   | 2                |      | 3.3  | A    |
| I <sub>SH</sub>               | Input average current                             | V <sub>i</sub> = 46V; output                                            | short-circuit                     |                  | 15   | 30   | mA   |
| η                             | Efficiency                                        | f = 100KHz                                                              | V <sub>o</sub> = V <sub>ref</sub> |                  | 70   |      | %    |
|                               |                                                   | I <sub>o</sub> = 1A                                                     | V <sub>0</sub> = 12V              |                  | 80   |      | %    |
| SVR                           | Supply voltage ripple rejection                   | $\Delta V_i = 2V_{rms}$<br>f <sub>ripple</sub> = 100Hz<br>V_o = V_{ref} | I <sub>o</sub> = 1A               | 50               | 56   |      | dB   |
| f                             | Switching frequency                               |                                                                         |                                   | 85               | 100  | 115  | KHz  |
| ∆f<br>∆Vj                     | Voltage stability of switching frequency          | V <sub>1</sub> = 9V to 46V                                              |                                   |                  | 0.5  |      | %    |
| $\frac{\Delta f}{\Delta T_j}$ | Temperature stability of switching frequency      | $T_j = 0^\circ C$ to $125^\circ C$                                      |                                   |                  | 1    |      | %    |
| f <sub>max</sub>              | Maximum operating switching frequency             | V <sub>o</sub> = V <sub>ref</sub>                                       | I <sub>0</sub> = 1A               | 120              | 150  |      | KHz  |
| T <sub>sd</sub>               | Thermal shutdown junction temperature             |                                                                         |                                   |                  | 150  |      | °c   |



#### CIRCUIT OPERATION (refer to the block diagram)

The L4962 is a monolithic stepdown switching regulator providing output voltages from 5.1V to 40V and delivering 1.5A.

The regulation loop consists of a sawtooth oscillator, error amplifier, comparator and the output stage. An error signal is produced by comparing the output voltage with a precise 5.1V on-chip reference (zener zap trimmed to  $\pm 2\%$ ).

This error signal is then compared with the sawtooth signal to generate the fixed frequency pulse width modulated pulses which drive the output stage.

The gain and frequency stability of the loop can be adjusted by an external RC network connected to pin 11. Closing the loop directly gives an output voltage of 5.1V. Higher voltages are obtained by inserting a voltage divider.

Output overcurrents at switch on are prevented by the soft start function. The error amplifier output is initially clamped by the external capacitor  $C_{ss}$  and allowed to rise, linearly, as this capacitor is charged by a constant current source. Output overload protection is provided in the form of a current limiter. The load current is sensed by a internal metal resistor connected to a comparator. When the load current exceeds a preset threshold this comparator sets a flip flop which disables the output stage and discharges the soft start capacitor. A second comparator resets the flip flop when the voltage across the soft start capacitor has fallen to 0.4V.

The output stage is thus re-enabled and the output voltage rises under control of the soft start network. If the overload condition is still present the limiter will trigger again when the threshold current is reached. The average short circuit current is limited to a safe value by the dead time introduced by the soft start network. The thermal overload circuit disables circuit operation when the junction temperature reaches about 150°C and has hysteresis to prevent unstable conditions.

#### Fig. 1 - Soft start waveforms



#### Fig. 2 - Current limiter waveforms







Fig. 10 - Open loop frequency and phase response of error amplifier G -52 19 ť G<sub>V</sub> (dв) 60 0 50 -40 40 30 -80 20 - 120 -160 10 0 -10 f (Hz) 1 10 100 1K 10K 100K IM

Fig. 13 – Switching frequency vs. R2 (see test circuit)



Fig. 8 - Reference voltage (pin 10) vs.  $V_i$  rdip) vs.  $V_i$ 



Fig. 11 -- Switching frequency vs. input voltage



Fig. 14 – Line transient response



Fig. 9 - Reference voltage (pin 10) vs. junction temperature



Fig. 12 -- Switching frequency vs. junction temperature



Fig. 15 - Load transient response





## APPLICATION INFORMATION

Fig. 25 - Typical application circuit



 $C_1, C_6, C_7:$  EKR (ROE)  $D_1:$  BYW98 OR VISK340 (SCHOTTKY) SUGGESTED INDUCTORS (L\_1): MAGNETICS 58120 - A2MPP - 45 TURNS - WIRE GAUGE 0.8mm (20AWG) -COGEMA 946043 OR U15, GUP15, 60 TURNS 1mm, AIR GAP 0.8mm (20AWG) - COGEMA 969051

Fig. 26 - P.C. board and component layout of the circuit of Fig. 25 (1 : 1 scale)



C5-0241

| Resistor values for standard output 7 voltages |                         |                        |  |  |
|------------------------------------------------|-------------------------|------------------------|--|--|
| vo                                             | R8                      | R7                     |  |  |
| 12V<br>15V<br>18V                              | 4.7ΚΩ<br>4.7ΚΩ<br>4.7ΚΩ | 6.2KΩ<br>9.1KΩ<br>12KΩ |  |  |
| 24∨                                            | 4.7ΚΩ                   | 18ΚΩ                   |  |  |



# APPLICATION INFORMATION (continued)

Fig. 29 - DC-DC converter 5.1V/4A, ± 12V/1A. A suggestion how to synchronize a negative output



Fig. 30 - In multiple supplies several L4962s can be synchronized as shown



Fig. 31 - Preregulator for distributed supplies



\* L2 and C2 are necessary to reduce the switching frequency spikes when linear regulators are remote from L4962



# SOLENOID CONTROLLER

- DRIVES ONE OR TWO EXTERNAL DAR-LINGTONS
- DUAL AND SINGLE LEVEL CURRENT CONTROL
- SWITCHMODE CURRENT REGULATION
- ADJUSTABLE PEAK DURATION
- WIDE SUPPLY RANGE (4.75-46V)
- TTL-COMPATIBLE LOGIC INPUTS
- THERMAL PROTECTION

The L5832 Solenoid Controller is designed for use with one or two external darlington transistors in solenoid and relay driving applications. The device is controlled by two logic inputs and features switchmode regulation of the load current. A key feature of the L5832 is flexibility. It can be used with a variety of darlingtons to

## ABSOLUTE MAXIMUM RATINGS

match the requirements of the load and it allows both simple and two level current control Moreover, the drive waveshape can be adjusted by external components. Other features of the device include thermal shutdown, a supply voltage range of 4.75-46V and TTL-compatible inputs.

1 5832

The L5832 is supplied in a 12 + 2 + 2 - lead Powerdip package which uses the four center pins to conduct heat to the PC board copper.



ORDERING NUMBER: L5832

| <br>V.                            | DC Supply voltage                            | 46         | v  |
|-----------------------------------|----------------------------------------------|------------|----|
| V.                                | (Positive transient voltage at pin 8)        | 60         | V  |
| V <sub>en</sub>                   | Enable input voltage (pin 11)                | 7          | V  |
| V.                                | Input voltage (pin 10)                       | 7          | V  |
| V <sub>R</sub>                    | External reference voltage (pin 2)           | 2          | V  |
| Pd                                | Power dissipation $(T_{case} = 80^{\circ}C)$ | 5          | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature             | -40 to 150 | °C |

## APPLICATION CIRCUIT USING ONE DARLINGTON





# PIN FUNCTIONS

| N°   | NAME                       | FUNCTION                                                                                                                                                                                                                                         |  |
|------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1    | NC                         | Not connected. Must be left open circuit.                                                                                                                                                                                                        |  |
| 2 `` | HOLDING CURRENT<br>CONTROL | A voltage applied to this pin sets the holding current level. If left open circuit an internal 75 mV reference is used and $I_h = I_p/6$ .                                                                                                       |  |
| 3    | SENSING                    | Connection for load current sense resistor. Value sets the maximum load current. $I_p=0.45/R_s.$                                                                                                                                                 |  |
| 4    | GROUND                     | Ground connection. With pins 5, 12 and 13 conducts heat to printed circuit board copper.                                                                                                                                                         |  |
| 5    | GROUND                     | See pin 4.                                                                                                                                                                                                                                       |  |
| 6    | C1                         | A capacitor connected between this pin and ground sets<br>the duration of the current peak (t2 in fig. 3).<br>If left open, the switchmode control of the peak is<br>suppressed. If grounded, the current does not fall to<br>the holding level. |  |
| 7    | DISCHARGE TIME<br>CONSTANT | A capacitor connected between this pin and ground sets the duration of $t_{off}$ (fig. 3). If grounded, switchmode control is suppressed.                                                                                                        |  |
| 8    | PNP DRIVING OUTPUT         | Current drive output for external PNP darlington ( recirculation). I = 35 $I_{\rm ref}.$                                                                                                                                                         |  |
| 9    | REFERENCE VOLTAGE          | A resistor connected between this pin and ground sets the internal current reference, $I_{ref}$ . The recommended value is 1.2 k $\Omega$ , giving $I_{ref} = 1$ mA.                                                                             |  |
| 10   | INPUT                      | TTL-compatible input. A high level on this pin activates the output, driving the load.                                                                                                                                                           |  |
| 11   | INHIBIT                    | TTL-compatible inhibit input. A high level on this input disables the output stages and logic circuitry, irrespective of the state of pin 10.                                                                                                    |  |
| 12   | GROUND                     | See pin 4.                                                                                                                                                                                                                                       |  |
| 13   | GROUND                     | See pin 4.                                                                                                                                                                                                                                       |  |
| 14   | SUPPLY VOLTAGE             | Supply voltage input.                                                                                                                                                                                                                            |  |
| 15   | NPN DRIVING OUTPUT         | Current drive for external NPN darlington (in series with the load). I = 100 $I_{ref}. \label{eq:loss}$                                                                                                                                          |  |
| 16   | INTERNAL CLAMPING          | Internal zener clamp available for fast turnoff.                                                                                                                                                                                                 |  |

# APPLICATION INFORMATION

The L5832 solenoid controller is intended for use with one or two external darlington transistors to drive inductive loads such as solenoids, relays, electric valves and DC motors.

Controlled by a logic input and an inhibit input (both TTL compatible), the device drives the external darlington(s) to produce a load current waveform as shown in figure 3. This basic waveform shows that the device produces an initial current peak followed by a lower holding current. Both the peak and holding current levels are regulated by the L5832's switchmode circuitry.

The duration of the peak, the peak current level and holding current level can all be adjusted by external components.

Moreover, by omitting C1, C2 or both it is possible to realize single-level current control, a transitory peak followed by a regulated holding current or a simple peak (figure 1).



Fig. 1 - Components connected to pins 6 and 7 determine the load current waveshape







The discharge time constant ( $t_{off}$  in figure 3) is set by a capacitor between pin 7 and ground and is found from:

$$t_{off} = \frac{12C2}{I_{ref}}$$

The t<sub>off</sub> and t<sub>on</sub> times are also related to the current ripple,  $\triangle I$ : t<sub>off</sub> =  $\frac{L \triangle I}{L + L + L}$  and t<sub>on</sub> = -

$$t_{off} = -\frac{L \bigtriangleup I}{V_{off}}$$
 and  $t_{on} = -\frac{L \bigtriangleup I}{V_{on}}$ 

where

 $\begin{array}{l} \mathsf{V}_{\mathsf{off}} = \mathsf{V}_{\mathsf{diode}} + \mathsf{V}_{\mathsf{CEQ1}} + \mathsf{R}_{\mathsf{L}} \mathsf{I}_{\mathsf{L}} \\ \mathsf{V}_{\mathsf{on}} = \mathsf{V}_{\mathsf{s}} - \mathsf{V}_{\mathsf{CEQ2}} - \mathsf{V}_{\mathsf{RS}} - \mathsf{R}_{\mathsf{L}} \mathsf{I}_{\mathsf{L}} \\ \mathsf{L} = \mathsf{load} \mathsf{ inductance} \\ \mathsf{R}_{\mathsf{L}} = \mathsf{load} \mathsf{ resistance} \\ \Delta \mathsf{I} = \mathsf{load} \mathsf{ current} \mathsf{ ripple.} \end{array}$ 

Note that toff is the same for both the peak and holding currents.



Fig. 6 - Switchmode control of the current can be suppressed entirely by leaving pin 6 open and grounding pin 7. The peak current is still controlled.





For fast turnoff an internal zener clamp is available on pin 16. This is used with an external divider, R8 R9, as shown in figure 2. Suitable values can be found from:

$$V_{pin 16} \cong 15V + V_{BEQ2} + VRsense$$
$$V_{CQ2} \cong V_{pin 16} \cdot \frac{R9 + R8}{R8}$$

 $(V_{CQ2}$  is the voltage at the collector of Q2).

To ensure stability, a small capacitor (about 200 pF) must be connected between the base and collector of Q2 when pin 16 is used.

For the application circuit of figure 7  $t_{off} = 12C2/I_{ref}$ , as before, and the current ripple is given by:

$$t_{off} = - \frac{L}{R} \frac{\ln (I_{LP} - \Delta I) \cdot R_{L} + V_{L}}{I_{LP} \cdot R_{L} + V_{L}}$$

where  $V_L$  is the voltage across the inductor during recirculation. Note that if the load is a motor  $V_L = Eg + V_D$ .









Fig. 9 - Application circuit showing how two separate supplies can be used.







# 100V-1A, QUAD DMOS POWER SWITCH

The L6100, L6101 and L6102 are DMOS quad transistor array realized with a new process called Multipower-BCD which allows the integration of multiple isolated DMOS transistors - plus bipolar linear and CMOS logic circuits on a single chip.

Each of the four power DMOS transistors is a parallel combination of one thousand elementary cells with a packing density in excess of 1600  $cells/mm^2$ .

The device is assembled in three package: 12+3+3 lead powerdip: 11-lead Multiwatt<sup>®</sup> and 15-lead Multiwatt<sup>®</sup>



# ABSOLUTE MAXIMUM RATINGS

| V <sub>DS</sub>                   | Drain-source voltage                              | 100          | v  |
|-----------------------------------|---------------------------------------------------|--------------|----|
| V <sub>DGR</sub>                  | Drain-gate voltage $(R_{GS} = 14K\Omega)$         | 100          | V  |
| V <sub>GS</sub>                   | Gate-source voltage                               | + 14 to -0.6 | V  |
|                                   | Drain current                                     |              |    |
| -                                 | <ul> <li>DC operation</li> </ul>                  | 1            | А  |
|                                   | <ul> <li>Pulsed (300µs, 1% duty cycle)</li> </ul> | 2.5          | А  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature range            | -40 to +150  | °C |

# SCHEMATIC DIAGRAM





# **ELECTRICAL CHARACTERISTICS** ( $T_{case} = 25^{\circ}C$ unless otherwise specified)

|                       | Parameter                               | Test Conditions                                             | Min. | Тур. | Max. | Unit |
|-----------------------|-----------------------------------------|-------------------------------------------------------------|------|------|------|------|
| BV <sub>DSS</sub>     | Drain-source breakdown voltage          | @ I <sub>D</sub> = 1mA<br>V <sub>GS</sub> = 0V              | 100  |      |      | v    |
| ұ <sub>ағы</sub> (тн) | Threshold voltage                       | @ I <sub>D</sub> = 1mA<br>V <sub>GS</sub> = V <sub>DS</sub> | 2    |      | 4    | v    |
| IGSS                  | Gate-source leakage                     | @ V <sub>GSS</sub> = 10V                                    |      |      | 1    | μA   |
| R <sub>DS</sub> (ON)  | Static drain-source on-state resistance | @ V <sub>GS</sub> = 10V<br>I <sub>D</sub> = 1A              |      |      | 1.2  | Ω    |

















# 1.5A DMOS FULL BRIDGE DRIVER

- POWER SUPPLY VOLTAGE UP TO 52V
- TOTAL DC CURRENT UP TO 1.5A
- LOW SATURATION VOLTAGE
- LOW POWER DISSIPATION
- NO CROSS CONDUCTION
- TTL COMPATIBLE INPUTS
- OVERTEMPERATURE PROTECTION

Realized with mixed bipolar/CMOS/DMOS technology, the L6202 is a full bridge driver for motor control applications. Delivering up to 1.5A output current at motor supply voltages up to 52V, the device uses DMOS output transistors to obtain very high efficiency and fast switching speed.

Each channel (half-bridge) of the device is controlled by a separate logic input, while a common enable input controls both channels. All inputs are TTL, CMOS and  $\mu$ C-compatible.

The L6202 is assembled in a Powerdip 12+3+3 package an 18-lead DIP using the six center pins to conduct heat to the PCB. Thanks to the very high efficiency of the DMOS output stage no external heatsink is necessary, even when operating at the full rated current and voltage.





# BLOCK DIAGRAM

Note: suggested value for CBOOT 1.2: 10nF

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 571 12/86



| N° | NAME             | FUNCTION                                                                                                                       |  |
|----|------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| 1  | SENSE            | A resistance $R_{sense}$ , connected to this pin, allows motor current control.                                                |  |
| 2  | ENABLE           | Enable Input.<br>A logic low level on this pin switches off the DMOS<br>POWER transistors.                                     |  |
| 3  | NOT CONNECTED    |                                                                                                                                |  |
| 4  | GROUND           | Common ground terminal.                                                                                                        |  |
| 5  | GROUND           | Common ground terminal.                                                                                                        |  |
| 6  | GROUND           | Common ground terminal.                                                                                                        |  |
| 7  | NOT CONNECTED    |                                                                                                                                |  |
| 8  | OUT 2            | Output of the half bridge.                                                                                                     |  |
| 9  | V <sub>S</sub>   | Supply voltage.                                                                                                                |  |
| 10 | OUT 1            | Output of the half bridge.                                                                                                     |  |
| 11 | BOOT 1           | A capacitor $C_{BOOT 1}$ , connected to this terminal allows the upper DMOS transistor driving for high switching frequencies. |  |
| 12 | IN 1             | Input from the controller device.                                                                                              |  |
| 13 | GND              | Common ground terminal.                                                                                                        |  |
| 14 | GND              | Common ground terminal                                                                                                         |  |
| 15 | GND              | Common ground terminal.                                                                                                        |  |
| 16 | IN 2             | Input from the controller device.                                                                                              |  |
| 17 | BOOT 2           | A capacitor $C_{BOOT 2}$ , connected to this terminal, allow the upper DMOS transistor driving for high switching frequencies. |  |
| 18 | V <sub>ref</sub> | Internal reference voltage.                                                                                                    |  |

#### CIRCUIT OPERATION

The L6202 is a monolithic full bridge switching motor driver realized in the new Multipower-BCD technology which allows the integration of multiple, isolated DMOS power transistors plus mixed CMOS/bipolar control circuits.

The power stage of the L6202 consists of four N-channel DMOS transistors with an R<sub>DS (ON)</sub>  $\cong 0.3\Omega$  over whole current range. Each transistor has an intrinsic drain-source diode. During recirculation the behaviour of these diodes depends on the operating mode.

When one of the POWER DMOS transistor is ON it behaves almost symmetrically in terms of current - like, in fact, a resistor with the value  $R_{DS (ON)}$  in parallel with the drain-source diode.

During recirculation with the ENABLE input high, the voltage drop across the transistor is  $R_{DS}(_{ON}) \times I_{\perp}$  for voltages less than 0.7V and is clamped at a voltage depending on the characteristics of the diode for greater voltages.

When the ENABLE input is low, the POWER MOS is OFF and the diode carry the whole recirculation.

Although the device guarantees the absence of cross-conduction, the presence of the intrinsic diodes in the POWER DMOS structure causes the generation of current spikes on the sensing terminals due to charge-discharge phenomena in the capacitors C1 & C2 associated with the drain source junctions (Fig. 1). When the output switches from high to low a current spike is generated associated with the capacitor C1. On the low-to-high transition a spike of the same polarity is generated by C2, preceded by a spike of the opposite polarity due to the charging of the input capacity of the lower POWER DMOS transistor. (Fig. 2)

To ensure that the POWER DMOS transistors are driven correctly a gate-source voltage of about 10V must be guaranteed for all of the N-channel DMOS transistors. While there is no problem in driving the lower POWER DMOS devices (their source terminals are referred to ground) it is necessary to provide a gate voltage higher than the positive supply for the upper transistors because they have the drain connected to the supply itself.

This obtained by a system that combines a charge pump circuit, which assures correct DC operation, with a boostrapping technique suitable for high switching frequencies.

In the boostrap circuit the external  $C_B$  capacitors are charged to a voltage of about 10V when the upper power transistor is OFF and the lower one is ON. To guarantee efficient driving of the upper power transistor in the conduction condition the value of  $C_B$  must be greater than the value of the input capacitance,  $C_{\rm IN}$ , of the power transistor itself. Since the estimated value of the input capacity is about 1nF,  $C_B$  should be  $\geq = 10 {\rm nF}$  to guarantee correct operation.

An ON-OFF synchronisation circuit provides a dead time (the period in which all four power transistors are OFF) of 40ns, sufficient to prevent simultaneous conduction with obvious advantages in terms of power dissipation and of spurious signals on the ground and in the sensing resistors.

A thermal protection circuit has been included that will disable the device if the junction temperature reaches  $150^\circ$ C. When the temperature has fallen to a safe value the device restarts under the control of the input and enable signals.











#### Fig. 7 - Bidirectional DC motor control



|                     | INPUTS    |           | FUNCTION                |
|---------------------|-----------|-----------|-------------------------|
|                     | IN1 = H   | IN2 = L   | Turn r <sup>i</sup> ght |
| V <sub>EN</sub> = H | IN1 = L   | IN2 = H   | Turn left               |
|                     | IN1 = IN2 |           | Fast motor stop         |
| V <sub>EN</sub> = L | IN1 = X   | IN1 = IN2 | Free running motor stop |
| L = Low             | H = High  | X = Don't | t care                  |

#### Fig. 8 - Application circuit



577



# L6203

# 3A DMOS FULL BRIDGE DRIVER

- OPERATING SUPPLY VOLTAGE UP TO 52V
- TOTAL DC CURRENT UP TO 3A
- LOW SATURATION VOLTAGE
- LOW POWER DISSIPATION
- NO CROSS CONDUCTION
- TTL COMPATIBLE INPUTS
- OVER TEMPERATURE PROTECTION

Realized with mixed bipolar/CMOS/DMOS technology, the L6203 is a full bridge driver for motor control applications. Delivering up to 3A output current at motor supply voltages up to 52V, the device uses DMOS output transistors to obtain very high efficiency and fast switching speed. Each channel (half-bridge) of the device is controlled by a separate logic input, while a common enable input controls both channels. All inputs are TTL, CMOS and  $\mu$ C-compatible.

The L6203 is assembled in a 11-lead Multiwatt  $^{\textcircled{\mbox{\scriptsize B}}}$  package.





#### BLOCK DIAGRAM

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 579 12/86



#### PIN FUNCTIONS

| N° | NAME             | FUNCTION                                                                                                                       |
|----|------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 1  | OUT 2            | Output of the half bridge.                                                                                                     |
| 2  | Vs               | Supply voltage.                                                                                                                |
| 3  | OUT 1            | Output of the half bridge.                                                                                                     |
| 4  | BOOT. 1          | A capacitor $\rm C_{B1}$ , connected to this terminal allows the upper DMOS transistor driving for high switching frequencies. |
| 5  | IN 1             | Input from the controller device.                                                                                              |
| 6  | GND              | Common ground terminal.                                                                                                        |
| 7  | IN 2             | Input from the controller device.                                                                                              |
| 8  | BOOT. 2          | A capacitor $C_{B2}$ , connected to this terminal allows the upper DMOS transistor driving for high switching frequencies.     |
| 9  | V <sub>REF</sub> | Internal reference voltage.                                                                                                    |
| 10 | SENSE            | A resistance R <sub>SENSE</sub> , connected to this terminal, allows motor current control.                                    |
| 11 | ENABLE           | Enable input.<br>A logic low level on this pin switches off the DMOS<br>power transistors.                                     |

SSS L6203

#### CIRCUIT OPERATION

The L6203 is a monolithic full bridge switching motor driver realized in the new Multipower-BCD technology which allows the integration of multiple, isolated DMOS power transistors plus mixed CMOS/bipolar control circuits.

The power stage of the L6203 consists of four N-channel DMOS transistors with an R<sub>DS</sub> (ON)  $\cong 0.3\Omega$  over the whole current range. Each transistor has an intrinsic drain source diode. During recirculation the behaviour of these diodes depends on the operating mode.

When one of the POWER DMOS transistors is ON it bahaves almost symmetrically in terms of current like, in fact, a resistor with the value  $R_{DS (ON)}$  in parallel with the drain-source diode.

During recirculation with the ENABLE input high, the voltage drop across the transistor is  $R_{DS (ON)} \times I_{L}$  for voltages less than 0.7V and is clamped at a voltage depending on the characteristics of the diode for greater voltages.

When the enable input is low, the POWER MOS is off and the diode carry the whole recirculation.

Although the device guarantees the absence of cross-conduction, the presence of the intrinsic diodes in the POWER MOS structure causes the generation of current spikes on the sensing pin due to charge-discharge phenomena in the reverse capacitor, C1 & C2 associated with the drain-source junctions (Fig. 1). When the output switches from high to low, a current spike is generated associated with the capacitor C1. On the low-to-high transition, a spike of the same polarity is generated by C2, preceded by a spike of the opposite polarity due to the charging of the input capacity of the lower POWER DMOS transistor (Fig. 2).

To ensure that the POWER DMOS transistors are driven correctly a gate-source voltage of about 10V must be guaranteed for all of the N-channel DMOS transistors. While there is no problem in driving the lower POWER DMOS devices (their source terminals are referred to ground) it is necessary to provide a gate voltage higher than the positive supply for the upper transistors because they have the drain connected to the supply itself.

This is obtained by a system that combines a charge pump circuit, which assures correct DC operation, with a boostrapping technique suitable for high switching frequencies.

In the boostrap circuit the external  $C_B$  capacitors are charged to a voltage of about 10V when the upper power transistor is OFF and the

lower one is ON. To guarantee efficient driving of the upper power transistor in the conduction condition, the value of  $C_B$  must be greater than the value of the input capacitance,  $C_{IN}$ , of the power transistor itself. Since the estimated value of the input capacity is about 1nF,  $C_B$  should be > = 10nF to guarantee correct operation.

An ON-OFF synchronization circuit provides a dead time (the period in which all four power transistors are OFF) of 40ns, sufficient to prevent simultaneous conduction with obvious advantages in terms of power dissipation and of spurious signals on the ground and in the sensing resistors.

A thermal protection circuit has been included that will disable the device if the junction temperature reaches  $150^{\circ}$ C. When the temperature has fallen to a safe value the device restarts under the control of the input and enable signals.

Fig. 1 – Intrinsic structures in the POWER DMOS transistors



Fig. 2 - Typical current spikes on the sensing pin





#### Fig. 7 - Bidirectionale DC motor control



|                     | INPUTS    |           | FUNCTION                |
|---------------------|-----------|-----------|-------------------------|
|                     | IN1 = H   | IN2 = L   | Turn right              |
| V <sub>EN</sub> = H | IN1 = L   | 1N2 = H   | Turn left               |
|                     | IN1 = IN2 |           | Fast motor stop         |
| V <sub>EN</sub> = L | IN1 = X   | IN1 = IN2 | Free running motor stop |
| L = Low             | H = High  | X = Dor   | n't care                |

#### Fig. 8 - Application circuit







## DUAL FULL BRIDGE DRIVER

- POWER SUPPLY VOLTAGE UP TO 46V
- LOW SATURATION VOLTAGE
- OVERTEMPERATURE PROTECTION
- LOGIC "0" INPUT VOLTAGE UP TO 1.5V (HIGH NOISE IMMUNITY)

The L6207 is an integrated monolithic circuit in a 15-lead multiwatt package. It is a high current dual full-bridge driver designed to accept standard TTL logic levels and drive inductive load such as relays, solenoids, DC and stepper motors.

Two inhibit inputs are provided to disable the device independently of the input signals. The

emitters of the lower transistors of each bridge are connected togheter and the corresponding external terminal can be used for the connection of an external sensing resistor. An additional supply input is provided so that the logic works at a lower voltage.



#### **BLOCK DIAGRAM**





#### Fig. 1 - Switching times test circuit





Fig. 1a - Source current delay times vs. input chopper

note: For INPUT chopper, set EN = H

Fig. 2 - Switching time test circuits



Fig. 2a - Sink current delay times vs. input chopper



note: For INPUT chopper, set EN = H

### ELECTRICAL CHARACTERISTICS (continued)

|                      | Parameter                   | Test Conditions                                | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------|------------------------------------------------|------|------|------|------|
| т5 (∨ <sub>i</sub> ) | Sink current turn-off delay | 0.5 V <sub>I</sub> to 0.9 I <sub>L</sub> (***) |      | 0.7  |      | μs   |
| т6 (V <sub>i</sub> ) | Sink current fall time      | 0.9 IL to 0.1 IL (***)                         |      | 0.2  |      | μs   |
| тт (V <sub>1</sub> ) | Sink current turn on delay  | 0.5 V <sub>I</sub> to 0.1 I <sub>L</sub> (***) |      | 1.5  |      | μs   |
| тв (V <sub>I</sub> ) | Sink current rise time      | 0.1 I <sub>L</sub> to 0.9 I <sub>L</sub> (***) |      | 0.2  |      | μs   |
| fc                   | Commutation frequency       | I <sub>L</sub> = 1.25A                         |      | 25   | 40   | KHz  |

(\*) Sensing voltage can be -1V for t  $<50\mu s;$  in steady state  $V_{sens\,min}>$  -0.5V; (\*\*) See fig. 1a; (\*\*\*) See fig. 2a (1) The value of the current is related to only one channel for powe L

The correct sequence for power on is: •

1.  $V_{ss}$  ON with EN = L 2.  $V_s$  ON 3. EN = H

er off is: 1. EN = L  
2. 
$$V_s ON$$
  
3.  $V_{ss} OFF$ 

L6207

Fig. 3 - Bidirectional DC motor control



#### **TRUTH TABLE**

|                     | INP      | UTS   | FUNCTION                |
|---------------------|----------|-------|-------------------------|
|                     | С = Н    | D = L | Turn right              |
| V <sub>EN</sub> = H | C = L    | D = H | Turn left               |
|                     | C = D    |       | Fast motor stop         |
| V <sub>EN</sub> = L | C = X    | D = X | Free running motor stop |
| L = Low             | H = High | X = C | Don't care              |

5 - 5857





ADVANCE DATA

## 3A FULL BRIDGE DRIVER WITH DIODES

- SUPPLY VOLTAGE UP TO 46V
- OUTPUT CURRENT UP TO 3A (4A PEAK)
- SEPARATE CONNECTIONS FOR SUPPLIES AND DIODES
- CONNECTION FOR EXTERNAL SENSE RESISTOR
- LOW SATURATION VOLTAGE (3.5V TYP AT 3A)
- THERMAL SHUT DOWN WITH HYSTER-ESIS
- μP COMPATIBLE LOGIC INPUTS W'TH HIGH NOISE IMMUNITY
- LOW LEAKAGE FAST RECOVERY DIODES
- NO CURRENT FROM HIGH VOLTAGE SUPPLIES WHEN ENABLE PIN IS LOW

The L6209 is a high voltage, high current fullbridge driver with internal fast recovery diodes.

The cathodes of the upper recirculation diodes and the anodes of the lower ones are externally available to allow flexibility in application.

The device is designed to accept standard TTL logic levels and drive inductive loads such as relays, solenoids, DC motors and stepping motors.

BLOCK DIAGRAM

An enable input allows all four transistors of the bridge to be switched off independently of the input commands.

Each half bridge can be connected to an external sense resistor and have a separate high voltage supply.

An additional supply input is provided so that the logic can operate at a lower voltage, reducing dissipation.

The device is equipped with a thermal protection which, switches off the input and output stages when the temperature reaches  $150^{\circ}C$  and switches on with hysteresis when the temperature decreases.

Another important feature is the switching speed (less than  $1.5\mu$ s).

The L6209 is supplied in a 15-lead Multiwatt  $^{(\!R\!)}$  package.







#### Fig. 1 - Switching times test circuits



Note: For INPUT chopper, set EN = H

Fig. 2 - Switching times test circuits



Note: For INPUT chopper, set EN = H

Fig. 3 - Switching times test circuits



Note: For enable chopper in this configuration, set, INPUT = H



Fig. 1a - Source current delay times vs. input chopper



Fig. 3a - Source current delay times vs. enable chopper.



#### ELECTRICAL CHARACTERISTICS (continued)

|                         | Parameter                     | Test Conditions                                                               | Min. | Тур. | Max. | Unit |
|-------------------------|-------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| V <sub>CE sat</sub> (∟) | Saturation voltage            | I <sub>L</sub> = 1A                                                           |      | 1    |      | .,   |
|                         |                               | I <sub>L</sub> = 3A                                                           |      |      |      |      |
| V <sub>CE sat</sub>     | Total drop                    | I <sub>L</sub> = 1A                                                           |      | 2.1  | 3    | V    |
|                         |                               | I <sub>L</sub> = 3A                                                           |      | ,3.5 | 4.5  | V    |
| VF                      | Diode forward voltage drop    | I <sub>O</sub> = 1A                                                           |      | 1    |      | v    |
|                         |                               | $I_0 = 3A$                                                                    |      | 1.5  |      |      |
| t <sub>rr</sub>         | Diode reverse recovery time   | $I_{f} = 1A \qquad dI_{f}/dt = -50A/\mu s$ $I_{RM} = 2.5A \qquad V_{R} = 42V$ |      | 100  |      | ns   |
| t <sub>fr</sub>         | Diode forward recovery time   | $I_f = 1A$ $dI_f/dt = 100A/\mu s$<br>Measured at $V_F = 1V$                   |      | 100  |      | ns   |
| T1 (V <sub>IN</sub> )   | Source current turn-off delay | 0.5 V <sub>i</sub> to 0.9 I <sub>L</sub> (2)                                  |      | 750  |      | ns   |
| T2 (V <sub>IN</sub> )   | Source current fall time      | 0.9 IL to 0.1 IL (2)                                                          |      | 430  |      | ns   |
| T3 (V <sub>IN</sub> )   | Source current turn-on delay  | 0.5 V <sub>i</sub> to 0.1 I <sub>L</sub> (2)                                  |      | 1.1  |      | μs   |
| T4 (V <sub>IN</sub> )   | Source current rise time      | 0.1 IL to 0.9 IL (2)                                                          |      | 500  |      | ns   |
| T5 (V <sub>IN</sub> )   | Sink current turn-off delay   | 0.5 V <sub>1</sub> to 0.9 I∟ (3)                                              |      | 700  |      | ns   |
| T6 (V <sub>IN</sub> )   | Sink current fall time        | 0.9 IL to 0.1 IL (3)                                                          |      | 500  |      | ns   |
| T7 (V <sub>1N</sub> )   | Sink current turn-on delay    | 0.5 V <sub>i</sub> to 0.1 I <sub>L</sub> (3)                                  |      | 950  |      | ns   |
| T8 (V <sub>IN</sub> )   | Sink current rise time        | 0.1 I <sub>L</sub> to 0.9 I <sub>L</sub> (3)                                  |      | 400  |      | ns   |
| T9 (V <sub>IN</sub> )   | Source current turn-off delay | 0.5 V <sub>i</sub> to 0.9 I <sub>L</sub> (4)                                  |      | 450  |      | ns   |
| T10 (V <sub>IN</sub> )  | Source current fall time      | 0.9 I <sub>L</sub> to 0.1 I <sub>L</sub> (4)                                  |      | 250  |      | ns   |
| T11 (VIN)               | Source current turn-on delay  | 0.5 V <sub>i</sub> to 0.1 I <sub>L</sub> (4)                                  |      | 550  |      | ns   |
| T12 (V <sub>IN</sub> )  | Source current rise time      | 0.1 I <sub>L</sub> to 0.9 I <sub>L</sub> (4)                                  |      | 250  |      | ns   |
| T13 (V <sub>IN</sub> )  | Sink current turn-off delay   | 0.5 V <sub>i</sub> to 0.9 I <sub>L</sub> (5)                                  |      | 350  |      | ns   |
| T14 (V <sub>IN</sub> )  | Sink current fall time        | 0.9 I <sub>L</sub> to 0.1 I <sub>L</sub> (5)                                  |      | 200  |      | ns   |
| T15 (V <sub>IN</sub> )  | Sink current turn-on delay    | 0.5 V <sub>i</sub> to 0.1 I <sub>L</sub> (5)                                  |      | 800  |      | ns   |
| T16 (V <sub>IN</sub> )  | Sink current rise time        | 0.1 I <sub>L</sub> to 0.9 I <sub>L</sub> (5)                                  |      | 200  |      | ns   |
| f <sub>c</sub>          | Commutation frequency         | I <sub>L</sub> = 3A                                                           |      | 35   | 60   | KHz  |

L6209

NOTE : (1) Sensing voltage can be -1V for t  $\leq 50\mu s;$  in steady state V  $_{sens}$  min  $\geq$  -0.5V

(2) See fig. 1a. (INPUT chopper)
(3) See fig. 2a. (INPUT chopper)
(4) See fig. 3a. (ENABLE chopper)

(5) See fig. 4a. (ENABLE chopper)





ADVANCE DATA

## DUAL SCHOTTKY DIODE B

- MONOLITHIC ARRAY OF EIGHT SCHOTTKY DIODES
- HIGH EFFICIENCY
- 4A PEAK CURRENT
- LOW FORWARD VOLTAGE
- FAST RECOVERY TIME
- TWO SEPARATED DIODE BRIDGES

The L6210 is a monolithic IC containing eight Schottky diodes arranged as two separated diode bridges.

This diodes connection makes this device versatile in many applications.

They are used particular in bipolar stepper motor applications, where high efficient operation,

#### ABSOLUTE MAXIMUM RATINGS

due to low forward voltage drop and fast reverse recovery time, are required.

The L6210 is available in a 16 Pin Powerdip Package (12+2+2) designed for the 0 to 70°C ambient temperature range.



**ORDERING NUMBER: L6210** 

| l <sub>f</sub> | Repetitive forward current peak  | 2          | А  |
|----------------|----------------------------------|------------|----|
| Vr             | Peak reverse voltage (per diode) | 50         | V  |
| Tamb           | Operating ambient temperature    | 70         | °C |
| $T_{stg}$      | Storage temperature range        | -55 to 150 | °C |
| т              |                                  | -55 to 150 | o  |

#### **BLOCK DIAGRAM**









#### MOUNTING INSTRUCTIONS

The  $R_{tn j-amb}$  of the L6210 can be reduced by soldering the GND pins to a suitable copper area of the printed circuit board as shown in figure 3 or to an external heatsink (Figure 4).

Fig. 3 – Example of P.C. board copper area which is used as heatsink



During soldering the pin temperature must not exceed 260°C and the soldering time must not be longer then 12s. The external heatsink or printed circuit copper area must be connected to electrical ground.









# HIGH CURRENT SOLENOID DRIVER

- HIGH VOLTAGE OPERATION (UP TO 50V)
- HIGH OUTPUT CURRENT CAPABILITY (UP TO 6A)
- LOW SATURATION VOLTAGE
- TTL-COMPATIBLE INPUT
- OUTPUT SHORT CIRCUIT PROTECTION (TO GROUND, TO SUPPLY AND ACROSS THE LOAD)
- THERMAL SHUTDOWN
- OVERDRIVING PROTECTION
- LATCHED DIAGNOSTIC OUTPUT

The L6212 is a monolithic switch-mode solenoid driver designed for fast, high-current applications such as hammer driving in printers and electronic typewriters. Power dissipation is reduced by efficient switch-mode operation. An extra feature of the L6212 is a latched diagnostic output which indicates when the output is short circuit.

The L6212 is supplied in an 15-lead Multiwatt plastic power package.



**ORDERING NUMBER: L6212** 



#### BLOCK DIAGRAM

#### **ELECTRICAL CHARACTERISTICS** (Refer to the test circuit, $V_s$ = 37V, $V_{ss}$ = 5V, $T_{amb}$ = 25°C, unless otherwise specified)

L6212

|                                            | Parameter                                | Test Conditions                                                                                                    | Min.        | Тур. | Max.        | Unit     |
|--------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------|------|-------------|----------|
| Vs                                         | Power supply voltage (Pin 1)             |                                                                                                                    | 12          |      | 46          | v        |
| l <sub>d</sub>                             | Quiescent drain current                  | V <sub>EN</sub> = H                                                                                                |             | 20   | 30          | mA       |
|                                            |                                          | $V_i \ge 0.6V$ $V_{EN} = L$                                                                                        |             | 70   |             | mA       |
| V <sub>ss</sub>                            | Logic supply voltage (Pin 6)             |                                                                                                                    | 4.5         |      | 7           | v        |
| I <sub>SS</sub>                            | Quiescent logic supply current           | V <sub>DIAG</sub> = L                                                                                              |             | 5    | 8           | mA       |
|                                            |                                          | DIAG Output at high<br>impedance                                                                                   |             | 10   | 100         | μA       |
| Vi                                         | Input voltage (Pin 9)                    | Operating output                                                                                                   | 0.6         |      |             | v        |
|                                            |                                          | Non-operative output                                                                                               |             |      | 0.45        | v        |
| li                                         | Input current (Pin 9)                    | $V_i \ge 0.6V \\ V_i \le 0.45V$                                                                                    |             |      | -2<br>-5    | μΑ<br>μΑ |
| VENABLE                                    | Enable input current (Pin 12)            | Low level<br>High level                                                                                            | -0.3<br>2.4 |      | 0.8         | V        |
| IENABLE                                    | Enable input current                     | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                               |             |      | -100<br>100 | .μA      |
| V <sub>sat H</sub>                         | Source output saturation volt.           | I <sub>p</sub> = 5.5A                                                                                              |             |      | 2.5         | v        |
| V <sub>sat L</sub>                         | Sink output saturation volt.             | l <sub>out</sub> = 5.5A                                                                                            |             |      | 2.5         | V        |
| V <sub>sat H</sub> + V <sub>sat L</sub>    | Total saturation voltage                 | I <sub>out</sub> = 5.5A                                                                                            |             |      | 4.5         | V        |
| l <sub>leakage</sub>                       | Output leakage current source<br>PNP     | $V_s = 45V$<br>$V_i \le 0.45V$                                                                                     |             |      | 2           | mA       |
| l <sub>leakage</sub>                       | Output leakage current sink<br>NPN       | $V_{s} = 45V$<br>$V_{i} \leq 0.45V$                                                                                |             |      | 2           | mA       |
| к                                          | On time limiter constant (*)             | V <sub>EN</sub> = L                                                                                                |             | 120  |             |          |
| V <sub>DIAG</sub>                          | Diagnostic saturation voltage<br>(Pin 7) | I <sub>DIAG</sub> = 10mA                                                                                           |             |      | 0.4         | v        |
| DIAG                                       | Diagnostic leakage current<br>(Pin 7)    | V <sub>DIAG</sub> = 40V                                                                                            |             |      | 10          | μA       |
| V <sub>pin 10</sub><br>V <sub>pin 13</sub> | OP AMP DC voltage gain                   | V <sub>pin13</sub> = 100 to 800mV                                                                                  |             | 5    |             |          |
| V <sub>pin 10</sub>                        |                                          | I <sub>pin 10</sub> = 1mA                                                                                          | 4.5         |      |             | V        |
| lpin 10                                    |                                          | $\begin{array}{c} V_{\text{pin 10}} = 4V & V_9 = V_{13} = 0 \\ V_{\text{pin 10}} = 2V & V_{13} = 0.9V \end{array}$ | 1           |      | 10<br>1.5   | μA<br>mA |
| l <sub>sense</sub>                         | Input bias current (Pin 13)              |                                                                                                                    |             | -1   |             | μA       |
| V <sub>sense</sub>                         | Sensing voltage (Pin 14) (**)            |                                                                                                                    |             |      | 0.9         | V        |

(\*) After a time interval  $t_{max} = KC_2$ , the output stages are disabled. (\*\*) Allowed range of  $V_{sense}$  without the intervention of the short circuit protection.

#### CIRCUIT OPERATION

The L6212 works as a transconductance amplifier: it can supply an output current directly proportional to an input voltage level ( $V_i$ ). Furthermore, it allows complete switching control of the output current waveform (see Fig. 1).

The following explanation refers to the Block Diagram, to Fig. 1 and to the typical application circuit of Fig. 2.

The  $t_{on}$  time is fixed by the width of the Enable input signal (TTL compatible): it is active low and enables the output stages "source" and "sink". At the end of  $t_{on}$ , the load current  $I_{load}$ recirculates through D1 and D2, allowing fast current turn-off.

The rise time  $t_r$  depends on the load characteristics, on  $V_i$  and on the supply voltage value  $(V_s, pin 1)$ .

During the  $t_{on}$  time,  $I_{load}$  is converter into a voltage signal by means of the external sensing resistance  $R_s$  connected to pin 13. This signal, amplified by the op amp charges the external RC network at pin 10 (R1, C1). The voltage at this pin is sensed by the inverting input of a comparator. The voltage on the non-inverting input of this one is fixed by the external voltage  $V_i$  (pin 9).

After,  $t_r$ , the comparator switches and the output stage "source" is switched off. The comparator output is confirmed by the voltage on the non-inverting input, which decreases of a constant fraction of V<sub>i</sub> (1/10), allowing hysteresis operation. The current in the load now flows through D2.

Two cases are possible: the time constant of the recirculation phase is higher than R1, C1; the time constant is lower than R1, C1. In the first case, the voltage sensed on the non-inverting input of the comparator is just the value proportional to  $I_{load}$ . In the second case, when the current decreases too quickly, the comparator senses the voltage signal stored in the R1, C1 network.

In the first case  $t_1$  depends on the load characteristics, while in the second case it depends only on the value of R1, C1.

In other words, R1, C1 fixed the minimum value of  $t_1$  ( $t_1 \ge 1/10$  R1 x C1. Note that C1 should

be chosen in the range 2.7 to 10nF for stability reasons of the op amp).

After  $t_1$ , the comparator switches again: the output is confirmed by the voltage on the non-inverting input, which reaches  $V_i$  again (hysteresis).

Now the cycle starts again:  $t_2,\,t_4$  and  $t_6$  have the same characteristics as  $t_r,$  while  $t_3$  and  $t_5$  are similar to  $t_1.$  The peak current  $l_p$  depends on  $V_i$  as shown in the typical transfer function of Fig. 3.

It can be seen that for  $V_i$  lower than 450mV the device is not operating.

For  $V_i$  included between 450 and 600mV, the operation is not guaranteed.

The other parts of the device have protection and diagnostic functions. At pin 4 is connected an external capacitor C2, charged at constant current when the Enable is low.

After a time interval equal to  $K \cdot C1$  (K is defined in the table of Electrical Characteristics and has the dimensions of  $\Omega$ ) the output stages are switched off independently by the Input signal.

This avoids the load being driven in conduction for an excessive period of time (overdriving protection).

The action of this protection is shown in Fig. 1b. Note that the voltage ramp at pin 4 starts whenever the Enable signal becomes active (low state), regardless of the Input signal. To reset pin 4 and to restore the normal conditions, pin 12 must return high. This protection can be disabled by grounding pin 4.

In order to keep constant the energy delivered to the load, when the supply voltage changes, it's possible to modify the output maximum peak current ( $I_p$ ) by means the external voltage divider R2 and R3 which "senses" the supply voltage.

I<sub>p</sub> is given by :

$$I_{p} = \frac{V_{i} (R_{s} + R2 + R3) - 5 V_{s} (R2 + R_{s})}{5 R3 R_{s}}$$

so the variation of  $I_p$  versus  $V_s$  is:





## STEPPER MOTOR DRIVER

- MICROSTEPPING
- BIPOLAR OUTPUT CURRENT UP TO 400mA
- LOW SATURATION VOLTAGE
- BUILT-IN FAST RECOVERY DIODES
- OUTPUT CURRENT DIGITALLY PRO-GRAMMABLE
- 6 BIT D/A CONVERTERS SET OUTPUT CURRENT
- THERMAL SHUTDOWN

The L6217 is a monolithic IC that controls and drives both phases of a Bipolar Stepper Motor with PWM control of the phase current. The output current level of each phase is programmed by a 6 bit D/A converter so that the device may be used in full-step, half-step and micro-step applications. The inputs for the D/A converters and the phase inputs to select the direction of current flow are latched to minimize the interface to a microprocessor.

#### BLOCK DIAGRAM

The power section of the device is a dual H-Bridge drive with internal clamp diodes for current recirculation. To maintain the degree of accuracy required for micro-stepping, the motor current is internally sensed and compared to the output of the D/A converter.

A monostable, programmed by and RC network sets the motor current decay time.

The L6217 is supplied in a 44 pin PLCC with 11 of the 44 pins used for heatsinking.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 609
12/86



## PIN FUNCTION DESCRIPTION

| N°       | NAME                | FUNCTION                                                                                                                                                         |
|----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | R <sub>st</sub>     | Active low input resets the D/A latches to 0 and disables the output.                                                                                            |
| 38, 39   | D0 - D5             | Data inputs for the D/A converter. (D0 = LSB)<br>For a data input of 00, the corresponding outputs are held in the<br>off state.                                 |
| 44       | A/B                 | Channel select for input data. Pin A/ $\overline{B}$ selects channel A when high.                                                                                |
| 33       | РН                  | Logic input selects direction of current flow in output bridge from A1 (B1) to A2 (B2) for PH = $1$ .                                                            |
| 42       | Strobe              | Active low input latches input data (D0 – D5 and PH) into input latch.                                                                                           |
| 9        | MRST DL             | The capacitor on this pin programs the power on reset delay ac-<br>cording to the formula :                                                                      |
|          |                     | $t_d = (0.35)$ (C) $10^6$                                                                                                                                        |
| <b>8</b> | MRST                | Power-on reset circuit output. (Micro reset signal).<br>This output remains low from power on until the delay capacitor<br>has charged past the delay threshold. |
| 10       | P <sub>t</sub> A    | Pulse time A, an external parallel RC network tied to ground defines $t_{off}$ time for channel A. ( $t_{off}$ = 0.69 R2C2).                                     |
| 11       | P <sub>t</sub> B    | Pulse time B, an external parallel RC network tied to ground defines toll time for channel B. $(t_{off} = 0.69 \text{ R3C3})$ .                                  |
| 5        | V <sub>ref in</sub> | Voltage applied to this point sets the reference for the D/A con-<br>verter and threfore sets the maximum output current.<br>(See equation 1, next two pages).   |
| 18 to 28 | Gnd                 | Ground connection and also conducts heat to the P.C. board.                                                                                                      |
| 40       | Gnd 0               | Pin must be connected to ground.                                                                                                                                 |
| 2        | V <sub>si</sub>     | Logic supply voltage                                                                                                                                             |
| 32       | V <sub>sp</sub>     | Motor supply voltage                                                                                                                                             |
|          |                     |                                                                                                                                                                  |

#### ELECTRICAL CHARACTERISTICS (continued)

|                   | Parameter                             | Test Conditions                        | Min. | Typ.     | Max. | Unit |
|-------------------|---------------------------------------|----------------------------------------|------|----------|------|------|
| MONOS             | TABLE                                 |                                        |      |          |      |      |
| t <sub>off</sub>  | Cutoff time                           | $R_{t} = 56K\Omega$ $C_{t} = 820pF$    | 27   |          | 37   | μs   |
| td                | Turn-off delay                        |                                        |      |          | 2    | μs   |
| l <sub>off</sub>  | Output leakage current                | Data = 00 (Hex)                        |      |          | 100  | μA   |
| RESET             | CIRCUITRY                             | ······································ |      | •        |      |      |
| V <sub>th</sub>   | Reset threshold voltage               |                                        | 3.9  | 4.1      | 4.3  | V    |
|                   | Reset threshold hysteresis            |                                        | 70   | 100      |      | mV   |
| I <sub>so</sub>   | Delay capacitor charging current      | V <sub>C</sub> = 2.5V                  | 7    | 10       | 14   | μA   |
| l <sub>si</sub>   | Delay capacitor discharge current     | $V_{\rm C} = 2.5 V$                    | 10   |          |      | mA   |
| V <sub>dth</sub>  | Delay threshold voltage               |                                        | 3.25 | 3.5      | 3.75 | V    |
| V <sub>dhys</sub> | Hysteresis voltage on delay threshold |                                        | 70   | 100      |      | mV   |
| lol               | Output leakage current                | $V_0 = 5V$                             |      |          | 200  | μA   |
| V <sub>sat</sub>  | Output saturation of reset out        | I <sub>O</sub> = 2mA                   |      |          | 0.4  | V    |
| SOURC             | E DIODE-TRANSISTOR PAIRS              |                                        |      |          |      |      |
| V <sub>sat</sub>  | Saturation voltage                    | I <sub>O</sub> = 400mA                 |      | 1.3      | 1.8  | V    |
| Vf                | Diode forward voltage                 | 1 <sub>0</sub> = 400mA                 |      | 0.8      | 1.2  | V    |
| SINK D            | IODE-TRANSISTOR PAIRS                 |                                        |      | <b>.</b> |      | •    |
| $V_{sat}$         | Saturation voltage                    | I <sub>O</sub> = 400mA                 |      | 1.1      | 1.5  | V    |
| V <sub>f</sub>    | Diode Forward voltage                 | I <sub>O</sub> = 400mA                 |      | 0.6      | 1.0  | V    |
| AC CHA            | RACTERISTICS                          |                                        |      |          |      |      |
| ts                | Set-up time                           |                                        | 1    |          | 100  | ns   |
| t <sub>h</sub>    | Hold time                             |                                        |      |          | 500  | ns   |
| tw                | Minimum input pulse width             |                                        |      |          | 600  | ns   |

#### CIRCUIT OPERATION

The current control section of the L6217 is a pulse width modulated control that senses the motor current. When the motor current reaches the peak programmed current the comparator will trigger the monostable turning off the upper transistors. After the  $t_{off}$  time equal to 0.69 RC the upper drivers are enabled again.

The peak current is given by the equation :

When the input data is 00, the output stages are disabled by internal logic so that the output current decays rapidly to zero.

An internal generated lockout time avoids the use of an external RC network between the sensing resistor ( $R_sA$ ,  $R_sB$ ) and the corresponding input ( $V_sA$ ,  $V_sB$ ), by disabling the comparator sensing during the lockout time. This time is typically 2.5ms.

$$V_{\text{op}} = \frac{V_{\text{ref}}}{4.69 \cdot R_{\text{sense}}} \cdot \frac{D}{64}$$

$$D = \text{Input data} (0 - 63)$$





Fig. 4 - Motor current (half step mode)

Fig. 5 - Monostable voltage and motor current repetitive steps.



Fig. 6 - Reset waveforms





## STEPPER MOTOR DRIVER

- MICROSTEPPING
- BIPOLAR OUTPUT CURRENT UP TO 400mA
- LOW SATURATION VOLTAGE
- BUILT-IN FAST RECOVERY DIODES
- OUTPUT CURRENT DIGITALLY PRO-GRAMMABLE
- 7 BIT D/A CONVERTERS SET OUTPUT CURRENT
- THERMAL SHUTDOWN

The L6217A is a monolithic IC that controls and drives both phases of a Bipolar Stepper Motor with PWM control of the phase current. The output current level of each phase is programmed by a 7 bit D/A converter so that the device may be used in full-step, half-step and micro-step applications. The inputs for the D/A converters and the phase inputs to select the direction of current flow are latched to minimize the interface to a microprocessor.

The power section of the device is a dual H-Bridge drive with internal clamp diodes for current recirculation. To maintain the degree of accuracy required for microstepping, the motor current is internally sensed and compared to the output of the D/A converter.

A monostable, programmed by and RC network sets the motor current decay time.

The L6217A is supplied in a 44 pin in PLCC with 11 of the 44 pins used for heatsinking.





#### BLOCK DIAGRAM



### PIN FUNCTION DESCRIPTION

| N°               | NAME                | FUNCTION                                                                                                                                                         |  |
|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                | R <sub>st</sub>     | Active low input resets the D/A latches to 0 and disables the output.                                                                                            |  |
| 40, 34           | D0 - D6             | Data inputs for the D/A converter. (D0 = LSB) For a data input of 00, the corresponding outputs are held in the off state.                                       |  |
| 44               | A/B                 | Channel select for input data. Pin $A/B$ selects channel A when high.                                                                                            |  |
| 33               | РН                  | Logic input selects direction of current flow in output bridge from A1 (B1) to A2 (B2) for PH $= 1$ .                                                            |  |
| 42               | Strobe              | Active low input latches input data (D0 ~ D5 and PH) into input latch.                                                                                           |  |
| 9                | MRST DL             | The capacitor on this pin programs the power on reset delay ac-<br>cording to the formula:                                                                       |  |
|                  |                     | $t_d = (0.35)$ (C) $10^6$                                                                                                                                        |  |
| 8                | MRST                | Power-on reset circuit output. (Micro reset signal).<br>This output remains low from power on until the delay capacitor<br>has charged past the delay threshold. |  |
| 10               | P <sub>t</sub> A    | Pulse time A, an external parallel RC network tied to ground defines $t_{\rm off}$ time for channel A. ( $t_{\rm off}$ = 0.69 R2C2).                             |  |
| 11               | P <sub>t</sub> B    | Pulse time B, an external parallel RC network tied to ground defines $t_{off}$ time for channel B. ( $t_{off}$ = 0.69 R2C2)                                      |  |
| 5                | V <sub>ref in</sub> | Voltage applied to this point sets the reference for the D/A converter and threfore sets the maximum output current.<br>(See equation 1, next two pages).        |  |
| 18 to 28         | Gnd                 | Ground connection and also conduct heat to the P.C. board.                                                                                                       |  |
| 2                | V <sub>si</sub>     | Logic supply voltage                                                                                                                                             |  |
| 32               | V <sub>sp</sub>     | Motor supply voltage                                                                                                                                             |  |
| 16, 15<br>31, 30 | Out A1-A2<br>B1-B2  | H-Bridge outputs.                                                                                                                                                |  |

#### ELECTRICAL CHARACTERISTICS (continued)

|                   | Parameter                             | Test Conditions                     | Min.     | Тур. | Max. | Unit |
|-------------------|---------------------------------------|-------------------------------------|----------|------|------|------|
| MONOS             | TABLE                                 |                                     | <b>.</b> |      |      |      |
| toff              | Cutoff time                           | $R_{t} = 56K\Omega$ $C_{t} = 820pF$ | 27       |      | 37   | μs   |
| td                | Turn-off delay                        |                                     |          |      | 2    | μs   |
| loff              | Output leakage current                | Data = 00 (Hex)                     |          |      | 100  | μA   |
| RESET             | CIRCUITRY                             |                                     |          |      |      |      |
| V <sub>th</sub>   | Reset threshold voltage               |                                     | 3.9      | 4.1  | 4.3  | V    |
|                   | Reset threshold hysteresis            |                                     | 70       | 100  |      | mV   |
| Iso               | Delay capacitor charging current      | $V_{\rm C} = 2.5V$                  | 7        | 10   | 14   | μA   |
| l <sub>si</sub>   | Delay capacitor discharge current     | $V_{\rm C} = 2.5V$                  | 10       |      |      | mA   |
| V <sub>dth</sub>  | Delay threshold voltage               |                                     | 3.25     | 3.5  | 3.75 | V    |
| V <sub>dhys</sub> | Hysteresis voltage on delay threshold |                                     | 70       | 100  |      | mV   |
| I <sub>oi</sub>   | Output leakage current                | V <sub>O</sub> = 5V                 |          |      | 200  | μA   |
| $V_{sat}$         | Output saturation of reset out        | I <sub>O</sub> = 2mA                |          |      | 0.4  | V    |
|                   | E DIODE-TRANSISTOR PAIRS              |                                     | •        |      |      |      |
| V <sub>sat</sub>  | Saturation voltage                    | I <sub>O</sub> = 400mA              |          | 1.3  | 1.8  | V    |
| Vf                | Diode forward voltage                 | $I_0 = 400 \text{mA}$               |          | 0.8  | 1.2  | V    |
| SINK D            | ODE-TRANSISTOR PAIRS                  |                                     |          |      |      |      |
| V <sub>sat</sub>  | Saturation voltage                    | I <sub>O</sub> = 400mA              |          | 1.1  | 1.5  | V    |
| V <sub>f</sub>    | Diode Forward voltage                 | I <sub>O</sub> = 400mA              |          | 0.6  | 1.0  | V    |
| AC CHA            | RACTERISTICS                          |                                     |          |      |      |      |
| ts                | Set-up time                           |                                     |          |      | 100  | ns   |
| t <sub>h</sub>    | Hold time                             |                                     |          |      | 500  | ns   |
| tw                | Minimum input pulse width             |                                     |          |      | 600  | ns   |

#### CIRCUIT OPERATION

The current control section of the L6217A is a pulse width modulated control that senses the motor current. When the motor current reaches the peak programmed current the comparator will trigger the monostable turning off the upper transistors. After the  $t_{off}$  time equal to 0.69 RC the upper drivers are enabled again.

When the input data is 00, the output stages are disabled by internal logic so that the output current decays rapidly to zero. An internal generated lockout time avoids the

An internal generated lockout time avoids the use of an external RC network between the sensing resistor ( $R_sA$ ,  $R_sB$ ) and the corresponding input ( $V_sA$ ,  $V_sB$ ), by disabling the comparator sensing during the lockout time. This time is typically 2.5 $\mu$ s.

The peak current is given by the equation :

$$I_{op} = \frac{V_{ref}}{4.69 \cdot R_{sense}} \cdot \frac{D}{128}$$
$$D = Input data (0 - 7F H)$$





Fig. 4 - Motor current (half step mode)

Fig. 5 - Monostable voltage and motor current for repetitive steps.



Fig. 6 - Reset waveforms







## QUAD DARLINGTON SWITCHES

- OUTPUT VOLTAGE TO 50V
- OUTPUT CURRENT TO 1.8A
- VERY LOW SATURATION VOLTAGE
- TTL COMPATIBLE INPUTS
- INTEGRAL FAST RECIRCULATION DIODES

The L6221 monolithic quad darlington switch is designed for high current, high voltage switching applications. Each of the four switches is controlled by a logic input and all four are controlled by a common enable input. All inputs are TTL-compatible for direct connection to logic circuits.

Each switch consists of an open-collector darlington transistor plus a fast diode for switching applications with inductive loads. The emitters

## IN1 O OOUT 2 5 IN 2 O--OOUT 3 IN 3 0-11 OCLAMP B OOUT 4 12 40 9 O GND 5-9255/1 L6221N Multiwatt

#### **BLOCK DIAGRAMS**

of the four switches are commoned. Any number of inputs and outputs of the same device may be paralleled.

Two versions are available: the L6221A mounted in a Powerdip 12+2+2 package and the L6221N mounted in a 15-lead Multiwatt package.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice.



### PIN FUNCTIONS

| L6221N<br>Multiwatt | L6221A<br>Powerdip | Name            | Function                             |  |  |
|---------------------|--------------------|-----------------|--------------------------------------|--|--|
| 4                   | 9                  | IN 1            | Input to driver 1                    |  |  |
| 5                   | 10                 | IN 2            | Input to driver 2                    |  |  |
| 3                   | 8                  | OUT 1           | Output of driver 1                   |  |  |
| 1                   | 6                  | OUT 2           | Output of driver 2                   |  |  |
| 2                   | . 7                | CLAMP A         | Diode clamp to driver 1 and driver 2 |  |  |
| 11                  | 15                 | IN 3            | Input to driver 3                    |  |  |
| 12                  | 16                 | IN 4            | Input to driver 4                    |  |  |
| 15                  | 3                  | OUT 3           | Output of driver 3                   |  |  |
| 13                  | 1                  | OUT 4           | Output of driver 4                   |  |  |
| 14                  | 2                  | CLAMP B         | Diode clamp to driver 3 and driver   |  |  |
| 9                   | 14                 | ENABLE          | Enable input to all drivers          |  |  |
| 7                   | 11                 | V <sub>SS</sub> | Logic supply voltage                 |  |  |
| 8                   | 4                  | GND             | Ground                               |  |  |
| -                   | 5                  | GND             | Ground                               |  |  |
| _                   | 12                 | GND             | Ground                               |  |  |
| -                   | 13                 | GND             | Ground                               |  |  |
| 6                   | -                  | NC              | Not connected                        |  |  |
| 10                  | -                  | NC              | Not connected                        |  |  |





ADVANCE DATA

## QUAD TRANSISTOR SWITCH

- OUTPUT VOLTAGE TO 50V
- OUTPUT CURRENT TO 1.2A
- VERY LOW SATURATION VOLTAGE
- TTL COMPATIBLE INPUTS
- INTEGRAL SUPPRESSION DIODE

The L6222 monolithic guad transistor switch is designed for high current, high voltage switching applications.

Each of the four switches is controlled by a logic input and all four are controlled by a common enable input. All inputs are TTL-compatible for direct connection to logic circuits. Each switch consists of an open-collector transistor plus a clamp diode for applications with inductive loads.

The emitters of the four switches are commoned. Any number of inputs and outputs of the same device may be paralleled.

This device is intended to drive coils such as relays, solenoids, unipolar stepper motors, LED, etc.



#### Fig. 1 - Unipolar stepper motor drive



This is advanced information on a new product now in development or undergoing evaluation, Details are subject to change without notice. 629 12/86

# L6222

## **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ , unless otherwise specified)

|                        | Parameter                                                  | Test C                                           | Conditions                              | Min. | Тур. | Max.  | Unit |
|------------------------|------------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------|------|-------|------|
| V <sub>SS</sub>        | Logic supply voltage                                       |                                                  |                                         | 4.50 |      | 7     | v    |
| V <sub>CE (sus)</sub>  | Output sustaining voltage                                  | V <sub>IN</sub> = 0.8V<br>I <sub>C</sub> = 100mA |                                         | 46   |      |       | v    |
| ICEX                   | Output leakage current                                     | V <sub>CE</sub> = 50V<br>V <sub>IN</sub> = 0.8V  |                                         |      |      | 1     | mA   |
| V <sub>CE (sat</sub> ) | V <sub>CE</sub> (sat) Collector emitter saturation voltage |                                                  | I <sub>C</sub> = 0.1A                   |      |      | 0.2   |      |
|                        | voltage                                                    |                                                  | $I_{\rm C} = 0.4 {\rm A}$               |      |      | 0.5   | v    |
|                        |                                                            |                                                  | $I_{C} = 0.7A$                          |      |      | 0.9   |      |
| VIL                    | Input low voltage                                          |                                                  |                                         |      |      | 0.8   | v    |
| I <sub>IL</sub>        | Input low current                                          | V <sub>IN</sub> = 0.4V                           |                                         |      |      | - 100 | μA   |
| VIH                    | Input high voltage                                         |                                                  |                                         | 2.0  |      |       | v    |
| Чн                     | Input high current                                         | V <sub>IN</sub> ≥ 2.0V                           |                                         |      |      | ± 10  | μA   |
| ۱ <sub>S</sub>         | Logic supply current                                       | V <sub>SS</sub> = 5V                             | All outputs ON<br>I <sub>C</sub> = 0.7A |      | 50   | 85    | mA   |
|                        |                                                            |                                                  | All outputs OFF                         |      | 8    |       | mA - |
| I <sub>R</sub>         | Clamp diode leakage current                                | V <sub>R</sub> = 50V                             |                                         |      |      | 100   | μA   |
| VF                     | Clamp diode forward voltage                                | I <sub>F</sub> = 0.7A                            |                                         |      |      | 1.6   | v    |
|                        |                                                            | I <sub>F</sub> = 1.2A                            |                                         |      |      | 2.0   | v    |





ADVANCE DATA

## BIDIRECTIONAL THREE-PHASE BRUSHLESS DC MOTOR DRIVER

- 3A OUTPUT CURRENT, CONTROLLED IN LINEAR MODE
- SUPPLY VOLTAGE UP TO 18V
- COMPATIBLE WITH ANI F-TO-V CON-VERTER AND PLL SPEED CONTROL SYSTEM
- SLEW RATE LIMITING FOR EMI REDUC-TION
- CONNECTS DIRECTLY TO HALL EFFECT CELLS
- THERMAL SHUTDOWN WITH HYSTERESIS
- THREE-STATE OPERATION ALLOWS NEGLIGIBLE POWER DISSIPATION DUR-ING 1/3f CYCLE
- INTERNAL PROTECTION DIODES
- FEW EXTERNAL COMPONENTS

BLOCK DIAGRAM

The L6230 is a single-chip driver for three-phase brushless DC motors capable of delivering 3A output current with supply voltages to 18V. Designed to accept differential input from the Hall effect sensors, the device drives the three phases of a brushless DC motor and includes all the commutation logic required for a three phase bidirectional drive, Both delta and wye configurations may be used.

To limit EMI esmission the L6230 operates in a linear mode and controls the rise and fall times

of the output stage. In addition the device is designed to limit power dissipation: during recirculation the output stage is switched to an off state, reducing dissipation to a very low value and minimizing torgue ripple.

A speed control input controls the base current to the lower transistors to limit the motor current and hence control the speed. Any type of speed control system, including F to V and PLL systems, may be used with the L6230 by providing an analog signal at this input. The motor current may be sensed by an external resistor connected to a sensing pin on the device.

The power stage of the device is designed to eliminate the possibility of simultaneous conduction of the upper and lower power transistors of one output driver, when operating in the right loop.



#### TNDEX $+V_{8}=12V$ +Vs С 14 2 3Kohm я [] L6230 10 ٧c 5.9V 50pF CH1 н1 łł S1 DECODER 15 н2 [] 2.2 5 50 n F S2 CHS **≑**∘.1 41 нз **S**3 13 q HALL LOGIC снз INPUT 1 FWD/REV R 11 2, 2ohm THERMAL 0.1uF SHUT DOWN я 12 VSENSE 5-9246/1 Π Rs GND

#### **PIN FUNCTIONS**

| N° | NAME    | 1/0 | FUNCTION                                                                                                                                                                                                               |
|----|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | FWD/REV | I   | Direction Control. When this pin is low, the motor will<br>run in the forward direction. A high will drive the motor<br>in the reverse direction. Direction is defined by the<br>position of the sensors in the motor. |
| 2  | INDEX   | 0   | Signal pulse proportional to the motor speed. In PLL speed control applications, this is the feedback to the PLL. One pulse per electrical rotation. This is an open collector output.                                 |
| 3  | H1 (+)  | I   | Positive input of differential amplifier on channel 1.<br>Interfaces with Hall Effect sensor, S1, from motor.                                                                                                          |
| 4  | H1 (–)  | I   | Negative input of differential amplifier on channel 1.<br>Interfaces with Hall Effect sensor, S1, from motor.                                                                                                          |
| 5  | H2 (+)  | I   | Same as pin 3 for channel 2.                                                                                                                                                                                           |
| 6  | H2 (-)  | I   | Same as pin 4 for channel 2.                                                                                                                                                                                           |
| 7  | H3 (+)  | I   | Same as pin 3 for channel 3.                                                                                                                                                                                           |
| 8  | GND     |     | Ground connection.                                                                                                                                                                                                     |
| 9  | H3 (-)  | 1   | Same as pin 4 for channel 3.                                                                                                                                                                                           |
| 10 | Vc      | I   | Speed control input. Connected to output of PLL in PLL speed control applications.                                                                                                                                     |
| 11 | OUT3    | 0   | Output motor drive for phase 3.                                                                                                                                                                                        |
| 12 | SENSE   | I   | Current Sensing. Input for load current sense voltage for output stage.                                                                                                                                                |
| 13 | OUT2    | 0   | Output motor drive for phase 2.                                                                                                                                                                                        |
| 14 | Vs      |     | Motor supply voltage.                                                                                                                                                                                                  |
| 15 | OUT1    | 0   | Output motor drive for phase 1.                                                                                                                                                                                        |

L6230



#### DESCRIPTION

The L6230 is a three-phase brushless motor driver IC containing all the power stages and commutation logic required for a three-phase bidirectional drive.

Logic signals from the motor's Hall effect sensors are decoded to generate the correct driving sequence according to the truth-table of Fig. 1.

The direction of rotation is controlled by the forward/reverse input (pin 1). When this pin is at a low level the motor rotates in the forward direction.

When one of the push-pull output drivers is activated the upper transistor is always in saturation while the lower transistor is controlled in linear mode to set the desired speed in steady state conditions.

In PLL speed control applications the device provides a signal proportional to the motor speed at pin 2 (it is the buffered H1 input). The output of the PLL is connected to the speed control input on the device at pin 10,  $V_c$ .

In addition, a 1V offset is added to the speed demand voltage to match the minimum output of the PLL.

An external resistor,  $R_s$ , senses the output stage current. The sensing voltage across this resistor is amplified in the device by a factor of 7 to allow a reduction in the voltage drop in the resistor.

The amplified sensing voltage is then compared with the speed demand signal from the PLL and the resulting error signal sets the amplifier output accordingly. The output current is related to the speed control voltage by:

$$I_{o} = (V_{C} - 1) / 7 R_{s}$$

The value of the sensing resistor is given by:

$$R_s = (V_X - 1) / (7 I_{max})$$

where  $V_{\rm X}$  is the full scale voltage of  $V_{\rm C}$  (see fig. 2).

In this way the  $V_C/I_{out}$  characteristics can be modified as shown in Fig. 2. Note that  $V_X$  max is clamped at 5.9V.

The most important feature of the L6230 is slew rate control. With this device a typical value of  $0.1V/\mu s$  is achieved, reducing EMI to a very low value.

In a delta configuration a key feature is threestate operation; when the current is recirculating the corresponding phase driver is switched off and power dissipation is negligible. Current recirculates through the integrated free-wheeling diodes in the acceleration phase and through the motor in steady-state conditions. Torque ripple is also minimized.

The L6230 can also operate with a brushless motor connected in a star configuration, leaving the center floating.

The Hall inputs are ground compatible comparators and can work with direct active digital Hall signals on three terminals (of the same polarity) and a TTL level on the other three terminals.

#### Fig. 1 - TRUTH TABLE FOR FORWARD ROTATION

| DIF<br>1 =            | HALL EFFECT<br>DIFF. INPUT<br>1 = POSITIVE<br>0 = NEGATIVE |                            |                       | UPPER DRIVER<br>STATUS<br>1 = ON<br>0 = OFF |                       |                            | LOWER DRIVER<br>STATUS<br>1 = ON<br>0 = OFF |                            |  |
|-----------------------|------------------------------------------------------------|----------------------------|-----------------------|---------------------------------------------|-----------------------|----------------------------|---------------------------------------------|----------------------------|--|
| Н1                    | H2                                                         | нз                         | UD1                   | UD2                                         | UD3                   | LD1                        | LD2                                         | LD3                        |  |
| 1<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>0<br>0                                      | 0<br>0<br>1<br>1<br>1<br>0 | 1<br>0<br>0<br>0<br>1 | 0<br>1<br>1<br>0<br>0<br>0                  | 0<br>0<br>1<br>1<br>0 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>0<br>0<br>1<br>1                       | 1<br>1<br>0<br>0<br>0<br>0 |  |

DETERMINING HALL EFFECT SEN-SOR CODING

The L6230 assumes that the positioning of the Hall Effect sensors in a three-phase brushless DC bipolar motor are at 30 intervals. One can imagine two "windows" on the rotor each of which is 90 wide and 180 apart, see fig. 4. As a window passes over a sensor, the sensor output goes high. The timing diagram, fig. 3, shows the waveforms produced. These waveforms must appear at the Hall Effect Inputs of the L6230. Note that the rotation in fig. 4 must be counter-clockwise for forward rotation of the motor in whatever manner that is defined for the motor.

Fig. 4 is a stylized concept for determining the Hall Effect code pattern and does not reflect the actual direction of rotation of the motor in a physical sense. If a motor is chosen whose sensor outputs do not match the L6230 desired input pattern, a signal set conversion must be determined. It is helpful to visualize this by developing a diagram similar to that of fig. 4.

Fig. 4



For example, let us ecamine the output pattern of a different type of motor (fig. 5). Assuming 90 windows at 180 intervals, then with respect to fig. 4, a similar diagram, fig. 6, results in sensors 60 apart with the windows rotating clockwise. This situation results in a "forward" rotation of the motor.

Since S3 is the first sensor encountered by the window in fig. 6, this should be used for the L6230 Hall Effect Input, H1. After 30 of rotation CW, the H2 input of the L6230 must go

high. The inverse of S1 from the motor would satisfy this. After an additional 30 of rotation, the H3 input must go high. The S2 sensor is encountered by the window. Thus, S2 is applied to this input, H3. By continuing around the diagram, one can develop a pattern which matches that for the L6230.

L6230

Fig. 5







Thus, the conversion table for this particular motor is:

| Motor Sensors | L6230 Inputs |
|---------------|--------------|
| S3            | H1           |
| S1            | H2           |
| S2            | H3           |

Note, for the inverted signal from S1 an actual inverter gate is not necessary with the L6230. Since the L6230 has differential inputs, the negative input pin may be used. Therefore, with TTL compatible Hall Effect sensors, the positive input is connected to a reference point along with the other negative inputs.





## THREE-PHASE BRUSHLESS DC MOTOR DRIVER

- 3A OUTPUT CURRENT, CONTROLLED IN LINEAR MODE
- SUPPLY VOLTAGE UP TO 18V
- COMPATIBLE WITH ANI F-TO-V CON-VERTER AND PLL SPEED CONTROL SYSTEM
- INHIBIT FUNCTION
- SLEW RATE LIMITING FOR EMI REDUC-TION
- CONNECTS DIRECTLY TO HALL EFFECT CELLS
- THERMAL SHUTDOWN WITH HYSTERESIS
- THREE-STATE OPERATION ALLOWS NEGLIGIBLE POWER DISSIPATION DUR-ING 1/3f CYCLE
- INTERNAL PROTECTION DIODES
- FEW EXTERNAL COMPONENTS

The L6231 is a single-chip driver for three-phase brushless DC motors capable of delivering 3A output current with supply voltages to 18V. Designed to accept differential input from the Hall effect sensors, the device drives the three phases of a brushless DC motor and includes all the commutation logic required for a three phase drive.

To limit EMI emission the L6231 controls the rise and fall times of the output stage. In ad-

#### **BLOCK DIAGRAM**

dition the device is designed to limit power dissipation: during recirculation the output stage is switched to an off state, reducing dissipation to a very low value and minimizing torque ripple.

A speed control input controls the base current to the lower transistors to limit the motor current and hence control the speed. Any type of speed control system, including F to V and PLL systems, may be used with the L6231 by providing an analog signal at this input. The motor current may be sensed by an external resistor connected to a sensing pin on the device.

The power stage of the device is designed to eliminate the possibility of simultaneous conduction of the upper and lower power transistors of one output driver, when operating in the right loop.







#### **PIN FUNCTIONS**

| N° | NAME    | 1/0 | FUNCTION                                                                                                                                                                               |
|----|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | INHIBIT | I   | Output stage inhibit. When this pin is high all three out-<br>put stages are in a high impedance state!                                                                                |
| 2  | INDEX   | 0   | Signal pulse proportional to the motor speed. In PLL speed control applications, this is the feedback to the PLL. One pulse per electrical rotation. This is an open collector output. |
| 3  | H1 (+)  | I   | Positive input of differential amplifier on channel 1.<br>Interfaces with Hall Effect sensor, S1, from motor.                                                                          |
| 4  | H1 (-)  | I   | Negative input of differential amplifier on channel 1.<br>Interfaces with Hall Effect sensor, S1, from motor.                                                                          |
| 5  | H2 (+)  | I   | Same as pin 3 for channel 2.                                                                                                                                                           |
| 6  | H2 (–)  | I   | Same as pin 4 for channel 2.                                                                                                                                                           |
| 7  | H3 (+)  | I   | Same as pin 3 for channel 3.                                                                                                                                                           |
| 8  | GND     |     | Ground connection.                                                                                                                                                                     |
| 9  | H3 (–)  | I   | Same as pin 4 for channel 3.                                                                                                                                                           |
| 10 | Vc      | I   | Speed control input. Connected to output of PLL in PLL speed control applications.                                                                                                     |
| 11 | Out 3   | 0   | Output motor drive for phase 3.                                                                                                                                                        |
| 12 | Sense   | I   | Current Sensing. Input for load current sense voltage for output stage.                                                                                                                |
| 13 | Out 2   | 0   | Output motor drive for phase 2.                                                                                                                                                        |
| 14 | Vs      |     | Motor supply voltage.                                                                                                                                                                  |
| 15 | Out 1   | 0   | Output motor drive for phase 1.                                                                                                                                                        |



#### DESCRIPTION

The L6231 is a three-phase brushless motor driver IC containing all the power stages and commutation logic required for a three-phase drive. When the INHIBIT INPUT is high all three OUTPUTS ARE PLACED in a high - IM-PEDANCE STATE.

Logic signals from the motor's Hall effect sensors are decoded to generate the correct driving sequence according to the truth-table of Fig. 1.

When one of the push-pull output drivers is activated the upper transistor is always in saturation while the lower transistor is controlled in linear mode to set the desired speed in steady state conditions.

In PLL speed control applications the device provides a signal proportional to the motor speed at pin 2 (it is the buffered H1 input). The output of the PLL is connected to the speed control input of the device at pin 10,  $V_c$ .

In addition, a 1V offset is added to the speed demand voltage to match the minimum output of the PLL.

An external resistor,  $R_s$ , senses the output stage current. The sensing voltage across this resistor is amplified in the device by a factor of 7 to allow a reduction in the voltage drop the resistor.

The amplified sensing voltage is then compared with the speed demand signal from the PLL and the resulting error signal sets the amplifier output accordingly. The output current is related to the speed control voltage by:

$$I_{o} = \frac{(V_{c} - 1)}{7 R_{s}}$$

The value of the sensing resistor is given by:

$$R_s = (V_X - 1)/(7 I_{max})$$

where  $V_{\rm X}$  is the full scale voltage of  $V_{\rm C}$  (see fig. 2).

In this way the  $V_C/I_{out}$  characteristics can be modified as shown in Fig. 2. Note that  $V_X$  max is clamped at 5.9V.

The most important feature of the L6231 is slew rate control. With this device a typical value of  $0.1V/\mu$ s is achieved, reducing EMI to a very low value.

Another key feature is three-state operation; when the current is recirculating the corresponding phase driver is switched off and power dissipation is negligible. Current recirculates through the free-wheeling diodes in the acceleration phase and through the motor in steady-state conditions. Torque ripple is also minimized.

The L6231 can also operate with a brushless motor connected in a star configuration, leaving the center floating.

The Hall inputs are ground compatible comparators and can work with direct active digital Hall signals on three terminals (of the same polarity) and a TTL level on the other three terminals.

| HALL EFFECT<br>DIFF. INPUT<br>1 = POSITIVE<br>0 = NEGATIVE |    |    |     | UPPER DRIVER<br>STATUS<br>1 = ON<br>0 = OFF |     |     | LOWER DRIVER<br>STATUS<br>1 = ON<br>0 = OFF |     |  |
|------------------------------------------------------------|----|----|-----|---------------------------------------------|-----|-----|---------------------------------------------|-----|--|
| H1                                                         | H2 | НЗ | UD1 | UD2                                         | UD3 | LD1 | LD2                                         | LD3 |  |
| 1                                                          | 0  | 0  | 0   | 0                                           | 1   | 1   | 0                                           | 0   |  |
| 1                                                          | 1  | 0  | 0   | 0                                           | 1   | 0   | 1                                           | 0   |  |
| 1                                                          | 1  | 1  | 1   | 0                                           | 0   | 0   | 1                                           | 0   |  |
| 0                                                          | 1  | 1  | 1   | 0                                           | 0   | 0   | 0                                           | 1   |  |
| 0                                                          | 0  | 1  | 0   | 1                                           | 0   | 0   | 0                                           | 1   |  |
| 0                                                          | 0  | 0  | 0   | 1                                           | 0   | 1   | 0                                           | 0   |  |

#### Fig. 1 - TRUTH TABLE



#### DETERMINING HALL EFFECT SEN-SOR CODING

The L6231 assumes that the positioning of the Hall Effect sensors in a three-phase brushless DC bipolar motor are at 30 intervals. One can imagine two "windows" on the rotor each of which is 90 wide and 180 apart, see fig. 4. As a window passes over a sensor, the sensor output goes high. The timing diagram, fig. 3, shows the waveforms produced. These waveforms must appear at the Hall Effect Inputs of the L6231. Note that the rotation in fig. 4 must be counter-clockwise for forward rotation of the motor.

Fig. 4 is a stylized concept for determining the Hall Effect code pattern and does not reflect the actual direction of rotation of the motor in a physical sense. If a motor is chosen whose sensor outputs do not match the L6231 desired input pattern, a signal set conversion must be determined. It is helpful to visualize this by developing a diagram similar to that of fig. 4.

Fig. 4



For example, let us examine the output pattern of a different type of motor (fig. 5). Assuming 90 windows at 180 intervals, then with respect to fig. 4, a similar diagram, fig. 6, results in sensors 60 apart with the windows rotating clockwise. This situation results in a "forward" rotation of the motor.

Since S3 is the first sensor encountered by the window in fig. 6, this should be used for the L6231 Hall Effect Input, H1. After 30 of rotation CW, the H2 input of the L6231 must go

high. The inverse of S1 from the motor would satisfy this. After an additional 30 of rotation, the H3 input must go high. The S2 sensor is encountered by the window. Thus, S2 is applied to this input, H3. By continuing around the diagram, one can develop a pattern which matches that for the L6231.

Fig. 5



Fig. 6



Thus, the conversion table for this particular motor is:

| Motor Sensors | L6231 Inputs |
|---------------|--------------|
| S3            | H1           |
| <b>S</b> 1    | H2           |
| S2            | H3           |

Note, for the inverted signal from S1 an actual inverter gate is not necessary with the L6231. Since the L6231 has differential inputs, the negative input pin may be used. Therefore, with TTL compatible Hall Effect sensors, the positive input is connected to a reference point along with the other negative inputs.



## PHASE LOCKED FREQUENCY CONTROLLER

- PRECISION PHASE LOCKED FREQUENCY CONTROL SYSTEM
- XTAL OSCILLATOR
- PROGRAMMABLE REFERENCE ERF-QUENCY DIVIDERS
- PHASE DETECTOR WITH ABSOLUTE FRE-QUENCY STEERING
- DIGITAL LOCK INDICATOR
- DOUBLE EDGE OPTION ON THE FRE-QUENCY FEEDBACK SENSE AMPLIFIER
- TWO HIGH CURRENT OP-AMPS
- 5V REFERENCE OUTPUT

The L6233 is designed for use in phase locked frequency control loops. While optimized for precision speed control of DC motors, these device is universal enough for most applications that require phase locked control. A precise reference frequency can be generated using the device's high frequency oscillator and programmable frequency dividers. The oscillator operates using a broad range of crystals, or, can function as a buffer stage to an external frequency source.

The phase detector on these integrated circuit compares the reference frequency with a frequency/phase feedback signal. In the case of a motor, feedback is obtained at a hall output or other speed detection device. This signal is buffered by a sense amplifier that squares up the

CONNECTION DIAGRAMS

(Top views)



signal as it goes into the digital phase detector. The phase detector responds proportionally to the phase error between the reference and the sense amplifier output. This phase detector includes absolute frequency steering to provide maximum drive signals when any frequency error exists. This feature allows optimum startup and lock times to be realized.

Two op-amps are included that can be configured to provide necessary loop filtering. The outputs of these op-amps will source or sink in excess of 16mA, so they can provide a low impedance control signal to driving circuits. Additional features include a double edge option on the sense amplifier that can be used to double the loop reference frequency for increased loop bandwidths. A digital lock signal is provided that indicates when there is zero frequency error and a 5V reference output allows DC operating levels to be accurately set.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 12/86



**ELECTRICAL CHARACTERISTICS** (Unless otherwise stated, specifications hold for  $T_{amb} = 0^{\circ}C$  to  $+70^{\circ}C$ ;  $+V_{IN} = 12V$ )

|                   |                                 |                                                 | 1    |       | 1    | <u> </u> |
|-------------------|---------------------------------|-------------------------------------------------|------|-------|------|----------|
|                   | Parameter                       | Test Conditions                                 | Min. | Тур.  | Max. | Unit     |
| I <sub>S</sub>    | Supply current                  |                                                 |      | 20    |      | mA       |
| REFER             | ENCE                            |                                                 |      |       |      |          |
| VREF              | Output voltage                  |                                                 | 4.75 | 5.0   | 5.25 | V        |
| ∆V <sub>REF</sub> | Load Regulation                 | I <sub>OUT</sub> = 0 to 7mA                     |      | 5.0   | 20   | mV       |
| ∆V <sub>REF</sub> | Line regulation                 | +V <sub>IN</sub> = 8 to 12V                     |      | 2.0   | 20   | mV       |
| Isc               | Short circuit current           | V <sub>OUT</sub> = 0V                           |      | 35    |      | mA       |
| OSCILL            | ATOR                            |                                                 |      |       |      |          |
| Gv                | DC voltage gain                 | Oscillator input to oscillator output           |      | 16    |      | dB       |
| V <sub>IB</sub>   | Input DC level                  | Oscillator input pin open, $T_j = 25^{\circ}C$  |      | 1.3   |      | v        |
| Z <sub>IN</sub> * | Input impedance                 | $V_{IN} = V_{IB} \pm 0.5V,$ $T_j = 25^{\circ}C$ |      | 1.6   |      | ΚΩ       |
| Vo                | Output DC level                 | Oscillator input pin open $T_j = 25^{\circ}C$   |      | 1.4   |      | V        |
| <sup>f</sup> ₀MAX | Maximum operating frequency     |                                                 | 10   |       |      | MHz      |
| DIVIDE            | RS                              |                                                 |      |       |      |          |
| <sup>f</sup> oMAX | Maximum input frequency         | Input = 1V <sub>PP</sub> at oscillator input    | 10   |       |      | MHz      |
|                   | Div. 4/5 input current          | Input = 5V (Div. by 4)                          |      | 150   | 500  | μA       |
|                   | Div. 4/5 input current          | Input = 0V (Div. by 5)                          | -5.0 | 0.0   | 5.0  | μA       |
| ∨ <sub>тн</sub>   | Div. 4/5 threshold              |                                                 | 0.5  | 1.6   | 2.2  | v        |
|                   |                                 | Input ≈ 5V (Div. by 8)                          |      | 150   | 500  | μA       |
|                   | Div. 2/4/8 input current        | Input = 0V (Div. by 2)                          | -500 | - 150 |      | μA       |
|                   | Div. 2/4/8 open circuit voltage | Input current = $0\mu A$ (Div. by 4)            | 1.5  | 2.5   | 3.5  | v        |
|                   | Div. by 2 threshold             |                                                 | 0.35 | 0.8   |      | V        |
|                   | Div. by 4 threshold             |                                                 | 1.5  |       | 3.5  | v        |
|                   | Div. by 8 threshold             | Volts below V <sub>REF</sub>                    | 0.35 | 0.8   |      | v        |
| SENSE             | AMPLIFIER                       |                                                 |      | •     | L    |          |
| ٧ <sub>T</sub>    | Threshold voltage               | Percent of V <sub>REF</sub>                     |      | 30    |      | %        |
| Н <sub>Т</sub>    | Threshold hysteresis            |                                                 |      | 10    |      | mV       |
| I <sub>b</sub>    | Input bias current              | Input = 1.5V                                    |      | -0.2  |      | μA       |
| DOUBL             | E EDGE DISABLE INPUT            |                                                 |      |       |      |          |
|                   |                                 | Input ≈ 5V (Disabled)                           |      | 150   | 500  | μA       |
| Vi                | Input current                   | Input ≈ 0V (Enabled)                            | -5.0 | 0.0   | 5.0  | μA       |
| ٧T                | Threshold voltage               |                                                 | 0.5  | 1.6   | 2.2  | v        |
|                   |                                 |                                                 | +    |       |      | i        |

### APPLICATION INFORMATION

#### Determining the Oscillator Frequency

The frequency at the oscillator is determined by: the desired RPM of the motor, the divide ratio selected, the number of poles in the motor, and the state of the double edge select pin.

 $\begin{aligned} f_{osc} (Hz) &= (\text{Divide Ratio}) \cdot (\text{Motor RPM}) \cdot \\ (1/60 \text{ SEC/MIN}) \cdot (\text{No. of Rotor Poles/2}) \cdot \\ &\quad (\text{x 2 if Pin 5 Low}) \end{aligned}$ 

The resulting reference frequency appearing at the phase detector inputs is equal to the oscillator frequency divided by the selected divide ratio. If the double edge option is used, (Pin 5 low), the frequency of the sense amplifier input signal is doubled by responding to both the rising and falling edges of the input signal. Using this option the loop reference frequency can be doubled for a given motor RPM.

6233













\* This signal may require filtering if chopped mode drive scheme is used.



#### Fig. 5 - Phase Detector State Diagram



Fig. 6 - Suggested Loop Filter Configuration



$$\frac{V_{OUT}}{V_{IN}} (S) = \frac{R3}{R1} \cdot \frac{1 + S/\omega Z}{1 + S/\omega P}$$
$$\omega P = \frac{1}{R2C1}$$
$$\omega Z = \frac{1}{(R1 + R2) C1}$$

\* The statistic phase error of the loop is easily adjusted by adding resistor, R4, as shown. To lock at zero phase error R4 is determined by :

$$R4 = \frac{2.5V \cdot R'3}{|\Delta V_{OUT}|}$$

Where:  $|\Delta V_{OUT}| = |V_{OUT} - 2.5V|$ and  $V_{OUT} = DC$  Operating Voltage At Loop Amplifier Output During Phase Lock

> (V<sub>OUT</sub> - 2.5) > 0 R4 Goes to 0V (V<sub>OUT</sub> - 2.5) < 0 R4 Goes to 5.0V



## HAMMER SOLENOID CONTROLLER

- DRIVES FOUR DARLINGTONS WITH UP TO 2.5mA DRIVE CURRENT
- FEEDBACK LOOP CONTROLS DAR-LINGTON CURRENT
- PRESETTABLE CONDUCTION TIME
- LATCHED µC-COMPATIBLE INPUTS
- DIAGNOSTIC CIRCUITRY

Designed primarily for solenoid driving applications, the L6503 Hammer Solenoid Controller includes all the circuitry needed to control four darlington power devices or a quad darlington array such as the SGS L7180.

The device is controlled by four latched logic inputs, which may be connected directly to a microcomputer chip, plus an analog input which sets the load current. Additionally, the conduction time of the outputs is controlled by a clock input which drives internal timers. Fault conditions may be detected thanks to diagnostic circuitry which allows the control micro to read (serially) the load current status of the external darlingtons.

L6503

Assembled in a 20-pin DIP package, the L6503 operates on a single 5V supply and is suitable for computer printers, solenoid valves and similar applications.







## PIN FUNCTION DESCRIPTION

| N° | NAME             | FUNCTION                                                                                                                   |
|----|------------------|----------------------------------------------------------------------------------------------------------------------------|
| 1  | DATA             | Latches control command into the four inputs DEC1-<br>DEC4 on the high-low transition.                                     |
| 2  | V <sub>ref</sub> | Analog reference input which sets the load current for all four channels; when lower than 0.5V resets the logic circuitry. |
| 3  | DEC2             | Data input for channel 2. Data is latched on the high-<br>low transition of the DATA input.                                |
| 4  | DEC1             | Data input for channel 1.                                                                                                  |
| 5  | IN               | Input for diagnostic shift register used to cascade several device.                                                        |
| 6  | CDE2             | Channel 2 output (connect to base of darlington). Up to 2.5mA drive.                                                       |
| 7  | RM2              | Feedback input from sensing resistor of channel 2 darlington.                                                              |
| 8  | CDE1             | Channel 1 output.                                                                                                          |
| 9  | RM1              | Feedback input for channel 1 sense resistor.                                                                               |
| 10 | GND              | Ground.                                                                                                                    |
| 11 | DROP             | Clock input for diagnostic register.                                                                                       |
| 12 | RM3              | Feedback input for channel 3 sense resistor.                                                                               |
| 13 | CDE3             | Channel 3 output.                                                                                                          |
| 14 | RM4              | Feedback input for channel 4 sense resistor.                                                                               |
| 15 | CDE4             | Channel 4 output.                                                                                                          |
| 16 | OUT              | Output of diagnostic register.                                                                                             |
| 17 | DEC3             | Input for channel 3.                                                                                                       |
| 18 | DEC4             | Input for channel 4.                                                                                                       |
| 19 | CLK              | Input for clock signal which sets conduction time for all four channels. $T_{on} = 128/f_{CLK}$ .                          |
| 20 | V <sub>ss</sub>  | 5V supply input voltage.                                                                                                   |

#### FUNCTIONAL DESCRIPTION

The L6503 Hammer Solenoid Controller is designed to control a quad darlington array, such as the SGS L7180, in solenoid driving applications.

Compatible with 5V microcomputer and peripheral chips, the L6503 is controlled by four logic inputs - one per channel ( $\overline{DEC1}$ - $\overline{DEC4}$ ) which are latched by a high-low transition on the DATA input.

When one of the channels is activated the corresponding darlington is driven, with up to 2.5mA drive current. The conduction period is determined by the frequency applied to the CLK input which clocks the 7-bit timer in each channel. The conduction time is therefore 128/ fCLK. Typically the CLK frequency will be of the order of 100KHz but the L6503's internal logic will operate at any clock rate within the range of practical conduction times. During the conduction period the load current is controlled by feedback from a sense resistor in the darlington's emitter and set by the voltage applied to the V<sub>ref</sub> input. The current depends on both the values of V<sub>ref</sub> and the sensing resistor:  $I = V_{ref}/R_{sense}$ .

L6503

The control microcomputer may verify correct operation of the complete drive subsystem thanks to a diagnostic circuit in the L6503. A four bit PISO shift register in the device monitors the feedback signals from the four output darlingtons and may be read serially after each command to check that the loads were driven.

Typically, this register, clocked by the DROP input, will be read a short time after each drive command has been latched into the device.

The input of this register (IN) is available externally so that multiple devices may be cascaded.



#### Fig. 1 - Application diagram





## SOLENOID CONTROLLER

- SWITCH MODE CURRENT REGULATION
- TTL COMPATIBLE LOGIC INPUTS
- DRIVES ONE OR TWO EXTERNAL POWER TRANSISTORS
- VERY PRECISE ON-CHIP REFERENCE
- ANALOG CURRENT CONTROL INPUT
- ADJUSTABLE CURRENT RISE AND FALL TIME CONTROL INDEPENDENT OF SOLENOID SUPPLY VOLTAGE
- UNDERVOLTAGE LOCKOUT

Designed for use with one external power transistor, the L6504 drives the hammer solenoid in daisywheel printers and typewrites. The device is controlled by three logic inputs and features switchmode regulation of the load current. A key feature of the device is that the rise and fall time of the load current can be set by external components. Additionally an analog input allows the load current to be set by an external DC voltage. An undervoltage lockout circuit guarantees the output off state for switch on phase.





## PIN FUNCTION

| N° | NAME               | FUNCTION                                                                                                     |
|----|--------------------|--------------------------------------------------------------------------------------------------------------|
| 1  | CONTROL            | TTL compatible control input. A low level activates the output, driving the load. Internal pull-up resistor. |
| 2  | ENABLE             | TTL compatible enable input. A low level disables the output stage.                                          |
| 3  | ENABLE             | TTL compatible enable input. A high level disables the output stage.                                         |
| 4  | R1                 | The value of this resistor sets slope of trailing edge of load current.                                      |
| 5  | R2                 | The value of this resistor sets slope of leading edge of load current.                                       |
| 6  | REFERENCE OUT      | Output for internal reference voltage.                                                                       |
| 7  | C2                 | The value of this capacitor set the duration of power tran-<br>sistor switch off time.                       |
| 8  | C1                 | The value of this capacitor sets slope of leading and trailing edge of load current.                         |
| 9  | SENSING            | Connection for load current sense resistor. Value sets the maximum load current : $I = V_{ref}/R_s$ .        |
| 10 | SUPPLY VOLTAGE     | Supply voltage input.                                                                                        |
| 11 | REFERENCE IN       | Input for external reference voltage to control load current by DC-level.                                    |
| 12 | PNP DRIVING OUTPUT | Output to control external PNP-transistor for fast current discharge.                                        |
| 13 | NPN DRIVING OUTPUT | Output for basecharge and discharge of external power transistor.                                            |
| 14 | GROUND             | Ground.                                                                                                      |
|    |                    |                                                                                                              |

L6504

. E.





### APPLICATION INFORMATION





Fig. 9

## APPLICATION INFORMATION (continued)

Fig. 8 - Free running leading edge fast current slope at trailing edge









## CURRENT CONTROLLER FOR STEPPING MOTORS

The L6506 is a linear integrated circuit designed to sense and control the current in stepping motors and similar devices. When used in conjunction with the L293, L298, L7150, or L7180, the chip set forms a constant current drive for an inductive load and performs all the interface function from the control logic thru the power stage.

Two or more devices may be synchronized using the sync pin. In this mode of operation the oscillator in the master chip sets the operating frequency in all chips.





## **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 5.0V$ , $T_{amb} = 25^{\circ}C$ unless otherwise noted)

|                 | Parameter                | Test Conditions      | Min. | Тур. | Max. | Unit |
|-----------------|--------------------------|----------------------|------|------|------|------|
| Vcc             | Supply voltage           |                      | 4.5  |      | 7    | v    |
| <sup>1</sup> cc | Quiescent supply current | V <sub>CC</sub> = 7V |      |      | 25   | mA   |

L6506

#### COMPARATOR SECTION

| VIN             | Input voltage range  | V <sub>sense</sub> inputs                           | -0.3 |     | 3     | v  |
|-----------------|----------------------|-----------------------------------------------------|------|-----|-------|----|
| VIO             | Input offset voltage | V <sub>IN</sub> = 1.4V                              |      |     | ± 5.0 | mV |
| 110             | Input Offset Current |                                                     |      |     | ± 200 | nA |
| I <sub>IB</sub> | Input bias current   |                                                     |      |     | 1     | μA |
|                 | Response time        | V <sub>REF</sub> = 1.4V V <sub>SENS</sub> = 0 to 5V |      | 0.8 | 1.5   | μs |

## COMPARATOR SECTION PERFORMANCE (over operating temperature range)

| V <sub>IO</sub> | Input offset voltage | V <sub>IN</sub> = 1.4V |  | ± 20  | mV |
|-----------------|----------------------|------------------------|--|-------|----|
| 110             | Input offset current |                        |  | ± 500 | nA |

### LOGiC SECTION (over operating temperature range) - (TTL compatible inputs & outputs)

| VIH             | Input high voltage                     |                                                    | 2.0  |      | Vs  | V  |
|-----------------|----------------------------------------|----------------------------------------------------|------|------|-----|----|
| VIL             | Input low voltage                      |                                                    |      |      | 0.8 | V  |
| V <sub>он</sub> | Output high voltage                    | $V_{CC} = 4.75V$<br>$I_{OH} = 400\mu A$            | 2.5  | 3.5  |     | v  |
| VOL             | Output low voltage                     | V <sub>CC</sub> = 4.75V<br>I <sub>OL</sub> = 4.0mA |      | 0.25 | 0.4 | V  |
| lон             | Output source current<br>Outputs 1 – 4 | V <sub>CC</sub> = 4.75V                            | 2.75 |      |     | mA |

#### OSCILLATOR

| fosc              | Frequency Range             | 5   |                      | 70  | KHz |
|-------------------|-----------------------------|-----|----------------------|-----|-----|
| V <sub>th L</sub> | Lower threshold voltage     |     | 0.33 V <sub>CC</sub> |     | v   |
| V <sub>th H</sub> | Higher threshold voltage    |     | 0.66 V <sub>CC</sub> |     | v   |
| Ri                | Internal discharge resistor | 0.7 | 1                    | 1.3 | КΩ  |

#### APPLICATIONS INFORMATION

The circuits shown in figures 2 and 3 use the L6506 to implement constant current drives for stepper motors. Figure 2 shows the L6506 used with the L298 to drive a 2 phase bipolar motor. Figure 3 shows the L6506 used with the L7180 to drive a 4 phase unipolar motor. The peak current can be calculated using the equation:

$$I_{peak} = \frac{V_{ref}}{R_{sense}}$$

The circuit of Fig. 2 can be used in applications requiring different peak and hold current values by modifying the reference voltage.

The L6506 may be used to implement either full step or half step drives. In the case of 2 phase bipolar stepper motor applications, if a half step drive is used, the bridge requires an additional input to disable the power stage during the half step. If used in conjunction with the L298 the enable inputs may be used for this purpose.

L6506

For quad darlington array in 4 phase unipolar motor applications half step may be implemented using the 4 phase inputs.

The L6506 may also be used to implement microstepping of either bipolar or unipolar motors.









ADVANCE DATA

## 2-CHANNEL FLOPPY DISK READ/WRITE CIRCUITS

- TWO GAIN VERSIONS (A AND B)
- COMPATIBLE WITH 8", 5.25" AND 3.5" DRIVES.
- INTERNAL WRITE AND ERASE CURRENT SOURCES, EXTERNALLY SET
- INTERNAL CENTER TAP VOLTAGE SOURCE
- CONTROL SIGNALS ARE TTL COM-PATIBLE
- TTL SELECTABLE WRITE CURRENT BOOST
- OPERATES ON +12 AND +5V POWER SUPPLIES

The L6570A/B are integrated circuits which perform the functions of generating write signals and amplifying and processing read signals required for a double sided floppy disk drive. The L6570A features a gain of 85 min and the L6570B of 300 min. All logic inputs and outputs are TTL compatible and all timing is externally programmable for maximum design flexibility.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 677 12/86



L6570A L6570B

|                                    | Parameter                              | Test Conditions                                                                | Min.                  | Тур. | Max.                 | Unit     |
|------------------------------------|----------------------------------------|--------------------------------------------------------------------------------|-----------------------|------|----------------------|----------|
| POWER SL                           | JPPLY CURRENTS                         |                                                                                | • • • •               |      |                      |          |
| Icc                                | 5V supply current                      | Read Mode<br>Write Mode                                                        |                       |      | 35<br>38             | mA<br>mA |
| IDD                                | 12V supply current                     | Read Mode L6570A L6570B                                                        |                       |      | 26<br>35             | mA<br>mA |
|                                    |                                        | Write Mode (exclude Write and<br>Erase currents) L6570A<br>L6570B              |                       |      | 24<br>35             | mA<br>mA |
| LOGIC SIG                          | NALS - READ/WRITE                      | (R/W), CURRENT BOOST (C                                                        | :B)                   |      |                      |          |
| VIL                                | Input Low voltage                      |                                                                                |                       |      | 0.8                  | V        |
| μL                                 | Input Low current                      | V <sub>IL</sub> = 0.4V                                                         |                       |      | -0.4                 | mA       |
| VIH                                | Input High voltage                     |                                                                                | 2.0                   |      |                      | v        |
| Чн                                 | Input High current                     | V <sub>IH</sub> = 2.4V                                                         |                       |      | 20                   | μA       |
| OGIC SIG                           | INALS - WRITE DATA I                   | NPUT (WDI), HEAD SELEC                                                         | T (HSO/H              | S1)  |                      |          |
| V <sub>T</sub> +                   | Threshold voltage, Positive -<br>going |                                                                                | 1.4                   |      | 1.9                  | v        |
| V <sub>T</sub> -                   | Threshold voltage, Negative -<br>going |                                                                                | 0.6                   |      | 1.1                  | v        |
| V <sub>T</sub> +, V <sub>T</sub> - | Hysteresis                             |                                                                                | 0.4                   |      |                      | v        |
| Чн                                 | Input High current                     | V <sub>IH</sub> = 2.4V                                                         |                       |      | 20                   | μA       |
| Ι <sub>ΙΣ</sub>                    | Input Low current                      | V <sub>IL</sub> = 0.4V                                                         |                       |      | -0.4                 | mA       |
| CENTER T                           | AP VOLTAGE REFEREN                     | CE                                                                             | 1                     |      |                      |          |
| V <sub>CT</sub>                    | Output voltage                         | $I_{WC} + I_E = 3mA$ to 60mA                                                   | V <sub>DD</sub> - 1.5 |      | V <sub>DD</sub> -0.5 | V        |
| V <sub>cc</sub>                    | Turn-Off threshold                     |                                                                                | 4.0                   |      |                      | v        |
| V <sub>DD</sub>                    | Turn-Off threshold                     |                                                                                | 9.6                   |      |                      | v        |
| V <sub>CT</sub>                    | Disabled voltage                       |                                                                                |                       |      | 1.0                  | v        |
| RASE OU                            | ITPUTS (E1, E0)                        |                                                                                |                       |      |                      |          |
|                                    | Unselected head leakage                | V <sub>E0</sub> , V <sub>E1</sub> = 12.6V                                      |                       |      | 100                  | μA       |
| V <sub>E1</sub> , V <sub>E0</sub>  | Output on voltage                      | I <sub>E</sub> = 50mA                                                          |                       |      | 0.5                  | v        |
| VRITE CU                           | RRENT                                  | L                                                                              |                       |      |                      |          |
|                                    | Unselected head leakage                | $V_{E1}, V_{E0} = 12.6V$                                                       |                       |      | 25                   | μA       |
|                                    | Write current range                    | $R_W = 820\Omega$ to $180\Omega$                                               | 3                     |      | 10                   | mA       |
|                                    | Current reference accuracy             | I <sub>WC</sub> = 2.3/R <sub>W</sub><br>V <sub>CB</sub> (current boost) = 0.5V | -5                    |      | +5                   | %        |



L6570A

#### TIME DOMAIN FILTER

Network current

| Delay accuracy<br><u>△T<sub>TD</sub></u> x 100%<br>T <sub>TD</sub> | $\begin{array}{l} T_{TD}=0.58~R_{TD} * (C_{TD}+10^{-11}) + 150 \text{ns.} \\ R_{TD}=5 \text{K}\Omega~\text{to}~10 \text{K}\Omega \\ \text{C}_{TD}=56 \text{pF} \\ \text{V}_{IN}=50 \text{mV}_{\text{pp}} @~250 \text{KHz sq. wave} \\ T_{R},~T_{F} \leqslant 20 \text{ns.} \text{ AC coupled.} \\ \text{Delay measured from 50\% input} \\ \text{amplitude to}~1.5V~\text{data pulse} \end{array}$ | -15 | +15  | %  |
|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----|
| Delay range                                                        | $ \begin{array}{l} T_{TD} = 0.58 \ \text{R}_{TD} = (C_{TC} + 10^{-11}) + 150 \text{ns.} \\ \text{R}_{TD} = 5 \text{K} \Omega \ \text{to} \ 10 \text{K} \Omega \\ \text{C}_{TD} = 56 \text{pF} \ \text{to} \ 240 \text{pF} \\ \text{R}_{D} = 500 \Omega \\ \text{C}_{D} = 0.1 \mu \text{F.} \end{array} $                                                                                           | 240 | 2370 | ns |





PRELIMINARY DATA

## **50V QUAD DARLINGTON SWITCHES**

- FOUR NPN DARLINGTONS WITH ISO-LATED CONNECTIONS
- OUTPUT CURRENT TO 1.5A EACH DAR-LINGTON
- MINIMUM BREAKDOWN 50V
- SUSTAINING VOLTAGE AT LEAST 35V
- MULTIWATT PACKAGE ALLOWS OPERA-TION AT 1.5A, 50V, 100% DUTY CYCLE, ALL FOUR DEVICES ON
- INTEGRAL SUPPRESSION DIODES
- VERSIONS FOR 5V AND 6-15V LOGIC FAMILIES

The L7150 and L7152 are 1.5A quad darlington arrays mounted in the 15-lead Multiwatt<sup>®</sup> plastic package. Each darlington is equipped with a suppression diode for inductive loads and all three terminals are isolated. A minimum break-

down of 50V is specified and the minimum sustaining voltage is 35V, measured at 100mA.

The L7150 has 350 $\Omega$  input resistors and is compatible with TTL, DTL, LSTTL and 5V CMOS logic. The L7152 has 3K $\Omega$  input resistors for use with 6-15V CMOS and PMOS logic.

These devices are suitable for driving a wide range of inductive and non-inductive loads including DC motors, stepper motors, solenoids, relays, lamps, multiplexed LEDs and heaters.



### ABSOLUTE MAXIMUM RATINGS

| V <sub>CEX</sub>      | Output voltage<br>Output sustaining voltage    | 50<br>35   | V      |
|-----------------------|------------------------------------------------|------------|--------|
| V <sub>CE (sus)</sub> | Output sustaining voltage                      | 1.75       | Δ      |
|                       | Input voltage                                  | 30         | $\sim$ |
| v;                    |                                                | 25         | mĂ     |
| 1 <sub>B</sub>        | Input current $(T_{1},, T_{r})$                |            |        |
| P <sub>tot</sub>      | Power dissipation ( $T_{case} = 75^{\circ}C$ ) | 25         | Ŵ      |
| T <sub>amb</sub>      | Operating ambient temperature range            | 0 to 70    | С<br>С |
| $T_{stg}$             | Storage temperature                            | -55 to 150 | °C     |

### SCHEMATIC DIAGRAM







L7150 L7152

1987

#### MOUNTING INSTRUCTIONS

The power dissipated in the circuit must be removed by adding an external heatsink. Thanks to the Multiwatt<sup>®</sup> package attaching the heatsink is very simple, a screw or a compression spring (clip) being sufficient. Between the heatsink and the package it is better to insert a layer of silicon grease, to optimize the thermal contact; no electrical isolation is needed between the two surfaces.

Fig. 6 - Mounting example







## 80V QUAD DARLINGTON SWITCHES

- FOUR NPN DARLINGTONS WITH ISO-LATED CONNECTIONS
- OUTPUT CURRENT TO 1.5A EACH DAR-LINGTON
- MINIMUM BREAKDOWN 80V
- SUSTAINING VOLTAGE AT LEAST 50V
- MULTIWATT PACKAGE ALLOWS OPERA-TION AT 1.5A, 80V, 100% DUTY CYCLE, ALL FOUR DEVICES ON
- INTEGRAL SUPPRESSION DIODES
- VERSIONS FOR 5V AND 6-15V LOGIC FAMILIES

The L7180 and L7182 are 1.5A quad darlington arrays mounted in the 15-lead Multiwatt<sup>®</sup> plastic package. Each darlington is equipped with a suppression diode for inductive loads, and all three terminals are isolated. A minimum breakdown

of 80V is specified and the minimum sustaining voltage is 50V.

The L7180 has 350 $\Omega$  input resistors and is compatible with TTL, DTL, LSTTL and 5V CMOS logic. The L7182 has 3K $\Omega$  input resistors for use with 6-15V CMOS and PMOS logic.

These devices are suitable for driving a wide range of inductive and non-inductive loads including DC motors, stepper motors, solenoids, relays, lamps, multiplexed LEDs and heaters.



### ABSOLUTE MAXIMUM RATINGS

| V <sub>CEX</sub>      | Output voltage                               | 80         | V  |
|-----------------------|----------------------------------------------|------------|----|
| V <sub>CE (sus)</sub> | Output sustaining voltage                    | 50         | V  |
| I                     | Output current                               | 1.75       | А  |
| ,<br>Vi               | Input voltage                                | 60         | V  |
| I <sub>B</sub>        | Input current                                | 25         | mΑ |
| P <sub>tot</sub>      | Power dissipation $(T_{case} = 75^{\circ}C)$ | 25         | W  |
| Tamp                  | Operating ambient temperature range          | 0 to 70    | °C |
| T <sub>stg</sub>      | Storage temperature                          | -55 to 150 | °C |

### SCHEMATIC DIAGRAM





v

5 - 1987

## **TEST CIRCUITS**



### MOUNTING INSTRUCTIONS

The power dissipated in the circuit must be removed by adding an external heatsink.

5 - 1986

Thanks to the Multiwatt<sup>®</sup> package attaching the heatsink is very simple, a screw or a compression spring (clip) being sufficient. Between the heatsink and the package it is better to insert a layer of silicon grease, to optimize the thermal contact; no electrical isolation is needed between the two surfaces.

Fig. 6 - Mounting example





0222

ADVANCE DATA

## QUAD INVERTING TRANSISTOR SWITCHES

- OUTPUT VOLTAGE TO 50V
- OUTPUT CURRENT TO 1.2A
- VERY LOW SATURATION VOLTAGE
- TTL COMPATIBLE INPUTS
- INTEGRAL SUPPRESSION DIODE

The L9222 monolithic quad transistor switch is designed for high current, high voltage switching applications.

Each of the four switches is controlled by a logic input and all four are controlled by a common enable input. All inputs are TTL-compatible for direct connection to logic circuits.

Each switch consists of an open-collector transistor plus a clamp diode for applications with inductive loads. The emitters of the four switches are commoned. Any number of inputs and outputs of the same device may be paralleled.

The device is intended to drive coils such as relays, solenoids, unipolar stepper motors, LED etc.





## **ELECTRICAL CHARACTERISTICS** (T<sub>amb</sub> = $25^{\circ}$ C, unless otherwise specified)

L9222

|                        | Parameter                    | Test                                          | Conditions                              | Min. | Тур. | Max. | Unit |
|------------------------|------------------------------|-----------------------------------------------|-----------------------------------------|------|------|------|------|
| V <sub>ÇE (sus)</sub>  | Output sustaining voltage    | $V_{IN} = 2V$<br>$I_C = 100mA$                | V <sub>EN</sub> = 2V                    | 46   |      |      | V    |
| ICEX                   | Output leakage current       | V <sub>CE</sub> = 50V<br>V <sub>IN</sub> = 2V |                                         |      |      | 1    | mA   |
| V <sub>CE (sat</sub> ) | Collector emitter saturation |                                               | $1_{\rm C} = 0.1 {\rm A}$               |      |      | 0.2  |      |
|                        | voltage                      | V <sub>IN</sub> ≤ 0.8V                        | I <sub>C</sub> = 0.4A                   |      |      | 0.5  | v    |
|                        |                              |                                               | $I_{\rm C} = 0.7 {\rm A}$               |      |      | 0.7  |      |
| VIL                    | Input low voltage            |                                               |                                         |      |      | 0.8  | v    |
| ارر                    | Input low current            | V <sub>IN</sub> = 0.4V                        |                                         |      |      | -100 | μA   |
| VIH                    | Input high voltage           |                                               |                                         | 2.0  |      |      | V    |
| Чн                     | Input high current           | $V_{IN} \ge 2.0V$                             |                                         |      |      | ± 10 | μA   |
| ۱ <sub>s</sub>         | Logic supply current         | V <sub>ss</sub> = 5V                          | All outputs ON<br>I <sub>C</sub> = 0.7A |      | 50   | 85   | mA   |
|                        |                              |                                               | All outputs OFF                         |      | 8    |      | mA   |
| I <sub>R</sub>         | Clamp diode leakage current  | V <sub>R</sub> = 50V                          |                                         |      |      | 100  | μA   |
| VF                     | Clamp diode forward voltage  | I <sub>F</sub> = 1A                           |                                         |      |      | 1.6  | v    |
|                        |                              | I <sub>F</sub> = 1.2A                         | · · · · · · · · · · · · · · · · · · ·   |      |      | 2.0  |      |
| V <sub>ss</sub>        | Logic supply voltage         |                                               |                                         | 4.50 |      | 7    | v    |





ADVANCE DATA

## DUAL HIGH CURRENT RELAY DRIVER

- HIGH OUTPUT CURRENT
- HYSTERESIS INPUT COMPARATOR WITH WIDE RANGE COMMON MODE OPERA-TION AND GROUND COMPATIBLE IN-PUTS
- SHORT CIRCUIT PROTECTION OF OUT-PUT TO 18V (FOR L9305A) AND 12V (FOR L9305C)
- INTERNAL THERMAL PROTECTION WITH HYSTERESIS
- OVERVOLTAGE CLAMP OF THE OUTPUT
- SINGLE SUPPLY VOLTAGE FROM 18V DOWN TO 3.5V

The L9305A and L9305C are a monolithic interface circuit with differential input comparator and open collector output able to sink high current specially to drive relays, lamps, d.c. motors.

Particular care has been taken to protect the

device against destructive failures - short circuit of outputs to V<sub>5</sub>, output overvoltages, supply overvoltage.

A built in thermal shut-down switches off the device when the IC's internal dissipation becomes too great and the chip temperature exceeds a setted security threshold.

A hysteresis input comparator increases the interface's noise immunity, allowing the correct use also in critical environments as automotive or industrial applications.



## TEST AND APPLICATION CIRCUIT





**ELECTRICAL CHARACTERISTICS** ( $V_{ST} = 14.4V$ ,  $T_{amb} = 25^{\circ}C$ ; refer to block diagram unless otherwise specified)

|                      | Parameter                                   | Te                                                                                                                         | est Conditions                                |                                        | Min.        | Тур.   | Max.                  | Unit     |
|----------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------|-------------|--------|-----------------------|----------|
| Vs                   | Supply voltage                              |                                                                                                                            |                                               |                                        | 3.5         |        | 18 (**)               | v        |
| S "st. by"           | Supply current                              | V¦ - V¦- ≥ 70mV                                                                                                            | 1                                             | for L9305A<br>for L9305C               |             | 5<br>5 | 8<br>12               | mA<br>mA |
| 1son''               | Supply current                              | V¦ - ∀į > 70mV                                                                                                             |                                               |                                        |             | 18     | 30                    | mA       |
| V <sub>cz</sub>      | Voltage clamp at the output of each channel | I <sub>CZ</sub> = 1A                                                                                                       |                                               |                                        | 20          |        | 27                    | v        |
| V <sub>ZS</sub>      | Voltage clamp supply protection             | I <sub>Z</sub> = 10mA                                                                                                      |                                               |                                        | 20          |        | 27                    | V        |
| VIH                  | Hysteresis of the input comparator          | V <sub>IN</sub> = 20mV <sub>pp</sub><br>f = 1KHz                                                                           |                                               |                                        | 20          |        | 70                    | mV       |
| I <sub>B</sub>       | Input bias current                          | V <sup>+</sup> = V <sup>-</sup> = 0V                                                                                       |                                               |                                        |             | 0.2    | 1                     | μΑ       |
| los                  | Input offset current                        | V <sup>+</sup> = V <sup>-</sup> = 0V                                                                                       |                                               |                                        |             | ± 20   | ± 200                 | nA       |
| CMR                  | Input common mode<br>range                  | V <sub>ST</sub> = 3.5V to 1                                                                                                | 8V                                            |                                        | 0           |        | V <sub>ST</sub> - 1.6 | v        |
| Isc                  | Output short circuit                        | $V_{i}^{-} - V_{i}^{+} \ge 70 \text{mV};$                                                                                  | V <sub>S</sub> = 6V;<br>V <sub>S</sub> = 16V; | for L9305A<br>for L9305A               | 1.2<br>0.25 |        | 2.6<br>0.7            | A<br>A   |
|                      |                                             |                                                                                                                            | V <sub>S</sub> = 6 to 12V;                    | for L9305C                             | 1           |        | 2.3                   | А        |
| ICD                  | Driver transistor curr.                     | $V_{\overline{i}} - V_{\overline{i}}^{+} \ge 70 \text{mV}$                                                                 |                                               | DC                                     |             |        | 300                   | mA       |
|                      |                                             |                                                                                                                            |                                               | Pulsed (*)                             |             |        | 600                   |          |
| Τj                   | Thermal shut-down<br>threshold              |                                                                                                                            |                                               |                                        |             | 145    |                       | °c       |
| Тј                   | Thermal shut-down<br>hysteresis             |                                                                                                                            |                                               |                                        |             | 15     |                       | °c       |
| V <sub>C (sat)</sub> | On status saturation voltage                | $V_{i}^{*} - V_{\overline{i}} \ge 70 \text{mV}$ $I_{CD} = 100 \text{mA}$ $I_{COUT} = 1.2 \text{A}$ $I_{COUT} = 1 \text{A}$ | /                                             | for <b>L9305A</b><br>for <b>L9305C</b> |             |        | 1                     | v        |
| IOL                  | Output leakage current                      | $V_{i}^{-} - V_{i}^{+} \ge 70 m^{1}$                                                                                       | V                                             | for L9305A<br>for L9305C               |             |        | 250<br>500            | μΑ<br>μΑ |

(\*)  $T_{ON} \le 2.5$ ms; repetition time  $\ge 30$ ms

(\*\*) The maximum allowed supply voltage without limiting resistors is limited by the built-in protection zener diodes see  $V_{CZ}$ ,  $V_{ZS}$  Spec. values

(1) The L9305 has a SOA short circuit protection - (See Fig. 1).





ADVANCE DATA

## DUAL RELAY DRIVER

- HIGH OUTPUT CURRENT
- HYSTERESIS INPUT COMPARATOR WITH WIDE RANGE COMMON MODE OPERA-TION AND GROUND COMPATIBLE IN-PUTS
- SHORT CIRCUIT PROTECTION OF OUT-PUT TO Vs (16V MAX, FOR L9306) AND (12V MAX. FOR L9306C)
- INTERNAL THERMAL PROTECTION WITH HYSTERESIS
- OVERVOLTAGE CLAMPING OF THE OUT-PUT
- SINGLE SUPPLY VOLTAGE FROM 3.5V **UP TO 18V**

The L9306 and L9306C are a monolithic interface circuit with differential input comparator and open collector output able to sink current specifically to drive high inductive loads, relays, d.c. motors, electro valves etc.

Particular care has been taken to protect the device against destructive failures - short circuit of outputs to V<sub>S</sub>, output overvoltages, supply overvoltage.

A built in thermal shut-down switches off the device when the IC's internal dissipation becomes too great and the chip termperature exceeds a setted security threshold.

A hysteresis input comparator increases the interface's noise immunity, allowing the correct use also in critical environments as automotive or industrial applications.







L9306 L9306C

|                        | Parameter                                     | Test Conditions                                                                                                   |                                                        | Min.       | Тур.              | Max.        | Unit     |
|------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------|-------------------|-------------|----------|
| V <sub>ST</sub>        | Supply voltage                                |                                                                                                                   |                                                        | 3.5        |                   | 18 (*)      | v        |
| Is "st. by"<br>Is "ON" | Supply current<br>Supply current              | $\begin{array}{l} V_{1}^{\dagger} - V_{1}^{-} \geq 70 m V \\ V_{1}^{-} - V_{1}^{\dagger} \geq 70 m V \end{array}$ |                                                        |            | 5<br>18           | 8<br>30     | mA<br>mA |
| Vzs                    | Voltage clamp - supply<br>protection -        | Izs = 10mA                                                                                                        |                                                        | 20         | 23                | 27          | v        |
| Vcsat                  | On status saturation voltage voltage          | V <sub>1</sub> - V¦ ≥ 70mV<br>for L9306<br>for L9306C                                                             | I <sub>COUT</sub> = 300mA<br>I <sub>COUT</sub> = 250mA |            | 0.8               | 1.4         | v        |
| Isc                    | Output short circuit current for each channel | Vī - V¦ ≥ 70mV                                                                                                    | for <b>L9306</b><br>for <b>L9306C</b>                  | 300<br>250 | 550<br>550        | 700<br>1200 | mA<br>mA |
| Vcz                    | Voltage clamp at the output – each channel    | Icz = 300mA                                                                                                       |                                                        | 20         | 24                | 27          | v        |
| IOL                    | Output leakage current                        | $V_{I}^{+}$ - $V_{I}^{-}$ ≥ 70mV<br>T <sub>amb</sub> = 25°C                                                       |                                                        |            |                   | 500         | μΑ       |
| IB                     | Input bias current                            | $V_{1}^{+} = V_{1}^{-} = 0$                                                                                       |                                                        |            | 0.2               | 1           | μΑ       |
| los                    | Input offset current                          | $V_{1}^{+} = V_{1}^{-} = 0$                                                                                       |                                                        |            | ± 20              | ± 200       | nA       |
| ViH                    | Hysteresis of the input comparator            | V <sub>IN</sub> = 200mV <sub>pp</sub><br>f = 1kHz                                                                 |                                                        | 20         |                   | 70          | mV       |
| CMR                    | Input common mode range                       | V <sub>ST</sub> = 3.5 to 18V                                                                                      |                                                        | 0          | V <sub>ST</sub> - | 1.6V        | v        |

(\*) The maximum allowed supply voltage without limiting resistors is limited by the built-in protection zener diodes: see Vcz, Vzs spec. values





## SOLENOID DRIVERS

- WIDE SUPPLY VOLTAGE RANGE 6 TO 24V
- INTERNAL CURRENT SENSING
- PRECISION OUTPUT CURRENT LEVELS 2.4A/0.6A (L9335) AND 4A/1A (L9336)
- LOW OUTPUT SATURATION VOLTAGE 2.5V AT I<sub>O</sub> = 1.5A (L9335) AND 3V AT I<sub>O</sub> = 3A (L9336)
- WIDE OPERATION JUNCTION TEMPE-RATURE RANGE -40°C TO 150°C
- MICROPROCESSOR COMPATIBLE INPUT
- DISABLE INPUT APPLICABLE FOR SWITCHING OFF DURING LOAD DUMP
- INTERNAL COMPENSATION
- INTERNAL SUPPLY STABILIZING ZENER DIODE

The L9335 and L9336 are monolithic integrated constant current sink drivers with internal current sensing and precision stable output current. The output current waveform for inductive load with switching to the holding current level after the peak current level has been reached is fitted for driving fuel injectors.







### PIN FUNCTION

| N° | NAME    | FUNCTIONS                                                                                                                          |  |  |  |  |
|----|---------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1  | INPUT   | Logical input. If high, output current sink stage is activated.                                                                    |  |  |  |  |
| 2  | DISABLE | Voltage at this pin higher than the disable threshold disables the output stage and reset the reference to the $I_{\rm OP}$ value. |  |  |  |  |
| 3  | GRUOND  | Common ground terminal.                                                                                                            |  |  |  |  |
| 4  | OUTPUT  | Open collector output of the current sink darlington transistor.                                                                   |  |  |  |  |
| 5  | SUPPLY  | Internal zener diode between pin 5 and 3 stabilizes the supply voltage for the signal processing circuitry.                        |  |  |  |  |

## THERMAL DATA

| R <sub>thj-case</sub> | Thermal resistance junction case | max | 4 | °C/W |
|-----------------------|----------------------------------|-----|---|------|
|                       |                                  |     |   |      |

## **ELECTRICAL CHARACTERISTICS** ( $V_s = 14.4V$ ; $T_j = 25^{\circ}C$ , unless otherwise specified)

|                 | Parameter                                    | Test C                                        | onditions               | Min.         | Тур.       | Max.         | Unit |
|-----------------|----------------------------------------------|-----------------------------------------------|-------------------------|--------------|------------|--------------|------|
| I <sub>OP</sub> | Output peak current (L9335)<br>(L9336)       | V <sub>i</sub> = 5V                           | V <sub>2</sub> = 0      | 1.74<br>3.4  | 2.3<br>4.2 | 2.8<br>5.1   | А    |
| іон             | Output hold current (L9335)<br>(L9336)       | V <sub>i</sub> = 5V                           | V <sub>2</sub> = 0      | 0.51<br>0.95 | 0.6<br>1.1 | 0.69<br>1.25 | А    |
| Vos             | Output saturation voltage (L9335)<br>(L9336) | I <sub>O</sub> = 1.5A<br>I <sub>O</sub> = 3 A | $V_i = 5V$<br>$V_2 = 0$ |              | 1<br>1.5   | 2.5<br>3     | v    |
| IOL             | Output leakage current                       | V <sub>i</sub> = 0                            | V <sub>2</sub> = 0      |              |            | 1            | mA   |
| вv <sub>о</sub> | Output sustaining voltage                    | 1 <sub>0</sub> = 2mA; V <sub>i</sub>          | = 0; V <sub>2</sub> = 0 | 42           |            |              | v    |
| VIL             | Input low voltage                            |                                               |                         |              |            | 0.8          | v    |
| VIH             | Input high voltage                           |                                               |                         | 2            |            |              | v    |
| l <sub>i</sub>  | Input current                                | V <sub>i</sub> = 5V                           |                         |              |            | 450          | μA   |
| V <sub>2T</sub> | Disable input threshold voltage              |                                               |                         | 1.25         | 1.5        | 1.75         | v    |
| V <sub>2H</sub> | Disable input hysteresis                     |                                               |                         |              | 50         |              | mV   |
| IDB             | Disable input bias current                   |                                               |                         |              |            | 450          | μA   |
| VzD             | Supply stabilizing zener                     | I <sub>S</sub> = 20mA                         |                         | 6            | 7.5        | 9            | V    |
| IQ              | Quiescent current                            | V <sub>S</sub> = 5.5V                         |                         |              | 2.5        | 10           | mA   |





## SIX-SOLENOID DRIVER

- DRIVES SIX INJECTOR SOLENOIDS
- CUTOFF FUNCTION
- ADJUSTABLE PEAK CURRENT
- INJECTOR STATUS OUTPUT
- TTL-COMPATIBLE INPUTS
- LOW POWER CONSUMPTION
- WIDE TEMPERATURE RANGE
- HIGH DENSITY I2L/LINEAR TECHNOLOGY

Designed for multipoint fuel injection systems, the L9342 Multipoint Injector Driver includes six drivers for external darlingtons with TTLcompatible inputs and circuitry which controls the peak current.

A separate logic input controls each driver. In addition a common logic input enables all six

and a single reference input sets the peak current level. A status feedback output allows the control processor to monitor correct operation.

The L9342 is realized with a high density mixed I2L/analog technology.

Features include low power consumption and a wide operating temperature range.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

| ONS           |                                                                                                                                                                                                                 |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | FUNCTION                                                                                                                                                                                                        |
| CUTOFF        | Enable input. When this pin is high the six drivers<br>are enabled. When this input is low all six outputs<br>are OFF, irrespective of the inputs.                                                              |
| REFINJ        | Injector reference. A voltage applied to this pin sets the peak current $I_p = V_{REFINJ}/R_S$ . The hold current is $I_n = \frac{I_p}{6}$                                                                      |
| IN1 - IN6     | Injector logic inputs. The output at each driver is active when its input is high.                                                                                                                              |
| TEI           | Injector test output; an open-collector output used<br>to monitor injector operation. This output is<br>inactive until the injector current reaches the peak<br>value. It remains active during the hold phase. |
| SENS1 - SENS2 | Current sensing feedbach inputs for the six drivers.                                                                                                                                                            |
| OUT1 - OUT6   | Outputs for power darlington driving.                                                                                                                                                                           |
|               | NAME<br>CUTOFF<br>REFINJ<br>IN1 - IN6<br>TEI<br>SENS1 - SENS2                                                                                                                                                   |

L9342

# **ELECTRICAL CHARACTERISTICS** ( $V_s = 5V$ ; $T_j = 25^{\circ}C$ , unless otherwise specified)

|                   | Parameter                                      | Test Conditions        | Min. | Тур. | Max. | Unit |
|-------------------|------------------------------------------------|------------------------|------|------|------|------|
| Vs                | Supply Voltage                                 |                        | 4.75 | 5    | 5.25 | v    |
| ۱ <sub>S</sub>    | Supply Current                                 |                        |      | 15   |      | mA   |
| VIH               | Input High Voltage                             |                        | 2.5  |      | ٧s   | v    |
| VIL               | Input Low Voltage                              |                        |      |      | 0.8  | v    |
| Чн                | Input High Current                             | V <sub>IH</sub> = 2.5V |      | 120  |      | μA   |
| μL                | Input Low Current                              | V <sub>IL</sub> = 0.4V |      | 18   |      | μA   |
| I <sub>o</sub>    | Output Current                                 | V <sub>o</sub> = 1.4V  |      | 36   | 50   | mA   |
| lj                | Input Current at pin 2                         |                        |      | 100  | 150  | nA   |
| BV <sub>CEO</sub> | Collector emitter output voltage               | Ι <sub>C</sub> = 10μΑ  | 10   |      |      | v    |
| Rj                | Input Resistance<br>(pin 1, 3, 4, 5, 7, 9, 10) |                        |      | 22   |      | KΩ   |
| p<br> h           | Peak to holding current ratio                  |                        | 5.7  | 6    | 6.3  |      |



## CIRCUIT OPERATION (continued)

Fig. 2 - Timing



### Fig. 3 - Injector test timing





L9350

ADVANCE DATA

## LOW SATURATION DRIVER

- LOW SATURATION VOLTAGE
- TTL COMPATIBLE INPUT
- WIDE SUPPLY VOLTAGE
- NO EXTERNAL COMPONENTS
- INTERNAL RECIRCULATION PATH FOR FAST DECAY OF INDUCTIVE LOAD CURRENT
- SHORT CIRCUIT PROTECTION
- THERMAL SHUTDOWN
- LOAD DUMP AND REVERSE BATTERY PROTECTION
- FAILSAFE OPERATION: OUTPUT IS OFF IF THE LOGIC INPUT IS LEFT OPEN

The L9350 is a monolithic integrated circuit designed to drive grounded resistive, inductive or mixed loads from the power supply positive side. Very low stand-by current ( $100\mu A$  typ.) and internally implemented protections against load dump and reverse voltages make the device very useful in automotive applications.

No external components are required because the output recirculation clamping zener is included in the chip. This zener can withstand an initial current of 550mA going down through an 80mH and  $25\Omega$  load.

Other safety features of the device include thermal shutdown, short circuit protection, a supply voltage range of 4.5 - 24V and a shut off condition of the output if the logic input (pin 5) is left open.

ON and OFF delay times of  $25\mu s$  max in any output status, including recirculating situation, allows PWM use of L9350.





## **ELECTRICAL CHARACTERISTICS** ( $V_s = 14.4V$ , $T_j = +25^{\circ}C$ , unless otherwise specified)

L9350

|                  | Parameter                             | Test Conditions                                                               | Min. | Тур. | Max. | Unit |
|------------------|---------------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| Vs               | Operating supply voltage              |                                                                               | 4.5  |      | 24   | v    |
| V <sub>AH</sub>  | Input voltage High                    |                                                                               | 2    |      |      | .,   |
| VAL              | Input voltage Low                     | 4.5 < V <sub>s</sub> < 24V                                                    |      |      | 0.8  | V    |
| I <sub>i</sub>   | Input current                         | $0.8 < V_{\rm i} < 5.5V$                                                      |      | 20   | 50   | μA   |
| l <sub>1</sub>   | Output leakage current                | $V_o = 0V$ $V_s = 24V$<br>$V_i < 0.8V$                                        |      |      | 1    | mA   |
| V <sub>sat</sub> | Output saturation voltage             | I <sub>o</sub> = 150mA V <sub>s</sub> = 4.5V                                  | -    | 0.3  | 0.6  | v    |
|                  |                                       | I <sub>o</sub> = 400mA V <sub>s</sub> = 14.4V                                 |      | 0.5  | 0.7  | v    |
|                  |                                       | I <sub>o</sub> = 550mA V <sub>s</sub> = 14.4V                                 |      | 0.7  | 1    | v    |
| I <sub>sc</sub>  | Output short circuit current          |                                                                               |      | 1.5  |      | А    |
| IQ               | Quiescent current                     | $V_i > 2V$                                                                    |      | 50   | 80   | mA   |
|                  |                                       | $V_{i}$ < 0.8V stand-by condition                                             |      | 100  | 200  | μA   |
| V <sub>zo</sub>  | Negative output zener<br>voltage      | $R_L = 25\Omega$ L = 80mH<br>on V <sub>1</sub> transition from "1" to "0"     | -36  | -30  | -24  | v    |
| t <sub>on</sub>  | Turn ON delay                         | Only resistive load $R_L = 25\Omega$                                          |      |      | 20   | μs   |
| t <sub>off</sub> | Turn OFF delay                        | (Fig. 2)                                                                      |      |      | 25   | μs   |
| <sup>t</sup> dc  | Turn ON delay while output is clamped | R <sub>L</sub> = 25 L = 80mH<br>any time during clamping internal<br>(Fig. 3) |      |      | 20   | μs   |

For  $\rm V_{\rm S}>\,26$  the device is not operating.



### Fig. 4 - 5V self-oscillating SMPS



### Fig. 5 - DC stepper motor driver





M5450 M5451

PRELIMINARY DATA

# LED DISPLAY DRIVERS

- M5450 34 OUTPUTS/15mA SINK
- M5451 35 OUTPUTS/15mA SINK
- CURRENT GENERATOR OUTPUTS (NO EXTERNAL RESISTORS REQUIRED)
- CONTINUOUS BRIGHTNESS CONTROL
- SERIAL DATA INPUT
- ENABLE (ON M5450)
- WIDE SUPPLY VOLTAGE OPERATION
- TTL COMPATIBILITY

#### Application examples:

- MICROPROCESSOR DISPLAYS
- INDUSTRIAL CONTROL INDICATOR
- RELAY DRIVER
- INSTRUMENTATION READOUTS

The M5450 and M5451 are monolithic MOS integrated circuits produced with an N-channel

silicon gate technology. They are available in 40-pin dual in-line plastic packages.

A single pin controls the LED display brightness by setting a reference current through a variable resistor connected to  $V_{DD}$  or to a separate supply of 13.2V maximum.

The M5450 and M5451 are improved pin-to-pin replacements of the NS MM 5450 and MM 5451.



#### ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub>      | Supply voltage                  | -0.3 to 15 | V      |
|----------------------|---------------------------------|------------|--------|
| V <sub>1</sub>       | Input voltage                   | -0.3 to 15 | V      |
| V <sub>O (off)</sub> | Off state output voltage        | 15         | V      |
| lo                   | Output sink current             | 40         | mA     |
| P <sub>tot</sub>     | Total package power dissipation | at 25°C    | 1W     |
|                      |                                 | at 85°C    | 560 mW |
| Тj                   | Junction temperature            | 150        | °C     |
| T <sub>op</sub>      | Operating temperature range     | -25 to 85  | °C     |
| T <sub>stg</sub>     | Storage temperature range       | -65 to 150 | °C     |
|                      |                                 |            |        |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these of any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **STATIC ELECTRICAL CHARACTERISTICS** ( $T_{amb}$ within operating range, $V_{DD}$ = 4.75V to 13.2V, $V_{SS}$ = 0V, unless otherwise specified)

M5450

|                      | Parameter                                               | Test conditions                                                                               | Min.                              | Тур.      | Max.                                      | Unit        |
|----------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------|-----------|-------------------------------------------|-------------|
| V <sub>DD</sub>      | Supply Voltage                                          |                                                                                               | 4.75                              |           | 13.2                                      | v           |
| IDD                  | Supply Current                                          | V <sub>DD</sub> = 13.2V                                                                       |                                   |           | 7                                         | mA          |
| Vı                   | Input Voltage<br>Logical "O" Level<br>Logical "1" Level | $\pm$ 10 μA input bias<br>4.75 $\leq$ V <sub>DD</sub> $\leq$ 5.25<br>V <sub>DD</sub> $>$ 5.25 | -0.3<br>2.2<br>V <sub>DD</sub> -2 |           | 0.8<br>V <sub>DD</sub><br>V <sub>DD</sub> | v<br>v<br>v |
| ۱ <sub>B</sub>       | Brightness Input Current<br>(note 2)                    |                                                                                               | 0                                 |           | 0.75                                      | mA          |
| VB                   | Brightness Input Voltage<br>(pin 19)                    | Input current = 750 μA                                                                        | 3                                 |           | 4.3                                       | V           |
| V <sub>O (off)</sub> | Off State Out. Voltage                                  |                                                                                               |                                   |           | 13.2                                      | V           |
| I <sub>O</sub>       | Out. Sink Current (note 3)<br>Segment OFF<br>Segment ON | V <sub>O</sub> = 3V<br>V <sub>O</sub> = 1V (note 4)                                           |                                   |           | 10                                        | μΑ          |
|                      |                                                         | Brightness In. = $0 \mu A$                                                                    | 0                                 |           | 10                                        | μA          |
|                      |                                                         | Brightness In. = 100 $\mu$ A<br>Brightness In. = 750 $\mu$ A                                  | 2<br>12                           | 2.7<br>15 | 4<br>25                                   | mA<br>mA    |
| f <sub>clock</sub>   | Input Clock Frequency                                   |                                                                                               | 0                                 |           | 0.5                                       | MHz         |
| Io                   | Output Matching (note 1)                                |                                                                                               |                                   |           | ± 20                                      | %           |

Notes: 1. Output matching is calculated as the percent variation from  $I_{MAX} + I_{MIN}/2$ .

2. With a fixed resistor on the brightness input some variation in brightness will occur from one device to another.

- 3. Absolute maximum for each output should be limited to 40 mA.
- 4. The V<sub>O</sub> voltage should be regulated by the user. See figures 5 and 6 for allowable V<sub>O</sub> versus I<sub>O</sub> operation.

## FUNCTIONAL DESCRIPTION

Both the M5450 and the M5451 are specifically designed to operate 4 or 5<sup>2</sup> digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading "1" followed by the 35 data bits allows data transfer without an additional load signal. The 35 data bits are latched after the 36th bit is complete, thus providing non-multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time.

Display builds and independent of the sector of the sector

Display brightness is determined by control of the output current LED displays.

A 1nF capacitor should be connected to brightness control, pin 19, to prevent possible oscillations. A block diagram is shown in figure 1. For the M5450 a DATA ENABLE is used instead of the 35th output. The DATA ENABLE input is a metal option for the M5450.





## TYPICAL APPLICATIONS

Basic electronically tuned Radio or TV system



In this application R must be chosen taking into account the worst operating conditions. R is determined by the maximum number of segments activated

$$R = \frac{V_{C} - V_{D MAX} - V_{O MIN}}{N_{MAX} \cdot I_{D}}$$

M5450

The worst case condition for the device is when roughly half of the maximum number of segments are activated.

It must be checked that the total power dissipation does not exceed the absolute maximum ratings of the device.

In critical cases more resistors can be used in conjunction with groups of segments.

In this case the current variation in the single resistor is reduced and Ptot limited.



In this configuration the drop on the serial connected diodes is quite stable if the diodes are properly chosen.

The total power dissipation of the IC depends, in a first approximation, only on the number of segments activated.

c)

b)



In this configuration  $V_{OUT}$  +  $V_D$  is constant. The total power dissipation of the IC depends only on the number of segments activated.





# LED DISPLAY DRIVER

- 3 DIGIT LED DRIVER (23 SEGMENTS)
- CURRENT GENERATOR OUTPUTS (NO RESISTORS REQUIRED)
- CONTINUOUS BRIGHTNESS CONTROL
- SERIAL DATA INPUT
- NO LOAD SIGNAL REQUIRED
- WIDE SUPPLY VOLTAGE OPERATION
- TTL COMPATIBILITY

#### Applications examples:

- MICROPROCESSOR DISPALYS
- INDUSTRIAL CONTROL INDICATION
- RELAY DRIVER
- INSTRUMENTATION READOUTS

The M5480 is a monolithic MOS integrated circuit produced with a N-channel silicon gate

technology. It utilizes the M5451 die packaged in a 28-pin plastic package making it ideal for a 3% digit dispaly. A single pin controls the LED dispaly brightness by setting a reference current through a variable resistor connected either to  $V_{\rm DD}$  or to a separate supply of 13.2V maximum.

The M5480 is an improved pin-to-pin replacement of the NS MM 5480.



## ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub>      | Supply voltage                  | -0.3 to 15 | V      |
|----------------------|---------------------------------|------------|--------|
| V                    | Input voltage                   | -0.3 to 15 | V      |
| V <sub>O (off)</sub> | Off state output voltage        | 15         | V      |
| lo                   | Output sink current             | 40         | mA     |
| P <sub>tot</sub>     | Total package power dissipation | at 25°C    | 940 mW |
|                      |                                 | at 85°C    | 490 mW |
| Ti                   | Junction temperature            | 150        | °C     |
| T <sub>op</sub>      | Operating temperature range     | -25 to 85  | °C     |
| T <sub>stg</sub>     | Storage temperature range       | -65 to 150 | °C     |
|                      |                                 | 1          |        |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **STATIC ELECTRICAL CHARACTERISTICS** ( $T_{amb}$ within operating range, $V_{DD}$ = 4.75V to 13.2V, $V_{SS}$ = 0V, unless otherwise specified)

|                     | Parameter                                                    | Test conditions                                                                                                               | Min.                              | Тур.      | Max.                                      | Unit                 |
|---------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-------------------------------------------|----------------------|
| V <sub>DD</sub>     | Supply Voltage                                               |                                                                                                                               | 4.75                              |           | 13.2                                      | V                    |
| IDD                 | Supply Current                                               | V <sub>DD</sub> = 13.2V                                                                                                       |                                   |           | 7                                         | mA                   |
| VI                  | Input Voltages<br>Logical "O" Level<br>Logical "1" Level     | $\pm$ 10 $\mu$ A Input Bias<br>4.75 $\leq$ V <sub>DD</sub> $\leq$ 5.25<br>V <sub>DD</sub> $>$ 5.25                            | -0.3<br>2.2<br>V <sub>DD</sub> -2 |           | 0.8<br>V <sub>DD</sub><br>V <sub>DD</sub> | V<br>V<br>V          |
| I <sub>В</sub>      | Brightness Input Current<br>(note 2)                         |                                                                                                                               | 0                                 |           | 0.75                                      | mA                   |
| VB                  | Brightness Input<br>Voltage (pin 13)                         | Input Current = 750 μA                                                                                                        | 3                                 |           | 4.3                                       | V                    |
| V <sub>O(off)</sub> | Off State Output Voltage                                     |                                                                                                                               |                                   |           | 13.2                                      | V                    |
| IO                  | Output Sink Current<br>(note 3)<br>Segment OFF<br>Segment ON | $V_{O} = 3V$ $V_{O} = 1V (note 4)$ Brightness In. = 0 $\mu$ A<br>Brightness In. = 100 $\mu$ A<br>Brightness In. = 750 $\mu$ A | 0<br>2<br>12                      | 2.7<br>15 | 10<br>10<br>4<br>25                       | μA<br>μA<br>mA<br>mA |
| f <sub>clock</sub>  | Input Clock Frequency                                        |                                                                                                                               | 0                                 |           | 0.5                                       | MHz                  |
| 10                  | Output Matching (note 1)                                     |                                                                                                                               |                                   |           | ± 20                                      | %                    |

Notes: 1. Output matching is calculated as the percent variation from  $I_{MAX} + I_{MIN}/2$ .

2. With a fixed resistor on the brightness input some variation in brightness will occur from one device to another.

3. Absolute maximum for each output should be limited to 40 mA.

4. The V<sub>O</sub> voltage should be regulated by the user.

## FUNCTIONAL DESCRIPTION

The M5480 is specifically designed to operate  $3^{1}/_{2}$  digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading "1" followed by the 35 data bits allows data transfer without an additional load signal. The 35 data bits are latched after the 36th bit is complete, thus providing non-multiplexed, direct drive to the display.

Outputs change only if the serial data bits differ from the previous time.

Display brightness is determined by control of the output current for LED displays. A 1nF capacitor should be connected to brightness control, pin 13, to prevent possible oscillations.

A block diagram is shown in figure 1. The output current is typically 20 times greater than the current into pin 13, which is set by an external variable resistor.

There is an internal limiting resistor of 400  $\!\Omega$  nominal value.



#### Fig. 4 - Serial Data Bus/Outputs Correspondence

| 5451 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | START |
|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-------|
| 5480 | х  | 23 | 22 | 21 | 20 | 19 | х  | х  | 18 | х  | 17 | 16 | 15 | 14 | 13 | 12 | х  | х  | х  | х  | 11 | 10 | 9  | 8  | ×  | х  | х | 7 | 6 | 5 | 4 | 3 | 2 | 1 | х | START |

# TYPICAL APPLICATION

BASIC  $3^{1}/_{2}$  Digit interface.



## POWER DISSIPATION OF THE IC

The power dissipation of the IC can be limited using different configurations.

a)



In this application R must be chosen taking into account the worst operating conditions. R is determined by the maximum number of segments activated.

$$R = \frac{V_{\rm C} - V_{\rm D MAX} - V_{\rm OUT MIN}}{N_{\rm MAX} \cdot I_{\rm D}}$$

The worst case condition for the device is when roughly half of the maximum number of segments are activated.

It must be checked that the total power dissipation does not exceed the absolute maximum ratings of the device.

In critical cases more resistors can be used in conjunction with groups of segments.

In this case the current variation in the single resistor is reduced and P<sub>tot</sub> limited.



# LED DISPLAY DRIVER

- 2 DIGIT LED DRIVER (14 SEGMENTS)
- CURRENT GENERATOR OUTPUTS (NO RESISTOR REQUIRED)
- CONTINUOUS BRIGHTNESS CONTROL
- SERIAL DATA INPUT
- DATA ENABLE
- WIDE SUPPLY VOLTAGE OPERATION
- TTL COMPATIBILITY

#### Application examples:

- MICROPROCESSOR DISPLAYS
- INDUSTRIAL CONTROL INDICATOR
- RELAY DRIVER
- INSTRUMENTATION READOUTS

The M5481 is a monolithic MOS integrated circuit produced with a N-channel silicon gate

technology. It utilizes the M5450 die packaged in a 20-pin plastic package copper frame, making it ideal for a 2-digit display. A single pin controls the LED display brightness by setting a reference current through a variable resistor connected either to  $V_{\rm DD}$  or to a separate supply of 13.2V maximum.

The M5481 is an improved pin-to-pin replacement of the NS MM 5481.



#### ORDERING NUMBER: M5481 B7

## ABSOLUTE MAXIMUM RATINGS

| Supply voltage                  | -0.3 to 15                                                                                                                                                 | v                                                                                                                                                                       |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage                   | -0.3 to 15                                                                                                                                                 | V                                                                                                                                                                       |
| Off state output voltage        | 15                                                                                                                                                         | V                                                                                                                                                                       |
| Output sink current             | 40                                                                                                                                                         | mA                                                                                                                                                                      |
| Total package power dissipation | at 25°C                                                                                                                                                    | 1.5W                                                                                                                                                                    |
|                                 | at 85°C                                                                                                                                                    | 800 mW                                                                                                                                                                  |
| Junction temperature            | 150                                                                                                                                                        | °C                                                                                                                                                                      |
| Operating temperature range     | -25 to 85                                                                                                                                                  | °C                                                                                                                                                                      |
| Storage temperature range       | -65 to 150                                                                                                                                                 | °C                                                                                                                                                                      |
|                                 | Input voltage<br>Off state output voltage<br>Output sink current<br>Total package power dissipation<br>Junction temperature<br>Operating temperature range | Input voltage-0.3 to 15Off state output voltage15Output sink current40Total package power dissipationat 25°CJunction temperature150Operating temperature range-25 to 85 |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**STATIC ELECTRICAL CHARACTERISTICS** ( $T_{amb}$  within operating range,  $V_{DD}$  = 4.75V to 13.2V,  $V_{SS}$  = 0V, unless otherwise specified)

|                     | Parameter                                                    | Test conditions                                                                             | Min.                              | Тур.      | Max.                                      | Unit        |
|---------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------|-----------|-------------------------------------------|-------------|
| V <sub>DD</sub>     | Supply Voltage                                               |                                                                                             | 4.75                              |           | 13.2                                      | V           |
| ססו                 | Supply Current                                               | V <sub>DD</sub> = 13.2V                                                                     |                                   |           | 7                                         | mA          |
| VI                  | Input Voltages<br>Logical ''O'' Level<br>Logical ''1'' Level | $\pm$ 10 μA Input Bias<br>4.75 $\leq$ V <sub>DD</sub> $\leq$ 5.25<br>V <sub>DD</sub> > 5.25 | -0.3<br>2.2<br>V <sub>DD</sub> -2 |           | 0.8<br>V <sub>DD</sub><br>V <sub>DD</sub> | V<br>V<br>V |
| IВ                  | Brightness Input Current<br>(note 2)                         |                                                                                             | 0                                 | -         | 0.75                                      | mA          |
| VB                  | Brightness Input<br>Voltage (pin 9)                          | Input Current = 750 μA                                                                      | 3                                 |           | 4.3                                       | V           |
| V <sub>O(off)</sub> | Off State Output Voltage                                     |                                                                                             |                                   |           | 13.2                                      | V           |
| 1 <sub>0</sub>      | Output Sink Current<br>(note 3)<br>Segment OFF<br>Segment ON | $V_{O} = 3V$<br>$V_{O} = 1V$ (note 4)<br>Brightness In. = 0 $\mu$ A                         | 0                                 |           | 10                                        | μΑ<br>μΑ    |
|                     |                                                              | Brightness In. = $100 \ \mu A$<br>Brightness In. = $750 \ \mu A$                            | 2<br>12                           | 2.7<br>15 | 4<br>25                                   | mA<br>mA    |
| f <sub>clock</sub>  | Input Clock Frequency                                        |                                                                                             | 0                                 |           | 0.5                                       | MHz         |
| 1 <sub>0</sub>      | Output Matching (note 1)                                     |                                                                                             |                                   |           | ± 20                                      | %           |

Notes: 1. Output matching is calculates as the percent variation from  $I_{MAX} + I_{MIN}/2$ .

2. With a fixed resistor on the brightness input some variation in brightness will occur from one device to another.

3. Absolute maximum for each output should be limited to 40 mA.

4. The V<sub>O</sub> voltage should be regulated by the user.

#### FUNCTIONAL DESCRIPTION

The M5481 uses the M5450 die which is packaged to operate 2-digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading "1" followed by the 35 data bits allows data transfer without an additional load signal.

The 35 data bits are latched after the 36th bit is complete, thus providing non--multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Display brightness is determined by control of the output current for LED displays. A 1nF capacitor should be connected to brightness control, pin 9, to prevent possible oscillations.

A block diagram is shown in figure 1. The output current is typically 20 times greater than the current into pin 9, which is set by an external variable resistor.

These is an internal limiting resistor of  $400\Omega$  nominal value.

Fig. 4 - Serial Data Bus/Outputs Correspondence

| 5450 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | n | 10 | 9 | 8 | 1 | 6 | 5 | 4  | 3 | 2 | ī   | START | 1 |
|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|----|---|---|-----|-------|---|
| 5481 | х  | x  | x  | x  | 14 | 13 | х  | х  | х  | ×  | 12 | 11 | 10 | 9  | х  | х  | x  | x  | 8  | 7  | 6  | 5  | x  | x | X  | x | 4 | 3 | 2 | 1 | ×. | × | x | × . | START |   |

M5481

## TYPICAL APPLICATION

BASIC electronically tuned TV system



## POWER DISSIPATION OF THE IC

The power dissipation of the IC can be limited using different configurations.

a)



In this application R must be chosen taking into account the worst operating conditions. R is determined by the maximum number of segments activated.

$$R = \frac{V_{C} - V_{D MAX} - V_{O MIN}}{N_{MAX} \cdot I_{D}}$$

The worst case condition for the device is when roughly half of the maximum number of segments are activated.

It must be checked that the total power dissipation does not exceed the absolute maximum ratings of the device.

In critical cases more resistors can be used in conjunction with groups of segments. In this case the current variation in the single resistor is reduced and  $P_{tot}$  limited.





# LED DISPLAY DRIVER

- 2 DIGIT LED DRIVER (15 SEGMENTS)
- CURRENT GENERATOR OUTPUTS (NO RESISTOR REQUIRED)
- CONTINUOUS BRIGHTNESS CONTROL
- SERIAL DATA INPUT
- WIDE SUPPLY VOLTAGE OPERATION
- TTL COMPATIBILITY

#### Application examples:

- MICROPROCESSOR DISPLAYS
- INDUSTRIAL CONTROL INDICATOR
- RELAY DRIVER
- INSTRUMENTATION READOUTS

The M5482 is a monolithic MOS integrated circuit produced with an N-channel silicon gate

technology. It utilizes the M5450 die packaged in a 20-pin plastic package copper frame, making it ideal for a 2-digit display. A single pin controls the LED display brightness by setting a reference current through a variable resistor connected either to  $V_{DD}$  or to a separate supply of 13.2V maximum.



## ABSOLUTE MAXIMUM RATINGS

| Supply voltage                  | -0.3 to 15                                                                                                                                                 | v                                                                                                                                                                       |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage                   | -0.3 to 15                                                                                                                                                 | V                                                                                                                                                                       |
| Off state output voltage        | 15                                                                                                                                                         | V                                                                                                                                                                       |
| Output sink current             | 40                                                                                                                                                         | mA                                                                                                                                                                      |
| Total package power dissipation | at 25°C                                                                                                                                                    | 1.5W                                                                                                                                                                    |
|                                 | at 85°C                                                                                                                                                    | 800 mW                                                                                                                                                                  |
| Junction temperature            | 150                                                                                                                                                        | °C                                                                                                                                                                      |
| Operating temperature range     | -25 to 85                                                                                                                                                  | °C                                                                                                                                                                      |
| Storage temperature range       | -65 to 150                                                                                                                                                 | °C                                                                                                                                                                      |
|                                 | Input voltage<br>Off state output voltage<br>Output sink current<br>Total package power dissipation<br>Junction temperature<br>Operating temperature range | Input voltage-0.3 to 15Off state output voltage15Output sink current40Total package power dissipationat 25°CJunction temperature150Operating temperature range-25 to 85 |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

|                     | Parameter                                                    | Test conditions                                                                                                               | Min.                              | Тур.      | Max.                                      | Unit                 |
|---------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-------------------------------------------|----------------------|
| V <sub>DD</sub>     | Supply Voltage                                               |                                                                                                                               | 4.75                              |           | 13.2                                      | V                    |
| IDD                 | Supply Current                                               | V <sub>DD</sub> = 13.2V                                                                                                       |                                   |           | 7                                         | mA                   |
| VI                  | Input Voltages<br>Logical ''O'' Level<br>Logical ''1'' Level | $\pm$ 10 μA Input Bias<br>4.75 $\leq$ V <sub>DD</sub> $\leq$ 5.25<br>V <sub>DD</sub> $>$ 5:25                                 | -0.3<br>2.2<br>V <sub>DD</sub> -2 |           | 0.8<br>V <sub>DD</sub><br>V <sub>DD</sub> | V<br>V<br>V          |
| 1 <sub>B</sub>      | Brightness Input Current<br>(note 2)                         |                                                                                                                               | 0                                 |           | 0.75                                      | mA                   |
| VB                  | Brightness Input<br>Voltage (pin 9)                          | Input Current = 750 $\mu$ A                                                                                                   | 3                                 |           | 4.3                                       | V                    |
| V <sub>O(off)</sub> | Off State Output Voltage                                     |                                                                                                                               |                                   |           | 13.2                                      | V                    |
| IO                  | Output Sink Current<br>(note 3)<br>Segment OFF<br>Segment ON | $V_{O} = 3V$ $V_{O} = 1V (note 4)$ Brightness In. = 0 $\mu$ A<br>Brightness In. = 100 $\mu$ A<br>Brightness In. = 750 $\mu$ A | 0<br>2<br>12                      | 2.7<br>15 | 10<br>10<br>4<br>25                       | μA<br>μA<br>mA<br>mA |
| f <sub>clock</sub>  | Input Clock Frequency                                        |                                                                                                                               | 0                                 |           | 0.5                                       | MHz                  |
| I <sub>O</sub>      | Output Matching (note 1)                                     |                                                                                                                               |                                   |           | ± 20                                      | %                    |

Notes: 1. Output matching is calculated as the percent variation from  $I_{MAX} + I_{MIN}/2$ .

2. With a fixed resistor on the brightness input some variation in brightness will occur from one device to another.

3. Absolute maximum for each output should be limited to 40 mA.

4. The  $V_O$  voltage should be regulated by the user.

## FUNCTIONAL DESCRIPTION

The M5482 uses the M5451 die which is packaged to operate 2-digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading "1" followed by the 35 data bits allows data transfer without an additional load signal.

The 35 data bits are latched after the 36th bit is complete, thus providing non--multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Display brightness is determined by control of the output current for LED displays. A 1nF capacitor should be connected to brightness control, pin 9, to prevent possible oscillations.

A block diagram is shown in figure 1. The output current is typically 20 times greater than the current into pin 9, which is set by an external variable resistor.

There is an internal limiting resistor of  $400\Omega$  nominal value.



Fig. 4 - Serial Data Bus/Outputs Correspondence

| 5451 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | START |
|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-------|
| 5482 | 15 | ×  | X  | x  | ×  | 14 | 13 | х  | х  | х  | х  | 12 | 11 | 10 | 9  | х  | х  | х  | х  | 8. | 7  | 6  | 5  | х  | х  | x  | х | 4 | 3 | 2 | 1 | х | X | х | х | START |

# TYPICAL APPLICATION



# POWER DISSIPATION OF THE IC

The power dissipation of the IC can be limited using different configurations.

a)



In this application R must be chosen taking into account the worst operating conditions. R is determined by the maximum number of segments activated.

$$R = \frac{V_{\rm C} - V_{\rm D MAX} - V_{\rm O MIN}}{N_{\rm MAX} \cdot I_{\rm D}}$$

The worst case condition for the device is when roughly half of the maximum number of segments are activated.

It must be checked that the total power dissipation does not exceed the absolute maximum ratings of the device.

In critical cases more resistors can be used in conjunction with groups of segments. In this case the current variation in the single resistor is reduced and  $P_{tot}$  limited.





# **RS232C QUAD LINE DRIVER**

- CURRENT LIMITED OUTPUT ± 10mA TYP.
- POWER-OFF SOURCE IMPEDANCE 300Ω MIN.
- SIMPLE SLEW RATE CONTROL WITH EXTERNAL CAPACITOR
- FLEXIBLE OPERATING SUPPLY RANGE
- INPUTS ARE TTL AND μP COMPATIBLE

The MC1488 is a monolithic quad line driver designed to interface data terminal equipment with data communications equipment in con-

# ABSOLUTE MAXIMUM RATINGS

formance with the specifications of EIA Standard No. RS232C.



ORDERING NUMBER: MC1488P (Plastic DIP) MC1488L (Ceramic DIP) MC1488D (SO-14)

| Vs               | Power supply voltage          | 15                        | V  |
|------------------|-------------------------------|---------------------------|----|
| VEE              | Power supply voltage          | -15                       | V  |
| Vir              | Input voltage range           | -15 ≤ V <sub>IR</sub> ≤ 7 | V  |
| Vo               | Output signal voltage         | ± 15                      | V  |
| T <sub>amb</sub> | Operating ambient temperature | 0 to 75                   | °C |
| $T_{stg}$        | Storage temperature range     | -65 to 150                | °C |

#### Typical Application: RS232C data transmission



|                | Parameter                                       | T                                                                                                                                                                                  | Test Conditions                                                                                                                                        |  | Typ.                   | Max.                                    | Unit                       | Fig. |
|----------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|------------------------|-----------------------------------------|----------------------------|------|
| ۱ <sub>s</sub> | Positive supply current<br>(R <sub>i</sub> = ∞) | V <sub>IH</sub> = 1.9V<br>V <sub>IL</sub> = 0.8V<br>V <sub>IH</sub> = 1.9V<br>V <sub>IL</sub> = 0.8V<br>V <sub>IH</sub> = 1.9V<br>V <sub>IH</sub> = 1.9V<br>V <sub>IL</sub> = 0.8V | V <sub>S</sub> = 9V<br>V <sub>S</sub> = 9V<br>V <sub>S</sub> = 12V<br>V <sub>S</sub> = 12V<br>V <sub>S</sub> = 15V<br>V <sub>S</sub> = 15V             |  | 15<br>4.5<br>19<br>5.5 | 20<br>6<br>25<br>7<br>34<br>12          | mA                         | 5    |
| IEE            | Negative supply current $(R_L = \infty)$        | $V_{IH} = 1.9V \\ V_{IL} = 0.8V \\ V_{IH} = 1.9V \\ V_{IL} = 0.8V \\ V_{IL} = 0.8V \\ V_{IH} = 1.9V \\ V_{IL} = 0.8V$                                                              | V <sub>EE</sub> = -9V<br>V <sub>EE</sub> = -9V<br>V <sub>EE</sub> = -12V<br>V <sub>EE</sub> = -12V<br>V <sub>EE</sub> = -15V<br>V <sub>EE</sub> = -15V |  | -13<br>-18             | -17<br>-15<br>-23<br>-15<br>-34<br>-2.5 | mA<br>μA<br>mA<br>μA<br>mA | 5    |
| Pc             | Power consumption                               | V <sub>S</sub> = 9V<br>V <sub>S</sub> = 12V                                                                                                                                        | V <sub>EE</sub> = -9V<br>V <sub>EE</sub> = -12V                                                                                                        |  |                        | 333<br>576                              | mW                         |      |

# ELECTRICAL CHARACTERISTICS (continued)

# SWITCHING CHARACTERISTICS (V<sub>S</sub> = $\pm$ 9 $\pm$ 1% V, V<sub>EE</sub> = -9 $\pm$ 1% V, T<sub>amb</sub> = 25°C)

| t <sub>PLH</sub> | Propagation delay time | $Z_i = 3K\Omega$ and 15pF   | 275 | 350 | ns | 6 |
|------------------|------------------------|-----------------------------|-----|-----|----|---|
| <sup>t</sup> тн∟ | Fall time              | $Z_i = 3K\Omega$ and 15pF   | 45  | 75  | ns | 6 |
| <sup>t</sup> PHL | Propagation delay time | $Z_i = 3K\Omega$ and 15pF   | 110 | 175 | ns | 6 |
| <sup>t</sup> ⊤∟H | Rise time              | $Z_{I} = 3K\Omega$ and 15pF | 55  | 100 | ns | 6 |

Maximum package power dissipation may be exceeded if all outputs are shorted simultaneously

# **TEST CIRCUITS**











Fig. 3 - Output short-circuit current

MC5



#### APPLICATIONS INFORMATION

The Electronic Industries Association (EIA) has released the RS232C specification detailing the requirements for the interface between data processing equipment. This standard specifies not only the number and type of interface leads, but also the voltage levels to be used. The MC1488 quad driver and its companion circuit, the MC1489 quad receiver, provide a complete interface system between DTL or TTL logic levels and the RS232C defined levels. The RS232C requirements as applied to drivers are discussed herein.

The required driver voltages are defined as between 5 and 15V in magnitude and are positive for a logic "0" and negative for a logic "1". These voltages are so defined when the drivers are terminated with a 3000 to 7000 $\Omega$  resistor. The MC1488 meets this voltage requirement by converting a DTL/TTL logic level into RS232C levels with one stage of inversion.

The RS232C specification further requires that during transitions, the driver output slew rate must not exceed 30V per  $\mu$ s. The inherent slew rate of the MC1488 is much too fast for this requirement. The current limited output of the device can be used to control this slew rate by connecting a capacitor to each driver output. The required capacitor can be easily determined by using the relationship C =  $I_{OS} \times \Delta T / \Delta V$  from which Figure 12 is derived. Accordingly, a 330pF capacitor on each output will guarantee a worst case slew rate of 30V per  $\mu$ s.

interconnecting cable. The worst possible signal on any conductor would be another driver using a plus or minus 15V, 500mA source. The MC1488 is designed to indefinitely withstand such a short to all four outputs in a package as long as the power-supply voltages are greater than 9.0V (i.e.,  $V_S \ge 9.0V$ ;  $V_{EE} \le -9.0V$ ). In some powersupply designs, a loss of system power causes a low impedance on the power-supply outputs. When this occurs, a low impedance to ground would exist at the power inputs to the MC1488 effectively shorting the 300 $\Omega$  output resistor to around. If all four outputs were then shorted to plus or minus 15V, the power dissipation in these resistors would be excessive. Therefore, if the system is designed to permit low impedances to ground at the power-supplies of the drivers, a diode should be placed in each power-supply lead to prevent over-heating in this fault condition. These two diodes, as shown in Figure 13, could be used to decouple all the driver packages in a system. (These same diodes will allow the MC1488 to withstand momentary shorts to the  $\pm$  15V limits specified in the earlier Standard RS232B). The addition of the diodes also permits the MC1488 to withstand faults with power-supplies of less than the 9.0V stated above.

The interface driver is also required to withstand

an accidental short to any other conductor in an

MC1488

The maximum short-circuit current allowable under fault conditions is more than guaranteed by the previously mentioned 10mA output current limiting.



Fig. 12 - Slew rate vs. capacitance for  $I_{SC} = 10 \text{mA}$ 

Fig. 13 - Power supply protection to meet power-off fault conditions







# QUAD LINE RECEIVERS

- INPUT RESISTANCE 3.0K to 7.0KΩ
- INPUT SIGNAL RANGE ± 30V
- INPUT THRESHOLD HYSTERESIS BUILT-IN
- RESPONSE CONTROL:
  - a) LOGIC THRESHOLD SHIFTING
  - b) INPUT NOISE FILTERING

The MC1489 monolithic quad line receivers are designed to interface data therminal equipment

with data communications equipment in conformance with the specifications of EIA Standard No. RS-232C.



# ABSOLUTE MAXIMUM RATINGS

| Vs               | Power supply voltage          | 10         | v  |
|------------------|-------------------------------|------------|----|
| Vi               | Input voltage range           | ± 30       | V  |
| IOL              | Output load current           | 20         | mA |
| P <sub>tot</sub> | Power dissipation             | 1          | W  |
| Tamb             | Operating ambient temperature | 0 to 75    | °C |
| T <sub>stg</sub> | Storage temperature range     | -65 to 150 | °C |

#### ORDERING NUMBER: MC1489L, MC1489AL (DIP-14 Ceramic) MC1489P, MC1489AP (DIP-14 Plastic) MC1489D, MC1489AD (SO-14)

#### Typical Application: RS232C data transmission





# TEST CIRCUITS



Fig. 2 - Response control node

#### Fig. 3 - Input current





Fig. 4 - Output short-circuit current





C, capacitor is for noise filtering R, resistor is for threshold shifting



Fig. 6 - Power supply current



# **TYPICAL CHARACTERISTICS** ( $V_s = 5V$ , $T_{amb} = 25^{\circ}C$ unless otherwise specified)

Fig. 7 - Input current



Fig. 8 - MC1489 input threshold voltage adjustament G\_5829 ٧o 6 5 4 13K 0 nкó 5KΩ v<sub>th</sub> +5v v<sub>th</sub> V<sub>th</sub> ≁5V 3 2 0 0 2 3 4 ¥;(¥) -2 - 3 -1





#### **APPLICATION INFORMATION (continued)**

The response node may also be used as the receiver input as long as the designer realizes that he may not drive this node with a low impedance source to a voltage greater than one diode above

Fig. 12 - Typical Turn-on threshold vs. capacitance from response control pin to GND 6\_5833 ٧ (v) MC1489 6 l0 ni 100pf 5 .300pl 500 pl 4 з 2 10 100 1000 W(ns) gorund or less than one diode below ground. This feature is demonstrated in Figure 11 where two receivers are slaved to the same line that must still meet the RS-232C impedance requirement.

MC1489 MC1489A



Fig. 14 - Typical paralleling of two MC1489/A receivers to meet RS-232C







ADVANCE DATA

# STEPPER MOTOR DRIVER

- SINGLE SUPPLY OPERATION +7.2V TO +16.5V
- 350mA/COIL DRIVE CAPABILITY
- CLAMP DIODES PROVIDED FOR BACK-EMF SUPPRESSION
- SELECTABLE CW/CCW AND FULL/HALF STEP OPERATION
- SELECTABLE HIGH/LOW OUTPUT IM-PEDANCE (HALF STEP MODE)
- TTL/CMOS COMPATIBLE INPUTS
- INPUT HYSTERESIS: 250mV TYP.
- PHASE LOGIC CAN BE INITIALIZED TO PHASE A
- PHASE A OUTPUT DRIVE STATE INDICA-TION

The MC3479C is designed to drive a two-phase stepper motor in the bipolar mode. The circuit consists of four input selections a logic decoding/ sequencing section two driver stages for the motor coils and an output to indicate the Phase A drive state.





#### **INPUT TRUTH TABLE**

|        | INPUT LOW               | INPUT HIGH |  |  |
|--------|-------------------------|------------|--|--|
| CW/CCW | CW                      | ccw        |  |  |
| F/HS   | Full Step               | Half Step  |  |  |
| OIC    | High Z                  | Low Z      |  |  |
| CLK    | Positive Edge Triggered |            |  |  |

## **BLOCK DIAGRAM**

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 757 12/86

## PIN DESCRIPTION

| NAME                          | SYMBOL           | PINS         | DESCRIPTION                                                                                                                                                                                                                                                                                          |
|-------------------------------|------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POWER SUPPLY                  | Vs               | 16           | Power supply pin for both the logic circuit<br>and the motor coil current. Voltage range is<br>7.2V to 16V.                                                                                                                                                                                          |
| GROUND                        | GND              | 4-5-12-13    | Ground pins for the logic circuit and the motor<br>coil current. The physical configuration of the<br>pins dissipating heat from within the package.                                                                                                                                                 |
| CLAMP DIODE                   | V <sub>D</sub>   | 1            | This pin is used to protect the outputs where<br>large voltage spikes may occur as the motor<br>coils are switched. Typically a diode is con-<br>nected between this pin and pin 16. See fig. 5.                                                                                                     |
| DRIVER OUTPUTS                | L1, L2<br>L3, L4 | 2-3<br>14-15 | High current outputs for the motor coils. L1<br>and L2 are connected to one coil and L3 and<br>L4 to the other coil.                                                                                                                                                                                 |
| BIAS/SET                      | B/S              | 6            | This pins is typically 0.7V below $V_S$ . The current out of this pin (through a resistor to ground) determines the maximum output sink current. If the pin is opened ( $I_{BS} < 5.0\mu A$ ) the outputs assume a high impedance condition while the internal logic presets to a Phase A condition. |
| CLOCK                         | СК               | 7            | The positive edge of the clock input switches<br>the outputs to the next position. This input<br>has no effect if pin 6 is open.                                                                                                                                                                     |
| FULE/HALF STEP                | F/HS             | 9            | When low (logic 0) each clock pulse will cause<br>the motor to rotate one full step.<br>When high, each clock pulse will cause the<br>motor to rotate one-half step.<br>(See fig. 4 for sequence).                                                                                                   |
| CLOCKWISE<br>COUNTERCLOCKWISE | CW7CCW           | 10           | This input allows reversing the rotation of the rotation of the motor.<br>(See fig. 4 for sequence).                                                                                                                                                                                                 |
| OUT IMPEDANCE<br>CONTROL      | OIC              | 8            | This input is relevant only in the half step<br>mode (pin 9 > 2V). When low (logic 0) the<br>two driver out of the non-energized coil will be<br>in a high impedance condition. When high the<br>same driver outputs will be at a low impedance<br>reference to $V_{S}$ .<br>(See fig. 4).           |
| PHASE A                       | Ph A             | 11           | This outputs indicates (when low) that the driver outputs are in the phase A condition $(L1 = L3 = V_{OHD}; L2 = L4 = V_{OLD})$                                                                                                                                                                      |

MC3479C



# AC SWITCHING CHARACTERISTICS ( $T_{amb} = 25^{\circ}C$ ; $V_{M} = 12V$ )

| Parameter         |                                             | Test Conditions | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------------|-----------------|------|------|------|------|
| Ick               | Clock frequency                             |                 | 0    |      | 30   | KHz  |
| PWCKH             | Clock pulse width                           | HIGH            | 10   |      |      | μs   |
| PWCKL             | Clock pulse width                           | LOW             | 20   |      |      | μs   |
| t <sub>s∪</sub>   | Set-up time CW/CCW and F/HS                 |                 | 5    |      |      | μs   |
| tно               | Hold time CW/CCW and F/HS                   |                 | 10   |      |      | μs   |
| t <sub>PCD</sub>  | Propagation delay CLK-to driver out         |                 |      | 8    |      | μs   |
| <sup>t</sup> PBSD | Propagation delay Bias/set to driver output |                 |      | 1    |      | μs   |
| t <sub>PHLA</sub> | Propagation delay CLK-to phase A LOW        |                 |      | 12   |      | μs   |
| <sup>t</sup> PLHA | Propagation delay CLK-to phase A HIGH       |                 |      | 5    |      | μs   |

Fig. 1 - AC test circuit



Fig. 2 - BIAS/SET TIMING (refer to fig. 1)







## Fig. 5 - Typical application circuit







PRELIMINARY DATA

# STEPPER MOTOR DRIVER

- FULL STEP HALF STEP QUARTER STEP OPERATING MODE
- BIPOLAR OUTPUT CURRENT UP TO 1A
- FROM 10V UP TO 46V MOTOR SUPPLY VOLTAGE
- LOW SATURATION VOLTAGE WITH IN-TEGRATED BOOTSTRAP
- BUILT IN FAST PROTECTION DIODES
- EXTERNALLY SELECTABLE CURRENT LEVEL
- OUTPUT CURRENT LEVEL DIGITALLY OR ANALOGUE CONTROLLED
- THERMAL PROTECTION WITH SOFT IN-TERVENTION

The PBL3717A is a monolithic IC which controls and drives one phase of a bipolar stepper motor with chopper control of the phase current. Current levels may be selected in three steps by means of two logic inputs which select one of three current comparators. When both of these inputs are high the device is disabled. A separate logic input controls the direction of current flow. A monostable, programmed by an external RC network, sets the current decay time.

The power section is a full H-bridge driver with four internal clamp diodes for current recirculation. An external connection to the lower emitters is available for the insertion of a sensing resistor. Two PBL3717As and few external components form a complete stepper motor drive subsystem.

The raccomended operating ambient temperature range is from 0 to  $70^{\circ}$ C.

The PBL3717A is supplied in a 12 + 2 + 2 lead Powerdip package.



**BLOCK DIAGRAM** 





# **PIN FUNCTIONS**

| 1       OUTPUT B       Output connection (with pin 15). The output stage is a "H" bridge formed by four transistors and four diodes suitable for switching applications.         2       PULSE TIME       A parallel RC network connected to this pin sets the OFF time of the lower power transistors. The pulse generator is a monostable triggered by the rising edge of the output of the comparators (t <sub>off</sub> = 0.69 R <sub>T</sub> C <sub>T</sub> ).         3       SUPPLY VOLTAGE B       Supply voltage input for halp output stage. see also pin 14.         4       GROUND       Ground connection. With pins 5, 12 and 13 also conducts heat from die to printed circuit copper.         5       GROUND       See pin 4.         6       LOGIC SUPPLY       Supply voltage input for logic circuitry.         7       INPUT 1       This pin and pin 9 (INPUT 0) are logic inputs which select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table.         8       PHASE       This TTL-compatible logic input sets the direction of current flow through the load. A high level causes current to flow from OUTPUT A (source) to OUTPUT B (sink). A schmitt trigger on this input provides good noise immunity and a delay circuit prevents output stage short circuits during writching.         9       INPUT 0       See INPUT 1 (pin 7).         10       COMPARATOR INPUT       Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter R <sub>c</sub> C <sub>c</sub> .         11< | N° | NAME             | FUNCTION                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFF time of the lower power transistors. The pulse generator is a monostable triggered by the rising edge of the output of the comparators (t <sub>orf</sub> = 0.69 R <sub>T</sub> C <sub>T</sub> ).         3       SUPPLY VOLTAGE B       Supply voltage input for halp output stage. see also pin 14.         4       GROUND       Ground connection. With pins 5, 12 and 13 also conducts heat from die to printed circuit copper.         5       GROUND       See pin 4.         6       LOGIC SUPPLY       Supply voltage input for logic circuitry.         7       INPUT 1       This pin and pin 9 (INPUT 0) are logic inputs which select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table.         8       PHASE       This TL-compatible logic input sets the direction of current flow through the load. A high level causes current to flow from OUTPUT A (source)to OUTPUT B (sink). A schmitt trigger on this input provides good noise immunity and a delay circuit prevents output stage short circuits during switching.         9       INPUT 0       See INPUT 1 (pin 7).         10       COMPARATOR INPUT       Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter R <sub>c</sub> C <sub>c</sub> .         11       REFERENCE       A voltage applied to this pin sets the reference voltage of the three comparators, this determining the output current (also thus depending on R <sub>s</sub> and the two inputs INPUT 0 and INPUT 1).                                      | 1  | OUTPUT B         | "H" bridge formed by four transistors and four diodes                                                                                                                                                                                                             |
| see also pin 14.         4       GROUND         5       GROUND         5       GROUND         6       LOGIC SUPPLY         7       INPUT 1         7       INPUT 1         8       PHASE         7       This pin and pin 9 (INPUT 0) are logic inputs which select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table.         8       PHASE         7       INPUT 1         8       PHASE         9       INPUT 0         9       INPUT 0         10       COMPARATOR INPUT         11       REFERENCE         A voltage applied to this pin sets the reference voltage of the selected comparator. When this occurs the current decays for a time set by R <sub>T</sub> C <sub>T</sub> , toff = 0.69 R <sub>T</sub> C <sub>T</sub> .         11       REFERENCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2  | PULSE TIME       | OFF time of the lower power transistors. The pulse generator is a monostable triggered by the rising edge of                                                                                                                                                      |
| 5       GROUND       See pin 4.         6       LOGIC SUPPLY       Supply voltage input for logic circuitry.         7       INPUT 1       This pin and pin 9 (INPUT 0) are logic inputs which select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table.         8       PHASE       This TTL-compatible logic input sets the direction of current flow through the load. A high level causes current to flow from OUTPUT A (source) to OUTPUT B (sink). A schmitt trigger on this input provides good noise immunity and a delay circuit prevents output stage short circuits during switching.         9       INPUT 0       See INPUT 1 (pin 7).         10       COMPARATOR INPUT       Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter Re Ce. The lower power transistor are disabled when the sense voltage exceeds the reference voltage of the selected comparator. When this occurs the current decays for a time set by RT CT, toff = 0.69 RT CT.         11       REFERENCE       A voltage applied to this pin sets the reference voltage of the two inputs INPUT 0 and INPUT 1).                                                                                                                                                                                                                                                                                                                                                                                                         | 3  | SUPPLY VOLTAGE B |                                                                                                                                                                                                                                                                   |
| 6       LOGIC SUPPLY       Supply voltage input for logic circuitry.         7       INPUT 1       This pin and pin 9 (INPUT 0) are logic inputs which select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table.         8       PHASE       This TTL-compatible logic input sets the direction of current flow through the load. A high level causes current to flow from OUTPUT A (source) to OUTPUT B (sink). A schmitt trigger on this input provides good noise immunity and a delay circuit prevents output stage short circuits during switching.         9       INPUT 0       See INPUT 1 (pin 7).         10       COMPARATOR INPUT       Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter R <sub>c</sub> C <sub>c</sub> . The lower power transistor are disabled when the sense voltage exceeds the reference voltage of the selected comparator. When this occurs the current decays for a time set by R <sub>T</sub> C <sub>T</sub> , toff = 0.69 R <sub>T</sub> C <sub>T</sub> .         11       REFERENCE       A voltage applied to this pin sets the reference voltage of the three comparators, this determining the output current (also thus depending on R <sub>s</sub> and the two inputs INPUT 0 and INPUT 1).                                                                                                                                                                                                                                                                | 4  | GROUND           |                                                                                                                                                                                                                                                                   |
| 7       INPUT 1       This pin and pin 9 (INPUT 0) are logic inputs which select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table.         8       PHASE       This TTL-compatible logic input sets the direction of current flow through the load. A high level causes current to flow from OUTPUT A (source) to OUTPUT B (sink). A schmitt trigger on this input provides good noise immunity and a delay circuit prevents output stage short circuits during switching.         9       INPUT 0       See INPUT 1 (pin 7).         10       COMPARATOR INPUT       Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter R <sub>c</sub> C <sub>c</sub> . The lower power transistor are disabled when the sense voltage exceeds the reference voltage of the selected comparator. When this occurs the current decays for a time set by R <sub>T</sub> C <sub>T</sub> , toff = 0.69 R <sub>T</sub> C <sub>T</sub> .         11       REFERENCE       A voltage applied to this pin sets the reference voltage of the three comparators, this determining the output current (also thus depending on R <sub>s</sub> and the two inputs INPUT 0 and INPUT 1).                                                                                                                                                                                                                                                                                                                                             | 5  | GROUND           | See pin 4.                                                                                                                                                                                                                                                        |
| select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table.         8       PHASE         7       This TTL-compatible logic input sets the direction of current flow through the load. A high level causes current to flow from OUTPUT A (source) to OUTPUT B (sink). A schmitt trigger on this input provides good noise immunity and a delay circuit prevents output stage short circuits during switching.         9       INPUT 0         10       COMPARATOR INPUT         10       COMPARATOR INPUT         11       REFERENCE         A voltage applied to this pin sets the reference voltage of the three comparators, this determining the output current (also thus depending on R <sub>s</sub> and the two inputs INPUT 0) and INPUT 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6  | LOGIC SUPPLY     | Supply voltage input for logic circuitry.                                                                                                                                                                                                                         |
| 9       INPUT 0       See INPUT 1 (pin 7).         10       COMPARATOR INPUT       Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter R <sub>c</sub> C <sub>c</sub> .         The lower power transistor are disabled when the sense voltage exceeds the reference voltage of the selected comparator. When this occurs the current decays for a time set by R <sub>T</sub> C <sub>T</sub> , t <sub>off</sub> = 0.69 R <sub>T</sub> C <sub>T</sub> .         11       REFERENCE       A voltage applied to this pin sets the reference voltage of the three comparators, this determining the output current (also thus depending on R <sub>s</sub> and the two inputs INPUT 0 and INPUT 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7  | INPUT 1          | select the outputs of the three comparators to set the current level. Current also depends on the sensing resis-                                                                                                                                                  |
| 10       COMPARATOR INPUT       Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter R <sub>c</sub> C <sub>c</sub> . The lower power transistor are disabled when the sense voltage exceeds the reference voltage of the selected comparator. When this occurs the current decays for a time set by R <sub>T</sub> C <sub>T</sub> , t <sub>off</sub> = 0.69 R <sub>T</sub> C <sub>T</sub> .         11       REFERENCE       A voltage applied to this pin sets the reference voltage of the output current (also thus depending on R <sub>s</sub> and the two inputs INPUT 0 and INPUT 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8  | PHASE            | current flow through the load. A high level causes current<br>to flow from OUTPUT A (source) to OUTPUT B (sink).<br>A schmitt trigger on this input provides good noise<br>immunity and a delay circuit prevents output stage short                               |
| 11REFERENCEA voltage applied to this pin sets the reference voltage<br>of the three comparators, this determining the output<br>current (also thus depending on Rs and the two inputs<br>INPUT 0 and INPUT 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9  | INPUT 0          | See INPUT 1 (pin 7).                                                                                                                                                                                                                                              |
| of the three comparators, this determining the output current (also thus depending on $R_s$ and the two inputs INPUT 0 and INPUT 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10 | COMPARATOR INPUT | across the sense resistor is feedback to this input through the low pass filter $R_c C_c$ .<br>The lower power transistor are disabled when the sense voltage exceeds the reference voltage of the selected comparator. When this occurs the current decays for a |
| 12 GROUND See pin 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11 | REFERENCE        | of the three comparators, this determining the output current (also thus depending on $R_s$ and the two inputs                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 12 | GROUND           | See pin 4.                                                                                                                                                                                                                                                        |



# Fig. 2 - Waveforms with MA regulating (phase = 0)



**ELECTRICAL CHARACTERISTICS** (Refer to the test circuit  $V_s = 36V$ ,  $V_{ss} = 5V$ ,  $T_{amb} = 25^{\circ}C$  unless otherwise specified)

|                 | Parameter                           | Test conditions     | Min. | Typ. | Max. | Unit |
|-----------------|-------------------------------------|---------------------|------|------|------|------|
| Vs              | Supply voltage<br>(pins 3, 14)      |                     | 10   |      | 46   | v    |
| V <sub>ss</sub> | Logic supply voltage<br>(pin 6)     |                     | 4.75 |      | 5.25 | v    |
| I <sub>SS</sub> | Logic supply current (pin 6)        |                     |      | 7    | 15   | mA   |
| ۱ <sub>R</sub>  | Reference input current<br>(pin 11) | V <sub>R</sub> = 5V |      | 0.75 | 1    | mA   |

# PBL3717A

# **ELECTRICAL CHARACTERISTICS** (continued)

|                  | Parameter             | Test conditions       | Min. | Тур. | Max. | Unit                                         |
|------------------|-----------------------|-----------------------|------|------|------|----------------------------------------------|
| SINK D           | IODE-TRANSISTOR PAI   | R                     |      |      |      |                                              |
| V <sub>sat</sub> | Saturation voltage    | I <sub>M</sub> = 0.5A |      | 1.1  | 1.35 | V                                            |
|                  | (pins 1, 15)          | i <sub>M</sub> = 1A   |      | 1.6  | 2.3  | v                                            |
| ILK              | Leakage current       | V <sub>s</sub> = 46V  |      |      | 300  | μΑ                                           |
| VF               | Diode forward voltage | I <sub>M</sub> = 0.5A |      | 1.1  | 1.5  | V                                            |
|                  |                       | I <sub>M</sub> = 1A   |      | 1.4  | 2    | <u>]                                    </u> |

# APPLICATION CIRCUIT

Fig. 3 - Two phase bipolar stepper motor driver



## APPLICATION INFORMATIONS

Fig. 3 shows a typical application in which two PBL3717A control a two phase bipolar stepper motor.

#### Programming

The logic inputs  $I_0$  and  $I_1$  set at three different levels the amplitude of the current flowing in the motor winding according to the truth table of page 2. A high level on the "PHASE" logic input sets the direction of that current from output A to output B; a low level from output B to output A.

It is recommended that unused inputs are tied to pin 6 ( $V_{ss}$ ) or pin 4 (GND) as appropriate to avoid noise problem.

The current levels can be varied continuously by changing the ref. voltage on pin 11.

#### Control of the motor

The stepper motor can rotate in either directions according to the sequence of the input signals. It is possible to obtain a full step, a half step and a quarter step operation.

#### Full step operation

Both the windings of the stepper motor are energized all the time with the same current  $I_{MA} = I_{MB}$ .

 $I_0$  and  $I_1$  remain fixed at whatever torque value is required.

Calling A the condition with winding A energized in one direction and  $\overline{A}$  in the other direction, the sequence for full step rotation is:

$$A B \rightarrow \overline{A} B \rightarrow \overline{A} \overline{B} \rightarrow A \overline{B}$$
 etc.

For the rotation in the other direction the sequence must be reversed.

In the full step operation the torque is constant each step.

#### Half step operation

Power is applied alternately to one winding then

both according to the sequence:

# $A B \rightarrow B \rightarrow \overline{A} B \rightarrow \overline{A} \rightarrow \overline{A} \rightarrow \overline{A} \overrightarrow{B} \rightarrow \overline{B} \rightarrow A \overrightarrow{B} \rightarrow A \text{ etc.}$

PBL3717A

Like full step this can be done at any current level; the torque is not constant but it is lower when only one winding is energized

A coil is turned off by setting  $I_0$  and  $I_1$  both high.

#### Quarter step operation

It is preferable to realize the quarter step operation at full power otherwise the steps will be of very irregular size.

The extra quarter steps are added to the half step sequence by putting one coil on half current according to the sequence.

$$AB \rightarrow \frac{A}{2}B \rightarrow B \rightarrow \frac{\overline{A}}{2}B \rightarrow \overline{A}B \rightarrow \overline{A}\frac{B}{2} \rightarrow \overline{A}$$
 etc.

#### Motor selection

As the PBL3717A provides constant current drive, with a switching operation, care must be taken to select stepper motors with low hysteresis losses to prevent motor over heat.

#### L-C filter

To reduce EMI and chopping losses in the motor a low pass L-C filter can be inserted across the outputs of the PBL3717A as shown on the following picture.







# REGULATING PULSE WIDTH MODULATORS

- COMPLETE PWM POWER CONTROL CIRCUITRY
- UNCOMMITTED OUTPUTS FOR SINGLE-ENDED OR PUSH PULL APPLICATIONS
- LOW STANDBY CURRENT..8mA TYPICAL
- OPERATION UP TO 300 KHz
- 1% MAXIMUM TEMPERATURE VARIA-TION OF REFERENCE VOLTAGE

The SG1524, SG2524, and SG3524 incorporate on a single monolithic chip all the function required for the construction of regulating power supplies inverters or switching regulators. They can also be used as the control element for high poweroutput applications. The SG1524 family was designed for switching regulators of either polarity, transformer-coupled dc-to-dc converters, transformerless voltage doublers and polarity converter applications employing fixed-frequency, pulse-width modulation techniques. The dual alternating outputs allows either single-ended or push-pull applications. Each device includes an on-chip reference, error amplifier, programmable oscillator, pulse-steering flip-flop, two uncommitted output transistors, a high-gain comparator, and current-limiting and shut-down circuitry.



ORDERING NUMBERS: SG1524J - SG2524J - SG3524J (Ceramic) SG2524N - SG3524N (Plastic) SG2524P - SG3524P (SO-16P)

# **BLOCK DIAGRAM**





**ELECTRICAL CHARACTERISTICS** (Unless otherwise stated, these specifications apply for  $T_1 = -55^{\circ}C$  to  $+ 125^{\circ}C$  for the SG1524,  $-25^{\circ}C$  to  $+ 85^{\circ}C$  for the SG2524, and  $0^{\circ}C$  to  $+ 70^{\circ}C$  for the SG3524,  $V_{IN} = 20V$ , and f = 20KHz).

|                       | Parameter                 | Test condition                                                           |     | 524/SC<br>Typ. | 2524<br>Max, |     | SG352<br>  Typ. |     | Unit  |
|-----------------------|---------------------------|--------------------------------------------------------------------------|-----|----------------|--------------|-----|-----------------|-----|-------|
| REFERE                | NCE SECTION               |                                                                          |     |                |              |     |                 |     |       |
| VREF                  | Output Voltage            |                                                                          | 4.8 | 5              | 5.2          | 4.6 | 5               | 5.4 | V     |
|                       | Line Regulation           | V <sub>IN</sub> = 8 to 40V                                               |     | 10             | 20           |     | 10              | 30  | mV    |
|                       | Load Regulation           | $I_{\rm L} = 0$ to 20mA                                                  |     | 20             | 50           |     | 20              | 50  | mV    |
|                       | Ripple Rejection          | f = 120Hz, T <sub>i</sub> = 25°C                                         |     | 66             |              |     | 66              |     | dB    |
|                       | Short Circuit Curr, Limit | $V_{REF} = 0, T_i = 25^{\circ}C$                                         |     | 100            |              |     | 100             |     | mA    |
| ΔV <sub>REF</sub> /Δ΄ | T Temp. Stability         | Over Operating Temp. Range                                               |     | 0.3            | 1            |     | 0.3             | 1   | %     |
| ∆V <sub>REF</sub>     | Long Term Stability       | T <sub>j</sub> = 25°C, t = 1000 Hrs.                                     |     | 20             |              |     | 20              |     | mV    |
| OSCILLA               | TOR SECTION               | <b>.</b>                                                                 | •   |                |              |     |                 |     |       |
| fMAX                  | Maximum Frequency         | $C_{T} = 0.001 \mu F, R_{T} = 2k\Omega$                                  |     | 300            |              |     | 300             |     | kHz   |
|                       | Initial Accuracy          | R <sub>T</sub> and C <sub>T</sub> Constant                               |     | 5              |              |     | 5               |     | %     |
|                       | Voltage Stability         | $V_{IN} = 8 \text{ to } 40V, T_j = 25^{\circ}C$                          |     |                | 1            |     |                 | 1   | %     |
| $\Delta f/\Delta T$   | Temperature Stability     | Over Operating Temp. Range                                               |     |                | 2            |     |                 | 2   | %     |
|                       | Output Amplitude          | Pin 3, T <sub>j</sub> = 25°C                                             |     | 3.5            |              |     | 3.5             |     | V     |
|                       | Output Pulse Width        | $C_{T} = 0.01 \mu F, T_{j} = 25^{\circ} C$                               |     | 0.5            |              |     | 0.5             |     | μs    |
| ERROR /               | AMPLIFIER SECTION         |                                                                          |     |                |              |     |                 |     |       |
| Vos                   | Input Offset Voltage      | V <sub>CM</sub> = 2.5V                                                   |     | 0.5            | 5            |     | 2               | 10  | mV    |
| ۱ <sub>b</sub>        | Input Bias Current        | V <sub>CM</sub> = 2,5V                                                   |     | 2              | 10           |     | 2               | 10  | μA    |
| Gv                    | Open Loop Volt. Gain      |                                                                          | 72  | 80             |              | 60  | 80              |     | dB    |
| CMV                   | Common Mode Volt.         | T <sub>j</sub> = 25°C                                                    | 1.8 |                | 3.4          | 1.8 |                 | 3.4 | V     |
| CMR                   | Comm. Mode Rejec.         | T <sub>j</sub> = 25°C                                                    |     | 70             |              |     | 70              |     | dB    |
| В                     | Small Signal Bandwidth    | $A_v = 0 dB$ , $T_j = 25^{\circ} C$                                      |     | 3              |              |     | 3               |     | MHz   |
| Vo                    | Output Voltage            | T <sub>j</sub> = 25°C                                                    | 0.5 |                | 3.8          | 0.5 |                 | 3.8 | V     |
| COMPAR                | ATOR SECTION              |                                                                          |     |                |              |     |                 |     |       |
|                       | Duty-Cycle                | % Each Output On                                                         | 0   |                | 45           | 0   |                 | 45  | %     |
| VIT                   | Input Threshold           | Zero Duty-Cycle                                                          |     | 1              |              |     | 1               |     | v     |
| VIT                   | Input Threshold           | Maximum Duty-Cycle                                                       |     | 3.5            |              |     | 3.5             |     | v     |
| lb                    | Input Bias Current        |                                                                          |     | 1              |              |     | 1               |     | μA    |
| CURREN                | T LIMITING SECTION        |                                                                          |     |                |              |     |                 |     |       |
|                       | Sense Voltage             | Pin 9 = 2V with Error Amplifier<br>Set for Max. Out, $T_j = 25^{\circ}C$ | 190 | 200            | 210          | 180 | 200             | 220 | mV    |
|                       | Sense Voltage T.C.        |                                                                          |     | 0.2            |              |     | 0.2             |     | mV/°C |
| CMV                   | Common Mode Volt.         |                                                                          | -1  |                | +1           | -1  |                 | +1  | V     |
| OUTPUT                | SECTION (Each Output)     | 1                                                                        |     |                |              |     |                 |     |       |
|                       | Collector-Emitter Volt.   |                                                                          | 40  |                |              | 40  |                 |     | V     |
|                       | Collector Leackage Cur.   | V <sub>CE</sub> = 40V                                                    |     | 0.1            | 50           |     | 0.1             | 50  | μA    |
|                       | Saturation Voltage        | I <sub>c</sub> = 50mA                                                    |     | 1              | 2            |     | 1               | 2   | v     |
|                       | Emitter Out. Voltage      | V <sub>IN</sub> = 20V                                                    | 17  | 18             |              | 17  | 18              |     | V     |
| t <sub>r</sub>        | Rise Time                 | R <sub>c</sub> = 2KΩ , T <sub>j</sub> = 25°C                             |     | 0.2            |              |     | 0.2             |     | μs    |
| t <sub>f</sub>        | Fall time                 | R <sub>c</sub> = 2KΩ, T <sub>j</sub> = 25°C                              | 1   | 0.1            |              |     | 0.1             |     | μs    |
| 1 <sub>q</sub> *      | Total Standby Curr.       | V <sub>IN</sub> = 40V                                                    | 1   | 8              | 10           |     | 8               | 10  | l mA  |

(\*) Excluding oscillator charging current, error and current limit dividers, and with outputs open.



outputs may be applied in a push-pull configuration in which their frequency is half that of the base oscillator, or paralleled for single-ended applications in which the frequency is equal to that of the oscillator. The output of the error amplifier shares a common input to the comparator with the current limiting and shutdown circuitry and can be overridden by signals from either of these inputs. This common point is also available externally and may be employed to control the gain of, or to compensate, the error amplifier, or to provide additional control to the regulator.

#### **RECOMMENDED OPERATING CONDITIONS**

| Supply voltage V <sub>IN</sub>   | 8 to 40      | V       |
|----------------------------------|--------------|---------|
| Reference Output Current         | 0 to 20      | mΑ      |
| Current through $C_T$ Terminal   | -0.03 to -2  | mΑ      |
| Timing Resistor, $R_T$           | 1.8 to 100   | KΩ      |
| Timing Capacitor, C <sub>T</sub> | 0.001 to 0.1 | $\mu$ F |

#### TYPICAL APPLICATIONS DATA

#### Oscillator

The oscillator controls the frequency of the SG1524 and is programmed by  $R_T$  and  $C_T$  according to the approximate formula:

$$f ~\simeq~ \frac{1.18}{R_{T}~C_{T}} \label{eq:f_relation}$$
  $R_{T}$  is in  $K\Omega$ 

where

 $C_T$  is in  $\mu F$ 

f is in KHz

Pratical values of C<sub>T</sub> fall between 0.001 and 0.1 $\mu$ F. Pratical values of R<sub>T</sub> fall between 1.8 and 100K $\Omega$ . This results in a frequency range typically from 120Hz to 500KHz.

Fig. 7 - Push-pull transformer-coupled circuit.

#### Blanking

The output pulse of the oscillator is used as a blanking pulse at the output. This pulse width is controlled by the value of  $C_T$ . If small values of  $C_T$  are required for frequency control, the oscillator output pulse width may still be increased by applying a shunt capacitance of up to 100pF from pin 3 to ground. If still greater dead-time is required, it should be accomplished by limiting the maximum duty cycle by clamping the output of the error amplifier. This can easily be done with the circuit below:





#### Synchronous Operation

When an external clock is desired, a clock pulse of approximately 3V can be applied directly to the oscillator output terminal. The impedance to ground at this point is approximately  $2K\Omega$ . In this configuration  $R_T$   $C_T$  must be selected for a clock period slightly greater than that of the external clock.

If two more SG1524 regulators are to be operated synchronously, all oscillator output terminals should be tied together, all  $C_T$  terminals connected to a single timing capacitor, and the timing resistor connected to a single  $R_T$  terminal. The other  $R_T$  terminals can be left open or shorted to  $V_{REF}$ . Minimum lead lengths should be used between the  $C_T$  terminals.







# **REGULATING PULSE WIDTH MODULATORS**

- 8 to 35V OPERATION
- 5.1V REFERENCE TRIMMED TO ± 1%
- 100Hz to 500KHz OSCILLATOR RANGE
- SEPARATE OSCILLATOR SYNC TER-MINAL
- ADJUSTABLE DEADTIME CONTROL
- INTERNAL SOFT-START
- PULSE-BY-PULSE SHUTDOWN
- INPUT UNDERVOLTAGE LOCKOUT WITH HYSTERESIS
- LATCHING PWM TO PREVENT MULTIPLE PULSES
- DUAL SOURCE/SINK OUTPUT DRIVERS

The SG1525A/1527A series of pulse width modulator integrated circuits are designed to offer improved performance and lowered external parts count when used in designing all types of switching power supplies. The on-chip + 5.1V reference is trimmed to  $\pm 1\%$  and the input common-mode range of the error amplifier includes the reference voltage eliminating external resistors. A sync input to the oscillator allows multiple units to be slaved or a single unit to be synchronized to an external system clock. A single resistor between the C<sub>T</sub> and the discharge terminals provide a wide range of dead time adjustment. These devices also feature built-in soft-start circuitry with only an external timing capacitor required.

A shutdown terminal controls both the soft-start circuity and the output stages, providing instantaneous turn off through the PWM latch with pulsed shutdown, as well as soft-start recycle with longer shutdown commands. These functions are also controlled by an undervoltage lockout which keeps the outputs off and the softstart capacitor discharged for sub-normal input voltages, this lockout circuitry includes approximately 500mV of hysteresis for jitter-free operation. Another feature of these PWM circuits is a latch following the comparator. Once a PWN pulses has been terminated for any reason, the outputs will remain off for the duration of the period. The latch is reset with each clock pulse. The output stages are totem-pole designs capable of sourcing or sinking in excess of 200mA. The SG1525A output stage features NOR logic, giving a LOW output for an OFF state. The SG1527A utilizes OR logic which results in a HIGH output level when OFF.



# CONNECTION DIAGRAM AND ORDERING NUMBERS

(top view)

| INV. INPUT   | ,<br>, | 16     | VREF           |
|--------------|--------|--------|----------------|
| N.I.INPUT    | 2      | 15     | +V;            |
| SYNC         | 3      | 14     | OUTPUT B       |
| OSC. OUTPUT  | 4      | 13     | ۷ <sub>c</sub> |
| CŢ           | 5      | . 12   | GROUND         |
| RT           | 6      | 11     | OUTPUT A       |
| DISCHARGE    | 7      | 10     | SHUTDOWN       |
| SOFT - START | 8      | 9 P    | COMP           |
|              | L      | 5-6414 |                |

| Туре    | Plastic DIP | Ceramic DIP | SO-16P   |
|---------|-------------|-------------|----------|
| SG1525A | -           | SG1525AJ    | -        |
| SG1527A | -           | SG1527AJ    | -        |
| SG2525A | SG2525AN    | SG2525AJ    | SG2525AP |
| SG2527A | SG2527AN    | SG2527AJ    | SG2527AP |
| SG3525A | SG3525AN    | SG3525AJ    | SG3525AP |
| SG3527A | SG3527AN    | SG3527AJ    | SG3527AP |



**ELECTRICAL CHARACTERISTICS** ( $V_i = 20V$ , and over operating temperature, unless otherwise specified)

| Parameter | Test conditions | SG 15<br>SG 15 |      |      |      | G 3525<br>G 3527 |      | Unit |
|-----------|-----------------|----------------|------|------|------|------------------|------|------|
|           |                 | Min.           | Тур. | Max. | Min. | Тур.             | Max. |      |

#### **REFERENCE SECTION**

| VREF                          | Output voltage            | T <sub>j</sub> = 25°C                      | 5.05 | 5.1 | 5.15 | 5    | 5.1 | 5.2  | v     |
|-------------------------------|---------------------------|--------------------------------------------|------|-----|------|------|-----|------|-------|
| ∆V <sub>REF</sub>             | Line regulation           | V <sub>i</sub> = 8 to 35V                  |      | 10  | 20   |      | 10  | 20   | mV    |
| ∆V <sub>REF</sub>             | Load regulation           | 1 <sub>L</sub> = 0 to 20 mA                |      | 20  | 50   |      | 20  | 50   | mV    |
| $\Delta V_{REF} / \Delta T^*$ | Temp. stability           | Over operating range                       |      | 20  | 50   |      | 20  | 50   | mV    |
| *                             | Total output<br>variation | Line, load and temperature                 | 5    |     | 5.2  | 4.95 |     | 5.25 | v     |
|                               | Short circuit<br>current  | V <sub>REF</sub> = 0 T <sub>j</sub> = 25°C |      | 80  | 100  |      | 80  | 100  | mA    |
| *                             | Output noise<br>voltage   | 10Hz≤f≤10kHz,Tj=25°C                       |      | 40  | 200  |      | 40  | 200  | μVrms |
| ∆V <sub>REF</sub> *           | Long term stability       | T <sub>j</sub> = 125°C, 1000 hrs           |      | 20  | 50   |      | 20  | 50   | mV    |

#### **OSCILLATOR SECTION\*\***

| *,•              | Initial accuracy   | T <sub>j</sub> = 25°C                           |     | ± 2   | ± 6 |     | ± 2 | ± 6 | %   |
|------------------|--------------------|-------------------------------------------------|-----|-------|-----|-----|-----|-----|-----|
| *,•              | Voltage stability  | V <sub>i</sub> = 8 to 35V                       |     | ± 0.3 | ± 1 |     | ± 1 | ± 2 | %   |
| ∆ f/∆T*          | Temp. stability    | Over operating range                            |     | ± 3   | ± 6 |     | ± 3 | ± 6 | %   |
| <sup>f</sup> MIN | Minim. frequency   | R <sub>T</sub> = 200 KΩ C <sub>T</sub> = 0.1 μF |     |       | 120 |     |     | 120 | Hz  |
| fmax             | Maxim, frequency   | R <sub>T</sub> = 2 KΩ C <sub>T</sub> = 470 pF   | 400 |       |     | 400 |     |     | KHz |
|                  | Current mirror     | I <sub>RT</sub> = 2 mA                          | 1.7 | 2     | 2.2 | 1.7 | 2   | 2.2 | mA  |
| *,•              | Clock amplitude    |                                                 | 3   | 3.5   |     | 3   | 3.5 |     | v   |
| *,•              | Clock width        | T <sub>j</sub> = 25°C                           | 0.3 | 0.5   | 1   | 0.3 | 0.5 | 1   | μs  |
|                  | Sync threshold     |                                                 | 1.2 | 2     | 2.8 | 1.2 | 2   | 2.8 | v   |
|                  | Sync input current | Sync voltage = 3.5V                             |     | 1     | 2.5 |     | 1   | 2.5 | mA  |

## ERROR AMPLIFIER SECTION ( $V_{CM} = 5.1V$ )

| Vos | Input offset voltage |  | 0.5 | 5 | 2 | 10 | mV |  |
|-----|----------------------|--|-----|---|---|----|----|--|
|     |                      |  |     |   |   |    |    |  |



# ELECTRICAL CHARACTERISTICS (continued)

| Parameter | Test conditions | SG 15<br>SG 15 |      |      |      | G 35 25<br>G 35 27 |      | Unit |
|-----------|-----------------|----------------|------|------|------|--------------------|------|------|
|           | ·               | Min.           | Тур. | Max. | Min. | Typ.               | Max. |      |

## OUTPUT DRIVERS (Each output) ( $V_{C} = 20V$ )

|                  | Output low level         | I <sub>sink</sub> = 20 mA                    |    | 0.2 | 0.4 |    | 0.2 | 0.4 | v  |
|------------------|--------------------------|----------------------------------------------|----|-----|-----|----|-----|-----|----|
|                  |                          | I <sub>sink</sub> = 100 mA                   |    | 1   | 2   |    | 1   | 2   | v  |
|                  | Output high level        | I <sub>source</sub> = 20 mA                  | 18 | 19  |     | 18 | 19  |     | v  |
|                  |                          | I <sub>source</sub> = 100 mA                 | 17 | 18  |     | 17 | 18  |     | V  |
|                  | Under-voltage<br>lockout | $V_{comp}$ and $V_{ss}$ = high               | 6  | 7   | 8   | 6  | 7   | 8   | v  |
| ۱ <sub>C</sub>   | Collector leakage        | V <sub>C</sub> = 35V                         |    |     | 200 |    |     | 200 | μA |
| t <sub>r</sub> * | Rise time                | $C_{L} = 1 \text{ nF},  T_{j} = 25^{\circ}C$ |    | 100 | 600 |    | 100 | 600 | ns |
| t <sub>f</sub> * | Fall time                | $C_{L} = 1 \text{ nF},  T_{j} = 25^{\circ}C$ |    | 50  | 300 |    | 50  | 300 | ns |

#### TOTAL STANDBY CURRENT

| I <sub>s</sub> Supply current V <sub>i</sub> = 35V |  | 14 | 20 |  | 14 | 20 | mA |  |
|----------------------------------------------------|--|----|----|--|----|----|----|--|
|----------------------------------------------------|--|----|----|--|----|----|----|--|

\* These parameters, although guaranteed over the recommended operating conditions, are not 100% tested in production.

- Tested at  $f_{osc}$  = 40 KHz (R<sub>T</sub> = 3.6 K $\Omega$ , C<sub>T</sub> = 0.1  $\mu$ F, R<sub>D</sub> = 0 $\Omega$ ). Approximate oscillator frequency is defined by:  $f = \frac{1}{(1 - 1)^2 (1 - 1)^2}$ 
  - C<sub>T</sub> (0.7 R<sub>T</sub> + 3 R<sub>D</sub>)
- DC transconductance  $(g_M)$  relates to DC open-loop voltage gain  $(G_v)$  according to the following equation:  $G_v = g_M R_L$ where  $R_L$  is the resistance from pin 9 to ground. The minimum  $g_M$  specification is used to calculate minimum  $G_v$ when the error amplifier output is loaded.

#### **RECOMMENDED OPERATING CONDITIONS (●)**

| Input voltage (V <sub>i</sub> )            | 8 to 35 V          |
|--------------------------------------------|--------------------|
| Collector supply voltage (V <sub>C</sub> ) | 4.5 to 35 V        |
| Sink/source load current (steady state)    | 0 to 100 mA        |
| Sink/source load current (peak)            | 0 to 400 mA        |
| Reference load current                     | 0 to 20 mA         |
| Oscillator frequency range                 | 100 Hz to 400 KHz  |
| Oscillator timing resistor                 | 2 KΩ to 150 KΩ     |
| Oscillator timing capacitor                | 0.001 μF to 0.1 μF |
| Dead time resistor range                   | 0 to 500 Ω         |
|                                            |                    |

(•) Range over which the device is functional and parameter limits are guaranteed.





Fig. 4 - Error amplifier voltage gain and phase vs.

G -5144/1

PHASE

90

DPEN

- 180'

-270

1(Hz)

V; = 20V

frequency

(dB

40 30K 0

20

0

80 RL=00

60 <u>300KΩ</u>

100KD

100

١ĸ

egin to limit the

10K 100K 1M





Fig. 5 - SG1525A error amplifier



# PRINCIPLES OF OPERATION

#### SHUTDOWN OPTIONS (See Block Diagram)

Since both the compensation and soft-start terminals (Pins 9 and 8) have current source pull-ups, either can readily accept a pull-down signal which only has to sink a maximum of 100  $\mu$ A to turn off the outputs. This is subject to the added requirement of discharging whatever external capacitance may be attached to these pins.

An alternate approach is the use of the shutdown circuitry of Pin 10 which has been improved to enhance the available shutdown options. Activating this circuit by applying a positive signal on Pin 10 performs two functions: the PWM latch is immediately set providing the fastest turn-off signal to the outputs; and a 150  $\mu$ A current sink begins to discharge the external soft-start capacitor. If the shutdown command is short, the PWM signal is terminated without significant discharge of the soft-start capacitor, thus, allowing, for example, a convenient implementation of pulse-by-pulse current limiting. Holding Pin 10 high for a longer duration, however, will ultimately discharge this external capacitor, recycling slow turn-on upon release.

Pin 10 should not be left floating as noise pickup could conceivably interrupt normal operation.



Fig. 8







For single-ended supplies, the driver outputs are grounded. The  $V_c$  terminal is switched to ground by the totem-pole source transistors on alternate oscillator cycles.

In conventional push-pull bipolar designs, forward base drive is controlled by  $R_1-R_3$ . Rapid turn-off times for the power devices are achieved with speed-up capacitors  $C_1$  and  $C_2$ .

Fig. 9



Fig. 10



The low source impedance of the output drivers provides rapid charging of Power Mos input capacitance while minimizing external components. Low power transformers can be driven directly by the SG1525A. Automatic reset occurs during dead time, when both ends of the primary winding are switched to ground.





# SWITCH-MODE POWER SUPPLY CONTROLLER

- LOW START-UP CURRENT
- DIRECT CONTROL OF SWITCHING TRANSISTOR
- COLLECTOR CURRENT PROPORTIONAL TO BASE-CURRENT INPUT
- REVERSE-GOING LINEAR OVERLOAD CHARACTERISTIC CURVE.

The TDA4601 is a monolithic integrated circuit designed to regulate and control the switching transistor of a switching power supply.

Because of its wide operational range and high

voltage stability even at high load changes: this IC can be used not only in TV receivers and video recorders but also in power supplies in Hi-Fi sets and active speakers.





### **BLOCK DIAGRAM**

# **ELECTRICAL CHARACTERISTICS** $(T_{amb} = 25^{\circ}C)$

|                | Parameter                           | Test Conditions | Min. | Тур. | Max. | Unit |
|----------------|-------------------------------------|-----------------|------|------|------|------|
| V <sub>9</sub> | Operating supply voltage .<br>range |                 | 7.8  |      | 18   | v    |

Start condition (according to test circuit of fig. 1)

| اوا            | Supply current $(V_1 \text{ not yet switched on})$ | $V_9 = 2V$<br>$V_9 = 5V$<br>$V_9 = 10V$ |    | 1.5<br>2.4 | 0.5<br>2.0<br>3.2 | mA<br>mA<br>mA |
|----------------|----------------------------------------------------|-----------------------------------------|----|------------|-------------------|----------------|
| V <sub>9</sub> | Switch threshold (V $_1$ )                         |                                         | 11 | 11.8       | 12.3              | v              |

# Normal operation (V<sub>9</sub> = 10V, V<sub>cont</sub> = -10V, V<sub>clock</sub> = $\pm 0.5V$ , f = 20KHz, duty cycle 1:2 after switch on)

| 19               | Supply current                         | V <sub>cont</sub> = -10V<br>V <sub>cont</sub> = 0V | 110<br>50 | 135<br>75        | 160<br>100 | mA<br>mA |
|------------------|----------------------------------------|----------------------------------------------------|-----------|------------------|------------|----------|
| V <sub>ref</sub> | Voltage reference at pin 1             | i <sub>1</sub> < 0.1 mA<br>i <sub>1</sub> = 5 mA   | 4         | 4.2<br>4.2       | 4.5<br>4.4 | v<br>v   |
| V <sub>3</sub>   | Control voltage                        | V <sub>cont</sub> = 0V                             | 2.3       | 2.6              | 2.9        | v        |
| V <sub>4</sub>   | Collector current simulation voltage   | V <sub>cont</sub> = 0V (see Note 1)                | 1.8       | 2.2              | 2.5        | v        |
| ۵V4              | Collector current simulation voltage   | V <sub>cont</sub> = 0V to -10V<br>(see note 1)     | 0.3       | 0.4              | 0.5        | v        |
| V <sub>5</sub>   | External protection threshold          |                                                    | 6         | 7                | 8          | V        |
| V <sub>7</sub>   | Pin 7 output voltage                   | V <sub>cont</sub> = 0V (see note 1)                | 2.7       | 3.3              | 4.0        | v        |
| V <sub>8</sub>   | Pin 8 output voltage                   | V <sub>cont</sub> = 0V (see note 1)                | 2.7       | 3.4              | 4.0        | v        |
| V <sub>8</sub>   | Pin 8 output voltage<br>change         | V <sub>cont</sub> 0V to -10V<br>(see note 1)       | 1.6       | 2                | 2.4        | V        |
| V <sub>2</sub>   | Feedback voltage                       | (see note 1)                                       |           | 0.2              |            | v        |
| T <sub>K1</sub>  | Reference voltage temperature coeffic. |                                                    |           | 10 <sup>-3</sup> |            | 1/K      |

# Protection operation (V\_9 = 10V; V\_{cont} = -10V; V\_{clock} = $\pm$ 0,5V; f = 20KHz; duty cycle 1 : 2)

| اوا            | Supply current     | V <sub>5</sub> ≤ 1.8V | 14  | 22  | 28  | mA |
|----------------|--------------------|-----------------------|-----|-----|-----|----|
| V <sub>7</sub> | Switch-off voltage | V <sub>5</sub> ≤ 1.8V | 1.3 | 1.5 | 1.8 | v  |
| V <sub>4</sub> |                    |                       | 1.8 | 2.1 | 2.5 | v  |

220V ac 4.7nF B250/ 4.7 18 17 16 15 14 13 12 11 10 2.70 C254 TDA4601 1N4007 5 7 9 2 6 8 L -10-200 22pF 0.680 100 220 µF(3) 100µF6 kΩ 10k<u>Ω/3</u>W l.2kſ MAINS SEPARATION 1.5 A F/25VµF/ 1 10 270kΩ<sup>kΩ</sup> 10 12 kΩ 1 00 10nF(1) μF/16V 1 1N4007-Т 10kn(2) 1 1µF 35V **27Ω** BY258/200 ł -01 **BY295/450** 8.2 nF 6 )BU508 \_100r ł 2.2 nF 97 15 13 11 AZV 2 61-IC 16 12 6 4 270 270 270 270 рF ТВү258/ 600 pF pF BY258/600 BY258 600 BY258/600 470 470 470 70 56 56 ۰E μF μF μF k kΩ () 18V С C 2000 250 1500 100N <u>S1</u> **S1** = = - -=== 470A 120<u>0</u> -11 **S**1 33U 1.5 kΩ 6.8 KΩ 56N **S**3 S2 Ò Ò ٧<sub>3</sub> v<sub>4</sub> v<sub>2</sub> ٧ı

**TDA4601** 

5-7901/2

Fig. 2 - Test and application circuit

1) C limits the max. collector current of BU508 at overshooting the permissible output power.

2) Adjustment of secondary voltage.

3) Must be discharged before IC change.







**TDA4601** 



TDA7272

ADVANCE DATA

# HIGH PERFORMANCE MOTOR SPEED REGULATOR

- TACHIMETRIC SPEED REGULATION WITH NO NEED FOR AN EXTERNAL SPEED PICK-UP
- V/I SUPPLEMENTARY PREREGULATION
- DIGITAL CONTROL OF DIRECTION AND MOTOR STOP
- SEPARATE SPEED ADJUSTMENT
- 5V TO 18V OPERATING SUPPLY VOLTAGE
- 1A PEAK OUTPUT CURRENT
- OUTPUT CLAMP DIODES INCLUDED
- SHORT CIRCUIT CURRENT PROTECTION
- THERMAL SHUT DOWN WITH HYS-TERESIS
- DUMP PROTECTION (40V)

TDA7272 is an high performance motor speed controller for small power DC motors as used in cassette players.

Using the motor as a digital tachogenerator itself the performance of true tacho controlled systems is reached.

A dual loop control circuit provides long term stability and fast settling behaviour.





#### **BLOCK DIAGRAM**



# TEST CIRCUIT



**ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ ;  $V_{s} = 13.5V$  unless otherwise specified)

|                | Parameter                | Test Conditions | Min. | Тур. | Max. | Unit |
|----------------|--------------------------|-----------------|------|------|------|------|
| ٧ <sub>S</sub> | Operating supply voltage |                 | 5    |      | 18   | v    |
| ۱ <sub>S</sub> | Supply current           | No load         |      | 5    | 12   | mA   |

### OUTPUT STAGE

| Io                    | Output current pulse      |                        | 1   |     |     | A  |
|-----------------------|---------------------------|------------------------|-----|-----|-----|----|
| Io                    | Output current continuous |                        | 250 |     |     | mA |
| V <sub>10-9, 12</sub> | Voltage drop              | I <sub>O</sub> = 250mA |     | 1.2 | 1.5 | v  |
| V <sub>11-9, 12</sub> | Voltage drop              | l <sub>O</sub> = 250mA |     | 1.7 | 2   | v  |



### OPERATING PRINCIPLE

The TDA7272 novel applied solution is based on a tachometer control system without using such extra tachometer system. The information of the actual motor speed is extracted from the motor itself. A DC motor with an odd number of poles generates a motor current which contains a fixed number of discontinuitues within each rotation. (6 for the 3 pole motor example on Fig. 1)

Deriving this inherent speed information from the motor current, it can be used as a replacement of a low resolution AC tachometer system. Because the settling time of the control loop is limited on principle by the resolution in time of the tachometer, this control principle offers a poor reaction time for motors with a low number of poles. The realized circuit is extended by a second feed forward loop in order to improve such system by a fast auxiliary control path.

This additional path senses the mean output current and varies the output voltage according to the voltage drop across the inner motor resistance. Apart from a current averaging filter, there is no delay in such loop and a fast settling behaviour is reached in addition to the long term speed motor accuracy.

Fig. 1 – Equivalent of a 3 pole DC motor (a) and typical motor current waveform (b)



### BLOCK DESCRIPTION

The principle structure of the element is shown in Fig. 2. As to be seen, the motor speed information is derived from the motor current sense drop across the resistor  $R_S$ ; capacitor CD together with the input impedance of  $500\Omega$  at pin 1 realizes a high pass filter.

This pin is internally biased at 25mV, each negative zero transition switches the input comparator. A 10mV hysteresis improves the noise immunity.

The trigger circuit is followed by an internal delay time differentiator.

Thus, the system becomes widely independent of the applied waveform at pin 1, the differentiator triggers a monostable circuit which provides a constant current duration. Both, output current magnitude and duration T, are adjustable by external elements CT and RT.

The monostable is retriggerable; this function prevents the system from fault stabilization at higher harmonics of the nominal frequency. The speed programming current is generated by two separate external adjustable current sources. A corresponding digital input signal enables each current source for left or right rotation direction. Resistor RP1 and RP2 define the speed, the logical inputs are at pin 18 and 19.

At the inverting input (pin 14) of the main amplifier the reference current is compared with the pulsed monostable output current.

For the correct motor speed, the reference current matches the mean value of the pulsed monostable current. In this condition the charge of the feedback capacitor becomes constant.



# PIN FUNCTION AND APPLICATION INFORMATION

#### Pin 1

Fig. 3

Trigger input. Receives a proper voltage which contains the information of the motor speed. The waveform can be derived directly by the motor current (Fig. 3). The external resistor generates a proper voltage drop. Together with the input resistance at pin 1 [ $R_{IN}$  (1) = 500 $\Omega$ ] the external capacitor  $C_D$  realize a high pass filter which differentiates the commutation spikes of the motor current. The trigger level is OV.





The biasing of the pin 1 is 25mV with a hysteresis of 10mV. So the sensing resistance must be chosen high enough in order to obtain a negative spike of the least 30mV on pin 1, also with minimum variation of motor current:

$$R_s \ge \frac{30 \text{mV}}{\Delta I_{\text{MOT}} \text{min.}}$$

Such value can be too much high for the preregulation stage V-I and it could be necessary to split them into 2 series resistors  $R_5 = R_{51} + R_{52}$ (see fig. 4) as explained on pin 8 section.





The information can be taken also from an external tachogenerator. Fig. 5 shows various sources connections:

the input signal mustn't be lower than -0.7V.





The low pass filter  $R_L$ ,  $C_L$  must be calculated in order to reduce the ripple of the motor commutation at least 20dB. Another example of possible pins 10-8 connections is showed on Fig. 9. A choke can be used in order to reduce the radiation.

Fig. 9



#### Pin 9

Output motor left. The four power transistors are realized as darlington structures. The arrangement is controlled by the logic status at pins 18 and 19.

As before explained (see block description), in the normal left or right mode one of the lower darlington becomes saturated whereas the other remains open. The upper half of the bridge operates in the linear mode.

In stop condition both upper bridge darlingtons are off and both lower are on. In the high output impedance state the bridge is switched completely off.

Connecting the motor between pins 9 and 12 both left or right rotation can be obtained. If only one rotation sense is used the motor can be connected at only one output, by using only the upper bridge half. Two motors can be connected each at the each output: in such case they will work alternatively (See Application Section).

The internal diodes, together with the collector substrate diodes, protect the output from inductive voltage spikes during the transition phase.



### Pin 10

Common sense output. From this pin the output current of the bridge configuration (motor current) is fed into  $R_s$  external resistor in order to generate a proper voltage drop.

The drop is supplied into pin 1 for tachometric control and into pin 8 for V/I control (See pin 1 and pin 8 sections).

#### Pin 11

Supply voltage.

#### Pin 12

Output motor right. (See pin 9 section)

#### Pin 13

Output main amplifier. The voltage on this pin results from the tachometric speed control and feeds the output stage.

The value of the capacitor  $C_F$  (Fig. 4), connected from pins 13 and 14, must be chosen low enough in order to obtain a short reaction time of the tachometric loop, and high enough in order to reduce the output ripple.

A compromise is reached when the ripple voltage (peak-to-peak)  $V_{ROP}$  is equal to 0.1  $V_{MOTOR}$ :

$$C_{F} = 2.3 \frac{C_{T}}{V_{RIP}} (1 - \frac{R_{T}}{R_{P}})$$

with 
$$V_{RIP} = \frac{V_{FEM} + I_{MOT} \cdot R_{MOT}}{10}$$
 and







#### Pin 14

Inverting input of main amplifier. In this pin the current reference programmed at pins 20, 17 is compared with the current from the monostable (stream of rectangular pulses).

In steady-state condition (constant motor speed) the values are equal and the capacitor  $C_{\text{F}}$  voltage is constant.

This means for the speed n (min -1):

$$n = \frac{10.435}{C_T m R_P}$$

where "m" is the number of collector segments. (poles)

The non inverting input of the main amplifier is internally connected to a reference voltage (2.3V).

#### Pin 15

Ground.

### Pin 16

Ground.

#### Pin 17

Left speed adjustment. The voltage at this pin is fixed to a reference value of 0.8V. A resistor from this pin and ground (Fig. 14) fixes the reference current which will be compared with the medium output current of the monostable in order to fix the speed of the motor at the programmed value. The correct value of  $R_p$  would be:

$$R_{P} = \frac{10.435}{C_{T} \cdot m \cdot n} = \begin{array}{c} n = \text{ motor speed, (min -1)} \\ m = \text{ poles number} \end{array}$$



















**TDA7272** 

#### Fig. 21 - Tacho only speed regulation

Fig. 22 - One direction reg. of one motor, or alternatively of two motors





TDA7272

Fig. 26 - In connection with a presettable counter and I/O peripheral the TDA7272 controls the speed through a D/A converter

5-9491







# DUAL MOTOR DRIVER

- HIGH OUTPUT CURRENT, EACH CHAN-NEL UP TO 1A
- WIDE SUPPLY VOLTAGE RANGE, 4V UP TO 28V
- SHORT CIRCUIT PROTECTION
- SAFE OPERATING AREA CURRENT LIMITING
- TEMPERATURE SHUT DOWN WITH HYS-TERESIS
- HIGH INPUT IMPEDANCE
- GROUND COMPATIBLE INPUT

The TDA8115 is a monolithic integrated circuit

which realizes two independent programmable current sources. The device is well suited for motor driving applications such as reel motors in video recorders. A wide supply voltage range permits battery operation.



#### **ORDERING NUMBER: TDA8115**







# **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ , unless otherwise specified)

|                  | Parameter                                                            | Test Conditions         | Min. | Тур.       | Max.              | Unit   |
|------------------|----------------------------------------------------------------------|-------------------------|------|------------|-------------------|--------|
| vs               | Supply voltage                                                       |                         | 4    |            | 23                | v      |
| IQ               | Quiescent current                                                    |                         |      | 2          | 5                 | mA     |
| I <sub>O</sub>   | Output current range                                                 |                         |      |            | 1                 | А      |
| VIR              | Input voltage range                                                  |                         | 0    |            | V <sub>S</sub> -3 | v      |
| V <sub>OS</sub>  | Positive input offset for current starting point                     |                         | 50   | 60         | 80                | mV     |
|                  | Thermal shut down                                                    |                         |      | 150        |                   | °C     |
|                  | Hysteresis                                                           |                         |      | 20         |                   | °C     |
| ۱L               | Output current limit<br>V <sub>S</sub> = 10V<br>V <sub>S</sub> = 20V |                         |      | 1.4<br>0.4 |                   | A<br>A |
| I <sub>b</sub>   | Input bias current                                                   |                         | 1    |            | 1                 | μA     |
| V <sub>sat</sub> | Saturation voltage                                                   | I <sub>OUT</sub> = 0.9A |      | 1.4        | 2                 | v      |
| RB               | Bond resistance                                                      |                         |      | 60         |                   | mΩ     |

Fig. 1 - Transconductance characteristic



with  $I_0 = \frac{V_{IN} - 40mV}{(R_S + 60m\Omega)}$ 

Fig. 2 - Max output current vs. supply voltage (SOA)







ADVANCE DATA

# FOUR PHASE BRUSHLESS MOTOR DRIVER

- WIDE OPERATING VOLTAGE RANGE 6V TO 14V
- HIGH CURRENT CAPABILITY UP TO 1A
- **OUTPUT DC CURRENTS UP TO 0.4A**
- TWO LOGICAL INPUTS FOR THE CODED COMUNICATION SIGNAL
- LIMITED SLEW RATE OF THE OUTPUT VOLTAGE
- ANALOG INPUT WITH FIXED VOLTAGE GAIN
- INTEGRATED FLYBACK DIODES AT EACH OUTPUT
- THERMAL PROTECTION

The TDA 8116 is a monolithic integrated circuit in bipolar technology.

It is intended for driving a four phase brushless video head motor in microcomputer controlled servo systems.



**BLOCK DIAGRAM** 



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 819 12/86

# THERMAL DATA

|                                                                                           | Parameter                                                                                                                                     |  | Тур.      | Max.     | Unit                     |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|-----------|----------|--------------------------|
| T <sub>JSTD</sub><br>T <sub>JSDH</sub><br>R <sub>th j-case</sub><br>R <sub>th j-amb</sub> | Thermal shut down threshold<br>Thermal shut down hysteresis<br>Thermal resistance junction-ground pins<br>Thermal resistance junction-ambient |  | 150<br>20 | 14<br>80 | °C<br>°C<br>°C/W<br>°C/W |

**TDA8116** 

# ELECTRICAL CHARACTERISTICS (6V < V $_{S}$ < 14V, T $_{j}$ = 25 $^{\circ}$ C, unless otherwise specified)

|                         | Parameter                             | Test Co                                       | onditions            | Min. | Тур.     | Max.              | Unit   |
|-------------------------|---------------------------------------|-----------------------------------------------|----------------------|------|----------|-------------------|--------|
| V <sub>Sop</sub>        | Operating sypply voltage range        |                                               |                      | 6    |          | 14                | v      |
| V <sub>SO</sub>         | Source stage saturation voltage       | V <sub>IN</sub> = 5V<br>I <sub>O</sub> = 0.4A | I <sub>O</sub> = 1A  |      | 1.4<br>1 | 2<br>1.4          | v<br>v |
| Vo                      | Sink stage saturation voltage         | V <sub>IN</sub> = 5V<br>I <sub>O</sub> = 0.4A | I <sub>O</sub> = 1A  |      | 1.4<br>1 | 2<br>1.4          | v      |
| Av                      | Voltage gain                          | V <sub>IN</sub> = 1V                          | R <sub>L</sub> = 50Ω | 2.5  | 2.75     | 3.0               | v      |
| V <sub>INth</sub>       | Input voltage threshold               |                                               |                      | 0.6  | 0.7      | 0.8               | V      |
| I <sub>N</sub>          | Input current                         | V <sub>IN</sub> = 5V                          |                      | -5   | -1       | +5                | μA     |
| VIN                     | Input voltage operating voltage range |                                               |                      | 0    |          | V <sub>S</sub> -1 | v      |
| V <sub>X,Y High</sub>   | Control input HIGH level              |                                               |                      | 1.7  | 2.4      | 7                 | V      |
| IX, Y High              | Control input HIGH current            | V <sub>IN</sub> = 5V                          |                      |      |          | 20                | μA     |
| VX, Y Low               | Control input LOW level               |                                               |                      | 0.3  |          | 0.8               | v      |
| IX, Y Low               | Control input LOW current             | V <sub>IN</sub> = 0.4V                        |                      | -20  | •        | 20                | μA     |
| VEN Low                 | Enable input LOW level                |                                               |                      | -0.3 |          | 1.5               | v      |
| V <sub>EN High</sub>    | Enable input HIGH level               |                                               |                      | 2.4  |          | 7                 | v      |
| IEN LOW                 | Enable input LOW current              | V <sub>EN</sub> = 0V                          |                      |      | -20      | -40               | μA     |
| IEN High                | Enable input HIGH current             | V <sub>EN</sub> = 5V                          |                      |      | 1        |                   | μA     |
| VH <sub>X, Y</sub> , EN | Control and enable inputs hysteresis  |                                               |                      |      | 150      |                   | mV     |
| dV <sub>out</sub><br>dt | Output voltage slope                  | C <sub>1.2</sub> = 10nF                       |                      |      | 6        |                   | V/ms   |
| li <sub>ost</sub> I     | Starting output current               | V <sub>IN</sub> = 5V<br>V <sub>S</sub> = 12V  |                      |      |          | 1                 | A      |
| ls                      | Quiescent supply current              | V <sub>IN</sub> = 0                           |                      |      | 3        | 5                 | mA     |
| ls                      | Supply current                        | V <sub>IN</sub> = 5V                          |                      |      | 8        | 15                | mA     |





ADVANCE DATA

# CURRENT MODE PWM CONTROLLER

- FEW EXTERNAL COMPONENTS
- FIXED FREQUENCY OPERATION
- HIGH CURRENT TOTEM POLE OUTPUT
- INTERNALLY TRIMMED BAND GAP REF-ERENCE
- DOUBLE PULSE SUPPRESSION
- PULSE-BY-PULSE CURRENT LIMITING
- LOW START UP CURRENT (< 1mA)</li>
- UNDER VOLTAGE LOCKOUT
- ANTIMAGNETIZATION CIRCUIT
- EXTERNAL DUTY-CYCLE LIMITATION

Designed primarily for TV/Monitor applications, the TDA8130 control IC provides the necessary features to implement off line, fixed frequency current mode control schemes with a minimal external parts count.

The advantages for this tecnique can be measured in improved line regulation, enhanced load regulation and a simplier control loop.

Protection circuitry includes buit-in under voltage lockout, pulse-by-pulse current limiting and an antimagnetization circuit.



### BLOCK DIAGRAM



# **ELECTRICAL CHARACTERISTICS** $(V_s = 8V, T_{amb} = 25^{\circ}C)$

|     | Parameter                                 | Test Conditions             | Min. | Typ. | Max. | Unit |
|-----|-------------------------------------------|-----------------------------|------|------|------|------|
| Vs  | Operating supply voltage                  | After start-up              |      | 8    |      | v    |
| ls  | Supply current<br>(without load)          | Vs = 8V<br>after start-up   |      | 20   |      | mA   |
| Vst | Start-up threshold                        |                             |      | 8.4  |      | v    |
| Vso | Switch-off threshold                      |                             |      | 5.6  |      | v    |
| lsi | Supply current before start-up            |                             |      |      | 1    | mA   |
| Vr  | Internal supply voltage                   |                             |      | 3.2  |      | v    |
| Va  | Reference voltage                         |                             |      | 1.2  |      | v    |
| Vb  | Current limiter threshold                 |                             |      | 0.75 |      | v    |
| Vc  | Flyback sense threshold                   |                             |      | 0.4  |      | v    |
| fo  | Oscillator free running frequency         | with C = 3.3nF<br>R = 3.3KΩ |      | 40   |      | kHz  |
| fm  | Maximum oscillator free running frequency |                             | 100  |      |      | kHz  |
| Voh | Source saturation voltage                 | I <sub>o</sub> = 100mA      |      |      | 0.8  | v    |
| Vol | Sink saturation voltage                   | I <sub>0</sub> = 0.5A       |      |      | 1    | v    |





# Fig. 4 - Printed circuit and component layout of the circuit of fig. 3 (1 : 1 scale)



# CURRENT MODE PWM CONTROLLER

- FIXED FREQUENCY OPERATION
- HIGH CURRENT TOTEM POLE OUTPUT
- INTERNALLY TRIMMED BAND GAP RE-FERENCE
- DOUBLE PULSE SUPPRESSION
- PULSE-BY-PULSE CURRENT LIMITING
- LOW START UP CURRENT (< 1mA)
- UNDER VOLTAGE LOCKOUT
- ANTIMAGNETIZATION CIRCUIT
- EXTERNAL DUTY CYCLE LIMITATION
- RAMP GENERATOR WITH SYNCHRO-NIZATION FACILITY
- ENABLE INPUT
- OVER AND UNDER VOLTAGE DETEC-TORS
- OVERLOAD IDENTIFICATION

Designed primarily for TV/Monitor applications, the TDA8132 control IC provides the necessary features to implement off line, fixed frequency current mode control schemes with a minimal external parts count. The advantages of this technique can be measured in improved line requlation, enhanced load regulation and a simplier control loop. Protection circuitry includes built-in under voltage, lockout, phase-by-pulse current limiting and an antimagnetization circuit.





### BLOCK DIAGRAM

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 12/86 829



# **ELECTRICAL CHARACTERISTICS** ( $V_S = 8V$ , $T_{amb} = 25^{\circ}C$ )

|       | Parameter                                     | Test Conditions             | Min. | Тур. | Max. | Unit |
|-------|-----------------------------------------------|-----------------------------|------|------|------|------|
| Vs    | Operating supply voltage                      | After start-up              |      | 8    |      | v    |
| ls    | Supply current<br>(without load)              | Vs = 8V<br>after start-up   |      | 20   |      | mA   |
| Vst   | Start-up threshold                            |                             |      | 8.4  |      | v    |
| Vso   | Switch-off threshold                          |                             |      | 5.6  |      | v    |
| Isi   | Supply current before start-up                |                             |      |      | 1    | mA   |
| Vr    | Internal supply voltage                       |                             |      | 3.2  |      | v    |
| Va    | Reference voltage                             |                             |      | 1.2  |      | v    |
| Vb    | Current limiter threshold                     |                             |      | 0.75 |      | v    |
| Vc    | Flyback sense threshold                       |                             |      | 0.4  |      | v    |
| fo    | Oscillator free running frequency             | with C = 3.3nF<br>R = 3.3KΩ |      | 40   |      | kHz  |
| fm    | Maximum oscillator free<br>running frequency  |                             | 100  |      |      | kHz  |
| Voh   | Source saturation voltage                     | I <sub>o</sub> = 100mA      |      |      | 0.8  | v    |
| Vol   | Sink saturation voltage                       | l <sub>o</sub> = 0.5A       |      |      | 1.5  | v    |
| Isync | Synchronous input current<br>(positive going) |                             | 100  |      |      | μΑ   |
| Vov   | Over-voltage threshold                        |                             |      | 1.2  |      | v    |
| Vuv   | Under-voltage threshold                       |                             |      | 0.75 |      | v    |
| Ve    | Enable threshold                              |                             |      | 0.5  |      | v    |





----

**TDA8132** 





# SUPPLY VOLTAGE SUPERVISORS

- POWER-ON RESET GENERATOR
- AUTOMATIC RESET GENERATION AFTER VOLTAGE DROP
- WIDE SUPPLY VOLTAGE RANGE . . . 3V .TO 18V
- PRECISION VOLTAGE SENSOR
- TEMPERATURE-COMPENSATED VOLT-AGE REFERENCE
- TRUE AND COMPLEMENT RESET OUT-PUTS
- EXTERNALLY ADJUSTABLE PULSE WIDTH

The TL7700A series are monolithic integrated circuit supply voltage supervisors specifically designed for use as reset controllers in microcomputer and microprocessor systems. During power-up the device tests the supply voltage and keeps the RESET and RESET outputs active (high and low, respectively) as long as the supply voltage has not reached its nominal voltage value. Taking RESIN low has the same effect. To ensure that the microcomputer system has reset, the TL7700A then initiates an internal time delay that delays the return of the reset outputs to their inactive states. Since the time delay for most microcomputers and microprocessors is in the order of several machine cycles, the device internal time delay is determined by an external time delay is determined by an external capacitor connected to the  $C_T$  input (pin 3).

 $t_d = 1.3 \times 10^4 \times C_T$ 

Where:  $C_T$  is in farads (F) and  $t_d$  is in seconds(s) In addition, when the supply voltage drops below the nominal value, the outputs will be active until the supply voltage returns to the nominal value. An external capacitor (typically  $0.1\mu$ F) must be connected to the REF output (pin 1) to reduce the influence of fast transients in the supply voltage.

The TL7700AI series is characterized for operation from -25°C to 85°C; the TL7700AC series is characterized from 0°C to 70°C.





# BLOCK DIAGRAM

\* TL7702A R1 = 0Ω, R2 = open; TL7705A R1 = 7.8ΚΩ, R2 = 10ΚΩ; TL7709A R1 = 19.7ΚΩ, R2 = 10ΚΩ; TL7712A R1 = 32.7ΚΩ, R2 = 10ΚΩ; TL7715A R1 = 43.4ΚΩ, R2 = 10ΚΩ

# THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max. | 120 | °C/W |
|-----------------------|-------------------------------------|------|-----|------|
| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max. | 120 | °C/\ |

TL7700A Series

# **ELECTRICAL CHARACTERISTICS** These specifications unless otherwise specified, apply for: $T_{amb} = -40$ to $85^{\circ}C$ (TL77XXAI); $T_{amb} = 0$ to $70^{\circ}C$ (TL77XXAC)

|                  | Parameter                        |         | Test Conditions (1)                | Min.                | Тур. | Max. | Unit |
|------------------|----------------------------------|---------|------------------------------------|---------------------|------|------|------|
| Vон              | High-level output voltage at R   | ESET    | 1 <sub>0H</sub> = -16mA            | V <sub>s</sub> -1.5 |      |      | v    |
| Vol              | Low-level ou put voltage at R    | ESET    | I <sub>OL</sub> = 16mA             |                     |      | 0.4  | V    |
| V <sub>ref</sub> | Reference voltage                |         | T <sub>amb</sub> = 25°C            | 2.48                | 2.53 | 2.58 | V    |
| VT               | Threshold Voltage at             | TL7702A |                                    | 2.48                | 2.53 | 2.58 |      |
|                  | SENSE input                      | TL7705A |                                    | 4.5                 | 4.55 | 4.6  | ]    |
|                  |                                  | TL7709A | $V_{\rm S} = 3.6V \text{ to } 18V$ | 7.5                 | 7.6  | 7.7  | ] v  |
|                  |                                  | TL7712A | T <sub>amb</sub> = 25°C            | 10.6                | 10.8 | 11.0 | ]    |
|                  |                                  | TL7715A |                                    | 13.2                | 13.5 | 13.8 | 1    |
| VT               | Threshold voltage at             | TL7702A |                                    | 2.45                | 2.53 | 2.58 |      |
|                  | SENSE input                      | TL7705A |                                    | 4.45                | 4.55 | 4.6  |      |
|                  |                                  | TL7709A | V <sub>S</sub> = 3.6V to 18V       | 7.4                 | 7.6  | 7.7  |      |
|                  |                                  | TL7712A |                                    | 10.4                | 10.8 | 11.0 |      |
|                  |                                  | TL7715A |                                    | 13.0                | 13.5 | 13.8 | 1    |
| VT+, VT-         | Hysteresis (2) at<br>SENSE input | TL7702A |                                    |                     | 10   |      |      |
|                  |                                  | TL7705A |                                    |                     | 15   |      | mV   |
|                  |                                  | TL7709A | $V_{\rm S} = 3.6V$ to $18V$        |                     | 20   |      |      |
|                  |                                  | TL7712A | T <sub>amb</sub> = 25°C            |                     | 35   |      |      |
|                  |                                  | TL7715A |                                    |                     | 45   |      |      |
| li -             | Input current at RESIN input     |         | $V_i = 2.4V$ to $V_S$              |                     |      | 20   |      |
|                  |                                  |         | V <sub>i</sub> = 0.4V              |                     |      | -100 | 1    |
| lj –             | Input current at SENSE input     | TL7702A | $V_{ref} < V_I < V_S$ -1.5V        |                     | 0.5  | 2    | μΑ   |
| юн               | High-level output current at A   | ESET    | V <sub>O</sub> = 18V               |                     |      | 50   |      |
| IOL              | Low-level output current at R    | ESET    | V <sub>O</sub> = 0V                |                     |      | -50  |      |
| ls               | Supply current                   |         | All inputs and out. open           |                     | 1.8  | 3    | mA   |

1. All characteristics are measured with C =  $0.1\mu$ F from Pin 1 to GND, and with C =  $0.1\mu$ F from Pin 3 to GND 2. Hysteresis is the difference between the positive going input threshold voltage. V<sub>T</sub>+, and the negative going input

threshold voltage,  $V_{T-}$ .





# PROGRAMMABLE, OFF-LINE, PWM CONTROLLER

- ALL CONTROL, DRIVING, MONITORING, AND PROTECTION FUNCTIONS IN-CLUDED
- LOW-CURRENT, OFF-LINE START CIR-CUIT
- FEED-FORWARD LINE REGULATION OVER 4 TO 1 INPUT RANGE
- PWM LATCH FOR SINGLE PULSE PER PERIOD
- PULSE-BY-PULSE CURRENT LIMITING PLUS SHUTDOWN FOR OVER-CURRENT FAULT
- NO START-UP OR SHUTDOWN TRAN-SIENTS
- SLOW TURN-ON AND MAXIMUM DUTY-CYCLE CLAMP
- SHUTDOWN UPON OVER- OR UNDER-VOLTAGE SENSING
- LATCH OFF OR CONTINUOUS RETRY AFTER FAULT
- REMOTE, PULSE-COMMANDABLE START/ STOP
- PWM OUTPUT SWITCH USABLE TO 1A PEAK CURRENT
- 1% REFERENCE ACCURACY
- 500 kHz OPERATION

Although containing most of the features required by all types of switching power supply controllers, the UC1840 family has been optimized for highly-efficient boot-strapped primaryside operation in forward or flyback power converters. Two important features for this mode are a starting circuit which requires little current from the primary input voltage and feed-forward control for constant volt-second operation over a wide input voltage range.

In addition to startup and normal regulating PWM functions, these devices offer built-in protection from over-voltage, under-voltage, and over-current fault conditions. This monitoring circuitry contains the added features that any fault will initiate a complete shutdown with provisions for either latch off or automatic restart. In the latch-off mode, the controller may be started and stopped with external pulsed or steady-state commands.

Other performance features of these devices include a 1% accurate reference, provision for slow-turn-on and duty-cycle limiting, and highspeed pulse-by-pulse current limiting in addition to current fault shutdown.

The UC1840's PWM output stage includes a latch to insure only a single pulse per period and is designed to optimize the turn off of an external switching device by conducting during the "OFF" time with a capability for both high peak current and low saturation voltage. These devices are available in an 18-pin dual-in-line plastic or ceramic package.

The UC1840 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to +125°C. The UC2840 and UC3840 are designed for operation from -25°C to +85°C and 0°C to +70°C, respectively.



# CONNECTION DIAGRAM AND ORDERING NUMBERS

(top view)

| COMPENSATION         | 1  | 18         | NON INV INPUT        |
|----------------------|----|------------|----------------------|
| START/ UV            | 2  | 17         | INV INPUT            |
| 0 V SENSE            | з  | 16         | 5 V REF              |
| STOP                 | 4  | 15         | +V; SUPPLY           |
| RESET                | 5  | ų»،        | DRIVER BIAS          |
| CURRENT<br>THRESHOLD | 6  | 13         | GROUND               |
| CURRENT SENSE        | 4. | 12         | PWM OUTPUT           |
| SLOW-START           | 8  | ןיי 👌      | V <sub>i</sub> SENSE |
| RT/CT                | 9  | 10         | RAMP                 |
|                      | L  | S - 6410/1 |                      |

| Туре   | Plastic | Ceramic |
|--------|---------|---------|
| UC1840 | _       | UC1840J |
| UC2840 | UC2840N | UC2840J |
| UC3840 | UC3840N | UC3840J |



# THERMAL DATA

| R <sub>th j-amb</sub> Thermal resistance junction-ambient max | 80 | °C/W |
|---------------------------------------------------------------|----|------|
|---------------------------------------------------------------|----|------|

# FUNCTIONAL DESCRIPTION

| Name                | Function                                                                                                                                                                                                                                                                                                      |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM CONTROL         |                                                                                                                                                                                                                                                                                                               |
| OSCILLATOR          | Generates a fixed-frequency internal clock from an external $R_T$<br>and $C_T$ .<br>Frequency = $\frac{K_c}{R_T C_T}$ where $K_c$ is a first-order correction factor $\approx$ 0.3 log ( $C_T \times 10^{12}$ ).                                                                                              |
| RAMP GENERATOR      | Develops a linear ramp with a slope defined externally by<br>$\frac{dv}{dt} = \frac{\text{sense voltage}}{R_R C_R} \cdot C_R \text{ is normally selected} \leq C_T \text{ and}$ its value will have some effect upon valley voltage.<br>$C_R$ terminal can be used as an input port for current mode control. |
| ERROR AMPLIFIER     | Conventional operational amplifier for closed-loop gain and phase compensation.<br>Low output impedance: unity-gain stable.                                                                                                                                                                                   |
| REFERENCE GENERATOR | Precision 5.0V for internal and external usage to 50 mA.<br>Tracking 3.0V reference for internal usage only with nominal<br>accuracy of $\pm 2\%$ .<br>40V clamp zener for chip O.V. protection, 100mA maximum current.                                                                                       |
| PWM COMPARATOR      | Generates output pulse which starts at termination of clock pulse<br>and ends when the ramp input crosses the lowest of two positive<br>inputs.                                                                                                                                                               |
| PWM LATCH           | Terminates the PWM output pulse when set by inputs from either<br>the PWM comparator, the pulse-by-pulse current limit comparator,<br>or the error latch. Resets with each internal clock pulse.                                                                                                              |
| PWM OUTPUT SWITCH   | Transistor capable of sinking current to ground which is off during<br>the PWM on-time and turns on to terminate the power pulse. Cur-<br>rent capacity is 400mA saturated with peak capacitance discharge<br>in excess of one amp.                                                                           |

**ELECTRICAL CHARACTERISTICS** (Refer to the test circuit. Unless otherwise stated, these specifications apply for  $T_i=-55$  to  $+125^\circ\text{C}$  for the UC1840,  $-25^\circ\text{C}$  to  $+85^\circ\text{C}$  for the UC2840 and 0 to 70°C for the UC3840;  $V_i=20V,~R_T=20K\Omega,~C_T=0.001~\mu\text{F},~C_R=0.001~\mu\text{F}$ , current limit threshold = 200mV

UC1840 UC2840 UC3840

| Parameter        |                           | Test conditions                                   | UC1840<br>UC2840 |      | UC3840 |      |      | Units    |      |
|------------------|---------------------------|---------------------------------------------------|------------------|------|--------|------|------|----------|------|
|                  |                           |                                                   | Min.             | Тур. | Max.   | Min. | Тур. | Max.     |      |
| POWER            | INPUTS                    | ••••••••••••••••••••••••••••••••••••••            |                  | •    | •      | L    | •    | <b>_</b> |      |
| <sup>I</sup> ST  | Start-up current          | $V_i = 30V$ , Pin 2= 2.5V,<br>$T_j = 25^{\circ}C$ |                  | 4    | 5.5    |      | 4    | 5,5      | mA   |
|                  | *Start-up current<br>T.C. | V <sub>i</sub> = 30V, Pin 2= 2.5V                 |                  | -0.1 | -0.2   |      | -0.1 | -0.2     | %/°C |
| 1 <sub>i</sub>   | Operating current         | V <sub>i</sub> = 30V, Pin 2= 3.5V                 | 5                | 10   | 15     | 5    | 10   | 15       | mA   |
| V <sub>SOV</sub> | Supply O.V. clamp         | l <sub>i</sub> ≈ 20mA                             | 33               | 40   | 45     | 33   | 40   | 48       | V    |

#### REFERENCE SECTION

| VREF                 | Reference voltage   | T <sub>j</sub> = 25°C               | 4.95 | 5   | 5.05  | 4.9 | 5   | 5.1   | V     |
|----------------------|---------------------|-------------------------------------|------|-----|-------|-----|-----|-------|-------|
| ∆V <sub>REF</sub>    | Line regulation     | V <sub>i</sub> = 8 to 30V           |      | 10  | 15    |     | 10  | 20    | m٧    |
| ∆V <sub>REF</sub>    | Load regulation     | I <sub>L</sub> = 0 to 20 mA         |      | 10  | 20    |     | 10  | 30    | mν    |
| ÁV <sub>REF</sub> /A | T* Temperat. coeff. | Over op. temp. range                |      |     | ± 0.4 |     |     | ± 0.4 | mV/°C |
| Isc                  | Short circuit curr. | $V_{REF} = 0$ , $T_j = 25^{\circ}C$ |      | -80 | -100  |     | -80 | -100  | mA    |

### OSCILLATOR

| fs      | Nominal frequency    | $T_j = 25^{\circ}C$                          | 47  | 50  | 53   | 45  | 50  | 55    | KHz  |
|---------|----------------------|----------------------------------------------|-----|-----|------|-----|-----|-------|------|
|         | Voltage stability    | V <sub>i</sub> = 8 to 30V                    |     | 0.5 | 1    |     | 0.5 | 1     | %    |
|         | * Temperature coeff. | Over op. temp. range                         |     |     | ±0.8 |     |     | ± 0.8 | %/°C |
| fs(max) | Maxim, frequency     | R <sub>T</sub> = 2KΩ, C <sub>T</sub> = 330pF | 500 |     |      | 500 |     |       | KHz  |

#### RAMP GENERATOR

| Ramp current min. | I <sub>SENSE</sub> = -10 μA |      | -11   | -14 |      | -11   | -14 | μA |
|-------------------|-----------------------------|------|-------|-----|------|-------|-----|----|
| Ramp current max. | ISENSE= 1 mA                | -0.9 | -0.95 |     | -0.9 | -0.95 |     | mA |
| Ramp valley       |                             | 0.3  | 0.5   | 0.7 | 0.3  | 0.5   | 0.7 | V  |
| Ramp peak         | Clamping level              | 3.9  | 4.2   | 4.5 | 3.9  | 4.2   | 4.5 | V  |

### ERROR AMPLIFIER

| Vos            | Input offset voltage                             | V <sub>CM</sub> = 5V          |     | 0.5 | 5   |     | 2  | 10  | mV |
|----------------|--------------------------------------------------|-------------------------------|-----|-----|-----|-----|----|-----|----|
| ۱ <sub>b</sub> | Input bias current                               |                               |     | 0.5 | 2   |     | 1  | 5   | μA |
| los            | Input offset current                             |                               |     |     | 0.5 |     |    | 0.5 | μA |
| Gv             | Open loop gain                                   | $\Delta V_0 = 1$ to $3V$      | 60  | 66  |     | 60  | 66 |     | dB |
|                | Output swing (max<br>Out ≤ Ramp peak<br>-100 mV) | Minimum total range           | 0.3 |     | 3.5 | 0.3 |    | 3.5 | ~  |
| CMR            | Common mode rejection                            | V <sub>CM</sub> = 1.5 to 5.5V | 70  | 80  |     | 70  | 80 |     | dB |
| SVR            | Supply voltage rejection                         | V <sub>i</sub> = 8 to 30V     | 40  | 50  |     | 40  | 50 |     | dB |





Nominal frequency =  $\frac{1}{R_T C_T}$  = 50 kHz Start voltage = 3 ( $\frac{R1 + R2 + R3}{R2 + R3}$ ) + 0.2 R1 = 12V U.V. fault voltage = 3 ( $\frac{R1 + R2 + R3}{R2 + R3}$ ) = 8V O.V. fault voltage =  $3 (\frac{R1 + R2 + R3}{R3}) = 32V$ 

UC1840 UC2840 UC3840

Current limit = 200 mV Current fault voltage = 600 mV Duty cycle clamp = 50%



### **APPLICATION INFORMATION** (continued)

In this application (see Fig. 8) complete control is maintained on the primary side. Control power is provided by  $R_{IN}$  and  $C_{IN}$  during start-up, and by a primary-referenced low voltage winding. N2, for efficient operation after start. The error amplifier loop is closed to regulate the DC voltage from N2 with other outputs following through their magnetic coupling – a task made even easier with the UC1840's feed-forward line

#### regulation.

The UC1840 will readily accept digital start/stop commands transmitted from the secondary side by means of optical couplers.

UC1840 UC2840 UC3840

Not shown are protective snubbers or additional interface circuitry which may be required by the choice of the high-voltage switch, Qs, or the application.



- Notes: 1. VC represents an analog of the output voltage generated by a primary-referenced secondary winding on the power transformer. It is the voltage monitored by the start/U.V. comparator and, in most cases, is the supply voltage, V<sub>1</sub>, for the UC1840.
  - 2. Although input to External Stop, Pin 4, is shown, results are the same for any fault input which sets the Error Latch.

| Time    | Event                                                                                    | Time | Event                                                         |
|---------|------------------------------------------------------------------------------------------|------|---------------------------------------------------------------|
| A       | Initial turn-on, V <sub>c</sub> rises with light load                                    | L    | Return to normal run state                                    |
| В       | Start threshold, Driver Bias loads V.                                                    | М    | Reset Latch set signal removed                                |
| С       | Operating PWM regulates V                                                                | N    | Error Latch set with momentary fault                          |
| D       | Stop input sets Error Latch turning off PWM                                              | 0    | Error Latch does not reset as Reset Latch is reset            |
| E<br>F  | U.V. low threshold. Error Latch remain set<br>Start turns on Driver Bias bus Error Latch | P }  | $V_c$ and Driver Bias recycle with no turn-on                 |
|         | still set                                                                                | R    | Reset Latch set is set with momentary                         |
| G<br>H} | $V_c$ and Driver Bias continue to cycle                                                  | S    | Reset signal<br>V <sub>c</sub> must complete cycle to turn-on |
| 1       | Stop command removed                                                                     | Т    | Start and Error Latches reset                                 |
| J       | Error Latch reset at U.V. low threshold                                                  | U    | Normal start initiated                                        |
| К       | Start threshold now removes slow-start clamp                                             | V    | Return to normal run state                                    |

#### **Power Frequency Functions**



# CURRENT MODE PWM CONTROLLER

- OPTIMIZED FOR OFF-LINE AND DC TO DC CONVERTERS
- LOW START-UP CURRENT (< 1mA)</li>
- AUTOMATIC FEED FORWARD COMPEN-SATION
- PULSE-BY-PULSE CURRENT LIMITING
- ENHANCED LOAD RESPONSE CHARAC-TERISTICS
- UNDER-VOLTAGE LOCKOUT WITH HYS-TERESIS
- DOUBLE PULSE SUPPRESSION
- HIGH CURRENT TOTEM POLE OUTPUT
- INTERNALLY TRIMMED BANDGAP REF-ERENCE
- 500KHz OPEBATION
- LOW Ro ERROR AMP

The UC1842/3/4/5 family of control ICs provides the necessary features to implement offline or DC to DC fixed frequency current mode control schemes with a minimal external parts count. Internally implemented circuits include under voltage lockout featuring start-up current less than 1mA, a precision reference trimmed for accuracy at the error amp input, logic to insure latched operation, a PWM comparator which also provides current limit control, and a totem pole output stage designed to source or sink high peak current. The output stage, suitable for driving N-Channel MOSFETs, is low in the off-state.

Differences between members of this family are the under-voltage lockout thresholds and maximum duty cycle ranges. The UC1842 and UC1844 have UVLO thresholds of 16V (on) and 10V (off), ideally suited to off-line applications. The corresponding thresholds for the UC1843 and UC1845 are 8.5V and 7.9V. The UC1842 and UC1843 can operate to duty cycles approaching 100%. A range of zero to < 50% is obtained by the UC1844 and UC1845 by the addition of an internal toggle flip flop which blanks the output off every other clock cycle.







This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 849 12/86



| THERMA                | L DATA                              | Ceramic<br>Minidip | Plastic<br>Minidip | DIP-14<br>Plastic | SO-14   |
|-----------------------|-------------------------------------|--------------------|--------------------|-------------------|---------|
| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | 200°C/W            | 100°C/W            | 100°C/W           | 165°C/W |

**ELECTRICAL CHARACTERISTICS** (Unless otherwise stated, these specifications apply for -55  $\leq$  T<sub>amb</sub>  $\leq$  125°C for UC184X; -25  $\leq$  T<sub>amb</sub>  $\leq$  85°C for UC284X; 0  $\leq$  T<sub>amb</sub>  $\leq$  70°C for UC384X; V<sub>1</sub> = 15V (Note 5); R<sub>T</sub> = 10K; C<sub>T</sub> = 3.3nF)

|                             | Parameter                | Test Conditions                                              |      | UC184X<br>UC284X |      |      | UC384X |      | Unit  |
|-----------------------------|--------------------------|--------------------------------------------------------------|------|------------------|------|------|--------|------|-------|
|                             |                          |                                                              |      | Тур.             | Max. | Min. | Тур.   | Max. |       |
| REFERENC                    | E SECTION                |                                                              |      |                  |      |      |        |      |       |
| VREF                        | Output voltage           | $T_j = 25^{\circ}C$ $I_o = 1mA$                              | 4.95 | 5.00             | 5.05 | 4.90 | 5.00   | 5.10 | V     |
| ∆V <sub>REF</sub>           | Line regulation          | $12V \leq V_i \leq 25V$                                      |      | 6                | 20   |      | 6      | 20   | mV    |
| ∆V <sub>REF</sub>           | Load regulation          | $1 \leq I_0 \leq 20 \text{mA}$                               |      | 6                | 25   |      | 6      | 25   | mV    |
| $\Delta V_{REF} / \Delta T$ | Temperature stability    | (Note 2)                                                     |      | 0.2              | 0.4  |      | 0.2    | 0.4  | mV/°C |
|                             | Total output variation   | Line, Load, Temperature (Note 2)                             | 4.9  |                  | 5.1  | 4.82 |        | 5.18 | v     |
| e <sub>N</sub>              | Output noise voltage     | $10$ Hz $\leq$ f $\leq$ 10KHz T <sub>j</sub> = 25°C (Note 2) |      | 50               |      |      | 50     |      | μV    |
|                             | Long term stability      | T <sub>amb</sub> = 125°C, 1000 Hrs (Note 2)                  |      | 5                | 25   |      | 5      | 25   | mV    |
| Isc                         | Output short circuit     |                                                              | -30  | -100             | -180 | -30  | -100   | -180 | mA    |
| OSCILLATO                   | R SECTION                |                                                              |      |                  |      |      |        |      |       |
| f <sub>s</sub>              | Initial accuracy         | $T_j = 25^{\circ}C$ (Note 6)                                 | 47   | 52               | 57   | 47   | 52     | 57   | KHz   |
|                             | Voltage stability        | $12 \leq V_{i} \leq 25V$                                     |      | 0.2              | 1    |      | 0.2    | 1    | %     |
|                             | Temperature stability    | $T_{MIN} \leq T_{amb} \leq T_{MAX}$ (Note 2)                 |      | 5                |      |      | 5      |      | %     |
| V <sub>4</sub>              | Amplitude                | V <sub>PIN 4</sub> peak to peak                              |      | 1.7              |      |      | 1.7    |      | v     |
| ERROR AM                    | P SECTION                |                                                              |      |                  |      |      |        |      |       |
| V <sub>2</sub>              | Input voltage            | V <sub>PIN 1</sub> = 2.5V                                    | 2.45 | 2.50             | 2.55 | 2.42 | 2.50   | 2.58 | V     |
| I <sub>b</sub>              | Input bias current       |                                                              |      | -0.3             | -1   |      | -0.3   | -2   | μA    |
|                             | AVOL                     | $2 \le V_0 \le 4V$                                           | 65   | 90               |      | 65   | 90     |      | dB    |
| В                           | Unity gain bandwidth     | (Note 2)                                                     | 0.7  | 1                |      | 0.7  | 1      |      | MHz   |
| SVR                         | Supply voltage rejection | $12 \leq V_i \leq 25V$                                       | 60   | 70               |      | 60   | 70     |      | dB    |
| 1 <sub>0</sub>              | Output sink current      | V <sub>PIN 2</sub> = 2.7V V <sub>PIN 1</sub> = 1.1V          | 2    | 6                |      | 2    | 6      |      | mA    |
| 1 <sub>0</sub>              | Output source current    | V <sub>PIN 2</sub> = 2.3V V <sub>PIN 1</sub> = 5V            | -0.5 | -0.8             |      | -0.5 | -0.8   |      | mA    |
|                             | VOUT High                | $V_{PIN2} = 2.3V; R_{L} = 15K\Omega$ to ground               | 5    | 6                |      | 5    | 6      |      | V     |
|                             | VOUT LOW                 | $V_{PIN2} = 2.7V, R_{L} = 15K\Omega$ to Pin 8                |      | 0.7              | 1.1  |      | 0.7    | 1.1  | v     |



Fig. 1 - Error amp configuration







During Under-Voltage Lockout, the output driver is biased to sink minor amounts of current. Pin 6 should be shunted to ground with a bleeder resistor to prevent activating the power switch with extraneous leakage currents.





PEAK CURRENT (I<sub>S</sub>) IS DETERMINED BY THE FORMULA

$$I_{Smax} \approx \frac{1.0V}{R_S}$$

A SMALL RC FILTER MAY BE REQUIRED TO SUPPRESS SWITCH TRANSIENTS.



#### Fig. 10 - Shutdown techniques



Shutdown of the UC1842 can be accomplished by two methods; either raise pin 3 above 1V or pull pin 1 below a voltage two diode drops above ground. Either method cause the output of the PWM comparator to be high (refer to block diagram). The PWM latch is reset dominant so that the output will remain low until the next clock cycle after the shutdown condition at pins 1 and/ or 3 is removed. In one example, an externally latched shutdown may be accomplished by adding an SCR which will be reset by cycling  $V_i$  below the lower UVLO threshold. At this point the reference turns off, allowing the SCR to reset.



#### Fig. 11 - Off-line flyback regulator

#### **Power Supply Specifications**

| 1. Input Voltage:          | 95VAC to 130VAC<br>(50Hz/60Hz) |
|----------------------------|--------------------------------|
| 2. Line Isolation:         | 3750V                          |
| 3. Switching Frequency:    | 40KHz                          |
| 4. Efficiency @ Full Load: | 70%                            |

- Output Voltage: A. +5V, ±5%: 1A to 4A load Ripple voltage: 50mV P-P Max.
  - B. +12V, ±3%: 0.1A to 0.3A load Ripple voltage: 100mV P-P Max.
  - C. -12V, ±3%: 0.1A to 0.3A load Ripple voltage: 100mV P-P Max.



# SEVEN DARLINGTON ARRAYS

- SEVEN DARLINGTONS PER PACKAGE
- OUTPUT CURRENT 500mA PER DRIVER (600mA PEAK)
- OUTPUT VOLTAGE 50V
- INTEGRAL SUPPRESSION DIODES FOR INDUCTIVE LOADS
- OUTPUTS CAN BE PARALLELED FOR HIGHER CURRENT
- TTL/CMOS/PMOS/DTL COMPATIBLE IN-PUTS
- INPUTS PINNED OPPOSITE OUTPUTS TO SIMPLIFY LAYOUT

The ULN2001A, ULN2002A, ULN2003A and ULN2004A are high voltage, high current darlington arrays each containing seven open collector darlington pairs with common emitters. Each channel is rated at 500mA and can withstand peak currents of 600mA. Suppression diodes are included for inductive load driving and the inputs are pinned opposite the outputs to simplify board layout.

The four versions interface to all common logic families:

| ULN2001A | General purpose, DTL, TTL, PMOS, CMOS |
|----------|---------------------------------------|
| ULN2002A | 14-25V PMOS                           |
| ULN2003A | 5V TTL, CMOS                          |
| ULN2004A | 6-15V CMOS, PMOS                      |

These versatile devices are useful for driving a wide range of loads including solenoids, relays DC motors, LED displays filament lamps, thermal printheads and high power buffers.

The ULN2001A/2002A/2003A and 2004A are supplied in 16 pin plastic DIP packages with a copper leadframe to reduce thermal resistance. They are available also in small outline package (SO-16) as ULN2001D/2002D/2003D/2004D.



# ABSOLUTE MAXIMUM RATINGS

| Vo               | Output voltage                                     | 50         | v  |
|------------------|----------------------------------------------------|------------|----|
| V <sub>in</sub>  | Input voltage (for ULN2002A/D - 2003A/D - 2004A/D) | 30         | V  |
| l <sub>c</sub>   | Continuous collector current                       | 500        | mΑ |
| l <sub>b</sub>   | Continuous base current                            | 25         | mΑ |
| T <sub>amb</sub> | Operating ambient temperature range                | -20 to 85  | °C |
| T <sub>stg</sub> | Storage temperature range                          | -55 to 150 | °C |
| T <sub>j</sub>   | Junction temperature                               | 150        | °C |

| THERMAL DATA          |                                     |     | DIP-16 | SO-16   |  |
|-----------------------|-------------------------------------|-----|--------|---------|--|
| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 70°C/W | 165°C/W |  |

ULN2001A ULN2002A ULN2003A ULN2004A

# $\label{eq:constraint} \textbf{ELECTRICAL CHARACTERISTICS} \quad (\textbf{T}_{amb} = 25^{\circ} \text{C unless otherwise specified})$

|                      | Parameter                               | Test c                                                                                                                                                                               | onditions                                                                                                                                                                                        | Min. | Тур.                      | Max.                                      | Unit                 | Fig.                                           |
|----------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------|-------------------------------------------|----------------------|------------------------------------------------|
| ICEX                 | Output leakage current                  | $V_{CE} = 50V$ $T_{amb} = 70^{\circ}C$ $T_{amb} = 70^{\circ}C$ for ULN2002A<br>$V_{CE} = 50V$ for ULN2004A<br>$V_{CE} = 50V$                                                         | $V_{CE} = 50V$<br>$V_i = 6V$<br>$V_i = 1V$                                                                                                                                                       |      |                           | 50<br>100<br>500<br>500                   | μΑ<br>μΑ<br>μΑ       | 1a<br>1a<br>1b<br>1b                           |
| V <sub>CE(sat)</sub> | Collector-emitter<br>saturation voltage | $I_{C} = 100 \text{mA}$<br>$I_{C} = 200 \text{mA}$<br>$I_{C} = 350 \text{mA}$                                                                                                        | $I_{B} = 250 \ \mu A$<br>$I_{B} = 350 \ \mu A$<br>$I_{B} = 500 \ \mu A$                                                                                                                          |      | 0.9<br>1.1<br>1.3         | 1.1<br>1.3<br>1.6                         | V<br>V<br>V          | 2<br>2<br>2                                    |
| l <sub>i(on)</sub>   | Input current                           | for ULN2002A<br>for ULN2003A<br>for ULN2004A<br>$V_i = 12V$                                                                                                                          | $V_i = 17V$ $V_i = 3.85V$ $V_i = 5V$                                                                                                                                                             |      | 0.82<br>0.93<br>0.35<br>1 | 1.25<br>1.35<br>0.5<br>1.45               | mA<br>mA<br>mA<br>mA | 3<br>3<br>3<br>3                               |
| l <sub>i (off)</sub> | Input current                           | $T_{amb} = 70^{\circ}C$                                                                                                                                                              | I <sub>C</sub> = 500 μA                                                                                                                                                                          | 50   | 65                        |                                           | μA                   | 4                                              |
| V <sub>i (on)</sub>  | Input voltage                           | for ULN2002A<br>$V_{CE} = 2V$<br>for ULN2003A<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>for ULN2004A<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$ | $I_{C} = 300 \text{ mA}$<br>$I_{C} = 200 \text{ mA}$<br>$I_{C} = 250 \text{ mA}$<br>$I_{C} = 300 \text{ mA}$<br>$I_{C} = 200 \text{ mA}$<br>$I_{C} = 275 \text{ mA}$<br>$I_{C} = 350 \text{ mA}$ |      |                           | 13<br>2.4<br>2.7<br>3<br>5<br>6<br>7<br>8 |                      | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| h <sub>FE</sub>      | DC forward current gain                 | for <b>ULN2001A</b><br>V <sub>CE</sub> = 2V                                                                                                                                          | I <sub>C</sub> = 350 mA                                                                                                                                                                          | 1000 |                           |                                           | _                    | 2                                              |
| Ci                   | Input capacitance                       |                                                                                                                                                                                      |                                                                                                                                                                                                  |      | 15                        | 25                                        | pF                   | -                                              |
| <sup>t</sup> PLH     | Turn-on delay time                      | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                                                                                                             |                                                                                                                                                                                                  |      | 0.25                      | 1                                         | μs                   | _                                              |
| t <sub>PHL</sub>     | Turn-off delay time                     | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                                                                                                             |                                                                                                                                                                                                  |      | 0.25                      | 1                                         | μs                   | -                                              |
| I <sub>R</sub>       | Clamp diode leakage<br>current          | $V_R = 50V$<br>$T_{amb} = 70^\circ C$                                                                                                                                                | V <sub>R</sub> = 50V                                                                                                                                                                             |      |                           | 50<br>100                                 | μΑ<br>μΑ             | 6<br>6                                         |
| VF                   | Clamp diode forward voltage             | I <sub>F</sub> = 350 mA                                                                                                                                                              |                                                                                                                                                                                                  |      | 1.7                       | 2                                         | V                    | 7                                              |



# 50V - 1.5A QUAD DARLINGTON SWITCHES

- OUTPUT CURRENT TO 1.5A EACH DAR-LINGTON
- MINIMUM BREAKDOWN 50V
- SUSTAINING VOLTAGE AT LEAST 35V
- INTEGRAL SUPPRESSION DIODES (ULN2064B, ULN2066B, ULN2068B AND ULN2070B)
- ISOLATED DARLINGTON PINOUT (ULN2074B\_ULN2076B)
- VERSIONS COMPATIBLE WITH ALL POPULAR LOGIC FAMILIES

Designed to interface logic to a wide variety of high current, high voltage loads, these devices each contain four NPN darlington switches delivering up to 1.5A with a specified minimum breakdown of 50V and a sustaining voltage of

ABSOLUTE MAXIMUM RATINGS

35V measured at 100mA. The ULN2064B, ULN2066B, ULN2068B and ULN2070B contain integral suppression diodes for inductive loads have common emitters. The ULN2074B and ULN2076B feature isolated darlington pinouts and are intended for applications such as emitter follower configurations. Inputs of the ULN2064B, ULN2068B and ULN2074B are compatible with popular 5V logic families and the ULN2066B and ULN2076B are compatible with 6-15V CMOS and PMOS. Types ULN2068B and ULN2070B include a predriver stage to reduce loading on the control logic.



| V <sub>CEX</sub>      | Output voltage                                    | 50         | V  |
|-----------------------|---------------------------------------------------|------------|----|
| V <sub>CE (sus)</sub> | Output sustaining voltage                         | 35         | V  |
|                       | Output current                                    | 1.75       | А  |
| I <sub>o</sub><br>Vi  | Input voltage for ULN2066B/70B/74B/76B            | 30         | V  |
| •                     | for ULN2064B/68B                                  | 15         | V  |
| l;                    | Input current                                     | 25         | mΑ |
| Ń.                    | Supply voltage for ULN2068B                       | 10         | V  |
| 3                     | for ULN2070B                                      | 20         | V  |
| P <sub>tot</sub>      | Power dissipation: at $T_{amb} = 90^{\circ}_{c}C$ | 4.3        | W  |
| 101                   | at $T_{amb} = 70^{\circ}C$                        | 1          | W  |
| T <sub>amb</sub>      | Operating ambient temperature range               | -20 to 85  | °Ċ |
| T <sub>stg</sub>      | Storage temperature                               | -55 to 150 | °Č |

### CONNECTION DIAGRAM (Top view) and ORDERING NUMBERS





### SCHEMATIC DIAGRAM



| ELECTRICAL | CHARACTERISTICS (V <sub>s</sub> | = | 5V | for | ULN2068B, | ٧ç | = | 12V | for | ULN2070B, |
|------------|---------------------------------|---|----|-----|-----------|----|---|-----|-----|-----------|
|            | ess otherwise specified)        |   |    |     |           | 5  |   |     |     |           |

|                      | Parameter                               | Test co                                                                                                                      | nditions                                                                                                                         | Min. | Тур. | Max.                                                 | Unit.                | Fig. |
|----------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------------------------------------|----------------------|------|
| ICEX                 | Output leakage current                  | for <b>ULN2068B</b> -<br>V <sub>CE</sub> = 50V<br>V <sub>CE</sub> = 50V                                                      | - <b>ULN2070B</b><br>$T_{amb} = 70^{\circ}C$                                                                                     |      |      | 100<br>500                                           | μΑ<br>μΑ             | 1    |
| V <sub>CE(sus)</sub> | Collector-emitter<br>sustaining voltage | for <b>ULN2068B</b> -<br>I <sub>C</sub> = 100mA                                                                              | -ULN2070B<br>V <sub>i</sub> = 0.4V                                                                                               | 35   |      |                                                      | v                    | 2    |
| V <sub>CE(sat)</sub> | Collector-emitter<br>saturation voltage | $I_{C} = 750 \text{mA}$<br>$I_{C} = 1 \text{A}$<br>$I_{C} = 1.25 \text{A}$<br>for <b>ULN2070B</b><br>$I_{C} = 500 \text{mA}$ | $V_{i} = 2.75V$ $V_{i} = 2.75V$ $V_{i} = 2.75V$ $V_{i} = 2.75V$ $V_{i} = 5V$ |      |      | 1.1<br>1.2<br>1.3<br>1.4<br>1.1<br>1.2<br>1.3<br>1.4 |                      | 2    |
| l <sub>i(on)</sub>   | Input current                           | for ULN2068B<br>for ULN2068B<br>for ULN2070B<br>for ULN2070B                                                                 | V <sub>i</sub> = 3.75V<br>V <sub>i</sub> = 5V                                                                                    |      |      | 550<br>1000<br>400<br>1250                           | μΑ<br>μΑ<br>μΑ<br>μΑ | 4    |
| V <sub>i(on)</sub>   | Input voltage                           | V <sub>CE</sub> = 2V<br>for <b>ULN2068B</b><br>for <b>ULN2070B</b>                                                           | I <sub>C</sub> = 1.5A                                                                                                            |      |      | 2.75<br>5                                            | v<br>v               | 5    |
| Is                   | Supply current                          | for <b>ULN2068B</b><br>I <sub>C</sub> = 500mA<br>for <b>ULN2070B</b><br>I <sub>C</sub> = 500mA                               | V <sub>i</sub> = 2.75V<br>V <sub>i</sub> = 5V                                                                                    |      |      | 6<br>4.5                                             | mA<br>mA             | 8    |
| <sup>t</sup> PLH     | Turn-on delay time                      | 0.5V <sub>i</sub> to 0.5V <sub>o</sub>                                                                                       |                                                                                                                                  |      |      | 1                                                    | μs                   |      |
| TPHL                 | Turn-off delay time                     | 0.5V <sub>i</sub> to 0.5V <sub>o</sub>                                                                                       | I <sub>C</sub> = 1.25A                                                                                                           |      |      | 1.5                                                  | μs                   |      |
| IR                   | Clamp diode leakage<br>current          | for <b>ULN2068B-</b><br>V <sub>R</sub> = 50V<br>V <sub>R</sub> = 50V                                                         | ULN2070B<br>T <sub>amb</sub> = 70°C                                                                                              |      |      | 50<br>100                                            | μΑ<br>μΑ             | 6    |
| VF                   | Clamp diode forward voltage             | I <sub>F</sub> = 1A<br>I <sub>F</sub> = 1.5A                                                                                 |                                                                                                                                  |      |      | 1.75<br>2                                            | V<br>V               | 7    |



### **TEST CIRCUITS**



















#### MOUNTING INSTRUCTIONS

The  $R_{th,j-amb}$  can be reduced by soldering the GND pins to a suitable copper area of the printed circuit board (Fig. 14) or to an external heatsink (Fig. 15).

The diagram of figure 16 shows the maximum dissipable power  $P_{tot}$  and the  $R_{th j-amb}$  as a function of the side " $\ell$ " of two equal square copper areas having a thickness of  $35\mu$  (1.4 mils).

During soldering the pins temperature must not exceed 260°C and the soldering time must not be longer than 12 seconds.

The external heatsink or printed circuit copper area must be connected to electrical ground.









ULN2064B ULN2066B ULN2068B ULN2070B ULN2074B ULN2076B











PRELIMINARY DATA

## 80V - 1.5A QUAD DARLINGTON SWITCHES

- OUTPUT CURRENT TO 1.5A FACH DAR-LINGTON
- MINIMUM BREAKDOWN 80V
- SUSTAINING VOLTAGE AT LEAST 50V
- INTEGRAL SUPPRESSION DIODES (ULN2065B, ULN2067B, ULN2069B AND ULN2071B)
- ISOLATED DARLINGTON PINOUT (ULN2075B AND ULN2077B)
- VERSIONS COMPATIBLE WITH ALL POPULAR LOGIC FAMILIES

Designed to interface logic to a wide variety of high current, high voltage loads, these devices each contain four NPN darlington switches delivering up to 1.5A with a specified minimum breakdown of 80V and a sustaining voltage of 50V. The ULN2065B, ULN2067B, ULN2069B

### ABSOLUTE MAXIMUM RATINGS

and ULN2071B contain integral suppression diodes for inductive loads and have common emitters; the ULN2075B and ULN2077B feature isolated darlington pinouts and are intended for applications such as emitter follower configurations. Inputs of the ULN2065B, ULN2069B and ULN2075B are compatible with popular 5V logic families and the ULN2067B, ULN2071B and ULN2077B are compatible with 6-15 CMOS and PMOS. The ULN2069B and ULN2071B include a predriver stage to provide extragain, reducing the load on control logic.



| V <sub>CEX</sub>      | Output voltage                                 | 80         | V  |
|-----------------------|------------------------------------------------|------------|----|
| V <sub>CE (sus)</sub> | Output sustaining voltage                      | 50         | V  |
| 1                     | Output current                                 | 1.75       | А  |
| I <sub>o</sub><br>Vi  | Input voltage for ULN2075B - 2077B             | 60         | V  |
|                       | for ULN2067B - 2071B                           | 30         | V  |
|                       | for ULN2065B - 2069B                           | 15         | V  |
| li i                  | Input current                                  | 25         | mΑ |
| Ý,                    | Supply voltage for ULN2069B                    | 10         | V  |
| •                     | for ULN2071B                                   | 20         | V  |
| P <sub>tot</sub>      | Power dissipation: at $T_{pins} = 90^{\circ}C$ | 4.3        | W  |
|                       | at $T_{amb}^{\mu\nu\sigma} = 70^{\circ}C$      | 1          | W  |
| T <sub>amb</sub>      | Operating ambient temperature range            | -20 to 85  | °C |
| T <sub>stg</sub>      | Storage temperature                            | -55 to 150 | °Č |

#### CONNECTIONS DIAGRAMS (Top view) ORDERING NUMBERS and





c

8

с





### SCHEMATIC DIAGRAM



 $\begin{array}{ll} ULN2069B:\,R_{1N}=\,2.5\;k\Omega\,, & R_{s}=900\Omega\,\\ ULN2071B:\,R_{1N}=\,11.6\;k\Omega\,, & R_{s}=3.4\;k\Omega \end{array}$ 

| ELECTRICAL CHARACTERISTICS (V <sub>s</sub>          | = | 5V | for | ULN2069B, | ٧, | = | 12V | for | ULN2071B, |
|-----------------------------------------------------|---|----|-----|-----------|----|---|-----|-----|-----------|
| $T_{amb} = 25^{\circ}C$ unless otherwise specified) |   |    |     |           | Ū  |   |     |     | -         |

|                       | Parameter                               | Test conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Min. | Тур. | Max.                                                               | Unit.                                   | Fig. |
|-----------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--------------------------------------------------------------------|-----------------------------------------|------|
| ICEX                  | Output leakage current                  | for <b>ULN2069B-ULN2071B</b><br>$V_{CE} = 80V$<br>$V_{CE} = 80V$ $T_{amb} = 70^{\circ}C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |      | 100<br>500                                                         | μΑ<br>μΑ                                | 1    |
| V <sub>CE(sus)</sub>  | Collector-emitter<br>sustaining voltage | for <b>ULN2069B-ULN2071B</b><br>I <sub>C</sub> = 100mA V <sub>i</sub> = 0.4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 50   |      |                                                                    | v                                       | 2    |
| V <sub>CE(sat</sub> ) | Collector-emitter<br>saturation voltage | $ \begin{array}{l} \mbox{for } \textbf{ULN2069B} \\ \mbox{I}_{C} = 500 \mbox{ mA} \\ \mbox{I}_{C} = 750 \mbox{mA} \\ \mbox{I}_{C} = 750 \mbox{mA} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{I}_{C} = 2.75 \mbox{V} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{I}_{C} = 500 \mbox{mA} \\ \mbox{I}_{C} = 500 \mbox{mA} \\ \mbox{I}_{C} = 50 \mbox{M} \\ \mbox{I}_{C} = 50 \mbox{M} \\ \mbox{I}_{C} = 50 \mbox{M} \\ \mbox{I}_{C} = 5 \mbox{V} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{V}_{i} = 5 \mbox{V} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{V}_{i} = 5 \mbox{V} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{V}_{i} = 5 \mbox{V} \\ \mbox{I}_{C} = 1.25 \mbox{M} \\ \mbox{V}_{i} = 5 \mbox{V} \\ \mbox{I}_{C} = 5 \mbox{I}_{C} \mbox{I}_{C} = 5 \mbox{V} \\ \mbo$ |      |      | 1.1<br>1.2<br>1.3<br>1.4<br>1.5<br>1.1<br>1.2<br>1.3<br>1.4<br>1.5 | >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> | 2    |
| l <sub>i(on)</sub>    | Input current                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |      | 550<br>1000<br>400<br>1250                                         | μΑ<br>μΑ<br>μΑ<br>μΑ                    | 4    |
| V <sub>i(on)</sub>    | Input voltage                           | V <sub>CE</sub> = 2V I <sub>C</sub> = 1.5A<br>for <b>ULN2069B</b><br>for <b>ULN2071B</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |      | 2.75<br>5                                                          | v                                       | 5    |
| Is                    | Supply current                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |      | 6<br>4.5                                                           | mA<br>mA                                | 8    |
| tPLH                  | Turn-on delay time                      | 0.5V <sub>i</sub> to 0.5V <sub>o</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |      | 1                                                                  | μs                                      |      |
| <sup>t</sup> PHL      | Turn-off delay time                     | $0.5V_{j}$ to $0.5V_{o}$ $I_{C} = 1.25A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |      | 1.5                                                                | μs                                      |      |
| I <sub>R</sub>        | Clamp diode leakage<br>current          | for <b>ULN2069B-ULN2071B</b><br>$V_R = 80V$<br>$V_R = 80V$ $T_{amb} = 70^{\circ}C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |      | 50<br>100                                                          | μΑ<br>μΑ                                | 6    |
| VF                    | Clamp diode forward voltage             | I <sub>F</sub> = 1A<br>I <sub>F</sub> = 1.5A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |      | 1.75<br>2                                                          | V<br>V                                  | 7    |



#### **TEST CIRCUITS**





















Fig. 10 - Input current as a function of input voltage



Fig. 11 - Collector current as a function of input current







## EIGHT DARLINGTON ARRAYS

- EIGHT DARLINGTONS WITH COMMON EMITTERS
- OUTPUT CURRENT TO 500mA
- OUTPUT VOLTAGE TO 50V
- INTEGRAL SUPPRESSION DIODES
- VERSIONS FOR ALL POPULAR LOGIC FAMILIES
- OUTPUT CAN BE PARALLELED
- INPUTS PINNED OPPOSITE OUTPUTS TO SIMPLIFY BOARD LAYOUT

The ULN2801A -ULN2805A each contain eight darlington transistors with common emitters and integral suppression diodes for inductive loads. Each darlington features a peak load current rating of 600mA (500mA continuous) and can withstand at least 50V in the off state. Outputs may be paralleled for higher current capability.

Five versions are available to simplify interfacing to standard logic families: the ULN2801A is

designed for general purpose applications with a current limit resistor; the ULN2802A has a 10.5K $\Omega$  input resistor and zener for 14-25V PMOS; the ULN2803A has a 2.7K $\Omega$  input resistor for 5V TTL and CMOS; the ULN2804A has a 10.5K $\Omega$  input resistor for 6-15V CMOS and the ULN2805A is designed to sink a minimum of 350mA for standard and Schottky TTL where higher output current is required.

All types are supplied in a 18-lead plastic DIP with a copper lead from and feature the convenient input-opposite-output pinout to simplify board layout,



### CONNECTION DIAGRAM

(top view)



| THERMA                | L DATA                              |     |    |      |
|-----------------------|-------------------------------------|-----|----|------|
| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 55 | °C/W |

N2801 N2802A N2803A ULN2804A ULN2805A

### **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

| · · · · · · · · · · · · · · · · · · · | Parameter                               | Test conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Min. | Тур.                             | Max.                                             | Unit                       | Fig.     |
|---------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------|--------------------------------------------------|----------------------------|----------|
| ICEX                                  | Output leakage current                  | $V_{CE}$ = 50V<br>$T_{amb}$ = 70°C $V_{CE}$ = 50V<br>$T_{amb}$ = 70°C<br>for U appendent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |                                  | 50<br>100                                        | μΑ<br>μΑ                   | 1a<br>1a |
|                                       |                                         | for <b>ULN 2802A</b><br>$V_{CE} = 50V$ $V_{i} = 6V$<br>for <b>ULN 2804A</b><br>$V_{CE} = 50V$ $V_{i} = 1V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |                                  | 500<br>500                                       | μA<br>μA                   | 1b<br>1b |
| V <sub>CE(sat)</sub>                  | Collector-emitter<br>saturation voltage | $\begin{array}{c} I_{C} = 100 \text{ mA} & I_{B} = 250 \ \mu\text{A} \\ I_{C} = 200 \text{ mA} & I_{B} = 350 \ \mu\text{A} \\ I_{C} = 350 \text{ mA} & I_{B} = 500 \ \mu\text{A} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 0.9<br>1.1<br>1.3                | 1.1<br>1.3<br>1.6                                |                            | 2        |
| l <sub>i(on)</sub>                    | Input current                           | for ULN 2802A V <sub>i</sub> = 17V<br>for ULN 2803A V <sub>i</sub> = 3.85V<br>for ULN 2804A V <sub>i</sub> = 5V<br>V <sub>i</sub> = 12V<br>for ULN 2805A V <sub>i</sub> = 3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 0.82<br>0.93<br>0.35<br>1<br>1.5 | 1.25<br>1.35<br>0.5<br>1.45<br>2.4               | mA<br>mA<br>mA<br>mA<br>mA | 3        |
| l <sub>i(off)</sub>                   | Input current                           | $T_{amb} = 70^{\circ}C$ $I_{C} = 500 \mu A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 50   | 65                               |                                                  | μA                         | 4        |
| V <sub>i(on)</sub>                    | Input voltage                           | $ \begin{array}{l} \mbox{for } \textbf{ULN 2802A} \\ V_{CE}{=}\ 2V & I_{C} = 300 \mbox{ mA} \\ \mbox{for } \textbf{ULN 2803A} \\ V_{CE}{=}\ 2V & I_{C} = 200 \mbox{ mA} \\ V_{CE}{=}\ 2V & I_{C} = 250 \mbox{ mA} \\ \mbox{for } \textbf{ULN 2804A} \\ V_{CE}{=}\ 2V & I_{C} = 300 \mbox{ mA} \\ \mbox{vc}{=}\ 2V & I_{C} = 200 \mbox{ mA} \\ \mbox{vc}{=}\ 2V & I_{C} = 200 \mbox{ mA} \\ \mbox{vc}{=}\ 2V & I_{C} = 205 \mbox{ mA} \\ \mbox{vc}{=}\ 2V & I_{C} = 350 \mbox{ mA} \\ \mbox{vc}{=}\ 2V & I_{C} = 350 \mbox{ mA} \\ \mbox{vc}{=}\ 2V & I_{C} = 350 \mbox{ mA} \\ \mbox{vc}{=}\ 2V & I_{C} = 350 \mbox{ mA} \\ \end{tabular} $ |      |                                  | 13<br>2.4<br>2.7<br>3<br>5<br>6<br>7<br>8<br>2.4 |                            | 5        |
| hfe                                   | DC forward current gain                 | for <b>ULN 2801A</b><br>V <sub>CE</sub> = 2V I <sub>C</sub> = 350 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1000 |                                  |                                                  | -                          | 2        |
| Cj                                    | Input capacitance                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | 15                               | 25                                               | pF                         | -        |
| <sup>t</sup> PLH                      | Turn-on delay time                      | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      | 0.25                             | 1                                                | μs                         | -        |
| t <sub>PHL</sub>                      | Turn-off delay time                     | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      | 0.25                             | 1                                                | μs                         | -        |
| 1 <sub>R</sub>                        | Clamp diode leakage current             | $V_{R} = 50V$<br>$T_{amb} = 70^{\circ}C$ $V_{R} = 50V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |                                  | 50<br>100                                        | μΑ<br>μΑ                   | 6        |
| VF                                    | Clamp diode forward voltage             | I <sub>F</sub> ≈ 350 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      | 1.7                              | 2                                                | V                          | 7        |





Fig. 9 - Collector current as a function of input current



Fig. 10 – Allowable average power dissipation as a function of ambient temperature



Fig. 11 – Peak collector current as a function of duty cycle



Fig. 12 - Peak collector current as a function of duty cycle ۱c (mA) [amb<sup>i</sup> 500 CURRENT 400 300 NUMBER OF OUTPUTS 200 0 20 40 60 DUTY CYCLE (%)

Fig. 13 – Input current as a function of input voltage (for ULN 2802A)



Fig. 16 - Input current as a function of input voltage (for ULN 2805A)



Fig. 14 – Input current as a function of input voltage (for ULN 2804A)



Fig. 15 – Input current as a function of input voltage (for ULN 2803A)







## SEVEN DARLINGTON ARRAYS

- SEVEN DARLINGTONS PER PACKAGE
- OUTPUT CURRENT 500mA PER DRIVER (600mA PEAK)
- OUTPUT VOLTAGE 50V
- INTEGRAL SUPPRESSION DIODES FOR INDUCTIVE LOADS
- OUTPUTS CAN BE PARALLELED FOR HIGHER CURRENT
- TTL/CMOS/PMOS/DTL COMPATIBLE IN-PUTS
- INPUTS PINNED OPPOSITE OUTPUTS TO SIMPLIFY LAYOUT

The ULQ2001R, ULQ2002R, ULQ2003R and ULQ2004R are high voltage, high current darlington arrays each containing seven open collector darlington pairs with common emitters. Each channel is rated at 500mA and can withstand peak currents of 600mA. Suppression diodes are included for inductive load driving and the inputs are pinned opposite the outputs to simplify board layout. The four versions interface to all common logic families.

| ULQ2001R | General purpose, DTL, TTL, CMOS |
|----------|---------------------------------|
| UL02002R | 14-25V PMOS                     |
| ULQ2003R | 5V TTL, CMOS                    |
| ULQ2004R | 6-15V CMOS, PMOS                |

These versatile devices are useful for driving a wide range of loads including solenoids, relays DC motors, LED displays, filament lamps, thermal printheads and high power buffers.

The ULQ2001R, ULQ2002R, ULQ2003R and ULQ2004R are supplied in 16 pin ceramic DIP packages.



### ABSOLUTE MAXIMUM RATINGS

| Vo               | Output voltage                           | 50          | V  |
|------------------|------------------------------------------|-------------|----|
| V <sub>in</sub>  | Input voltage (for ULQ2002R/2003R/2004R) | 30          | V  |
| l <sub>c</sub>   | Continuous collector current             | 500         | mΑ |
| ۱ <sub>b</sub>   | Continuous base current                  | 25          | mΑ |
| T <sub>amb</sub> | Operating ambient temperature range      | -20 to + 85 | °C |
| $T_{stg}$        | Storage temperature range                | -55 to 150  | °C |
| ' stg            | Storage temperature range                | -55 10 150  | U  |



### THERMAL DATA

| R <sub>th j-amb</sub> Thermal resistance junction-ambient | max 150 | °C/W |
|-----------------------------------------------------------|---------|------|
|-----------------------------------------------------------|---------|------|

### $\label{eq:constraint} \textbf{ELECTRICAL CHARACTERISTICS} \quad (\textbf{T}_{amb} = 25^{\circ} \text{C unless otherwise specified})$

|                      | Parameter                               | Test c                                                                                                                                                                                                                 | onditions                                                                                                                                                                                                                    | Min. | Тур.                      | Max.                                      | Unit                 | Fig.                                           |
|----------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------|-------------------------------------------|----------------------|------------------------------------------------|
| ICEX                 | Output leakage current                  | $V_{CE} = 50V$ $T_{amb} = 70^{\circ}C$ $T_{amb} = 70^{\circ}C$ for UL02002R $V_{CE} = 50V$ for UL02004R $V_{CE} = 50V$                                                                                                 | $V_{CE} = 50V$<br>$V_i = 6V$<br>$V_i = 1V$                                                                                                                                                                                   |      |                           | 50<br>100<br>500<br>500                   | μΑ<br>μΑ<br>μΑ       | 1a<br>1a<br>1b<br>1b                           |
| V <sub>CE(sat)</sub> | Collector-emitter<br>saturation voltage | $I_{C} = 100 \text{mA}$<br>$I_{C} = 200 \text{mA}$<br>$I_{C} = 350 \text{mA}$                                                                                                                                          | $I_{B} = 250 \ \mu A$<br>$I_{B} = 350 \ \mu A$<br>$I_{B} = 500 \ \mu A$                                                                                                                                                      | _    | 0.9<br>1.1<br>1.3         | 1.1<br>1.3<br>1.6                         | V<br>V<br>V          | 2<br>2<br>2                                    |
| li(on)               | Input current                           | for ULQ2002R<br>for ULQ2003R<br>for ULQ2004R<br>$V_i = 12V$                                                                                                                                                            | $V_i = 17V$ $V_i = 3.85V$ $V_i = 5V$                                                                                                                                                                                         |      | 0.82<br>0.93<br>0.35<br>1 | 1.25<br>1.35<br>0.5<br>1.45               | mA<br>mA<br>mA<br>mA | 3<br>3<br>3<br>3                               |
| li(off)              | Input current                           | $T_{amb} = 70^{\circ} C$                                                                                                                                                                                               | Ι <sub>C</sub> = 500 μA                                                                                                                                                                                                      | 50   | 65                        |                                           | μA                   | 4                                              |
| V <sub>i (on)</sub>  | Input voltage                           | for UL02002R<br>$V_{CE} = 2V$<br>for UL02003R<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>for UL02004R<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$<br>$V_{CE} = 2V$ | $I_{C} = 300 \text{ mA}$<br>$I_{C} = 200 \text{ mA}$<br>$I_{C} = 250 \text{ mA}$<br>$I_{C} = 300 \text{ mA}$<br>$I_{C} = 125 \text{ mA}$<br>$I_{C} = 200 \text{ mA}$<br>$I_{C} = 275 \text{ mA}$<br>$I_{C} = 350 \text{ mA}$ |      |                           | 13<br>2.4<br>2.7<br>3<br>5<br>6<br>7<br>8 |                      | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| hfe                  | DC forward current gain                 | for <b>UL02001R</b><br>V <sub>CE</sub> = 2V                                                                                                                                                                            | I <sub>C</sub> = 350 mA                                                                                                                                                                                                      | 1000 |                           |                                           | -                    | 2                                              |
| Ci                   | Input capacitance                       |                                                                                                                                                                                                                        |                                                                                                                                                                                                                              |      | 15                        | 25                                        | pF                   | -                                              |
| t <sub>PLH</sub>     | Turn-on delay time                      | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                                                                                                                                               |                                                                                                                                                                                                                              |      | .0.25                     | 1                                         | μs                   | -                                              |
| t <sub>PHL</sub>     | Turn-off delay time                     | 0.5 V <sub>i</sub> to 0.5 V <sub>o</sub>                                                                                                                                                                               |                                                                                                                                                                                                                              |      | 0.25                      | 1                                         | μs                   | -                                              |
| I <sub>R</sub>       | Clamp diode leakage<br>current          | $V_R = 50V$<br>$T_{amb} = 70^\circ C$                                                                                                                                                                                  | V <sub>R</sub> = 50V                                                                                                                                                                                                         |      |                           | 50<br>100                                 | μΑ<br>μΑ             | 6<br>6                                         |
| VF                   | Clamp diode forward<br>voltage          | I <sub>F</sub> = 350 mA                                                                                                                                                                                                |                                                                                                                                                                                                                              |      | 1.7                       | 2                                         | V                    | 7                                              |





### A MONOLITHIC HIGH VOLTAGE DARLINGTON WITH ON-CHIP INTELLIGENCE FOR PROTECTION AND DIAGNOSTIC OUTPUT

- CONTROL CIRCUIT AND POWER ON ONE CHIP
- 10A OUTPUT CURRENT
- INTEGRATED 400V POWER DARLINGTON
- PROGRAMMABLE BASE CURRENT
- SHORT CIRCUIT PROTECTION
- DIRECT SOA PROTECTION
- THERMAL SHUTDOWN
- DIAGNOSTIC OUTPUT
- TTL/CMOS COMPATIBLE INPUT
- STAND BY MODE

The VB010 is a fully protected high voltage darlington with a TTL/CMOS compatible driving circuit.

Features of the device include programmable base current, thermal shutdown, short circuit protection, a combined voltage and current detection circuit for direct SOA protection and a diagnostic output. The VB010 is mounted in the fully isolated ISOWATT5 package and needs no external components.

The VB010 can be used in numerous applications which require an intelligent high voltage, high current power switch driven by a logic level input. The base current is externally programmed by a resistor on the control circuit supply.

A series of built-in protection circuits switchoff the power darlington before safe operating levels are exceeded.



#### **BLOCK DIAGRAM**





ADVANCE DATA

## AN INTELLIGENT HIGH VOLTAGE DUTY CYCLE CONTROLLER FOR D.C. MOTOR CONTROL AND INDUCTIVE LOAD DRIVER APPLICATIONS

- CONTROL CIRCUIT AND POWER ON ONE CHIP
- 3A OUTPUT CURRENT
- INTEGRATED 450V POWER DARLINGTON
- PROGRAMMABLE DRIVER CURRENT
- SWITCHING FREQUENCY UP TO 100KHz
- THERMAL SHUTDOWN
- COMPARATOR INPUT PROTECTION
- HIGH IMPEDANCE DIFFERENTIAL INPUTS
- DUTY CYCLE CONTROL LINEARITY WITHIN 1.5%
- MINIMUM EXTERNAL COMPONENTS

The VB100 is an intelligent duty cycle controller with a high voltage, high current open collector darlington output.

Features of the device include programmable driver current, thermal protection, high impedence differential input, integrated protection at comparator inputs and switching frequency up to 100KHz.

The VB100 is mounted in a 11-lead Multiwatt<sup>®</sup> plastic power package and requires very few external components.

**VB100** 

The VB100 can be used as a D.C. motor controller and driver or as a high voltage inductive load driver, the output voltage duty cycle is adjusted as a function of the input control voltage, at a frequency set by a stable internal sawtooth generator.

A built-in thermal shutdown circuit switches off the power darlington whenever the junction temperature exceeds an internally set value.





### BLOCK DIAGRAM

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 12/86887





### HIGH CURRENT, HIGH SPEED, HIGH POWER TRANSISTOR

The BUR50 is a silicon multiepitaxial planar NPN transistor in modified Jedec TO-3 metal case, the BUR50S is the same type in Jedec TO-3 metal case, intended for use, in switching and linear applications in military and industrial equipment.

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CBO</sub><br>V <sub>CEO</sub> | Collector-base voltage ( $I_E = 0$ )               | 200        | v  |
|--------------------------------------|----------------------------------------------------|------------|----|
| VCEO                                 | Collector-emitter voltage $(I_B = 0)$              | 125        | V  |
| V <sub>EBO</sub>                     | Emitter-base voltage $(I_c = 0)$                   | 10         | V  |
| I <sub>C</sub>                       | Collector current                                  | 70         | Α  |
| I <sub>CM</sub>                      | Collector peak current ( $t_p = 10 \text{ ms}$ )   | 100        | Α  |
|                                      | Base current                                       | 20         | Α  |
| I <sub>B</sub><br>P <sub>tot</sub>   | Total power dissipation at T <sub>case</sub> ≤25 ℃ | 350        | w  |
| T <sub>stg</sub><br>T                | Storage temperature                                | -65 to 200 | °C |
| Ti                                   | Junction temperature                               | 200        | °C |
| ,                                    |                                                    |            |    |

#### INTERNAL SCHEMATIC DIAGRAM



#### MECHANICAL DATA

Dimensions in mm





BUR 50S

Collector connected to case



889

### ELECTRICAL CHARACTERISTICS (continued)

|                 | Parameter                                                 | Test conditions                                                                      | Min. Typ. Max. | Unit |
|-----------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------|----------------|------|
| t <sub>on</sub> | Turn-on time<br>(fig. 2)                                  | I <sub>C</sub> =70A I <sub>B1</sub> =7A<br>V <sub>CC</sub> =60V                      | 0.5 1.2        | μs   |
| t <sub>s</sub>  | Storage time<br>(fig. 2)                                  | I <sub>C</sub> =70A I <sub>B1</sub> =7A<br>I <sub>B2</sub> =-7A V <sub>CC</sub> =60V | 0.82 2         | μs   |
| t <sub>f</sub>  | Fall time<br>(fig. 2)                                     | $V_{B2} = -7A$ $V_{CC} = 60V$                                                        | 0.1 0.5        | μs   |
|                 | Clamped E <sub>s/b</sub><br>Collector current<br>(fig. 1) | V <sub>clamp</sub> =125V<br>L=500μH                                                  | 70             | A    |

\* Pulsed: pulse duration =300  $\mu s$  , duty cycle  $\,{\leq}2\%$ 



### Safe operating areas

Derating curves



BUR50 BUR50S



#### Base-emitter saturation voltage

#### Saturated switching characteristics

BUR50 BUR50S



#### Saturated switching characteristics



Transition frequency







The BUR 51 is a silicon multiepitaxial planar NPN transistor in modified Jedec TO-3 metal case, intended for use in switching and linear applications in military and industrial equipment.

### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CBO</sub>                   | Collector-base voltage ( $I_F = 0$ )               | 300        | V  |
|------------------------------------|----------------------------------------------------|------------|----|
| V <sub>CEO</sub>                   | Collector-emitter voltage $(I_B = 0)$              | 200        | V  |
| VEBO                               | Emitter-base voltage $(I_{c} = 0)$                 | 10         | V  |
| I <sub>C</sub>                     | Collector current                                  | 60         | Α  |
| I <sub>CM</sub>                    | Collector peak current (t <sub>p</sub> =10 ms)     | 80         | А  |
|                                    | Base current                                       | 16         | Α  |
| I <sub>B</sub><br>P <sub>tot</sub> | Total power dissipation at T <sub>case</sub> ≤25 ℃ | 350        | w  |
| T <sub>stg</sub>                   | Storage temperature                                | -65 to 200 | °C |
| Ti                                 | Junction temperature                               | 200        | °C |
| ,                                  | ·                                                  |            |    |

вO

 $^{\circ}$ 

#### INTERNAL SCHEMATIC DIAGRAM





Modified TO-3

895

Dimensions in mm

BUR5

### ELECTRICAL CHARACTERISTICS (continued)

|                 | Parameter                                                 | Test conditions                                                                       | Min. Typ. Max. | Unit |
|-----------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------|----------------|------|
| t <sub>on</sub> | Turn-on time<br>(fig. 2)                                  | I <sub>C</sub> =50A I <sub>B1</sub> =5A<br>V <sub>CC</sub> =100V                      | 0.35 1         | μs   |
| t <sub>s</sub>  | Storage time<br>(fig. 2)                                  | I <sub>C</sub> =50A I <sub>B1</sub> =5A<br>I <sub>B2</sub> =-5A V <sub>CC</sub> =100V | 0.9 2          | μs   |
| t <sub>f</sub>  | Fall time<br>(fig. 2)                                     | I <sub>B2</sub> =-5A V <sub>CC</sub> =100V                                            | 0.24 0.6       | μs   |
|                 | Clamped E <sub>s.b</sub><br>Collector current<br>(fig. 1) | V <sub>clamp</sub> =200V<br>L =500μH                                                  | 50             | A    |

\* Pulsed: pulse duration = 300  $\mu$ s, duty cycle  $\leq$  2%



#### Safe operating areas



BUR51

#### Derating curves



Base-emitter saturation voltage



#### Saturated switching characteristics

BUR51

1

Saturated switching characteristics



Transition frequency







### HIGH CURRENT, HIGH SPEED, HIGH POWER TRANSISTOR

The BUR 52 is a silicon multiepitaxial planar NPN transistor in modified Jedec TO-3 metal case, intended for use in switching and linear applications in military and industrial equipment.

### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CBO</sub> | Collector-base voltage ( $I_{\rm F}=0$ )            | 350        | V  |
|------------------|-----------------------------------------------------|------------|----|
| V <sub>CEO</sub> | Collector-emitter voltage $(I_B = 0)$               | 250        | V  |
| VEBO             | Emitter-base voltage $(I_c = 0)$                    | 10         | V  |
| I <sub>C</sub>   | Collector current                                   | 60         | А  |
| I <sub>CM</sub>  | Collector peak current (t <sub>p</sub> =10 ms)      | 80         | Α  |
| l <sub>B</sub>   | Base current                                        | 16         | Α  |
| P <sub>tot</sub> | Total power dissipation at T <sub>case</sub> ≤25 °C | 350        | W  |
| T <sub>stg</sub> | Storage temperature                                 | -65 to 200 | °C |
| T,               | Junction temperature                                | 200        | °C |
| ,                |                                                     | 1          |    |

#### INTERNAL SCHEMATIC DIAGRAM



### MECHANICAL DATA

Dimensions in mm

Collector connected to case



Modified TO-3



### ELECTRICAL CHARACTERISTICS (continued)

| Parameter      |                                                           | Test conditions                                                                           | Min. Typ. Max. | Unit |
|----------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------|------|
| t <sub>s</sub> | Storage time<br>(fig. 2)                                  | I <sub>C</sub> =40A I <sub>B1</sub> =4A                                                   | 1.2 2          | μs   |
| t <sub>f</sub> | Fall time<br>(fig. 2)                                     | $\begin{bmatrix} I_{C} = 40A & I_{B1} = 4A \\ I_{B2} = -4A & V_{CC} = 100V \end{bmatrix}$ | 0.20 0.6       | μs   |
| <b>-</b>       | Clamped E <sub>s/b</sub><br>Collector current<br>(fig. 1) | V <sub>clamp</sub> =250V<br>L = 500μH                                                     | 40             | A    |

\* Pulsed: pulse duration =  $300 \,\mu s$ , duty cycle  $\leq 2\%$ 



### Safe operating areas

Derating curves





Saturated switching characteristics

BUR52



Saturated switching characteristics



Transition frequency







ADVANCE DATA

### ADVANCE DATA

### HIGH VOLTAGE POWER SWITCH

The BUW22, BUW22A are silicon miltiepitaxial mesa PNP transistor, in Jedec TO-3, metal case, particularly intended for high voltage, fast switching applications. The BUW22P, BUW22AP are mounted in TO-220 plastic package.

| ABSOL                                | UTE MAXIMUM RATINGS                                   | BUW22/P      | BUW22A/P     |  |
|--------------------------------------|-------------------------------------------------------|--------------|--------------|--|
| V <sub>CES</sub>                     | Collector-emitter voltage ( $V_{BE} = o$ )            | -400V        | -450∨        |  |
|                                      | Collector-emitter voltage ( $I_{B} = 0$ )             | -350V        | -400∨        |  |
| V <sub>CEO</sub><br>V <sub>EBO</sub> | Emitter-base voltage $(I_{C} = 0)$                    | -5V          | -7V          |  |
| I <sub>C</sub>                       | Collector current                                     | -6A          |              |  |
| I <sub>CM</sub>                      | Collector peak current ( $t_p \leq 10ms$ )            | -8A          |              |  |
| I <sub>B</sub>                       | Base current                                          | -2A          |              |  |
| I <sub>BM</sub>                      | Base peak current (t <sub>p</sub> ≤ 10ms)             | -4A          |              |  |
| P <sub>tot</sub>                     | Total power dissipation at $T_{case} \le 25^{\circ}C$ | (TO-3) 75W   | (TO-220) 60W |  |
| T <sub>stg</sub>                     | Storage temperature                                   | -65 to 175°C | -65 to 150°C |  |
| Тj                                   | Junction temperature                                  | 175°C        | 150°C        |  |

### **INTERNAL SCHEMATIC DIAGRAM**



MECHANICAL DATA

Dimensions in mm



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 10/84



BUW22 BUW22A BUW22AP BUW22P

Safe operating areas (BUW22AP - BUW22P)

Safe operating areas (BUW22 - BUW22A)





Switching times resistive load (test circuit fig. 1)





Base-emitter on voltage



### **TEST CIRCUITS**

Fig. 1



Fig. 2





### BUW32/BUW32A BUW32P/BUW32AP SGSIW32/SGSIW32A

## HIGH VOLTAGE POWER SWITCH

- FAST SWITCHING APPLICATIONS
- INDUSTRIAL APPLICATION

The BUW32/A, BUW32P/AP and SGSIW32/A are silicon multiepitaxial mesa PNP transistors mounted respectively in TO-3 metal case, SOT-93 plastic package and ISOWATT218 fully isolated package.



| ABSOL            | UTE MAXIMUM RATINGS TO-3<br>SOT-93<br>ISOWATT218 | BUW32<br>BUW32P<br>SGSIW32 | BUW32A<br>BUW32AP<br>SGSIW32A |
|------------------|--------------------------------------------------|----------------------------|-------------------------------|
| V <sub>CES</sub> | Collector-emitter voltage (V <sub>BE</sub> = 0)  | -400                       | -450 V                        |
| V <sub>CEO</sub> | Collector-emitter voltage ( $I_{BE} = 0$ )       | -350                       | -400 V                        |
| V <sub>EBO</sub> | Emitter-base voltage ( $I_{C} = 0$ )             | -5                         | —7 V                          |
|                  | Collector current                                |                            | -10 A                         |
| I <sub>B</sub>   | Base current                                     |                            | — 5 A                         |
| -                |                                                  | TO-3                       | SOT-93 ISOWATT218             |
| V <sub>ISO</sub> | Isolation voltage (DC)                           |                            | 4000 V                        |
| P <sub>tot</sub> | Total dissipation at $T_c \leq 25^{\circ}C$      | 125                        | 105 50 W                      |
| T <sub>stg</sub> | Storage temperature                              | -65 to 175                 | -65 to 150 -65 to 150 °C      |
| Τ <sub>j</sub>   | Max. operating junction temperature              | 175                        | 150 150 °C                    |

### **THERMAL RESISTANCE OF THE ISOWATT218**

The junction to case thermal resistance of 2.5 °C/W for the ISOWATT218 package may seem quite high at first glance but if compared to a conventional SOT-93 (TO-218) package with a 0.1 mm mica insulating washer, the differences are marginal. The 0.1 mm isolating washer gives 1500V to 2000VDC isolation for the SOT-93 package, SGS guarantee 4000V DC isolation for the ISOWATT 218. The comparison in fig. 1 shows the dynamic thermal resistance of both devices mounted using a thermal compound. The test illustrate that the ISOWATT218 has an R<sub>th</sub> very close to that of conventional SOT-93 (TO-218) and any small increase is more than compensated for by the convenience of the ISOWATT218 package. The collector to heatsink capacitance of the ISOWATT218 is typically 17pF.

BUW32/BUW32A BUW32P/BUW32AP SGSIW32/SGSIW32A



### **TEST CIRCUITS**

Fig. 1



BUW32/BUW32A BUW32P/BUW32AP SGSIW32/SGSIW32A

atustas INUTAA

Fig. 2





### BUW42/BUW42A BUW42P/BUW42AP SGSIW42/SGSIW42A

# HIGH VOLTAGE POWER SWITCH

- FAST SWITCHING APPLICATIONS
- INDUSTRIAL APPLICATION

The BUW42/A, BUW42P/AP and SGSIW42/A are silicon multiepitaxial mesa PNP transistors mounted respectively in TO-3 metal case, SOT-93 plastic package and ISOWATT218 fully isolated package.



| ABSOL            | UTE MAXIMUM RATINGS T0-3<br>SOT-93<br>ISOWATT218 | BUW42<br>BUW42P<br>SGSIW42 |            | BUW42A<br>BUW42AP<br>SGSIW42A |     |
|------------------|--------------------------------------------------|----------------------------|------------|-------------------------------|-----|
| V <sub>CES</sub> | Collector-emitter voltage (V <sub>BE</sub> = 0)  | -400                       |            | -450                          | v   |
| V <sub>CEO</sub> | Collector-emitter voltage ( $I_{BE} = 0$ )       | - 350                      |            | -400                          | V   |
| V <sub>EBO</sub> | Emitter-base voltage ( $I_{\rm C} = 0$ )         | 5                          |            | -7                            | V   |
| I <sub>C</sub>   | Collector current                                |                            | -15        |                               | Α   |
| I <sub>CM</sub>  | Collector peak current                           |                            | -30        |                               | Α   |
| I <sub>B</sub>   | Base current                                     |                            | -10        |                               | Α   |
| b                |                                                  | то-з                       | SOT-93     | ISOWATT21                     | 8   |
| V <sub>ISO</sub> | Isolation voltage (DC)                           |                            |            | 4000                          | V   |
| P <sub>tot</sub> | Total dissipation at $T_c \leq 25^{\circ}C$      | 150                        | 105        | 50                            | W   |
| T <sub>stg</sub> | Storage temperature                              | -65 to 175                 | -65 to 150 | -65 to 150                    | O°C |
| Tj               | Max. operating junction temperature              | 175                        | 150        | 150                           | °C  |

### **THERMAL RESISTANCE OF THE ISOWATT218**

The junction to case thermal resistance of 2.5 °C/W for the ISOWATT218 package may seem quite high at first glance but if compared to a conventional SOT-93 (TO-218) package with a 0.1 mm mica insulating washer, the differences are marginal. The 0.1 mm isolating washer gives 1500V to 2000VDC isolation for the SOT-93 package, SGS guarantee 4000V DC isolation for the ISOWATT 218. The comparison in fig. 1 shows the dynamic thermal resistance of both devices mounted using a thermal compound. The test illustrate that the ISOWATT218 has an R<sub>th</sub> very close to that of conventional SOT-93 (TO-218) and any small increase is more than compensated for by the convenience of the ISOWATT218 package. The collector to heatsink capacitance of the ISOWATT218 is typically 17pF.

BUW42/BUW42A BUW42P/BUW42AP SGSIW42/SGSIW42A





### BUX48/BUX48A BUV48/BUV48A SGSIV48/SGSIV48A

## HIGH VOLTAGE POWER SWITCH

- DC, AC MOTOR CONTROL
- SWITCH MODE POWER SUPPLY

The BUX48, BUX48A, BUV48, BUV48A, SGSIV48 and SGSIV48A are multiepitaxial mesa NPN transistors mounted in respectively in TO-3 metal case, SOT-93 plastic package and ISOWATT218 fully isolated package.

They are particularly intended for switching applications directly from the 220V and 380V mains.



|                  | UTE MAXIMUM RATINGS T0-3<br>SOT-93<br>ISOWATT218            | BUX48<br>BUV48<br>SGSIV48 |            | BUX48A<br>BUV48A<br>SGSIV48A |      |
|------------------|-------------------------------------------------------------|---------------------------|------------|------------------------------|------|
| V <sub>CES</sub> | Collector-emitter voltage (V <sub>BF</sub> = 0)             | 850                       |            | 1000                         | V    |
| V <sub>CER</sub> | Collector-emitter voltage ( $R_{BE} = 10\Omega$ )           | 850                       |            | 1000                         | V    |
| V <sub>CEO</sub> | Collector-emitter voltage ( $I_{BE} = 0$ )                  | 400                       |            | 450                          | V    |
| V <sub>EBO</sub> | Emitter-base voltage $(I_{C} = 0)$                          |                           | 7          |                              | V    |
| I <sub>C</sub>   | Collector current                                           |                           | 15         |                              | Α    |
| I <sub>CM</sub>  | Collector peak current $I_{CP}$ (t $_{p}$ $\leqslant$ 5 ms) |                           | 30         |                              | Α    |
| I <sub>CP</sub>  | Collector peak current non rep. ( $t_p \leq 20 \ \mu s$ )   |                           | 55         |                              | А    |
| I <sub>B</sub>   | Base current                                                |                           | 4          |                              | А    |
| I <sub>BM</sub>  | Base peak current (t <sub>p</sub> $\leqslant$ 5 ms)         |                           | 20         |                              | Α    |
| 5                | P                                                           | то-з                      | SOT-93     | <b>ISOWATT21</b>             | 8    |
| V <sub>ISO</sub> | Isolation voltage (DC)                                      |                           |            | 4000                         | V    |
| P <sub>tot</sub> | Total dissipation at $T_{c} \leq 25^{\circ}C$               | 175                       | 125        | 50                           | W_   |
| T <sub>stg</sub> | Storage temperature                                         | -65 to 200                | -65 to 150 | -65 to 150                   | ) °C |
| Tj               | Max. operating junction temperature                         | 200                       | 150        | 150                          | °C   |

### **ELECTRICAL CHARACTERISTICS** ( $T_{case} = 25 \,^{\circ}C$ unless otherwise specified)

|                 | Parameter    | Test conditions                                                                                                                                                                                                           | Min. | Тур. | Max.       | Unit     |
|-----------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------|----------|
| RESI            | STIVE LOAD   |                                                                                                                                                                                                                           |      |      | •          |          |
| t <sub>on</sub> | Turn-on time | $ \begin{array}{l} \mbox{for BUX48/BUV48/SGSIV48} \\ V_{CC} &= 150 \ V \ I_{C} &= 10 \ A \\ I_{B1} &= 2 \ A \\ \mbox{for BUX48A/BUV48A/SGSIV48A} \\ V_{CC} &= 150 \ V \ I_{C} &= 8 \ A \\ I_{B1} &= 1.6 \ A \end{array} $ |      |      | 1          | μs<br>μs |
| t <sub>s</sub>  | Storage time | for <b>BUX48/BUV48/SGSIV48</b><br>$V_{CC} = 150 V I_C = 10 A$<br>$I_{B1} = -I_{B2} = 2 A$<br>for <b>BUX48A/BUV48A/SGSIV48A</b><br>$V_{CC} = 150 V I_C = 8 A$<br>$I_{B1} = -I_{B2} = 1.6 A$                                |      |      | 3          | μs<br>μs |
| t <sub>f</sub>  | Fall time    | for <b>BUX48/BUV48/SGSIV48</b><br>$V_{CC} = 150 V I_C = 10 A$<br>$I_{B1} = -I_{B2} = 2 A$<br>for <b>BUX48A/BUV48A/SGSIV48A</b><br>$V_{CC} = 150 V I_C = 8 A$<br>$I_{B1} = -I_{B2} = 1.6 A$                                |      |      | 0.8<br>0.8 | μs<br>μs |
| INDUCTIVE LOAD  |              |                                                                                                                                                                                                                           |      |      |            |          |
| t <sub>s</sub>  | Storage time | for <b>BUX48/BUV48/SGSIV48</b><br>$V_{CC} = 300 V I_C = 10A$<br>$L_B = 3\mu H$<br>$I_{B1} = 2 A V_{BE} = -5 V$<br>same $T_c = 125^{\circ}C$                                                                               |      | 2.7  | 5          | μs<br>μs |

|                          | $\begin{split} I_{B1} &= 2 \text{ A } V_{BE} = -5 \text{ V} \\ \text{same } T_c &= 125 ^{\circ}\text{C} \\ \text{for } \textbf{BUX48A/BUV48A/SGSIV48A} \\ V_{CC} &= 300 \text{ V } I_C &= 8 \text{ A} \\ & L_B &= 3  \mu\text{H} \\ I_{B1} &= 1.6 \text{ A } V_{BE} &= -5 \text{ V} \\ \text{same } T_c &= 125 ^{\circ}\text{C} \end{split}$                             | 2.7  | 5<br>5 | μs<br>μs<br>μs<br>μs |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|----------------------|
| t <sub>f</sub> Fall time | for <b>BUX48/BUV48/SGSIV48</b><br>$V_{CC} = 300 \text{ V}$ $I_{C} = 10 \text{ A}$<br>$L_{B} = 3\mu\text{H}$<br>$I_{B1} = 2 \text{ A}$ $V_{BE} = -5 \text{ V}$<br>same $T_{c} = 125^{\circ}\text{C}$<br>for <b>BUX48A/BUV48A/SGSIV48A</b><br>$V_{CC} = 300 \text{ V}$ $I_{C} = 8 \text{ A}$<br>$L_{B} = 3\mu\text{H}$<br>$I_{B1} = 1.6 \text{ A}$ $V_{BE} = -5 \text{ V}$ | 0.16 | 0.4    | μs<br>μs<br>μs       |
|                          | same $T_c = 125^{\circ}C$                                                                                                                                                                                                                                                                                                                                                |      | 0.4    | μs                   |

#### BUX48/BUX48A BUV48/BUV48A SGSIV48/SGSIV48A



BUX48/BUX48A BUV48/BUV48A SGSIV48/SGSIV48A

Fig. 5 - Switching times test circuit on resistive load.



Fig.6 - Switching times test circuit on inductive load, with and without antisaturation network



D1, D2 - Fast recovery diodes Q1, Q2 - Transistors SGS: 2N5191, 2N5195



## HIGH VOLTAGE POWER SWITCHING

INDUSTRIAL APPLICATIONS

The BUX48B, BUX48C, BUV48B, BUV48C and SGSIV48C are multiepitaxial mesa NPN transistors mounted respectively in TO-3 metal case SOT-93 plastic package and ISOWATT218 fully isolated package.

They are particularly intended for switching and industrial applications from single and three-phase mains.



| ABSOLUTE MAXIMUM RATINGS T0-3<br>SOT-93<br>ISOWATT218 |                                                        | BUX48B<br>BUV48B |            | BUX48C<br>BUV48C<br>SGSIV48C |      |
|-------------------------------------------------------|--------------------------------------------------------|------------------|------------|------------------------------|------|
| V <sub>CER</sub>                                      | Collector-emitter voltage ( $R_{BE} = 10\Omega$ )      | 1200             |            | 1200                         | v    |
| V <sub>CES</sub>                                      | Collector-emitter voltage (V <sub>BE</sub> = 0)        | 1200             |            | 1200                         | V    |
| V <sub>CEO</sub>                                      | Collector-emitter voltage ( $I_B = 0$ )                | 600              |            | 700                          | V    |
| V <sub>EBO</sub>                                      | Emitter-base voltage ( $I_{\rm C} = 0$ )               |                  | 7          |                              | V    |
| I <sub>C</sub>                                        | Collector current                                      |                  | 15         |                              | Α    |
| ICM                                                   | Collector peak current ( $t_p \leqslant 5$ ms)         |                  | 30         |                              | Α    |
| I <sub>CP</sub>                                       | Collector peak current non rep. ( $t_p \leq 20\mu s$ ) |                  | 55         |                              | А    |
| l <sub>B</sub>                                        | Base peak current                                      |                  | 4          |                              | Α    |
| I <sub>BM</sub>                                       | Base peak current ( $t_p \leqslant 5$ ms)              |                  | 20         |                              | А    |
| Divi                                                  | p t                                                    | TO-3             | SOT-93     | ISOWATT218                   | 3    |
| VISO                                                  | Isolation voltage (DC)                                 |                  |            | 4000                         | V    |
| P <sub>tot</sub>                                      | Total dissipation at $T_c \leq 25^{\circ}C$            | 175              | 120        | 50                           | W    |
| T <sub>stg</sub>                                      | Storage temperature                                    | -65 to 200       | -65 to 150 | -65 to 150                   | ) °C |
| т <sub>j</sub>                                        | Max. operating junction temperature                    | 200              | 150        | 150                          | °C   |

# THERMAL RESISTANCE OF THE ISOWATT218

The junction to case thermal resistance of 2.5 °C/W for the ISOWATT218 package may seem quite high at first glance but if compared to a conventional SOT-93 (TO-218) package with a 0.1 mm mica insulating washer, the differences are marginal. The 0.1 mm isolating washer gives 1500V to 2000VDC isolation for the SOT-93 package, SGS guarantee 4000V DC isolation for the ISOWATT 218. The comparison in fig. 1 shows the dynamic thermal resistance of both devices mounted using a thermal compound. The test illustrate that the ISOWATT218 has an  $R_{th}$  very close to that of conventional SOT-93 (TO-218) and any small increase is more than compensated for by the convenience of the ISOWATT218 package. The collector to heatsink capacitance of the ISOWATT218 is typically 17pF.

BUX48B/BUX48C BUV48B/BUV48C SGSIV48C



#### BUX48B/BUX48C BUV48B/BUV48C SGSIV48C



Fig. 2 - Switching times test circuit on resistive load.



Fig.3 - Switching times test circuit on inductive load, with and without antisaturation network







### HIGH VOLTAGE FAST SWITCHING

The BUX98 and BUX98A are silicon multiepitaxial mesa NPN transistors in Jedec TO-3 metal-case intended for use in switching and industrial applications from single and three-phase mains operation.

| ABSOL                                | UTE MAXIMUM RATINGS                                                                            | BUX98                 | BUX98A         |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|-----------------------|----------------|--|--|
| V <sub>CER</sub><br>V <sub>CES</sub> | Collector-emitter voltage ( $R_{BE} = 10\Omega$ )<br>Collector-base voltage ( $V_{BE} = 0$ )   | 850V<br>850V          | 1000V<br>1000V |  |  |
| V <sub>CEO</sub>                     | Collector-emitter voltage $(I_B = 0)$                                                          | 400V                  | 450V           |  |  |
| V <sub>EBO</sub><br>I <sub>C</sub>   | Emitter-base voltage ( $I_{C} = 0$ )<br>Collector current                                      | 30                    | -              |  |  |
| I <sub>CM</sub><br>I <sub>CP</sub>   | Collector peak current ( $t_p < 5ms$ )<br>Collector peak current non rep. ( $t_p < 20 \mu s$ ) | 60                    |                |  |  |
| B                                    | Base current                                                                                   | 8                     | 80A<br>8A      |  |  |
| I <sub>BM</sub><br>P <sub>tot</sub>  | Base peak current ( $t_p < 5ms$ )<br>Total power dissipation at $T_{case} < 25^{\circ}C$       | 30A<br>250W           |                |  |  |
| T <sub>stg</sub><br>T <sub>j</sub>   | Storage temperature Junction temperature                                                       | -65 to 200°C<br>200°C |                |  |  |

# INTERNAL SCHEMATIC DIAGRAM



### MECHANICAL DATA

Dimensions in mm

Collector connected to case



TO-3

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

10/84



BUX98C

# HIGH VOLTAGE SWITCH

The BUX98C, is a multiepitaxial mesa NPN transistors in Jedec TO-3 metal-case intended for use in switching and industrial applications from single and three-phase mains operation.

### ABSOLUTE MAXIMUM RATINGS

| V <sub>CER</sub> | Collector-emitter voltage ( $R_{BE} = 10\Omega$ )         | 1200       | V  |
|------------------|-----------------------------------------------------------|------------|----|
| V <sub>CES</sub> | Collector-base voltage ( $V_{BE} = 0$ )                   | 1200       | V  |
| V <sub>CEO</sub> | Collector-emitter voltage ( $I_B = 0$ )                   | 700        | V  |
| V <sub>EBO</sub> | Emitter-base voltage ( $I_{C} = 0$ )                      | 7          | V  |
| I <sub>C</sub>   | Collector current                                         | 30         | А  |
| I <sub>CM</sub>  | Collector peak current (tp $<$ 5ms)                       | 60         | А  |
| ICP              | Collector peak current non repetitive (tp $<$ 20 $\mu$ s) | 80         | А  |
| 18               | Base current                                              | 8          | А  |
| I <sub>BM</sub>  | Base peak current (tp $<$ 5ms)                            | 30         | А  |
| P <sub>tot</sub> | Total power dissipation at $T_{case} < 25^{\circ}C$       | 250        | W  |
| T <sub>stg</sub> | Storage temperature                                       | -65 to 200 | °C |
| Tj               | Junction temperature                                      | 200        | °C |

### INTERNAL SCHEMATIC DIAGRAM



### MECHANICAL DATA

Dimensions in mm

Collector connected to case



TO-3





#### Safe operating areas



Collector-emitter saturation voltage







# HIGH SPEED SWITCHING APPLICATIONS SECONDARY RECTIFICATION

- VOLTAGE RANGE: 50V 200V
- AVERAGE CURRENT: 7.6A
- VERY LOW REVERSE RECOVERY TIME: t<sub>rr</sub> 35ns
- VERY LOW SWITCHING LOSSES
- LOW NOISE TURN-OFF SWITCHING

Typical applications include secondary rectification in high frequency switching power supplies and freewheel diodes in stepper motor control systems.



# **ABSOLUTE MAXIMUM RATINGS**

|                  |                                                  | BYW29      |       |       |       |   |
|------------------|--------------------------------------------------|------------|-------|-------|-------|---|
|                  |                                                  | - 50       | - 100 | - 150 | - 200 |   |
| V <sub>RRM</sub> | Peak repetitive reverse voltage                  | 50         | 100   | 150   | 200   | V |
| V <sub>RWM</sub> | Working peak reverse voltage                     | 50         | 100   | 150   | 200   | V |
| VR               | Continuous reverse voltage                       | 50         | 100   | 150   | 200   | V |
| IFRM             | Repetitive peak forward current (t = $10\mu$ s)  | 80         |       |       | А     |   |
| IF(AV)           | Average forward current T <sub>case</sub> = 70°C |            |       |       |       |   |
|                  | (switching operation, $\delta = 0.5$ )           |            | 7     | .6    |       | A |
| I <sub>FSM</sub> | Surge non repetitive forward current (t = 10ms)  |            | 8     | 0     |       | А |
| P <sub>tot</sub> | Total dissipation at $T_{case} = 70^{\circ}C$    | 18         |       | w     |       |   |
| T <sub>stg</sub> | Storage temperature                              | -40 to 150 |       | °C    |       |   |
| Tj               | Max. junction temperature                        | 150        |       | °C    |       |   |





# MOTOR CONTROL, SWITCH REGULATORS

The MJE13006, MJE13007 and MJE13007A are silicon multiepitaxial mesa NPN transistors. They are mounted in Jedec TO-220 plastic package, intended for use in motor controls, switching regulator's etc.

| ABSOLUTE MAXIMUM RATINGS           |                                                                | MJE13006              | MJE13007 | MJE13007A |  |  |  |
|------------------------------------|----------------------------------------------------------------|-----------------------|----------|-----------|--|--|--|
| V <sub>CEO</sub>                   | Collector-emitter voltage ( $V_B = 0$ )                        | 300V 400V 400V        |          |           |  |  |  |
| V <sub>CEV</sub>                   | Collector-emitter voltage                                      | 600∨                  | I 700∨   | I 850V    |  |  |  |
| V <sub>EBO</sub><br>I <sub>C</sub> | Emitter-base voltage (1 <sub>C</sub> = 0)<br>Collector current | 9V<br>8A              |          |           |  |  |  |
| I <sub>CM</sub>                    | Collector peak current                                         | 16A                   |          |           |  |  |  |
| IB                                 | Base current                                                   |                       | 4A       |           |  |  |  |
| IBM                                | Base peak current                                              |                       | 8A       |           |  |  |  |
| E                                  | Emitter current                                                |                       | 12A      |           |  |  |  |
| IEM                                | Emitter peak current                                           | 24A                   |          |           |  |  |  |
| P <sub>tot</sub>                   | Total power dissipation at $T_{case} \leq 25^{\circ}C$         |                       |          |           |  |  |  |
| T <sub>stg</sub><br>T <sub>j</sub> | Storage temperature<br>Junction temperature                    | -65 to 150°C<br>150°C |          |           |  |  |  |

### **INTERNAL SCHEMATIC DIAGRAM**



### MECHANICAL DATA

Dimensions in mm



TO-220

### ELECTRICAL CHARACTERISTICS (Continued)

|  | Parameter | Test conditions | Min. Typ. Max. Unit |
|--|-----------|-----------------|---------------------|
|--|-----------|-----------------|---------------------|

### **RESISTIVE SWITCHING TIMES** (Fig. 2)

| t <sub>on</sub> | Turn-on time | $V_{CC} = 125V$ $I_{C} = 5A$        | 0.7 | μs |
|-----------------|--------------|-------------------------------------|-----|----|
| t <sub>s</sub>  | Storage time | $I_{B1} = -I_{B2} = 1A$             | 3   | μs |
| t <sub>f</sub>  | Fall time    | t <sub>p</sub> =25µs Duty Cycle <1% | 0.7 | μs |

#### **INDUCTIVE SWITCHING TIMES** (Fig. 1)

| Fall time | $V_{CC} = 125V$                         | $I_C = 5A$                                                                                         | 0.3                                                                                                                                                 | μs                                                                                                                                                                                                                                             |
|-----------|-----------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | $I_{B1} = 1A$<br>$t_{p} = 25\mu s$ Duty | cvcle < 1%                                                                                         |                                                                                                                                                     |                                                                                                                                                                                                                                                |
|           | $T_{case} = 100^{\circ}C$               | ,                                                                                                  |                                                                                                                                                     |                                                                                                                                                                                                                                                |
|           | $V_{CC} = 125V$                         | $I_{\rm C} = 5A$                                                                                   | 0.6                                                                                                                                                 | μs                                                                                                                                                                                                                                             |
|           |                                         | cycle≤1%                                                                                           |                                                                                                                                                     |                                                                                                                                                                                                                                                |
|           | Fall time                               | $I_{B1} = 1A$ $t_p = 25\mu s \text{ Duty}$ $T_{case} = 100^{\circ}C$ $V_{CC} = 125V$ $I_{B1} = 1A$ | $\begin{array}{l} t_p = 25 \mu s \ \text{Duty cycle} < 1\% \\ T_{case} = 100^{\circ}\text{C} \\ V_{CC} = 125 \text{V}  I_C = 5\text{A} \end{array}$ | $ \begin{array}{c} t_p \!=\! 25 \mu s \; \text{Duty cycle} \!<\! 1\% \\ T_{case} \!=\! 100^\circ \text{C} \\ V_{CC} \!=\! 125 \text{V}  \text{I}_C \!=\! 5\text{A} \\ \text{I}_{B1} \!=\! 1\text{A} \end{array} \hspace{2cm} 0.6 \end{array} $ |

\* Pulsed: pulse duration  $\leq 300\mu$ s, duty cycle  $\leq 1.5\%$ 

Safe operating areas



MJE13006 MJE13007 MJE13007A



Collector current spread vs. base emitter voltage

# Switching times resistive load (See fig. 2)

MJE13006 MJE13007 MJE13007A



Switching times percentage variation vs. case temperature



Switching times inductive load (See fig. 1)





Fig. 1 - Switching times test circuit on inductive load, with and without antisaturation network



D1, D2 - Fast recovery diodes Q1, Q2 - Transistors SGS: 2N5191, 2N5195

Fig. 2 - Switching times test circuit on resistive load.





### Fig. 6 - Remarks to $V_{CE(sat)}$ dyn. test circuit (fig. 4)



The speed-up capacitor decreases the V<sub>CE (sat)</sub> dyn. as shown in diagram (figure 6). The 50nF capacitor modifies the shape of base current with a overshoot.





# HIGH SPEED SWITCHING APPLICATIONS SECONDARY RECTIFICATION

- VOLTAGE RANGE: 50V 200V
- AVERAGE CURRENT: 8A
- VERY LOW REVERSE RECOVERY TIME: t<sub>rr</sub> 35ns
- VERY LOW SWITCHING LOSSES
- LOW NOISE TURN-OFF SWITCHING

Typical applications include secondary rectification in high frequency switching power supplies and freewheel diodes in stepper motor control systems.



# ABSOLUTE MAXIMUM RATINGS

|                  |                                                  | SGS        |      |      |      |    |
|------------------|--------------------------------------------------|------------|------|------|------|----|
|                  |                                                  | 8R05       | 8R10 | 8R15 | 8R20 |    |
| V <sub>RRM</sub> | Peak repetitive reverse voltage                  | 50         | 100  | 150  | 200  | V  |
| V <sub>RWM</sub> | Working peak reverse voltage                     | 50         | 100  | 150  | 200  | V  |
| VR               | Continuous reverse voltage                       | 50         | 100  | 150  | 200  | V  |
| FRM              | Repetitive peak forward current (t = $10\mu s$ ) | 100        |      | А    |      |    |
| IF(AV)           | Average forward current T <sub>case</sub> = 70°C |            |      |      |      |    |
|                  | (switching operation, $\delta = 0.5$ )           |            | 5    | 8    |      | А  |
| IFSM             | Surge non repetitive forward current (t = 10ms)  |            | 8    | 10   |      | А  |
| P <sub>tot</sub> | Total dissipation at $T_{case} = 70^{\circ}C$    | 50         |      | W    |      |    |
| T <sub>stg</sub> | Storage temperature                              | -65 to 150 |      | °C   |      |    |
| Tj               | Max. operating junction temperature              |            | 1!   | 50   |      | °C |





#### Fig. 4 Recovery time and peak reverse current vs. IF

Fig. 5 Recovered charge vs. di<sub>F</sub>/dt



Fig. 6 Recovery time vs. di<sub>F</sub>/dt



Fig. 7 Recovery time vs.  $di_{\text{F}}/dt$ 





# TRANSPACK NPN POWER DARLINGTON MODULE

**APPLICATIONS:** These products are silicon NPN power darlingtons in half bridge configuration for industrial switching applications with three-phase mains operation.

| ISOLATED POWER MODULE (15KVA - 375W)                                     | FREEWHEEL DI | ODES       |   |
|--------------------------------------------------------------------------|--------------|------------|---|
| ABSOLUTE MAXIMUM RATINGS                                                 | SGS15DB070D  | SGS15DB080 | D |
| $V_{CBO}$ Collector-base voltage (I <sub>E</sub> = 0)                    | 1000         | 1200       | v |
| $V_{CES}$ Collector-emitter voltage ( $V_{BE} = 0$ )                     | 1000         | 1200       | V |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                 | 1000         | 1200       | V |
| $V_{CEO}$ Collector-emitter voltage (I <sub>B</sub> = 0)                 | 700          | 800        | V |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)*</sub> | 6            | 50         | V |
| $V_{EBO}$ Emitter-base voltage (I <sub>C</sub> = 0)                      |              | 7          | V |
| I <sub>C</sub> Collector current                                         | (            | 23         | Α |
| $I_{CM}$ Collector peak current (t <sub>p</sub> <10 ms)                  |              | 60         | Α |
| $I_{CP}$ Collector peak current non repetitive (t <sub>p</sub> <20 µs)   | 10           | 00         | Α |
| I <sub>B</sub> Base current                                              |              | 6          | Α |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )         | 30           |            |   |
| T <sub>stg</sub> Storage temperature                                     | - 40 to 150  |            |   |
| Ti Max. operating junction temperature (continuous)                      | 150          |            |   |
| T <sub>i</sub> Max. operating junction temperature (1 minute)            | 175          |            |   |

# INTERNAL SCHEMATIC DIAGRAM

### **MECHANICAL DATA**

Dimensions in mm



 $R_2$  typ. 50  $\,\Omega$ 



INTERAXIS TOLLERANCE ± 0.3

TO-240AA



|                                    | Parameter                                                           | Test Conditions                      | Min. | Тур.       | Max. | Unit    |
|------------------------------------|---------------------------------------------------------------------|--------------------------------------|------|------------|------|---------|
| t <sub>rr</sub><br>I <sub>rm</sub> | Diode reverse<br>recovery time<br>Diode reverse<br>recovery current | $I_f = 15 \text{ A}$ di/dt = 100A/µs |      | 0.20<br>12 | 0.5  | μs<br>A |
| l <sub>frm</sub>                   | Diode forward current                                               | t = 1ms                              | 160  |            |      | A       |

### ELECTRICAL CHARACTERISTICS (Continued)

### INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558 part 1/8.77, section 5.7.9., only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.



Safe operating areas for each section

SGS15DB070D SGS15DB080D



Base overload SOA (see fig. 1)



Reverse biased SOA (see fig. 2)



Switching times inductive load (see fig. 3)





SC-0002

SGS15DB070D SGS15DB080D

2.4

wikedeta

Fig. 3 Switching times test circuit

Fig. 2 RBSOA TEST CIRCUIT



967



# SGS16DR05 SGS16DR10 SGS16DR15 SGS16DR20

# HIGH SPEED SWITCHING APPLICATIONS

- VOLTAGE RANGE: 50V→200V
- AVERAGE CURRENT: 16A
- VERY LOW REVERSE RECOVERY TIME: t<sub>rr</sub> 35ns
- VERY LOW SWITCHING LOSSES
- LOW NOISE TURN-OFF SWITCHING

Typical applications include secondary rectification in high frequency switching power supplies.



# **ABSOLUTE MAXIMUM RATINGS**

|                  |                                                  | SGS         |        |        |        |    |
|------------------|--------------------------------------------------|-------------|--------|--------|--------|----|
|                  |                                                  | 16DR05      | 16DR10 | 16DR15 | 16DR20 |    |
| V <sub>RRM</sub> | Peak repetitive reverse voltage                  | 50          | 100    | 150    | 200    | V  |
| V <sub>RWM</sub> | Working peak reverse voltage                     | 50          | 100    | 150    | 200    | V  |
| VR               | Continuous reverse voltage                       | 50          | 100    | 150    | 200    | V  |
| IFRM             | Repetitive peak forward current (t = $10\mu s$ ) | 120         |        | А      |        |    |
| IF(AV)           | Average forward current $T_{case} = 70^{\circ}C$ |             |        |        |        |    |
|                  | (switching operation, $\delta \!=\! 0.5$ )       |             | 1      | 6      |        | А  |
| I <sub>FSM</sub> | Surge non repetitive forward current (t = 10ms)  |             | 10     | 00     |        | А  |
| P <sub>tot</sub> | Total dissipation at T <sub>case</sub> = 70°C    | 70          |        | W      |        |    |
| T <sub>stg</sub> | Storage temperature                              | – 65 to 150 |        | °C     |        |    |
| Tj               | Max. operating junction temperature              |             | 1      | 50     |        | °C |





#### Fig. 4 Recovery time and peak reverse current vs. ${\sf I}_{\sf F}$

Fig. 5 Recovered time vs.  $di_F/dt$ 



Fig. 6 Recovery charge vs. di<sub>F</sub>/dt



Fig. 7 Recovery time vs.  $di_F/dt$ 







# HIGH SPEED SWITCHING APPLICATIONS SECONDARY RECTIFICATION

- VOLTAGE RANGE: 50V→200V
- AVERAGE CURRENT: 20A
- VERY LOW REVERSE RECOVERY TIME: t<sub>rr</sub> 35ns
- VERY LOW SWITCHING LOSSES
- LOW NOISE TURN-OFF SWITCHING

Typical applications include secondary rectification in high frequency switching power supplies and freewheel diodes in stepper motor control systems.



### ABSOLUTE MAXIMUM BATINGS

|                  |                                                  |            | SGS   |       |       |    |
|------------------|--------------------------------------------------|------------|-------|-------|-------|----|
|                  |                                                  | 20R05      | 20R10 | 20R15 | 20R20 |    |
| V <sub>RRM</sub> | Peak repetitive reverse voltage                  | 50         | 100   | 150   | 200   | V  |
| V <sub>RWM</sub> | Working peak reverse voltage                     | 50         | 100   | 150   | 200   | V  |
| VR               | Continuous reverse voltage                       | 50         | 100   | 150   | 200   | V  |
| FRM              | Repetitive peak forward current (t = $10\mu s$ ) | 250        |       | А     |       |    |
| IF(AV)           | Average forward current $T_{case} = 70^{\circ}C$ |            |       |       |       |    |
|                  | (switching operation, $\delta = 0.5$ )           |            | 2     | 0     |       | А  |
| IFSM             | Surge non repetitive forward current (t = 10ms)  | 200        |       | А     |       |    |
| P <sub>tot</sub> | Total dissipation at $T_{case} = 70^{\circ}C$    | 60         |       | W     |       |    |
| T <sub>stg</sub> | Storage temperature                              | -65 to 150 |       | °C    |       |    |
| Tj               | Max. operating junction temperature              |            | 1!    | 50    |       | °C |





# TRANSPACK NPN POWER DARLINGTON MODULE

**APPLICATIONS:** The SGS25DB070D and SGS25DB080D are silicon NPN power fast darlingtons in half bridge configuration for industrial switching applications with three-phase mains operation.

| ISOLATED POWER MODULE (24KVA-375W)                                       | FAST        | FREEWHEEL DIO | DES |
|--------------------------------------------------------------------------|-------------|---------------|-----|
| ABSOLUTE MAXIMUM RATINGS                                                 | SGS25DB070D | SGS25DB080D   | )   |
| $V_{CBO}$ Collector-base voltage (I <sub>E</sub> = 0)                    | 1000        | 1200          | v   |
| $V_{CES}$ Collector-emitter voltage ( $V_{BE} = 0$ )                     | 1000        | 1200          | v   |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                 | 1000        | 1200          | V   |
| $V_{CEO}$ Collector-emitter voltage (I <sub>B</sub> = 0)                 | 700         | 800           | v   |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)*</sub> | 65          | 50            |     |
| $V_{EBO}$ Emitter-base voltage ( $I_C = 0$ )                             |             | 7             | V   |
| I <sub>C</sub> Collector current                                         | :           | 37            | Α   |
| I <sub>CM</sub> Collector peak current (t <sub>p</sub> <10 ms)           | 8           | 30            | Α   |
| $I_{CP}$ Collector peak current non repetitive ( $t_p < 20 \ \mu s$ )    | 1:          | 50            | Α   |
| I <sub>B</sub> Base current                                              |             | 9             | Α   |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )         | 3           | 30            | Α   |
| T <sub>stg</sub> Storage temperature                                     | - 40        | to 150        | °C  |
| T <sub>j</sub> Max. operating junction temperature (continuous)          | 15          | 50            | °C  |
| T <sub>j</sub> Max. operating junction temperature (1 minute)            | 17          | 75            | °C  |

# INTERNAL SCHEMATIC DIAGRAM

### **MECHANICAL DATA**

Dimensions in mm



R<sub>1</sub> typ 10 Ω R<sub>2</sub> typ 50 Ω



|                                    | Parameter                                                        | Test Conditions                                                                       | Min. | Тур.       | Max. | Unit    |
|------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|------------|------|---------|
| V <sub>f</sub>                     | Diode forward<br>voltage                                         | $I_{f} = 25 \text{ A}$<br>$I_{f} = 25 \text{ A} \text{ T}_{j} = 125 ^{\circ}\text{C}$ |      | 1.4<br>1.4 | 2    | V<br>V  |
| t <sub>rr</sub><br>I <sub>rm</sub> | Diode reverse<br>recovery time<br>Diode reverse<br>recovery time | $I_f = 25 \text{ A } \text{di/dt} = 100 \text{A/} \mu \text{s}$                       |      | 0.2<br>12  | 0.5  | μs<br>A |
| I <sub>frm</sub>                   | Diode forward current                                            | t = 1ms                                                                               | 200  |            |      | A       |

### ELECTRICAL CHARACTERISTICS (Continued)

### **INSULATION TESTING**

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558 part 1/8.77, section 5.7.9., only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.

Safe operating areas for each section

DC current gain









Typical V<sub>F</sub> versus -I<sub>C</sub>





Switching times inductive load (see fig. 3)



#### Fig. 2 RBSOA TEST CIRCUIT

RBSOA test circuit has been driven by the switching times test circuit with  $R_{B2} = O$ . RBSOA sensitivity to T<sub>j</sub> variations is very limited, so that the limits shown can be kept valid at ambient temperature as well.



SGS25DB070D SGS25DB080D

tp adjusted for

Manar Alexandro da com

۹ Vcc

Fig. 3 Switching times test circuit







FAST FREEWHEEL DIODE

# TRANSPACK NPN POWER DARLINGTON MODULE

ISOLATED POWER MODULE (30KVA - 375W)

APPLICATIONS: These products are silicon NPN power darlingtons for industrial switching applications with three-phase mains operation.

SGS30DA060D SGS30DA070D ABSOLUTE MAXIMUM RATINGS  $V_{CBO}$  Collector-base voltage (I<sub>E</sub> = 0) 1000 1200 v  $V_{CES}$  Collector-emitter voltage ( $V_{BE} = 0$ ) 1000 1200 v  $V_{CEX}$  Collector-emitter voltage ( $V_{BE} = -1.5V$ ) 1000 1200 v  $V_{CEO}$  Collector-emitter voltage (I<sub>B</sub> = 0) 600 700 ν V<sub>CEOL</sub> Overload switch-off at 1.5 times I<sub>C (sat)\*</sub> 650 v  $V_{EBO}$  Emitter-base voltage ( $I_C = 0$ ) 7 v Collector current 45 А l<sub>c</sub> Collector peak current (tp<10 ms) 120 А I<sub>CM</sub> Collector peak current non repetitive ( $t_p < 20 \ \mu s$ ) 200 I<sub>CP</sub> А ΙB Base current 3 Α Base peak current non repetitive ( $t_p < 20 \ \mu s$ ) 20 Α IBP T<sub>stg</sub> °C Storage temperature 40 to 150 °C Max. operating junction temperature (continuous) 150 Ti °C Max. operating junction temperature (1 minute) 175 T,

# **INTERNAL SCHEMATIC** DIAGRAM

### MECHANICAL DATA

Dimensions in mm





|                                    | Parameter                                                           |                       | Test Conditions                              | Min. | Тур.       | Max. | Unit    |
|------------------------------------|---------------------------------------------------------------------|-----------------------|----------------------------------------------|------|------------|------|---------|
| V <sub>f</sub>                     | Diode forward voltage                                               | $I_f = 30 A$          | $T_{j} = 25^{\circ}C$ $T_{j} = 125^{\circ}C$ |      | 1.4<br>1.4 | 2    | v<br>v  |
| t <sub>rr</sub><br>I <sub>rm</sub> | Diode reverse<br>recovery time<br>Diode reverse<br>recovery current | I <sub>f</sub> = 30 A | di/dt = 100A/ $\mu$ s                        |      | 0.2<br>10  | 0.5  | μs<br>A |
| I <sub>frm</sub>                   | Diode forward current                                               | t = 1ms               |                                              | 200  |            |      | A       |

### ELECTRICAL CHARACTERISTICS (Continued)

### INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558, section 5.7.9., only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.



Safe operating areas



Collector overload SOA (see fig. 1)

Reverse biased SOA (see fig. 2)

Switching times inductive load (see fig. 3)





Base overload SOA (see fig. 1)

GMUUUUUUUUUUUUUUUUUUUUUU

SGS30DA060D SGS30DA070D



RBSOA test circuit has been driven by the switching times test circuit with  $R_{B2} = O$ . RBSOA sensitivity to T<sub>i</sub> variations Vcc is very limited, so that the limits shown o tp adjusted for can be kept valid at ambient temperature nominal i<sub>C</sub> as well. 00000 I mH i<sub>c</sub> / i<sub>b</sub> = 20 tp D.U.T. iь **V**clamp -SC-0002

SGS30DA060D SGS30DA070D

Fig. 3 Switching times test circuit.







# TRANSPACK NPN POWER DARLINGTON MODULE

**APPLICATIONS:** These products are silicon NPN power fast darlingtons in half bridge configuration for industrial switching applications from the mains.

| ISOLATED POWER MODULE (15KVA - 375W) | FAST FREEWHEEL DIODES |
|--------------------------------------|-----------------------|
|                                      |                       |

| ABSOLUTE MAXIMUM RATINGS                                                 | SGS30DB040D | SGS30DB045D |    |
|--------------------------------------------------------------------------|-------------|-------------|----|
| $V_{CBO}$ Collector-base voltage (I <sub>E</sub> = 0)                    | 500         | 600         | v  |
| $V_{CES}$ Collector-emitter voltage ( $V_{BE} = 0$ )                     | 500         | 600         | V  |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                 | 500         | 600         | V  |
| $V_{CEO}$ Collector-emitter voltage (I <sub>B</sub> = 0)                 | 400         | 450         | ۷  |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)*</sub> | 4(          | 00          | V  |
| $V_{EBO}$ Emitter-base voltage (I <sub>C</sub> = 0)                      |             | 7           | v  |
| I <sub>c</sub> Collector current                                         | 4           | 15          | Α  |
| I <sub>CM</sub> Collector peak current (t <sub>p</sub> <10 ms)           | (           | 50          | Α  |
| $I_{CP}$ Collector peak current non repetitive (t <sub>p</sub> <20 µs)   | 20          | 00          | Α  |
| I <sub>B</sub> Base current                                              |             | 6           | Α  |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )         |             | 10          | Α  |
| T <sub>stg</sub> Storage temperature                                     | - 40        | to 150      | °С |
| T <sub>i</sub> Max. operating junction temperature (continuous)          | 1:          | 50          | °C |
| T <sub>j</sub> Max. operating junction temperature (1 minute)            | 17          | 75          | °C |

# INTERNAL SCHEMATIC DIAGRAM

MECHANICAL DATA

Dimensions in mm





08/85

| Parameter                                       |                                                                                                 | Test Conditions                                                                                                                                                                                                           | Min.                                                                                                                                                                                                                                                                                                                         | Тур.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Max.                                                                                                                                                                                                           | Unit                                                                                                                                                                                                                                  |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Diode forward voltage                           | $I_f = 30 A$                                                                                    | $\begin{array}{rcl} T_{j} &=& 25^{o}C\\ T_{j} &=& 125^{o}C \end{array}$                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                              | 1.30<br>1.20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.0                                                                                                                                                                                                            | V<br>V                                                                                                                                                                                                                                |
| Diode reverse<br>recovery time<br>Diode reverse | I <sub>f</sub> = 30 A                                                                           | di/dt = 100A/µs                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                              | 0.20<br>10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.5                                                                                                                                                                                                            | μs<br>A                                                                                                                                                                                                                               |
| Diode forward                                   | t = 1ms                                                                                         |                                                                                                                                                                                                                           | 250                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                | A                                                                                                                                                                                                                                     |
|                                                 | Diode forward<br>voltage<br>Diode reverse<br>recovery time<br>Diode reverse<br>recovery current | $\begin{tabular}{ c c c c } \hline Diode forward voltage & I_f = 30 \ A \\ \hline Diode reverse recovery time Diode reverse recovery current & I_f = 30 \ A \\ \hline Diode forward & t = 1 \ ms \\ \hline \end{tabular}$ | $\begin{array}{ c c c c c }\hline Diode \mbox{ forward } voltage & I_f = 30 \mbox{ A } & T_j = 25^{\circ}C \\ \hline T_j = 125^{\circ}C \\ \hline Diode \mbox{ reverse } recovery \mbox{ time } \\ \hline Diode \mbox{ reverse } recovery \mbox{ current } \\ \hline Diode \mbox{ forward } & t = 1 \mbox{ ms } \end{array}$ | $ \begin{array}{ c c c c c } \hline Diode \mbox{ forward } voltage & I_t = 30 \mbox{ A } & T_j = 25^{\circ}C \\ \hline T_j = 125^{\circ}C \\ \hline Diode \mbox{ recovery time } \\ \hline Diode \mbox{ recovery time } \\ \hline Diode \mbox{ recovery current } \end{array} & I_f = 30 \mbox{ A } di/dt = 100 \mbox{ A/}\mu \mbox{ s } \\ \hline T_j = 125^{\circ}C \\ \hline T_j = $ | $ \begin{array}{c c} Diode \mbox{ forward } voltage & I_{t} = 30 \mbox{ A } & T_{j} = 25^{\circ}C \\ T_{j} = 125^{\circ}C & 1.30 \\ T_{j} = 125^{\circ}C & 1.20 \\ \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | Diode forward<br>voltageI<br>t<br>= 30 AT<br>T<br>j = 125°C1.30<br>1.202.0<br>1.20Diode reverse<br>recovery time<br>Diode reverse<br>recovery currentI<br>t<br>= 30 Adi/dt = 100A/ $\mu$ s0.20<br>100.5<br>10Diode forwardt = 1ms2501 |

### ELECTRICAL CHARACTERISTICS (Continued)

### INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/8.77, section 5.7.9, only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.

 $I_{C}(A)$ 60-0256 MAX PULSE OPERATION \* 10<sup>2</sup> L MAX 40µs MA> I<sub>C</sub> MA. CONT 101 OPERATION DC 100 \* For single non repetetive pulse 10-1 6 SGS30DB040D 10-2 SGS30DB045D 100 <sup>8</sup> 10<sup>1</sup> 6 6 <sup>8</sup> 10<sup>2</sup> 4 6 V<sub>CE</sub>(V)

Safe operating areas for each section



#### Collector overload SOA (see fig. 1)



#### Base overload SOA (see fig. 1)

SGS30DB040D SGS30DB045D

Reverse biased SOA (see fig. 2)



Switching times inductive load (see fig. 3)





SGS30DB040D SGS30DB045D

Fig. 3 Switching times test circuit.



SC-0002



SGS30MA050D<sup>-</sup>

# TRANSPACK N-CHANNEL POWER MOS MODULE

APPLICATIONS: The SGS30MA050D1 is a N-Channel POWER MOS MODULE for industrial applications (quarter bridge configuration).

| ISOLATED POWER MODULE (15KVA - 375W) | INTERNAL FREEWHEEL DIODE |
|--------------------------------------|--------------------------|
|                                      |                          |

| ABS              | OLUTE MAXIMUM RATINGS                                | SGS30MA050D1 |      |
|------------------|------------------------------------------------------|--------------|------|
| V <sub>DS</sub>  | Drain-source voltage ( $V_{GS} = 0$ )                | 500          | v    |
| VDGB             | Drain-gate voltage ( $R_{GS} = 20 \text{ K}\Omega$ ) | 500          | v    |
| V <sub>GS</sub>  | Gate-source voltage                                  | ±20          | v    |
| I <sub>D</sub>   | Drain current (continuous) $T_{C} = 25 \text{ °C}$   | 30           | А    |
| IDM              | Drain current ( $t_p < 10$ ms, repetitive)           | 45           | А    |
| IDLM             | Drain current ( $t_p = 20\mu s$ , not repetitive)    | 75           | А    |
| P <sub>tot</sub> | Total dissipation at $T_C < 25 \ ^{\circ}C$          | 300          | w    |
|                  | Derating factor                                      | 3            | W/ºC |
| T <sub>sta</sub> | Storage temperature                                  | -55 to 150   | °C   |
| Τi               | Max. operating junction temperature (continuous)     | 150          | °C   |
| Ťj               | Max. operating junction temperature (1 minute)       | 175          | °C   |

# INTERNAL SCHEMATIC DIAGRAM

#### MECHANICAL DATA

Dimensions in mm



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 08/85



# ELECTRICAL CHARACTERISTICS (Continued)

| Parameter | Test Conditions | Min. | Тур. | Max. | Unit |  |
|-----------|-----------------|------|------|------|------|--|
|-----------|-----------------|------|------|------|------|--|

#### SOURCE DRAIN DIODE (see note B)

| I <sub>SD</sub> | Source-drain current<br>(continuous) |                                                                      |     | 30 | A  |
|-----------------|--------------------------------------|----------------------------------------------------------------------|-----|----|----|
| ISDM            | Source-drain current<br>(pulsed)     |                                                                      |     | 45 | A  |
| V <sub>SD</sub> | Forward on voltage                   | $I_{SD} = 30 \text{ A } V_{GS} = 0$                                  |     | 2  | v  |
| t <sub>rr</sub> | Reverse recovery time                | $ I_{SD} = 30 \text{ A } V_{GS} = 0 \\ di/dt = 150 \text{ A}/\mu s $ | 600 |    | ns |

Note A: switching times inductive load have been tested by the circuit shown in fig. 1 (by paralleling the load with SGS fast recovery diode...).

Typical waveforms obtained for  $V_{\mathsf{D}}$  and  $I_{\mathsf{D}}$  are schematically shown here below.



Note that di/dt does not depend on the perfomances of the freewheeling diode, but on the D.U.T. and its drive circuit only.



SGS35MA050D1

ADVANCE DATA

# N-CHANNEL POWER MOS TRANSISTORS

# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 500V             | <b>0.16</b> Ω        | 35A            |

- ISOLATED POWERMOS MODULE
- HIGH POWER
- FAST SWITCHING
- EASY DRIVE
- EASY TO PARALLEL INDUSTRIAL APPLICATION:
- SWITCHING MODE POWER SUPPLIES
- UNINTERRUPTIBLE POWER SUPPLIES

N-Channel enhancement mode POWERMOS field effect transistors. Easy drive and fast switching of these TRANSPACK modules make them ideal for high power, high speed switching applications.

Typical applications include DC motor control (speed, soft start and torque), AC motor control (variable frequency control) switching mode power supplies, uninterruptible power supplies, DC/DC convertors and high frequency welding equipment.

The large RBSOA and absence of second breakdown in POWERMOS make these TRANSPACK modules very rugged. This, together with the isolated package with its optimised thermal performance, make these modules extremely effective in high power application.

#### ABSOLUTE MAXIMUM RATINGS SGS30MA050D1 V<sub>DS</sub> Drain-source voltage ( $V_{GS} = 0$ ) 500 V Drain-gate voltage ( $R_{GS} = 20K\Omega$ ) 500 $V_{DGR}$ V V<sub>GS</sub> Gate-source voltage ± 20 V Drain current (continuous) $T_c = 25^{\circ}C$ 35 Α $I_{\rm D}$ Drain current ( $t_n \leq 10$ ms, repetitive) 50 А I<sub>DM</sub> Drain current, $(t_p = 20\mu s, not repetitive)$ Total dissipation at $T_{case} < 25^{\circ}C$ I<sub>DI M</sub> 80 А 400 P<sub>tot</sub> w W/°C Derating factor 3.2 °C Storage temperature -55 to 150 T<sub>sta</sub> Max. operating junction temperature (continuous) 150 °C

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice.





### ELECTRICAL CHARACTERISTICS (continued)

| Parameter | Test conditions | Min. | Тур. | Max. | Unit. |
|-----------|-----------------|------|------|------|-------|
|           |                 |      |      |      |       |

### SOURCE DRAIN DIODE (see note B)

| I <sub>SD</sub><br>I <sub>SDM</sub> | Source-Drain current<br>(continuous)<br>Source-Drain current<br>(pulsed) |                                                      |     | 35<br>50 | A<br>A |
|-------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------|-----|----------|--------|
| V <sub>SD</sub>                     | Forward on voltage                                                       | $I_{SD} = 35A$ $V_{GS} = 0$                          |     | 2        | V      |
| t <sub>rr</sub>                     | Reverse recovery<br>time                                                 | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | 600 |          | ns     |

### INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a good inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558, part 1/8.77, section 5.7.9., only a voltage slowly increasing up to the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.

Note A: switching times inductive load have been tested by the circuit shown in fig. 1 (by paralleling the load with SGS fast recovery diode SGS45R80).

Typical waveforms obtained for  $V_{\text{D}}$  and  $I_{\text{D}}$  are schematically shown here below.



Note that di/dt does not depend on the performances of the freewheeling diode, but on the D.U.T. and its drive circuit only.





# HIGH SPEED SWITCHING APPLICATIONS

- VOLTAGE RANGE: 1200V
- AVERAGE CURRENT: 35A
- VERY LOW REVERSE RECOVERY TIME: t<sub>rr</sub> 150ns
- VERY LOW SWITCHING LOSSES
- LOW NOISE TURN-OFF SWITCHING

Typical applications include freewheel diodes in motor control systems.



# ABSOLUTE MAXIMUM RATINGS

| V <sub>RRM</sub> | Peak repetitive reverse voltage                  | 1200       | V  |
|------------------|--------------------------------------------------|------------|----|
| V <sub>RWM</sub> | Working peak reverse voltage                     | 1200       | V  |
| VR               | Continuous reverse voltage                       | 1200       | V  |
| FRM              | Repetitive peak forward current (t = $10\mu s$ ) | 500        | А  |
| IF(AV)           | Average forward current T <sub>case</sub> = 70°C |            |    |
|                  | (switching operation, $\delta = 0.5$ )           | 35         | А  |
| IFSM             | Surge non repetitive forward current (t = 10ms)  | 350        | А  |
| P <sub>tot</sub> | Total dissipation at $T_{case} = 70^{\circ}C$    | 90         | W  |
| T <sub>stg</sub> | Storage temperature                              | -65 to 150 | °C |
| Ti               | Max. operating junction temperature              | 150        | °C |

This advanced information on a new products now in development or undergoing evaluation. Details are subject to change without notice. 3/86



•1



# TRANSPACK NPN POWER TRANSISTOR MODULE

APPLICATIONS: These products are silicon NPN power transistors for industrial switching applications from the mains.

| ISOLATED POWER MODULE (30KVA - 375W)                                     | FAST FREEWHEEL DIODE (D - suffix) |             |  |  |
|--------------------------------------------------------------------------|-----------------------------------|-------------|--|--|
| ABSOLUTE MAXIMUM RATINGS                                                 | SGS40TA045                        | SGS40TA045D |  |  |
| $V_{CBO}$ Collector-base voltage (I <sub>E</sub> = 0)                    | 85                                | 50 V        |  |  |
| $V_{CES}$ Collector-emitter voltage ( $V_{BE} = 0$ )                     | 8                                 | 50 V        |  |  |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                 | 85                                | 50 V        |  |  |
| $V_{CEO}$ Collector-emitter voltage (I <sub>B</sub> = 0)                 | 4                                 | 50 V        |  |  |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)*</sub> | 50                                | 00 V        |  |  |
| $V_{EBO}$ Emitter-base voltage ( $I_C = 0$ )                             |                                   | 7 V         |  |  |
| I <sub>C</sub> Collector current                                         | (                                 | 50 A        |  |  |
| I <sub>CM</sub> Collector peak current (t <sub>p</sub> <10 ms)           | 12                                | 20 A        |  |  |
| $I_{CP}$ Collector peak current non repetitive( $t_p < 20 \ \mu s$ )     | 30                                | A 00        |  |  |
| I <sub>B</sub> Base current                                              |                                   | 12 A        |  |  |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )         | Į į                               | 50 A        |  |  |
| T <sub>stg</sub> Storage temperature                                     | - 40                              | to 150 °C   |  |  |
| T <sub>j</sub> Max. operating junction temperature (continuous)          | 15                                | 50 °C       |  |  |
| T <sub>j</sub> Max. operating junction temperature (1 minute)            | 17                                | 75 °C       |  |  |

# INTERNAL SCHEMATIC DIAGRAM

### **MECHANICAL DATA**

#### Dimensions in mm





#### ELECTRICAL CHARACTERISTICS (Continued) Parameter Test Conditions Min. Typ. Max. Unit Vf Diode forward $I_f = 40 \text{ A} T_i = 25^{\circ}\text{C}$ for SGS40TA045D 1.50 2.0 ٧ $T_{i} = 125^{\circ}C$ voltage 1.55 v 0.20 Diode reverse $I_{f} = 40 \text{ A}$ 0.5 trr μS recovery time di/dt = 100A/us for SGS40TA045D Diode reverse 10 А l<sub>rm</sub> recovery current Diode forward t = 1ms for SGS40TA045D 250 А I<sub>frm</sub> current

SGS40TA045 SGS40TA045D

# INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558, section 5.7.9., only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.



#### Safe operating areas



Collector overload SOA (see fig. 1)



#### Base overload SOA (see fig. 1)

SGS40TA045 SGS40TA045D

Switching times inductive load (see fig. 3)





#### Fig. 2 RBSOA TEST CIRCUIT

RBSOA test circuit has been driven by the switching times test circuit with  $R_{B2} = O$ . RBSOA sensitivity to T<sub>i</sub> variations Vcc is very limited, so that the limits shown tp adjusted for can be kept valid at ambient temperature as well. nominal i<sub>c</sub> 00000 I mH i<sub>c</sub> / i<sub>b</sub> = 5 tp D.U.T. iь **V**clamp VBE off

SC-0002

SGS40TA045 SGS40TA045D

Fig. 3 Switching times test circuit.







# HIGH SPEED SWITCHING APPLICATIONS

- VOLTAGE RANGE: 800V
- AVERAGE CURRENT: 45A
- VERY LOW REVERSE RECOVERY TIME: t<sub>rr</sub> 125ns
- VERY LOW SWITCHING LOSSES
- LOW NOISE TURN-OFF SWITCHING

Typical applications include freewheel diodes in motor control systems.



# **ABSOLUTE MAXIMUM RATINGS**

| VRRM             | Peak repetitive reverse voltage                  | 800        | V  |
|------------------|--------------------------------------------------|------------|----|
| V <sub>RWM</sub> | Working peak reverse voltage                     | 800        | V  |
| VR               | Continuous reverse voltage                       | 800        | V  |
| FRM              | Repetitive peak forward current (t = $10\mu s$ ) | 600        | А  |
| F(AV)            | Average forward current T <sub>case</sub> = 70°C |            |    |
|                  | (switching operation, $\delta = 0.5$ )           | 45         | А  |
| FSM              | Surge non repetitive forward current (t = 10ms)  | 450        | А  |
| P <sub>tot</sub> | Total dissipation at $T_{case} = 70^{\circ}C$    | 90         | w  |
| T <sub>stg</sub> | Storage temperature                              | -65 to 150 | °C |
| Ti               | Max. operating junction temperature              | 150        | °C |



# TRANSPACK NPN POWER DARLINGTON MODULE

APPLICATIONS: The product is a silicon NPN power darlington for industrial switching applications from the mains.

| ISOLATED POWER MODULE (37KVA - 375W) | FAST FREEWHEEL DIODE |
|--------------------------------------|----------------------|
| ISOLATED POWER MODULE (3/KVA - 3/5W) | FAST FREEWHEEL DIODE |

| ABSOLUTE MAXIMUM RATINGS                                                  | SGS50DA045D |    |
|---------------------------------------------------------------------------|-------------|----|
| $V_{CBO}$ Collector-base voltage (I <sub>E</sub> = 0)                     | 850         | v  |
| $V_{CES}$ Collector-emitter voltage ( $V_{BE} = 0$ )                      | 850         | v  |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                  | 850         | v  |
| $V_{CEO}$ Collector-emitter voltage (I <sub>B</sub> = 0)                  | 450         | v  |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)</sub> . | 500         | v  |
| $V_{EBO}$ Emitter-base voltage ( $I_C = 0$ )                              | 7           | v  |
| I <sub>C</sub> Collector current                                          | 75          | Α  |
| $I_{CM}$ Collector peak current ( $t_p < 10 \text{ ms}$ )                 | 120         | Α  |
| $I_{CP}$ Collector peak current non repetitive ( $t_p < 20 \ \mu s$ )     | 300         | А  |
| I <sub>B</sub> Base current                                               | 3           | Α  |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )          | 10          | Α  |
| T <sub>stg</sub> Storage temperature                                      | - 40 to 150 | °C |
| T <sub>i</sub> Max. operating junction temperature (continuous)           | 150         | °C |
| T <sub>j</sub> Max. operating junction temperature (1 minute)             | 175         | °C |

# INTERNAL SCHEMATIC DIAGRAM

### MECHANICAL DATA

Dimensions in mm





| Parameter                          |                                                                     | Test Conditions       |                                                                                           | Min. | Тур.         | Max. | Unit    |
|------------------------------------|---------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------|------|--------------|------|---------|
| V <sub>f</sub>                     | Diode forward voltage                                               | $I_f = 50 A$          | $\begin{array}{rcl} T_{j} &=& 25^{\mathrm{o}}C\\ T_{j} &=& 125^{\mathrm{o}}C \end{array}$ |      | 1.60<br>1.70 | 2.2  | ×<br>×  |
| t <sub>rr</sub><br>I <sub>rm</sub> | Diode reverse<br>recovery time<br>Diode reverse<br>recovery current | I <sub>f</sub> = 50 A | di/dt = 100A/µs                                                                           |      | 0.20<br>12   | 0.5  | μs<br>A |
| I <sub>frm</sub>                   | Diode forward current                                               | t = 1ms               |                                                                                           | 250  |              |      | A       |

## ELECTRICAL CHARACTERISTICS (Continued)

## INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558, part 1/8.77, section 5.7.9., only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.

GC-026 Ic (A PULSE OPERATION MAX PULSED ŀc 10<sup>2</sup> MA> k CONT DC OPERATION 10 \* For single nor 2 repetetive pulse 100 2 10-1 10 100 8 10<sup>2</sup> 8 IO 6 2 6 8 V<sub>CE</sub>(V)

Safe operating areas



### Collector overload SOA (see fig. 1) Base-emitter saturation voltage



SGS50DA045D

Reverse biased SOA (see fig. 2)



Switching times inductive load (see fig. 3)



Fig. 2 RBSOA TEST CIRCUIT



SGS50DA045D

SC-0002

Fig. 3 Switching times test circuit.



SC-0004





FAST ERFEWHEEL DIODES

# TRANSPACK NPN POWER DARLINGTON MODULE

**APPLICATIONS:** The SGS50DB040D and SGS50DB045D are silicon NPN power fast darlingtons in half bridge configuration for industrial switching applications from the mains.

| ISOLATED FOWER MODULE (20KVA-375W) FAST FREEWREEL DOL                    |                                                    |             |    |  |  |
|--------------------------------------------------------------------------|----------------------------------------------------|-------------|----|--|--|
| ABSOLUTE MAXIMUM RATINGS                                                 | SGS50DB040D                                        | SGS50BD045D |    |  |  |
| $V_{CBO}$ Collector-base voltage (I <sub>E</sub> = 0)                    | 500                                                | 600         | v  |  |  |
| $V_{CES}$ Collector-emitter voltage ( $V_{BE} = 0$ )                     | 500                                                | 600         | v  |  |  |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                 | 500                                                | 600         | v  |  |  |
| $V_{CEO}$ Collector-emitter voltage (I <sub>B</sub> = 0)                 | 400                                                | 450         | v  |  |  |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)*</sub> | 40                                                 | 00          | v  |  |  |
| $V_{EBO}$ Emitter-base voltage ( $I_C = 0$ )                             |                                                    | 7           | v  |  |  |
| I <sub>C</sub> Collector current                                         | 75                                                 |             | Α  |  |  |
| I <sub>CM</sub> Collector peak current (t <sub>p</sub> <10 ms)           | 12                                                 | 20          | Α  |  |  |
| $I_{CP}$ Collector peak current non repetitive ( $t_p < 20 \ \mu s$ )    | 25                                                 | 50          | Α  |  |  |
| I <sub>B</sub> Base current                                              |                                                    | 10          | Α  |  |  |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )         | 2                                                  | 20          | Α  |  |  |
| T <sub>stg</sub> Storage temperature                                     | - 40                                               | to 150      | °C |  |  |
| T <sub>j</sub> Max. operating junction temperature (continuous)          | c. operating junction temperature (continuous) 150 |             | °C |  |  |
| T <sub>j</sub> Max. operating junction temperature (1 minute)            | 17                                                 | 75          | °C |  |  |

# INTERNAL SCHEMATIC DIAGRAM

ISOLATED POWER MODULE (26KVA-375W)

#### MECHANICAL DATA

Dimensions in mm





|                          |         | SGS<br>SGS              | 50D  | <b>B0</b> 4 | 5D   |
|--------------------------|---------|-------------------------|------|-------------|------|
| <b>TERISTICS</b> (Contin |         | (seed 8898) (start)<br> |      |             |      |
| Test Conc                | litions | Min.                    | Тур. | Max.        | Unit |
| 1 50 4                   |         |                         |      |             |      |

|                                    | Parameter                                                        | Test Conditions                                                                        | Min. | Тур.       | Max. | Unit    |
|------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|------------|------|---------|
| V <sub>f</sub>                     | Diode forward voltage                                            | $    I_{f} = 50 \text{ A} \\    I_{f} = 50 \text{ A} \   T_{j} = 125 \  ^{o}\text{C} $ |      | 1.4<br>1.5 | 2    | v<br>v  |
| t <sub>rr</sub><br>I <sub>rm</sub> | Diode reverse<br>recovery time<br>Diode reverse<br>recovery time | $I_f = 50 \text{ A} \text{ di/dt} = 100 \text{ A/} \mu \text{s}$                       |      | 0.2<br>10  | 0.5  | μs<br>A |
| I <sub>frm</sub>                   | Diode forward current                                            | t = 1ms                                                                                | 250  |            |      | A       |

## INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558 part 1/8.77, section 5.7.9., only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.

Safe operating areas for each section

DC current gain





# SGS50DB040D SGS50DB045D



Reverse biased SOA (see fig. 2)



Typical V<sub>F</sub> versus -I<sub>C</sub>



Switching times inductive load vs

Switching times inductive load (see fig. 3)





RBSOA test circuit has been driven by the switching times test circuit with  $R_{B2} = O$ . RBSOA sensitivity to  $T_j$  variations is very limited, so that the limits shown can be kept valid at ambient temperature as well.



γ Vcc

SGS50DB040D SGS50DB045D

Fig. 3 - Switching time test circuit







ADVANCE DATA

# HIGH SPEED SWITCHING APPLICATIONS

- VOLTAGE RANGE: 400V
- AVERAGE CURRENT: 60A
- VERY LOW REVERSE RECOVERY TIME: t<sub>rr</sub> 125ns
- VERY LOW SWITCHING LOSSES
- LOW NOISE TURN-OFF SWITCHING

Typical applications include freewheel diodes in motor control systems.



# ABSOLUTE MAXIMUM RATINGS

| VRRM             | Peak repetitive reverse voltage                  | 400        | V  |
|------------------|--------------------------------------------------|------------|----|
| VRWM             | Working peak reverse voltage                     | 400        | v  |
| VR               | Continuous reverse voltage                       | 400        | V  |
| FRM              | Repetitive peak forward current (t = $10\mu$ s)  | 700        | А  |
| IF(AV)           | Average forward current T <sub>case</sub> = 70°C |            |    |
|                  | (switching operation, $\delta = 0.5$ )           | 60         | А  |
| IFSM             | Surge non repetitive forward current (t = 10ms)  | 600        | А  |
| P <sub>tot</sub> | Total dissipation at $T_{case} = 70^{\circ}C$    | 90         | W  |
| T <sub>stg</sub> | Storage temperature                              | -65 to 150 | °C |
| Ti               | Max. operating junction temperature              | 150        | °C |



SGS80DA020D

# TRANSPACK NPN POWER DARLINGTON MODULE

APPLICATIONS: The product is a silicon NPN power darlington for industrial applications.

| ISOLATED POWER MODULE (30KVA - 375W)                                     | FAST FREEWHEEL | DIODE |
|--------------------------------------------------------------------------|----------------|-------|
| ABSOLUTE MAXIMUM RATINGS                                                 | SGS80DA020D    |       |
| $V_{CBO}$ Collector-base voltage (I <sub>E</sub> = 0)                    | 300            | v     |
| $V_{CES}$ Collector-emitter voltage ( $V_{BE} = 0$ )                     | 300            | V     |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                 | 300            | V     |
| $V_{CEO}$ Collector-emitter voltage ( $I_B = 0$ )                        | 200            | V     |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)*</sub> | 250            | V     |
| $V_{EBO}$ Emitter-base voltage (I <sub>C</sub> = 0)                      | 7              | V     |
| I <sub>C</sub> Collector current                                         | 120            | A     |
| I <sub>CM</sub> Collector peak current (t <sub>p</sub> <10 ms)           | 240            | A     |
| $I_{CP}$ Collector peak current non repetitive ( $t_p < 20 \ \mu s$ )    | 500            | A     |
| I <sub>B</sub> Base current                                              | 2              | A     |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )         | 50             | A     |
| T <sub>stq</sub> Storage temperature                                     | - 40 to 150    | °C    |
| T <sub>i</sub> Max. operating junction temperature (continuous)          | 150            | °C    |
| T <sub>i</sub> Max. operating junction temperature (1 minute)            | 175            | °C    |

# INTERNAL SCHEMATIC DIAGRAM

### MECHANICAL DATA

Dimensions in mm





|                                    | Parameter                                                           |                       | Test Conditions                                 | Min. | Тур.         | Max. | Unit    |
|------------------------------------|---------------------------------------------------------------------|-----------------------|-------------------------------------------------|------|--------------|------|---------|
| Vf                                 | Diode forward voltage                                               | I <sub>f</sub> = 80 A | T <sub>j</sub> = 25°C<br>T <sub>j</sub> = 125°C |      | 1.60<br>1.70 | 2    | v<br>v  |
| t <sub>rr</sub><br>I <sub>rm</sub> | Diode reverse<br>recovery time<br>Diode reverse<br>recovery current | I <sub>f</sub> = 80 A | di/dt = 100A/µs                                 |      | 0.20<br>12   | 0.5  | μs<br>A |
| l <sub>frm</sub>                   | Diode forward<br>current                                            | t = 1ms               |                                                 | 300  |              |      | A       |

## ELECTRICAL CHARACTERISTICS (Continued)

## **INSULATION TESTING**

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558, part 1/8.77, section 5.7.9., only a voltage slowly increasing up to the above value should be used. If the voltage is applied for one minute as recommended by the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.



Safe operating areas





Collector overload SOA (see fig. 1)

Reverse biased SOA (see fig. 2)

Switching times inductive load (see fig. 3)





Base overload SOA (see fig. 1)



SC-0002

CONTRACTOR

はいろうちょうちょうちょう

SGS80DA020D

Fig. 3 Switching times test circuit.







# TRANSPACK NPN POWER DARLINGTON MODULE

**APPLICATONS:** The product is a silicon NPN power darlington for industrial applications.

- ISOLATED POWER MODULE (UP TO 2500V)
- FAST FREEWHEEL DIODE
- VERY HIGH CURRENT
- VERY HIGH POWER (UP TO 37.5 KVA) INDUSTRIAL APPLICATIONS
- MOTOR CONTROLS
- UNINTERUPTABLE POWER SUPPLIES
- HIGH POWER REGULATED DC SUPPLIES



| ABSOLUTE MAXIMUM RATINGS                                                 | SGS100DA025D  |
|--------------------------------------------------------------------------|---------------|
| $V_{CBO}$ Collector-base voltage (I <sub>F</sub> = 0)                    | 300 V         |
| V <sub>CES</sub> Collector-emitter voltage (V <sub>BE</sub> = 0)         | 300 V         |
| $V_{CEX}$ Collector-emitter voltage ( $V_{BE} = -1.5V$ )                 | 300 V         |
| $V_{CEO}$ Collector-emitter voltage (I <sub>B</sub> = 0)                 | 250 V         |
| V <sub>CEOL</sub> Overload switch-off at 1.5 times I <sub>C (sat)*</sub> | 250 V         |
| $V_{EBO}$ Emitter-base voltage (I <sub>C</sub> = 0)                      | 7 V           |
| I <sub>C</sub> Collector current                                         | 150 A         |
| I <sub>CM</sub> Collector peak current (t <sub>p</sub> < 10 ms)          | 300 A         |
| $I_{CP}$ Collector peak current non repetitive ( $t_p < 20 \ \mu s$ )    | 600 A         |
| I <sub>B</sub> Base current                                              | 2 A           |
| $I_{BP}$ Base peak current non repetitive ( $t_p < 20 \ \mu s$ )         | 60 A          |
| T <sub>stg</sub> Storage temperature                                     | -40 to 150 °C |
| T <sub>i</sub> Max. operating junction temperature (continuous)          | 150 °C        |
| T <sub>j</sub> Max. operating junction temperature (1 minute)            | 175 °C        |



SGS100DA025D

### ELECTRICAL CARACTERISTICS (Continued)

## INSULATION TESTING

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one second at 2500 V a.c.

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492. 1 or DIN 57558 part. 1/VDE 0558, part 1/8.77, section 5.7.9., only a voltage slowly increasing up to the above standards then the specified value of 2000 V should be taken.

During the test all electrical terminals including the drive terminals must be connected with each other in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage is applied between the connected terminals and the base plate.



Switching times inductive Switching times test circuit ∘ Vcc =50 V load 00000 Hµ L=50∟ tp K D.U.T. Is=25 °C R 1+=12.5\*0 Vclamp 150 V 1-25°C i٧ 01 External /cl hFE =100 + speed-up diode off = -5' 00 0 20 40 60 80 l<sub>c</sub>(A) SC-0004 Typical V<sub>F</sub> versus - Ic Switching times inductive Thermal impedance load vs. junc. temp. -VOE(V) \* 200 8=1 5.0.5 δ=0.3 Vcl = 150 V h<sub>FE</sub> = 100 15 VBE off = -5 Ic = 100A 0.1 150 TH Tj=25\*C Π ı

#### 1049



0.5

o

5 10 50

100 -1c(A)



# SGS100DA025D Station of the second



SGS100MA010D1

# TRANSPACK N-CHANNEL POWER MOS MODULE

**APPLICATIONS:** The SGS100MA010D1 is a N-Channel POWER MOS MODULE for industrial applications (quarter bridge configuration).

| ISOLATED POWER MODULE (10KVA - 375W) | INTERNAL FREEWHEEL DIODE |
|--------------------------------------|--------------------------|
|                                      |                          |

| ABS              | OLUTE MAXIMUM RATINGS                                | SGS100MA010D1 |      |
|------------------|------------------------------------------------------|---------------|------|
| V <sub>DS</sub>  | Drain-source voltage ( $V_{GS} = 0$ )                | 100           | V    |
| VDGR             | Drain-gate voltage ( $R_{GS} = 20 \text{ K}\Omega$ ) | 100           | V    |
| V <sub>GS</sub>  | Gate-source voltage                                  | ±20           | V    |
| I <sub>D</sub>   | Drain current (continuous) $T_c = 25 ^{\circ}C$      | 100           | Α    |
| IDM              | Drain current ( $t_p < 10$ ms, repetitive)           | 150           | Α    |
| IDLM             | Drain current ( $t_p = 20\mu s$ , not repetitive)    | 250           | Α    |
| P <sub>tot</sub> | Total dissipation at $T_{C}$ < 25 °C                 | 300           | W    |
|                  | Derating factor                                      | 3             | W/ºC |
| T <sub>sta</sub> | Storage temperature                                  | -55 to 150    | °C   |
| Ti               | Max. operating junction temperature (continuous)     | 150           | °C   |
| Τ <sub>j</sub>   | Max. operating junction temperature (1 minute)       | 175           | °C   |

# INTERNAL SCHEMATIC DIAGRAM

**MECHANICAL DATA** 

Dimensions in mm





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice.



| Parameter | Test Conditions | Min. | Тур. | Max. | Unit |  |
|-----------|-----------------|------|------|------|------|--|
| Parameter | Test Conditions | Min. | Тур. | Max. | Unit |  |

SGS100MA010D1

#### SOURCE DRAIN DIODE (see note B)

| I <sub>SD</sub><br>I <sub>SDM</sub> | Source-drain current<br>(continuous)<br>Source-drain current<br>(pulsed) |                                                                |     | 100<br>250 | A  |
|-------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------|-----|------------|----|
| V <sub>SD</sub>                     | Forward on voltage                                                       | $I_{SD} = 100 \text{ A } V_{GS} = 0$                           |     | 2          | V  |
| t <sub>rr</sub>                     | Reverse recovery time                                                    | $I_{SD} = 100 \text{ A } V_{GS} = 0$<br>di/dt = 250 A/ $\mu$ s | 400 |            | ns |

Note A: switching times inductive load have been tested by the circuit shown in fig. 1 (by paralleling the load with SGS fast recovery diode ... ).

Typical waveforms obtained for  $V_D$  and  $I_D$  are schematically shown here below.



Note that di/dt does not depend on the perfomances of the freewheeling diode, but on the D.U.T. and its drive circuit only.



ADVANCE DATA

SGS150MA010D1

# N-CHANNEL POWER MOS TRANSISTORS

## HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | I <sub>D</sub> |
|------------------|----------------------|----------------|
| 100V             | <b>0.009</b> Ω       | 150A           |

- ISOLATED POWERMOS MODULE
- HIGH POWFR
- FAST SWITCHING
- EASY DRIVE
- EASY TO PARALLEL INDUSTRIAL APPLICATION:
- SWITCHING MODE POWER SUPPLIES
- UNINTERRUPTIBLE POWER SUPPLIES
- MOTOR CONTROLS
- INVERTERS

T<sub>i</sub>

N-Channel enhancement mode POWERMOS field effect transistors. Easy drive and fast switching of these TRANSPACK modules makes them ideal for high power, high speed switching applications.

Typical applications include DC motor control (speed, soft start and torque), switching mode power supplies, uninterruptible power supplies, DC/DC convertors and high frequency welding equipment.

The large RBSOA and absence of second breakdown in POWERMOS make these TRANSPACK modules very rugged. This, together with the isolated package with its optimised thermal performance, make these modules extremely effective in high power application.

#### ABSOLUTE MAXIMUM RATINGS SGS150MA010D1 VDS Drain-source voltage ( $V_{GS} = 0$ ) 100 Drain-gate voltage ( $R_{GS} = 20K\Omega$ ) 100 VDGR VGS Gate-source voltage ± 20 150 Drain current (continuous) $T_c = 25^{\circ}C$ Drain current ( $t_n \leq 10$ ms, repetitive) 225 I<sub>DM</sub> Drain current, $(t_p = 20\mu s, not repetitive)$ Total dissipation at $T_{case} < 25^{\circ}C$ 375 DIM 400 P<sub>tot</sub> Derating factor 3.2 -55 to 150 T<sub>stg</sub> Storage temperature Max. operating junction temperature (continuous) 150



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

V

V

V

А

А

А

W

°C

°C

W/°C

#### 1057

Note that di/dt does not depend on the performances of the freewheeling diode, but on the D.U.T.

|       | ,  |    |
|-------|----|----|
| lo-Vo | at | tu |

| fled value of 2000 V should be taken.                                                                    |
|----------------------------------------------------------------------------------------------------------|
| During the test all electrical terminals including the drive terminals must be connected with each other |
| in order to avoid damage by inductively or capacitively induced voltage transients. The test voltage     |
| is applied between the connected terminals and the base plate.                                           |

The insulation between the live parts and the base plate of TO-240 is tested before delivery for one

If this test is repeated by the user either as a goods inwards check or as a test of the final equipment, in accordance with IEC Publication 146 (1973), clause 492.1 or DIN 57558 part 1/VDE 0558, part

1/8.77, section 5.7.9., only a voltage slowly increassing up to the above standards then the speci-

Note A: switching times inductive load have been tested by the circuit shown in fig. 1 (by paralleling the load with SGS fast recovery diode SGS45R80).

Typical waveforms obtained for  $V_D$  and  $I_D$  are schematically shown here below.

ID-VD af turn-on rn-off GC-027 ł



| Parameter | Test conditions | Min. | Тур. | Max. | Unit. |
|-----------|-----------------|------|------|------|-------|
|           |                 |      |      |      |       |

# SOURCE DRAIN DIODE

| I <sub>SD</sub>  | Source-Drain current<br>(continuous) |                                                                                   |     | 150 | А  |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------|-----|-----|----|
| I <sub>SDM</sub> | Source-Drain current<br>(pulsed)     |                                                                                   |     | 375 | A  |
| V <sub>SD</sub>  | Forward on voltage                   | $I_{SD} = 150A V_{GS} = 0$                                                        |     | 2   | V  |
| t <sub>rr</sub>  | Reverse recovery time                | $\begin{array}{rll} di/dt &=& 250 A/\mu s & I_{SD} \\ & V_{GS} &=& 0 \end{array}$ | 400 |     | ns |

# INSULATION TESTING

second at 2500 V a.c.

and its drive circuit only.





# HIGH VOLTAGE FAST SWITCHING

The SGS10004/10005 are silicon power Darlington transistors with integrated base-emitter speed-up diode, mounted in Jedec TO-3 metal case designed for high-power, fast switching applications. The SGS10004P and SGS10005P are mounted in SOT-93 case similar to TO-218. This family is an economic alternative to MJ10004 or MJ10005 particularly suitable for applications at 8A operating currents.

| ABSO             | OLUTE MAXIMUM RATING                                   | SOT-93<br>TO-3 | SGS10004P<br>SGS10004 | SGS10005P<br>SGS10005 |
|------------------|--------------------------------------------------------|----------------|-----------------------|-----------------------|
| V <sub>CEO</sub> | Collector-emitter voltage ( $I_B = 0$ )                |                | <b>3</b> 50V          | 400V                  |
| V <sub>CEX</sub> | Collector-emitter voltage ( $V_{BE} = -5V$ )           |                | 400V                  | 450V                  |
| V <sub>CEV</sub> | Collector-emitter voltage ( $V_{BE} = 1.5V$ )          |                | 450V                  | 500V                  |
| V <sub>EBO</sub> | Emitter-base voltage ( $I_{C} = 0$ )                   |                | 8                     | V                     |
| I <sub>C</sub>   | Collector current                                      |                | 16                    | 5A                    |
| I CM             | Collector peak current                                 |                | 2!                    | 5A                    |
| I <sub>B</sub>   | Base current                                           |                | 2.                    | 5A                    |
| IBM              | Base peak current                                      |                | 5                     | A                     |
| P <sub>tot</sub> | Total power dissipation at $T_{case} \leq 25^{\circ}C$ |                | (TO-3) 175W           | (SOT-93) 150W         |
| T <sub>stq</sub> | Storage temperature                                    |                | -65 to 200°C          | -65 to 175°C          |
| Tj               | Junction temperature                                   |                | 200°C                 | 175°C                 |

## INTERNAL SCHEMATIC DIAGRAM



MECHANICAL DATA

39.5<sup>max</sup> 6.9



Dimension in mm



TO-3



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 1059 10/84



ļ.

# ELECTRICAL CHARACTERISTICS (continued)

|                  | Parameter                    | Test conditions                                                   | Min. | Typ. | Max. | Unit |
|------------------|------------------------------|-------------------------------------------------------------------|------|------|------|------|
| V <sub>f</sub> * | Diode forward voltage        | I <sub>F</sub> = 10A                                              |      | 3    | 5    | V    |
| h <sub>fe</sub>  | Small-signal current<br>gain | $I_{C} = 1A$ $V_{CE} = 10V$<br>$f_{test} = 1MHz$                  | 10   |      |      | _    |
| С <sub>ов</sub>  | Output capacitance           | $V_{CB} = 10V I_E = 0$<br>$f_{test} = 100MHz$                     | 100  |      | 325  | pF   |
| t <sub>on</sub>  | Turn-on time                 | $V_{cc} = 250V I_{c} = 8A$                                        |      | 0.22 | 0.8  | μs   |
| t <sub>r</sub>   | Rise Time                    | $I_{B1} = -I_{B2} = 400 \text{mA}$<br>$V_{BE (off)} = 5 \text{V}$ |      | 0.6  | 1.5  | μs   |
| t <sub>f</sub>   | Fall time                    | t <sub>p</sub> =50µs duty cycle≤2%                                |      | 0.15 | 0.5  | μs   |

\* Pulsed: pulse duration =  $300\mu$ s duty cycle = 1.5%.



# HIGH VOLTAGE, HIGH POWER, FAST SWITCHING

- INTEGRATED SPEED-UP DIODE
- MOTOR CONTROLS

The SGSD00031, SGS00030 and SGSID312 are silicon multiepitaxial planar NPN transistors in monolithic darlington configuration with integrated speed-up diode, mounted respectively in Jedec TO-3 metal case, SOT-93 plastic package and ISOWATT218 fully isolated package.

No parasitic collector-emitter diode, so that an external fast recovery free wheeling diode can be added.

They are particulary suitable as output stage in high power, fast switching applications.



SGSD00030 SGSD00031 SGSID312

# ABSOLUTE MAXIMUM RATINGS

|                  |                                                      |            |            | and the second se |     |
|------------------|------------------------------------------------------|------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| V <sub>CER</sub> | Collector-emitter voltage (R <sub>BE</sub> = 50 ohm) |            | 600        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | v   |
| V <sub>CEO</sub> | Collector-emitter voltage $(I_B = 0)$                |            | 400        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | v   |
| I <sub>C</sub>   | Collector current                                    | 1          | 28         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Α   |
| I <sub>CM</sub>  | Collector peak current (t <sub>n</sub> ≤ 10ms)       |            | 40         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Α   |
| I <sub>B</sub>   | Base current                                         |            | 6          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Α   |
| IBM              | Base peak current (t <sub>n</sub>                    |            | 12         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Α   |
| Divi             | P P                                                  | TO-3       | SOT-93     | ISOWATT218                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3   |
| VISO             | Isolation voltage (DC)                               | l .        |            | 4000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | v   |
| P <sub>tot</sub> | Total dissipation at $T_c \leq 25^{\circ}C$          | 150        | 125        | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | w   |
| T <sub>stg</sub> | Storage temperature                                  | -65 to 175 | -65 to 150 | -65 to 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0°C |
| Tj               | Max. operating junction temperature                  | 175        | 150        | 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | °C  |

# **THERMAL RESISTANCE OF THE ISOWATT218**

The junction to case thermal resistance of 2.5 °C/W for the ISOWATT218 package may seem quite high at first glance but if compared to a conventional SOT-93 (TO-218) package with a 0.1 mm mica insulating washer, the differences are marginal. The 0.1 mm isolating washer gives 1500V to 2000V DC isolation for the SOT-93 package, SGS guarantee 4000V DC isolation for the ISOWATT218.

The comparison in fig. 1 shows the dynamic thermal resistance of both devices mounted using a thermal compound. The test illustrates that the ISOWATT218 has an  $R_{th}$  very close to that of conventional SOT-93 (TO-218) and any small increase is more than compensated for by the convenience of the ISOWATT218 package. The collector to heatsink capacitance of the ISOWATT218 is typically 17pF.

SGSD00030 SGSD00031 SGSID312







# **TEST CIRCUIT**





# HIGH VOLTAGE, HIGH POWER, FAST SWITCHING

- INTEGRATED SPEED-UP DIODE
- MOTOR CONTROLS

The SGSD310, SGSD311 and SGSID311 are silicon multiepitaxial planar NPN transistors in monolithic darlington configuration with integrated speed-up diode, mounted respectively in Jedec TO-3 metal case, SOT-93 plastic package and ISOWATT218 fully isolated package.

No parasitic collector-emitter diode, so that an external fast recovery free wheeling diode can be added.

They are particulary suitable as output stage in high power, fast switching applications.



SGSD310 SGSD311 SGSID311

# ABSOLUTE MAXIMUM RATINGS

| V <sub>CER</sub> | Collector-emitter voltage (R <sub>BE</sub> = 50 ohm) |            | 600       |              | V  |
|------------------|------------------------------------------------------|------------|-----------|--------------|----|
| V <sub>CEO</sub> | Collector-emitter voltage $(I_B = 0)$                |            | 400       |              | V  |
| I <sub>C</sub>   | Collector current                                    |            | 28        |              | А  |
| I <sub>CM</sub>  | Collector peak current ( $t_p \leqslant 10ms$ )      |            | 40        |              | А  |
| I <sub>B</sub>   | Base current                                         |            | 6         |              | А  |
| IBM              | Base peak current (t $_{n}$ $\leqslant$ 10ms)        |            | 12        |              | А  |
| DIVI             | , p                                                  | TO-3       | SOT-93    | ISOWATT21    | 8  |
| V <sub>ISO</sub> | Isolation voltage (DC)                               |            |           | 4000         | V  |
| P <sub>tot</sub> | Total dissipation at $T_c \leq 25^{\circ}C$          | 150        | 125       | 50           | W  |
| T <sub>stg</sub> | Storage temperature                                  | -65 to 175 | 65 to 150 | ) -65 to 150 | °C |
| Tj               | Max. operating junction temperature                  | 175        | 150       | 150          | °C |



# **THERMAL RESISTANCE OF THE ISOWATT218**

The junction to case thermal resistance of 2.5 °C/W for the ISOWATT218 package may seem quite high at first glance but if compared to a conventional SOT-93 (TO-218) package with a 0.1 mm mica insulating washer, the differences are marginal. The 0.1 mm isolating washer gives 1500V to 2000V DC isolation for the SOT-93 package, SGS guarantee 4000V DC isolation for the ISOWATT218.

The comparison in fig. 1 shows the dynamic thermal resistance of both devices mounted using a thermal compound. The test illustrates that the ISOWATT218 has an  $R_{th}$  very close to that of conventional SOT-93 (TO-218) and any small increase is more than compensated for by the convenience of the ISOWATT218 package. The collector to heatsink capacitance of the ISOWATT218 is typically 17pF.







# **TEST CIRCUIT**







| HIGH SPEED SWITCHING APPLICATIONS These products are diffused multi-cell silicon gate |                                                                                      |                                                                                                       | V <sub>DSS</sub>                     | R <sub>DS(ON</sub>                   | ) <b>I</b> D                     |  |  |
|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|----------------------------------|--|--|
| N-Channel enhancement mode Power-Mos field                                            |                                                                                      |                                                                                                       | 50V/60V                              | <b>0.13</b> Ω                        | 10A                              |  |  |
| ABSOL                                                                                 | UTE MAXIMUM RATINGS                                                                  | SOT-82<br>TO-220<br>SOT-93<br>TO-3                                                                    | SGSP22<br>SGSP32<br>SGSP42<br>SGSP52 | 1 SG<br>1 SG                         | SP222<br>SP322<br>SP422<br>SP522 |  |  |
| V <sub>DS</sub><br>V <sub>DGR</sub>                                                   | Drain-source voltage ( $V_{GS} = 0$ )<br>Drain gate voltage ( $R_{GS} = 20K\Omega$ ) |                                                                                                       | 60V<br>60V                           | 60V                                  |                                  |  |  |
| V <sub>GS</sub><br>I <sub>D</sub>                                                     | Drain current (continuous) at Tcase                                                  | -source voltage<br>o current (continuous) at $T_{case} = 25^{\circ}C$<br>at $T_{case} = 100^{\circ}C$ |                                      | ± 20V<br>10A<br>6.5A                 |                                  |  |  |
| I <sub>DM</sub> (●)<br>I <sub>DLM (●)</sub>                                           | Drain current (pulsed)                                                               |                                                                                                       | SOT-82                               | 40A<br>40A<br>SOT-82 TO-220/SOT93/TO |                                  |  |  |
| P <sub>tot</sub>                                                                      | Total power dissipation at T <sub>case</sub> ≤<br>Derating factor                    | 25°C                                                                                                  | 50W<br>0.4W/°C                       | V<br>V<br>V                          |                                  |  |  |
| T <sub>stg</sub><br>T <sub>j</sub>                                                    | Storage temperature<br>Junction temperature                                          |                                                                                                       | -55 to 150°C<br>150°C                |                                      |                                  |  |  |

(•) Pulse width limited by safe operating area

# INTERNAL SCHEMATIC DIAGRAM



# MECHANICAL DATA

Dimensions in mm







(sim. to TO-218) SOT-93

Drain connected to tab









2.5



# ELECTRICAL CHARACTERISTICS (Continued)

|                                                                                 | Parameter                                                           | Test condition | s Min.      | Тур.                   | Max. | Unit                 |  |  |  |
|---------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------|-------------|------------------------|------|----------------------|--|--|--|
| SWITC                                                                           | SWITCHING                                                           |                |             |                        |      |                      |  |  |  |
| t <sub>d (on)</sub><br>t <sub>r</sub><br>t <sub>d (off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time |                | 10V<br>50 Ω | 30<br>130<br>80<br>130 |      | ns<br>ns<br>ns<br>ns |  |  |  |

# SOURCE DRAIN DIODE

| I <sub>SD</sub><br>I <sub>SDM</sub> (●) | Source-drain current<br>Source-drain current<br>(pulsed) |                                                      |           | 10<br>40 | A<br>A   |
|-----------------------------------------|----------------------------------------------------------|------------------------------------------------------|-----------|----------|----------|
| V <sub>SD</sub>                         | Forward on voltage                                       | $I_{SD} = 10A$ $V_{GS} = 0$                          |           | 1.4      | v        |
| t <sub>on</sub><br>t <sub>rr</sub>      | Turn-on time<br>Reverse recovery time                    | $di/dt = 25A/\mu s$ $I_{SD} = 10A \qquad V_{GS} = 0$ | 60<br>100 |          | ns<br>ns |

\* Pulsed: pulse duration  $\leq 300 \,\mu$ s, duty cycle  $\leq 2\%$ 

(•) Pulse width limited by safe operating area





| HIGH SPEED SWITCHING APPLICATIONS<br>These products are diffused multi-cell silicon gate<br>N-Channel enhancement mode Power-Mos field<br>effect transistors. |                                                                                                                                                                                                                                                                                                                                                     | 2                             | V <sub>DSS</sub><br>200V                                     |                                             | R <sub>DS(ON)</sub><br>0.33Ω |                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------------------------|---------------------------------------------|------------------------------|-------------------------------------|
| ABSOL                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                     | 2<br>TO-220<br>SOT-93<br>TO-3 | 50V<br>SGSP36<br>SGSP46<br>SGSP56                            | 53 5                                        | GS                           | 10A<br>9367<br>9467<br>9567         |
| V <sub>DS</sub><br>V <sub>DGR</sub><br>V <sub>GS</sub><br>I <sub>D</sub><br>I <sub>DM</sub> (●)<br>I <sub>DLM</sub> (●)                                       | $\begin{array}{l} \text{Drain-source voltage (V_{GS}=0)} \\ \text{Drain-gate voltage (R_{GS}=20K\Omega)} \\ \text{Gate-source voltage} \\ \text{Drain current (continuous) } T_{\text{case}} = 25^{\circ}\text{C} \\ T_{\text{case}} = 100^{\circ}\text{C} \\ \text{Drain current (pulsed)} \\ \text{Drain inductive current, clamped} \end{array}$ |                               | 250V 200V<br>250V 200V<br>± 20V<br>10A<br>6.4A<br>40A<br>40A |                                             | 00∨                          |                                     |
| P <sub>tot</sub><br>T <sub>stg</sub><br>T <sub>j</sub>                                                                                                        | Total power dissipation $T_{case} = 25^{\circ}C$<br>Derating factor<br>Storage temperature<br>Junction temperature                                                                                                                                                                                                                                  |                               | <b>TO-220</b><br>100W<br>0.8W/°C<br>–                        | \$01<br>125W<br>1W/°C<br>55 to 150<br>150°C |                              | <b>3/TO-3</b><br>125W<br>1W/°C<br>C |

(•) Pulse width limited by safe operating area

#### INTERNAL SCHEMATIC DIAGRAM



#### MECHANICAL DATA

Drain connected to tab



(sim. to TO-218) SOT-93

Drain connected to case



TO-3

Dimensions in mm

#### Drain connected to tab



TO-220



|                  | Parameter         | Test conditions         | Min. | Тур. | Max. | Unit |
|------------------|-------------------|-------------------------|------|------|------|------|
| DYNA             | MIC               |                         |      |      |      |      |
| C <sub>iss</sub> | Input capacitance | $V_{DS} = 25V$ f = 1MHz |      | 980  | 1200 | pF   |

| Ciss | Input capacitance  | $v_{\rm DS} = 25v$ | 1 = 100 Hz | 900 | 1200 | pr |   |
|------|--------------------|--------------------|------------|-----|------|----|---|
| Coss | Output capacitance | $V_{GS} = 0$       |            | 200 | 260  | pF |   |
| Crss | Reverse transfer   |                    |            | 80  | 100  | pF |   |
|      | Capacitance        |                    |            |     |      |    | ł |

#### SWITCHING

| t <sub>d (on)</sub>  | Turn-on delay time<br>Rise time | $V_{CC} = 25V \qquad V_i = 10V$ $I_D = 5A \qquad B_i = 15 \Omega$ | 10 | ns<br>ns |
|----------------------|---------------------------------|-------------------------------------------------------------------|----|----------|
| t <sub>d</sub> (off) | Turn-off delay time             | (see test circuit)                                                | 50 | ns       |
| t <sub>f</sub>       | Fall time                       |                                                                   | 32 | ns       |

#### SOURCE DRAIN DIODE

| <sub>SD</sub><br>  <sub>SDM</sub> (·) | Source drain current<br>Source drain current<br>(pulsed) |                                                      |            | 10<br>40 | A<br>A   |
|---------------------------------------|----------------------------------------------------------|------------------------------------------------------|------------|----------|----------|
| V <sub>SD</sub>                       | Forward on voltage                                       | $I_{SD} = 10 A$ $V_{GS} = 0$                         |            | 1.3      | v        |
| t <sub>on</sub><br>t <sub>rr</sub>    | Turn-on time<br>Reverse recovery time                    | $I_{SD} = 10A$ $V_{GS} = 0$<br>di/dt = 100A/ $\mu$ s | 130<br>250 |          | ns<br>ns |

\* Pulsed: pulse duration  $\leq 300\mu s$ , duty cycle  $\leq 0.2\%$ 

(·) Pulse width limited by safe operating area



# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 350/400 V        | 1Ω                   | 6 A            |
| 450 V            | <b>1.5</b> Ω         | 6 A            |

- HIGH VOLTAGE FOR ELECTRONIC LAMP BALLAST
- ULTRA FAST SWITCHING
- EASY DRIVE REDUCES COST AND SIZE INDUSTRIAL APPLICATIONS:
- ELECTRONIC LAMP BALLAST
- DC SWITCH

N-Channel enhancement mode POWERMOS field effect transistors. Easy drive and very fast switching times make these POWERMOS transistors ideal for high speed switching applications.

Applications include DC switch, constant current source, ultrasonic equipment and electronic ballast for fluorescent lamps.

The package range for this device includes the isolated case ISOWATT218. This provides isolation to 2500V ac, 4000V dc and the creepage distance requirement of VDE, IEC and UL specifications.



| ABSOLI              | UTE MAXIMUM RATINGS TO-220<br>SOT-93<br>ISOWATT218<br>TO-3 | SGSP3<br>SGSP4<br>SGSIP<br>SGSP3 | 464 SC<br>464 SC | GSP365<br>GSP465<br>GSIP465<br>GSP565 | SGSP366<br>SGSP466<br>SGSIP466<br>SGSP566 |      |
|---------------------|------------------------------------------------------------|----------------------------------|------------------|---------------------------------------|-------------------------------------------|------|
| V <sub>DS</sub>     | Drain-source voltage ( $V_{GS} = 0$ )                      | 450                              | )                | 400                                   | 350                                       | v    |
| V <sub>DGR</sub>    | Drain-gate voltage ( $R_{GS} = 20K\Omega$ )                | 450                              | )                | 400                                   | 350                                       | V    |
| V <sub>GS</sub>     | Gate-source voltage                                        |                                  |                  | ± 20                                  |                                           | V    |
| I <sub>D</sub>      | Drain current (continuous) T <sub>c</sub> = 25°C           |                                  |                  | 6                                     |                                           | Α    |
| -                   | at $T_c = 100^{\circ}C$                                    |                                  |                  | 4                                     |                                           | Α    |
| I <sub>DM</sub> (●) | Drain current (pulsed)                                     |                                  |                  | 24                                    |                                           | Α    |
| IDLM                | Drain inductive current, clamped                           |                                  |                  | 24                                    |                                           | Α    |
|                     |                                                            | TO-220                           | SOT-93           | ISOWATT                               | 218 TO-3                                  |      |
| V <sub>ISO</sub>    | Isolation voltage (DC)                                     |                                  |                  | 4000                                  | )                                         | V    |
| P <sub>tot</sub>    | Total dissipation at T <sub>case</sub> = 25°C              | 100                              | 125              | 50                                    | ) 125                                     | W    |
|                     | Derating factor                                            | 0.8                              | 1                | 0.4                                   | ⊧ 1W                                      | //°C |
| T <sub>stg</sub>    | Storage temperature                                        |                                  | _                | -55 to 15                             | 0                                         | °C   |
| Tj                  | Max. operating junction temperature                        |                                  |                  | 150                                   |                                           | °C   |



| Parameter | Test conditions | Min. | Тур. | Max. | Unit. |
|-----------|-----------------|------|------|------|-------|
|           |                 |      |      |      |       |

#### DYNAMIC

| 9 <sub>fs</sub>                                          | Forward<br>transconductance                                                | $V_{DS} = 25V  I_{D} = 3A$               | 3 |                   |                            | mho            |
|----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|---|-------------------|----------------------------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | $V_{DS} = 25V$ f = 1 MHz<br>$V_{GS} = 0$ |   | 780<br>150<br>100 | 1000<br>200<br>1 <b>30</b> | pF<br>pF<br>pF |
| C <sub>D-HS</sub>                                        | Drain-Heatsink<br>capacitance                                              | $V_{D-HS} = 25V f = 1 MHz$               |   | 19                | 23                         | pF             |

#### SWITCHING

| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub> | Turn-on time<br>Rise time<br>Turn off delay time | 30<br>30<br>100 | ns<br>ns<br>ns |  |
|-------------------------------------------------------------|--------------------------------------------------|-----------------|----------------|--|
| t <sub>f</sub>                                              | Fall time                                        | 50              | ns             |  |

#### SOURCE DRAIN DIODE

| I <sub>SD</sub><br>I <sub>SDM</sub> (●) | Source-Drain current<br>Source-Drain current<br>(pulsed) |                                                    |            | 6<br>24 | A<br>A   |
|-----------------------------------------|----------------------------------------------------------|----------------------------------------------------|------------|---------|----------|
| V <sub>SD</sub>                         | Forward on voltage                                       | $I_{SD} = 6A$ $V_{GS} = 0$                         |            | 1.2     | V        |
| t <sub>on</sub><br>t <sub>rr</sub>      | Turn-on time<br>Reverse recovery<br>time                 | $I_{SD} = 6A$ $V_{GS} = 0$<br>di/dt = 25A/ $\mu$ s | 250<br>350 |         | ns<br>ns |

\* Pulsed: Pulse duration = 300µs, duty cycle 1.5%

(•) Pulse width limited by safe operating area



# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 500V             | 1.5 Ω                | 5A             |
| 550V             | 2.5 Ω                | 5A             |

- HIGH VOLTAGE FOR ELECTRONIC LAMP BALLAST AND SMPS
- ULTRA FAST SWITCHING UP TO 200KHz OPERATIONS
- EASY DRIVE REDUCES COST AND SIZE INDUSTRIAL APPLICATIONS:
- SMPS
- ELECTRONIC LAMP BALLAST
- DC SWITCH

N-Channel enhancement mode POWER MOS field effect transistors. Easy drive and very fast switching times make these POWER MOS transistors ideal for high speed switching applications.

Applications include DC switch, constant current source, ultrasonic equipment electronic ripple control and electronic ballast for fluorescent lamps. The package range for this devices includes the isolated case ISOWATT218. This provides isolation to 2500V ac, 4000V dc and the creepage distance requirement of VDE, IEC, and UL specifications.

| TO-220                                   | SOT-93 (TO-218) |
|------------------------------------------|-----------------|
| AN AND AND AND AND AND AND AND AND AND A |                 |
| ISOWATT218                               | TO-3            |
| INTERNAL SCH                             |                 |
|                                          |                 |
| 60 <del>-</del>                          | s<br>s          |

| ABSO                | LUTE MAXIMUM RATINGS                      | TO-220<br>SOT-93<br>ISOWATT218<br>TO-3 | SG<br>SG | SP368<br>SP468<br>SIP468<br>SP568 | SGSP3<br>SGSP4<br>SGSIP4<br>SGSP5 | 169<br>469 |      |
|---------------------|-------------------------------------------|----------------------------------------|----------|-----------------------------------|-----------------------------------|------------|------|
| V <sub>DS</sub>     | Drain-source voltage ( $V_{GS} = 0$ )     | )                                      |          | 550                               | 500                               | )          | v    |
| V <sub>DGR</sub>    | Drain-gate voltage (R <sub>GS</sub> = 20K | Ω)                                     | !        | 550                               | 500                               | )          | V    |
| V <sub>GS</sub>     | Gate-source voltage                       |                                        |          |                                   | ± 20                              |            | V    |
| In State            | Drain current (continuous) T <sub>c</sub> | = 25°C                                 |          |                                   | 5                                 |            | Α    |
| 5                   | at T <sub>c</sub>                         | = 100°C                                |          |                                   | 3.2                               |            | Α    |
| I <sub>DM</sub> (●) | Drain current (pulsed)                    |                                        |          |                                   | 20                                |            | Α    |
| IDLM                | Drain inductive current, clampe           | d                                      |          |                                   | 20                                |            | Α    |
| DEIW                |                                           |                                        | TO-220   | SOT-93                            | ISOWATT218                        | TO-3       |      |
| V <sub>ISO</sub>    | Isolation voltage (DC)                    |                                        |          |                                   | 4000                              |            | V    |
| P <sub>tot</sub>    | Total dissipation at $T_{case} = 2$       | 5°C                                    | 100      | 125                               | 50                                | 125        | W    |
|                     | Derating factor                           |                                        | 0.8      | 1                                 | 0.4                               | 1 W        | //°C |
| T <sub>stg</sub>    | Storage temperature                       |                                        |          |                                   | -55 to 150                        |            | °C   |
| T <sub>j</sub>      | Max. operating junction temper            | ature                                  |          |                                   | 150                               |            | °C   |

(•) Pulse width limited by safe operating area.

| Parameter | Test conditions | Min. | Тур. | Max. | Unit. |  |
|-----------|-----------------|------|------|------|-------|--|
|           |                 |      |      |      | L     |  |

SGSP368/369 SGSP468/469 SGSIP468/469 SGSP568/569

#### SWITCHING

| t <sub>d (on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub> | Turn-on time<br>Rise time<br>Turn off delay time |  | 30<br>15<br>80 | ns<br>ns<br>ns |
|--------------------------------------------------------------|--------------------------------------------------|--|----------------|----------------|
| t <sub>f</sub>                                               | Fall time                                        |  | 40             | ns             |

#### SOURCE DRAIN DIODE

| I <sub>SD</sub><br>I <sub>SDM</sub> (●) | Source-Drain current<br>Source-Drain current<br>(pulsed) |                                                    |           | 5<br>20 | A<br>A   |
|-----------------------------------------|----------------------------------------------------------|----------------------------------------------------|-----------|---------|----------|
| V <sub>SD</sub>                         | Forward on voltage                                       | $I_{SD} = 5A$ $V_{GS} = 0$                         |           | 1.15    | V        |
| t <sub>on</sub><br>t <sub>rr</sub>      | Turn-on time<br>Reverse recovery<br>time                 | $I_{SD} = 5A  V_{GS} = 0$<br>di/dt = 150A/ $\mu$ s | 85<br>320 |         | ns<br>ns |

\* Pulsed: Pulse duration = 300/µs, duty cycle 1.5%

(•) Pulse width limited by safe operating area



SGSP386/SGSP387 SGSP486/SGSP487 SGSP586/SGSP587

PRELIMINARY DATA

# **N-CHANNEL POWER MOS TRANSISTORS**

#### HIGH SPEED SWITCHING APPLICATIONS

These products are diffused multi-cells silicon gate N-Channel enhancement mode Power-Mos field effect transistors.

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 60V              | <b>0.04</b> Ω        | 40A            |
| 50V              | <b>0.04</b> Ω        | 40A            |

- HIGH CURRENT
- VERY LOW THERMAL RESISTANCE
- VERY LOW ON-LOSSES
- EASY DRIVE
- AUTOMOTIVE APPLICATIONS
- POWER ACTUATORS



| ABSOL               | UTE MAXIMUM RATINGS                            | TO-220<br>SOT-93<br>TO-3 | SGSP386<br>SGSP486<br>SGSP586 | SGSP38<br>SGSP48<br>SGSP58 | 37   |
|---------------------|------------------------------------------------|--------------------------|-------------------------------|----------------------------|------|
| V <sub>DS</sub>     | Drain-source voltage (V <sub>GS</sub> = 0)     |                          | 60                            | 50                         | V    |
| V <sub>DGR</sub>    | Drain-gate voltage ( $R_{GS} = 20K\Omega$      | )                        | 60                            | 50                         | V    |
| V <sub>GS</sub>     | Gate-source voltage                            |                          | <u>+</u>                      | 20                         | V    |
| 1 <sub>D</sub>      | Drain current (continuous) T <sub>case</sub> = | = 25°C                   |                               | 40                         | А    |
|                     |                                                | = 100°C                  |                               | 25                         | А    |
| I <sub>DM</sub> (●) | Drain current (pulsed)                         |                          | 1                             | 20                         | А    |
| IDLM                | Drain inductive current, clamped               |                          | 1                             | 20                         | А    |
| P <sub>tot</sub>    | Total dissipation at T <sub>case</sub> =       | = 25°C                   | 1                             | 25                         | W    |
|                     | Derating factor                                |                          |                               | 1                          | W/°C |
| T <sub>stg</sub>    | Storage temperature                            |                          | -55                           | to 150                     | °C   |
| Tj                  | Max. operating junction temperat               | ure                      | 1                             | 50                         | °C   |

· Pulse width limited by safe operating area



|                                                                                 | Parameter                                                           | Test conditions                                                               | Min. | Тур.                    | Max.     | Unit.                |
|---------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-------------------------|----------|----------------------|
| SWITC                                                                           | HING                                                                |                                                                               |      | <b>.</b>                | <b>.</b> |                      |
| t <sub>d (on)</sub><br>t <sub>r</sub><br>t <sub>d (off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{CC} = 30V I_D = 15A$ $V_{GS} = 10V R_{GS} = 50 \Omega$ (see test circuit) |      | 40<br>150<br>150<br>180 |          | ns<br>ns<br>ns<br>ns |
| SOURC                                                                           | E DRAIN DIODE                                                       |                                                                               |      | •                       |          |                      |
| len                                                                             | Source-Drain current                                                |                                                                               |      |                         | 40       | Α                    |

| I <sub>SD</sub><br>I <sub>SDM</sub> (●) | Source-Drain current<br>Source-Drain current<br>(pulsed) |                |                       |     | 40<br>120 | A<br>A |
|-----------------------------------------|----------------------------------------------------------|----------------|-----------------------|-----|-----------|--------|
| V <sub>SD</sub>                         | Forwaed on voltage                                       | $V_{GS} = 0$   | $I_{SD} = 40A$        |     | 1.8       | V      |
| t <sub>rr</sub>                         | Reverse recovery time                                    | $I_{SD} = 40A$ | $di/dt = 100 A/\mu s$ | 80  |           | ns     |
| Q <sub>rr</sub>                         | Reverse recovered<br>charge                              |                |                       | 0.2 |           | μC     |

\* Pulsed: Pulse duration = 300  $\mu s,$  duty cycle 1.5%

(•) Pulse width limited by safe operating area.



### SGSP473/P477 SGSIP473/IP477 SGSP573/P577

# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 200 V            | <b>0.17</b> Ω        | 20 A           |
| 250 V            | <b>0.22</b> Ω        | 20 A           |

- 200-250V FOR TELECOMS APPLICATIONS
- HIGH CURRENT ~ FOR PULSED LASER DRIVES
- ULTRA FAST SWITCHING
- EASY DRIVE REDUCES COST AND SIZE INDUSTRAIL APPLICATIONS:
- SWITCHING MODE POWER SUPPLY
- MOTOR CONTROL FOR ROBOTICS

N-Channel enhancement mode POWERMOS field effect transistors. Easy drive and fast switching times make these POWERMOS transistors ideal for high speed switching applications.

Typical applications include electronics, laser diode drivers, UPS, SMPS, DC/DC, DC switch for telecoms and electronic vehicle drivers.

The package range for this device includes the isolated case ISOWATT218. This provides isolation to 2500V ac, 4000V dc and the creepage requirements of VDE, IEC and UL specifications.



| ABSOLUTE MAXIMUM RATINGS SOT-93<br>ISOWATT218<br>TO-3 |                                                  | SGSP473<br>SGSIP473<br>SGSP573 | 3 S        | GSP4<br>GSIP4<br>GSP5 | 77   |
|-------------------------------------------------------|--------------------------------------------------|--------------------------------|------------|-----------------------|------|
| V <sub>DS</sub>                                       | Drain-source voltage (V <sub>GS</sub> = 0)       | 250                            |            | 200                   | ~    |
| V <sub>DGR</sub>                                      | Drain-gate voltage (R <sub>GS</sub> = 20KΩ)      | 250                            |            | 200                   | V    |
| V <sub>GS</sub>                                       | Gate-source voltage                              |                                | ± 20       |                       | V    |
| I <sub>D</sub>                                        | Drain current (continuous) T <sub>c</sub> = 25°C |                                | 20         |                       | Α    |
|                                                       | at $T_c = 100^{\circ}C$                          |                                | 13         |                       | Α    |
| I <sub>DM</sub> (●)                                   | Drain current (pulsed)                           |                                | 80         |                       | Α    |
| IDLM                                                  | Drain inductive current, clamped                 |                                | 80         |                       | Α    |
| DEM                                                   |                                                  | SOT-93                         | ISOWATT218 | TO-3                  |      |
| VISO                                                  | Isolation voltage (DC)                           |                                | 4000       |                       | V    |
| P <sub>tot</sub>                                      | Total dissipation at $T_{case} = 25^{\circ}C$    | 150                            | 50         | 150                   | w    |
| 101                                                   | Derating factor                                  | 1.2                            | 0.4        | 1.2                   | W/°C |
| T <sub>stg</sub>                                      | Storage temperature                              |                                | -55 to 150 |                       | °C   |
| T <sub>j</sub>                                        | Max. operating junction temperature              |                                | 150        |                       | °C   |

(•) Pulse width limited by safe operating area.

SGSP573/P577

SGSP473/P477 SGSIP473/IP477

#### ELECTRICAL CHARACTERISTICS (continued)

| Parameter Test conditions |                            | Min. | Тур. | Max. | Unit. |
|---------------------------|----------------------------|------|------|------|-------|
| DYNAMIC                   |                            |      |      |      |       |
| g <sub>fs</sub> Forward   | $V_{DS} = 25V$ $I_D = 10A$ | 8    |      |      | mho   |

| -10                                                      | transconductance                                                           |                                          |                    |                    |                |
|----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|--------------------|--------------------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | $V_{DS} = 25V$ f = 1 MHz<br>$V_{GS} = 0$ | 1900<br>450<br>200 | 2200<br>550<br>260 | pF<br>pF<br>pF |
| C <sub>D-HS</sub>                                        | Drain-Heatsink<br>capacitance                                              | $V_{D-HS} = 25V f = 1 MHz$               | 19                 | 23                 | pF             |

#### SWITCHING

| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub> | Turn-on time<br>Rise time<br>Turn off delay time |  | 30<br>25<br>90 | ns<br>ns<br>ns |
|-------------------------------------------------------------|--------------------------------------------------|--|----------------|----------------|
| t <sub>f</sub>                                              | Fall time                                        |  | 20             | ns             |

#### SOURCE DRAIN DIODE

| I <sub>SD</sub><br>I <sub>SDM</sub> (•) | Source-Drain current<br>Source-Drain current<br>(pulsed) |                                                     |            | 20<br>80 | A<br>A   |
|-----------------------------------------|----------------------------------------------------------|-----------------------------------------------------|------------|----------|----------|
| V <sub>SD</sub>                         | Forward on voltage                                       | $I_{SD} = 20A$ $V_{GS} = 0$                         |            | 1.3      | V        |
| t <sub>on</sub><br>t <sub>rr</sub>      | Turn-on time<br>Reverse recovery<br>time                 | $I_{SD} = 18A$ $V_{GS} = 0$<br>di/dt = 100A $\mu$ s | 300<br>300 |          | ns<br>ns |

\* Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

(•) Pulse width limited by safe operating area



#### SGSP474/P475/476 SGSIP474/IP475/IP476 SGSP574/P575/P576

# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 350/400 V        | <b>0.55</b> Ω        | 12 A           |
| 450 V            | 0.7 Ω                | 12 A           |

- HIGH VOLTAGE FOR OFF-LINE SMPS
- HIGH CURRENT FOR UP TO 350W
- ULTRA FAST SWITCHING FOR OPERATION AT  $\geqslant$  100KHz
- EASY DRIVE REDUCES SIZE AND COST INDUSTRIAL APPLICATIONS:
- SWITCHING MODE POWER SUPPLIES
- MOTOR CONTROLS

N-Channel enhancement mode POWERMOS field effect transistors. Fast switching and easy drive make these POWERMOS transistors ideal for high voltage switching applications.

These applications include electronic welders, switched mode power supplies and sonar equipment. The package range for this devices includes the isolated case ISOWATT218. This provides isolation to 2500V ac, 4000V dc and the creepeage distance requirement of VDE, IEC and UL specifications.



| ABSOLU              | JTE MAXIMUM RATINGS S0T-93<br>ISOWATT218<br>TO-3 | SGSP474<br>SGSIP474<br>SGSP574 | SGSIP475   | SGSP470<br>SGSIP470<br>SGSP570 | 6    |
|---------------------|--------------------------------------------------|--------------------------------|------------|--------------------------------|------|
| V <sub>DS</sub>     | Drain-source voltage (V <sub>GS</sub> = 0)       | 450                            | 400        | 350                            | V    |
| V <sub>DGR</sub>    | Drain-gate voltage (R <sub>GS</sub> = 20KΩ)      | 450                            | 400        | 350                            | V    |
| V <sub>GS</sub>     | Gate-source voltage                              |                                | ± 20       |                                | V    |
| I <sub>D</sub>      | Drain current (continuous) T <sub>c</sub> = 25°C |                                | 12         |                                | А    |
| -                   | at $T_c = 100^{\circ}C$                          |                                | 7.6        |                                | А    |
| I <sub>DM</sub> (●) | Drain current (pulsed)                           |                                | 48         |                                | А    |
| IDLM                | Drain inductive current, clamped                 |                                | 48         |                                | А    |
| 0 Eini              |                                                  | SOT-93                         | ISOWATT218 | TO-3                           |      |
| V <sub>ISO</sub>    | Isolation voltage (DC)                           |                                | 4000       |                                | V    |
| P <sub>tot</sub>    | Total dissipation at $T_{case} = 25^{\circ}C$    | 150                            | 50         | 150                            | W    |
|                     | Derating factor                                  | 1.2                            | 0.4        | 1.2                            | W/°C |
| T <sub>stg</sub>    | Storage temperature                              |                                | -55 to 150 |                                | °C   |
| T <sub>j</sub>      | Max. operating junction temperature              |                                | 150        |                                | °C   |

(•) Pulse width limited by safe operating area.

#### SGSP474/P475/476 SGSIP474/IP475/IP476 SGSP574/P575/P576

|                                                                               | Parameter                                                                  | Test conditions                                                                                                           | Min. | Тур.                 | Max.               | Unit.                |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|----------------------|--------------------|----------------------|
| DYNAN                                                                         | 1IC                                                                        |                                                                                                                           |      |                      |                    |                      |
| 9 <sub>fs</sub>                                                               | Forward<br>transconductance                                                | $V_{DS} = 25V I_D = 6A$                                                                                                   | 6    |                      |                    | mho                  |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>                      | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | $V_{DS} = 25V f = 1 MHz$<br>$V_{GS} = 0$                                                                                  |      | 1600<br>300<br>200   | 2100<br>390<br>260 | pF<br>pF<br>pF       |
| C <sub>D-HS</sub>                                                             | Drain-Heatsink<br>capacitance                                              | $V_{D-HS} = 25V f = 1 MHz$                                                                                                |      | 19                   | 23                 | pF                   |
| SWITC                                                                         | HING                                                                       |                                                                                                                           |      |                      |                    |                      |
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on time<br>Rise time<br>Turn off delay time<br>Fall time              | $ \begin{array}{l} V_{CC} = \ 100V \ I_D = \ 6A \\ V_i = \ 10V  R_i = \ 4.7\Omega \\ (see \ test \ circuit) \end{array} $ |      | 20<br>25<br>70<br>20 |                    | ns<br>ns<br>ns<br>ns |
| SOURC                                                                         | E DRAIN DIODE                                                              |                                                                                                                           |      |                      |                    |                      |
| I <sub>SD</sub><br>I <sub>SDM</sub> (●                                        | Source-Drain current<br>Source-Drain current<br>(pulsed)                   |                                                                                                                           |      |                      | 12<br>48           | A<br>A               |
| Var                                                                           | Forward on voltage                                                         | $l_{ab} = 12A$ $V_{ab} = 0$                                                                                               |      | 1                    | 12                 | V                    |

| $V_{SD}$                           | Forward on voltage                       | $I_{SD} = 12A$ $V_{GS} = 0$                        |            | 1.2 | V        |
|------------------------------------|------------------------------------------|----------------------------------------------------|------------|-----|----------|
| t <sub>on</sub><br>t <sub>rr</sub> | Turn-on time<br>Reverse recovery<br>time | $I_{SD} = 12A$ $V_{GS} = 0$<br>di/dt = 25A $\mu$ s | 700<br>800 |     | ns<br>ns |

\* Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

ELECTRICAL CHARACTERISTICS (continued)

(•) Pulse width limited by safe operating area



#### SGSP478/479 SGSIP478/479 SGSP578/579

# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 500V             | <b>0.7</b> Ω         | 10A            |
| 550V             | 1 Ω                  | 10A            |

- HIGH VOLTAGE 500 FOR OFF-LINE SMPS
- HIGH CURRENT 10A FOR UP 350W SMPS
- ULTRA FAST SWITCHING FOR OPERATION AT  $\geqslant$  100KHz
- EASY DRIVE REDUCES COST AND SIZE INDUSTRIAL APPLICATION:
- SWITCHING MODE POWER SUPPLIES
- MOTOR CONTROL

N-Channel enhancement mode POWER MOS field effect transistors. Easy drive and very fast switching times make these POWER MOS transistors ideal for high speed switching applications.

Typical applications include switched mode power supplies, uninteruptable power supplies and motor speed control.

The package range for this devices includes the isolated case ISOWATT218. This provides isolation to 2500V ac, 4000V dc and the creepage distance requirement of VDE, IEC, and UL specifications.



| ABSOLU              | ITE MAXIMUM RATINGS SOT-93<br>ISOWATT218<br>TO-3 | SGSP47<br>SGSIP47<br>SGSP57 | 8          | SGSP47<br>SGSIP47<br>SGSP57 | 9    |
|---------------------|--------------------------------------------------|-----------------------------|------------|-----------------------------|------|
| V <sub>DS</sub>     | Drain-source voltage ( $V_{GS} = 0$ )            | 550                         |            | 500                         | v    |
| V <sub>DGR</sub>    | Drain-gate voltage ( $R_{GS} = 20K\Omega$ )      | 550                         |            | 500                         | V    |
| V <sub>GS</sub>     | Gate-source voltage                              |                             | ± 20       |                             | V    |
| I <sub>D</sub>      | Drain current (continuous) T <sub>c</sub> = 25°C |                             | 10         |                             | Α    |
|                     | at $T_c = 100^{\circ}C$                          |                             | 6.3        |                             | Α    |
| I <sub>DM</sub> (●) | Drain current (pulsed)                           |                             | 40         |                             | Α    |
| IDLM                | Drain inductive current, clamped                 |                             | 40         |                             | А    |
| D LITT              |                                                  | SOT-93 ISO                  | WATT218    | TO-3                        |      |
| V <sub>ISO</sub>    | Isolation voltage (DC)                           |                             | 4000       |                             | V    |
| P <sub>tot</sub>    | Total dissipation at $T_{case} = 25^{\circ}C$    | 150                         | 50         | 150                         | W    |
| 101                 | Derating factor                                  | 1.2                         | 0.4        | 1.2                         | W/°C |
| T <sub>stg</sub>    | Storage temperature                              |                             | -55 to 150 | 0                           | °C   |
| T <sub>j</sub>      | Max. operating junction temperature              |                             | 150        |                             | °C   |

(•) Pulse width limited by safe operating area.

| Parameter | Test conditions | Min. | Тур. | Max. | Unit. |
|-----------|-----------------|------|------|------|-------|
|           |                 |      |      |      |       |

SGSP478/479 SGSIP478/479 SGSP578/579

#### SWITCHING

| t <sub>d (on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub> | Turn-on time<br>Rise time<br>Turn off delay time |  | 25<br>30<br>80 | ns<br>ns<br>ns |
|--------------------------------------------------------------|--------------------------------------------------|--|----------------|----------------|
| t <sub>f</sub>                                               | Fall time                                        |  | 20             | ns             |

#### SOURCE DRAIN DIODE

| I <sub>SD</sub><br>I <sub>SDM</sub> (●) | Source-Drain current<br>Source-Drain current<br>(pulsed) |                                                      |           | 10<br>40 | A<br>A   |
|-----------------------------------------|----------------------------------------------------------|------------------------------------------------------|-----------|----------|----------|
| V <sub>SD</sub>                         | Forward on voltage                                       | $I_{SD} = 10A$ $V_{GS} = 0$                          |           | 1.15     | V        |
| t <sub>on</sub><br>t <sub>ŕr</sub>      | Turn-on time<br>Reverse recovery<br>time                 | $I_{SD} = 10A$ $V_{GS} = 0$<br>di/dt = 100A/ $\mu$ s | 75<br>500 |          | ns<br>ns |

\* Pulsed: Pulse duration =  $300/\mu s$ , duty cycle 1.5%

(•) Pulse width limited by safe operating area





ADVANCE DATA

# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | I <sub>D</sub> |
|------------------|----------------------|----------------|
| 200V             | <b>0.100</b> Ω       | 19A            |

- FULLY ISOLATED PACKAGE
- 200 VOLTS FOR SMPS UPS AND DC/DC CONVERTERS
- ULTRA FAST SWITCHING
- EASY DRIVE REDUCES EQUIPMENT SIZE AND COST

#### INDUSTRIAL APPLICATIONS:

- DC/DC CONVERTERS
- MOTOR CONTROLS
- ROBOTICS

N-Channel enhancement mode POWER MOS field effect transistors. Easy drive, very fast switching times and simple mounting make these POWER MOS transistors ideal for high speed switching applications in a wide range of equipment.

The ISOWATT218 package requires only simple single hole mounting and provides isolation to 2500V ac, 4000V dc. and meets with the creepage distance requirements of VDE, IEC, and UL specifications. The package thermal characteristics are optimised to provide the best isolation with excellent thermal coupling.

# ISOWATT218 INTERNAL SCHEMATIC DIAGRAM

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DS</sub>     | Drain-source voltage (V <sub>GS</sub> = 0)     | 200        | v    |
|---------------------|------------------------------------------------|------------|------|
| V <sub>DGR</sub>    | Drain-gate voltage ( $R_{GS} = 1 M\Omega$ )    | 200        | V    |
| I <sub>D</sub>      | Drain current (continuous) $T_c = 25^{\circ}C$ | ±19        | А    |
| 5                   | $T_c = 100^{\circ}C$                           | ±12        | А    |
| I <sub>DM</sub> (●) | Drain current (pulsed)                         | ±120       | А    |
| V <sub>GS</sub>     | Gate-source voltage                            | ±40        | V    |
| Ptot                | Total dissipation at $T_c \leq 25^{\circ}C$    | 70         | W    |
|                     | Total dissipation at $T_c = 100^{\circ}C$      | 28         | W    |
| Junction            | to case - linear derating factor               | 0.56       | W/°C |
| Junction            | to ambient - linear derating factor            | 0.029      | W/°C |
| T <sub>stg</sub>    | Storage temperature                            | -55 to 150 | °C   |
| T,                  | Max. operating junction temperature            | 150        | °C   |
| Lead Ten            | nperature - 1/16" from case for 10s            | 300        | °C   |

(•) Pulse width limited by safe operating area.

This is advanced information on a new product in development or undergoing evaluation. Details are subject to change without notice.

|                                                                    | Parameter                                                     | Test conditions                                                           | Min. | Тур.                 | Max.                    | Unit.                |
|--------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|------|----------------------|-------------------------|----------------------|
| SWITC                                                              | HING                                                          |                                                                           |      |                      |                         |                      |
| t <sub>d (on)</sub><br>tr<br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on time<br>Rise time<br>Turn off delay time<br>Fall time | $V_{DD} = 750V I_D = 16A$ $V_{gen} = 10V R_g = 5\Omega$ $R_i = 4.5\Omega$ |      | 25<br>60<br>85<br>38 | 35<br>100<br>125<br>100 | ns<br>ns<br>ns<br>ns |
| SOURC                                                              | E DRAIN DIODE                                                 |                                                                           |      |                      |                         |                      |
| I <sub>SD</sub><br>I <sub>SDM (•)</sub>                            | Source-Drain current<br>Source-Drain current<br>(pulsed)      | $T_{c} = 100^{\circ}C$                                                    |      |                      | 19<br>12<br>120         | A<br>A<br>A          |
| V <sub>SD*</sub>                                                   | Forward on voltage                                            | $V_{GS} = 0$ $I_{SD} = 28A$                                               |      | 1.6                  | 2.0                     | v                    |
| t <sub>rr</sub>                                                    | Reverse recovery                                              | $I_{SD} = 19A \text{ di/dt} = 100A/\mu s$                                 | Τ    | 150                  | 400                     | ns                   |

2N7056

\* Pulsed: Pulse duration =  $300\mu s$ , duty cycle 2%

(•) Pulse width limited by safe operating area



#### ADVANCE DATA

2N7059

# HIGH SPEED SWITCHING APPLICATIONS

| V <sub>DSS</sub> | R <sub>DS (on)</sub> | ۱ <sub>D</sub> |
|------------------|----------------------|----------------|
| 500V             | <b>0.45</b> Ω        | 8A             |

- FULLY ISOLATED PACKAGE
- HIGH VOLTAGE FOR OFF-LINE SMPS
- HIGH CURRENT 8A FOR UP TO 1200W SMPS
- ULTRA FAST SWITCHING FOR OPERATION AT  $\ge$  100KHz
- EASY DRIVE REDUCES EQUIPMENT SIZE AND COST

#### INDUSTRIAL APPLICATIONS:

- SWITCHING MODE POWER SUPPLIES
- MOTOR CONTROLS

N-Channel enhancement mode POWER MOS field effect transistors. Easy drive, very fast switching times and simple mounting make these POWER MOS transistors ideal for high speed switching applications in a wide range of equipment.

The ISOWATT218 package requires only simple single hole mounting and provides isolation to 2500V ac, 4000V dc. and meets with the creepage distance requirements of VDE, IEC, and UL specifications. The package thermal characteristics are optimised to provide the best isolation with excellent thermal coupling.



#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DS</sub>     | Drain-source voltage ( $V_{GS} = 0$ )            | 500        | V    |
|---------------------|--------------------------------------------------|------------|------|
| V <sub>DGR</sub>    | Drain-gate voltage (R <sub>GS</sub> = 1 MΩ)      | 500        | V    |
| I <sub>D</sub>      | Drain current (continuous) T <sub>c</sub> = 25°C | ±8         | А    |
| 0                   | $T_c = 100^{\circ}C$                             | ±5         | А    |
| I <sub>DM</sub> (●) | Drain current (pulsed)                           | ±52        | А    |
| V <sub>GS</sub>     | Gate-source voltage                              | ±40        | V    |
| P <sub>tot</sub>    | Total dissipation at $T_c \leq 25^{\circ}C$      | 70         | W    |
|                     | Total dissipation at $T_c = 100^{\circ}C$        | 28         | W    |
| Junction            | to case - linear derating factor                 | 0.56       | W/°C |
| Junction            | to ambient - linear derating factor              | 0.029      | W/°C |
| T <sub>stg</sub>    | Storage temperature                              | -55 to 150 | °C   |
| T,                  | Max. operating junction temperature              | 150        | °C   |
| Lead Tem            | nperature - 1/16" from case for 10s              | 300        | °C   |
|                     |                                                  |            |      |

(•) Pulse width limited by safe operating area.

This is advanced information on a new product in development or undergoing evaluation. Details are subject to change without notice.

| Parameter                                                          |                                                               | Test conditions                                                         | Min. | Тур.                 | Max.                  | Unit.                |
|--------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|------|----------------------|-----------------------|----------------------|
| SWITCH                                                             | HING                                                          |                                                                         |      |                      |                       |                      |
| t <sub>d (on)</sub><br>tr<br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on time<br>Rise time<br>Turn off delay time<br>Fall time | $V_{DD} = 210V I_D = 7A$ $V_{gen} = 10V R_g = 5\Omega$ $R_i = 30\Omega$ |      | 25<br>25<br>75<br>31 | 40<br>50<br>150<br>70 | ns<br>ns<br>ns<br>ns |
| SOURC                                                              | E DRAIN DIODE                                                 |                                                                         |      |                      |                       |                      |
| I <sub>SD</sub><br>I <sub>SDM (•)</sub>                            | Source-Drain current<br>Source-Drain current<br>(pulsed)      | T <sub>c</sub> = 100°C                                                  |      |                      | 8<br>5<br>52          | A<br>A<br>A          |
| V <sub>SD*</sub>                                                   | Forward on voltage                                            | $V_{GS} = 0$ $I_{SD} = 12A$                                             |      | 1.2                  | 1.5                   | v                    |
| t <sub>rr</sub>                                                    | Reverse recovery                                              | $I_{SD} = 8A$ di/dt = 100A/ $\mu$ s                                     |      | 400                  | 600                   | ns                   |

2N7059

\* Pulsed: Pulse duration =  $300\mu s$ , duty cycle 2%

(•) Pulse width limited by safe operating area





#### SWITCH MODE BIPOLAR STEPPER MOTOR DRIVER MODULE

The GS-D200 is a complete controller and driver for bipolar stepper motors that directly interfaces a microprocessor and two phase permanent magnet motors.

The motor current is controlled in a chopping mode up to 2 A. High flexibility in use is provided by GS-D200 that, furthermore, reduces the burden on the microprocessor and simplifies the software development in a complete microprocessor controlled stepper motor system.

#### FEATURES

- No external component required
- Normal, wave, half step drive capability
- Inputs TTL/CMOS compatible
- Chopper regulation of motor current
- Programmable motor current (2 A max)
- Wide voltage range (10-46 V)
- Selectable slow/fast current decay
- Synchronization for multiple application
- Remote inhibit/enable
- Home position indicator
- Overtemperature protection



Order Number: GS-D200

#### **ABSOLUTE MAXIMUM RATINGS**

| Vs               | Supply voltage (pin 18)          | 48 V            |
|------------------|----------------------------------|-----------------|
| V <sub>ss</sub>  | Supply voltage (pin 12)          | 7 V             |
| l <sub>o</sub>   | Peak output current              | 2 A             |
| T <sub>stg</sub> | Storage temperature range        | – 40 to + 105°C |
| T <sub>cop</sub> | Operating case temperature range | – 20 to + 85°C  |
|                  |                                  |                 |

Recommended maximum operating input voltage is 46 V.

#### THERMAL DATA

| Rth (c-a) case-ambient thermal resistance | Max | 5.0 °C/W |
|-------------------------------------------|-----|----------|
|-------------------------------------------|-----|----------|



····

# EQUIVALENT BLOCK DIAGRAM OF GS-D200



1117



| PIN FUNCTION      | PIN FUNCTIONS (Continued)                                    |  |  |  |  |  |
|-------------------|--------------------------------------------------------------|--|--|--|--|--|
| PIN               | FUNCTION                                                     |  |  |  |  |  |
| 14—D              | Phase D output                                               |  |  |  |  |  |
| 15—C              | Phase C output                                               |  |  |  |  |  |
| 16—B              | Phase B output                                               |  |  |  |  |  |
| 17—A              | Phase A output                                               |  |  |  |  |  |
| 18—V <sub>s</sub> | Module supply voltage. Maximum voltage must not exceed 46 V. |  |  |  |  |  |
|                   |                                                              |  |  |  |  |  |

IN FUNCTION

#### **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

|                   | Parameter                   | Test Conditions                                                    | M  | in | Тур | Max                    | Unit     |
|-------------------|-----------------------------|--------------------------------------------------------------------|----|----|-----|------------------------|----------|
| Vs                | Supply Voltage              | Pin 18                                                             | 1  | 0  |     | 46                     | v        |
| V <sub>ss</sub>   | Supply Voltage              | Pin 12                                                             | 4. | 75 | 5   | 5.25                   |          |
| ls                | Quiescent<br>Supply Current | Pin 18<br>I <sub>out</sub> =0 V <sub>s</sub> =42V                  |    |    | 15  | 20                     | mA       |
| l <sub>ss</sub>   | Quiescent<br>Supply Current | Pin 12. All inputs high<br>I <sub>out</sub> =0 V <sub>ss</sub> =5V |    |    | 60  |                        | mA       |
| Vi                | Input Voltage               | Pin 3, 4, 6, 7, 10 lo<br>hig                                       |    | .0 |     | 0.8<br>V <sub>ss</sub> | v<br>v   |
| l <sub>i</sub>    | Input Current               | Pin 3, 4, 6, 7, 10 V <sub>i</sub> =lo<br>V <sub>i</sub> =hig       |    |    |     | 0.6<br>10              | mA<br>μA |
| V <sub>en</sub>   | Enable Input<br>Voltage     | Pin 11 lov<br>hig                                                  |    | .0 |     | 0.8<br>V <sub>ss</sub> | v<br>v   |
| l <sub>en</sub>   | Enable Input<br>Current     | Pin 11 V <sub>en</sub> =lov<br>V <sub>en</sub> =hig                |    |    |     | 0.6<br>10              | mA<br>μA |
| V <sub>home</sub> | Home Output<br>Voltage      | Pin 5 lov<br>I <sub>home</sub> =5mA hig                            |    |    |     | 0.4<br>V <sub>ss</sub> | v<br>v   |
| V <sub>sat</sub>  | Source Saturat.<br>Voltage  | Pin 14, 15, 16, 17 I <sub>o</sub> =1.                              | A  |    |     | 1.8                    | v        |
| V <sub>sat</sub>  | Sink Saturat.<br>Voltage    | Pin 14,15,16,17 l <sub>o</sub> =1.                                 | A  |    |     | 1.8                    | v        |
| f <sub>c</sub>    | Chopper Freq.               |                                                                    |    |    | 17  |                        | KHz      |

#### MODULE OPERATION

The GS-D200 is a complete bipolar stepper motor driver that incorporates all the small signal and power functions to directly interface a microprocessor and a two phase permanent magnet motor (see the typical application). Very few information must be delivered by the microprocessor to the module:

**GS-D200** 

- step clock
- direction (clockwise or counterclockwise)
- mode (half or full step)
- reset and enable
- current decay (slow or fast)

Based on this information, the module generates the proper four phases sequence to directly drive a two phase bipolar motor. Therefore the GS-D200 greatly simplifies the task of the microprocessor and of the system programmer.

No external component is needed to operate the GS-D200. However, to add flexibility in use, some internally set functions can be modified externally, like the maximum current flowing through the motor windings and the switching frequency of the current chopper, by addition of few inexpensive passive components (resistor and capacitor).

If any of logic input is left open, the module forces them to high level.

The GS-D200 is housed in a metal case that provides heatsink and shielding against radiated EMI. The thermal resistance case to ambient is about 5 °C/W. This means that for each watt of internal power dissipation the case temperature is  $+5^{\circ}$ C above ambient temperature. It is reccomended to keep the case temperature below 85°C in operating conditions.

According to ambient temperature and/or to power dissipation, an additional heatsink may be required: the mounting of optional heatsink is made easy by the four holes provided on the top of the metal case.

The GS-D200 incorporates a thermal protection that switches off the power stages when the junction temperature of active components reaches 150 °C.

To keep the power dissipation to a minimum, two level supply voltages must be applied to the module: 5 V for logic functions and  $V_{\rm s}$  from 10 to 46 V for power section.



#### A2 - TWO-PHASE-ON or NORMAL DRIVE

This mode gives the highest torque since two windings are energized at any given time according to the sequence (for clockwise rotation)

AB & CD; CD & BA; BA & DC; DC & AB

Fig. 3 shows the sequence and the corresponding position of the rotor.



Fig. 3 - Two-phase-on (normal mode) drive

5-5953

#### A3 - HALF STEP DRIVE

This sequence halves the effective step angle of the motor but gives a less regular torque being one winding or two windings alternatively energized. Eight steps are required for a complete revolution of the rotor. The sequence is:

AB; AB & CD; CD; CD & BA; BA; BA & DC; DC; DC & AB

as shown in fig. 4.



Fig. 4 - Half step sequence.

5-5938

By the configurations of fig. 2,3,4 the motor would have a step angle of 90° (or 45° in half step). Real motors have multiple poles pairs to reduce the step angle to a few degrees but the number of windings (two) and the drive sequence are unchanged.





Fig. 6 - Two-phase-on (normal mode) drive



Fig. 7 - One-phase-on (Wave mode) drive.



When the CONTROL input is forced low, the decay is fast as shown in fig. 9.



Fig. 9 - Chopper control with fast decay

The CONTROL input is provided on GS-D200 to allow maximum flexibility in application.

If the GS-D200 must drive a large motor that does not store much energy in the windings, the chopper frequency must be decreased: this is easily obtained by connecting an external capacitor between OSC pin and GND1.

In these conditions a fast decay (CONTROL LOW) would impose a low average current and the torque could be inadequate. By selecting CONTROL HIGH, the average current is increased thanks to the slow decay.

#### **E - MODULE PROGRAMMING**

When no external component is used, the GS-D200 is set at the following conditions:

lout<sub>peak</sub> ≅1 A

#### $f_c$ chopper frequency $\cong$ 17 KHz

By addition of inexpensive passive components the working conditions can be modified as follows.

#### Minimum Value of R2 is 10 k $\Omega$ .

This current programmability can be used in half step sequence to increase the current when only one phase is on: a more regular torque is so obtained.

#### **E2 - CHOPPER FREQUENCY PROGRAMMING**

The chopper frequency is internally set at about 17 KHz. This frequency can be changed by addition of external components as follows.

To increase the chopper frequency a resistor R3 must be connected between OSC pin and  $V_{ss}$  as shown in fig. 12.



Fig. 12 - Chopper frequency increase

The new chopper frequency is given by:

$$f_c = 17 (1 + \frac{18}{R3}) \text{ KHz} \text{ where R3 is in } K\Omega$$

For example, if  $V_{ss} = 5$  V and R3 = 18 K $\Omega$ , f<sub>c</sub>  $\cong$  34 KHz

To decrease the chopper frequency a capacitor C must be connected between OSC pin and GND1 as shown in fig. 13.



Fig. 13 - Chopper frequency decrease.

The new chopper frequency is given by:

$$f_c = \frac{80.5}{4.7 + C}$$
 KHz where C is in nF

For example, if  $V_{ss} = 5$  V and C = 4.7nF,  $f_c \cong 8.5$  KHz.





Fig. 15 - Multimotor synchronization. Large and small motors. Slow current decay.

#### **G - THERMAL OPERATING CONDITIONS**

In many cases the GS-D200 module does not require any additional cooling because the dimensions and the shape of the metal box are studied to offer the minimum possible thermal resistance case-to-ambient for a given volume.

It should be remembered that the GS-D200 module is a power device and, depending on ambient temperature, an additional heath-sink or forced ventilation or both may be required to keep the unit within safe temperature range. ( $T_{case_{max}}$ <85°C during operation).

The concept of maximum operating ambient temperature is totally meaningless when dealing with power components because the maximum operating ambient temperature depends on how a power device is used.

What can be unambiguously defined is the case temperature of the GS-D200 module.

To calculate the maximum case temperature of the module in a particular applicative environment the designer must know the following data:

- Input voltage
- Motor phase current
- Motor phase resistance
- Maximum ambient temperature

From these data it is easy to determine whether an additional heath-sink is required or not, and the relevant size i.e. the thermal resistance.

The step by step calculation is shown for the following example:

 $V_{in} = 40 \text{ V}, \text{ I}_{phase} = 1 \text{ A}, \text{ Rph Phase resistance} = 10 \Omega, \text{ Max. } \text{T}_{amb} = 50 \text{ °C}$ 

**G1.** Calculate the power dissipated by the indexer logic and the level shifter (see electrical characteristics):

 $P_{\text{logic}} = (5 \text{ V} \cdot 60 \text{ mA}) + (40 \text{ V} \cdot 20 \text{ mA}) = 1.1 \text{ W}$ 

G4.5 HALF STEP. The power sequence, one phase ON, two phase ON forces the power dissipation to be 1.5 times higher than in WAVE MODE when the motor is running. In stall condition the worst case for power dissipation is with two phase ON i.e. a power dissipation as in NORMAL MODE.

**GS-D200** 

The following table summarizes the power dissipations of the output power stage of the GS-D200 when running for this example:

|            | Wave   | Normal | Half Step |
|------------|--------|--------|-----------|
| Fast Decay | 3.19 W | 6.38 W | 6.38 W    |
| Slow Decay | 3.30 W | 6.60 W | 6.60 W    |

**G5.** Calculate the total power dissipation for the GS-D200:

$$P_{tot} = P_{logic} + P_{pw}$$

In this example, for slow decay and normal mode

$$P_{tot} = 1.1 + 6.6 = 7.7 \text{ W}$$

G6. The case temperature can now be calculated:

$$T_{case} = Tamb + (P_{tot} \cdot R_{th}) = 55 + (7.7 \cdot 5) = 93.5 \circ C$$

**G7.** If the calculated case temperature exceedes the maximum allowed case temperature, as in this example, an external heat-sink is required and the thermal resistance can be calculated according to:

$$Rth_{tot} = \frac{T_{cmax} - Tamb}{P_{tot}} = \frac{.85 - .55}{.7.7} = 3.9 \text{ °C/W}$$

and then

$$Rth_{hs} = \frac{Rth - Rth_{tot}}{Rth - Rth_{tot}} = \frac{5 \cdot 3.9}{5 - 3.9} = 17.7^{\circ}C/W$$

The following table gives the thermal resistance of some commercially available heath-sinks that fit on the GS-D200 module.

| Manufacturer | Part Number | R <sub>th</sub> (°C/W) | Mounting   |
|--------------|-------------|------------------------|------------|
| Thermalloy   | 6177        | 3                      | Horizontal |
| Thermalloy   | 6152        | 4                      | Vertical   |
| Thermalloy   | 6111        | 10                     | Vertical   |
| Fischer      | SK18        | 3                      | Vertical   |
| Assman       | V5440       | 4                      | Vertical   |
| Assman       | V5382       | 4                      | Horizontal |





SO-16 Jedec





SO-16P





#### 8 lead Plastic Minidip





8 lead Ceramic Minidip





14 lead Plastic Dip





16 lead Plastic Dip (V6P2) 8 + 8 lead Powerdip (V6P2) 12 + 2 + 2 lead Powerdip (V6P2)





16-lead Ceramic Dip





18 lead Plastic Dip (0.4) 9 + 9 lead Powerdip





#### 20 lead Plastic Dip (0.4) 16 + 2 + 2 lead Powerdip





20 lead Plastic Dip (X3P2)



#### 24 lead Plastic Dip





#### DIOWATT2





TO-220 (ICs)





TO-220 (Discrete Power)





#### HEPTAWATT



#### **Horizontal Version**



Vertical Version



SIP-9







#### ISOWATT218





#### **ISOWATT5**





TO-3





# SGS OFFICES

#### INTERNATIONAL HEADQUARTERS

SGS Microelettronica SpA Via C. Olivetti 2, 20041 Agrate Brianza-Italy Tel.: 039 - 65551 Telex: 330131 - 330141 - SGSAGR Telefax: 039-6555700

AUSTRALIA SGS Semiconductor (Pte) Ltd St. Leonards NSW 2065, Suite SG, Ground Floor 178, Pacific Highway Tel:: 02-4385388 Telex: AA177651 SGS AUS Telefax: 02-4393962

BENELUX SGS Microelettronica SpA 5612 CM Eindhoven (NL) Kruisstraat, 130 Tel.: 040 - 433566 Telex: 51186 SGSEI NL Telefax: 040-448824

BRAZIL SGS Semicondutores Ltda 05413 Sao Paulo Av. Henrique Schaumann 286 - CJ33 Tel.: 011 - 883-5455 Telex: 37968 UMBR BR

DENMARK SGS Semiconductor A.B. 2730 Herlev Herlev Torv, 4 Tel.: 02 - 948533 Telex: 35411

FRANCE SGS Semiconducteurs S.A. 92120 Montrouge 21-23 Rue de la Vanne Tel:: 01 - 47460800 Telex: 250938F Telefax: 01-47461397

HONG KONG SGS Semiconductor Asia Ltd. Hunghom, Kowloon 9th Floor, Block N, Kaiser Estate, Phase III, 11 Hok Yuen St., Tel: 03-644251/6 Telex: 33906 ESGIE HK Telefax: 03-7656156

INDIA SGS Semiconductor (Pte) Ltd. New Delhi 110048, S-114, Greather Kailash Part II, Tel: 6414537 Telex: 3162000 SGS IN

ITALY SGS Microelettronica SpA Direzione Italia e Sud Europa 20090 Assago (MI) V.Ie Milanofiori - Strada 4 - Palazzo A/4/A Tel.: 02 - 8244131 (10 linee) Telex: 30141 - 330141 SGSAGR Telefax: 02-8250449

Sales Offices: 40033 Casalecchio di Reno (BO) Via R. Fucini 12 Tel.: 051-591914 Telex: 226363 00161 Roma Via A. Torlonia, 15 Tel.: 06-8443341 Telex: 620653 SGSATE I

#### JAPAN

SGS Semiconductor (Pte) Ltd. **Tokyo 151** Nishi Shinjuku Bldg, No. 701 Shibuya-Ku, Hatsudai 1-47-1 Tel: 03-3788161 Telefax: 03-3787683

#### KOREA

SGS Semiconductor (Pte) Ltd. Seoul 121 Rm 401, Iljin Bldg 50-1, Dohwangdong Mapo Tel.: 02-7167472/3 Telex: K 29998 Telefax: 02-7167409

PEOPLE'S REPUBLIC OF CHINA

SGS Semiconductor (Asia) Ltd. Beijing Rm 5011, Beijing Hotel, Tel: 01-507766 Telex: 201285 SGSBJ

SINGAPORE SGS Semiconductor (Pte) Ltd. Singapore 2056 28 Ang Mo Kio Industrial Park 2 Tel:: 4821411 Telex: RS 55201 ESGIES Telefax: 4820240

SPAIN SGS Microelettronica SpA 28036 Madrid Representative Office Calle Agustin De Foxà, 25 Tel:. 01 - 7337043 Telex: 41414 Telefax: 01-3141506

 SWEDEN
 SGS Semiconductor A.B.

 19500 Märsta
 Bristagatan, 16

 Tel.: 0760 - 40120
 Telex: 054 - 10932

 Telefax: 0760-19209
 Telefax: 0760-19209

SWITZERLAND SGS Semiconductor S.A. 1218 Grand-Saconnex (Genève) Chemin François-Lehmann, 18/A Tel.: 022 - 986462/3 Telex: 28895

TAIWAN-REPUBLIC OF CHINA SGS Semiconductor Asia Ltd Taipei Sec 4 6th Floor, Pacific Commercial Bldg. 285 Chung Hsiao E. Road Tel:: 02-7728203 Telex: 10310 ESGIE TWN Telefax: 02-7413837

UNITED KINGDOM SGS Semiconductor Limited Aylesbury, Bucks Planar House, Walton Street Tel.: 0296 - 395977 Telex: 0296-28203

#### U.S.A.

SGS Semiconductor Corporation Phoenix, AZ 85022 1000 East Bell Road Tel.: (602) 867-6100 Telex: 249976 SGSPH UR

Sales Offices: Hauppauge, NY 11788 330 Motor Parkway Suite 100 Tel.: (516) 435-1050 Telex: 221275 SGSHA UR Irvine, CA 92714 18271 W. McDurmott Drive Suite J Tel. (714) 863-1222 Telex: 277793 SGSOR UR Plano, TX 75074 850 East Central Parkway Suite 180 Tel.: (214) 881-0848 Telex: 203997 SGSDA UR Poughkeepsie, NY 12601 201 South Avenue Suite 206 Tel.: (914) 473-2255 Santa Clara, CA 95051 2700 Augustine Drive Suite 209 Tel.: (408) 727-3404 Telex: 278833 SGSSA UR Schaumburg, IL 60196 600 North Meacham Road Tel.: (312) 490-1890 Telex: 210159 SGSCH UR Southfield, MI 48076 21411 Civic Center Dr. 309 Mark Plaza Bldg. Tel.: (313) 358-4250 Telex: 810-224-4684 "MGA DET SOFD" Waltham, MA 02154 240 Bear Hill Road Tel.: (617) 890-6688 Telex: 200297 SGSWH UR

WEST GERMANY SGS Halbleiter Bauelemente GmbH 8018 Grafing bei München Haidling, 17 Tel.: 08092-690 Telex: 05 27378 Telefax: 08092-3964

Sales Offices: **3012 Langenhagen** Hans Boeckler Str., 2 Tel.: 0511 - 789881 Telex: 923195 **8500 Nürmberg 40** Allersberger Str., 95 eingang Wilhelminenstr. 1 Tel:. 0911 - 464071 Telex: 626243 **8023 Pullach bei München** Seitnesrtasse, 42 Tel.: 089 - 793 0662 Telex: 5215784 **7000 Stuttgart 31** Loewenmarkt, 5 Tel.: 0711 - 881101 Telex: 723625

