

# Embedded System Processor Databook



BELL INDUSTRIES Electronic Distribution Group 1161 N. Fairoaks Avenue Sunnyvale, California 94089 (408) 734-8570 FAX NO. (408) 734-8875



## A Corporate Dedication to Quality and Reliability

National Semiconductor is an industry leader in the manufacture of high quality, high reliability integrated circuits. We have been the leading proponent of driving down IC defects and extending product lifetimes. From raw material through product design, manufacturing and shipping, our quality and reliability is second to none.

We are proud of our success . . . it sets a standard for others to achieve. Yet, our quest for perfection is ongoing so that you, our customer, can continue to rely on National Semiconductor Corporation to produce high quality products for your design systems.

arlie horn

Charles E. Sporck President, Chief Executive Officer National Semiconductor Corporation

# Wir fühlen uns zu Qualität und Zuverlässigkeit verpflichtet

National Semiconductor Corporation ist führend bei der Herstellung von integrierten Schaltungen hoher Qualität und hoher Zuverlässigkeit. National Semiconductor war schon immer Vorreiter, wenn es galt, die Zahl von IC Ausfällen zu verringern und die Lebensdauern von Produkten zu verbessern. Vom Rohmaterial über Entwurf und Herstellung bis zur Auslieferung, die Qualität und die Zuverlässigkeit der Produkte von National Semiconductor sind unübertroffen.

Wir sind stolz auf unseren Erfolg, der Standards setzt, die für andere erstrebenswert sind. Auch ihre Ansprüche steigen ständig. Sie als unser Kunde können sich auch weiterhin auf National Semiconductor verlassen.

## La Qualité et La Fiabilité:

Une Vocation Commune Chez National Semiconductor Corporation

National Semiconductor Corporation est un des leaders industriels qui fabrique des circuits intégrés d'une très grande qualité et d'une fiabilité exceptionelle. National a été le premier à vouloir faire chuter le nombre de circuits intégrés défectueux et a augmenter la durée de vie des produits. Depuis les matières premières, en passant par la conception du produit sa fabrication et son expédition, partout la qualité et la fiabilité chez National sont sans équivalents.

Nous sommes fiers de notre succès et le standard ainsi défini devrait devenir l'objectif à atteindre par les autres sociétés. Et nous continuons à vouloir faire progresser notre recherche de la perfection; il en résulte que vous, qui êtes notre client, pouvez toujours faire confiance à National Semiconductor Corporation, en produisànt des systèmes d'une très grande qualité standard.

## Un Impegno Societario di Qualità e Affidabilità

National Semiconductor Corporation è un'industria al vertice nella costruzione di circuiti integrati di altà qualità ed affidabilità. National è stata il principale promotore per l'abbattimento della difettosità dei circuiti integrati e per l'allungamento della vita dei prodotti. Dal materiale grezzo attraverso tutte le fasi di progettazione, costruzione e spedizione, la qualità e affidabilità National non è seconda a nessuno.

Noi siamo orgogliosi del nostro successo che fissa per gli altri un traguardo da raggiungere. Il nostro desiderio di perfezione è d'altra parte illimitato e pertanto tu, nostro cliente, puoi continuare ad affidarti a National Semiconductor Corporation per la produzione dei tuoi sistemi con elevati livelli di qualità.

Charlie Spork

Charles E. Sporck President, Chief Executive Officer National Semiconductor Corporation

# Embedded System Processor

Databook

1989 Edition

Embedded System Processor Overview

**CPU—Central Processing Units** 

**Slave Processors** 

Peripherals

Development Systems and Software Tools

**Physical Dimensions/Appendices** 

#### TRADEMARKS

| Following is the most current li | st of National Semiconductor Co   | rporation's trademarks and regis  | tered trademarks.    |
|----------------------------------|-----------------------------------|-----------------------------------|----------------------|
| Abuseable™                       | FAIRCAD™                          | MST™                              | SERIES/800™          |
| Anadig™                          | Fairtech™                         | Naked-8™                          | Series 900™          |
| ANS-R-TRAN™                      | FAST®                             | National <sup>®</sup>             | Series 3000TM        |
| APPS™                            | 5-Star Service™                   | National Semiconductor®           | Series 32000®        |
| ASPECT™                          | GENIX™                            | National Semiconductor            | Shelf⊮Chek™          |
| Auto-Chem Deflasher™             | GNX™                              | Corp.®                            | SofChek™             |
| BCPTM                            | HAMR™                             | NAX 800TM                         | SPIRE™               |
| BI-FET™                          | HandiScan™                        | Nitride Plus™                     | Staggered Refresh™   |
| BI-FET II™                       | HEX 3000™                         | Nitride Plus Oxide™               | STAR™                |
| BI-LINE™                         | HPC™                              | NMLTM                             | Starlink™            |
| BIPLAN™                          | 3 <b>∟®</b>                       | NOBUSTM                           | STARPLEX™            |
| BLC™                             | ICMTM                             | NSC800™                           | Super-Block™         |
| BLXTM                            | INFOCHEX <sup>TM</sup>            | NSCISE™                           | SuperChip™           |
| Brite-Lite™                      | Integral ISE™                     | NSX-16™                           | SuperScript™         |
| BTL™                             | Intelisplay™                      | NS-XC-16™                         | SYS32TM              |
| CheckTrack™                      | ISETM                             | NTERCOM                           | TapePak®             |
| CIMTM                            | ISE/06™                           | NURAM                             | TDSTM                |
| CIMBUS™                          | ISE/08™                           | OXISS™                            | TeleGate™            |
| CLASICTM                         | ISE/16™                           | P <sup>2</sup> CMOS <sup>TM</sup> | The National Anthem® |
| Clock ChekTM                     | ISE32TM                           | PC Master™                        | Time⊮Chek™           |
| COMBOTM                          | ISOPLANAR™                        | Perfect Watch <sup>TM</sup>       | TINATM               |
| COMBO ITM                        | ISOPLANAR-ZTM                     | Pharmar Chek™                     | TLC™                 |
| COMBO IITM                       | KeyScan™                          | PLAN™                             | Trapezoidal™         |
| COPS™ microcontrollers           | LMCMOSTM                          | PLANAR <sup>TM</sup>              | TRI-CODE™            |
| Datachecker <sup>®</sup>         | M <sup>2</sup> CMOS <sup>TM</sup> | Plus-2™                           | TRI-POLY™            |
| DENSPAK™                         | Macrobus™                         | Polycraft <sup>™</sup>            | TRI-SAFE™            |
| DIBTM                            | Macrocomponent <sup>TM</sup>      | POSilink™                         | TRI-STATE®           |
| Digitalker®                      | MAXI-ROM®                         | POSitalker™                       | TURBOTRANSCEIVER™    |
| DISCERN™                         | Meat <b>//</b> Chek™              | Power + Control™                  | VIPTM                |
| DISTILLTM                        | MenuMaster™                       | POWERplanar™                      | VR32™                |
| DNR®                             | Microbus™ data bus                | QUAD3000TM                        | WATCHDOG™            |
| DPVM™                            | MICRO-DAC™                        | QUIKLOOK™                         | XMOS™                |
| ELSTAR™                          | µtalker™                          | RATTM                             | XPU™                 |
| Embedded System                  | Microtalker <sup>TM</sup>         | RTX16™                            | Z STAR™              |
| ProcessorTM                      | MICROWIRE™                        | SABR™                             | 883B/RETS™           |
| E-Z-LINK™                        | MICROWIRE/PLUS™                   | Script <b>//</b> Chek™            | 883S/RETS™           |
| FACTTM                           | MOLETM                            | SCX™                              |                      |
|                                  |                                   |                                   |                      |

IBM®, PC®, and AT® are registered trademarks of International Business Machines, Inc.

MULTIBUS® is a registered trademark of Intel Corporation.

Sun-3® Workstation is a registered trademark of Sun Microsystems, Inc.

UNIX® and DWB® are registered trademarks of AT&T.

Z80® is a registered trademark of Zilog Corporation.

CCS-Page™ is a trademark of Control-C Software, Inc.

CP/M™ is a trademark of Digital Research Corporation.

Documenter's Workbench™ is a trademark of AT&T.

Laserjet™ and PCL™ are trademarks of Hewlett Packard.

Model 19™ is a trademark of DATA I/O Corporation.

Opus5™ is a trademark of Opus Systems.

PAL® and PALASM™ are trademarks of and are used under license from Monolithic Memories, Inc.

Postscript™ is a trademark of Adobe Systems, Inc.

SunOS™ is a trademark of Sun Microsystems.

VAXTM, VMSTM, DECTM, PDP-11TM, RSX-11TM and ULTRIXTM are trademarks of Digital Equipment Corporation. VisiCalcTM is a trademark of Visi Corporation.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 (408) 721-5000 TWX (910) 339-9240

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.

# **Product Status Definitions**

## **Definition of Terms**

| Data Sheet Identification     | Product Status            | Definition                                                                                                                                                                                                                                                                      |
|-------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information           | Formative or<br>In Design | This data sheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                                                             |
| Preliminary                   | First<br>Production       | This data sheet contains preliminary data, and supplementary data will<br>be published at a later date. National Semiconductor Corporation<br>reserves the right to make changes at any time without notice in order<br>to improve design and supply the best possible product. |
| No<br>Identification<br>Noted | Full<br>Production        | This data sheet contains final specifications. National Semiconductor<br>Corporation reserves the right to make changes at any time without<br>notice in order to improve design and supply the best possible product.                                                          |

National Semiconductor Corporation reserves the right to make changes without further notice to any products herein to improve reliability, function or design. National does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

| Alphanumeric Index                                                              | vii  |
|---------------------------------------------------------------------------------|------|
| Section 1 Embedded System Processor Overview                                    |      |
| Introduction                                                                    | 1-3  |
| Key Features of National's Embedded System Processors                           | 1-4  |
| Component Descriptions                                                          | 1-5  |
| Hardware Chart                                                                  | 1-6  |
| Systems and Software Chart                                                      | 1-7  |
| Support Devices                                                                 | 1-8  |
| Section 2 CPU—Central Processing Units                                          |      |
| NS32GX32-20, NS32GX32-25, NS32GX32-30 High-Performance 32-Bit Embedded          |      |
| System Processors                                                               | 2-3  |
| NS32CG16-10, NS32CG16-15 High-Performance Printer/Display Processors            | 2-96 |
| Section 3 Slave Processors                                                      |      |
| NS32381-15, NS32381-20, NS32381-25, NS32381-30 Floating-Point Units             | 3-3  |
| NS32081-10, NS32081-15 Floating-Point Units                                     | 3-32 |
| Section 4 Peripherals                                                           |      |
| NS32202-10 Interrupt Control Unit                                               | 4-3  |
| NS32203-10 Direct Memory Access Controller                                      | 4-28 |
| NS32CG821 microCMOS Programmable 1M Dynamic RAM Controller/Driver               | 4-57 |
| HPC16083/HPC26083/HPC36083/HPC46083/HPC16003/HPC26003/HPC36003/                 |      |
| HPC46003 High-Performance Microcontrollers                                      | 4-58 |
| DP8510 BITBLT Processing Unit                                                   | 4-59 |
| DP8511 BITBLT Processing Unit (BPU)                                             | 4-60 |
| Section 5 Development Systems and Software Tools                                |      |
| NS32CG16 ISE Development Tool                                                   | 5-3  |
| SYS32/30 PC-Add-In Development Package                                          | 5-10 |
| Series 32000 GENIX Native and Cross-Support (GNX) Development Tools (Version 3) | 5-16 |
| Series 32000 GNX-Version 3 C Optimizing Compiler                                | 5-21 |
| Series 32000 GNX-Version 3 Fortran 77 Optimizing Compiler                       | 5-25 |
| Series 32000 GNX-Version 3 Pascal Optimizing Compiler                           | 5-29 |
| Section 6 Physical Dimensions/Appendices                                        |      |
| Glossary of Terms                                                               | 6-3  |
| Physical Dimensions                                                             | 6-10 |
| Bookshelf                                                                       |      |
| Distributors                                                                    |      |

# Alpha-Numeric Index



1

## Section 1 Embedded System Processor Overview



## **Section 1 Contents**

| Introduction                                          | 1-3 |
|-------------------------------------------------------|-----|
| Key Features of National's Embedded System Processors | 1-4 |
| Component Descriptions                                | 1-5 |
| Hardware Chart                                        | 1-6 |
| Systems and Software Chart                            | 1-7 |
| Support Devices                                       | 1-8 |

## Introduction

National's Embedded System Processor™ family offers the most complete solution to your 32-bit embedded processor needs via CPUs, slave processors, system peripherals, evaluation/development tools and software.

We at National Semiconductor firmly believe that it takes a total family of Embedded System Processors to effectively meet the needs of an embedded system designer.

This Databook presents technical descriptions of our 32-bit Embedded System Processors, slave processors, peripherals, software and development tools. It is designed to be updated frequently so that our customers can have the latest technical information on the Embedded System Processor.

When we at National Semiconductor began designing the Embedded System Processor family, we decided to support an architecture that addressed the needs of embedded design. We chose to take the time to design it properly so that optimal system cost/performance, high system integration, and total system solutions were addressed. Working from the top down, we analyzed the issues and anticipated the embedded computing needs. The result is an advanced and efficient family of Embedded System Processors.

Software productivity has become a major issue in embedded system product development. In embedded systems this issue centers around the capability of the processor to maximize the utility of software relative to shorter development cycles, under the constraints of lower cost and higher performance. In short, the degree to which the processor can maximize software utility directly affects the cost of a product, its reliability, and time to market. It also affects future software modification for product enhancement or rapid advances in hardware technology.

Our approach has been to define an architecture addressing these software issues most effectively. National Semiconductor's Embedded System Processor family combines 32-bit performance with efficient management of a large address space. It facilitates high-level language program development and efficient instruction execution. Floating-point is integrated into the architecture.

But we didn't stop there. Advanced architecture isn't enough. Our total product system solution approach includes the hardware, software, and development support products necessary for your design. The evaluation board, in-system emulator, software development tools, and third party software are available now for your evaluation and development.

The Embedded System Processor is a solid foundation from which National Semiconductor can build solutions for your future designs while satisfying your needs today.

For further information please contact your local sales office.

## Key Features of National's Embedded System Processors™

Some of the features that set the Embedded System Processor family apart as the best choice for 32-bit designs are as follows:

#### FAMILY OF EMBEDDED SYSTEM PROCESSORS

Embedded System Processors are more than just a single chip set, it is a family of chip sets. By mixing and matching CPUs with compatible slave processors and support chips, an embedded system designer has an unprecedented degree of flexibility in matching price/performance to the end product.

#### **CLEANEST 32-BIT OPTIMIZED ARCHITECTURE**

The Embedded System Processor was designed around a 32-bit architecture from the beginning. It has a fully symmetrical instruction set so that all addressing modes and all data types can be operated on by all instructions. This makes it easy to learn the architecture, easy to program in assembly language, and easy to write code-efficient, highlevel language compilers.

#### **APPLICATION-SPECIFIC SLAVE PROCESSORS**

Embedded System Processor architecture allows users to design their own application-specific slave processors to interface with the existing chip set. These processors can be used to increase the overall system performance by accelerating customized CPU instructions that would otherwise be implemented in software. At the same time, software compatibility is maintained, i.e., it is always possible to substitute lower-cost software modules in place of the slave processor.

#### FLOATING-POINT SUPPORT

National offers a complete set of floating-point solutions. This includes the NS32081 Floating-Point Unit, and the NS32081 Floating-Point Unit. The NS32081 provides highspeed arithmetic computation with high precision and accuracy at low cost. The NS32381 provides low power consumption and even greater performance than the NS32081 while maintaining high-precision and accuracy.

#### HIGH-LEVEL LANGUAGE SUPPORT

National's Embedded System Processor has special features that support high-level languages, thus improving software productivity and reducing development costs. For example, there are special instructions that help the compiler deal with structured data types such as Arrays, Strings, Records, and Stacks. Also, modular programming is supported by special hardware registers, software instructions, an external addressing mode, and architecturally supported link tables.

# **Component Descriptions**

|           |                                                   | Bus Width |          |      |                     |                                       |
|-----------|---------------------------------------------------|-----------|----------|------|---------------------|---------------------------------------|
| Device    | Description                                       |           | External |      | Process             | Package                               |
|           |                                                   | Internal  | Address  | Data |                     | iype                                  |
| CENTRAL P | ROCESSING UNITS (CPU's)                           |           |          |      |                     |                                       |
| NS32GX32  | High-Performance 32-Bit Embedded System Processor | 32        | 32       | 32   | M <sup>2</sup> CMOS | 175-pin PGA                           |
| NS32CG16  | High-Performance Printer/Display Processor        | 32        | 24       | 16   | CMOS                | 68-pin PCC                            |
| SLAVE PRO | CESSORS                                           |           |          |      |                     |                                       |
| NS32081   | Floating-Point Unit                               | 64        | -        | 16   | XMOS                | 24-pin DIP<br>Dual-In-Line<br>Package |
| NS32381   | Floating-Point Unit                               | 64        | _        | 16   | CMOS                | 68-pin PGA                            |
| PERIPHERA | LS                                                |           |          |      |                     |                                       |
| NS32202   | Interrupt Control Unit                            | 32        | _        | 16   | XMOS<br>(NMOS)      | 40-pin DIP<br>Dual-In-Line<br>Package |
| NS32203   | Direct Memory Access Controller                   | -         | -        | 16   | XMOS<br>(NMOS)      | 48-pin DIP<br>Dual-In-Line<br>Package |

Hardware Chart

# National Semiconductor







## **Support Devices Chart**





# Section 2 CPU—Central Processing Units



## **Section 2 Contents**

| NS32GX32-20, NS32GX32-25, NS32GX32-30 High-Performance 32-Bit Embedded System |      |
|-------------------------------------------------------------------------------|------|
| Processors                                                                    | 2-3  |
| NS32CG16-10, NS32CG16-15 High-Performance Printer/Display Processors          | 2-96 |

## PRELIMINARY

# NS32GX32-20/NS32GX32-25/NS32GX32-30

# National Semiconductor

## NS32GX32-20/NS32GX32-25/NS32GX32-30 High-Performance 32-Bit Embedded System Processor

## **General Description**

The NS32GX32 is a high-performance 32-bit embedded system processor in the Series 32000® family. It is software compatible with the previous microprocessors in the family but with a greatly enhanced internal implementation.

The NS32GX32 integrates more than 320,000 transistors fabricated in a 1.25  $\mu$ m double-metal CMOS technology. The advanced technology and mainframe-like design of the device enable it to achieve peak performance of 15 million instructions per second.

The high-performance specifications are the result of a fourstage instruction pipeline, on-chip instruction and data caches, and a significantly increased clock frequency. In addition, the system interface provides optimal support for applications spanning a wide range, from low-cost, real-time controllers to highly sophisticated, embedded systems.

In addition to generally improved performance, the NS32GX32 offers much faster interrupt service and task switching for real-time applications.

## Features

- Software compatible with the Series 32000 family
- 32-bit architecture and implementation
- 4-GByte uniform addressing space
- 4-Stage instruction pipeline
- 512-Byte on-chip instruction cache
- 1024-Byte on-chip data cache
- High-performance bus
  - Separate 32-bit address and data lines
  - Burst mode memory accessing
  - Dynamic bus sizing
- Floating-point support via the NS32381
- 1.25 μm double-metal CMOS technology
- 175-pin PGA package



## **Table of Contents**

| 3.0 | FUNCTIONAL DESCRIPTION (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <ul> <li>3.1.3 Instruction Pipeline</li> <li>3.1.3.1 Branch Prediction</li> <li>3.1.3.2 Memory Mapped I/O</li> <li>3.1.3.3 Serializing Operations</li> <li>3.1.4 Slave Processor Instructions</li> <li>3.1.4.1 Slave Instruction Protocol</li> <li>3.1.4.2 Floating-Point Instructions</li> <li>3.1.4.3 Custom Slave Instructions</li> </ul>                                                                                                                                                                                        |
| 3.  | 2 Exception Processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | <ul> <li>3.2.1 Exception Acknowledge Sequence</li> <li>3.2.2 Returning from an Exception Service Pro</li> <li>3.2.3 Maskable Interrupts</li> <li>3.2.3.1 Non-Vectored Mode</li> <li>3.2.3.2 Vectored Mode: Non-Cascaded C</li> <li>3.2.3.3 Vectored Mode: Cascaded Case</li> <li>3.2.4 Non-Maskable Interrupt</li> <li>3.2.5 Traps</li> <li>3.2.6 Bus Errors</li> <li>3.2.7 Priority Among Exceptions</li> <li>3.2.8 Exception Acknowledge Sequences:<br/>Detailed Flow</li> <li>3.2.8.1 Maskable/Non-Maskable Interrupt</li> </ul> |
| ons | Sequence<br>3.2.8.2 Restartable Bus Error Sequence<br>3.2.8.3 SLAVE/ILL/SVC/DVZ/FLG/B<br>Trap Sequence                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | 3.2.8.4 Trace Trap Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### 2.0 ARCHITECTURAL DESCRIPTION

2.1 Register Set

- 2.1.1 General Purpose Registers
- 2.1.2 Address Registers
- 2.1.3 Processor Status Register
- 2.1.4 Configuration Register
- 2.1.5 Debug Registers
- 2.2 Memory Organization

2.2.1 Address Mapping

- 2.3 Modular Software Support
- 2.4 Instruction Set

2.4.1 General Instruction Format 2.4.2 Addressing Modes 2.4.3 Instruction Set Summary

## **3.0 FUNCTIONAL DESCRIPTION**

- 3.1 Instruction Execution
  - 3.1.1 Operating States
  - 3.1.2 Instruction Endings
    - 3.1.2.1 Completed Instructions
    - 3.1.2.2 Suspended Instructions
    - 3.1.2.3 Terminated Instructions
    - 3.1.2.4 Partially Completed Instruction

cedure Case ot PT/UND

# NS32GX32-20/NS32GX32-25/NS32GX32-30

## Table of Contents (Continued)

3.0 FUNCTIONAL DESCRIPTION (Continued) 3.2.8.5 Integer-Overflow Trap Sequence 3.2.8.6 Debug Trap Sequence 3.2.8.7 Non-Restartable Bus Error Sequence 3.3 Debugging Support 3.3.1 Instruction Tracing 3.3.2 Debug Trap Capability 3.4 On-Chip Caches 3.4.1 Instruction Cache (IC) 3.4.2 Data Cache (DC) 3.4.3 Cache Coherence Support 3.5 System Interface 3.5.1 Power and Grounding 3.5.2 Clocking 3.5.3 Resetting 3.5.4 Bus Cycles 3.5.4.1 Bus Status 3.5.4.2 Basic Read and Write Cycles 3.5.4.3 Burst Cycles 3.5.4.4 Cycle Extension 3.5.4.5 Interlocked Bus Cycles 3.5.4.6 Interrupt Control Cycles 3.5.4.7 Slave Processor Bus Cycles 3.5.5 Bus Exceptions 3.5.6 Dynamic Bus Configuration 3.5.6.1 Instruction Fetch Sequences 3.5.6.2 Data Read Sequences 3.5.6.3 Data Write Sequences 3.5.7 Bus Access Control 3.5.8 Interfacing Memory-Mapped I/O Devices 3.5.9 Interrupt and Debug Trap Requests 3.5.10 Internal Status 4.0 DEVICE SPECIFICATIONS 4.1 Pin Descriptions 4.1.1 Supplies

- 4.1.2 Input Signals
- 4.1.3 Output Signals
- 4.1.4 Input/Output Signals
- 4.2 Absolute Maximum Ratings
- 4.3 Electrical Characteristics
- 4.4 Switching Characteristics

#### 4.0 DEVICE SPECIFICATIONS (Continued)

4.4.1 Definitions 4.4.2 Timing Tables 4.4.2.1 Output Signals: Internal Propagation Delavs 4.4.2.2 Input Signal Requirements 4.4.3 Timing Diagrams **APPENDIX A: INSTRUCTION FORMATS B: COMPATIBILITY ISSUES B.1 Restrictions on Compatibility B.2 Architecture Extensions B.3 Integer-Overflow Trap** B.4 Self-Modifying Code B.5 Memory-Mapped I/O **C: INSTRUCTION SET EXTENSIONS** C.1 Processor Service Instructions **C.2 Instruction Definitions D: INSTRUCTION EXECUTION TIMES** D.1 Internal Organization and Instruction Execution **D.2 Basic Execution Times** D.2.1 Loader Timing D.2.2 Address Unit Timing **D.2.3 Execution Unit Timing D.3 Instruction Dependencies D.3.1 Data Dependencies** D.3.1.1 Register Interlocks D.3.1.2 Memory Interlocks **D.3.2 Control Dependencies** D.4 Storage Delays **D.4.1 Instruction Cache Misses** D.4.2 Data Cache Misses

- **D.4.3 Instruction and Operand Alignment**
- **D.5 Execution Time Calculations** 
  - D.5.1 Definitions
  - D.5.2 Notes on Table Use
  - D.5.3 Teff Evaluation
  - D.5.4 Instruction Timing Example
  - **D.5.5 Execution Timing Tables** D.5.5.1 Basic and Memory Management Instructions D.5.5.2 Floating-Point Instructions,

**CPU** Portion

## List of Illustrations

| CPU Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NS32GX32 Internal Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Processor Status Register (PSR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Configuration Register (CFG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Debug Condition Register (DCR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Debug Status Register (DSR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NS32GX32 Address Mapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| NS32GX32 Run-Time Environment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| General Instruction Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Index Byte Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Displacement Encodings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Operating States                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| NS32GX32 Internal Instruction Pipeline                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Memory References for Consecutive Instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Memory References after Serialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Slave Instruction Protocol: CPU Actions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ID and Operation Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Slave Processor Status Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Interrupt Dispatch Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Exception Acknowledge Sequence: Direct-Exception Mode Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Exception Acknowledge Sequence: Direct-Exception Mode Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled         3-11           Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled         3-12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21         Write Cycle       3-22                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21         Write Cycle       3-22         Burst Read cycles       3-23                                                                                                                                                                                                                                                                                                                                                                                   |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21         Write Cycle       3-22         Burst Read cycles       3-23         Cycle Extension of a Basic Read Cycle       3-23                                                                                                                                                                                                                                                                                                                          |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-22         Burst Read cycles       3-23         Cycle Extension of a Basic Read Cycle       3-23         Slave Processor Write Cycle       3-24                                                                                                                                                                                                                                                                                                          |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21         Write Cycle       3-22         Burst Read cycles       3-23         Cycle Extension of a Basic Read Cycle       3-23         Slave Processor Write Cycle       3-24         Slave Processor Read Cycle       3-24                                                                                                                                                                                                                             |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21         Write Cycle       3-22         Burst Read cycles       3-23         Cycle Extension of a Basic Read Cycle       3-24         Slave Processor Write Cycle       3-25         Slave Processor Read Cycle       3-25         Slave Processor Read Cycle       3-26         Bus Retry During a Basic Read Cycle       3-26                                                                                                                        |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21         Write Cycle       3-22         Burst Read cycles       3-23         Cycle Extension of a Basic Read Cycle       3-24         Slave Processor Write Cycle       3-25         Slave Processor Read Cycle       3-25         Slave Processor Read Cycle       3-26         Bus Retry During a Basic Read Cycle       3-26         Bus Retry During a Basic Read Cycle       3-27         Basic Interface for 32-Bit Memories       3-28          |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled       3-11         Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled       3-12         Exception Processing Flowchart       3-13         Service Sequence       3-14         Instruction Cache Structure       3-15         Data Cache Structure       3-16         Power and Ground Connections       3-17         Bus Clock Synchronization       3-18         Power-On Reset Requirements       3-19         General Reset Timing       3-20         Basic Read Cycle       3-21         Write Cycle       3-22         Burst Read cycles       3-23         Cycle Extension of a Basic Read Cycle       3-24         Slave Processor Write Cycle       3-25         Slave Processor Read Cycle       3-25         Bus Retry During a Basic Read Cycle       3-26         Bus Retry During a Basic Read Cycle       3-24         Basic Interface for 32-Bit Memories       3-28         Basic Interface for 16-Bit Memories       3-28 |
| Return From Trap (RETTn) Instruction Flow: Direct-Exception Mode Disabled3-11Return From Interrupt (RETI) Instruction Flow: Direct-Exception Mode Disabled3-12Exception Processing Flowchart3-13Service Sequence3-14Instruction Cache Structure3-15Data Cache Structure3-16Power and Ground Connections3-17Bus Clock Synchronization3-18Power-On Reset Requirements3-19General Reset Timing3-20Basic Read Cycle3-21Write Cycle3-22Burst Read cycles3-23Cycle Extension of a Basic Read Cycle3-25Slave Processor Read Cycle3-25Slave Processor Read Cycle3-26Bus Retry During a Basic Read Cycle3-27Basic Interface for 16-Bit Memories3-28Hold Acknowledge: (Bus Initially Idle)3-30                                                                                                                                                                                                                                                                                                                                                             |

## List of Illustrations (Continued)

| NS32GX32 Interface Signals 4.1                   |
|--------------------------------------------------|
| 175 Dia DCA Dankara                              |
| Output Simple Section Standard                   |
| Cutput signals operation standard 433            |
| Input Signais Specification Standard             |
| Basic Read Cycle Timing4-5                       |
| Write Cycle Timing                               |
| Interlocked Read and Write Cycles                |
| Burst Read Cycles                                |
| External Termination of Burst Cycles             |
| Bus Error or Retry During Burst Cycles           |
| Extended Retry Timing                            |
| HOLD Timing (Bus Initially Idle)                 |
| HOLD Acknowledge Timing (Bus Initially Not Idle) |
| Slave Processor Read Timing                      |
| Slave Processor Write Timing                     |
| Slave Processor Done                             |
| FSSR Signal Timing                               |
| INT and NMI Signals Sampling                     |
| Debug Trap Request                               |
| PFS Signal Timing                                |
| ISF Signal Timing                                |
| Break Point Signal Timing                        |
| Clock Waveforms                                  |
| Bus Clock Synchronization                        |
| Power-On Reset                                   |
| Non-Power-On Reset                               |
| LPRi/SPRi Instruction Formats                    |
| CINV Instruction Format                          |
|                                                  |

## List of Tables

| Access Protection Levels                                                |
|-------------------------------------------------------------------------|
| NS32GX32 Addressing Modes                                               |
| NS32GX32 Instruction Set Summary                                        |
| Floating-Point Instruction Protocol                                     |
| Custom Slave Instruction Protocols                                      |
| Summary of Exception Processing                                         |
| Interrupt Sequences                                                     |
| Cacheable/Non-Cacheable Instruction Fetches from a 32-Bit Bus           |
| Cacheable/Non-Cacheable Instruction Fetches from a 16-Bit Bus           |
| Cacheable/Non-Cacheable Instruction Fetches from an 8-Bit Bus           |
| Cacheable/Non-Cacheable Data Reads from a 32-Bit Bus                    |
| Cacheable/Non-Cacheable Data Reads from a 16-Bit Bus                    |
| Cacheable/Non-Cacheable Data Reads from an 8-Bit Bus                    |
| Data Writes to a 32-Bit Bus                                             |
| Data Writes to a 16-Bit Bus                                             |
| Data Writes to an 8-Bit Bus                                             |
| LPRi/SPRi New 'Short' Field Encodings                                   |
| Additional Address Unit Processing Time for Complex Addressing ModesD-1 |

2

## **1.0 Product Introduction**

The NS32GX32 is an extremely sophisticated microprocessor in the Series 32000 family with a full 32-bit architecture and implementation optimized for high-performance applications.

By employing a number of mainframe-like features, the device can deliver 15 MIPS peaks performance with no wait states at a frequency of 30 MHz.

The NS32GX32 is fully software compatible will all the other Series 32000 CPUs. The architectural features of the Series 32000 family and particularly the NS32GX32 CPU, are described briefly below.

**Powerful Addressing Modes.** Nine addressing modes available to all instructions are included to access data structures efficiently.

Data Types. The architecture provides for numerous data types, such as byte, word, doubleword, and BCD, which may be arranged into a wide variety of data structures.

Symmetric Instruction Set. While avoiding special case instructions that compilers can't use, the Series 32000 architecture incorporates powerful instructions for control operations, such as array indexing and external procedure calls, which save considerable space and time for compiled code.

**Memory-to-Memory Operations.** The Series 32000 CPUs represent two-address machines. This means that each operand can be referenced by any one of the addressing modes provided.

This powerful memory-to-memory architecture permits memory locations to be treated as registers for all usefull operations. This is important for temporary operands as well as for context switching.

| Addro<br>← 32 B | ess<br>its → |  |  |  |     |
|-----------------|--------------|--|--|--|-----|
| PC              | ;            |  |  |  |     |
| SP0             |              |  |  |  |     |
| SP1             |              |  |  |  |     |
| FP              | )            |  |  |  |     |
| SB<br>INTBASE   |              |  |  |  |     |
|                 |              |  |  |  | MOD |

| Processor Status |   |
|------------------|---|
| PSR              | Ì |

Large, Uniform Addressing. The NS32GX32 has 32-bit address pointers that can address up to 4 gigabytes without requiring any segmentation.

Modular Software Support. Any software package for the Series 32000 family can be developed independent of all other packages, without regard to individual addressing. In addition, ROM code is totally relocatable and easy to access, which allows a significant reduction in hardware and software costs.

Software Processor Concept. The Series 32000 architecture allows future expansions of the instruction set that can be executed by special slave processors, acting as extensions to the CPU. This concept of slave processors is unique to the Series 32000 family. It allows software compatibility even for future components because the slave hardware is transparent to the software. With future advances in semiconductor technology, the slaves can be physically integrated on the CPU chip itself.

To summarize, the architectural features cited above provide three primary performance advantages and characteristics:

- High-level language support
- Easy future growth path
- Application flexibility

## 2.0 Architectural Description

#### 2.1 REGISTER SET

The NS32GX32 CPU has 21 internal registers grouped according to functions as follows: 8 general purpose, 7 address, 1 processor status, 1 configuration, and 4 debug. All registers are 32 bits wide except for the module and processor status, which are each 16 bits wide. *Figure 2-1* shows the NS32GX32 internal registers.

| <br>$\leftarrow$ 32 Bits $\rightarrow$ |
|----------------------------------------|
| R0                                     |
| R1                                     |
| R2                                     |
| R3                                     |
| R4                                     |
| R5                                     |
| R6                                     |
| R7                                     |

General Purnose

| <br>Debug |  |
|-----------|--|
| <br>DCR   |  |
| DSR       |  |
| CAR       |  |
| <br>BPC   |  |

| Configuration |  |
|---------------|--|
| CEG           |  |

FIGURE 2-1. NS32GX32 Internal Registers

#### 2.1.1 General Purpose Registers

There are eight registers (R0–R7) used for satisfying the high speed general storage requirements, such as holding temporary variables and addresses. The general purpose registers are free for any use by the programmer. They are 32 bits in length. If a general purpose register is specified for an operand that is eight or 16 bits long, only the low part of the register is used; the high part is not referenced or modified.

#### 2.1.2 Address Registers

The seven address registers are used by the processor to implement specific address functions. A description of them follows.

**PC—Program Counter.** The PC register is a pointer to the first byte of the instruction currently being executed. The PC is used to reference memory in the program section.

**SP0, SP1—Stack Pointers.** The SP0 register points to the lowest address of the last item stored on the INTERRUPT STACK. This stack is normally used only by the operating system. It is used primarily for storing temporary data, and holding return information for operating system subroutines and interrupt and trap service routines. The SP1 register points to the lowest address of the last item stored on the USER STACK. This stack is used by normal user programs to hold temporary data and subroutine return information.

When a reference is made to the selected Stack Pointer (see PSR S-bit), the terms 'SP Register' or 'SP' are used. SP refers to either SP0 or SP1, depending on the setting of the S bit in the PSR register. If the S bit in the PSR is 0, SP refers to SP0. If the S bit in the PSR is 1 then SP refers to SP1.

The NS32GX32 also allows the SP1 register to be directly loaded and stored using privileged forms of the LPRi and SPRi instructions, regardless of the setting of the PSR S-bit. When SP1 is accessed in this manner, it is referred to as 'USP Register' or simply 'USP'.

Stacks in the Series 32000 family grow downward in memory. A Push operation pre-decrements the Stack Pointer by the operand length. A Pop operation post-increments the Stack Pointer by the operand length.

**FP—Frame Pointer.** The FP register is used by a procedure to access parameters and local variables on the stack. The FP register is set up on procedure entry with the ENTER instruction and restored on procedure termination with the EXIT instruction.

The frame pointer holds the address in memory occupied by the old contents of the frame pointer.

**SB—Static Base.** The SB register points to the global variables of a software module. This register is used to support relocatable global variables for software modules. The SB register holds the lowest address in memory occupied by the global variables of a module.

**INTBASE**—Interrupt Base. The INTBASE register holds the address of the dispatch table for interrupts and traps (Section 3.2.1).

**MOD—Module.** The MOD register holds the address of the module descriptor of the currently executing software module. The MOD register is 16 bits long, therefore the module table must be contained within the first 64 kbytes of memory.

#### 2.1.3 Processor Status Register

The Processor Status Register (PSR) holds status information for the microprocessor.

The PSR is sixteen bits long, divided into two eight-bit halves. The low order eight bits are accessible to all programs, but the high order eight bits are accessible only to programs executing in Supervisor Mode.

- C The C bit indicates that a carry or borrow occurred after an addition or subtraction instruction. It can be used with the ADDC and SUBC instructions to perform multiple-precision integer arithmetic calculations. It may have a setting of 0 (no carry or borrow) or 1 (carry or borrow).
- T The T bit causes program tracing. If this bit is set to 1, a TRC trap is executed after every instruction (Section 3.3.1).
- L The L bit is altered by comparison instructions. In a comparison instruction the L bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as unsigned integers. Otherwise, it is set to "0". In Floating-Point comparisons, this bit is always cleared.
- V The V-bit enables generation of a trap (OVF) when an integer arithmetic operation overflows.
- F The F bit is a general condition flag, which is altered by many instructions (e.g., integer arithmetic instructions use it to indicate overflow).
- Z The Z bit is altered by comparison instructions. In a comparison instruction the Z bit is set to "1" if the second operand is equal to the first operand; otherwise it is set to "0".
- N The N bit is altered by comparison instructions. In a comparison instruction the N bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as signed integers. Otherwise, it is set to "0".
- U If the U bit is "1" no privileged instructions may be executed. If the U bit is "0" then all instructions may be executed. When U = 0 the processor is said to be in Supervisor Mode; when U = 1 the processor is said to



be in User Mode. A User Mode program is restricted from executing certain instructions and accessing certain registers which could interfere with the operating system. For example, a User Mode program is prevented from changing the setting of the flag used to indicate its own privilege mode. A Supervisor Mode program is assumed to be a trusted part of the operating system, hence it has no such restrictions.

- S The S bit specifies whether the SP0 register or SP1 register is used as the Stack Pointer. The bit is automatically cleared on interrupts and traps. It may have a setting of 0 (use the SP0 register) or 1 (use the SP1 register).
- P The P bit prevents a TRC trap from occuring more than once for an instruction (Section 3.3.1). It may have a setting of 0 (no trace pending) or 1 (trace pending).
- I If I = 1, then all interrupts will be accepted. If I = 0, only the NMI interrupt is accepted. Trap enables are not affected by this bit.

### 2.1.4 Configuration Register

The Configuration Register (CFG) is 32 bits wide, of which ten bits are implemented. The implemented bits enable various operating modes for the CPU, including vectoring of interrupts, execution of slave instructions, and control of the on-chip caches. In the NS32332 bits 4 through 7 of the CFG register selected between the 16-bit and 32-bit slave protocols and between 512-byte and 4-Kbyte page sizes. The NS32GX32 supports only the 32-bit slave protocol and no memory management: consequently these bits are forced to 1.

When the CFG register is loaded using the LPRi instruction, bit 2 and bits 13 through 31 should be set to 0. Bits 4 through 7 are ignored during loading, and are always returned as 1's when CFG is stored via the SPRi instruction. When the SETCFG instruction is executed, the contents of the CFG register bits 0 through 3 are loaded from the instruction's short field, bits 4 through 7 are ignored and bits 8 through 12 are forced to 0. Bit 2 must be set to 0.

The format of the CFG register is shown in *Figure 2-3*. The various control bits are described below.

- I Interrupt vectoring. This bit controls whether maskable interrupts are handled in nonvectored (I=0) or vectored (I=1) mode. Refer to Section 3.2.3 for more information.
- F Floating-point instruction set. This bit indicates whether a floating-point unit (FPU) is present to execute floating-point instructions. If this bit is 0 when the CPU executes a floating-point instruction, a Trap (UND) occurs. If this bit is 1, then the CPU transfers the instruction and any necessary operands to the FPU using the slave-processor protocol described in Section 3.1.4.1.
- C Custom instruction set. This bit indicates whether a custom slave processor is present to execute custom instructions. If this bit is 0 when the CPU executes a custom instruction, a Trap (UND) occurs. If this bit is 1, the CPU transfers the instruction and any necessary operands to the custom slave processor using the slave-processor protocol described in Section 3.1.4.1.
- **DE** Direct-Exception mode enable. This bit enables the Direct-Exception mode for processing exceptions. When this mode is selected, the CPU response time to interrupts and other exceptions is significantly improved. Refer to Section 3.2.1 for more information.
- **DC** Data Cache enable. This bit enables the on-chip Data Cache to be accessed for data reads and writes. Refer to Section 3.4.2 for more information.
- **LDC** Lock Data Cache. This bit controls whether the contents of the on-chip Data Cache are locked to fixed memory locations (LDC=1), or updated when a data read is missing from the cache (LDC=0).
- IC Instruction Cache enable. This bit enables the onchip Instruction Cache to be accessed for instruction fetches. Refer to Section 3.4.1 for more information.
- **LIC** Lock Instruction Cache. This bit controls whether the contents of the on-chip Instruction Cache are locked to fixed memory locations (LIC=1), or updated when an instruction fetch is missing from the cache (LIC=0).

| 31       | 12  |    |     |    | 8  | 7 |   |   |   |   |     |   | 0 |
|----------|-----|----|-----|----|----|---|---|---|---|---|-----|---|---|
| Reserved | LIC | IC | LDC | DC | DE | 1 | 1 | 1 | 1 | С | Res | F | 1 |

FIGURE 2-3. Configuration Register (CFG) Bits 13 to 31 are Reserved; Bits 4 to 7 are Forced to 1

#### 2.1.5 Debug Registers

The NS32GX32 contains 4 registers dedicated for debugging functions.

These registers are accessed using privileged forms of the LPRi and SPRi instructions.

**DCR—Debug Condition Register.** The DCR Register enables detection of debug conditions. The format of the DCR is shown in *Figure 2-4*; the various bits are described below. A debug condition is enabled when the related bit is set to 1.

- CBE0 Compare Byte Enable 0; when set, BYTE0 of an aligned double-word is included in the address comparison
- CBE1 Compare Byte Enable 1; when set, BYTE1 of an aligned double-word is included in the address comparison
- CBE2 Compare Byte Enable 2; when set, BYTE2 of an aligned double-word is included in the address comparison
- CBE3 Compare Byte Enable 3; when set, BYTE3 of an aligned double-word is included in the address comparison
- CWR Address-compare enable for write references
- CRD Address-compare enable for read references
- CAE Address-compare enable
- TR Enable Trap (DBG) when a debug condition is detected
- PCE PC-match enable
- UD Enable debug conditions in User-Mode
- SD Enable debug conditions in Supervisor Mode
- DEN Enable debug conditions

The following 2 bits control testing features that can be used during initial system debugging. These features are unique to the NS32GX32 implementation of the Series 32000 architecture; as such, they may not be supported in future implementations. For normal operation these 2 bits should be set to 0.

- SI Single-Instruction mode enable. This bit, when set to 1, inhibits the overlapping of instruction's execution.
- **BCP** Branch Condition Prediction disable. When this bit is 1, the branch prediction mechanism is disabled. See Section 3.1.3.1.

DSR—Debug Status Register. The DSR Register indicates debug conditions that have been detected. When the CPU detects an enabled debug condition, it sets the corresponding bit (BC, BEX, BCA) in the DSR to 1. When an address-compare condition is detected, then the RD-bit is loaded to indicate whether a read or write reference was performed. Software must clear all the bits in the DSR when appropriate. The format of the DSR is shown in *Figure 2-5*; the various fields are described below.

- **RD** Indicates whether the last address-compare condition was for a read (RD = 1) or write (RD = 0) reference
- BPC PC-match condition detected
- BEX External condition detected
- BCA Address-compare condition detected
- Note: If an address compare is detected for a read and write for the same instruction, the RD bit will remain clear.

CAR—Compare Address Register. The CAR Register contains the address that is compared to operand reference addresses to detect an address-compare condition. The address must be double-word aligned; that is, the two least-significant bits must be 0. The CAR is 32 bits wide.

| 15       | 8                    | 7        |         |          |     |      |      |      | 0    |
|----------|----------------------|----------|---------|----------|-----|------|------|------|------|
|          | Reserved             | CAE      | CRD     | CWR      | Res | CBE3 | CBE2 | CBE1 | CBE0 |
| 31 24 23 |                      |          |         |          |     | 16   |      |      |      |
|          | Reserved             | DEN      | SD      | UD       | PCE | TR   | BCP  | SI   | Res  |
|          | FIGURE 2-4. Debug Co | ondition | Registe | er (DCR) |     |      |      |      |      |

| 31                                      |     |     | 28  | 27 0     |  |
|-----------------------------------------|-----|-----|-----|----------|--|
| RD                                      | BPC | BEX | BCA | Reserved |  |
| FIGURE 2-5. Debug Status Begister (DSB) |     |     |     |          |  |

2.0 Architectural Description (Continued) BPC-Breakpoint Program Counter. The BPC Register contains the address that is compared with the PC contents to detect a PC-match condition. The BPC Register is 32 bits wide.

#### 2.2 MEMORY ORGANIZATION

The NS32GX32 implements full 32-bit addresses. This allows the CPU to access up to 4 Gbytes of memory. The memory is a uniform linear address space. Memory locations are numbered sequentially starting at zero and ending at 232-1. The number specifying a memory location is called an address. The contents of each memory location is a byte consisting of eight bits. Unless otherwise noted, diagrams in this document show data stored in memory with the lowest address on the right and the highest address on the left. Also, when data is shown vertically, the lowest address is at the top of a diagram and the highest address at the bottom of the diagram. When bits are numbered in a diagram, the least significant bit is given the number zero. and is shown at the right of the diagram. Bits are numbered in increasing significance and toward the left.



#### Byte at Address A

Two contiguous bytes are called a word. Except where noted, the least significant byte of a word is stored at the lower address, and the most significant byte of the word is stored at the next higher address. In memory, the address of a word is the address of its least significant byte, and a word may start at any address.



#### Word at Address A

Two contiguous words are called a double-word. Except where noted, the least significant word of a double-word is





stored at the lowest address and the most significant word of the double-word is stored at the address two higher. In memory, the address of a double-word is the address of its least significant byte, and a double-word may start at any address.

| 31 | 24  | 23  | 16 | 15  | 8 | 7   | 0 |
|----|-----|-----|----|-----|---|-----|---|
|    | A+3 | A+2 |    | A+1 |   | А   |   |
|    | MSB |     |    |     |   | LSB |   |

#### **Double-Word at Address A**

Although memory is addressed as bytes, it is actually organized as double-words. Note that access time to a word or a double-word depends upon its address, e.g. double-words that are aligned to start at addresses that are multiples of four will be accessed more quickly than those not so aligned. This also applies to words that cross a double-word boundary.

#### 2.2.1 Address Mapping

Figure 2-6 shows the NS32GX32 address mapping.

The NS32GX32 supports the use of memory-mapped peripheral devices and coprocessors. Such memory-mapped devices can be located at arbitrary locations in the address space except for the upper 8 Mbytes of memory (addresses between FF800000 (hex) and FFFFFFFF (hex), inclusive), which are reserved by National Semiconductor Corporation. Nevertheless, it is recommended that high-performance peripheral devices and coprocessors be located in a specific 8 Mbyte region of memory (addresses between FF000000 (hex) and FF7FFFFF (hex), inclusive), that is dedicated for memory-mapped I/O. This is because the NS32GX32 detects references to the dedicated locations and serializes reads and writes. See Section 3.1.3.3. When making I/O references to addresses outside the dedicated region, external hardware must indicate to the NS32GX32 that special handling is required.

In this case a small performance degradation will also result. Refer to Section 3.1.3.2 for more information on memory-mapped I/O.

## 2.0 Architectural Description (Continued) 2.3 MODULAR SOFTWARE SUPPORT

The NS32GX32 provides special support for software modules and modular programs.

Each module in a NS32GX32 software environment consists of three components:

1. Program Code Segment.

This segment contains the module's code and constant data.

2. Static Data Segment.

Used to store variables and data that may be accessed by all procedures within the module.

3. Link Table.

This component contains two types of entries: Absolute Addresses and Procedure Descriptors.

An Absolute Address is used in the external addressing mode, in conjunction with a displacement and the current MOD Register contents to compute the effective address of an external variable belonging to another module.

The Procedure Descriptor is used in the call external procedure (CXP) instruction to compute the address of an external procedure.

Normally, the linker program specifies the locations of the three components. The Static Data and Link Table typically reside in RAM; the code component can be either in RAM or in ROM. The three components can be mapped into non-contiguous locations in memory, and each can be independently relocated. Since the Link Table contains the absolute addresses of external variables, the linker need not assign absolute memory addresses for these in the module itself; they may be assigned at load time.

To handle the transfer of control from one module to another, the NS32GX32 uses a module table in memory and two registers in the CPU. The Module Table is located within the first 64 kbytes of memory. This table contains a Module Descriptor (also called a Module Table Entry) for each module in the address space of the program. A Module Descriptor has four 32-bit entries corresponding to each component of a module:

- The Static Base entry contains the address of the beginning of the module's static data segment.
- The Link Table Base points to the beginning of the module's Link Table.
- The Program Base is the address of the beginning of the code and constant data for the module.
- A fourth entry is currently unused but reserved.

The MOD Register in the CPU contains the address of the Module Descriptor for the currently executing module.

The Static Base Register (SB) contains a copy of the Static Base entry in the Module Descriptor of the currently executing module, i.e., it points to the beginning of the current module's static data area.

This register is implemented in the CPU for efficiency purposes. By having a copy of the static base entry or chip, the CPU can avoid reading it from memory each time a data item in the static data segment is accessed.

In an NS32GX32 software environment modules need not be linked together prior to loading. As modules are loaded, a linking loader simply updates the Module Table and fills the Link Table entries with the appropriate values. No modification of a module's code is required. Thus, modules may be stored in read-only memory and may be added to a system independently of each other, without regard to their individual addressing. *Figure 2-7* shows a typical NS32GX32 run-time environment.





FIGURE 2-9. Index Byte Format

#### 2.4 INSTRUCTION SET

#### 2.4.1 General Instruction Format

Figure 2-8 shows the general format of a Series 32000 instruction. The Basic Instruction is one to three bytes long and contains the Opcode and up to two 5-bit General Addressing Mode ("Gen") fields. Following the Basic Instruction field is a set of optional extensions, which may appear depending on the instruction and the addressing modes selected.

Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose Register to use as the index, and which addressing mode calculation to perform before indexing. See Figure 2-9.

Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Disp/Imm field may contain one or two displacements, or one immediate value. The size of a Displacement field is encoded with the top bits of that field, as shown in Figure 2-10, with the remaining bits interpreted as a signed (two's complement) value. The size of an immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most significant byte first. Note that this is different from the memory representation of data (Section 2.2).

Some instructions require additional, 'implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition (Section 2.4.3).

#### 2.4.2 Addressing Modes

The CPU generally accesses an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Byte Displacement: Range -64 to +63

TL/EE/10253-6

REG. NO.



Word Displacement: Range -8192 to +8191







TL/EE/10253-7

#### FIGURE 2-10. Displacement Encodings

\*Note: The pattern "11100000" for the most significant byte of the displacement is reserved by National for future enhancements. Therefore, it should never be used by the user program. This causes the lower limit of the displacement range to be  $-(2^{29}-2^{24})$  instead of  $-2^{29}$ .

Addressing modes are designed to optimally support highlevel language accesses to variables. In nearly all cases, a variable access requires only one addressing mode, within the instruction that acts upon that variable. Extraneous data movement is therefore minimized.

Addressing Modes fall into nine basic types:

Register: The operand is available in one of the eight General Purpose Registers. In certain Slave Processor instructions, an auxiliary set of eight registers may be referenced instead.

**Register Relative:** A General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the Effective Address of the operand in memory.

Memory Space: Identical to Register Relative above, except that the register used is one of the dedicated registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.

Memory Relative: A pointer variable is found within the memory space pointed to by the SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.

Immediate: The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written.

Absolute: The address of the operand is specified by a displacement field in the instruction.

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

Top of Stack: The currently-selected Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding it into the total, yielding the final Effective Address of the operand.

Table 2-2 is a brief summary of the addressing modes. For a complete description of their actions, see the Instruction Set Reference Manual.

#### 2.4.3 Instruction Set Summary

Table 2-3 presents a brief description of the NS32GX32 instruction set. The Format column refers to the Instruction Format tables (Appendix A). The Instruction column gives the instruction as coded in assembly language, and the Description column provides a short description of the function provided by that instruction. Further details of the exact operations performed by each instruction may be found in the Instruction Set Reference Manual.

#### Notations:

i = Integer length suffix: B = Byte

D = Double Word

gen = General operand. Any addressing mode can be specified.

short = A 4-bit value encoded within the Basic Instruction (see Appendix A for encodings).

imm = Implied immediate operand. An 8-bit value appended after any addressing extensions.

disp = Displacement (addressing constant): 8, 16 or 32 bits. All three lengths legal.

reg = Any General Purpose Register: R0-R7.

areg = Any Processor Register: Address, Debug, Status, Configuration.

creg = A Custom Slave Processor Register (Implementation Dependent).

cond = Any condition code, encoded as a 4-bit field within the Basic Instruction (see Appendix A for encodings).

## TABLE 2-2. NS32GX32 Addressing Modes

|            | _        |
|------------|----------|
| 0          | <b>—</b> |
|            |          |
| 3          |          |
| - E        | 1        |
| Ň          |          |
| 11         |          |
| <b>m</b>   | 1        |
| <u> </u>   |          |
| ~          |          |
| 18         |          |
| U.         |          |
| <b>6</b> 1 |          |
|            |          |
| <b>m</b>   |          |
| 16         |          |
| <b>U</b> J |          |
|            |          |
| ~          | 1        |
| ~          | 1        |
|            | 1        |
| - L L L    | 1        |
| $\sim$     | 1        |
|            |          |
| - C        | 1        |
| <b>U</b> N | 1        |
| ŝ          | Ł        |
| 2.2        | 1        |
| ×          | 1        |
|            | 1        |
| co.        | 1 I      |
| <b>X</b>   | 1        |
| S          | 1        |
| m          | 1        |
| 1.1        | 1        |
| c D        | 1        |
| <u> </u>   | 1        |
| z          | 1        |
| _          | 1        |
| _          | 1        |
| 0          | 1        |
| ~          | 1        |
| <b>U</b> N | 1        |
| - A.       | 1        |
| 2          |          |
| -          | 1        |
| 3          |          |
| <b>U</b>   |          |
| <u> </u>   |          |
|            |          |
| <b>U</b>   |          |
| Ń.         |          |
|            |          |
| 3          |          |
| āň.        | 1        |
| <b>U</b> ) | 1        |
| -          | 1        |
| ~          | 1        |
|            |          |
|            |          |
|            |          |

| ENCODING<br>Register | MODE                      | ASSEMBLER SYNTAX   | EFFECTIVE ADDRESS                                                                                                                                               |
|----------------------|---------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00000                | Register 0                | R0, F0, L0         | None: Operand is in the                                                                                                                                         |
| 00001                | Register 1                | R1, F1, L1         | specified register.                                                                                                                                             |
| 00010                | Register 2                | R2, F2, L2         |                                                                                                                                                                 |
| 00011                | Register 3                | R3, F3, L3         |                                                                                                                                                                 |
| 00100                | Register 4                | R4, F4, L4         |                                                                                                                                                                 |
| 00101                | Register 5                | R5, F5, L5         |                                                                                                                                                                 |
| 00110                | Register 6                | R6, F6, L6         |                                                                                                                                                                 |
| 00111                | Register 7                | R7, F7, L7         |                                                                                                                                                                 |
| Register Relative    |                           |                    |                                                                                                                                                                 |
| 01000                | Register 0 relative       | disp(R0)           | Disp + Register.                                                                                                                                                |
| 01001                | Register 1 relative       | disp(R1)           |                                                                                                                                                                 |
| 01010                | Register 2 relative       | disp(R2)           |                                                                                                                                                                 |
| 01011                | Register 3 relative       | disp(R3)           |                                                                                                                                                                 |
| 01100                | Register 4 relative       | disp(R4)           |                                                                                                                                                                 |
| 01101                | Register 5 relative       | disp(R5)           |                                                                                                                                                                 |
| 01110                | Register 6 relative       | disp(R6)           |                                                                                                                                                                 |
| 01111                | Register 7 relative       | disp(R7)           |                                                                                                                                                                 |
| Memory Relative      |                           |                    |                                                                                                                                                                 |
| 10000                | Frame memory relative     | disp2(disp1(FP))   | Disp2 + Pointer; Pointer found at                                                                                                                               |
| 10001                | Stack memory relative     | disp2(disp1(SP))   | address Disp1 + Register. "SP" is either                                                                                                                        |
| 10010                | Static memory relative    | disp2(disp1(SB))   | SP0 or SP1, as selected in PSR.                                                                                                                                 |
| Reserved             | -                         | "                  |                                                                                                                                                                 |
| 10011                | (Reserved for Future Use) |                    |                                                                                                                                                                 |
| Immediate            |                           |                    |                                                                                                                                                                 |
| 10100                | Immediate                 | value              | None. Operand is input from<br>instruction queue.                                                                                                               |
| Absolute             |                           |                    |                                                                                                                                                                 |
| 10101                | Absolute                  | @disp              | Disp.                                                                                                                                                           |
| External             |                           |                    | •                                                                                                                                                               |
| 10110                | External                  | EXT(disp1) + disp2 | Disp2 + Pointer; Pointer is found at Link Table Entry number Disp1.                                                                                             |
| Top of Stack         |                           |                    |                                                                                                                                                                 |
| 10111                | Top of stack              | TOS                | Top of current stack, using either<br>User or Interrupt Stack Pointer,<br>as selected in PSR. Automatic<br>Push/Pop included.                                   |
| Memory Space         |                           |                    |                                                                                                                                                                 |
| 11000                | Frame memory              | disp(FP)           | Disp + Register; "SP" is either                                                                                                                                 |
| 11001                | Stack memory              | disp(SP)           | SP0 or SP1, as selected in PSR.                                                                                                                                 |
| 11010                | Static memory             | disp(SB)           |                                                                                                                                                                 |
| 11011                | Program memory            | *+disp             |                                                                                                                                                                 |
| Scaled Index         |                           |                    |                                                                                                                                                                 |
| 11100                | Index, bytes              | mode[Rn:B]         | EA (mode) + Rn.                                                                                                                                                 |
| 11101                | Index, words              | mode[Rn:W]         | EA (mode) + 2 $	imes$ Rn.                                                                                                                                       |
| 11110                | Index, double words       | mode[Rn:D]         | EA (mode) + 4 $	imes$ Rn.                                                                                                                                       |
| 11111                | Index, quad words         | mode[Rn:Q]         | EA (mode) $+ 8 \times \text{Rn.}$<br>"Mode' and 'n' are contained<br>within the Index Byte.<br>EA (mode) denotes the effective<br>address generated using mode. |
|                      |                           |                    |                                                                                                                                                                 |

## TABLE 2-3. NS32GX32 Instruction Set Summary

|   | MOVES   |              |               |                                                             |
|---|---------|--------------|---------------|-------------------------------------------------------------|
|   | Format  | Operation    | Operands      | Description                                                 |
|   | 4       | MOVi         | gen,gen       | Move a value.                                               |
|   | 2       | MOVQi        | short,gen     | Extend and move a signed 4-bit constant.                    |
|   | 7       | MOVMi        | gen,gen,disp  | Move Multiple: disp bytes (1 to 16).                        |
| 1 | 7       | MOVZBW       | gen,gen       | Move with zero extension.                                   |
| ł | 7       | MOVZID       | gen,gen       | Move with zero extension.                                   |
|   | 7       | MOVXBW       | gen,gen       | Move with sign extension.                                   |
|   | 7       | MOVXID       | gen,gen       | Move with sign extension.                                   |
|   | 4       | ADDR         | gen,gen       | Move Effective Address.                                     |
| l | INTEGER | ARITHMETIC   |               |                                                             |
| Ĺ | Format  | Operation    | Operands      | Description                                                 |
| ł | 4       | ADDI         | gen,gen       | Add.                                                        |
|   | 2       | ADDQi        | short,gen     | Add signed 4-bit constant.                                  |
|   | 4       | ADDCi        | gen,gen       | Add with carry.                                             |
|   | 4       | SUBi         | gen,gen       | Subtract.                                                   |
|   | 4       | SUBCi        | gen,gen       | Subtract with carry (borrow).                               |
|   | 6       | NEGi         | gen,gen       | Negate (2's complement).                                    |
| ł | 6       | ABSi         | gen,gen       | Take absolute value.                                        |
| 1 | 7       | MULi         | gen,gen       | Multiply.                                                   |
| l | 7       | QUOi         | gen,gen       | Divide, rounding toward zero.                               |
| L | 7       | REMi         | gen,gen       | Remainder from QUO.                                         |
|   | 7       | DIVi         | gen,gen       | Divide, rounding down.                                      |
| Ĺ | 7       | MODi         | gen,gen       | Remainder from DIV (Modulus).                               |
|   | 7       | MEli         | gen,gen       | Multiply to Extended Integer.                               |
| ł | 7       | DEli         | gen,gen       | Divide Extended Integer.                                    |
|   | PACKED  | DECIMAL (BCI | D) ARITHMETIC |                                                             |
| L | Format  | Operation    | Operands      | Description                                                 |
| L | 6       | ADDPi        | gen,gen       | Add Packed.                                                 |
| L | 6       | SUBPi        | gen,gen       | Subtract Packed.                                            |
| I | INTEGER | COMPARISON   | 8             |                                                             |
|   | Format  | Operation    | Operands      | Description                                                 |
| ł | 4       | CMPi         | gen,gen       | Compare.                                                    |
| ł | 2       | CMPQi        | short,gen     | Compare to signed 4-bit constant.                           |
|   | 7       | CMPMi        | gen,gen,disp  | Compare Multiple: disp bytes (1 to 16).                     |
|   | LOGICAL | AND BOOLEA   | N             |                                                             |
| I | Format  | Operation    | Operands      | Description                                                 |
| ł | 4       | ANDi         | gen,gen       | Logical AND.                                                |
|   | 4       | ORi          | gen,gen       | Logical OR.                                                 |
| ł | 4       | BICi         | gen,gen       | Clear selected bits.                                        |
| L | 4       | XORi         | gen,gen       | Logical Exclusive OR.                                       |
| l | 6       | COMi         | gen,gen       | Complement all bits.                                        |
| 1 | 6       | NOTI         | gen,gen       | Boolean complement: LSB only.                               |
| L | 2       | Scondi       | gen           | Save condition code (cond) as a Boolean variable of size i. |
| ł | SHIFTS  |              |               |                                                             |
|   | Format  | Operation    | Operands      | Description                                                 |
|   | 6       | LSHi         | gen,gen       | Logical Shift, left or right.                               |
| I | 6       | ASHi         | gen,gen       | Arithmetic Shift, left or right.                            |
|   | 6       | ROTi         | gen,gen       | Rotate, left or right.                                      |

#### TABLE 2-3. NS32GX32 Instruction Set Summary (Continued)

| BITS   |           |          |                                  |
|--------|-----------|----------|----------------------------------|
| Format | Operation | Operands | Description                      |
| 4      | TBITI     | gen,gen  | Test bit.                        |
| 6      | SBITI     | gen,gen  | Test and set bit.                |
| 6      | SBITII    | gen,gen  | Test and set bit, interlocked.   |
| 6      | CBITI     | gen,gen  | Test and clear bit.              |
| 6      | CBITII    | gen,gen  | Test and clear bit, interlocked. |
| 6      | IBITi     | gen,gen  | Test and invert bit.             |
| 8      | FFSi      | gen,gen  | Find first set bit.              |

#### **BIT FIELDS**

Bit fields are values in memory that are not aligned to byte boundaries. Examples are PACKED arrays and records used in Pascal. "Extract" instructions read and align a bit field. "Insert" instructions write a bit field from an aligned source.

| Format | Operation | Operands         | Description                         |
|--------|-----------|------------------|-------------------------------------|
| 8      | EXTi      | reg,gen,gen,disp | Extract bit field (array oriented). |
| 8      | INSi      | reg,gen,gen,disp | Insert bit field (array oriented).  |
| 7      | EXTSi     | gen,gen,imm,imm  | Extract bit field (short form).     |
| 7      | INSSi     | gen,gen,imm,imm  | Insert bit field (short form).      |
| 8      | CVTP      | reg,gen,gen      | Convert to Bit Field Pointer.       |

#### ARRAYS

| Format | Operation | Operands    |
|--------|-----------|-------------|
| 8      | CHECKi    | reg,gen,gen |
| 8      | INDEXi    | reg,gen,gen |

Description Index bounds check. Recursive indexing step for multiple-dimensional arrays.

matches R4.

does not match R4. All string instructions end when R0 decrements to zero.

rather than incrementing.

End instruction if String 1 entry

End instruction if String 1 entry

Decrement string pointers after each step

Options on all string instructions are:

Skip, translating bytes for Until/While.

B (Backward):

U (Until match):

W (While match):

Move String 1 to String 2. Move string, translating bytes. Compare String 1 to String 2. Compare translating, String 1 bytes. Skip over String 1 entries.

Description

#### STRINGS

String instructions assign specific functions to the General Purpose Registers:

- R4 Comparison Value
- R3 Translation Table Pointer
- R2 String 2 Pointer
- R1 String 1 Pointer
- R0 Limit Count

| Format | Operation | Operands |  |
|--------|-----------|----------|--|
| 5      | MOVSi     | options  |  |
|        | MOVST     | options  |  |
| 5      | CMPSi     | options  |  |
|        | CMPST     | options  |  |
| 5      | SKPSi     | options  |  |
|        | SKPST     | options  |  |

| TABLE 2-3. NS32GX32 Instruction Set Summary (Continued) |              |                 |                                                             |  |
|---------------------------------------------------------|--------------|-----------------|-------------------------------------------------------------|--|
| JUMPS A                                                 | ND LINKAGE   |                 | ••••                                                        |  |
| Format                                                  | Operation    | Operands        | Description                                                 |  |
| 3                                                       | JUMP         | gen             | Jump.                                                       |  |
| 0                                                       | BR           | disp            | Branch (PC Relative).                                       |  |
| 0                                                       | Bcond        | disp            | Conditional branch.                                         |  |
| 3                                                       | CASEI        | gen             | Multiway branch.                                            |  |
| 2                                                       | ACBI         | short,gen,disp  | Add 4-bit constant and branch if non-zero.                  |  |
| 3                                                       | JSR          | gen             | Jump to subroutine.                                         |  |
| 1                                                       | BSR          | disp            | Branch to subroutine.                                       |  |
| 1                                                       | CXP          | disp            | Call external procedure.                                    |  |
| 3                                                       | CXPD         | gen             | Call external procedure using descriptor.                   |  |
| 1                                                       | SVC          |                 | Supervisor Call.                                            |  |
| 1                                                       | FLAG         |                 | Flag Trap.                                                  |  |
| 1                                                       | BPT          |                 | Breakpoint Trap.                                            |  |
| 1                                                       | ENTER        | [reg list],disp | Save registers and allocate stack frame (Enter Procedure).  |  |
| 1                                                       | EXIT         | [reg list]      | Restore registers and reclaim stack frame (Exit Procedure). |  |
| 1                                                       | RET          | disp            | Return from subroutine.                                     |  |
| 1                                                       | RXP          | disp            | Return from external procedure call.                        |  |
| 1                                                       | RETT         | disp            | Return from trap. (Privileged)                              |  |
| 1                                                       | RETI         | •               | Return from interrupt. (Privileged)                         |  |
| CPU REG                                                 | ISTER MANIPI |                 |                                                             |  |
| Format                                                  | Operation    | Operands        | Description                                                 |  |
| 1                                                       | SAVE         | [reg list]      | Save General Purnose Registers                              |  |
| 1                                                       | BESTORE      | [reg list]      | Bestore General Purpose Begisters                           |  |
| 2                                                       | IPRi         | area aen        | Load Processor Begister (Privileged if PSB INTBASE LISP CEG |  |
| -                                                       | 2110         | 4109,9011       | or Debug Begisters)                                         |  |
| 2                                                       | SPRI         | area aen        | Store Processor Begister (Privileged if PSB_INTBASE_USP_CEG |  |
| -                                                       | 0111         | 2109,901        | or Debug Registers)                                         |  |
| 3                                                       | AD.ISPi      | den             | Adjust Stack Pointer                                        |  |
| 3                                                       | BISPSBI      | gen             | Set selected bits in PSR (Privileged if not Byte length)    |  |
| 3                                                       | BICESBI      | gen             | Clear selected bits in PSR. (Privileged if not Byte length) |  |
| 5                                                       | SETCEG       | [ontion list]   | Set Configuration Begister (Privileged)                     |  |
|                                                         |              | [option list]   | det configuration register. (i hvilegod)                    |  |
| FLOATIN                                                 |              | 0               | Bar estadar                                                 |  |
| Format                                                  | Operation    | Operands        | Description                                                 |  |
| 11                                                      | MOVE         | gen,gen         | Move a Floating Point value.                                |  |
| 9                                                       | MOVLF        | gen,gen         | Move and shorten a Long value to Standard.                  |  |
| 9                                                       | MOVEL        | gen,gen         | Move and lengthen a Standard value to Long.                 |  |
| 9                                                       | MOVIT        | gen,gen         | Convert any integer to Standard or Long Floating.           |  |
| 9                                                       | ROUNDI       | gen,gen         | Convert to integer by rounding.                             |  |
| 9                                                       | THUNCH       | gen,gen         | Convert to integer by truncating, toward zero.              |  |
| 9                                                       | FLOORI       | gen,gen         | Convert to largest integer less than or equal to value.     |  |
| 11                                                      | AUDI         | gen,gen         | Add.                                                        |  |
| 11                                                      | SUBI         | gen,gen         | Subtract.                                                   |  |
| 11                                                      | MULT         | gen,gen         | Multiply.                                                   |  |
| 11                                                      | DIVI         | gen,gen         |                                                             |  |
| 11                                                      | CMPf         | gen,gen         | Compare.                                                    |  |
| 11                                                      | NEGI         | gen,gen         | Negate.                                                     |  |
| 11                                                      | ABST         | gen,gen         | l ake absolute value.                                       |  |
| 12                                                      |              | gen,gen         | Polynomial Step.                                            |  |
| 12                                                      |              | gen,gen         | Dot Product.                                                |  |
| 12                                                      | SCALB        | gen,gen         | Binary Scale.                                               |  |
| 12                                                      | LOGBI        | gen,gen         | Binary Log.                                                 |  |
| 9                                                       | LESH         | gen             | LOAD FSH.                                                   |  |
| я                                                       | 5154         | gen             | 51018 FSM.                                                  |  |
|                                                         |              |                 |                                                             |  |
# 2.0 Architectural Description (Continued)

## TABLE 2-3. NS32GX32 Instruction Set Summary (Continued)

| 0            |
|--------------|
| ŝ            |
| . D.         |
| $\mathbf{N}$ |
| 3            |
| ÷            |
| 2            |
| CO           |
| N            |
| ŝ            |
| ìń           |
| ~            |
| Z            |
| 1            |
| S            |
| SI.          |
| 10           |
| $\sim$       |
| 3            |
| Ŷ            |
| 2            |
| C            |
| 2            |
| ŝ            |
| ìń           |
| ~            |
| ~            |
| >            |
| 0            |
| N            |
|              |
| SN           |
| ຕ            |
| ×            |
| 28           |
| <u> </u>     |
| 2            |
| ĉ            |
| ۵,           |
| ~            |
| ~            |
|              |

| MISCELLA | NEOUS     |             |                                                     |
|----------|-----------|-------------|-----------------------------------------------------|
| Format   | Operation | Operands    | Description                                         |
| 1        | NOP       |             | No Operation.                                       |
| 1        | WAIT      |             | Wait for interrupt.                                 |
| 1        | DIA       |             | Diagnose. Single-byte "Branch to Self" for hardware |
|          |           |             | breakpointing. Not for use in programming.          |
| 14       | CINV      | options,gen | Cache Invalidate. (Privileged)                      |
| 8        | MOVSUi    | gen,gen     | Move a value from Supervisor                        |
|          |           |             | Space to User Space. (Privileged)                   |
| 8        | MOVUSi    | gen,gen     | Move a value from User Space                        |
|          |           |             | to Supervisor Space. (Privileged)                   |
| CUSTOM S | LAVE      |             |                                                     |
| Format   | Operation | Operands    | Description                                         |
| 15.5     | CCAL0c    | gen,gen     | Custom Calculate.                                   |
| 15.5     | CCAL1c    | gen,gen     |                                                     |
| 15.5     | CCAL2c    | gen,gen     |                                                     |
| 15.5     | CCAL3c    | gen,gen     |                                                     |
| 15.5     | CMOV0c    | gen,gen     | Custom Move.                                        |
| 15.5     | CMOV1c    | gen,gen     |                                                     |
| 15.5     | CMOV2c    | gen,gen     |                                                     |
| 15.5     | CMOV3c    | gen,gen     |                                                     |
| 15.5     | CCMP0c    | gen,gen     | Custom Compare.                                     |
| 15.5     | CCMP1c    | gen,gen     |                                                     |
| 15.1     | CCV0ci    | gen,gen     | Custom Convert.                                     |
| 15.1     | CCV1ci    | gen,gen     |                                                     |
| 15.1     | CCV2ci    | gen,gen     |                                                     |
| 15.1     | CCV3ic    | gen,gen     |                                                     |
| 15.1     | CCV4DQ    | gen,gen     |                                                     |
| 15.1     | CCV5QD    | gen,gen     |                                                     |
| 15.1     | LCSR      | gen         | Load Custom Status Register.                        |
| 15.1     | SCSR      | gen         | Store Custom Status Register.                       |
| 15.0     | LCR       | creg,gen    | Load Custom Register. (Privileged)                  |
| 15.0     | SCR       | creg,gen    | Store Custom Register. (Privileged)                 |

# 3.0 Functional Description

This chapter provides details on the functional characteristics of the NS32GX32 microprocessor.

The chapter is divided into five main sections:

Instruction Execution, Exception Processing, Debugging, On-Chip Caches and System Interface.

#### 3.1 INSTRUCTION EXECUTION

To execute an instruction, the NS32GX32 performs the following operations:

- · Fetch the instruction
- Read source operands, if any (1)
- · Calculate results
- · Write result operands, if any
- · Modify flags, if necessary
- · Update the program counter

Under most circumstances, the CPU can be conceived to execute instructions by completing the operations above in strict sequence for one instruction and then beginning the sequence of operations for the next instruction. However, due to the internal instruction pipelining, as well as the occurrence of exceptions, the sequence of operations performed during the execution of an instruction may be altered. Furthermore, exceptions also break the sequentiality of the instructions executed by the CPU.

Details on the effects of the internal pipelining, as well as the occurrence of exceptions on the instruction execution, are provided in the following sections.

Note: 1 In this and following sections, memory locations read by the CPU to calculate effective addresses for Memory-Relative and External addressing modes are considered like source operands, even if the effective address is being calculated for an operand with access class of write.

#### 3.1.1 Operating States

The CPU has five operating states regarding the execution of instructions and the processing of exceptions: Reset, Executing Instructions, Processing An Exception, Waiting-For-An-Interrupt, and Halted. The various states and transitions between them are shown in Figure 3-1.

Whenever the RST signal is asserted, the CPU enters the reset state. The CPU remains in the reset state until the RST signal is driven inactive, at which time it enters the Executing-Instructions state. In the Reset state the contents of certain registers are initialized. Refer to Section 3.5.3 for details.

In the Executing-Instructions state, the CPU executes instructions. It will exit this state when an exception is recognized or a WAIT instruction is encountered. At which time it enters the Processing-An-Exception state or the Waiting-For-An-Interrupt state respectively.

While in the Processing-An-Exception state, the CPU saves the PC, PSR and MOD register contents on the stack and reads the new PC and module linkage information to begin execution of the exception service procedure (see note).

Following the completion of all data references required to process an exception, the CPU enters the Executing-Instructions state.

In the Waiting-For-An-Interrupt state, the CPU is idle. A special status identifying this state is presented on the system interface (Section 3.5). When an interrupt or a debug condi-



FIGURE 3-1. Operating States

tion is detected, the CPU enters the Processing-An-Exception state.

The CPU enters the Halted state when a bus error is detected while the CPU is processing an exception, thereby preventing the transfer of control to an appropriate exception service procedure. The CPU remains in the Halted state until reset occurs. A special status identifying this state is presented on the system interface.

Note: When the Direct-Exception mode is enabled, the CPU does not save the MOD Register contents nor does it read the module linkage information for the exception service procedure. Refer to Section 3.2 for details.

#### 3.1.2 Instruction Endings

The NS32GX32 checks for exceptions at various points while executing instructions. Certain exceptions, like interrupts, are in most cases recognized between instructions. Other exceptions, like Divide-By-Zero Trap, are recognized during execution of an instruction. When an exception is recognized during execution of an instruction, the instruction ends in one of four possible ways: completed, suspended, terminated, or partially completed. Each type of exception causes a particular ending, as specified in Section 3.2.

#### 3.1.2.1 Completed Instructions

When an exception is recognized after an instruction is completed, the CPU has performed all of the operations for that instruction and for all other instructions executed since the last exception occurred. Result operands have been written, flags have been modified, and the PC saved on the Interrupt Stack contains the address of the next instruction to execute. The exception service procedure can, at its conclusion, execute the RETT instruction (or the RETI instruction for vectored interrupts), and the CPU will begin executing the instruction following the completed instruction.

### 3.0 Functional Description (Continued) 3.1.2.2 Suspended Instructions

An instruction is suspended when one of several trap conditions or a restartable bus error is detected during execution of the instruction. A suspended instruction has not been completed, but all other instructions executed since the last exception occurred have been completed. Result operands and flags due to be affected by the instruction may have been modified, but only modifications that allow the instruction to be executed again and completed can occur. For certain exceptions (Trap (UND), Trap (ILL), and bus errors) the CPU clears the P-flag in the PSR before saving the copy that is pushed on the Interrupt Stack. The PC saved on the Interrupt Stack contains the address of the suspended instruction.

For example, the RESTORE instruction pops up to 8 general-purpose registers from the stack. If an invalid page table entry is detected on one of the references to the stack, then the instruction is suspended. The general-purpose registers due to be loaded by the instruction may have been modified, but the stack pointer still holds the same value that it did when the instruction began.

To complete a suspended instruction, the exception service procedure takes either of two actions:

- 1. The service procedure can simulate the suspended instruction's execution. After calculating and writing the instruction's results, the flags in the PSR copy saved on the Interrupt Stack should be modified, and the PC saved on the Interrupt Stack should be updated to point to the next instruction to execute. The service procedure can then execute the RETT instruction, and the CPU begins executing the instruction following the suspended instruction. This is the action taken when floating-point instructions are simulated by software in systems without a hardware floating-point unit.
- 2. The suspended instruction can be executed again after the service procedure has eliminated the trap condition that caused the instruction to be suspended. The service procedure should execute the RETT instruction at its conclusion; then the CPU begins executing the suspended instruction again. This is the action taken by a debugger when it encounters a BPT instruction that was temporarily placed in another instruction's location in order to set a breakpoint.
- Note 1: Although the NS32GX32 allows a suspended instruction to be executed again and completed, the CPU may have read a source operand for the instruction from a memory-mapped peripheral port before the exception was recognized. In such a case, the characteristics of the peripheral device may prevent correct reexecution of the instruction.
- Note 2: It may be necessary for the exception service procedure to alter the P-flag in the PSR copy saved on the Interrupt Stack: If the exception service procedure simulates the suspended instruction and the Pflag was cleared by the CPU before saving the PSR copy, then the saved T-flag must be copied to the saved P-flag (like the floatingpoint instruction simulation described above). Or if the exception service procedure executes the suspended instruction again and the P-flag was not cleared by the CPU before saving the PSR copy, then the saved P-flag must be cleared (like the breakpoint trap described above). Otherwise, no alteration to the saved P-flag is necressary.

#### **3.1.2.3 Terminated Instructions**

An instruction being executed is terminated when reset or a nonrestartable bus error occurs. Any result operands and flags due to be affected by the instruction are undefined, as is the contents of the PC. The result operands of other instructions executed since the last serializing operation may not have been written to memory. A terminated instruction cannot be completed.

#### 3.1.2.4 Partially Completed Instructions

When a restartable bus error, interrupt, or debug condition is recognized during execution of a string instruction, the instruction is said to be partially completed. A partially completed instruction has not completed, but all other instructions executed since the last exception occurred have been completed. Result operands and flags due to be affected by the instruction may have been modified, but the values stored in the string pointers and other general-purpose reglaters used during the instruction's execution allow the instruction to be executed again and completed.

The CPU clears the P-flag in the PSR before saving the copy that is pushed on the Interrupt Stack. The PC saved on the Interrupt Stack contains the address of the partially completed instruction. The exception service procedure can, at its conclusion, simply execute the RETT instruction (or the RETI instruction for vectored interrupts), and the CPU will resume executing the partially completed instruction.

#### **3.1.3 Instruction Pipeline**

The NS32GX32 executes instructions in a heavily pipelined fashion. This allows a significant performance enhancement since the operations of several instructions are performed simultaneously rather than in a strictly sequential manner.

The CPU provides a four-stage internal instruction pipeline. As shown in *Figure 3-2*, a write buffer, that can hold up to two operands, is also provided to allow write operations to be performed off-line.



TL/EE/10253-9

#### FIGURE 3-2. NS32GX32 Internal Instruction Pipeline

Due to the pipelining, operations like fetching one instruction, reading the source operands of a second instruction, calculating the results of a third instruction and storing the results of a fourth instruction, can all occur in parallel.

The order of memory references performed by the CPU may also differ from that related to a strictly sequential instruction execution. In fact, when an instruction is being executed, some of the source operands may be read from memory before the instruction is completely fetched. For example, the CPU may read the first source operand for an instruction before it has fetched a displacement used in calculating the address of the second source operand. The CPU, however, always completes fetching an instruction and reading its source operands before writing its results. When more than one source operand must be read from memory to execute an instruction, the operands may be read in any order. Similarly, when more than one result operand is written to memory to execute an instruction, the operands may be written in any order.

An instruction is fetched only after all previous instructions have been completely fetched. However, the CPU may begin fetching an instruction before all of the source operands have been read and results written for previous instructions.

The source operands for an instruction are read only after all previous instructions have been fetched and their source operands read. A source operand for an instruction may be read before all results of previous instructions have been written, except when the source operand's value depends on a result not yet written. The CPU compares the address and length of a source operand with those of any results not yet written, and delays reading the source operand until after writing all results on which the source operand depends. Also, the CPU ensures that the interlocked read and write references to execute an SBITI or CBITIi instruction occur after writing all results of previous instructions and before reading any source operands for subsequent instructions.

The result operands for an instruction are written after all results of previous instructions have been written.

The description above is summarized in *Figure 3-3*, which shows the precedence of memory references for two consecutive instructions.



#### FIGURE 3-3. Memory References for Consecutive Instructions (An arrow from one reference to another indicates that the first reference always precedes the second.)

Another consequence of overlapping the operations for several instructions, is that the CPU may fetch an instruction and read its source operands, even though the instruction is not executed (e.g., due to the occurrence of an exception). Special care is needed in the handling of memory-mapped I/O devices. The CPU provides special mechanisms to ensure that the references to these devices are always performed in the order implied by the program. Refer to Section 3.1.3.2 for details. It is also to be noted that the CPU does not check for dependencies between the fetching of an instruction and the writing of previous instructions' results. Therefore, special care is required when executing self-modifying code.

#### 3.1.3.1 Branch Prediction

One problem inherent to all pipelined machines is what is called "Pipeline Breakage".

This occurs every time the sequentiality of the instructions is broken, due to the execution of certain instructions or the occurrence of exceptions.

The result of a pipeline breakage is a performance degradation, due to the fact that a certain portion of the pipeline must be flushed and new data must be brought in.

The NS32GX32 provides a special mechanism, called branch prediction, that helps minimize this performance penalty.

When a conditional branch instruction is decoded in the early stages of the pipeline, a prediction on the execution of the instruction is performed.

More precisely, the prediction mechanism predicts backward branches as taken and forward branches as not taken, except for the branch instructions BLE and BNE that are always predicted as taken.

Thus, the resulting probability of correct prediction is fairly high, especially for branch instructions placed at the end of loops.

The sequence of operations performed by the loader and execution units in the CPU is given below:

- Loader detects branches and calculates destination addresses
- Loader uses branch opcode and direction to select between sequential and non-sequential streams
- · Loader saves address for alternate stream
- · Execution unit resolves branch decision

Due to the branch predicition, some special care is required when writing self-modifying code. Refer to the appropriate section in Appendix B for more information on this subject.

#### 3.1.3.2 Memory-Mapped I/O

The characteristics of certain peripheral devices and the overlapping of instruction execution in the pipeline of the NS32GX32 require that special handling be applied to memory-mapped I/O references. I/O references differ from memory references in two significant ways, imposing the following requirements:

1. Reading from a peripheral port can alter the value read on the next reference to the same port or another port in the same device. (A characteristic called here "destructive-reading".) Serial communication controllers and FIFO buffers commonly operate in this manner. As explained in "Instruction Pipeline" above, the NS32GX32 can read the source operands for one instruction while the previous instruction is executing. Because the previous instruction may cause a trap, an interrupt may be recognized, or the flow of control may be otherwise altered, it is a requirement that destructive-reading of source operands before the execution of an instruction be avoided.

2. Writing to a peripheral port can alter the value read from another port of the same device. (A characteristic called here "side-effects of writing"). For example, before reading the counter's value from the NS32202 Interrupt Control Unit it is first necessary to freeze the value by writing to another control register.

However, as mentioned above, the NS32GX32 can read the source operands for one instruction before writing the results of previous instructions unless the addresses indicate a dependency between the read and write references. Consequently, it is a requirement that read and write references to peripheral that exhibit side-effects of writing must occur in the order dictated by the instructions.

The NS32GX32 supports 2 methods for handling memorymapped I/O. The first method is more general; it satisfies both requirements listed above and places no restriction on the location of memory-mapped peripheral devices. The second method satisfies only the requirement for side effects of writing, and it restricts the location of memorymapped I/O devices, but it is more efficient for devices that do not have destructive-read ports.

The first method for handling memory-mapped I/O uses two signals: IOINH and IODEC. When the NS32GX32 generates a read bus cycle, it asserts the output signal IOINH if either of the I/O requirements listed above is not satisfied. That is, IOINH is asserted during a read bus cycle when (1) the read reference is for an instruction that may not be executed or (2) the read reference occurs while a write reference is pending for a previous instruction. When the read reference is to a peripheral device that implements ports with destructive-reading or side-effects of writing, the input signal IODEC must be asserted; in addition, the device must not be selected if IOINH is active. When the CPU detects that the IODEC input signal is active while the IOINH output signal is also active, it discards the data read during the bus cycle and serializes instruction execution. See the next section for details on serializing operations. The CPU then generates the read bus cycle again, this time satisfying the reguirements for I/O and driving IOINH inactive.

The second method for handling memory-mapped I/O uses a dedicated region of memory. The NS32GX32 treats all references to the memory range from address FF000000 to address FFFFFFF inclusive in a special manner.

While a write to a location in this range is pending, reads from locations in the same range are delayed. However, reads from locations with addresses lower than FF000000 may occur. Similarly, reads from locations in the above range may occur while writes to locations outside of the range are pending.

It is to be noted that the CPU may assert IOINH even when the reference is within the dedicated region. Refer to Section 3.5.8 for more information on the handling of I/O devices.

#### 3.1.3.3 Serializing Operations

After executing certain instructions or processing an exception, the CPU serializes instruction execution. Serializing instruction execution means that the CPU completes writing all previous instructions' results to memory, then begins fetching and executing the next instruction.

For example, when a new value is loaded into the PSR by executing an LPRW instruction, the pipeline is flushed and a serializing operation takes place. This is necessary since the privilege level might have changed and the instructions following the LPRW instruction must be fetched again with the new privilege level.

The CPU serializes instruction execution after executing one of the following instructions: BICPSRW, BISPSRW, BPT, CINV, DIA, FLAG (trap taken), LPR (CFG, INTBASE, PSR, UPSR, DCR, BPC, DSR, and CAR only), RETT, RETI, and SVC. *Figure 3-4* shows the memory references after serialization.

- Note 1: LPRB UPSR can be executed in User Mode to serialize instruction execution.
- Note 2: After an instruction that writes a result to memory is executed, the updating of the result's memory location may be delayed until the next serializing operation.
- Note 3: When reset or a nonrestartable bus error exception occurs, the CPU discards any results that have not yet been written to memory.



FIGURE 3-4. Memory References after Serialization

#### 3.1.4 Slave Processor Instructions

The NS32GX32 recognizes two groups of instructions being executable by external slave processors:

- Floating Point Instructions
- Custom Slave Instructions

Each Slave Instruction Set is enabled by a bit in the Configuration Register (Section 2.1.4). Any Slave Instruction which does not have its corresponding Configuration Register bit set will trap as undefined, without any Slave Processor communication attempted by the CPU. This allows software simulation of a non-existent Slave Processor.

#### 3.1.4.1 Slave Instruction Protocol

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID Byte followed by an Operation Word. The ID Byte has three functions:

- 1) It identifies the instruction as being a Slave Processor instruction.
- 2) It specifies which Slave Processor will execute it.
- 3) It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in *Figure 3-5*. While applying Status code 11111 (Broadcast ID Section 3.5.4.1), the CPU transfers the ID Byte on bits D24-D31, the operation







word on bits D8-D23 in a swapped order of bytes and a non-used byte XXXXXXX (X = don't care) on bits D0-D7 (*Figure 3-6*).

All slave processors observe the bus cycle and inspect the identification code. The slave selected by the identification code continues with the protocol; other slaves wait for the next slave instruction to be broadcast.

After transferring the slave instruction, the CPU sends to the slave any source operands that are located in memory or the General-Purpose registers. The CPU then waits for the slave to assert SDN or FSSR. While the CPU is waiting, it can perform bus cycles to fetch instructions and read source operands for instructions that follow the slave instruction being executed. If there are no bus cycles to perform, the CPU is idle with a special Status indicating that it is waiting for a slave processor. After the slave asserts SDN or FSSR, the CPU follows one of the two sequences described below.

If the slave asserts SDN, then the CPU checks whether the instruction stores any results to memory or the General-Purpose registers. The CPU reads any such results from the slave by means of 1 or 2 bus cycles and updates the destination.

If the slave asserts FSSR, then the NS32GX32 reads a 32bit status word from the slave. The CPU checks bit 0 in the slave's status word to determine whether to update the PSR flags or to process an exception. *Figure 3-7* shows the format of the slave's status word.

If the Q bit in the status word is 0, the CPU updates the N, Z and L flags in the PSR.

If the Q bit in the status word is set to 1, the CPU processes either a Trap (UND) if TS is 1 or a Trap (SLAVE) if TS is 0.

- Note 1: Only the floating-point and custom compare instructions are allowed to return a value of 0 for the Q bit when the FSSR signal is activated. All other instructions must always set the Q bit to 1 (to signal a Trap), when activating FSSR.
- Note 2: While executing CINV instruction, the CPU displays the operation code and source operand using slave processor write bus cycles, as described in the protocol above. Nevertheless, the CPU does not wait for SDN or FSSR to be asserted while executing these instructions. This information can be used to monitor the contents of the on-chip Instruction Cache, and Data Cache.
- Note 3: The slave processor must be ready to accept new slave instruction at any time, even while the slave is executing another instruction or waiting for the CPU to read results.

### 3.0 Functional Description (Continued) 3.1.4.2 Floating Point Instructions

Table 3-1 gives the protocols followed for each Floating Point instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Appendix A.

The Operand class columns give the Access Class for each general operand, defining how the addressing modes are interpreted (see Instruction Set Reference Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating Point Unit by the CPU. "D" indicates a 32-bit Double Word. "i" indicates that the instruction specifies an integer size for the operand (B = Byte, W = Word, D = Double Word). "f" indicates that the instruction specifies a Floating Point size for the operand (F = 32-bit Standard Floating, L = 64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR-Bits-Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word *(Figure 3-7).* 

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified. This is because the Floating Point Registers are physically on the Floating Point Unit and are therefore available without CPU assistance.

### 3.1.4.3 Custom Slave Instructions

Provided in the NS32GX32 is the capability of communicating with a user-defined, "Custom" Slave Processor. The instruction set provided for a Custom Slave Processor defines the instruction formats, the operand classes and the communication protocol. Left to the user are the interpretations of the Op Code fields, the programming model of the Custom Slave and the actual types of data transferred. The protocol specifies only the size of an operand, not its data type. Table 3-2 lists the relevant information for the Custom Slave instruction set. The designation "c" is used to represent an operand which can be a 32-bit ("D") or 64-bit ("C") quantity in any format; the size is determined by the suffix on the mnemonic. Similarly, an "i" indicates an integer size (Byte, Word, Double Word) selected by the corresponding mnemonic suffix.

Any operand indicated as being of type "c" will not cause a transfer if the register addressing mode is specified. It is assumed in this case that the slave processor is already holding the operand internally.

For the instruction encodings, see Appendix A.

#### **3.2 EXCEPTION PROCESSING**

Exceptions are special events that alter the sequence of instruction execution. The CPU recognizes three basic types of exceptions: interrupts, traps and bus errors.

An interrupt occurs in response to an event signalled by activating the  $\overline{\text{NMI}}$  or  $\overline{\text{INT}}$  input signals. Interrupts are typically requested by peripheral devices that require the CPU's attention.

Traps occur as a result either of exceptional conditions (e.g., attempted division by zero) or of specific instructions whose purpose is to cause a trap to occur (e.g., supervisor call instruction).

A bus error exception occurs when the BER signal is activated during an instruction fetch or data transfer required by the CPU to execute an instruction.

When an exception is recognized, the CPU saves the PC, PSR and optionally the MOD register contents on the interrupt stack and then it transfers control to an exception service procedure.

Details on the operations performed in the various cases by the CPU to enter and exit the exception service procedure are given in the following sections.

It is to be noted that the reset operation is not treated here as an exception. Even though, like any exception, it alters the instruction execution sequence.

The reason being that the CPU handles reset in a significantly different way than it does for exceptions.

Refer to Section 3.5.3 for details on the reset operation.

#### **TABLE 3-1. Floating Point Instruction Protocols**

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value<br>Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|----------------------------------|----------------------|
| ADDf     | read.f             | rmw.f              | f                   | f                   | f to Op.2                        | none                 |
| SUBf     | read.f             | rmw.f              | f                   | f                   | f to Op.2                        | none                 |
| MULf     | read.f             | rmw.f              | f                   | f                   | f to Op.2                        | none                 |
| DIVf     | read.f             | rmw.f              | f                   | f                   | f to Op.2                        | none                 |
| MOVf     | read.f             | write.f            | f                   | N/A                 | f to Op.2                        | none                 |
| ABSf     | read.f             | write.f            | f                   | N/A                 | f to Op.2                        | none                 |
| NEGf     | read.f             | write.f            | f                   | N/A                 | f to Op.2                        | none                 |
| CMPf     | read.f             | read.f             | f                   | f.                  | N/A                              | N, Z, L              |
| FLOORfi  | read.f             | write.i            | f                   | N/A                 | i to Op.2                        | none                 |
| TRUNCfi  | read.f             | write.i            | f                   | N/A                 | i to Op.2                        | none                 |
| ROUNDfi  | read.f             | write.i            | f                   | N/A                 | i to Op.2                        | none                 |
| MOVFL    | read.F             | write.L            | F                   | N/A                 | L to Op.2                        | none                 |
| MOVLF    | read.L             | write.F            | L                   | N/A                 | F to Op.2                        | none                 |
| MOVif    | read.i             | write.f            | i                   | N/A                 | f to Op.2                        | none                 |
| LFSR     | read.D             | N/A                | D                   | N/A                 | N/Å                              | none                 |
| SFSR     | N/A                | write.D            | N/A                 | N/A                 | D to Op.2                        | none                 |
| POLYf    | read.f             | read.f             | f                   | f                   | f to F0                          | none                 |
| DOTf     | read.f             | read.f             | f                   | f                   | f to F0                          | none                 |
| SCALBf   | read.f             | rmw.f              | f                   | f                   | f to Op.2                        | none                 |
| LOGBf    | read.f             | write.f            | f                   | N/A                 | f to Op.2                        | none                 |
|          |                    | TABLE 3-2. C       | ustom Slave Inst    | ruction Protocols   | 3                                |                      |
|          | Operand 1          | Operand 2          | Operand 1           | Operand 2           | Returned Value                   | DSB Bite             |
| Mnemonic | Clase              | Class              | legued              |                     | Type and Deet                    | Affected             |
| CCAL0c   | read c             | rmw.c              | 135000              | 135000              | c to On 2                        | none                 |
| CCAL 1c  | read c             | rmw.c              | C<br>C              | c                   | c to Op 2                        | none                 |
| CCAL 20  | read c             | rmw.c              | ° C                 | с<br>С              | c to Op 2                        | none                 |
| CCAL 3c  | read c             | rmw.c              | °<br>C              | C C                 | c to Op 2                        | none                 |
| CMOV0c   | read c             | write c            | ů<br>C              | N/A                 | c to Op 2                        | none                 |
| CMOV1c   | read c             | write c            | °<br>C              | N/A                 | c to Op 2                        | none                 |
| CMOV2c   | read c             | write c            | °<br>C              | N/A                 | c to Op 2                        | none                 |
| CMOV3c   | read c             | write c            | č                   | N/A                 | c to Op 2                        | none                 |
| CCMP0c   | read c             | read c             | °<br>C              | 0                   | N/A                              | NZI                  |
| CCMP1c   | read c             | read c             | °<br>C              | °<br>C              | N/A                              | N 7 1                |
| CCV0ci   | read c             | write i            | °<br>C              | N/A                 | i to On 2                        | none                 |
| CCV1ci   | read c             | write i            | ĉ                   | N/A                 | i to Op 2                        | none                 |
| CCV2ci   | read c             | writo i            | C<br>C              | N/A                 | i to Op 2                        | none                 |
| CCV3ic   | read i             | write c            | i                   |                     | c to Op 2                        | none                 |
| CCVADO   | read D             | write O            | 'n                  |                     | 0 to 0p.2                        | none                 |
| CCV5OD   | read O             | write D            | 0                   | N/A                 | D to Op 2                        | none                 |
|          | road D             | N/A                | а<br>П              | N/A                 | N/A                              | none                 |
|          | N/A                | write D            |                     |                     |                                  | none                 |
|          | IN/A               | wille.D            | IN/A                | IN/A                | D 10 OP.2                        | none                 |
|          | road D             | NI/A               | D                   | NI/A                | N/ A                             |                      |
| LOR      | read.D             | N/A                | D                   | N/A                 | N/A                              | none                 |

Note:

D = Double Word

i = Integer size (B,W,D) specified in mnemonic.

c = Custom size (D:32 bits or Q:64 bits) specified in mnemonic. • = Privileged instruction: will trap if CPU is in User Mode.

N/A = Not Applicable to this instruction.

### 3.0 Functional Description (Continued) 3.2.1 Exception Acknowledge Sequence

When an exception is recognized, the CPU goes through three major steps:

- Adjustment of Registers. Depending on the source of the exception, the CPU may restore and/or adjust the contents of the Program Counter (PC), the Processor Status Register (PSR) and the currently-selected Stack Pointer (SP). A copy of the PSR is made, and the PSR is then set to reflect Supervisor Mode and selection of the Interrupt Stack. Trap (TRC) and Trap (OVF) are always disabled. Maskable interrupts are also disabled if the exception is caused by an interrupt, Trap (DBG), Trap (ABT) or bus error.
- 2) Vector Acquisition. A vector is either obtained from the data bus or is supplied internally by default.
- 3) Service Call. The CPU performs one of two sequences common to all exceptions to complete the acknowledge process and enter the appropriate service procedure. The selection between the two sequences depends on whether the Direct-Exception mode is disabled or enabled.

#### **Direct-Exception Mode Disabled**

The Direct-Exception mode is disabled while the DE bit in the CFG register is 0 (Section 2.1.4). In this case the CPU first pushes the saved PSR copy along with the contents of the MOD and PC registers on the interrupt stack. Then it reads the double-word entry from the Interrupt Dispatch table at address 'INTBASE + vector  $\times$  4'. See *Figures 3-8* and *3-9*. The CPU uses this entry to call the exception service procedure, interpreting the entry as an external procedure descriptor.

A new module number is loaded into the MOD register from the least-significant word of the descriptor, and the staticbase pointer for the new module is read from memory and loaded into the SB register. Then the program-base pointer for the new module is read from memory and added to the most-significant word of the module descriptor, which is interpreted as an unsigned value. Finally, the result is loaded into the PC register.

#### **Direct-Exception Mode Enabled**

The Direct-Exception mode is enabled when the DE bit in the CFG register is set to 1. In this case the CPU first pushes the saved PSR copy along with the contents of the PC register on the Interrupt Stack. The word stored on the Interrupt Stack between the saved PSR and PC register is reserved for future use; its contents are undefined. The CPU then reads the double-word entry from the Interrupt Dispatch Table at address 'INTBASE + vector  $\times$  4'. The CPU uses this entry to call the exception service procedure, interpreting the entry as an absolute address that is simply loaded into the PC register. *Figure 3-10* provides a pictorial of the acknowledge sequence. It is to be noted that while the







direct-exception mode is enabled, the CPU can respond more quickly to interrupts and other exceptions because fewer memory references are required to process an exception. The MOD and SB registers, however, are not initialized before the CPU transfers control to the service procedure. Consequently, the service procedure is restricted from executing any instructions, such as CXP, that use the contents of the MOD or SB registers in effective address calculations.

#### 3.2.2 Returning from an Exception Service Procedure

To return control to an interrupted program, one of two instructions can be used: RETT (Return from Trap) and RETI (Return from Interrupt).

RETT is used to return from any trap, non-maskable interrupt or bus error service procedure. Since some traps are often used deliberately as a call mechanism for supervisor mode procedures, RETT can also adjust the Stack Pointer (SP) to discard a specified number of bytes from the original stack as surplus parameter space.

RETI is used to return from a maskable interrupt service procedure. A difference of RETT, RETI also informs any external interrupt control units that interrupt service has completed. Since interrupts are generally asynchronous external events, RETI does not discard parameters from the stack.

Both of the above instructions always restore the Program Counter (PC) and the Processor Status Register from the interrupt stack. If the Direct-Exception mode is disabled, they also restore the MOD and SB register contents. *Figures 3-11* and *3-12* show the RETT and RETI instruction flows when the Direct-Exception mode is disabled.



#### 3.2.3 Maskable Interrupts

The INT pin is a level-sensitive input. A continuous low level is allowed for generating multiple interrupt requests. The input is maskable, and is therefore enabled to generate interrupt requests only while the Processor Status Register I bit is set. The I bit is automatically cleared during service of an INT, NMI, Trap (DBG), or Bus Error request, and is restored to its original setting upon return from the interrupt service routine via the RETT or RETI instruction.

The  $\overline{INT}$  pin may be configured via the SETCFG instruction as either Non-Vectored (CFG Register bit I = 0) or Vectored (bit I = 1).

#### 3.2.3.1 Non-Vectored Mode

In the Non-Vectored mode, an interrupt request on the INT pin will cause an Interrupt Acknowledge bus cycle, but the CPU will ignore any value read from the bus and use instead a default vector of zero. This mode is useful for small systems in which hardware interrupt prioritization is unnecessary.

#### 3.2.3.2 Vectored Mode: Non-Cascaded Case

In the Vectored mode, the CPU uses an Interrupt Control Unit (ICU) to prioritize many interrupt requests. Upon receipt of an interrupt request on the INT pin, the CPU performs an "Interrupt Acknowledge, Master" bus cycle (Section 3.5.4.6) reading a vector value from the low-order byte of the Data Bus. This vector is then used as an index into the Dispatch Table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return from Interrupt (RETI) instruction, which performs an End of Interrupt bus cycle, informing the ICU that it may re-prioritize any interrupt requests still pending. The ICU provides the vector number again, which the CPU uses to determine whether it needs also to inform a Cascaded ICU (see below).

In a system with only one ICU (16 levels of interrupt), the vectors provided must be in the range of 0 through 127; that is, they must be positive numbers in eight bits. By providing



2-33

NS32GX32-20/NS32GX32-25/NS32GX32-30

2

a negative vector number, an ICU flags the interrupt source as being a Cascaded ICU (see below).

#### 3.2.3.3 Vectored Mode: Cascaded Case

In order to allow more levels of interrupt, provision is made in the CPU to transparently support cascading. Note that the Interrupt output from a Cascaded ICU goes to an Interrupt Request input of the Master ICU, which is the only ICU which drives the CPU  $\overline{\text{INT}}$  pin. Refer to the ICU data sheet for details.

In a system which uses cascading, two tasks must be performed upon initialization:

- For each Cascaded ICU in the system, the Master ICU must be informed of the line number on which it receives the cascaded requests.
- 2) A Cascade Table must be established in memory. The Cascade Table is located in a NEGATIVE direction from the location indicated by the CPU Interrupt Base (INT-BASE) Register. Its entries are 32-bit addresses, pointing to the Vector Registers of each of up to 16 Cascaded ICUs.

Figure 3-9 illustrates the position of the Cascade Table. To find the Cascade Table entry for a Cascaded ICU, take its Master ICU line number (0 to 15) and subtract 16 from it, giving an index in the range -16 to -1. Multiply this value by 4, and add the resulting negative number to the contents of the INTBASE Register. The 32-bit entry at this address must be set to the address of the Hardware Vector Register of the Cascaded ICU. This is referred to as the "Cascade Address."

Upon receipt of an interrupt request from a Cascaded ICU, the Master ICU interrupts the CPU and provides the negative Cascade Table index instead of a (positive) vector number. The CPU, seeing the negative value, uses it as an index into the Cascade Table and reads the Cascade Address from the referenced entry. Applying this address, the CPU performs an "Interrupt Acknowledge, Cascaded" bus cycle, reading the final vector value. This vector is interpreted by the CPU as an unsigned byte, and can therefore be in the range of 0 through 255.

In returning from a Cascaded interrupt, the service procedure executes the Return from Interrupt (RETI) instruction, as it would for any Maskable Interrupt. The CPU performs an "End of Interrupt, Master" bus cycle, whereupon the Master ICU again provides the negative Cascade Table index. The CPU, seeing a negative value, uses it to find the corresponding Cascade Address from the Cascade Table. Applying this address, it performs an "End of Interrupt, Cascaded" bus cycle, informing the Cascaded ICU of the completion of the service routine. The byte read from the Cascaded ICU is discarded.

Note: If an interrupt must be masked off, the CPU can do so by setting the corresponding bit in the interrupt mask register of the interrupt controller.

However, if an interrupt is set pending during the CPU instruction that masks off that interrupt, the CPU may still perform an interrupt acknowledge cycle following that instruction since it might have sampled the INT line before the ICU deasserted it. This could cause the ICU to provide an invalid vector. To avoid this problem the above operation should be performed with the CPU interrupt disabled.

### 3.2.4 Non-Maskable Interrupt

The Non-Maskable Interrupt is triggered whenever a falling edge is detected on the  $\overline{\text{NMI}}$  pin. The CPU performs an "Interrupt Acknowledge, Master" bus cycle (Section 3.5.4.6) when processing of this interrupt actually begins. The Interrupt Acknowledge cycle differs from that provided for Maskable Interrupts in that the address presented is FFFFF00<sub>16</sub>. The vector value used for the Non-Maskable Interrupt is taken as 1, regardless of the value read from the bus.

The service procedure returns from the Non-Maskable Interrupt using the Return from Trap (RETT) instruction. No special bus cycles occur on return.

#### 3.2.5 Traps

Traps are processing exceptions that are generated as direct results of the execution of an instruction.

The return address saved on the stack by any trap except Trap (TRC) and Trap (DBG) is the address of the first bye of the instruction during which the trap occurred.

When a trap is recognized, maskable interrupts are not disabled except for the case of Trap (DBG).

There are 10 trap conditions recognized by the NS32GX32 as described below.

**Trap (SLAVE):** An exceptional condition was detected by the Floating Point Unit or another Slave Processor during the execution of a Slave Instruction. This trap is requested via the Status Word returned as part of the Slave Processor Protocol (Section 3.1.4.1).

Trap (ILL): Illegal operation. A privileged operation was attempted while the CPU was in User Mode (PSR bit U = 1).

Trap (SVC): The Supervisor Call (SVC) instruction was executed.

Trap (DVZ): An attempt was made to divide an integer by zero. (The FPU trap is used for Floating Point division by zero.)

Trap (FLG): The FLAG instruction detected a "1" in the PSR F bit.

Trap (BPT): The Breakpoint (BPT) instruction was executed.

**Trap (TRC):** The instruction just completed is being traced. Refer to Section 3.3.1 for details.

**Trap (UND):** An Undefined-Instruction trap occurs when an attempt to execute an instruction is made and one or more of the following conditions is detected:

- 1. The instruction is undefined. Refer to Appendix A for a description of the codes that the CPU recognizes to be undefined.
- 2. The instruction is a floating point instruction and the F-bit in the CFG register is 0.
- The instruction is a custom slave instruction and the C-bit in the CFG register is 0.
- 4. The reserved general adressing mode encoding (10011) is used.
- 5. Immediate addressing mode is used for an operand that has access class different from read.

- 6. Scaled Indexing is used and the basemode is also Scaled Indexing.
- 7. The instruction is a floating-point or custom slave instruction that the FPU or custom slave detects to be undefined. Refer to Section 3.1.4.1 for more information.

Trap (OVF): An Integer-Overflow trap occurs when the V-bit in the PSR register is set to 1 and an Integer-Overflow condition is detected during the execution of an instruction. An Integer-Overflow condition is detected in the following cases:

- The F-flag is 1 following execution of an ADDi, ADDQi, ADDCi, SUBi, SUBCi, NEGi, ABSi, or CHECKi instruction.
- The product resulting from a MULi instruction cannot be represented exactly in the destination operand's location.
- The quotient resulting from a DEIi, DIVi, or QUOi instruction cannot be represented exactly in the destination operand's location.
- 4. The result of an ASHi instruction cannot be represented exactly in the destination operand's location.
- The sum of the 'INC' value and the 'INDEX' operand for an ACBi instruction cannot be represented exactly in the index operand's location.

Trap (DBG): A debug trap occurs when one or more of the conditions selected by the settings of the bits in the DCR register is detected. This trap can also be requested by activating the input signal DBG. Refer to Section 3.3.2 for more information.

- Note 1: Following execution of the WAIT instruction, then a Trap (DBG) can be pending for a PC-match condition. In such an event, the Trap (DBG) is processed immediately.
- Note 2: If an attempt is made to execute a privileged custom instruction while in User-Mode and the C-bit in the CFG register is 0, then Trap (UND) occurs.
- Note 3: While operating in User-Mode, if an attempt is made to execute a privileged instruction with an undefined use of a general addressing mode (either the reserved encoding is used or else scaled-index or immediate modes are incorrectly used), the Trap (UND) occurs.
- Note 4: If an undefined instruction or illegal operation is detected, then no data references are performed for the instruction.
- Note 5: For certain instructions that are relatively long to execute, such as DEID, the CPU checks for pending interrupts during execution of the instruction. In order to reduce interrupt latency, the NS2532 can suspend executing the instruction and process the interrupt. Refer to Section B.5 in Appendix B for more information about recognizing interrupts in this manner.

#### 3.2.6 Bus Errors

A bus error exception occurs when the BER signal is asserted in response to an instruction fetch or data transfer that is required to execute an instruction.

Two types of bus errors are recognized: Restartable and Non-Restartable. Restartable bus errors are recognized during read bus cycles. All other bus errors are non-restartable.

The CPU responds to restartable bus errors by suspending the instruction that it was executing. When a non-restartable bus error is detected, the CPU responds immediately and the instruction being executed is terminated. In this case, any results that have not yet been written to memory are discarded, and any pending traps other than Trap (DBG) for external condition, are eliminated. The PC value saved on the stack is undefined.

The NS32GX32 does not respond to bus errors indicated for instructions that are not executed. For example, no bus error exception occurs in response to asserting the BER signal during a bus cycle to prefetch an instruction that is not executed because the previous instruction caused a trap.

If a bus error is detected during a data transfer required for the processing of another exception or during the ICU read cycle of a RETI instruction, then the CPU considers it as a fatal bus error and enters the 'HALTED' state.

- Note 1: If the address and control signals associated with the last bus cycle that caused a bus error are latched by external hardware, then the information they provide can be used by the service procedure for restartable bus errors to analyze and resolve the exception recognized by the CPU. This can be accomplished because upon detecting a restartable bus error, the NS32GX23 stops making memory references for subsequent instructions until it determines whether the instruction that caused the bus error is executed and the exception is processed.
- Note 2: When a non-restartable bus error is recognized, the service procedure must execute the CINV instruction to invalidate the on-chip caches. This is necessary to maintain coherence between them and external memory.

#### 3.2.7 Priority Among Exceptions

The CPU checks for specific exceptions at various points while executing an instruction. It is possible that several exceptions occur simultaneously. In that event, the CPU responds to the exception with highest priority.

Figure 3-13 shows an exception processing flowchart. A non-restartable bus error is assigned highest priority and is serviced immediately regardless of the execution state of the CPU.

Before executing an instruction, the CPU checks for pending Trap (DBG), interrupts, and Trap (TRC), in that order. If a Trap (DBG) is pending, then the CPU processes that exception, otherwise the CPU checks for pending interrupts. At this point, the CPU responds to any pending interrupt requests; nonmaskable interrupts are recongized with higher priority than maskable interrupts. If no interrupts are pending, then the CPU checks the P-flag in the PSR to determine whether a Trap (TRC) is pending. If the P-flag is 1, a Trap (TRC) is processed. If no Trap (DBG), interrupt or Trap (TRC) is pending, the CPU begins executing the instruction. While executing an instruction, the CPU may recognize up to three exceptions:

- 1. restartable bus error
- 1. Testartable bus error
- trap (DBG) or interrupt, if the instruction is interruptible
  one of 7 mutually exclusive traps: SLAVE, ILL, SVC, DVZ, FLG, BPT, UND

If no exception is detected while the instruction is executing, then the instruction is completed and the PC is updated to point to the next instruction. If a Trap (OVF) is detected, then it is processed at this time.



While executing the instruction, the CPU checks for enabled debug conditions. If an enabled debug condition is met, a Trap (DBG) is held pending until after the instruction is completed (see Note 3). If another exception is detected before the instruction is completed, the pending Trap (DBG) is removed and the DSR register is not updated.

- Note 1: Trap (DBG) can be detected simultaneously with Trap (OVF). In this event, the Trap (OVF) is processed before the Trap (DBG).
- Note 2: An address-compare debug condition can be detected while processing a bus error, interrupt, or trap. In this event, the Trap (DBG) is held pending until after the CPU has processed the first exception.
- Note 3: Between operations of a string instruction, the CPU responds to pending operand address compare and external debug conditions as well as interrupts. If a PC-match debug condition is detected while executing a string instruction, then Trap (DBG) is held pending until the instruction has completed.

#### 3.2.8 Exception Acknowledge Sequences: Detailed Flow

For purposes of the following detailed discussion of exception acknowledge sequences, a single sequence called "service" is defined in *Figure 3-14*.

Upon detecting any interrupt request, trap or bus error condition, the CPU first performs a sequence dependent upon the type of exception. This sequence will include saving a copy of the Processor Status Register and establishing a vector and a return address. The CPU then performs the service sequence.

#### 3.2.8.1 Maskable/Non-Maskable Interrupt Sequence

This sequence is performed by the CPU when the  $\overline{\text{NMI}}$  pin receives a falling edge, or the  $\overline{\text{INT}}$  pin becomes active with the PSR I bit set. The interrupt sequence begins either at the next instruction boundary or, in the case of an interruptible instruction (e.g., string instruction), at the next interruptible point during its execution.

- 1. If an interruptible instruction was interrupted and not yet completed:
  - a. Clear the Processor Status Register P bit.
  - b. Set "Return Address" to the address of the first byte of the interrupted instruction.

Otherwise, set "Return Address" to the address of the next instruction.

- 2. Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits T, V, U, S, P and I.
- 3. If the interrupt is Non-Maskable:
  - a. Read a byte from address FFFFF00<sub>16</sub>, applying Status Code 00100 (Interrupt Acknowledge, Master). Discard the byte read.
  - b. Set "Vector" to 1.
  - c. Go to Step 8.
- 4. If the interrupt is Non-Vectored:
  - a. Read a byte from address FFFFE00<sub>16</sub>, applying Status Code 00100 (Interrupt Acknowledge, Master). Discard the byte read.
  - b. Set "Vector" to 0.
  - c. Go to Step 8.
- Here the interrupt is Vectored. Read "Byte" from address FFFFE00<sub>16</sub>, applying Status Code 00100 (Interrupt Acknowledge, Master).
- 6. If "Byte"  $\geq$  0, then set "Vector" to "Byte" and go to Step 8.

- If "Byte" is in the range -16 through -1, then the interrupt source is Cascaded. (More negative values are reserved for future use.) Perform the following:
  - a. Read the 32-bit Cascade Address from memory. The address is calculated as INTBASE + 4\* Byte.
  - b. Read "Vector," applying the Cascade Address just read and Status Code 00101 (Interrupt Acknowledge, Cascaded).
- 8. Perform Service (Vector, Return Address), Figure 3-14.

#### 3.2.8.2 Restartable Bus Error Sequence

- Suspend instruction and restore the currently selected Stack Pointer to its original contents at the beginning of the instruction.
- 2. Clear the PSR P bit.
- 3. Copy the PSR into a temmporary register, then clear PSR bits T, V, U, S and I.
- 4. Set "Vector" to 11.
- 5. Set "Return Address" to the address of the first byte of the suspended instruction.
- 6. Perform Service (Vector, Return Address), Figure 3-14.

#### 3.2.8.3 SLAVE/ILL/SVC/DVZ/FLG/BPT/UND Trap Sequence

- 1. Restore the currently selected Stack Pointer and the Processor Status Register to their original values at the start of the trapped instruction.
- 2. Set "Vector" to the value corresponding to the trap type.
  - SLAVE: Vector = 3.
  - ILL: Vector = 4.
  - SVC: Vector = 5.
  - DVZ: Vector = 6.
  - FLG: Vector = 7.
  - BPT: Vector = 8.
  - UND: Vector = 10.
- 3. If Trap (ILL) or Trap (UND)
  - a. Clear the Processor Status Register P bit.
- 4. Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits T, V, U, S and P.
- 5. Set "Return Address" to the address of the first byte of the trapped instruction.
- 6. Perform Service (Vector, Return Address), Figure 3-14.

#### 3.2.8.4 Trace Trap Sequence

- 1. In the Processor Status Register (PSR), clear the P bit.
- 2. Copy the PSR into a temporary register, then clear PSR bits T, V, U and S.
- 3. Set "Vector" to 9.
- Set "Return Address" to the address of the next instruction.
- 5. Perform Service (Vector, Return Address), Figure 3-14.

#### 3.2.8.5 Integer-Overflow Trap Sequence

- 1. Copy the PSR into a temporary register, then clear PSR bits T, V, U, S and P.
- 2. Set "Vector" to 13.

- 3. Set "Return Address" to the address of the next instruction.
- 4. Perform Service (Vector, Return Address), Figure 3-14.

#### 3.2.8.6 Debug Trap Sequence

A debug condition can be recognized either at the next instruction boundary or, in the case of an interruptible instruction, at the next interruptible point during its execution.

- 1. If PC-match condition, then go to Step 3.
- 2. If a String instruction was interrupted and not yet completed:
  - a. Clear the Processor Status Register P bit.
  - b. Set "Return Address" to the address of the first byte of the instruction.
  - c. Go to Step 4.
- Set "Return Address" to the address of the next instruction.
- 4. Set "Vector" to 14.
- 5. Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits T, V, U, S, P and I.
- 6. Perform Service (Vector, Return Address), Figure 3-14.

#### 3.2.8.7 Non-Restartable Bus Error Sequence

- 1. Set "Vector" to 12.
- 2. Set "Return Address" to "Undefined".
- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits T, V, U, S, P and I.
- 4. Perform a dummy read of the Slave Status Word to reset the Slave Processor.
- 5. Perform Service (Vector, Return Address), Figure 3-14.

#### 3.3 DEBUGGING SUPPORT

The NS32GX32 provides serveral features to assist in program debugging.

Besides the Breakpoint (BPT) instruction that can be used to generate soft breaks, the CPU also provides instruction tracing as well as debug trap (or hardware breakpoints) capabilities. Details on these features are provided in the following sub-sections.

#### 3.3.1 Instruction Tracing

Instruction tracing is a very useful feature that can be used during debugging to single-step through selected portions of a program. Tracing is enabled by setting the T-bit in the PSR Register. When enabled, the CPU generates a Trace Trap (TRC) after the execution of each instruction.

At the beginning of each instruction, the T bit is copied into the PSR P (Trace "Pending") bit. If the P bit is set at the end of an instruction, then the Trace Trap is activated. If any other trap or interrupt request is made during a traced instruction, its entire service procedure is allowed to complete before the Trace Trap occurs. Each interrupt and trap sequence handles the P bit for proper tracing, guaranteeing only one Trace Trap per instruction, and guaranteeing that the Return Address pushed during a Trace Trap is always the address of the next instruction to be traced.

Due to the fact that some instructions can clear the T and P bits in the PSR, in some cases a Trace Trap may not occur at the end of the instruction. This happens when one of the privileged instructions BICPSRW or LPRW PSR is executed.

| Exception                 | Instruction        | Cleared Before | Cleared After |  |  |  |  |  |  |  |  |  |
|---------------------------|--------------------|----------------|---------------|--|--|--|--|--|--|--|--|--|
|                           | Ending             | Saving PSR     | Saving PSR    |  |  |  |  |  |  |  |  |  |
| Restartable Bus Error     | Suspended          | P              | TVUSI         |  |  |  |  |  |  |  |  |  |
| Nonrestartable Bus Error  | Terminated         | Undefined      | TVUSPI        |  |  |  |  |  |  |  |  |  |
| Interrupt                 | Before Instruction | None/P*        | TVUSPI        |  |  |  |  |  |  |  |  |  |
| ILL, UND                  | Suspended          | P              | TVUS          |  |  |  |  |  |  |  |  |  |
| SLAVE, SVC, DVZ, FLG, BPT | Suspended          | None           | TVUSP         |  |  |  |  |  |  |  |  |  |
| OVF                       | Completed          | None           | TVUSP         |  |  |  |  |  |  |  |  |  |
| TRC                       | Before Instruction | P              | TVUS          |  |  |  |  |  |  |  |  |  |
| DBG                       | Before Instruction | None/P*        | TVUSPI        |  |  |  |  |  |  |  |  |  |

### TABLE 3-3. Summary of Exception Processing

\*Note: The P bit of the saved PSR is cleared in case the exception is acknowledged before the instruction is completed (e.g., interrupted string instruction). This is to avoid a mid-instruction trace trap upon return from the Exception Service Routine.

Service (Vector, Return Address):

- 1) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 2) If Direct-Exception mode is selected, then go to step 4.
- 3) Push MOD Register into the Interrupt Stack as a 16-bit value.
- 4) Read 32-bit Interrupt Dispatch Table (IDT) entry at address 'INTBASE + vector imes 4'.
- 5) If Direct-Exception mode is selected, then go to Step 10.
- 6) Move the L.S. word of the IDT entry (Module Field) into the MOD register.
- 7) Read the Program Base pointer from memory address 'MOD + 8', and add to it the M.S. word of the IDT entry (Offset Field), placing the result in the Program Counter.
- 8) Read the new Static Base pointer from the memory address contained in MOD, placing it into the SB Register.
- 9) Go to Step 11.
- 10) Place IDT entry in the Program Counter.
- 11) Push the Return Address onto the Interrupt Stack as a 32-bit quantity.
- 12) Serialize: Non-sequentially fetch first instruction of Exception Service Routine.

Note: Some of the Memory Accesses indicated in the service sequence may be performed in an order different from the one shown.

#### FIGURE 3-14. Service Sequence

In other cases, it is still possible to guarantee that a Trace Trap occurs at the end of the instruction, provided that special care is taken before returning from the Trace Trap Service Procedure. In case a BICPSRB instruction has been executed, the service procedure should make sure that the T bit in the PSR copy saved on the Interrupt Stack is set before executing the RETT instruction to return to the program begin traced. If the RETT or RETI instructions have to be traced, the Trace Trap Service Procedure should set the P and T bits in the PSR copy on the Interrupt Stack that is going to be restored in the execution of such instructions.

Note: If instruction tracing is enabled while the WAIT instruction is executed, the Trap (TRC) occurs after the next interrupt, when the interrupt service procedure has returned.

#### 3.3.2 Debug Trap Capability

The CPU recognizes three different conditions to generate a Debug Trap:

1) Address Compare

2) PC Match

3) External

These conditions can be enabled and monitored through the CPU Debug Registers.

An address-compare condition is detected when certain memory locations are either read or written. The doubleword address used for the comparison is specified in the CAR Register. The address-compare condition can be separately enabled for each of the bytes in the specified double-word, under control of the CBE bits of the DCR Register. The VNP bit in the DCR controls whether virtual or physical addresses are compared. The CRD and CWR bits in the DCR separately enable the address compare condition for read and write references; the CAE bit in the DCR can be used to disable the compare-address condition independently from the other control bits. The CPU examines the address compare condition for all data reads and writes, reads of memory locations for effective address calculations, Interrupt-Acknowledge and End-of-Interrupt bus cycles, and memory references for exception processing.

The PC-match condition is detected when the address of the instruction equals the value specified in the BPC register. The PC-match condition is enabled by the PCE bit in the DCR.

Detection of address-compare and PC-match conditions is enabled for User and Supervisor Modes by the UD and SD bits in the DCR. The DEN-bit can be used to disable detection of these two conditions independently from the other control bits.

An external condition is recognized whenever the DBG signal is activated.

When the CPU detects an address-compare or PC-match condition while executing an instruction or processing an exception, then Trap (DBG) occurs if the TR bit in the DCR is 1. When an external debug condition is detected, Trap (DBG) occurs regardless of the TR bit. The cause of the Trap (DBG) is indicated in the DSR Register.

When an address-compare or PC-match condition is detected while executing an instruction, the CPU asserts the  $\overline{\text{BP}}$ 

signal at the beginning of the next instruction, synchronously with  $\overrightarrow{\text{PFS}}$ . If the instruction is not completed because a higher priority trap is detected, the  $\overrightarrow{\text{BP}}$  signal may or may not be asserted.

- Note 1: The assertion of  $\overline{BP}$  is not affected by the setting of the TR bit in the DCR register.
- Note 2: While executing the MOVUS and MOVSU instructions, the compare-address condition is enabled for the User space memory reference under control of the UD-bit in the DCR.
- Note 3: When the LPRi instruction is executed to load a new value into the BPC, CAR or DCR, it is undefined whether the address-compare and PC-match conditions, in effect while executing the instruction, are detected under control of the old or new contents of the loaded register. Therefore, any LPRi instruction that atters the control of the address-compare or PC-match conditions should use register or immediate addressing mode for the source operand.

#### 3.4 ON-CHIP CACHES

The NS32GX32 provides two on-chip caches: the Instruction Cache (IC) and the Data Cache (DC).

These are used to hold the contents of frequently used memory locations.

The IC and DC can be individually enabled by setting appropriate bits in the CFG Register (See Section 2.1.4).

The CPU also provides a locking feature that allows the contents of the IC and DC to be locked to specific memory locations. This is accomplished by setting the LIC and LDC bits in the CFG register.

Cache locking can be successfully used in real-time applications to guarantee fast access to critical instruction and data areas.

Details on the organization and function of each of the caches are provided in the following sections.

Note: The size and organization of the on-chip caches may change in future Series 32000 microprocessors. This however, will not affect software compatibility.

#### 3.4.1 Instruction Cache (IC)

The basic structure of the instruction cache (IC) is shown in *Figure 3-15*.

The IC stores 512 bytes of code in a direct-mapped organization with 32 sets. Direct-mapped means that each set contains only one block, thus each memory location can be loaded into the IC in only one place.

Each block contains a 23-bit tag, which holds the most-significant bits of the physical address for the locations stored in the block, along with 4 double-words and 4 validity bits (one for each double-word).

A 4-double-word instruction buffer is also provided, which is loaded either from a selected cache block or from external memory. Instructions are read from this buffer by the loader unit and transferred to an 8-byte instruction queue.

The IC may or may not be enabled to cache an instruction being fetched by the CPU. It is enabled when the IC bit in the CFG Register is set to 1.

If the IC is disabled, the CPU bypasses it during the instruction fetch and its contents are not affected. The instruction is read directly from external memory into the instruction buffer.



FIGURE 3-15. Instruction Cache Structure

When the IC is enabled, the instruction address bits 4 to 8 are used to select the IC set where the instruction may be stored. The tag corresponding to the single block in the set is compared with the 23 most-significant bits of the instruction's physical address. The 4 double-words in this block are loaded into the instruction buffer and the 4 validity bits are also retrieved. Bits 2 and 3 of the instruction's physical address select one of these double-words and the associated validity bit.

If the tag matches and the selected double-word is valid, a cache 'hit' occurs and the double-word is directly transferred to the instruction queue for decoding; otherwise a cache 'miss' will result.

In the latter case, if the cache is not locked, the CPU will take the following actions.

First, if the tag of the selected block does not match, the tag is loaded with the 23 most-significant bits of the instruction address and all the validity bits are cleared. Then, the instruction is read from external memory into the instruction buffer.

If the CIIN input signal is not active during the fetching of the missing instruction, then the IC is updated and the instruction double-words fetched from memory are stored into it with the validity bits set.

If the cache is locked, its contents are not affected, as the CPU reads the missing instruction from external memory.

Whenever the CPU accesses external memory, whether or not the IC is enabled, it always fetches instruction doublewords in a non-wrap-around fashion. Refer to Sections 3.5.4.3 and 3.5.6 for more information.

The contents of the instruction cache can be invalidated by software through the CINV instruction. Refer to Section 3.4.3 for details. Clearing the IC bit in the CFG Register also invalidates the instruction cache. Refer to Section C.2 for information on loading the CFG register.

Note: If the IC is enabled for a certain instruction and a 'miss' occurs due to a tag mismatch, the CPU will clear all the validity bits of the selected tag before fetching the instruction from external memory. If the CIIN input signal is activated during the fetching of that instruction, the validity bits are not set and the IC is not updated.

#### 3.4.2 Data Cache (DC)

The Data Cache (DC) stores 1,024 bytes of data in a twoway set associative organization as shown in *Figure 3-16*.

Each of the 32 sets has 2 cache blocks. Each block contains a 23-bit tag, which holds the most-significant bits of the address for the locations stored in the block, along with 4 double-words and 4 validity bits (one for each doubleword).

The DC is enabled for a data read when all of the following conditions are satisfied.

- The DC bit in the CFG Register is set to 1.
- The reference is not an interlocked read resulting from executing a CBITI or SBITI instruction.

If the DC is disabled, the CPU bypasses it during the data read and its contents are not affected. The data is read directly from external memory. The DC is also bypassed for Interrupt-Acknowledge and End-of-Interrupt bus cycles.

When the DC is enabled for a data read, the address bits 4 to 8 are used to select the DC set where the data may be stored.

The tags corresponding to the two blocks in the set are compared to the 23 most-significant bits of the address. Bits 2 and 3 of the address select one double-word in each block and the associated validity bit.

If one of the tag matches and the selected double-word in the corresponding block is valid, a cache 'hit' occurs and the data is used to execute the instruction; otherwise a cache 'miss' will result. In the latter case, if the cache is not locked, the CPU will take the following actions.



#### FIGURE 3-16. Data Cache Structure

TL/EE/10253-22

First, if the tag of either block in the set matches the data address, that block is selected for updating. Otherwise, if neither tag matches, then the least recently used block is selected; its tag is loaded with the 23 most-significant bits of the data address, and all the validity bits are cleared.

Then, the data is read from external memory; up to 4 double-word bits are read into the cache in a wrap-around fashion. Refer to Sections 3.5.4.3 and 3.5.6 for more information.

If the CIIN and IODEC input signals are both inactive during the bus cycles performed to read the missing data, then the DC is updated, as each double-word is read from memory, and the corresponding validity bit is set. If the cache is locked, its contents are not affected, as the CPU reads the missing data from external memory.

The DC is enabled for a data write whenever the DC bit in the CFG Register is set to 1, including interlocked writes resulting from executing the CBITI and SBITI instructions.

The DC does not use write allocation. This means that, during a write, if a cache 'hit' occurs, the DC is updated, otherwise it is unaffected. The data is always written through to external memory.

The contents of the data cache can be invalidated by software through the CINV instruction. Clearing the DC bit in the CFG Register also invalidates the data cache. Refer to Section C.2 for information on loading the CFG register.

Note: If the DC is enabled for a certain data reference and a "miss" occurs due to tag mismatch, the CPU will clear all the validity bits for the least recently used tag before reading the data from external memory. If either CIIN or IODEC are activated during the data read bus cycles, the validity bits are not set and the DC is not updated.

### 3.4.3 Cache Coherence Support

The NS32GX32 provides means for maintaining coherence between the on-chip caches and external memory. The CINV instruction can be executed to invalidate the Instruction Cache and/or Data Cache; the CINV instruction can also be executed to invalidate a single 16-byte block in either or both caches.

In hardware, the use of the caches can be inhibited for individual locations using the CIIN input signal.

Whenever a CINV instruction is executed, the operation code and operand appear on the system interface using slave processor bus cycles. Thus, invalidations of the onchip caches by software can be monitored externally.

Note, however, that the software is responsible for communicating to the external circuitry the values of the cache enable and lock bits in the CFG Register, since the CPU does not generate any special cycle (e.g., Slave Cycle) when the CFG Register is loaded.

#### **3.5 SYSTEM INTERFACE**

This section provides general information on the NS32GX32 interface to the external world. Descriptions of the CPU requirements as well as the various bus characteristics are provided here. Details on other device characteristics including timing are given in Chapter 4.

### 3.5.1 Power and Grounding

The NS32GX32 requires a single 5-volt power supply, applied on 21 pins. The logic voltage pins (VCCL1 to VCCL6) supply the power to the on-chip logic. The buffer voltage pins (VCCB1 to VCCB14) supply the power to the output drivers of the chip. The bus clock power pin (VCCCLK) is the power supply for the on-chip clock drivers. All the voltage pins should be connected together by a power (VCC) plane on the printed circuit board.

The NS32GX32 grounding connections are made on 20 pins. The logic ground pins (GNDL1 to GNDL6) are the ground pins for the on-chip logic. The buffer ground pins (GNDB1 to GNDB13) are the ground pins for the output drivers of the chip. The bus clock ground pin (GNDCLK) is the ground connection for the on-chip clock drivers. All the ground pins should be connected together by a ground plane on the printed circuit board.

Both power and ground connections are shown in *Figure 3-17*.





3.5.2 Clocking

The NS32GX32 requires a single-phase input clock signal (CLK) with frequency twice the CPU's operating frequency.

This clock signal is internally divided by two to generate two non-overlapping phases PHI1 and PHI2. One single-phase clock signal BCLK in phase with PHI1 and its complement BCLK, are also generated and output by the CPU for timing reference.

Following power-on, the phase relationship between BCLK and CLK is undefined. Nevertheless, in some systems it may be necessary to synchronize the CPU bus timing to an external reference. The SYNC input signal can be used to initialize the phase relationship between CLK and BCLK. SYNC can also be used to stretch BCLK (Low) while CLK is toggling.

SYNC is sampled on each rising edge of CLK. As shown in Figure 3-18, whenever SYNC is sampled low, BCLK stops toggling and stays low. On the first rising edge that SYNC is sampled high, BCLK is driven high and then toggles on each subsequent rising edge of CLK.

Every rising edge of BCLK defines a transition in the timing state ("T-State") of the CPU.

One T-State represents the execution of one microinstruction within the CPU and/or one step of an external bus transfer.

Note: The CPU requirement on the maximum period of BCLK must be satisfied when SYNC is asserted at times other than reset.

### 3.5.3 Resetting

The  $\overrightarrow{RST}$  input pin is used to reset the NS32GX32. The CPU samples  $\overrightarrow{RST}$  synchronously on the rising edge of BCLK. Whenever a low level is detected, the CPU responds immediately. Any instruction being executed is terminated; any results that have not yet been written to memory are discarded; and any pending bus errors, interrupts, and traps are eliminated. The internal latches for the edge-sensitive  $\overrightarrow{NMI}$  and  $\overrightarrow{DBG}$  signals are cleared.



FIGURE 3-18. Bus Clock Synchronization

TL/EE/10253-25

The CPU stores the PC contents in the R0 Register and the PSR contents in the least-significant word of R1, leaving the most-significant word undefined. The PC is then cleared to 0 and so are all the implemented bits in the PSR, MSR, MCR and CFG registers. The DEN-bit in the DCR Register is also cleared to 0. After reset, the remaining implemented bits in DCR and the contents of all other registers are undefined. The CPU begins executing the instruction at Address 0.

On application of power,  $\overrightarrow{\text{RST}}$  must be held low for at least 50  $\mu$ s after V<sub>CC</sub> is stable. This is to ensure that all on-chip voltages are completely stable before operation. Whenever a Reset is applied, it must also remain active for not less than 64 BCLK cycles. See *Figures 3-19* and *3-20*.

While in the Reset state, the CPU drives the signals ADS, BE0-3, BMT, CONF and HLDA inactive. The data bus is floated and the state of all other output signals is undefined.

- Note 1: If HOLD is active at the time RST is deasserted, the CPU acknowledges HOLD before performing any bus cycle.
- Note 2: If SYNC is asserted while the CPU is being reset, then BCLK does not toggle. Consequently, SYNC must be high for at least 128 CLK cycles while RST is low.



FIGURE 3-19. Power-On Reset Requirements



#### FIGURE 3-20. General Reset Timing

#### 3.5.4 Bus Cycles

The NS32GX32 CPU will perform bus cycles for one of the following reasons:

- 1. To fetch instructions from memory.
- To write or read data to or from memory or peripheral devices. Peripheral input and output are memory mapped in the Series 32000 family.
- To acknowledge an interrupt and allow external circuitry to provide a vector number, or to acknowledge completion of an interrupt service routine.
- 4. To transfer information to or from a Slave Processor.

In terms of bus timing, cases 1 through 4 above are identical. For timing specifications, see Section 4. The only external difference between them is the 5-bit code placed on the Bus Status pins (ST0–ST4). Slave Processor cycles differ in that separate control signals are applied (Section 3.5.4.7).

#### 3.5.4.1 Bus Status

The CPU presents five bits of Bus Status information on pins ST0–ST4. The various combinations on these pins indicate why the CPU is performing a bus cycle, or, if it is idle on the bus, then why is it idle.

The Bus Status pins are interpreted as a five-bit value, with ST0 the least significant bit. Their values decode as follows:

- 00000 The bus is idle because the CPU does not yet need to access the bus.
- 00001 The bus is idle because the CPU is waiting for an interrupt following execution of the WAIT instruction.
- 00010 The bus is idle because the CPU has halted after detecting a bus error while processing an exception.
- 00011 The bus is idle because the CPU is waiting for a Slave Processor to complete executing an instruction.
- 00100 Interrupt Acknowledge, Master.

The CPU is reading an interrupt vector to acknowledge an interrupt request.

00101 Interrupt Acknowledge, Cascaded.

The CPU is reading an interrupt vector to acknowledge a maskable interrupt request from a Cascaded Interrupt Control Unit.

00110 End of Interrupt, Master.

The CPU is performing a read cycle to indicate that it is executing a Return from Interrupt (RETI) instruction at the completion of an interrupt's service procedure.

00111 End of Interrupt, Cascaded.

The CPU is performing a read cycle from a Cascaded Interrupt Control Unit to indicate that it is executing a Return from Interrupt (RETI) instruction at the completion of an interrupt's service procedure.

01000 Sequential Instruction Fetch.

The CPU is fetching the next double-word in sequence from the instruction stream.

01001 Non-Sequential Instruction Fetch.

The CPU is fetching the first double-word of a new sequence of instruction. This will occur as a result of any JUMP or BRANCH, any exception, or after the execution of certain instructions.

01010 Data Transfer.

The CPU is reading or writing an operand for an instruction, or it is referring to memory while processing an exception.

01011 Read RMW Class Operand.

The CPU is reading an operand with access class of read-modify-write.

01100 Read for Effective Address Calculation. The CPU is reading a pointer from memory in order to calculate an effective address for Memory Relative or External addressing modes.

- 11101 Transfer Slave Processor Operand.
  - The CPU is transferring an operand to or from a Slave Processor.
- 11110 Read Slave Processor Status.

The CPU is reading a status word from a slave processor after the slave processor has activated the FSSR signal.

**11111** Broadcast Slave Processor ID + OPCODE.

The CPU is initiating the execution of a Slave Instruction by transferring the first 3 bytes of the instruction, which specify the Slave Processor identification and operation.

### 3.5.4.2 Basic Read and Write Cycles

The sequence of events occurring during a basic CPU access to either memory or peripheral device is shown in *Figure 3-21* for a read cycle, and *Figure 3-22* for a write cycle.

The cases shown assume that the selected memory or peripheral device is capable of communicating with the CPU at full speed. If not, then cycle extension may be requested through the RDY line. See Section 3.5.4.4.

A full speed bus cycle is performed in two cycles of the BCLK clock, labeled T1 and T2. For both read and write bus cycles the CPU asserts  $\overline{\text{ADS}}$  during the first half of T1 indicating the beginning of the bus cycle. From the beginning of T1 until the completion of the bus cycle the CPU drives the Address Bus and other relevant control signals as indicated in the timing diagrams. For cacheable data read cycles the CPU also drives the CASEC signal to indicate the block in the DC set where the data will be stored. If the bus cycle is not cancelled (e.g., state T2 is entered in the next clock cycle), the confirm signal ( $\overline{\text{CONF}}$ ) is asserted in the  $\overline{\text{BMT}}$  signal may be asserted at the beginning of T1, and then deasserted before the time in which it is guaranteed valid (see Section 4.4.2).

A confirmed bus cycle is completed at the end of T2, unless a cycle extension is requested. Following state T2 is either state T1 of the next bus cycle, or an idle T-state, if the CPU has no bus cycle to perform.

In case of a read cycle the CPU samples the data bus at the end of state T2.

If a bus exception is detected, the data is ignored.

For write bus cycles, valid data is output from the middle of T1 until the end of the cycle. When a write bus cycle is immediately followed by another write cycle, the CPU keeps driving the bus with the data related to the previous cycle until the middle of state T1 of the second bus cycle.

The CPU always inserts an idle state before a write cycle when the write immediately follows a confirmed read cycle.

Note: The CPU can initiate a bus cycle with a T1-state and then cancel the cycle, such as when a Cache hit occurs. In such a case, the  $\overline{\text{CONF}}$  signal remains High and the  $\overline{\text{BMT}}$  signal is driven High; the T1-state is followed by another T1-state or an idle T-state.



FIGURE 3-21. Basic Read Cycle



#### 3.5.4.3 Burst Cycles

The NS32GX32 is capable of performing burst cycles in order to increase the bus transfer rate. Burst is only available in instruction fetch cycles and data read cycle from 32-bit wide memories. Burst is not supported in operand write cycles or slave cycles. The sequence of events for burst cycles is shown in *Figure 3-23*. The case shown assumes that the selected memory is capable of communicating with the CPU at full speed. If not, then cycle extension can be requested through the  $\overline{\text{RDY}}$  line. See Section 3.5.4.4.

A Burst cycle is composed of two parts. The first part is a regular cycle (opening cycle), in which the CPU outputs the new status and asserts all the other relevant control signals. In addition, the Burst Out Signal (BOUT) is activated by the CPU indicating that the CPU can perform Burst cycles. If the selected memory allows Burst cycles, it will notify the CPU by activating the burst in signal (BIN). BIN is sampled by the CPU in the middle of T2 on the falling edge of BCLK. If the memory does not allow burst (BIN high), the cycle will terminate at the end of T2 and BOUT will go inactive immediately. If the memory allows burst (BIN low), and the CPU has not deasserted BOUT, the second part of the Burst cycle will be performed and BOUT will remain active until termination of the Burst.

The second part consists of up to 3 nibbles, labeled T2B. In each of them a data item is read by the CPU. For each nibble in the burst sequence the CPU forces the 2 least-significant bits of the address to 0 and increments address bits 2 and 3 to select the next double-word; all the byte enable signals ( $\vec{BE}0-3$ ) are activated.

As shown in *Figures 3-23* and *4-8* (in Section 4), the CPU samples  $\overline{\text{RDY}}$  at the end of each nibble. It extends the access time for the burst transfer if  $\overline{\text{RDY}}$  is inactive.

The CPU initiates burst read cycles in the following cases.

- 1. An instruction must be fetched (Status = 01000 or 01001), and the instruction address does not fall within the last double-word in an aligned 16-byte block (e.g., address bits 2 and 3 are not both equal to 1).
- 2. A data item must be read (Status = 01010, 01011 or 01100), and both of the following conditions are met.
  - The data cache is enabled and not locked. (DC = 1 and LDC = 0 in the CFG register.)
  - The bus cycle is not an interlocked data access performed while executing a CBITI or SBITI instruction.

The Burst sequence will be terminated when one of the following events occurs.

- 1. The last instruction double-word in an aligned 16-byte block has been fetched.
- The CPU detects that the instructions being prefetched are no longer needed due to an alteration of the flow of control. This happens, for example, when a Branch instruction is executed or an exception occurs.
- 3. 4 double-words of data have been read by the CPU. The double-words are transferred within an aligned 16-byte block in a wrap-around order. For example, if a source operand is located at address 104, then the burst read cycle transfers the double-words at 104, 108, 112, and 100, in that order.



- 4. The BIN signal is deasserted.
- 5. BRT is asserted to signal a bus retry.
- 6. IODEC is asserted or the BW0-1 signals indicate a bus width other than 32-bits. The CPU samples these signals during state T2 of the opening cycle. During T2B-states BW0-1 are ignored and IODEC must be kept HIGH.

The CPU uses only the values of the above signals sampled during the last state of the transfer when the cycle is extended. See Section 3.5.4.4.

Note: A burst sequence is not stopped by the assertion of either BER or Clin. See Note 3 in Section 3.5.5.

#### 3.5.4.4 Cycle Extension

To allow sufficient access time for any speed of memory or peripheral device, the NS32GX32 provides for extension of a bus cycle. Any type of bus cycle except a slave processor cycle can be extended.

A bus cycle can be extended by causing state T2 for a normal cycle or state T2B for a Burst cycle to be repeated.

At the end of each T2 or T2B state, on the rising edge of BCLK, the  $\overline{\text{RDY}}$  line is sampled by the CPU. If  $\overline{\text{RDY}}$  is active, then the transfer cycle will be completed. If  $\overline{\text{RDY}}$  is inactive, then the bus cycle is extended by repeating the T-state for another clock cycle. These additional T-states inserted by the CPU in this manner are called 'WAIT' states.

During a transfer the CPU samples the input control signals BIN, BER, BRT, BW0-1, CIIN and IODEC.

When wait states are inserted, only the values of these signals sampled during the last wait state are significant.

Figure 3-24 illustrates a normal read cycle with wait states added through the  $\overline{\text{RDY}}$  pin.

Note: If RST is asserted during a bus cycle, then the cycle is terminated without regard of RDY.

### 3.5.4.5 Interlocked Bus Cycles

The NS32GX32 supports indivisible read-modify-write transactions by asserting the ILO signal during consecutive read and write operations. See *Figure 4-7* in Section 4.

Interlocked transactions are always preceded and followed by one or more idle T-states.

The ILO signal is asserted in the middle of the idle T-state preceding state T1 of the read operation, and is deasserted in the middle of one of the idle T-states following completion of the write operation, including any retried bus cycles.

No other bus operations (e.g., instruction fetches) will occur while an interlocked transaction is taking place.

Interlocked transactions are required in multiprocessor systems to handle shared resources. The CPU uses them to reference data while executing a CBITI or SBITI instruction, during which a single byte of data is read and written.

The ILO signal is always released for one or more clock cycles in the middle of two consecutive interlocked transactions.

Note 1: If a bus error is detected during an interlocked read cycle, the subsequent interlocked write cycle will not be performed, and iLO is deasserted before the next bus cycle begins.

### 3.5.4.6 Interrupt Control Cycles

The CPU generates Interrupt-Acknowledge bus cycles in response to non-maskable interrupt and enabled maskable interrupt requests.

The CPU also generates one or two End-of-Interrupt bus cycles during execution of the Return-from-Interrupt (RETI) instruction.

The timing for the interrupt control cycles is the same as for the basic memory read cycle shown in *Figure 3-21*; only the status presented on pins ST0-4 is different. These cycles are single-byte read cycles, and they always bypass the data cache.

Table 3-4 shows the interrupt control sequences associated with each interrupt and with the return from its service procedure.

#### 3.5.4.7 Slave Processor Bus Cycles

The NS32GX32 performs bus cycles to transfer information to or from slave processors while executing floating-point or custom-slave instructions.

The CPU uses slave write bus cycles to broadcast the identification and operation codes of a slave instruction as well as to transfer operands from memory or general purpose registers to a slave.

*Figure 3-25* shows the timing for a slave write bus cycle. The CPU asserts  $\overline{SPC}$  during T1; the status is valid during T1 and T2. The operation code or operand is output on the data bus from the middle of T1 until the end of T2.

The CPU uses a slave read bus cycle to transfer a result operand from a slave to either memory or a general purpose register. A slave read cycle is also used to read a status word when the FSSR signal is asserted. *Figure 3-26* shows the timing for a slave read bus cycle.

During T1 and T2 the CPU drives the status lines and asserts SPC. The data from the slave is sampled at the end of T2.

The CPU will never perform another slave cycle immediately following a slave read cycle. In fact, the T-state following state T2 of a slave read cycle is either an idle T-state or the T1 state of a memory cycle.

Slave processor data transfers are always 32 bits wide. If the operand is a single byte, then it is transferred on D0 through D7. If it is a word, then it is transferred on D0 through D15.

When two operands are transferred, operand 1 is transferred before operand 2. For double-precision operands, the least-significant double-word is transferred before the mostsignificant double-word.

During a slave bus cycle the output signals  $\overline{BE0-3}$  are undefined while the input signals BW0-1 and  $\overline{RDY}$  are ignored.

BER and BRT must be kept high.



| 3.0 Fı    | unctio      | nal Desci             | riptio      | <b>n</b> (Contir | iued)       |           |          |                       |                 |            |                                                             |
|-----------|-------------|-----------------------|-------------|------------------|-------------|-----------|----------|-----------------------|-----------------|------------|-------------------------------------------------------------|
|           |             |                       |             | TABI             | LE 3-4. In  | terrupt S | equence  | 8                     |                 |            |                                                             |
|           |             |                       |             |                  |             |           |          |                       | Da              | ata Bus    |                                                             |
| Cycle     | Statue      | Address               |             | 853              | 862         | BE1       | BEO      | Byte 3                | Byte 2          | Byte 1     | Byte 0                                                      |
| Oycie     | Jialuo      | Addi 688              | A.          | Non-Masi         | kable Inte  | errupt Co | ntrol Se | auences               | Dyte z          | Dyter      | Byteo                                                       |
| Interrupt |             | edae                  |             |                  |             |           |          | 4                     |                 |            |                                                             |
| 1         | 00100       | FFFFFF0016            | 0           | 1                | 1           | 1         | 0        | х                     | х               | х          | х                                                           |
| Interrupt | Return      | 10                    |             |                  |             |           |          |                       |                 |            |                                                             |
| None: P   | erformed    | through Return        | from Tra    | p (RETT)         | instructio  | n.        |          |                       |                 |            |                                                             |
|           |             | -                     | В.          | Non-Vec          | ored Inte   | errupt Co | ntrol Se | quences               |                 |            |                                                             |
| Interrupt | Acknowl     | edge                  |             |                  |             | •         |          |                       |                 |            |                                                             |
| 1         | 00100       | FFFFFE0016            | 0           | 1                | 1           | 1         | 0        | х                     | х               | х          | х                                                           |
| Interrupt | Return      |                       |             |                  |             |           |          |                       |                 |            |                                                             |
| 1         | 00110       | FFFFFE0016            | 0           | 1                | 1           | 1         | 0        | х                     | х               | х          | х                                                           |
|           |             |                       | C. V        | ectored I        | nterrupt    | Sequence  | es: Non- | Cascadeo              | 1               |            |                                                             |
| Interrupt | Acknowl     | edge                  |             |                  |             |           |          |                       |                 |            |                                                             |
| 1         | 00100       | FFFFFE0016            | 0           | 1                | 1           | 1         | 0        | x                     | х               | х          | Vector:<br>Range: 0–127                                     |
| Interrupt | Return      |                       |             |                  |             |           |          |                       |                 |            | -                                                           |
| 1         | 00110       | FFFFE00 <sub>16</sub> | 0           | <b>1</b>         | 1           | 1         | 0        | х                     | x               | х          | Vector: Same a<br>in Previous Int.<br>Ack. Cycle            |
|           |             |                       | D           | . Vectore        | d Interru   | pt Seque  | nces: Ca | scaded                |                 |            | •                                                           |
| Interrupt | Acknowl     | edge                  |             |                  |             |           |          |                       |                 |            |                                                             |
| 1         | 00100       | FFFFFE0016            | 0           | 1                | 1           | 1         | 0        | х                     | х               | х          | Cascade Index:<br>range – 16 to -                           |
| (The CP   | U here us   | es the Cascade        | e Index to  | o find the (     | Cascade /   | Address)  |          |                       |                 |            |                                                             |
| 2         | 001101      | Cascade<br>Address    | 0           |                  | See         | Note      |          | Vector, i<br>data bus | range 16-<br>3. | -255; on a | appropriate byte o                                          |
| Interrupt | Return      |                       |             |                  |             |           |          |                       |                 |            |                                                             |
| 1         | 00110       | FFFFE00 <sub>16</sub> | 0           | 1                | 1           | 1         | 0        | х                     | x               | X          | Cascade Index:<br>Same as in<br>previous Int.<br>Ack. Cycle |
| (The CP   | U here us   | es the Cascade        | e index to  | o find the (     | Cascade /   | Address)  |          |                       |                 |            |                                                             |
| 2         | 00111       | Cascade<br>Address    | 0           |                  | See         | Note      |          | ×                     | х               | х          | X                                                           |
| X = Do    | n't Care    |                       |             |                  |             |           |          |                       |                 |            |                                                             |
| Note: BEO | -BE3 signal | s will be activated a | according t | o the cascad     | ded ICU add | lress     |          |                       |                 |            |                                                             |
|           |             |                       |             |                  |             |           |          |                       |                 |            |                                                             |
|           |             |                       |             |                  |             |           |          |                       |                 |            |                                                             |
|           |             |                       |             |                  |             |           |          |                       |                 |            |                                                             |
|           |             |                       |             |                  |             |           |          |                       |                 |            |                                                             |
|           |             |                       |             |                  |             |           |          |                       |                 |            |                                                             |



#### 3.5.5 Bus Exceptions

The NS32GX32 has the capability of handling errors occurring during the execution of a bus cycle. These errors can be either correctable or incorrectable, and the CPU can be notified of their occurrence through the input signals  $\overrightarrow{BRT}$  and/or  $\overrightarrow{BER}$ .

#### **Bus Retry**

If a bus error can be corrected, the CPU may be requested to repeat the erroneous bus cycle. The request is done by asserting the  $\overline{BRT}$  signal.  $\overline{BRT}$  is sampled at the end of state T2 or T2B.

When the CPU detects that BRT is active, it completes the bus cycle normally, but ignores the data read in case of a read cycle, and maintains a copy of the data to be written in case of a write cycle. Then, after a delay of two clock cycles, it will start executing the bus cycle again.

If the transfer cycle is multiple (e.g., for non-aligned data), only the problematic part will be repeated.

For instance, if a non-aligned double-word is being transferred and the second half of the transfer fails, only the second part will be repeated.

The same applies for a retry during a burst sequence. The repeated cycle will begin where the read operation failed (rather than the first address of the burst) and will finish the original burst.

Figures 3-27 and 4-10 (in Section 4) show the BRT timing for a basic access cycle and for burst cycles respectively.

The CPU always waits for BRT to be HIGH before repeating the bus cycle. While BRT is LOW, the CPU places all the output signals shown in *Figure 4-11* in a TRI-STATE® condition.

#### **Bus Error**

If a bus error is incorrectable the CPU may be requested to interrupt the current process and branch to an appropriate procedure to handle the error. The request is performed by activating the BER signal. BER is sampled by the CPU at the end of state T2 or T2B on the rising edge of BCLK.



FIGURE 3-26. Slave Processor Read Cycle

When BER is sampled active, the CPU completes the bus cycle normally. If a bus error occurs during a bus cycle for a reference required to execute an instruction, then a bus error exception is recognized. However, if an error occurs during an acknowledge cycle of another exception or during the ICU read cycle of a RETI instruction, the CPU interprets the event as a fatal bus error and enters the 'halted' state.

In this state the CPU floats its address and data buses and places a special status code on the ST0-4 lines. The CPU can exit this condition only through a hardware reset. Refer to Section 3.2.6 for more details on bus error.

- Note 1: If the erroneous bus cycle is extended by means of wait states, then the CPU uses the values of  $\overline{BRT}$  and/or  $\overline{BER}$  sampled during the last wait state.
- Note 2: If the CPU samples both BRT and BER active, BRT has higher priority. The bus error indication is ignored, and the bus cycle is repeated.
- Note 3: If BER is asserted during a bus cycle of a multi-cycle data transfer, the CPU completes the entire transfer normally, but the data will be ignored. The CPU also ignores any subsequent assertion of BER during the same data transfer.
- Note 4: Neither BRT nor BER should be asserted during the T2 state of a slave processor bus cycle.

#### 3.5.6 Dynamic Bus Configuration

The NS32GX32 is tuned to operate with 32-bit wide memory and peripheral devices. The bus also supports 8-bit and 16-bit data widths, but at reduced efficiency. The CPU can switch from one bus width to another dynamically; the only restriction is that the bus width cannot change for locations within an aligned 16-byte block.

The CPU determines the bus width in effect for a bus cycle by using the values of the BW0 and BW1 signals sampled during the last T2 state. Values of BW0 and BW1 sampled before the last T2 state or during T2B states are ignored. Whenever a bus width other than 32-bit is detected by the CPU, two idle states are inserted before the next bus cycle is initiated. These idle states are only inserted once during an operand access, even if more than two bus cycles are needed to complete the access.



2

The various combinations for BW0 and BW1 are shown below.

| BW1 | BW0 |            |
|-----|-----|------------|
| 0   | 0   | Reserved   |
| 0   | 1   | 8-Bit Bus  |
| 1   | 0   | 16-Bit Bus |
| 1   | 1   | 32-Bit Bus |

The bus width is always 32 bits during slave cycles (See Section 3.5.4.7). An important feature of the NS32GX32 is that it does not impose any restrictions on the data alignment, regardless of the bus width.

Bus accesses are performed in double-word units. Accesses of data operands that cross double-word boundaries are decomposed into two or more aligned double-word accesses.

The CPU provides four byte enable signals (BE0-3) which facilitate individual byte accessing on either a 32-bit or a 16-bit bus.

Figures 3-28 and 3-29 show the basic interfaces for 32-bit and 16-bit memories. An 8-bit memory interface (not shown) is even simpler since it does not use any of the  $\overline{BE}0-3$ signals and its single bank is always enabled whenever the memory is selected. Each byte location in this case is selected by address bits A0-31.

The NS32GX32 does not keep track of the bus width used in previous instruction fetches or data accesses. At the beginning of every memory transaction, the CPU always assumes that the bus is 32-bit wide and the BE0–3 signals are activated accordingly.

The BOUT signal is also asserted during instruction fetches or data reads if the conditions for bursting are satisfied. If the bus is other than 32-bit wide, the BIN signal is ignored and BOUT is deasserted at the beginning of the T state following T2, since burst cycles are not allowed for 8-bit or 16-bit buses.



The following subsections provide detailed descriptions of the access sequences performed in the various cases.

Note: Although the NS32GX32 ignores the BIN signal for 8-bit and 16-bit bus widths, it is recommended that BIN be asserted only if the system supports burst transfers. This is to ensure compatibility with future versions of the CPU that might support burst transfers for 8-bit and 16-bit buses.



TL/EE/10253-36

FIGURE 3-29. Basic Interface for 16-Bit Memories

#### 3.5.6.1 Instruction Fetch Sequences

The CPU performs two types of instruction fetch cycles: sequential and non-sequential. These can be distinguished from each other by the differing status combinations on pins ST0-4. For non-sequential instruction fetches the CPU presents on the address bus the exact byte address of the first instruction in the instruction stream that is about to begin; for sequential instruction fetches, the address of the next aligned instruction double-word is presented on the address bus. The CPU always activates all byte enable signals (BE0-3) for both sequential and non-sequential fetches. BOUT is also asserted during T2 if the addressed double-word is not the last in an aligned 16-byte block. Tables 3-5 to 3-7 show the fetch sequence for the various bus widths.

#### 32-Bit Bus Width

The CPU reads the entire double-word present on the data bus into its internal instruction buffer.

If BOUT and BIN are both active, the CPU reads up to 3 consecutive double-words using burst cycles. Burst cycles are used for instruction fetches regardless of whether the accesses are cacheable.

Example: JUMP @5

- $\bullet$  The CPU performs a fetch cycle at address 5 with  $\overline{BE0}\mathchar`-3$  all active.
- Two burst cycles are then performed and addresses 8 and 12 are output while  $\overline{BE0}$ -3 are kept active.

#### 16-Bit Bus Width

The word on the least-significant half of the data bus is read by the CPU. This is either the even or the odd word within the required instruction double-word, as determined by address bit 1.

The CPU then complements address bit 1, clears address bit 0 and initiates a bus cycle to read the other word, while keeping all the  $\overline{BE0}$ -3 signals active.

These two words are then assembled into a double-word and transferred into the instruction buffer.

In case of a non-sequential fetch, if the access is not cacheable and the instruction address selects the odd word within the instruction double-word, the even word is not fetched. Example JUMP @6

- A fetch cycle is performed at address 6 with  $\overline{\text{BE0}}\text{--3}$  all active.
- The word at address 4 is then fetched if the access is cacheable.

#### 8-Bit Bus Width

The instruction byte on the bus lines D0–7 is fetched. The CPU performs three consecutive cycles to read the remaining bytes within the required double-word, while keeping  $\overline{BE0}$ –3 all active. The 4 bytes are then assembled into a double-word and transferred into the instruction buffer. For a non-sequential fetch, if the access is not cacheable, the CPU will only read the upper bytes within the instruction address.

Example: JUMP @7

- The CPU performs a fetch cycle at address 7 with  $\overline{\text{BE0}}\text{--3}$  all active.
- Bytes at addresses 4, 5 and 6 are then fetched consecutively if the access is cacheable.

### TABLE 3-5. Cacheable/Non-Cacheable Instruction Fetches from a 32-Bit Bus

- 1. In a burst access four bytes are fetched with the L.S. bits of the address set to 00.
- 2. A 'C' on the data bus refers to cacheable fetches and indicates that the byte is placed in the instruction cache. An 'l' refers to non-cacheable fetches and indicates that the byte is ignored.

| Number<br>of Bytes | Address<br>LSB | B  | ytes to b | e Fetche | ed | Address<br>Bus | BE0-3 |    | Data | a Bus |     |
|--------------------|----------------|----|-----------|----------|----|----------------|-------|----|------|-------|-----|
| 1                  | 11             | B0 | _         | _        | -  | A              | LLLL  | B0 | C/I  | C/I   | C/I |
| 2                  | 10             | B1 | B0        | _        | _  | Α              | LLLL  | B1 | BO   | C/I   | C/I |
| 3                  | 01             | B2 | B1        | B0       | _  | A              | LLLL  | B2 | B1   | BO    | C/I |
| 4                  | 00             | B3 | B2        | B1       | B0 | А              | LLLL  | B3 | B2   | B1    | В0  |

### TABLE 3-6. Cacheable/Non-Cacheable Instruction Fetches from a 16-Bit Bus

1. A bus access marked with '\*' in the 'Address Bus' column is performed only if the fetch is cacheable.

| Number<br>of Bytes | Address<br>LSB | B  | lytes to b | e Fetche | ed | Address<br>Bus | BE0-3        | Data Bus |   |          |           |  |
|--------------------|----------------|----|------------|----------|----|----------------|--------------|----------|---|----------|-----------|--|
| 1                  | 11             | B0 | _          | _        |    | A<br>*A – 3    | LLLL<br>LLLL |          | _ | В0<br>С  | C/I<br>C  |  |
| 2                  | 10             | B1 | В0         |          |    | A<br>*A – 2    | LLLL<br>LLLL | _        | _ | B1<br>C  | В0<br>С   |  |
| 3                  | 01             | B2 | B1         | B0       | _  | A<br>A + 1     | LLLL<br>LLLL | _        | _ | B0<br>B2 | C/I<br>B1 |  |
| 4                  | 00             | B3 | B2         | B1       | В0 | A<br>A + 2     | LLLL<br>LLLL | _        | _ | B1<br>B3 | B0<br>B2  |  |

2

#### TABLE 3-7. Cacheable/Non-Cacheable Instruction Fetches from an 8-Bit Bus

| Number<br>of Bytes | Address<br>LSB | E  | Bytes to I | be Fetche | d  | Address<br>Bus | BE0-3 | Data Bus |   |     |    |  |
|--------------------|----------------|----|------------|-----------|----|----------------|-------|----------|---|-----|----|--|
| 1                  | 11             | B0 | -          | _         | _  | A              | LLLL  |          | — | _   | B0 |  |
|                    |                |    |            |           |    | * A — 3        | LLLL  | _        |   | —   | С  |  |
|                    |                |    |            |           |    | * A – 2        | LLLL  | -        | — |     | С  |  |
|                    |                |    |            |           |    | * A — 1        | LLLL  |          | — |     | С  |  |
| 2                  | 10             | B1 | В0         |           | _  | Α              | LLLL  | _        | _ |     | В0 |  |
|                    |                |    |            |           |    | A + 1          | LLLL  | - 1      | — |     | B1 |  |
|                    | 1              |    |            |           |    | * A — 2        | LLLL  | -        | — | —   | С  |  |
|                    | }              | {  |            |           |    | * A — 1        | LLLL  | —        |   | _   | С  |  |
| 3                  | 01             | B2 | B1         | BO        | _  | A              | LLLL  |          | _ |     | BO |  |
|                    | )              |    |            |           |    | A + 1          | LULL  | <u> </u> |   | _   | B1 |  |
|                    |                |    |            |           |    | A + 2          | LLLL  |          |   | —   | B2 |  |
|                    | }              | 1  |            |           |    | *A – 1         | LLLL  | -        |   | . — | С  |  |
| 4                  | 00             | B3 | B2         | B1        | B0 | A              | LLLL  |          |   |     | BO |  |
|                    |                |    |            |           |    | A + 1          | LLLL  | -        | — | —   | B1 |  |
|                    |                |    |            |           |    | A + 2          | LLLL  | _        |   | —   | B2 |  |
|                    |                |    |            |           |    | A + 3          | LLLL  | -        | — |     | B3 |  |

#### 3.5.6.2 Data Read Sequences

The CPU starts a data read access by placing the exact address of the operand on the address bus. The byte enable lines are activated to select only the bytes required by the instruction being executed. This prevents spurious accesses to peripheral devices that might be sensitive to read accesses, such as those which exhibit the characteristic of destructive reading. If the on-chip data cache is internally enabled for the read access, the BOUT signal is asserted at the beginning of state T2. BOUT will be deasserted if the data cache is externally inhibited (through CIIN or IODEC), or the bus width is other than 32 bits. During cacheable accesses the CPU always reads all the bytes in the doubleword, whether or not they are needed to execute the instruction, and stores them into the data cache. The external memory, in this case, must place the data on the bus regardless of the state of the byte enable signals.

If the data cache is either internally or externally inhibited during the access, the CPU ignores the bytes not selected by the  $\overline{BE0}$ -3 signals. Data read sequences for the various bus widths are shown in tables 3-8 to 3-10.

#### 32-Bit Bus Width

The entire double-word present on the bus is read by the CPU. If the access is cacheable and the memory allows burst accesses, the CPU reads up to 3 additional double-words within the aligned 16-byte block containing the first byte of the operand. These burst accesses are performed in a wrap-around fashion within the 16-byte block.

Example: MOVW @5, R0

- The CPU reads a double-word at address 5 while keeping  $\overline{BE1}$  and  $\overline{BE2}$  active.
- If the access is not-cacheable, BOUT is deasserted and the data bytes 0 and 3 are ignored.
- If the access is cacheable, the CPU performs burst cycles with BE0-3 all active, to read the double-words at addresses 8, 12, and 0.

#### 16-Bit Bus Width

The word on the least-significant half of the data bus is read by the CPU. The CPU can then perform another access cycle with address bit 1 complemented and address bit 0 cleared to read the other word within the addressed doubleword.

If the access is cacheable, the entire double-word is read and stored into the cache.

If the access is not cacheable, the CPU ignores the bytes in the double-word not selected by  $\overline{\text{BE0}}$ -3. In this case, the second access cycle is not performed, unless selected bytes are contained in the second word.

Example: MOVB @5, R0

- The CPU reads a word at address 5 while keeping BE1 active.
- If the access is not cacheable, the CPU ignores byte 0.
- If the access is cacheable, the CPU performs another access cycle, with BE0-3 all active, to read the word at address 6.

#### 8-Bit Bus Width

The data byte on the bus lines D0-7 is read by the CPU. The CPU can then perform up to 3 access cycles to read the remaining bytes in the double-word.

If the access is cacheable, the entire double-word is read and stored into the cache.

If the access is not cacheable, the CPU will only perform those access cycles needed to read the selected bytes.

Example: MOVW @5, R0

- The CPU reads the byte at address 5 while keeping BE1 and BE2 active.
- If the access is not cacheable, the CPU activates BE2 and reads the byte at address 6.
- If the access is cacheable, the CPU performs three bus cycles with BE0-3 all active, to read the bytes at addresses 6, 7 and 4.

#### TABLE 3-8. Cacheable/Non-Cacheable Data Reads from a 32-Bit Bus

1. In a burst access four bytes are read with the L.S. bits of the address set to 00.

2. A 'C' on the data bus refers to cacheable reads and indicates that the byte is placed in the data cache. An 'l' refers to noncacheable reads and indicates that the byte is ignored.

| Number<br>of Bytes | Address<br>LSB |    | Bytes to | be Read | 1    | Address<br>Bus | BE0-3 |     |     |     |     |
|--------------------|----------------|----|----------|---------|------|----------------|-------|-----|-----|-----|-----|
| 1                  | 00             |    | —        |         | B0   | A              | HHHL  | C/I | C/I | C/I | BO  |
| 1                  | 01             | -  |          | B0      | -    | A              | HHLH  | C/I | C/I | B0  | C/I |
| 1                  | 10             | _  | В0       |         |      | A              | HLHH  | C/I | B0  | C/I | C/I |
| 1                  | 11             | во | _        | _       | _    | A              | ГННН  | B0  | C/I | C/I | C/I |
| 2                  | 00             | 1  | _        | B1      | B0 _ | A              | HHLL  | C/I | C/I | B1  | BO  |
| 2                  | 01             | -  | B1       | B0      | _    | A              | HLLH  | C/I | B1  | B0  | C/I |
| 2                  | 10             | B1 | BO       | _       | _    | A              | ггнн  | B1  | B0  | C/I | C/I |
| 3                  | 00             | _  | B2       | B1      | B0   | A              | HLLL  | C/I | B2  | B1  | B0  |
| 3                  | 01             | B2 | B1       | B0      | _    | A              | LLLH  | B2  | B1  | В0  | C/I |
| 4                  | 00             | B3 | B2       | B1      | - B0 | A              | LLLL  | B3  | B2  | B1  | B0  |

#### TABLE 3-9. Cacheable/Non-Cacheable Data Reads from a 16-Bit Bus

1. A bus access marked with '\*' in the 'Address Bus' column is performed only if the read is cacheable.

| Number   | Address | Data to be Read |    |     |    | Address      | B                  | Ē0-3         | Data Bus |     |           |           |
|----------|---------|-----------------|----|-----|----|--------------|--------------------|--------------|----------|-----|-----------|-----------|
| of Bytes | LSB     |                 |    |     |    | Bus          | Cach.              | Non Cach.    |          | Dat | a Du3     |           |
| 1        | 00      | —               | _  | -   | В0 | A<br>* A + 2 | HHHL<br>LLLL       | HHHL         | 1 1      | _   | C/I<br>C  | В0<br>С   |
| 1        | 01      | -               | _  | В0  | -  | A<br>* A + 1 | HHLH<br>LLLL       | HHLH         |          | _   | В0<br>С   | C/I<br>C  |
| . 1      | 10      | -               | В0 | -   | _  | A<br>* A — 2 | HLHH<br>Llll       | нгнн         | -        | _   | C/I<br>C  | В0<br>С   |
| 1        | 11      | В0              | —  | · — |    | A<br>* A — 3 | LHHH<br>LLLL       | LHHH         |          | _   | В0<br>С   | C/I<br>C  |
| 2        | 00      | -               | —  | B1  | B0 | A<br>* A + 2 | H H L L<br>L L L L | HHLL         | 1 1      | _   | B1<br>C   | В0<br>С   |
| 2        | 01      | -               | B1 | B0  | -  | A<br>A + 1   | HLLH<br>LLLL       | HLLH<br>HLHH |          | -   | В0<br>С/I | C/I<br>B1 |
| 2        | 10      | B1              | В0 | -   | _  | A<br>* A — 2 | LLHH<br>LLLL       | LLHH         |          |     | B1<br>C   | В0<br>С   |
| 3        | 00      | -               | B2 | B1  | В0 | A<br>A + 2   | HLLL<br>LLLL       | HLLL<br>HLHH | -        | _   | B1<br>C/I | B0<br>B2  |
| 3        | 01      | B2              | B1 | B0  | -  | A<br>A + 1   | LLLH<br>LLLL       | LLLH<br>LLHH | _        | _   | B0<br>B2  | C/I<br>B1 |
| 4        | 00      | B3              | B2 | B1  | B0 | A<br>A + 2   | LLLL               | LLLL<br>LLHH |          | _   | B1<br>B3  | B0<br>B2  |

2
| 3.0 | Fun | ctior | nal D | escri | ption | (Continued) |
|-----|-----|-------|-------|-------|-------|-------------|
|-----|-----|-------|-------|-------|-------|-------------|

TABLE 3-10. Cacheable/Non-Cacheable Data Reads from an 8-Bit Bus D8-12

| Number     | Address |    | Data to I  | be Read |            | Address                         | B                                      | Ē0-3                         |      | Data | Bus |                      |
|------------|---------|----|------------|---------|------------|---------------------------------|----------------------------------------|------------------------------|------|------|-----|----------------------|
| _ of Bytes | LSB     |    |            |         |            | Bus                             | Cach.                                  | Non Cach.                    |      |      |     |                      |
| 1          | 00      | _  | ` <u> </u> | -       | <b>B</b> 0 | A<br>*A + 1<br>*A + 2<br>*A + 3 | H H H L<br>L L L<br>L L L L<br>L L L L | HHHL                         |      |      |     | В0<br>С<br>С<br>С    |
| 1          | 01      | —  | -          | B0      | . —        | A<br>*A + 1<br>*A + 2<br>*A - 1 | HHLH<br>LLLL<br>LLLL<br>LLLL           | HHLH                         |      |      |     | B0<br>C<br>C<br>C    |
| 1          | 10      | _  | BO         |         |            | A<br>*A + 1<br>*A - 2<br>*A - 1 | HLHH<br>LLLL<br>LLLL<br>LLLL           | HLHH                         |      |      | _   | B0<br>C<br>C<br>C    |
| 1          | 11      | BO |            | •••••   | _          | A<br>*A - 3<br>*A - 2<br>*A - 1 | LHHH<br>LLLL<br>LLLL<br>LLLL           | LHHH                         |      |      |     | 80<br>C<br>C<br>C    |
| 2          | 00      | -  | ·          | B1      | BO         | A<br>A + 1<br>*A + 2<br>*A + 3  | HHLL<br>LLLL<br>LLLL<br>LLLL           | HHLL<br>HHLH                 | <br> |      |     | 80<br>81<br>C<br>C   |
| 2          | 01      | -  | B1         | BO      |            | A<br>A + 1<br>*A + 2<br>*A - 1  | HLLH<br>LLLL<br>LLLL<br>LLLL           | HLLH<br>HLHH                 |      |      |     | B0<br>B1<br>C<br>C   |
| 2          | 10      | B1 | B0         |         | . <b>—</b> | A<br>A + 1<br>*A - 2<br>*A - 1  |                                        | LLHH<br>LHHH                 |      | -    | -   | B0<br>B1<br>C<br>C   |
| 3          | 00      | -  | B2         | B1      | BO         | A<br>A + 1<br>A + 2<br>*A + 3   | HLLL<br>LLLL<br>LLLL<br>LLLL           | HLLL<br>HLLH<br>HLHH         |      | -    | _   | B0<br>B1<br>B2<br>C  |
| 3          | 01      | B2 | B1         | ВО      |            | A<br>A + 1<br>A + 2<br>*A - 1   |                                        | LLLH<br>LLHH<br>LHHH         | -    | _    |     | B0<br>B1<br>B2<br>C  |
| 4          | 00      | B3 | B2         | B1 .    | BO         | A<br>A + 1<br>A + 2<br>A + 3    | LLLL<br>LLLL<br>LLLL                   | LLLL<br>LLLH<br>LLHH<br>LHHH |      | -    | _   | B0<br>B1<br>B2<br>B3 |

# 3.5.6.3 Data Write Sequences

In a write access the CPU outputs the operand address and asserts only the byte enable lines needed to select the specific bytes to be written.

In addition, the CPU duplicates the data to be written on the appropriate bytes of the data bus in order to handle 8-bit and 16-bit buses.

The various access sequences as well as the duplication of data are summarized in tables 3-11 to 3-13.

## 32-Bit Bus Width

The CPU performs only one access cycle to write the selected bytes within the addressed double-word. Example: MOVB R0, @6

• The CPU duplicates byte 2 of the data bus into byte 0 and performs a write cycle at address 6 with BE2 active.

### 16-Bit Bus Width

Up to two access cycles are needed to complete the write operation.

# 3.0 Functional Description (Continued)

Example: MOVW R0, @5

- The CPU duplicates byte 1 of the data bus into byte 0 and performs a write cycle at address 5 with BE1 and BE2 active.
- A write at address 6 is then performed with BE2 active and the original byte 2 of the data bus placed on byte 0.

### 8-Bit Bus Width

Up to 4 access cycles are needed in this case to complete the write operation.

Example: MOVB R0, @7

 The CPU duplicates byte 3 of the data bus into bytes 0 and 1, and then performs a write cycle at address 7 with BE3 active.

### 3.5.7 Bus Access Control

The NS32GX32 has the capability of relinquishing its control of the bus upon request from a DMA device or another CPU. This capability is implemented with the HOLD and HLDA

signals. By asserting HOLD, an external device requests access to the bus. On receipt of HLDA from the CPU, the device may perform bus cycles, as the CPU at this point has placed all the output signals shown in *Figure 3-30* into the TRI-STATE condition.

To return control of the bus to the CPU, the external device sets HOLD inactive, and the CPU acknowledges return of the bus by setting HLDA inactive.

The CPU samples HOLD in the middle of each T-state on the falling edge of BCLK. If HOLD is asserted when the bus is idle between access sequences, then the bus is granted immediately (see *Figure 3-29*). If HOLD is asserted during an access sequence, then the bus is granted immediately after the access sequence, including any retried bus cycles, has completed (see *Figure 4-13*). Note that an access sequence can be composed of several bus cycles if the bus width is 8 or 16 bits.

### TABLE 3-11. Data Writes to a 32-Bit Bus

1. Bytes on the data bus marked with 'e' are undefined.

| Number<br>of Bytes | Address<br>LSB | Data to be Written |    | Address<br>Bus | BE0-3 |   | Data | Bus |    |    |    |
|--------------------|----------------|--------------------|----|----------------|-------|---|------|-----|----|----|----|
| 1                  | 00             | _                  |    | _              | B0    | A | нннг | •   | •  | •  | В0 |
| 1                  | 01             | —                  | _  | B0             |       | Α | HHLH | •   | •  | B0 | B0 |
| 1                  | 10             | _                  | BO | _              | _     | A | нгнн | •   | B0 | •  | В0 |
| 1,                 | 11             | BO                 | —  | _ —            | _     | A | LHHH | B0  | ٠  | B0 | B0 |
| 2                  | 00             | -                  | _  | B1             | B0    | A | HHLL | •   | •  | B1 | B0 |
| 2                  | 01             | -                  | B1 | B0             | -     | A | HLLH | •   | B1 | B0 | В0 |
| 2                  | 10             | B1                 | BO | _              | _     | A | LLHH | B1  | B0 | B1 | B0 |
| 3                  | 00             | -                  | B2 | B1             | B0    | A | HLLL | •   | B2 | B1 | BO |
| 3                  | 01             | B2                 | B1 | BO             |       | A | LLLH | B2  | B1 | B0 | B0 |
| 4                  | 00             | B3                 | B2 | B1             | BO    | A | LLLL | B3  | B2 | B1 | BO |

### TABLE 3-12. Data Writes to a 16-Bit Bus

| Number<br>of Bytes | Address<br>LSB |    | Data to b | e Writter | n  | Address<br>Bus | BE0-3        |         | Data    | Bus      |          |
|--------------------|----------------|----|-----------|-----------|----|----------------|--------------|---------|---------|----------|----------|
| 1                  | 00             | _  | _         | _         | B0 | A              | HHHL         | •       | •       | •        | B0       |
| 1                  | 01             | _  | _         | B0        | -  | A              | ннгн         | •       | •       | B0       | B0       |
| 1                  | 10             | -  | B0        | _         | -  | A              | HLHH         | •       | B0      | •        | B0       |
| 1                  | 11             | B0 | _         | _         |    | A              | гннн         | B0      | •       | B0       | BO       |
| 2                  | 00             | -  | _         | B1        | B0 | A              | HHLL         | •       | ٠       | B1       | BO       |
| 2                  | 01             | -  | B1        | B0        | —  | A<br>A + 1     | HLLH<br>HLHH | •       | B1<br>• | B0<br>•  | B0<br>B1 |
| 2                  | 10             | B1 | BO        |           | _  | A              | LLHH         | B1      | B0      | B1       | BO       |
| 3                  | 00             | -  | B2        | B1        | B0 | A<br>A + 2     | HLLL<br>HLHH | •       | B2<br>• | B1<br>•  | B0<br>B2 |
| 3                  | 01             | B2 | B1        | B0        |    | A<br>A + 1     | LLLH<br>LLHH | B2<br>• | B1<br>• | B0<br>B2 | B0<br>B1 |
| 4                  | 00             | B3 | B2        | B1        | B0 | A<br>A + 2     | LLLL<br>LLHH | B3<br>• | B2<br>● | B1<br>B3 | B0<br>B2 |

|                    |                |    | TAI       | BLE 3-13  | . Data W | rites to an 8-Bi    | t Bus                |              |              |         |             |
|--------------------|----------------|----|-----------|-----------|----------|---------------------|----------------------|--------------|--------------|---------|-------------|
| Number<br>of Bytes | Address<br>LSB | I  | Data to b | e Writter | ו<br>ו   | Address<br>Bus      | BE0-3                |              | Data         | ta Bus  |             |
| 1                  | 00             | -  | -         | _         | B0       | Α                   | HHHL                 | •            | •            | ٠       | В           |
| 1                  | 01             | —  | -         | B0        | _        | Α                   | HHLH                 | •            | •            | B0      | B           |
| 1                  | 10             | —  | В0        | -         | _        | Α                   | HLHH                 | •            | B0           | •       | B           |
| 1                  | 11             | B0 | _         | -         | -        | A                   | LHHH                 | B0           | ٠            | B0      | В           |
| 2                  | 00             | -  | _         | B1        | B0       | A<br>A + 1          | HHLL<br>HHLH         | •            | •            | B1<br>● | B           |
| 2                  | 01             | -  | B1        | B0        | _        | A<br>A + 1          | HLLH<br>HLHH         | •            | B1<br>●      | B0<br>• | B           |
| 2                  | 10             | B1 | B0        | -         | _        | A<br>A + 1          | LLHH<br>LHHH         | B1<br>●      | B0<br>•      | B1<br>● | B           |
| 3                  | 00             | -  | B2        | B1        | BO       | A<br>A + 1<br>A + 2 | HLLL<br>HLLH<br>HLHH | •            | B2<br>•      | B1<br>• | B<br>B<br>B |
| 3                  | 01             | B2 | B1        | B0        |          | A<br>A + 1<br>A + 2 | LLLH<br>LLHH<br>LHHH | B2<br>•<br>• | B1<br>•<br>• | B0<br>• | B<br>B<br>B |
| 4                  | 00             | B3 | B2        | B1        | BO       | A<br>A + 1<br>A + 2 | LLLL<br>LLLH<br>LLHH | B3<br>•<br>• | B2<br>•<br>• | B1<br>• | B           |





Note: The status indicates 'IDLE' while the bus is granted. If the cause of the IDLE changes (e.g., CPU starts waiting for an interrupt), the status also changes.

The CPU will never grant the bus between interlocked read and write bus cycles.

Note: If an external device requires a very short latency to get control of the bus, the bus retry signal (BRT) can be used instead of hold. See Section 3.5.5.

### 3.5.8 Interfacing Memory-Mapped I/O Devices

In Section 3.1.3.2 it was mentioned that some special precautions are needed when interfacing I/O devices to the NS32GX32 due to its internal pipelined implementation. Two special signals are provided for this purpose: IOINH and IODEC. The CPU asserts IOINH during a read bus cycle to indicate that the bus cycle should be ignored if an I/O device is selected. The system responds by asserting IODEC to indicate to the CPU that an I/O device has been selected. IODEC is sampled by the CPU in the middle of state T2. If the cycle is extended, then the CPU uses the IODEC value sampled during the last wait state. If a bus error or a bus retry occurs, the sampled IODEC value is ignored. IODEC must be kept high during burst transfer cycles.

When IODEC is active during a bus cycle for which IOINH is asserted, the CPU discards the data and applies the special handling required for I/O devices. *Figure 3-31* shows a possible implementation of an I/O device interface where the address mapping of the I/O devices is fixed.

In an open system configuration, IODEC could be generated by the decoding logic of each I/O device subsystem.

Note 1: When IODEC is active in response to a read bus cycle, the CPU treats the reference as noncacheable.

Note 2: IOINH is kept inactive during write cycles.

# 3.0 Functional Description (Continued)



TL/EE/10253-38

# FIGURE 3-31. Typical I/O Device Interface

### 3.5.9 Interrupt and Debug Trap Requests

Three signals are provided by the CPU to externally request interrupts and/or a debug trap. INT and NMI are for maskable and non-maskable interrupts respectively. DBG is used for requesting an external debug trap.

The CPU samples  $\overline{INT}$  and  $\overline{NMI}$  on every other rising edge of BCLK, starting with the second rising edge of BCLK after  $\overline{RST}$  goes high.

NMI is edge-sensitive; a high-to-low transition on it is detected by the CPU and stored in an internal latch, so that there is no need to keep it asserted until it is acknowledged.

 $\overline{\text{INT}}$  is level-sensitive and, as such, once asserted, it must be kept asserted until it is acknowledged.

The  $\overline{DBG}$  signal, like  $\overline{NMI}$ , is edge-sensitive; it differs from  $\overline{NMI}$  in that the CPU samples it on each rising edge of BCLK.  $\overline{DBG}$  can be asserted asynchronously to the CPU clock, but it should be at least 1.5 clock cycles wide in order to be recognized.

If DBG meets the specified setup and hold times, it will be recognized on the rising edge of BCLK deterministically.

Refer to *Figures 4-19* and *4-20* for more details on the timing of the above signals.

Note: If the NMI signal is pulsed to request a non-maskable interrupt, it may be necessary to keep it asserted for a minimum of two clock cycles to guarantee its detection, unless extra logic ensures that the pulse occurs around the BCLK sampling edge.

### 3.5.10 Internal Status

The NS32GX32 provides information on the system interface concerning its internal activity.

The  $U/\overline{S}$  signal will indicate the state of the U bit in the PSR except in the following cases:

While executing a MOVUS instruction it will be '1' during the source read.

While executing a MOVSU instruction it will be '1' during the destination write.

The PFS signal is asserted for one BCLK cycle when the CPU begins executing a new instruction. The ISF signal is driven High along with PFS if the new instruction does not follow the previous instruction in sequence. More specifically, ISF is High along with PFS after processing an exception or after executing one of the following instructions: ACB (branch taken), BCnd (branch taken), BR, BSR, CASE, CXPD, DIA, JSR, JUMP, RET, RETT, RETT, AND RASE

The  $\overline{BP}$  signal is asserted for one BCLK cycle when an address-compare or PC-match condition is detected. If the  $\overline{BP}$  signal is asserted one BCLK cycle after  $\overline{PFS}$ , it indicates that an address-compare debug condition has been detected. If  $\overline{BP}$  is asserted at any other time, it indicates that a PC-Match debug condition has been detected.

While executing a CINV instruction, the CPU displays the operation code and source operand using slave processor write bus cycles.

During idle bus cycles, the signals ST0-ST4 indicate whether the CPU is waiting for an interrupt, waiting for a Slave Processor to complete executing an instruction or halted.



A High-to-Low transition of this signal requests a nonmaskable interrupt (Section 3.5.9).

| 4.0 Dev      | ice Specifications (Continued)                                                                                                                  |            | · · · · · ·                                                                                                                                 |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| DBG          | Debug Trap Request.                                                                                                                             | 4.1.3 Outp | ut Signals                                                                                                                                  |
|              | A High-to-Low transition of this signal re-                                                                                                     | BCLK       | Bus Clock.                                                                                                                                  |
|              | quests a debug trap (Section 3.5.9).                                                                                                            |            | Output clock for bus timing (Section 3.5.2).                                                                                                |
| CIIN         | Cache Inhibit In.                                                                                                                               | BCLK       | Bus Clock Inverse.                                                                                                                          |
|              | When active, indicates that the location refer-                                                                                                 |            | Inverted output clock.                                                                                                                      |
|              | enced in the current bus cycle is not cache-                                                                                                    | HLDA       | Hold Acknowledge.                                                                                                                           |
|              | able. Clin must not change within an aligned                                                                                                    |            | Activated by the CPU in response to the                                                                                                     |
| IODEC        | I/O Decode.                                                                                                                                     |            | HOLD input to indicate that the CPU has re-<br>leased the bus.                                                                              |
|              | Indicates to the CPU that a peripheral device                                                                                                   | PFS        | Program Flow Status.                                                                                                                        |
|              | is addressed by the current bus cycle. The value of IODEC must not change within an                                                             |            | A pulse on this signal indicates the beginning                                                                                              |
|              | aligned 16-byte block (Section 3.5.8).                                                                                                          |            | of execution for each instruction (Section 3.5.10).                                                                                         |
| FSSR         | Force Slave Status Read.                                                                                                                        | ISF        | Internal Sequential Fetch.                                                                                                                  |
|              | When asserted, indicates that the slave                                                                                                         |            | Indicates along with PFS that the instruction                                                                                               |
|              | tion 3.1.4.1). An external 10 k $\Omega$ resistor                                                                                               |            | beginning execution is sequential (ISF Low)                                                                                                 |
|              | should be connected between FSSR and                                                                                                            |            | or non-sequential (ISF High).                                                                                                               |
|              | V <sub>CC</sub> .                                                                                                                               | U/S        | User/Supervisor.                                                                                                                            |
| SDN          | Slave Done.<br>Used by a slave processor to signal the com-                                                                                     |            | User or supervisor mode status (Section 3.5.10).                                                                                            |
|              | pletion of a slave instruction (Section                                                                                                         | BP         | Break Point.                                                                                                                                |
|              | 3.1.4.1). An external 10 k $\Omega$ resistor should be                                                                                          | a          | This signal is activated when the CPU de-                                                                                                   |
| BIN          | Connected between SDN and V <sub>CC</sub> .                                                                                                     |            | tects a PC or operand-address match debug                                                                                                   |
| DIN          | Durst In.                                                                                                                                       | CASEC      | *Casha Sastian                                                                                                                              |
|              | memory supports burst cycles (Section                                                                                                           | CASLU      | For cachooble date read bus evelos indicatos                                                                                                |
|              | 3.5.4.3).                                                                                                                                       |            | the Section of the on-chip Data Cache where                                                                                                 |
| RDY          | Ready.                                                                                                                                          |            | the data will be placed; undefined for other                                                                                                |
|              | While this signal is not active, the CPU ex-                                                                                                    | 1          | bus cycles.                                                                                                                                 |
|              | tends the current bus cycle to support a slow                                                                                                   | IOINH      | I/O Inhibit.                                                                                                                                |
| <b>D</b> 140 | memory or peripheral device.                                                                                                                    |            | Indicates that the current bus cycle should                                                                                                 |
| BW0-1        | Bus width.                                                                                                                                      |            | dressed                                                                                                                                     |
|              | hits) for each data transfer: BW0 is the least                                                                                                  | SPC        | Slave Processor Control                                                                                                                     |
|              | significant bit. The bus width must not                                                                                                         | 0.0        | Data strobe for slave processor transfers                                                                                                   |
|              | change within an aligned 16-byte block-en-                                                                                                      | BOUT       | *Burst Out.                                                                                                                                 |
|              | codings are:                                                                                                                                    |            | When active, indicates that the CPU is re-                                                                                                  |
|              | 00—Reserved                                                                                                                                     |            | questing to perform burst cycles.                                                                                                           |
|              | 01—8 Bits                                                                                                                                       | ILO        | Interlocked Operation.                                                                                                                      |
|              | 10                                                                                                                                              | н — н      | When active, indicates that interlocked cy-                                                                                                 |
| DOT          | 11—32 Bits                                                                                                                                      |            | cles are being performed (Section 3.5.4.5).                                                                                                 |
| DRI          | Bus Retry.                                                                                                                                      | DDIN       | *Data Direction.                                                                                                                            |
|              | bus cycle (Section 3.5.5).                                                                                                                      |            | Indicates the direction of a data transfer. It is low for reads and high for writes.                                                        |
| BER          | Bus Error.                                                                                                                                      | CONF       | *Confirm Bus Cycle.                                                                                                                         |
|              | When active, indicates that an error occurred<br>during a bus cycle. It is treated by the CPU as<br>the highest priority exception after reset. |            | When active, indicates that a bus cycle initia-<br>ted by ADS is valid; that is, the bus cycle has<br>not been cancelled (Section 3.5.4.2). |
|              |                                                                                                                                                 |            |                                                                                                                                             |
|              |                                                                                                                                                 | 4          |                                                                                                                                             |
|              |                                                                                                                                                 |            |                                                                                                                                             |
|              |                                                                                                                                                 |            |                                                                                                                                             |

NS32GX32-20/NS32GX32-25/NS32GX32-30

ŗ

| 4.0 Dev       | ice Specifications (Continued)                                           |                                                       |             |                                      |  |  |
|---------------|--------------------------------------------------------------------------|-------------------------------------------------------|-------------|--------------------------------------|--|--|
| BMT           | *Begin Memory Transaction.                                               |                                                       | 01000-      | -Sequential Instruction Fetch.       |  |  |
|               | When Stable Low indicates that the current                               |                                                       | 01001-      | -Non-Sequential Instruction Fetch.   |  |  |
|               | bus cycle is valid; that is, the bus cycle has                           |                                                       | 01010       | -Data Transfer.                      |  |  |
|               | not been cancelled (Section 3.5.4.2).                                    |                                                       | 01011-      | -Read Read-Modify-Write Operand.     |  |  |
| ADS           | *Address Strobe.                                                         |                                                       | 01100-      | -Read for Effective Address.         |  |  |
|               | When active, indicates that a bus cycle has                              |                                                       | 01101       | }                                    |  |  |
|               | begun and a valid address is on the address                              |                                                       | •           |                                      |  |  |
|               | bus.                                                                     |                                                       | •           | Beserved                             |  |  |
| BEU-3         | byte chaptes.                                                            |                                                       | •           | 1                                    |  |  |
|               | Used to selectively enable data transfers on bytes $0-3$ of the data bus |                                                       | 11100       | ]                                    |  |  |
| STO-4         | Statue                                                                   |                                                       | 11101_      | -Transfer Slave Operand              |  |  |
| 010-4         | Bus cycle status code: STO is the least signif-                          |                                                       | 11110       | -Read Slave Status Word              |  |  |
|               | icant. Encodings are:                                                    |                                                       | 11111_      | Broadcast Slave ID                   |  |  |
|               | 00000-Idle: CPU Inactive on Bus.                                         | A0-31                                                 | *Addro      |                                      |  |  |
|               | 00001                                                                    | A0-31                                                 | Llead by    | the CPU to output a 32-bit address   |  |  |
|               | 00010Idle: Halted                                                        |                                                       | at the l    | pedinning of a bus cycle. A0 is the  |  |  |
|               | 00011Idle: The bus is idle while the slave                               |                                                       | least sig   | inificant.                           |  |  |
|               | processor is executing an instruction.                                   | 4 1 4 Input                                           | /Output Sid | nale                                 |  |  |
|               | 00100-Interrupt Acknowledge, Master.                                     | D0-31                                                 | *Data F     | lue                                  |  |  |
|               | 00101-Interrupt Acknowledge, Cascaded.                                   | 50 01                                                 | Llead by    | the CPU to input or output data dur- |  |  |
|               | 00110-End of Interrupt, Master.                                          |                                                       | ing a re    | ad or write cycle respectively.      |  |  |
|               | 00111-End of Interrupt, Cascaded.                                        |                                                       |             |                                      |  |  |
| 4.2 ABSOLU    | TE MAXIMUM RATINGS                                                       | All Input or                                          | Output Vol  | tages with                           |  |  |
| If Military/A | Aerospace specified devices are required.                                | Respect                                               | to GND      | -0.5V to +7V                         |  |  |
| please con    | tact the National Semiconductor Sales                                    | Power Diss                                            | ipation     | 4 W                                  |  |  |
| Office/Distr  | ibutors for availability and specifications.                             | Note: Absolute maximum ratings indicate limits beyond |             |                                      |  |  |

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under Electrical Characteristics.

# **4.3 ELECTRICAL CHARACTERISTICS** NS32GX32-20, 25: $T_{CASE} = 0^{\circ}$ to $+95^{\circ}$ C, $V_{CC} = 5V \pm 10^{\circ}$ , GND = 0V NS32GX32-30: $T_{CASE} = 0^{\circ}$ to $+95^{\circ}$ C, $V_{CC} = 5V \pm 5^{\circ}$ , GND = 0V.

0°C to +95°C

-65°C to +150°C

**Case Temperature Under Bias** 

Storage Temperature

| Symbol | Parameter                                                                                      | Conditions                                                                                                | Min  | Тур                                          | Max                                          | Units       |
|--------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|----------------------------------------------|----------------------------------------------|-------------|
| VIH    | High Level Input Voltage                                                                       |                                                                                                           | 2.0  |                                              | V <sub>CC</sub> + 0.5                        | v           |
| VIL    | Low Level Input Voltage                                                                        |                                                                                                           | -0.5 |                                              | 0.8                                          | v           |
| VOH    | High Level Output Voltage                                                                      | I <sub>OH</sub> = -400 μA                                                                                 | 2.4  |                                              |                                              | V           |
| Vol    | Low Level Output Voltage<br>A0–11, D0–31, DDIN<br>CONF, BMT<br>BCLK, BCLK<br>All Other Outputs | $I_{OL} = 4 \text{ mA}$<br>$I_{OL} = 6 \text{ mA}$<br>$I_{OL} = 16 \text{ mA}$<br>$I_{OL} = 2 \text{ mA}$ |      |                                              | 0.45<br>0.45<br>0.45<br>0.45                 | v<br>v<br>v |
| ال     | Input Load Current                                                                             | $0 \le V_{IN} \le V_{CC}$                                                                                 | -20  |                                              | 20                                           | μA          |
| ۱L     | Leakage Current (Output and I/O pins in TRI-STATE/Input Mode)                                  | $0.4 \le V_{IN} \le V_{CC}$                                                                               | -20  |                                              | 20                                           | μΑ          |
| CIN    | CLK Input Capacitance                                                                          |                                                                                                           |      | 10                                           |                                              | pF          |
| Icc    | Active Supply Current                                                                          | $I_{OUT} = 0, T_A = 25^{\circ}C$<br>$V_{CC} = 5V$                                                         |      | 700 @ 30 MHz<br>600 @ 25 MHz<br>470 @ 20 MHz | 800 @ 30 MHz<br>700 @ 25 MHz<br>575 @ 20 MHz | mA          |

# **Connection Diagram**



**Bottom View** 

TL/EE/10253-40

FIGURE 4-2. 175-Pin PGA Package

NS32GX32 Pinout Descriptions

| Desc         | Pin  | Desc         | Pin | Desc     | Pin |   | Desc               | Pin | Desc     | Pin | Desc     | Pin        |
|--------------|------|--------------|-----|----------|-----|---|--------------------|-----|----------|-----|----------|------------|
| Reserved     | A1   | D26          | B16 | GNDB13   | D14 |   | GNDL6              | J14 | GNDL5    | N9  | A0       | R6         |
| Reserved     | A2   | Reserved     | C1  | VCCB14   | D15 |   | VCCL5              | J15 | CONF     | N10 | VCCB9    | R7         |
| Reserved     | A3   | Reserved     | C2  | D23      | D16 |   | D13                | J16 | RDY      | N11 | Reserved | R8         |
| BP           | A4   | VCCL2        | СЗ  | IOINH    | E1  |   | VCCB6              | K1  | HOLD     | N12 | SPC      | R9         |
| ISF          | A5   | Reserved     | C4  | ILO      | E2  |   | A23                | K2  | VCCB11   | N13 | BE3      | R10        |
| RST          | A6   | PFS          | C5  | GNDB3    | E3  |   | GNDL4              | КЗ  | GNDB10   | N14 | VCCB10   | R11        |
| NMI          | A7   | SDN          | C6  | D24      | E14 |   | GNDB11             | K14 | D4       | N15 | ADS      | R12        |
| GNDB1        | A8   | Reserved     | C7  | D22      | E15 |   | D11                | K15 | D6       | N16 | BW1      | R13        |
| Reserved     | A9   | BCLK         | C8  | D20      | E16 |   | D12                | K16 | A16      | P1  | BER      | B14        |
| VCCB2        | A10  | VCCCLK       | C9  | A30      | F1  |   | A22                | L1  | VCCB7    | P2  | CIIN     | R15        |
| Reserved (2) | A11  | SYNC         | C10 | CASEC    | F2  |   | A21                | L2  | GNDB6    | P3  | D2       | R16        |
| Reserved (1) | A12  | Reserved (2) | C11 | Reserved | F3  |   | VCCL3              | L3  | A10      | P4  | A13      | S1         |
| Reserved (2) | A13  | Reserved (2) | C12 | D21      | F14 |   | D8                 | L14 | A6       | P5  | AB       | S2         |
| Reserved (2) | A14  | VCCL6        | C13 | D19      | F15 |   | D9                 | L15 | A2       | P6  | A5       | <b>S</b> 3 |
| VCCB1        | A15  | D29          | C14 | D18      | F16 |   | D10                | L16 | ST3      | P7  | A3       | S4         |
| Reserved     | B1   | D27          | C15 | A29      | G1  | 1 | A20                | M1  | GNDB8    | P8  | A1       | S5         |
| /CCB4        | B2   | D25          | C16 | A31      | G2  |   | GNDB5              | M2  | VCCL4    | P9  | ST2      | S6         |
| Reserved     | B3   | U/S          | D1  | VCCB5    | G3  |   | A17                | МЗ  | BE1      | P10 | ST1      | S7         |
| Reserved     | B4   | Reserved     | D2  | GNDB12   | G14 |   | D5                 | M14 | GNDB9    | P11 | STO      | S8         |
| VCCB3        | B5   | Reserved     | D3  | D17      | G15 |   | D7                 | M15 | вжо      | P12 | BOUT     | S9         |
| FSSR         | - B6 | GNDL3        | D4  | D16      | G16 |   | VCCB12             | M16 | BIN      | P13 | DDIN     | S10        |
| ÍNT          | B7   | GNDB2        | D5  | A27      | Н1  |   | A19                | N1  | Reserved | P14 | BE2      | S11        |
| VCCL1        | B8   | DBG          | D6  | A28      | H2  |   | A18                | N2  | D0       | P15 | BEO      | S12        |
| GNDL2        | B9   | Reserved     | D7  | GNDB4    | НЗ  |   | A14                | N3  | D3       | P16 | BMT      | S13        |
| Reserved (2) | B10  | BCLK         | D8  | VCCB13   | H14 |   | A11                | N4  | A15      | R1  | BRT      | S14        |
| Reserved (2) | B11  | GNDCLK       | D9  | D15      | H15 |   | VCCB8              | N5  | A12      | R2  | IODEC    | S15        |
| Reserved (2) | B12  | CLK          | D10 | D14      | H16 |   | GNDB7              | N6  | A9       | R3  | D1       | S16        |
| Reserved (2) | B13  | Reserved (2) | D11 | A26      | J1  |   | ST4                | N7  | A7       | R4  |          | 1          |
| D30          | B14  | D31          | D12 | A25      | J2  |   | HLDA               | N8  | A4       | R5  |          | [          |
| D28          | B15  | GNDL1        | D13 | A24      | J3  |   | Note de Thir!      |     | ·        |     | L        | L          |
|              |      |              |     |          |     |   | mm/# 1* ( 0(\$ 0)) |     | ADDALIA  |     |          |            |

Note 2: This pin should be connected to logical high. All other reserved pins should be left open.

# NS32GX32-20/NS32GX32-25/NS32GX32-30

# 4.0 Device Specifications (Continued)

# 4.4 SWITCHING CHARACTERISTICS

## 4.4.1 Definitions

All the timing specifications given in this section refer to 0.8V or 2.0V on all the signals as illustrated in *Figures 4-3* and *4-4*, unless specifically stated otherwise.



FIGURE 4-3. Output Signals Specification Standard

# ABBREVIATIONS:





FIGURE 4-4. Input Signals Specification Standard

# 4.4.2 Timing Tables

# 4.4.2.1 Output Signals: Internal Propagation Delays, NS32GX32-20, NS32GX32-25, NS32GX32-30

Maximum times assume capacitive loading of 100 pF on the clock signals and 50 pF on all the other signals. A minimum capacitance load of 50 pF on BCLK and BCLK is also assumed.

• The output to input timings (e.g., Address to RDY, Address to BER, etc.) are at least 2 ns better than the worst case values calculated from the output valid and input setup times relative to BCLK or BCLK.

| Name                             | Figure     | Description                       | Reference (Conditions                       | NS32G) | (32-20 | NS32G) | (32-25 | NS32G) | (32-30 | Linite |
|----------------------------------|------------|-----------------------------------|---------------------------------------------|--------|--------|--------|--------|--------|--------|--------|
| Name                             | rigure     | Description                       | nelelence/conditions                        | Min    | Max    | Min    | Max    | Min    | Max    | Units  |
| t <sub>BCp</sub>                 | 4-24       | Bus Clock Period                  | R.E., BCLK to Next<br>R.E., BCLK            | 50     | 100    | 40     | 100    | 33.3   | 100    | ns     |
| t <sub>BCh</sub>                 | 4-24       | BCLK High Time                    | At 2.0V on BCLK<br>(Both Edges)             | 20     |        | 16     |        | 13     |        |        |
| t <sub>BCI</sub>                 | 4-24       | BCLK Low Time                     | At 0.8V on BCLK<br>(Both Edges)             | 20     |        | 16     |        | 13     |        |        |
| t <sub>BCr</sub><br>(Note 1)     | 4-24       | BCLK Rise Time                    | 0.8V to 2.0V on<br>R.E., BCLK               |        | 5      |        | 4      |        | - 3    | ns     |
| t <sub>BCf</sub><br>(Note 1)     | 4-24       | BCLK Fall Time                    | 2.0V to 0.8V on<br>F.E., BCLK               |        | 5      |        | 4      |        | 3      | ns     |
| t <sub>NBCh</sub>                | 4-24       | BCLK High Time                    | At 2.0V on BCLK<br>(Both Edges)             | 20     |        | 16     |        | 13     |        |        |
| t <sub>NBCI</sub>                | 4-24       | BCLK Low Time                     | At 0.8V on BCLK<br>(Both Edges)             | 20     |        | 16     |        | 13     |        |        |
| t <sub>NBCr</sub><br>(Note 1)    | 4–24       | BCLK Rise Time                    | 0.8V to 2.0V on<br>R.E., BCLK               |        | 5      |        | 4      |        | 3      | ns     |
| t <sub>NBCf</sub><br>(Note 1)    | 4-24       | BCLK Fall Time                    | 2.0V to 0.8V on<br>F.E., BCLK               |        | 5      |        | 4      |        | 3      | ns     |
| t <sub>CBCdr</sub>               | 4-24       | CLK to BCLK<br>R.E. Delay         | 2.0V on R.E., CLK to<br>2.0V on R.E., BCLK  |        | 20     |        | 17     |        | 15     | ns     |
| t <sub>CBCdf</sub>               | 4-24       | CLK to BCLK<br>F.E. Delay         | 2.0V on R.E., CLK to<br>0.8V on F.E., BCLK  |        | 20     |        | 17     |        | 15     | ns     |
| t <sub>CNBCdr</sub>              | 4-24       | CLK to BCLK<br>R.E. Delay         | 2.0V on R.E., CLK to<br>0.8V on R.E., BCLK  |        | 20     |        | 17     |        | 15     | ns     |
| t <sub>CNBCdf</sub>              | 4-24       | CLK to BCLK<br>F.E. Delay         | 2.0V on R.E., CLK to<br>0.8V on F.E., BCLK  |        | 20     |        | 17     |        | 15     | ns     |
| t <sub>BCNBCrf</sub><br>(Note 1) | 4-24       | Bus Clocks Skew                   | 2.0V on R.E., BCLK to<br>0.8V on F.E., BCLK | -2     | +2     | -2     | +2     | -2     | +2     | ns     |
| t <sub>BCNBCfr</sub><br>(Note 1) | 4-24       | Bus Clocks Skew                   | 0.8V on F.E., BCLK to<br>2.0V on R.E., BCLK | -2     | +2     | -2     | +2     | -2     | +2     | ns     |
| t <sub>Av</sub>                  | 4-5, 4-6   | Address Bits 0–31<br>Valid        | After R.E., BCLK T1                         |        | 11     |        | 9      |        | 8      | ns     |
| t <sub>Ah</sub>                  | 4-5, 4-6   | Address Bits 0-31<br>Hold         | After R.E., BCLK T1 or Ti                   | 0      |        | 0      |        | 0      |        | ns     |
| t <sub>Af</sub>                  | 4-11, 4-12 | Address Bits 0-31<br>Floating     | After F.E., BCLK Ti                         |        | 21     |        | 17     |        | 13     | ns     |
| t <sub>Anf</sub>                 | 4-11, 4-12 | Address Bits 0-31<br>Not Floating | After F.E., BCLK Ti                         | 0      |        | 0      |        | 0      |        | ns     |

Note 1: Guaranteed by characterization. Due to tester conditions, this parameter is not 100% tested.

4.4.2.1 Output Signals: Internal Propagation Delays, NS32GX32-20, NS32GX32-25, NS32GX32-30 (Continued)

| Name Figure                   | Description | Beference/Conditions                       | NS32G                             | X32-20               | NS32G                        | X32-25               | NS32G                        | X32-30               | Units                        |       |
|-------------------------------|-------------|--------------------------------------------|-----------------------------------|----------------------|------------------------------|----------------------|------------------------------|----------------------|------------------------------|-------|
| Hume                          | riguie      | Description                                |                                   | Min                  | Max                          | Min                  | Max                          | Min                  | Max                          | onito |
| t <sub>ABv</sub>              | 4-8         | Address Bits A2, A3<br>Valid (Burst Cycle) | After R.E., BCLK T2B              |                      | 11                           |                      | 9                            |                      | 8                            | ns    |
| t <sub>ABh</sub>              | 4-8         | Address Bits A2, A3<br>Hold (Burst Cycle)  | After R.E., BCLK T2B              | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>DOv</sub>              | 4-6, 4-15   | Data Out Valid                             | After R.E., BCLK T1               |                      | 0.5 t <sub>BCp</sub><br>+ 13 |                      | 0.5 t <sub>BCp</sub><br>+ 12 |                      | 0.5 t <sub>BCp</sub><br>+ 11 | ns    |
| t <sub>DOh</sub>              | 4-6, 4-15   | Data Out Hold                              | After R.E., BCLK T1 or Ti         | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>DOspc</sub>            | 4-15        | Data Out Setup<br>(Slave Write)            | Before SPC T.E.                   | 8                    |                              | 6                    |                              | 5                    |                              | ns    |
| t <sub>DOf</sub>              | 4-7         | Data Bus Floating                          | After R.E., BCLK<br>T1 or Ti      |                      | 21                           |                      | 17                           |                      | 13                           | ns    |
| t <sub>DOnf</sub>             | 4-7         | Data Bus<br>Not Floating                   | After F.E., BCLK T1               | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>BMTv</sub>             | 4-5, 4-7    | BMT Signal Valid                           | After R.E., BCLK T1               |                      | 32                           |                      | 27                           |                      | 23                           | ns    |
| <sup>t</sup> вмт <sub>h</sub> | 4-5, 4-7    | BMT Signal Hold                            | After R.E., BCLK T2               | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>BMTf</sub>             | 4-11, 4-12  | BMT Signal Floating                        | After F.E., BCLK Ti               |                      | 21                           |                      | 17                           |                      | 13                           | ns    |
| t <sub>BMThf</sub>            | 4–11, 4–12  | BMT Signal<br>Not Floating                 | After F.E., BCLK Ti               | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>CONFa</sub>            | 4-5, 4-8    | CONF Signal Active                         | After R.E., BCLK T1               | 0.5 t <sub>BCp</sub> | 0.5 t <sub>BCp</sub><br>+11  | 0.5 t <sub>BCp</sub> | 0.5 t <sub>BCp</sub><br>+ 9  | 0.5 t <sub>BCp</sub> | 0.5 t <sub>BCp</sub><br>+ 8  | ns    |
| t <sub>CONFia</sub>           | 4-5, 4-8    | CONF Signal Inactive                       | After R.E., BCLK T1 or Ti         |                      | 11                           |                      | 9                            |                      | 8                            | ns    |
| t <sub>CONFf</sub>            | 4–11, 4–12  | CONF Signal Floating                       | After F.E., BCLK Ti               | ·                    | 21                           |                      | 17                           |                      | 13                           | ns    |
| t <sub>CONFnf</sub>           | 4-11, 4-12  | CONF Signal<br>Not Floating                | After F.E., BCLK Ti               | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>ADSa</sub>             | 4-5, 4-8    | ADS Signal Active                          | After R.E., BCLK T1               |                      | 11                           |                      | 9                            |                      | 8                            | ns    |
| t <sub>ADSia</sub>            | 4-5, 4-8    | ADS Signal Inactive                        | After F.E., BCLK T1               |                      | 11                           |                      | 9                            |                      | 8                            | ns    |
| t <sub>ADSw</sub>             | 4-6         | ADS Pulse Width                            | At 0.8V (Both Edges)              | 15                   |                              | 12                   |                              | 9                    |                              | ns    |
| t <sub>ADSf</sub>             | 4–11, 4–12  | ADS Signal Floating                        | After F.E., BCLK Ti               |                      | 21                           |                      | 17                           |                      | 13                           | ns    |
| t <sub>ADSnf</sub>            | 4-11, 4-12  | ADS Signal<br>Not Floating                 | After F.E., BCLK Ti               | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>BEv</sub>              | 4-6, 4-8    | BE <sub>n</sub> Signals Valid              | After R.E., BCLK T1               |                      | 11                           |                      | 9                            |                      | 8                            | ns    |
| t <sub>BEh</sub>              | 4-6, 4-8    | BE <sub>n</sub> Signals Hold               | After R.E., BCLK T1,<br>Ti or T2B | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>BEf</sub>              | 4–11, 4-12  | $\overline{\text{BE}}_n$ Signals Floating  | After F.E., BCLK Ti               |                      | 21                           |                      | 17                           |                      | 13                           | ns    |
| t <sub>BEnf</sub>             | 4–11, 4–12  | BE <sub>n</sub> Signals<br>Not Floating    | After F.E., BCLK Ti               | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>DDINv</sub>            | 4-5, 4-6    | DDIN Signal Valid                          | After R.E., BCLK T1               |                      | 11                           |                      | 9                            |                      | 8                            | ns    |
| t <sub>DDINh</sub>            | 4-5, 4-6    | DDIN Signal Hold                           | After R.E., BCLK T1 or Ti         | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>DDINf</sub>            | 4-11, 4-12  | DDIN Signal Floating                       | After F.E., BCLK Ti               |                      | 21                           |                      | 17                           |                      | 13                           | ns    |
| t <sub>DDINnf</sub>           | 4-11, 4-12  | DDIN Signal<br>Not Floating                | After F.E., BCLK Ti               | 0                    |                              | 0                    |                              | 0                    |                              | ns    |
| t <sub>SPCa</sub>             | 4-14, 4-15  | SPC Signal Active                          | After R.E., BCLK T1               |                      | 19                           |                      | 15                           |                      | 12                           | ns    |

4.4.2.1 Output Signals: Internal Propagation Delays, NS32GX32-20, NS32GX32-25, NS32GX32-30 (Continued)

|                                |            |                              |                                        | NESSO | ¥32-20 | NESSO | ¥32_25 | NG22G | 122-20 |       |
|--------------------------------|------------|------------------------------|----------------------------------------|-------|--------|-------|--------|-------|--------|-------|
| Name                           | Figure     | Description                  | <b>Reference/Conditions</b>            | Min   | Max    | Min   | Max    | Min   | Max    | Units |
| tsPCia                         | 4–14, 4–15 | SPC Signal Inactive          | After R.E., BCLK Ti, T1 or T2          |       | 19     |       | 15     |       | 12     | ns    |
| t <sub>DDSPC</sub><br>(Note 1) | 4-14       | DDIN Valid to<br>SPC Active  | Before SPC L.E.                        | 0     |        | 0     |        | 0     |        | ns    |
| t <sub>HLDAa</sub>             | 4–12, 4–13 | HLDA Signal Active           | After F.E., BCLK Ti                    |       | 15     |       | 11     |       | 10     | ns    |
| t <sub>HLDAia</sub>            | 4-12       | HLDA Signal Inactive         | After F.E., BCLK Ti                    |       | 15     |       | 11     |       | 10     | ns    |
| t <sub>STv</sub>               | 4-5, 4-14  | Status (ST0-4) Valid         | After R.E., BCLK T1                    |       | . 11   |       | 9      |       | 8      | ns    |
| t <sub>STh</sub>               | 4-5, 4-14  | Status (ST0-4) Hold          | After R.E., BCLK T1 or Ti              | . 0   |        | 0     |        | 0     |        | ns    |
| t <sub>BOUTa</sub>             | 4-8, 4-9   | BOUT Signal Active           | After R.E., BCLK T2                    |       | 15     |       | 12     |       | 11     | ns    |
| t <sub>BOUTia</sub>            | 4-8, 4-9   | BOUT Signal Inactive         | After R.E., BCLK<br>Last T2B, T1 or Ti |       | 15     |       | 12     |       | 11     | ns    |
| t <sub>BOUT</sub> f            | 4–11, 4–12 | BOUT Signal Floating         | After F.E., BCLK Ti                    |       | 21     |       | 17     |       | 13     | ns    |
| t <sub>BOUTnf</sub>            | 4–11, 4–12 | BOUT Signal<br>Not Floating  | After F.E., BCLK Ti                    | 0     |        | 0     |        | o     |        | ns    |
| t <sub>ILOa</sub>              | 4-7        | Interlock Signal Active      | After F.E., BCLK Ti                    |       | 11     |       | 9      |       | 8      | ns    |
| t <sub>ILOia</sub>             | 4-7        | Interlock Signal Inactive    | After F.E., BCLK Ti                    |       | 11     |       | 9      |       | 8      | ns    |
| t <sub>PFSa</sub>              | 4-21       | PFS Signal Active            | After F.E., BCLK                       |       | 15     | 11    | -11    |       | 10     | ns    |
| tpfsia                         | 4-21       | PFS Signal Inactive          | After F.E., Next BCLK                  |       | 15     |       | 11     |       | 10     | ns    |
| t <sub>ISFa</sub>              | 4-22       | ISF Signal Active            | After F.E., BCLK                       |       | 15     |       | 11     |       | 10     | ns    |
| t <sub>ISFia</sub>             | 4-22       | ISF Signal Inactive          | After F.E., Next BCLK                  |       | 15     |       | 11     |       | 10     | ns    |
| t <sub>BPa</sub>               | 4-23       | BP Signal Active             | After F.E., BCLK                       |       | 15     |       | 11     |       | 10     | ns    |
| t <sub>BPia</sub>              | 4-23       | BP Signal Inactive           | After F.E., Next BCLK                  | -     | 15     |       | 11     |       | 10     | ns    |
| t <sub>USv</sub>               | 4-5        | U/S Signal Valid             | After R.E., BCLK T1                    |       | 11     |       | 9      |       | 8      | ns    |
| t <sub>USh</sub>               | 4-5        | U/S Signal Hold              | After R.E., BCLK T1 or Ti              | 0     |        | 0     |        | 0     |        | ns    |
| tCASv                          | 4-5        | CASEC Signal Valid           | After F.E., BCLK T1                    |       | 15     |       | 11     |       | 10     | ns    |
| tCASh                          | 4-5        | CASEC Signal Hold            | After R.E., BCLK T1 or Ti              | 0     |        | 0     |        | 0     |        | ns    |
| t <sub>CASf</sub>              | 4-11, 4-12 | CASEC Signal Floating        | After F.E., BCLK Ti                    |       | 21     |       | 17     |       | 13     | ns    |
| t <sub>CASnf</sub>             | 4–11, 4–12 | CASEC Signal<br>Not Floating | After F.E., BCLK Ti                    | 0     |        | 0     |        | 0     |        | ns    |
| t <sub>IOIv</sub>              | 4-5        | IOINH Signal Valid           | After R.E., BCLK T1                    |       | 15     |       | 11     |       | 10     | ns    |
| t <sub>IOIh</sub>              | 4-5        | IOINH Signal Hold            | After R.E., BCLK T1 or Ti              | 0     |        | 0     |        | 0     |        | ns    |

Note 1: Guaranteed by characterization. Due to tester conditions, this parameter is not 100% tested.

4.4.2.2 Input Signal Requirements: NS32GX32-20, NS32GX32-25, NS32GX32-30

| Name                         | Figure     | Description                    | Poference (Conditions                | NS32GX32-20<br>Min Max       |   | 0 NS32GX32-25                |     | NS32GX32-30                  |     | Unite            |
|------------------------------|------------|--------------------------------|--------------------------------------|------------------------------|---|------------------------------|-----|------------------------------|-----|------------------|
| Maine                        | rigure     | Description                    | Reference/Conditions                 |                              |   | Min                          | Max | Min                          | Max | onus             |
| t <sub>Cp</sub>              | 4-24       | Input Clock Period             | R.E., CLK to Next<br>R.E., CLK       | 25 50                        |   | 20                           | 50  | 16.6                         | 50  | ns               |
| t <sub>Ch</sub>              | 4-24       | CLK High Time                  | At 2.0V on CLK<br>(Both Edges)       | 0.5 t <sub>Cp</sub><br>−5 ns |   | 0.5 t <sub>Cp</sub><br>-5 ns |     | 0.5 t <sub>Cp</sub><br>−4 ns |     |                  |
| <sup>t</sup> Cl              | 4–24       | CLK Low Time                   | At 0.8V on CLK<br>(Both Edges)       | 0.5 t <sub>Cp</sub><br>−5 ns |   | 0.5 t <sub>Cp</sub><br>−5 ns |     | 0.5 t <sub>Cp</sub><br>−4 ns |     |                  |
| t <sub>Cr</sub><br>(Note 1)  | 4-24       | CLK Rise Time                  | 0.8V to 2.0V on R.E., CLK            |                              | 5 |                              | 4   |                              | 3   | ns               |
| t <sub>Cf</sub><br>(Note 1)  | 4–24       | CLK Fall Time                  | 2.0V to 0.8V on F.E., CLK            |                              | 5 |                              | 4   |                              | 3   | ns               |
| t <sub>DIs</sub>             | 4-5, 4-14  | Data In Setup                  | Before R.E., BCLK T1 or Ti           | 13                           |   | 11                           |     | 9                            |     | ns               |
| t <sub>DIh</sub>             | 4-5, 4-14  | Data In Hold                   | After R.E., BCLK T1 or Ti            | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>RDYs</sub>            | 4-5        | RDY Setup Time                 | Before R.E., BCLK T2(W),<br>T1 or Ti | 22                           | 2 |                              |     | 15                           |     | ns               |
| t <sub>RDYh</sub>            | 4–5        | RDY Hold Time                  | Ater R.E., BCLK T2(W),<br>T1 or Ti   | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>BWs</sub>             | 4-5        | BW0-1 Setup Time               | Before F.E., BCLK T2 or T2(W)        | 21                           |   | 17                           |     | 14                           |     | ns               |
| t <sub>BWh</sub>             | 4-5        | BW0-1 Hold Time                | After F.E., BCLK T2 or T2(W)         | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>HOLDs</sub>           | 4–12, 4–13 | HOLD Setup Time                | Before F.E., BCLK                    | 21                           |   | 17                           |     | 14                           |     | ns               |
| t <sub>HOLDh</sub>           | 4-12       | HOLD Hold Time                 | After F.E., BCLK                     | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>BlNs</sub>            | 4-8        | BIN Setup Time                 | Before F.E., BCLK T2 or T2(W)        | 21                           |   | 17                           |     | 14                           |     | ns               |
| t <sub>BINh</sub>            | 4-8        | BIN Hold Time                  | After F.E., BCLK T2 or T2(W)         | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>BERs</sub>            | 4-6, 4-8   | BER Setup Time                 | Before R.E., BCLK T1 or Ti           | 21                           |   | 17                           |     | 14                           |     | ns               |
| t <sub>BERh</sub>            | 4-6, 4-8   | BER Hold Time                  | After R.E., BCLK T1 or Ti            | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>BRTs</sub>            | 4-6, 4-8   | BRT Setup Time                 | Before R.E., BCLK T1 or Ti           | 21                           |   | 17                           |     | 14                           |     | ns               |
| t <sub>BRTh</sub>            | 4-6, 4-8   | BRT Hold Time                  | After R.E., BCLK T1 or Ti            | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>IODs</sub>            | 4-5        | IODEC Setup Time               | Before F.E., BCLK T2 or T2(W)        | 21                           |   | 17                           |     | 14                           |     | ns               |
| t <sub>IODh</sub>            | 4-5        | IODEC Hold Time                | After F.E., BCLK T2 or T2(W)         | 1                            |   | 1                            |     | 1                            |     | ns               |
| t <sub>PWR</sub><br>(Note 1) | 4–26       | Power Stable to<br>R.E. of RST | After VCC Reaches 4.5V               | 50                           |   | 40                           |     | 30                           |     | μs               |
| t <sub>RSTs</sub>            | 4-27       | RST Setup Time                 | Before R.E., BCLK                    | 14                           |   | 12                           |     | 11                           |     | ns               |
| t <sub>RSTw</sub>            | 4-27       | RST Pulse Width                | At 0.8V (Both Edges)                 | 64                           |   | 64                           |     | 64                           |     | t <sub>BCp</sub> |

NS32GX32-20/NS32GX32-25/NS32GX32-30

2

Note 1: Due to tester conditions, this parameter is not 100% tested.

|                    |        |                 | · · · · · · · · · · · · · · · · · · · |             |     |             |     |             |     |       |
|--------------------|--------|-----------------|---------------------------------------|-------------|-----|-------------|-----|-------------|-----|-------|
| Name               | Figure | e Description   | Reference/Conditions                  | NS32GX32-20 |     | NS32GX32-25 |     | NS32GX32-30 |     | Units |
|                    |        |                 |                                       | Min         | Max | Min         | Max | Min         | Max |       |
| t <sub>CIIs</sub>  | 4-5    | CIIN Setup Time | Before F.E., BCLK T2                  | 21          |     | 17          |     | 14          |     | ns    |
| t <sub>CIIh</sub>  | 4-5    | CIIN Hold Time  | After F.E., BCLK T2                   | 1           |     | 1           |     | 1           |     | ns    |
| t <sub>INTs</sub>  | 4–19   | INT Setup Time  | Before R.E., BCLK                     | 14          |     | 12          |     | 11          |     | ns    |
| t <sub>INTh</sub>  | 4-19   | INT Hold Time   | After R.E., BCLK                      | 1           |     | 1           |     | 1           |     | ns    |
| t <sub>NMIs</sub>  | 4–19   | NMI Setup Time  | Before R.E., BCLK                     | 20          |     | 17          |     | 16          |     | ns    |
| t <sub>NMIh</sub>  | 4–19   | NMI Hold Time   | After R.E., BCLK                      | 1           |     | 1           |     | 1           |     | ns    |
| t <sub>SDs</sub>   | 4-16   | SDN Setup Time  | Before R.E., BCLK                     | 14          |     | 12          |     | 11          |     | ns    |
| t <sub>SDh</sub>   | 4–16   | SDN Hold Time   | After R.E., BCLK                      | 1           |     | 1           |     | 1           |     | ns    |
| t <sub>FSSRs</sub> | 4–17   | FSSR Setup Time | Before R.E., BCLK                     | 14          |     | 12          |     | 11          |     | ns    |
| t <sub>FSSRh</sub> | 4–17   | FSSR Hold Time  | After R.E., BCLK                      | 1           |     | 1           |     | 1           |     | ns    |
| t <sub>SYNCs</sub> | 4–25   | SYNC Setup Time | Before R.E., CLK                      | 10          |     | . 8         |     | 7           |     | ns    |
| tSYNCh             | 4–25   | SYNC Hold Time  | After R.E., CLK                       | 1           |     | 1           |     | 1           |     | ns    |
| t <sub>DBGs</sub>  | 4-20   | DBG Setup Time  | Before R.E., BCLK                     | 14          |     | 12          |     | 11          |     | ns    |
| t <sub>DBGh</sub>  | 4–20   | DBG Hold Time   | After R.E., BCLK                      | 1           |     | 1           |     | . 1         |     | ns    |

4.4.2.2 Input Signal Requirements: NS32GX32-20, NS32GX32-25, NS32GX32-30 (Continued)

4.4.3 Timing Diagrams





Note: An Idle State is always inserted before a Write Cycle when the Write immediately follows a confirmed Read Cycle. A0–31, DDIN, BE0–3, ST0–4 remain unchanged during this idle state. FIGURE 4-6. Write Cycle Timing









2-76











| OTATIONS:                                                                          | Opti           | ons: in String Ir    | structions              |          |  |
|------------------------------------------------------------------------------------|----------------|----------------------|-------------------------|----------|--|
| i = Integer Type Field                                                             |                | -                    |                         |          |  |
| B = 00 (Byte)                                                                      |                |                      | 0/11                    |          |  |
| W = 01 (Word)                                                                      |                | T = Trans            | slated                  |          |  |
| D = 11 (Double Word)                                                               | B = Backward   |                      |                         |          |  |
| f = Floating Point Type Field                                                      | U/W = 00: None |                      |                         |          |  |
| F = 1 (Std. Floating: 32 bits)                                                     |                | : While Match        |                         |          |  |
| L = 0 (Long Floating: 64 bits)                                                     | Configuratio   | n hita in SETC       |                         |          |  |
| c = Custom Type Field                                                              | Configuratio   | n bits, in SETC      | -G Instruction:         |          |  |
| D = 1 (Double Word)                                                                |                | 1 1                  | C Res                   | FI       |  |
| Q = 0 (Quad Word)                                                                  | Note: Bosonio  | hit must he set to   | 0 when even ting SETCI  |          |  |
| op = Operation Code                                                                | Note: neserved | i bit must be set to | o when executing SET of | а.       |  |
| Valid encodings shown with each format.                                            |                |                      | 7                       |          |  |
| an, gen 1, gen 2 – General Addressing Mode Field<br>See Section 2.2 for encodings. |                |                      | cond                    | 1010     |  |
| reg = General Purpose Register Number                                              |                | Ea                   | rmat 0                  |          |  |
| ond = Condition Code Field                                                         | Deend          | (00)                 | innat u                 |          |  |
| 0000 = EQual: Z = 1                                                                | BCONG          | (84)                 |                         |          |  |
| 0001 = Not Equal: Z = 0                                                            |                |                      | 7                       | 1        |  |
| 0010 = Carry Set: C = 1                                                            |                |                      |                         |          |  |
| 0011 = Carry Clear: C = 0                                                          |                |                      | op                      | 0010     |  |
| 0100 = Higher: L = 1                                                               |                | Ба                   |                         |          |  |
| 0101 = Lower or Same: L = 0                                                        |                | FC                   | ormati                  |          |  |
| 0110 = Greater Than: N = 1                                                         | BSR            | -0000                | ENTER                   | -100     |  |
| 0111 = Less  or Equal:  N = 0                                                      | RET            | -0001                | EXIT                    | -100     |  |
| 1000 = Flag Set: F = 1                                                             | CXP            | -0010                | NOP                     | -101     |  |
| 1001 = Flag Clear: F = 0                                                           | RXP            | -0011                | WAIT                    | -101     |  |
| 1010 = LOwer: L = 0 and Z = 0                                                      | RETT           | -0100                | DIA                     | -110     |  |
| 1011 = Higher or Same: L = 1 or Z = 1                                              | RETI           | -0101                | FLAG                    | -110     |  |
| 1100 = Less Than: $N = 0$ and $Z = 0$                                              | SAVE           | -0110                | SVC                     | -111     |  |
| 1101 = Greater or Equal: $N = 1$ or $Z = 1$                                        | RESTORE        | -0111                | BPT                     | -111     |  |
| 1110 = (Unconditionally True)                                                      |                |                      | - I                     |          |  |
| 1111 = (Unconditionally False)                                                     | 15             |                      | 8 7                     | (        |  |
| nort = Short Immediate value. May contain:                                         |                |                      | abort on                |          |  |
| quick: Signed 4-bit value, in MOVQ, ADDQ,<br>CMPQ, ACB.                            | L              | gen                  | short op                | <u> </u> |  |
| cond: Condition Code (above), in Scond.                                            |                | Fc                   | ormat 2                 |          |  |
| area: CPU Dedicated Register in LPR_SPR                                            | ADDQ           | -000                 | ACB                     | -10      |  |
| 0000 = US                                                                          | CMPQ           | -001                 | MOVQ                    | -10      |  |
| 0001 = DCR                                                                         | SPR            | -010                 | LPR                     | -11      |  |
| 0010 = BPC                                                                         | Scond          | -011                 |                         |          |  |
| 0011 = DSB                                                                         |                |                      |                         |          |  |
| 0100 = CAB                                                                         |                |                      |                         |          |  |
| 0101 - 0111 = (Beserved)                                                           |                |                      |                         |          |  |
| 1000 = FP                                                                          |                |                      |                         |          |  |
| 1001 = SP                                                                          |                |                      |                         |          |  |
| 1010 = SB                                                                          |                |                      |                         |          |  |
| 1011 = USP                                                                         |                |                      |                         |          |  |
| 1100 = CFG                                                                         |                |                      |                         |          |  |
| 1101 = PSB                                                                         |                |                      |                         |          |  |
| 1110 = INTBASE                                                                     |                |                      |                         |          |  |
| 1111 - MOD                                                                         |                |                      |                         |          |  |

NS32GX32-20/NS32GX32-25/NS32GX32-30

| Appendi      | ix A: Instru  | ction Forma     | ats (Continu     | ied)                                           |
|--------------|---------------|-----------------|------------------|------------------------------------------------|
|              | 15            | 8 7             | 0                | 23 16 15 8 7 0                                 |
|              | gen           | op 111          | 1 1 i            | gen 1 gen 2 reg i 101110                       |
|              | Forma         | at 3            |                  | с                                              |
| CXPD         | -0000         | ADJSP           | -1010            | TL/EE/10253-66                                 |
| BICPSR       | -0010         | JSR             | -1100            | Format 8                                       |
| JUMP         | -0100         | CASE            | -1110            | EXT -0 00 INDEX -1 00                          |
| BISPSR       | -0110         |                 |                  | CVTP -0.01 FFS -1.01                           |
| Trap (UND) o | n XXX1, 1000  | · · · ·         |                  | INS -0 10                                      |
|              |               | -I- <sup></sup> | _                | CHECK -0.11                                    |
|              | 15            | 8 7             | 0                | MOVUS $-110, reg = 001$                        |
|              | gen 1         | gen 2 o         | p   i            | ······································         |
|              |               |                 |                  | <u>23 16 15 8 7 0</u>                          |
|              | Form          | at 4            |                  |                                                |
| ADD          | -0000         | SUB             | -1000            |                                                |
| CMP          | -0001         | ADDR            | -1001            | Format 9                                       |
| BIC          | -0010         | AND             | -1010            | MOVif -000 ROUND -100                          |
| ADDC         | -0100         | SUBC            | -1100            | LFSR -001 TRUNC -101                           |
| MOV          | -0101         | IBH             | -1101            | MOVLF -010 SFSR -110                           |
| OH           | -0110         | XUH ,           | -1110            | MOVFL -011 FLOOR -111                          |
| 23           | 16 15         | 8 7             | 0                |                                                |
| 00000        | short 0 op    | i 0000          | 1110             | ···· <u>/ · · · · · · · · · · · · · · · · </u> |
|              | Form          | at 5            |                  | <mark>0 1 1 1 1 1 0</mark><br>TL/EE/10253-67   |
| MOVS         | -0000         | SETCEG          | -0010            | Format 10                                      |
| CMPS         | -0001         | SKPS            | -0010            | Trap (UND) Always                              |
| Trap (UND) o | on 1XXX, 01XX |                 |                  | 23 16 15 8 7                                   |
| 23           | 16 15         | 8 7             | 0                | gen 1 gen 2 op 0 f 1 0 1 1 1 1 1               |
| aen 1        | aen 2 op      | i 0 1 0 0       | 1 1 1 0          | · · ·                                          |
| <u> </u>     |               |                 |                  | Format 11                                      |
|              | Form          | at 6            |                  | ADDf -0000 DIVf -1000                          |
| ROT          | -0000         | NEG             | -1000            | MOVf -0001 Note 1 -1001                        |
| ASH          | -0001         | NOT             | -1001            | CMPf -0010 Note 3 -1010                        |
| CBIT         | -0010         | Trap (UND)      | -1010            | Note 3 -0011 Note 1 -1011                      |
| CBITI        | -0011         | SUBP            | -1011            | SUBT -0100 MULT -1100                          |
| Trap (UND)   | -0100         | ABS             | -1100            | Note 2 -0110 Note 2 -1110                      |
|              | -0101         |                 | -1101            | Note 1 -0111 Note 1 -1111                      |
| SBITI        | -0111         | ADDP            | -1111            |                                                |
| 23           | 16 15         | 8 7             | 0                |                                                |
| gen 1        | gen 2 or      |                 | 1 1 1 0          |                                                |
|              | <u> </u>      |                 | <u>· · · · ·</u> |                                                |
|              | Form          | at 7            |                  |                                                |
| MOVM         | -0000         | MUL             | -1000            |                                                |
| CMPM         | -0001         | MEI             | -1001            |                                                |
| INSS         | -0010         | Trap (UND)      | -1010            |                                                |
| EXTS         | -0011         | DEI             | -1011            |                                                |
| MOVXBW       | -0100         | QUO             | -1100            |                                                |
|              | -0101         |                 | -1101            |                                                |
| MOVXID       | -0111         |                 | -1111            |                                                |
|              |               |                 |                  |                                                |



# Appendix A: Instruction

Formats (Continued)

Format 18



Offset/Length Modifier Appended to INSS, EXTS

Note 1: Opcode not defined; CPU treats like  $MOV_f$  or  $CMOV_c$ . First operand has access class of read; second operand has access class of write; f or c field selects 32- or 64-bit data.

Note 2: Opcode not defined; CPU treats like ADDf or CCALc. First operand has access class of read;, second operand has access class of read-modifywrite; f or c field selects 32- or 64-bit data.

Note 3: Opcode not defined; CPU treats like CMPt or CCMPc. First operand has access class of read;, second operand has access class of read; f or c field selects 32- or 64-bit data.

# **Appendix B. Compatibility Issues**

The NS32GX32 is compatible with the Series 32000 architecture implemented by the NS32532, NS32032, NS32332, and previous microprocessors in the family. Compatibility means that within certain limited constraints, programs that execute on one of the earlier Series 32000 microprocessors will produce identical results when executed on the NS32GX32. Compatibility applies to privileged operating systems programs, as well as to non-privileged applications programs. This appendix explains both the restrictions on compatibility with previous Series 32000 microprocessors and the extensions to the architecture that are implemented by the NS32GX32.

### **B.1 RESTRICTIONS ON COMPATIBILITY**

If the following restrictions are observed, then a program that executes on an earlier Series 32000 microprocessor will produce identical results when executed on the NS32GX32 in an appropriately configured system:

- The program is not time-dependent. For example, the program should not use instruction loops to control realtime delays.
- 2. The program does not use any encodings of instructions, operands, addresses, or control fields identified to

be reserved or undefined. For example, if the count operand's value for an LSHi instruction is not within the range specified by the *Series 32000 Instruction Set Reference Manual*, then the results produced by the NS32GX32 may differ from those of the NS32032.

- 3. The program does not depend on the use of a Memory Management Unit (MMU).
- 4. The program does not depend on the detection of bus errors according to the implementation of the NS32332. For example, the NS32GX32 distinguishes between restartable and nonrestartable bus errors by transferring control to the appropriate bus-error exception service procedure through one of two distinct entries in the Interrupt Dispatch Table. In contrast, the NS32332 uses a single entry in the Interrupt Dispatch Table for all bus errors.
- 5. The program does not modify itself. Refer to Section B.4 for more information.
- The program does not depend on the execution of certain complex instructions to be non-interruptible. Refer to Section B.5 on. "Memory-Mapped I/O" for more information.
- The program does not use the custom slave instructions CATSTO and CATST1, as they are not supported by the NS32GX32 and will result in a Trap (UND) when their execution is attempted.

### **B.2 ARCHITECTURE EXTENSIONS**

The NS32GX32 implements the following extensions of the Series 32000 architecture using previously reserved control bits, instruction encodings, and memory locations. Extensions implemented earlier in the NS32332, such as 32-bit addressing, are not listed.

- The DC, LDC, IC, and LIC bits in the CFG register have been defined to control the on-chip Instruction and Data Caches. The DE-bit in the CFG register has been defined to enable Direct-Exception Mode.
- 2. The V-flag in the PSR register has been defined to enable the Integer-Overflow Trap.
- The DCR, BPC, DSR, and CAR registers have been defined to control debugging features. Access to these registers has been added to the definition of the LPR and SPR instructions.
- 4. Access to the CFG and SP1 registers has been added to the definition of the LPR and SPR instructions.
- 5. The CINV instruction has been defined to invalidate control of the on-chip Instruction and Data Caches.
- Direct-Exception Mode has been added to support faster interrupt service time and systems without module tables.
- A new entry has been added to the Interrupt Dispatch Table for supporting vectors to distinguish between restartable and nonrestartable bus errors. Two additional entries support Trap (OVF) and Trap (DBG).

### **B.3 INTEGER OVERFLOW TRAP**

A new trap condition is recognized for integer arithmetic overflow. Trap (OVF) is enabled by the V-flag in the PSR. This new trap is important because detection of integer overflow conditions is required for certain programming languages, such as ADA, and the PSR flags do not indicate the occurrence of overflow for ASHi, DIVi and MULi instructions.

# Appendix B. Compatibility Issues (Continued)

More details on integer overflow are given in Section 3.2.5, where a description of all the cases in which an overflow condition is detected is also provided.

# INTEGER ARITHMETIC

The V-flag in the PSR enables Trap (OVF) to occur following execution of an integer arithmetic instruction whose result cannot be represented exactly in the destination operand's location.

If the number of bits required to represent the resulting quotient of a DEI instruction exceeds half the number of bits of the destination, then the contents of both the quotient and remainder stored in the destination are undefined.

The ADDR instruction can be used in place of integer arithmetic instructions to perform certain calculations. In this case however, integer overflow is not detected by the CPU.

# LOGICAL INSTRUCTIONS

The V-flag in the PSR enables Trap (OVF) to occur following execution of an ASHi instruction whose result cannot be represented exactly in the destination operand's location.

# ARRAY INSTRUCTIONS

The V-flag in the PSR enables Trap (OVF) to occur following execution of a CHECKi instruction whose source operand is out of bounds.

# PROCESSOR CONTROL INSTRUCTIONS

The V-flag in the PSR enables Trap (OVF) to occur following execution of an ACBi instruction if the sum of the "inc" value and the "index" operand cannot be represented exactly in the "index" operand's location.

# B.4 SELF-MODIFYING CODE

The Series 32000 architecture does not have special provisions to optimally support self-modifying programs. Nevertheless, on the NS32332 and previous Series 32000 microprocessors it is possible to execute self-modifying code according to the following sequence:

- 1. Modify the appropriate instruction.
- Execute a JUMP instruction or other instruction that causes the microprocessor's instruction queue to be flushed.
- 3. Execute the modified instruction.

For example, an interactive debugger may follow the sequence above after reaching a breakpoint in a program being monitored.

The same program may not produce identical results when executed on the NS32GX32 due to effects of the Instruction Cache and branch prediction. In order to execute self-modifying code on the NS32GX32 it is necessary to do the following:

- 1. Modify the appropriate instruction.
- If the modified instruction is on a cacheable page, execute CINV to invalidate the contents of the Instruction Cache.
- 3. Execute an instruction that causes a serializing operation. See Section 3.1.3.3.
- 4. Execute the modified instruction.

# **B.5 MEMORY-MAPPED I/O**

As was mentioned in Section 3.1.3.2, certain peripheral devices exhibit characteristics identified as "destructive-reading" and "side-effects of writing" that impose requirements for special handling of memory-mapped I/O references. The NS32GX32 supports two methods to use on references to memory-mapped peripheral devices that exhibit either or both of these characteristics.

For peripheral devices that exhibit only side-effects of writing, correct operation can be ensured either by locating the device between addresses FF000000 (hex) and FF7FFFFF (hex) in the address space or by observing the first 2 restrictions listed below. For peripheral devices that exhibit destructive-reading, all the following restrictions must be observed to ensure correct operation:

- 1. References to the device must be inhibited while the CPU asserts the output signal IOINH.
- 2. The input signal IODEC must be asserted by the system on references to the device.
- 3. The device cannot be used for instruction fetches, reads of effective addresses.
- If an instruction that reads a source operand from the device crosses a page boundary, then no Trap (ABT) or restartable bus error can occur during fetches from the page with higher addresses.
- 5. The device can be used as a source operand only for instructions in the list below.

| ABSi  | CBITi  | MOVMi | SBITII |
|-------|--------|-------|--------|
| ADDi  | CBITII | MOVXi | SUBi   |
| ADDCi | CMPi   | MOVZi | SUBCi  |
| ADDPi | CMPQi  | NEGi  | SUBPi  |
| ADDQi | COMi   | NOTI  | TBITI  |
| ANDi  | IBITI  | ORi   | XORi   |
| ASHi  | LSHi   | ROTi  |        |
| BICi  | MOVi   | SBITI |        |

This restriction arises because the CPU can respond to interrupt requests during the execution of complex instruction in order to reduce interrupt latency. Thus, the CPU may read the source operands for a DEID instruction (extended-precision divide), begin calculating the instruction's results, and then respond to an interrupt request before completing the instruction. In such an event, the instruction can be executed again and completed correctly after the interrupt service procedure returns unless one of the source operands was altered by destructive-reading.

# Appendix C. Instruction Set Extensions

The following sections describe the differences and extensions to the Series 32000 instruction set (as presented in the "Series 32000 Instruction Set Reference Manual") implemented by the NS32GX32.

No changes or additions have been made to the usermode instruction set, and only a few privileged instructions have been added.

# Appendix C. Instruction Set Extensions (Continued)

# C.1 PROCESSOR SERVICE INSTRUCTIONS

The CFG register, User Stack Pointer (SP1), and Debug Registers can be loaded and stored using privileged forms of the LPRi and SPRi instructions.

When the SETCFG instruction is executed, the CFG register bits 0 through 3 are loaded from the instruction's short field, bits 4 through 7 are forced to 1, and bits 8 through 12 are forced to 0.

The contents of the on-chip Instruction Cache and Data Cache can be invalidated by executing the privileged instruction CINV. While executing the CINV instruction, the CPU generates 2 slave bus cycles on the system interface to display the first 3 bytes of the instruction and the source operand.

# **C.2 INSTRUCTION DEFINITIONS**

This section provides a description of the operations and encodings of the new NS32GX32 privileged instructions.

Load and Store Processor Registers

| Syntax: | LPRi | <b>procreg,</b><br>short | <b>src</b><br>gen<br>read.i |  |
|---------|------|--------------------------|-----------------------------|--|
|         | SPRI | procreg<br>short         | dest<br>gen<br>write i      |  |

The LPRi and SPRi instructions can be used to load and store the User Stack Pointer (USP or SP1), the Configuration Register (CFG) and the Debug Registers in addition to the Processor Registers supported by the previous Series 32000 CPUs. Access to these registers is privileged.

*Figure C-1* and Table C-1 show the instruction formats and the new 'short' field encodings for LPRi and SPRi.

Flags Affected: No flags affected by loading or storing the USP, CFG, or Debug Registers.

Traps: Illegal Instruction Trap (ILL) occurs if an attempt is made to load or store the USP,

CFG or Debug Registers while the U-flag is 1.



FIGURE C-1. LPRI/SPRI Instruction Formats

# TABLE C-1. LPRi/SPRi New 'Short' Field Encodings

| Register                   | procreg | short field |
|----------------------------|---------|-------------|
| Debug Condition Register   | DCR     | 0001        |
| Breakpoint Program Counter | BPC     | 0010        |
| Debug Status Register      | DSR     | 0011        |
| Compare Address Register   | CAR     | 0100        |
| User Stack Pointer         | USP     | 1011        |
| Configuration Register     | CFG     | 1100        |

# Cache Invalidate

Syntax: CINV options, src

# gen

# read. D

The CINV instruction invalidates the contents of locations in the on-chip Instruction Cache and Data Cache. The instruction can be used to invalidate either the entire contents of the on-chip caches or only a 16-byte block. In the latter case, the 28 most-significant bits of the source operand specify the physical address of the aligned 16-byte block; the 4 least-significant bits of the source operand are ignored. If the specified block is not located in the on-chip caches, then the instruction has no effect. If the entire cache contents is to be invalidated, then the source operand is read, but its value is ignored.

Options are specified by listing the letters A (invalidate All), I (Instruction Cache), and D (Data Cache). If neither the I nor D option is specified, the instruction has no effect.

In the instruction encoding, the options are represented in the A, I, and D fields as follows:

- A: 0—invalidate only a 16-byte block 1—invalidate the entire cache
- I: 0---do not affect the Instruction Cache 1---invalidate the Instruction Cache
- D: 0-do not affect the Data Cache 1-invalidate the Data Cache

Flags Affected: None

| -      |                                               |
|--------|-----------------------------------------------|
| Traps: | Illegal Operation Trap (ILL) occurs if an at- |
|        | tempt is made to execute this instruction     |
|        | while the U-flag is 1.                        |

# Examples:

1. CINV A, D, I, R3 1E A7 1B

2. CINV I, R3 1E 27 19

Example 1 invalidates the entire Instruction Cache and Data Cache.

Example 2 invalidates the 16-byte block whose physical address in the Instruction Cache is contained in R3.

# **Appendix C. Instruction Set**



# Appendix D. Instruction Execution Times

The NS32GX32 achieves its performance by using an advanced implementation incorporating a 4-stage Instruction Pipeline, an Instruction Cache and a Data Cache into a single integrated circuit.

As a consequence of this advanced implementation, the performance evaluation for the NS32GX32 is more complex than for the previous microprocessors in the Series 32000 family. In fact, it is no longer possible to determine the execution time for an instruction using only a set of tables for operations and addressing modes. Rather, it is necessary to consider dependencies between the various instructions executing in the pipeline, as well as the occurrence of misses for the on-chip caches.

The following sections explain the method to evaluate the . performance of the NS32GX32 by calculating various timing parameters for an instruction sequence. Due to the high degree of parallelism in the NS32GX32, the evaluation techniques presented here include some simplifications and approximations.

# D.1 INTERNAL ORGANIZATION AND INSTRUCTION EXECUTION

The NS32GX32 is organized internally as 8 functional units as shown in *Figure 1*. The functional units operate in parallel to execute instructions in the 4-stage pipeline. The structure of this pipeline is shown in *Figure 3-2*. The Instruction Fetch and Instruction Decode pipeline stages are implemented in the loader along with the 8-byte instruction queue and the buffer for a decoded instruction. The Address Calculation pipeline stage is implemented in the address unit. The Execute pipeline stage is implemented in the Execution Unit along with the write data buffer that holds up to two results directed to memory.

The Address Unit and Execution Unit can process instructions at a peak rate of 2 clock cycles per instruction, enabling a sustained pipeline throughput at 30 MHz of 15 MIPS (million instructions per second) for sequences of register-to-register, immediate-to-register, memory-to-register instructions and register-to-memory. Nevertheless, the execution of instructions in the pipeline is reduced from the peak throughput of 2 cycles by the following causes of delay:

- 1. Complex operations, like division, require more than 2 cycles in the Execution Unit, and complex addressing modes, like memory relative, require more than 2 cycles in the Address Unit.
- 2. Dependencies between instructions can limit the flow through the pipeline. A data dependency can arise when the result of one instruction is the source of a following instruction. Control dependencies arise when branching instructions are executed. Section D.3 describes the types of instruction dependencies that impact performance and explains how to calculate the pipeline delays.

 Cache misses can cause the flow of instructions through the pipeline to be delayed, as can non-aligned references. Section D.4 explains the performance impact for these forms of storage delays.

The effective time  ${\sf T}_{\rm eff}$  needed to execute an instruction is given by the following formula:

$$T_{eff} = T_e + T_d + T_s$$

 $\rm T_{e}$  is the execution time in the pipeline in the absence of data dependencies between instructions and storage delays,  $\rm T_{d}$  is the delay due to data dependencies, and  $\rm T_{s}$  is the effect of storage delays.

# D.2 BASIC EXECUTION TIMES

Instruction flow in sequence through the pipeline stages implemented by the Loader, Address Unit, and Execution Unit. In almost all cases, the Loader is at least as fast at decoding an instruction as the Address Unit is at processing the instruction. Consequently, the effects of the Loader can be ignored when analyzing the smooth flow of instructions in the pipeline, and it is only necessary to consider the times for the Address Unit and Execution Unit. The time required by the Loader to fetch and decode instructions is significant only when there are control dependencies between instructions or Instruction Cache misses, both of which are explained later.

The time for the pipeline to advance from one instruction to the next is typically determined by the maximum time of the Address Unit and Execution Unit to complete processing of the instruction on which they are operating. For example, if the Execution Unit is completing instruction n in 2 cycles and the Address Unit is completing instruction n+1 in 4 cycles, then the pipeline will advance in 4 cycles. For certain instructions, such as RESTORE, the Address Unit waits until the Execution Unit has completed the instruction before proceeding to the next instruction. When such an instruction is in the Execution Unit, the time for the pipeline to advance is equal to the sum of the time for the Execution Unit to complete instruction *n* and the time for the Address Unit to complete instruction n+1. The processing times for the Loader, Address Unit, and Execution Unit are explained below.

# D.2.1 Loader Timing

The Loader can process an instruction field on each clock cycle, where a *field* is one of the following:

- An opcode of 1 to 3 bytes including addressing mode specifiers.
- Up to 2 index bytes, if scaled index addressing mode is used.
- A displacement.
- An immediate value of 8, 16 or 32 bits.

The Loader requires additional time in the following cases:

- 1 additional cycle when 2 consecutive double-word fields begin at an odd address.
- 2 cycles in total to process a double-precision floatingpoint immediate value.

# Appendix D. Instruction Execution Times (Continued)

# D.2.2 Address Unit Timing

The processing time of the Address Unit depends on the instruction's operation and the number and type of its general addressing modes. The basic time for most instructions is 2 cycles. A relatively small number of instructions require an additional address unit time, as shown in the timing tables in Section D.5.5. Floating-point instructions as well as Custom-Slave instructions require an additional 3 cycles plus 2 cycles for each quad-word operand in memory.

For instructions with 2 general addressing modes, 2 additional cycles are required when both addressing modes refer to memory. Certain general addressing modes require an additional processing time, as shown in Table D-1. For example, the instruction **MOVD 4(8(FP))**, **TOS** requires 7 cycles in the Address Unit; 2 cycles for the basic time, an additional 2 cycles because both modes refer to memory, and an additional 3 cycles for Memory Relative addressing mode.

| TABLE D-1. Additional Address Unit Process | sing |
|--------------------------------------------|------|
| Time for Complex Addressing Modes          |      |

| Mode            | Additional<br>Cycles |
|-----------------|----------------------|
| Memory Relative | 3                    |
| External        | 8                    |
| Scaled Indexing | 2                    |

### **D.2.3 Execution Unit Timing**

The Execution Unit processing times for the various NS32GX32 instructions are provided in Section D.5.5. Certain operations cause a break in the instruction flow through the pipeline.

Some of these operation simply stop the Address Unit, while others flush the instruction queue as well. The information on how to evaluate the penalty resulting from instruction flow breaks is provided in the following sections.

### **D.3 INSTRUCTION DEPENDENCIES**

Interactions between instructions in the pipeline can cause delays. Two types of interactions can arise, as described below.

### **D.3.1 Data Dependencies**

In certain circumstances the flow of instructions in the pipeline will be delayed when the result of an instruction is used as the source of a succeeding instruction. Such interlocks are automatically detected by the microprocessor and handled with complete transparency to software.

### **D.3.1.1 Register Interlocks**

When an instruction uses a base register that is the destination of either of the previous 2 instructions, a delay occurs. Modifications of the Stack Pointer resulting from the use of TOS addressing mode do not cause any delay. Also, there is no delay for a data dependency when the instruction that modifies the register is one for which the Address Unit stops. The delay is 3 cycles when, as in the following example, the base register is modified by the immediately preceding instruction.

### delay 3 cycles

The delay is 1 cycle when the register is modified 2 instructions before its use as a base register, as shown in this example.

| n:   | ADDD | R1,R0    | ; | modify RO            |
|------|------|----------|---|----------------------|
| n+1: | MOVD | 4(SP),R3 | ; | RO not used          |
| n+2: | MOVD | 4(R0),R2 | ; | RO is base register, |
|      |      |          |   | delay 1 cycle        |

When an instruction uses an index register that is the destination of the previous instruction, a delay of 1 cycle occurs, as shown in the example below. If the register is modified 2 or more instructions prior to its use as an index register, then no delay occurs.

n: ADDD R1,R0 ; modify R0

n+1: MOVD 4(SP)[RO:B],R2

; RO is index register

### delay 1 cycle

Bypass circuitry in the Execution Unit generally avoids delay when a register modified by one instruction is used as the source operand of the following instruction, as in the following example.

| n:   | ADDD | R1,R0 | ;  | moo | lify | 7 R0   |           |
|------|------|-------|----|-----|------|--------|-----------|
| n+1: | MOVD | R0,R2 | ۰; | RO  | is   | Source | register, |
|      |      |       |    | no  | del  | Lay    |           |

For the uncommon case where the operand in the source register is larger than the destination of the previous instruction, a delay of 2 cycles occurs. Here is an example.

| n: ADD   | B R1,R0 | ; modify byte in RO     |
|----------|---------|-------------------------|
| n+l: MOV | D R0,R2 | ; RO dw source operand, |

2 cycle delay

Note: The Address Unit does not make any differentiation between CPU and FPU registers. Therefore, register interlocks can occur between integer and floating-point instructions.

### **D.3.1.2 Memory Interlocks**

When an instruction reads a source operand (or address for effective address calculation) from memory that depends on the destination of either of the previous 2 instructions, a delay occurs. The CPU detects a dependency between a read and a write reference in the following cases, which include some false dependencies in addition to all actual dependencies:

- Either reference crosses a double-word boundary
- · Address bits 0 through 11 are equal
- Address bits 2 through 11 are equal and either reference
   is for a word
- Address bits 2 through 11 are equal and either reference is for a double-word

The delay for a memeory interlock is 4 cycles when, as in the following example, the memory location is modified by the immediately preceding instruction.

n: ADDQD 1,4(SP) ; modify 4(SP)
n+1: CMPD 10,4(SP) ; read, 4(SP),

4 cycle delay

# Appendix D. Instruction Execution Times (Continued)

The delay is 2 cycles when the memory location is modified 2 instructions before its use as a source operand or effective address, as shown in this example.

### Certain sequences of read and write references can cause a delay of 1 cycle although there is no data dependency between the references. This arises because the Data Cache is occupied for 2 cycles on write references. In the absence of data dependencies, read references are given priority over write references. Therefore, this delay only occurs when an instruction with destination in memory is followed 2 instructions later by an instruction that refers to memory (read or write) and 3 instructions later by an instruction that reads from memory. Here is an example:

| n:   | MOVD | R0,4(SP) ; | memory write         |
|------|------|------------|----------------------|
| n+l: | MOVD | R6,R7 ;    | any instruction      |
| n+2: | MOVD | 8(SP),R0 ; | memory read or write |
| n+3: | MOVD | 12(SP),R1; | memory read          |
|      |      |            | delayed 1 cycle      |

# **D.3.2 Control Dependencies**

The flow of instructions through the pipeline is delayed when the address from which to fetch an instruction depends on a previous instruction, such as when a conditional branch is excuted. The Loader includes special circuitry to handle branch instructions (ACB, BR, Bcond, and BSR) that serves to reduce such delays. When a branch instruction is decoded, the Loader calculates the destination address and selects between the sequential and non-sequential instruction streams. The non-sequential stream is selected for unconditional branches. For conditional branches the selection is based on the branch's direction (forward or backward) as well as the tested condition. The branch is predicted taken in any of the following cases.

- The branch is backward.
- The tested condition is either NE or LE.

Measurements have shown that the correct stream is selected for 64% of conditional branches and 71% of total branches.

If the Loader selects the non-sequential stream, then the destination address is transferred to the Instruction Cache. For conditional branches, the Loader saves the address of the alternate stream (the one not selected). When a conditional branch instruction reaches the Execution Unit, the condition is resolved, and the Execution Unit signals the Loader whether or not the branch was taken. If the branch had been incorrectly predicted, the Instruction Cache begins fetching instructions from the correct stream.

The delay for handling a branch instruction depends on whether the branch is taken and whether it is predicted correctly. Unconditional branches have the same delay as correctly predicted, taken conditional branches.

Another form of delay occurs when 2 consecutive conditional branch instructions are executed. This delay of 2 cycles arises from contention for the register that holds the alternate stream address in the Loader.

Control dependencies also arise when JUMP, RET, and other non-branch instructions alter the sequential execution of instructions.

# D.4 STORAGE DELAYS

The flow of instructions in the pipeline can be delayed by off-chip memory references that result from misses in the on-chip storage buffers and by misalignment of instructions and operands. These considerations are explained in the following sections. The delays reported assume no wait states on the external bus and no interference between instruction and data references.

# **D.4.1 Instruction Cache Misses**

An Instruction Cache miss causes a 5 cycle gap in the fetching of instructions. When the miss occurs for a non-sequential instruction fetch, the pipeline is idle for the entire gap, so the delay is 5 cycles. When the miss occurs for a sequential fetch, the pipeline is not idle for the entire gap because instructions that have been prefetched ahead and buffered can be executed. The delay for misses on non-sequential instruction fetches can be estimated to be approximately half the gap, or 2.5 cycles.

### **D.4.2 Data Cache Misses**

A Data Cache miss causes a delay of 2 cycles. When a burst read cycle is used to fill the cache block, then 3 additional cycles are required to update the Data Cache. In case a burst cycle is used and either of the 2 instructions following the instruction that caused the miss also reads from memory, then an additional delay occurs: 3 cycle delay when the instruction that reads from memory immediately follows the miss, and 2 cycle delay when the memory read occurs 2 instructions after the miss.

# **D.4.3 Instruction and Operand Alignment**

When a data reference (either read or write) crosses a double-word boundary, there is a delay of 2 cycles.

When the opcode for a non-sequential instruction crosses a double-word boundary, there is a delay of 1 cycle. No delay occurs in the same situation for a sequential instruction. There is also a delay of 2 cycles when an instruction fetch is located on a different page from the previous fetch and there is a hit in the Instruction Cache. This delay, which is due to the time required to translate the new page's address, also occurs following any serializing operation.

# **D.5 EXECUTION TIME CALCULATIONS**

This section provides the necessary information to calculate the  $T_{\theta}$  portion of the effective time required by the CPU to execute an instruction.

The effects of data dependencies and storage delays are not taken into account in the evaluation of  $T_e$ , rather, they should be separately evaluated through a careful examination of the instruction sequence.

The following assumptions are made:

- The entire instruction, with displacements and immediate operands, is present in the instruction queue when needed.
- All memory operands are available to the Execution Unit and Address Unit when needed.
- Memory writes are performed at full speed through the write buffer.
- Where possible, the values of operands are taken into consideration when they affect instruction timing, and a range of times is given. When this is not done, the worst case is assumed.

# NS32GX32-20/NS32GX32-25/NS32GX32-30

# Appendix D. Instruction Execution Times (Continued)

# D.5.1 Definitions

- T<sub>eu</sub> Time required by the Execution Unit to execute an instruction.
- Tau Total processing time in the Address Unit.
- T<sub>ad</sub> Extra time needed by the Address Unit, in addition to the basic time, to process more complex cases. T<sub>ad</sub> can be evaluated as follows:

 $T_{ad} = T_x + T_{y1} + T_{y2}$ 

 $T_x = 2$  if the instruction has two general operands and both of them are in memory.

0 otherwise.

 $T_{y1}$  and  $T_{y2}$  are related to operands 1 and 2 respectively. Their values are given below.

 $T_{y(1,2)} = 3$  if Memory Relative

8 if External

- 2 if Scaled Indexing
- 0 if any other addressing mode

The following parameters are only used for floating-point execution time calculations.

T<sub>anp</sub> Additional Address Unit time needed to process floating-point instructions (Section D.2.2). T<sub>anp</sub> can be calculated as follows:

T<sub>anp</sub> = 3 + 2 \* (Number of 64-bit operands in memory)

- T<sub>tcs</sub> Time required to transfer ID and Opcode, if no operand needs to be transferred to the slave. Otherwise, it is the time needed to transfer the last 32 bits of operand data to the slave. In the latter case the transfer of ID and Opcode as well as any operand data except the last 32 bits is included in the Execution Unit timing.
- T<sub>tsc</sub> Time required by the CPU to complete the floatingpoint instruction upon receiving the DONE signal from the slave. This includes the time to process the DONE signal itself in addition to the time needed to read the result (if any) from the slave.
- I This parameter is related to the floating-point operand size as follows:

Standard floating (32 bits): I = 0

Long floating (64 bits): I = 1

### D.5.2 Notes on Table Use

- 1. In the T<sub>eu</sub> column the notation n1  $\rightarrow$  n2 means n1 minimum, n2 maximum.
- 2. In the notes column, notations held within angle brackets <> indicate alternatives in the operand addressing modes which affect the execution time. A table entry which is affected by the operand addressing may have multiple values, corresponding to the alternatives. This addressing notations are:

<I> Immediate

- <R> CPU register
- <M> Memory
- <F> FPU register, either 32 or 64 bits

- <m> Memory, except Top of Stack
- <T> Top of Stack
- <x> Any addressing mode
- <ab> a and b represent the addressing modes of operands 1 and 2 respectively. Both of them can be any addressing mode. (e.g., <MR> means memory to CPU register).
- 3. The notation 'Break K' provides pipeline status information after executing the instruction to which 'Break K' applies. The value of K is interpreted as follows:
  - K = 0 The Address Unit was stopped by the instruction but the pipeline was not flushed. The Address Unit can start processing the next instruction immediately.
  - K > 0 The pipeline was flushed by the instruction. The Address Unit must wait for K cycles before it can start processing the next instruction.
  - K < 0 The Address Unit was stopped at the beginning of the instruction but it was restarted |K| cycles before the end of it. The Address Unit can start processing the next instruction |K| cycles before the end of the instruction to which 'Break K' applies.
- 4. Some instructions must wait for pending writes to complete before being able to execute. The number of cycles that these instructions must wait for, is between 6 and 7 for the first operand in the write buffer and 2 for the second operand, if any.
- 5. The CBITIi and SBITIi instructions will execute a RMW access after waiting for pending writes. The extra time required for the RMW access is only 3 cycles since the read portion is overlapped with the time in the Execution Unit.
- 6. The keyword defined for the Bcond instruction have the following meaning:
  - BTPC Branch Taken, Predicted Correctly
  - BTPI Branch Taken, Predicted Incorrectly
  - BNTPC Branch Not Taken, Predicted Correctly
  - BNTPI Branch Not Taken, Predicted Incorrectly

### D.5.3 Teff Evaluation

The  $T_{\theta}$  portion of the effective execution time for a certain instruction in an instruction sequence is obtained by performing the following steps:

- 1. Label the current and previous instruction in the sequence with n and n-1 respectively.
- 2. Obtain from the tables the values of  $T_{eu}$  and  $T_{au}$  for instruction n and  $T_{eu}$  for instruction n 1.
- 3. For floating-point instructions, obtain the values of  $T_{tcs}$  and  $T_{tsc}$
- 4. Use the following formula to determine the execution time  $T_{e^{\ast}}$

$$\begin{split} T_{\Theta} &= \text{ func } (T_{au}(n), \ T_{eu}(n-1), \ T_{flt}(n-1), \\ & \text{Break } (n-1)) \ + \ T_{eu}(n) \ + \ T_{flt}(n) \end{split}$$

# NS32GX32-20/NS32GX32-25/NS32GX32-30

# Appendix D. Instruction Execution Times (Continued)

func provides the amount of processing time in the Address Unit that cannot be hidden. Its definition is given below.

 $\mathsf{T}_{flt}$  only applies to floating-point instructions and is always 0 for other instructions. It is evaluated as follows:

 $T_{flt} = t_{tcs} + T_{tsc} + T_{fpu}$ 

T<sub>fpu</sub> is the execution time in the Floating-Point Unit.

 Calculate the total execution time T<sub>eff</sub> by using the following formula:

 $T_{eff} = T_e + T_d + T_s$ 

Where  $T_d$  and  $T_s$  are dependent on the instruction sequence, and can be obtained using the information provided in Section D.4.

### **D.5.4 Instruction Timing Example**

This section presents a simple instruction timing example for a procedure that recursively evaluates the Fibonacci function. In this example there are no data dependencies or storage buffer misses; only the basic instruction execution times in the pipeline, control dependencies, and instruction alignment are considered.

The following is the source of the procedure in C.

```
unsigned fib(x)
int x;
{
    if (x > 2)
        return (fib(x-1) + fib(x-2));
    else
        return(1);
}
```

The assembly code for the procedure with comments indicating the execution time is shown below. The procedure requires 26 cycles to execute when the actual parameter is less than or equal to 2 (branch taken) and 99 cycles when the actual parameter is equal to 3 (recursive calls).

| _fib: | movd     | r3,tos    | ; 2 cycles                                           |
|-------|----------|-----------|------------------------------------------------------|
|       | movd     | r4,tos    | ; 2 cycles                                           |
|       | movd     | rl,r3     | ; 2 cycles                                           |
|       | cmpqd    | \$(2),r3  | ; 2 cycles                                           |
|       | bge      | .Ll       | ; 2 cycles, Break 2 If Branch Taken                  |
|       | movd     | r3,rl     | ; 2 cycles                                           |
|       | addqd    | \$(-2),rl | ; 2 cycles                                           |
|       | bsr      | _fib      | ; 3 cycles                                           |
|       | movd     | r0,r4     | ; 2 cycles + 4 Cycles due to RET                     |
|       | movd     | r3,rl     | ; 2 cycles                                           |
|       | addqd    | \$(-1),rl | ; 2 cycles                                           |
|       | bsr      | _fib      | ; 3 cycles                                           |
|       | addd     | r4,r0     | ; 2 cycles + 1 cycle alignment + 4 cycles due to RET |
|       | movd     | tos,r4    | ; 2 cycles                                           |
|       | movd     | tos,r3    | ; 2 cycles                                           |
|       | ret      | \$(0)     | ; 4 cycles, break 4                                  |
|       | .align 4 | 1         |                                                      |
| _Ll:  | movqd    | \$(l),r0  | ; 4 cycles + 4 cycles due to BGE                     |
|       | movd     | tos,r4    | ; 2 cycles                                           |
|       | movd     | tos,r3    | ; 2 cycles                                           |
|       | ret      | \$(0)     | : 4 cycles. Break 4                                  |
# Appendix D. Instruction Execution Times (Continued)

**D.5.5 Execution Timing Tables** The following tables provide the execution timing information for all the NS32GX32 instructions. The table for the floating-point instructions provides only the CPU portion of the total execution time. The FPU execution times can be found in the NS32381 datasheet.

#### **D.5.5.1 Basic Instructions**

| Mnemonic          | Teu                                   | Tau                                        | Notes                                                                                            |
|-------------------|---------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------|
| ABSi              | 5                                     | 2 + T <sub>ad</sub>                        |                                                                                                  |
| ACBi              | 5                                     | 2 + T <sub>ad</sub>                        | If incorrect prediction then Break 1                                                             |
| ADDi              | 2                                     | 2 + T <sub>ad</sub>                        |                                                                                                  |
| ADDCi             | 2                                     | 2 + T <sub>ad</sub>                        |                                                                                                  |
| ADDPi             | 9                                     | 2 + T <sub>ad</sub>                        |                                                                                                  |
| ADDQi             | 2                                     | 2 + T <sub>ad</sub>                        |                                                                                                  |
| ADDR              | 2                                     | 4 + T <sub>ad</sub>                        |                                                                                                  |
| ADJSPi            | 5<br>3                                | 2 + T <sub>ad</sub><br>2 + T <sub>ad</sub> | i = B, W Break 0<br>i = D Break 0                                                                |
| ANDi              | 2                                     | 2 + T <sub>ad</sub>                        |                                                                                                  |
| ASHi              | 9                                     | 2 + T <sub>ad</sub>                        |                                                                                                  |
| B <sub>COND</sub> | $2 \xrightarrow{2} 3$ $2$ $2$ $2$ $2$ | 2 2 2 2                                    | BTPC<br>BTPI Break 2<br>BNTPC<br>BNTPI Break 2<br>(see Note 5 in<br>Section D.5.2)               |
| BICi              | 2                                     | 2 + T <sub>ad</sub>                        | ,                                                                                                |
| BICPSRI           | 6                                     | 2 + T <sub>ad</sub>                        | Wait for pending writes.<br>Break 5                                                              |
| BISPSRI           | 6                                     | 2 + T <sub>ad</sub>                        | Wait for pending writes.<br>Break 5                                                              |
| BPT               | 30<br>21                              | 2<br>2                                     | Modular<br>Direct<br>Break 5                                                                     |
| BR                | $2 \rightarrow 3$                     | 2                                          |                                                                                                  |
| BSR               | $2 \rightarrow 3$                     | 3 + T <sub>ad</sub>                        |                                                                                                  |
| CASEI             | 7                                     | 2 + T <sub>ad</sub>                        | Break 5                                                                                          |
| СВІТІ             | 10                                    | 2                                          | <r></r>                                                                                          |
|                   | 14                                    | 2 + T <sub>ad</sub>                        | <m> Break 0</m>                                                                                  |
| CBITII            | 18                                    | 2 + T <sub>ad</sub>                        | <m><br/>Wait for pending writes.<br/>Execute interlocked<br/>RMW access. Break 5</m>             |
| CHECKI            | 10                                    | 2 + T <sub>ad</sub>                        | Break3.<br>If SRC is out of bounds<br>and the V bit in the PSR<br>is set, then add trap<br>time. |

| Mnemonic      | T <sub>eu</sub>   | Tau                      | Notes                                           |
|---------------|-------------------|--------------------------|-------------------------------------------------|
| CINV          | 10                | 2 + T <sub>ad</sub>      | Wait for<br>pending<br>writes.<br>Break 5       |
| СМРі<br>СМРМі | 2<br>6 + 8 * n    | 2 + T <sub>ad</sub>      | n = number<br>of elements.<br>Break 0           |
| CMPQi         | 2                 | 2 + T <sub>ad</sub>      |                                                 |
| CMPSi         | 7 + 13 * n        | 2 + T <sub>ad</sub>      | n = number<br>of elements.<br>Break 0           |
| CMPST         | 6 + 20 * n        | 2 + T <sub>ad</sub>      | n = number<br>of elements.<br>Break 0           |
| СОМі          | 2                 | 2 + T <sub>ad</sub>      |                                                 |
| CVTP          | 5                 | 4 + T <sub>ad</sub>      |                                                 |
| CXP           | 17                | 13                       | Break 5                                         |
| CXPD          | 21                | 11 + T <sub>ad</sub>     | Break 5                                         |
| DEli          | 28 + 4 * i        | 5 + T <sub>ad</sub>      | i = 0/4/12<br>for B/W/D.<br>Break 0             |
| DIA           | 3                 | 2                        | Break 5                                         |
| DIVi          | (30 → 40) + 4 * i | 2 + T <sub>ad</sub>      | i = 0/4/12<br>for B/W/D                         |
| ENTER         | 15 + 2 * n        | 3                        | n = number<br>of registers<br>saved.<br>Break 0 |
| EXIT          | 8 + 2 * n         | 2                        | n = number<br>of registers<br>restored          |
| EXTI          | 12<br>13          | 8<br>8 + T <sub>ad</sub> | <r><br/><m><br/>Break = 3</m></r>               |
| EXSi          | 11<br>14          | 6<br>6 + T <sub>ad</sub> | <r><br/><m><br/>Break -3</m></r>                |
| FFSi          | 11 + 3 <b>*</b> i | 2 + T <sub>ad</sub>      | i = number                                      |

# Appendix D. Instruction Execution Times (Continued)

### D.5.5.1 Basic Instructions (Continued)

| Mnemonic | T <sub>eu</sub>          | Tau                                        | Notes                                                                                                 |
|----------|--------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------|
| FLAG     | 4<br>32<br>21            | 2<br>2<br>2                                | No trap<br>Trap, Modular<br>Trap, Direct<br>If trap then:<br>{wait for<br>pending writes;<br>Break 5} |
| IBITI    | 10<br>14                 | 2<br>2 + T <sub>ad</sub>                   | <r><br/><m><br/>If <m><br/>then Break 0</m></m></r>                                                   |
| INDEXi   | 43                       | 5 + T <sub>ad</sub>                        |                                                                                                       |
| INSi     | 15<br>18                 | 8<br>8 + T <sub>ad</sub>                   | <r><br/><m></m></r>                                                                                   |
| INSSI    | 14<br>19                 | 6<br>6 + T <sub>ad</sub>                   | <r><br/><m><br/>Break 0</m></r>                                                                       |
| JSR      | 3                        | 9 + T <sub>ad</sub>                        | Break 5                                                                                               |
| JUMP     | 3                        | $4 + T_{ad}$                               | Break 5                                                                                               |
| LPRi     | 6                        | 2 + T <sub>ad</sub>                        | CPU Reg = FP,<br>SP, USP, SP, MOD.<br>Break 0                                                         |
|          | 5                        | 2 + T <sub>ad</sub>                        | CPU Reg = CFG,<br>INTBASE, DSR,<br>BPC, UPSR.<br>Wait for pending<br>writes.                          |
|          | 7                        | 2 + T <sub>ad</sub>                        | Break 5<br>CPU Reg = DCR,<br>PSR CAR. Wait for<br>pending writes.<br>Break 5                          |
| LSHi     | 3                        | 2 + T <sub>ad</sub>                        |                                                                                                       |
| MEli     | 13 + 2 * i               | 5 + T <sub>ad</sub>                        | i = 0/4/12<br>for B/W/D.<br>Break 0                                                                   |
| MODi     | (34 → 49)<br>+ 4 * i     | 2 + T <sub>ad</sub>                        | i = 0/4/12<br>for B/W/D                                                                               |
| MOVi     | 2                        | 2 + T <sub>ad</sub>                        |                                                                                                       |
| MOVMI    | 5 + 4 * n                | 2 + T <sub>ad</sub>                        | n = number<br>of elements.<br>Break 0                                                                 |
| MOVQi    | 2                        | 2 + T <sub>ad</sub>                        |                                                                                                       |
| MOVSi    | 12 + 4 * n<br>14 + 8 * n | 2 + T <sub>ad</sub><br>2 + T <sub>ad</sub> | n = number<br>of elements.<br>No options.<br>B, W and/or U<br>Options in effect.<br>Break 0           |
| MOVST    | 16 + 9 * n               | 2 + T <sub>ad</sub>                        | n = number<br>of elements.<br>Break 0                                                                 |

| Mnemonic | Teu                  | Tau                                        | Notes                                                                                                                          |
|----------|----------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| MOVSVi   | 9                    | 2 + T <sub>ad</sub>                        | Wait for<br>pending writes.<br>Break 5                                                                                         |
| MOVUSi   | 11                   | 2 + T <sub>ad</sub>                        | Wait for<br>pending writes.<br>Break 5                                                                                         |
| MOVXii   | 2                    | 2 + T <sub>ad</sub>                        |                                                                                                                                |
| MOVZii   | 2                    | 2 + T <sub>ad</sub>                        |                                                                                                                                |
| MULI     | 13 + 2 * i<br>24     | 2 + T <sub>ad</sub><br>2 + T <sub>ad</sub> | i = 0/4/12<br>for B/W/D.<br>General case.<br>If MULD and                                                                       |
|          |                      |                                            | $0 \leq SRC \leq 255$                                                                                                          |
| NEGI     | 2                    | $2 + T_{ad}$                               |                                                                                                                                |
| NOP      | 2                    | 2                                          |                                                                                                                                |
| NOTI     | 3                    | 2 + T <sub>ad</sub>                        |                                                                                                                                |
| ORi      | 2                    | 2 + T <sub>ad</sub>                        |                                                                                                                                |
| QUOi     | (30 → 40)<br>+ 4 * i | 2 + T <sub>ad</sub>                        | i = 0/4/12<br>for B/W/D                                                                                                        |
| REMi     | (32 → 42)<br>+ 4 * i | 2 + T <sub>ad</sub>                        | i = 0/4/12<br>for B/W/D                                                                                                        |
| RESTORE  | 7 + 2 * n            | 2                                          | n = number<br>of registers<br>restored.<br>Break 0                                                                             |
| RET      | 4                    | 3                                          | Break 4                                                                                                                        |
| RETI     | 19<br>13<br>29<br>22 | 5<br>5<br>5<br>5                           | Noncascaded, Modular<br>Noncascaded, Direct<br>Cascaded, Modular<br>Cascaded, Direct<br>Wait for<br>pending writes.<br>Break 5 |
| RETT     | 14<br>8              | 5<br>5                                     | Modular<br>Direct<br>Wait for                                                                                                  |
|          |                      |                                            | pending writes.<br>Break 5                                                                                                     |
| ROTI     | 7                    | 2 + T <sub>ad</sub>                        |                                                                                                                                |
| RXP      | 8                    | 5                                          | Break 5                                                                                                                        |
| SCONDI   | 3                    | 2 + T <sub>ad</sub>                        |                                                                                                                                |
| SAVE     | 8 + 2 * n            | 2                                          | n = number<br>of registers.<br>Break 0                                                                                         |
| SBITI    | 10<br>14             | 2<br>2 + T <sub>ad</sub>                   | <r><br/><m><br/>Break 0</m></r>                                                                                                |

# Appendix D. Instruction Execution Times (Continued)

D.5.5.1 Basic instructions (Continued)

|          |                 | •                        | ,                                                                            |
|----------|-----------------|--------------------------|------------------------------------------------------------------------------|
| Mnemonic | T <sub>eu</sub> | Tau                      | Notes                                                                        |
| SBITII   | 10<br>18        | 2<br>2 + T <sub>ad</sub> | <r><br/><m></m></r>                                                          |
|          |                 |                          | Wait for pending<br>writes. Execute<br>interlocked RMW<br>access.<br>Break 5 |
| SETCFG   | 6               | 2                        | Break 5                                                                      |
| SKPSi    | 8 + 6 * n       | 2 + T <sub>ad</sub>      | n = number of<br>elements.<br>Break 0                                        |
| SKPST    | 6 + 20 * n      | 2 + T <sub>ad</sub>      | n = number of<br>elements.<br>Break 0                                        |
| SPRi     | 5               | 2 + T <sub>ad</sub>      | CPU Reg =<br>PSR. CAR                                                        |
|          | 3               | 2 + T <sub>ad</sub>      | CPU Reg =<br>all others                                                      |

| Mnemonic | Teu      | Tau                      | Notes                                                       |
|----------|----------|--------------------------|-------------------------------------------------------------|
| SUBi     | 2        | 2 + T <sub>ad</sub>      |                                                             |
| SUBCi    | 2        | 2 + T <sub>ad</sub>      |                                                             |
| SUBPi    | 6        | 2 + T <sub>ad</sub>      |                                                             |
| SVC      | 32<br>21 | 2                        | Modular<br>Direct<br>Wait for<br>pending writes.<br>Break 5 |
| ТВІТІ    | 8<br>11  | 2<br>2 + T <sub>ad</sub> | <r><br/><m><br/>If <m> then break 0</m></m></r>             |
| WAIT     | 3        | 2                        | Wait for pending<br>writes. Wait<br>for interrupt           |
| XORi     | 2        | 2 + T <sub>ad</sub>      |                                                             |

| Appendix D | . Instruction | Execution | Times (Continued) |
|------------|---------------|-----------|-------------------|
|------------|---------------|-----------|-------------------|

D.5.5.2 Floating-Point Instructions, CPU Portion

Į

| Mnemonic          | Teu            | Tau                                    | T <sub>tcs</sub> | T <sub>tsc</sub> | Notes                                                                                    |
|-------------------|----------------|----------------------------------------|------------------|------------------|------------------------------------------------------------------------------------------|
| MOVf, NEGf,       | 2              | 2 + T <sub>anp</sub>                   | 2                | 1                | <ff></ff>                                                                                |
| ABSf, LOGBf       | 4 + 3 * I      | 2 + T <sub>anp</sub> + T <sub>ad</sub> | 2                | 1                | <mf></mf>                                                                                |
|                   | 6 + 3 * I      | 2 + T <sub>anp</sub>                   | 2                | 1                | <if></if>                                                                                |
|                   | 6 + 3 * I      | 2 + T <sub>anp</sub>                   | 2                | 1                | <tf></tf>                                                                                |
|                   | 11 + 4 * 1     | $2 + T_{anp} + T_{ad}$                 | 2                | 3+2*1            | <fm> Break - (1 + 1)</fm>                                                                |
|                   | 13 + 7 • 1     | 2 + T <sub>anp</sub> + T <sub>ad</sub> | 2                | 3 + 2 * 1        | <mm>, <im> Break (1 + I)</im></mm>                                                       |
| ADDf, SUBf,       | 2              | 2 + T <sub>anp</sub>                   | 2                | 1                | <ff></ff>                                                                                |
| MULf, DIVf,       | 4 + 3 • 1      | $2 + T_{anp}$                          | 2                |                  | <mf></mf>                                                                                |
| SCALB             | 6 + 3 • 1      | $2 + I_{anp}$                          | 2                | 1                |                                                                                          |
|                   | 17 + 7 * 1     |                                        | 2                | 3+2*1            | $\langle EM \rangle$ Break $\rightarrow (1 \pm 1)$                                       |
|                   | 19 + 10 * 1    | 2 + Tanp + Tad<br>2 + Tanp + Tad       | 2                | 3+2*1            | <mm>, <math><im></im></math> Break – (1 + 1)</mm>                                        |
|                   |                |                                        |                  | 0.2              |                                                                                          |
| ROUNDfi, TRUNCfi, | 11             | 2 + T <sub>anp</sub>                   | 2                | 3+2•1            | <fr> Break - 1</fr>                                                                      |
| FLOORI            | 11 + 4 * 1     | $2 + 1_{anp} + 1_{ad}$                 | 2                | 3+2*1            | <fm> Break <math>-(1+1)</math></fm>                                                      |
|                   | 13 + 7 * 1     | $2 + T_{anp} + T_{ad}$                 | 2                | 3+2*1            | <MM> $<$ IM> Break – (1 + 1)                                                             |
|                   | 10 1 1         |                                        |                  |                  |                                                                                          |
| CMPI              | 18             |                                        | 2                |                  |                                                                                          |
|                   | 20 + 3 1       | $2 + T_{anp} + T_{ad}$                 | 2                |                  |                                                                                          |
|                   | 25 + 6 * 1     | $2 + T_{anp} + T_{ad}$                 | 2                |                  | <mm>, <im>, <mi>, <ii></ii></mi></im></mm>                                               |
|                   |                |                                        | ļ                |                  | Break 3                                                                                  |
| POLYf, DOTf       | 2              | 2 + Tann                               | 2                | 1                | <ff></ff>                                                                                |
|                   | 4+3*1          | $2 + T_{anp} + T_{ad}$                 | 2                | 1                | <mf></mf>                                                                                |
|                   | 6 + 3 * 1      | 2 + T <sub>anp</sub>                   | 2                | 1                | <if>, <tf></tf></if>                                                                     |
|                   | 11 + 4 * l     | 2 + T <sub>anp</sub> + T <sub>ad</sub> | 2                | 1                | <fm> Break - (1 + l)</fm>                                                                |
|                   | 13 + 7 * I     | $2 + T_{anp} + T_{ad}$                 | 2                | 1                | <mm>, <mi>, <im>, <ii></ii></im></mi></mm>                                               |
|                   | ·              | ······                                 | <u> </u>         | <u> </u>         | Break - (1 + I)                                                                          |
| MOVif             | 6              | 2 + T <sub>anp</sub>                   | 2                | 1                | <rf></rf>                                                                                |
|                   | 13             | $2 + T_{anp} + T_{ad}$                 | 2                |                  | <rm> Break – 1</rm>                                                                      |
|                   | 6 + 3 * 1      | $2 + T_{anp} + T_{ad}$                 | 2                | 1                | <mf>, <if>, <if></if></if></mf>                                                          |
|                   | 13 + 7 1       | 2 + Ianp + Iad                         | 2                |                  | $\leq MM \geq 1$ , $\leq M \geq 1$<br>Break - (1 + 1)                                    |
| 1.500             | -              | 0.1 T                                  |                  | 1                |                                                                                          |
| LFSR              | 0<br>6 ± 2 * I | $2 + 1_{anp}$                          |                  |                  |                                                                                          |
|                   | 6+3*1          | $2 + T_{anp} + T_{anp}$                | 2                | 1                | <1>                                                                                      |
|                   | 6+3*1          | $2 + T_{ann}$                          | 2                | 1                | <t></t>                                                                                  |
| SFSR              | 11             | 2 + Tann + Tad                         | 2                | 3                | Break – 1                                                                                |
|                   |                |                                        |                  |                  |                                                                                          |
| MOVEL             | 4              | $2 + T_{anp}$                          | 2                |                  | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> |
|                   | 0              | - 'anp'ad                              | -                | · ·              |                                                                                          |
|                   | 15             | 2 + T <sub>anp</sub> + T <sub>ad</sub> | 2                | 1                | <fm> Break 0</fm>                                                                        |
|                   | 17             | $2 + T_{anp} + T_{ad}$                 | 2                | ļ                | <mm>, <im> Break 0</im></mm>                                                             |
|                   | 4              | 2 + Tara                               | 2                | 1                | <ff></ff>                                                                                |
| MOVLE             | 9              | $2 + T_{app} + T_{ad}$                 | 2                | 1                | <mf>, <if>, <tf></tf></if></mf>                                                          |
| MOVLF             | -              |                                        | -                |                  |                                                                                          |
| MOVLF             |                |                                        | 1                | 1                |                                                                                          |
| MOVLF             | 15             | 2 + T <sub>anp</sub> + T <sub>ad</sub> | 2                |                  | <fm> Break 0</fm>                                                                        |

NS32GX32-20/NS32GX32-25/NS32GX32-30

2

# VS32CG16-10/NS32CG16-15

# National Semiconductor

# NS32CG16-10/NS32CG16-15 High-Performance Printer/Display Processor

# **General Description**

The NS32CG16 is a 32-bit microprocessor in the Series 32000® family that provides special features for graphics applications. It is specifically designed to support page oriented printing technologies such as Laser, LCS, LED, Ion-Deposition and InkJet.

The NS32CG16 provides a 16 Mbyte linear address space and a 16-bit external data bus. It also has a 32-bit ALU, an eight-byte prefetch queue, and a slave processor interface.

The capabilities of the NS32CG16 can be expanded by using an external floating point unit which interfaces to the NS32CG16 as a slave processor. This combination provides optimal support for outline character fonts.

The NS32CG16's highly efficient architecture, in addition to the built-in capabilities for supporting BITBLT (BIT-aligned BLock Transfer) operations and other special graphics functions, make the device the ideal choice to handle a variety of page description languages such as Postscript™ and PCLT™.

### Features

- Software compatible with the Series 32000 family
- 32-bit architecture and implementation
  - 16 Mbyte linear address space
  - Special support for imaging applications such as printers, faxes and scanners
    - 18 graphics instructions
    - Binary compression/expansion capability for font storage using RLL encoding
    - Pattern magnification for Epson and HP LaserJet™ emulations
    - -6 BITBLT instructions on chip
    - Interface to an external BITBLT processing unit for very fast BITBLT operations (optional)
  - Floating point support via the NS32081 or the NS32381 for outline fonts, scaling and rotation
  - On-chip clock generator
  - Optimal interface to large memory arrays via the DP84xx family of DRAM controllers
  - Power save mode
- High-speed CMOS technology
- 68-pin plastic PCC package



PRELIMINARY

# **1.0 Product Introduction**

The NS32CG16 is a high speed CMOS microprocessor in the Series 32000 family. It is software compatible with all the other CPUs in the family. The device incorporates all of the Series 32000 advanced architectural features, with the exception of the virtual memory capability.

Brief descriptions of the NS32CG16 features that are shared with other members of the family are provided below:

**Powerful Addressing Modes.** Nine addressing modes available to all instructions are included to access data structures efficiently.

Data Types. The architecture provides for numerous data types, such as byte, word, doubleword, and BCD, which may be arranged into a wide variety of data structures.

Symmetric Instruction Set. While avoiding special case instructions that compilers can't use, the Series 32000 family incorporates powerful instructions for control operations, such as array indexing and external procedure calls, which save considerable space and time for compiled code.

**Memory-to-Memory Operations.** The Series 32000 CPUs represent two-address machines. This means that each operand can be referenced by any one of the addressing modes provided.

This powerful memory-to-memory architecture permits memory locations to be treated as registers for all useful operations. This is important for temporary operands as well as for context switching. Large, Uniform Addressing. The NS32CG16 has 24-bit address pointers that can address up to 16 megabytes without any segmentation; this addressing scheme provides flexible memory management without added-on expense.

Modular Software Support. Any software package for the Series 32000 family can be developed independent of all other packages, without regard to individual addressing. In addition, ROM code is totally relocatable and easy to access, which allows a significant reduction in hardware and software cost.

Software Processor Concept. The Series 32000 architecture allows future expansions of the instruction set that can be executed by special slave processors, acting as extensions to the CPU. This concept of slave processors is unique to the Series 32000 family. It allows software compatibility even for future components because the slave hardware is transparent to the software. With future advances in semiconductor technology, the slaves can be physically integrated on the CPU chip itself.

To summarize, the architectural features cited above provide three primary performance advantages and characteristics:

- High-Level Language Support
- Easy Future Growth Path
- Application Flexibility

# **Table of Contents**

**1.0 PRODUCT INTRODUCTION** 1.1 NS32CG16 Special Features 2.0 ARCHITECTURAL DESCRIPTION 2.1 Register Set 2.1.1 General Purpose Registers 2.1.2 Address Registers 2.1.3 Processor Status Register 2.1.4 Configuration Register 2.2 Memory Organization 2.2.1 Dedicated Tables 2.3 Instruction Set 2.3.1 General Instruction Format 2.3.2 Addressing Modes 2.3.3 Instruction Set Summary 2.4 Graphics Support 2.4.1 Frame Buffer Addressing 2.4.2 BITBLT Fundamentals 2.4.2.1 Frame Buffer Architecutre 2.4.2.2 BIT Alignment 2.4.2.3 Block Boundaries and Destination Masks 2.4.2.4 BITBLT Directions 2.4.2.5 BITBLT Variations 2.4.3 Graphics Support Instructions 2.4.3.1 BITBLT (Bit-aligned BLock Transfer) 2.4.3.2 Pattern Fill 2.4.3.3 Data Compression, Expansion and Magnify 2.4.3.3.1 Magnifying Compressed Data **3.0 FUNCTIONAL DESCRIPTION** 3.1 Power and Grounding 3.2 Clocking 3.2.1 Power Save Mode 3.3 Resetting 3.4 Bus Cycles 3.4.1 Bus Status 3.4.2 Basic Read and Write Cycles 3.4.3 Cycle Extension

- 3.4.4 Data Access Sequences
  - 3.4.4.1 Bit Accesses
  - 3.4.4.2 Bit Field Accesses
  - 3.4.4.3 Extending Multiple Accesses
- 3.4.5 Instruction Fetches
- 3.4.6 Interrupt Control Cycles

3.0 FUNCTIONAL DESCRIPTION (Continued) 3.4.7 Slave Processor Communication 3.4.7.1 Slave Processor Bus Cycles 3.4.7.2 Slave Operand Transfer Sequences 3.5 Bus Access Control 3.6 Instruction Status 3.7 Exception Processing 3.7.1 Exception Acknowledge Sequence 3.7.2 Returning from an Exception Service Procedure 3.7.3 Maskable Interrupts 3.7.3.1 Non-Vectored Mode 3.7.3.2 Vectored Mode: Non-Cascaded Case 3.7.3.3 Vectored Mode: Cascaded Case 3.7.4 Non-Maskable Interrupt 3.7.5 Traps 3.7.6 Instruction Tracing 3.7.7 Priority Among Exceptions 3.7.8 Exception Acknowledge Sequences: Detailed Flow 3.7.8.1 Maskable/Non-Maskable Interrupt Sequence 3.7.8.2 Trap Sequence: Traps Other Than Trace 3.7.8.3 Trace Trap Sequence 3.8 Slave Processor Instructions 3.8.1 Slave Processor Protocol 3.8.2 Floating Point Instructions **4.0 DEVICE SPECIFICATIONS** 4.1 NS32CG16 Pin Descriptions 4.1.1 Supplies 4.1.2 Input Signals 4.1.3 Output Signals 4.1.4 Input-Output Signals 4.2 Absolute Maximum Ratings 4.3 Electrical Characteristics 4.4 Switching Characteristics 4.4.1 Definitions

4.4.3.1 Output Signals: Internal Propagation

4.4.3.2 Input Signal Requirements

4.4.2 Device Testing 4.4.3 Timing Tables

4.4.4 Timing Diagrams

Delavs

Appendix A: INSTRUCTION FORMATS

| NS32CG16 Internal Registers                            |
|--------------------------------------------------------|
| Processor Status Register (PSR)                        |
| Configuration Register (CFG)                           |
| Module Descriptor Format.                              |
| A Sample Link Table                                    |
| General Instruction Format                             |
| Index Byte Format                                      |
| Displacement Encodings                                 |
| Correspondence between Linear and Cartesian Addressing |
| 32-HXel by 32-Scan Line Frame Buffer                   |
| Overapping BTBLT Blocks                                |
| B B instructions Format                                |
| Bit W I instruction Format. 2-13                       |
| EXIBLI Instruction Format                              |
| MOVMPI Instruction Format                              |
| IBITS instruction Format                               |
| SBITS Instruction Format                               |
| SBITPS instruction Format.                             |
| Bus Activity for a Simple BITBLT Operation             |
| Power and Ground Connections                           |
| Crystal Interconnections                               |
| Power-On Heset Requirements                            |
| General Heset Limings                                  |
| Bus Connections                                        |
| Read Cycle Timing                                      |
| Write Cycle Timing                                     |
| Cycle Extension of a Read Cycle                        |
| Memory Interface                                       |
| Slave Processor Connections                            |
| Slave Processor Read Cycle                             |
| Slave Processor Write Cycle                            |
| HOLD Timing, Bus Initially Idle                        |
| HOLD Timing, Bus Initially Not Idle                    |
| Interrupt Dispatch and Cascade Tables                  |
| Exception Acknowledge Sequence                         |
| Return from Trap (RETTn) Instruction Flow              |
| Return from Interrupt (RETI) Instruction Flow          |
| Interrupt Control Unit Connections (16 Levels)         |
| Cascaded Interrupt Control Unit Connections            |
| Service Sequence                                       |
| Slave Processor Protocol                               |
| Slave Processor Status Word Format                     |
| Connection Diagram                                     |
| Timing Specification Standard (CMOS Output Signals)    |
| Timing Specification Standard (TTL Input Signals)      |
| Test Loading Configuration                             |
| Read Cycle                                             |
| Write Cycle                                            |
| HOLD Acknowledge Timing (Bus Initially Not Idle)       |
| HOLD Timing (Bus Initially Idle)                       |
| DMAC Initiated Bus Cycle                               |

# NS32CG16-10/NS32CG16-15

# List of Illustrations (Continued)

| Slave Processor Write Timing                                                                |
|---------------------------------------------------------------------------------------------|
| Slave Processor Read Timing                                                                 |
| SPC Timing                                                                                  |
| Relationship of PFS to Clock Cycles                                                         |
| Relationship between Last Data Transfer of an Instruction and PFS Pulse of Next Instruction |
| Guaranteed Delay, PFS to Non-Sequential Fetch                                               |
| Guaranteed Delay, Non-Sequential Fetch to PFS                                               |
| Relationship of ILO to First Operand Cycle of an Interlocked Instruction                    |
| Relationship of ILO to Last Operand Cycle of an Interlocked Instruction                     |
| Relationship of ILO to Any Clock Cycle                                                      |
| Clock Waveforms                                                                             |
| Power-On Reset                                                                              |
| Non-Power-On Reset                                                                          |
| INT Interrupt Signal Detection                                                              |
| NMI         Interrupt Signal Timing.                                                        |
|                                                                                             |

# List of Tables

| NS32CG16 Addressing Modes            |     |
|--------------------------------------|-----|
| NS32CG16 Instruction Set Summary     |     |
| 'OP' and 'i' Field Encodings         | 2-3 |
| External Oscillator Specifications   |     |
| Bus Cycle Categories                 | 3-2 |
| Access Sequences                     | 3-3 |
| Interrupt Sequences                  |     |
| Floating Point Instruction Protocols |     |
| Test Loading Characteristics         | 4-1 |

#### 1.0 Product Information (Continued) 1.1 NS32CG16 SPECIAL FEATURES

In addition to the above Series 32000 features, the NS32CG16 provides features that make the device extremely attractive for a wide range of applications where graphics support, low chip count, and low power consumption are required.

The most relevant of these features are the graphics support capabilities, that can be used in applications such as printers, CRT terminals, and other varieties of display systems, where text and graphics are to be handled.

Graphics support is provided by eighteen instructions that allow operations such as BITBLT, data compression/expansion, fills, and line drawing, to be performed very efficiently. In addition, the device can be easily interfaced to an external BITBLT Processing Unit (BPU) for high BITBLT performance.

The NS32CG16 allows systems to be built with a relatively small amount of random logic. The bus is highly optimized to allow simple interfacing to a large variety of DRAMs and peripheral devices. All the relevant bus access signals and clock signals are generated on-chip. The cycle extension logic is also incorporated on-chip.

The device is fabricated in a low-power, double-poly, single metal, CMOS technology. It also includes a power-save feature that allows the clock to be slowed down under software control, thus minimizing the power consumption. This feature can be used in those applications where power saving during periods of low performance demand is highly desirable.

The bus characteristics and the power save feature are described in the "Functional Description" section. A general overview of BITBLT operations and a description of the graphics support instructions is provided in Section 2.4. Details on all the NS32CG16 instructions can be found in the NS32CG16 Printer/Display Processor Programmer's Reference Supplement and the related NS32CG16 supplement.

Below is a summary of the instructions that are directly applicable to graphics along with their intended use.

| Application                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The BitBlt group of instructions provide a method of quickly imaging characters, creating patterns, windowing and other block oriented effects.                                      |
| Move Multiple Pattern is a very fast instruction<br>for clearing memory and drawing patterns and<br>lines.                                                                           |
| Test Bit String will measure the length of 1's or<br>0's in an image, supporting many data<br>compression methods (RLL), TBITS may also<br>be used to test for boundaries of images. |
|                                                                                                                                                                                      |

| Instruction                  | Application                                                                                                                                                                                                  |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBITS                        | Set Bit String is a very fast instruction for filling<br>objects, outline characters and drawing<br>horizontal lines.                                                                                        |
|                              | The TBITS and SBITS instructions support<br>Group 3 and Group 4 CCITT communications<br>(FAX).                                                                                                               |
| SBITPS                       | Set Bit Perpendicular String is a very fast<br>instruction for drawing vertical, horizontal and<br>45° lines.                                                                                                |
|                              | In printing applications SBITS and SBITPS may<br>be used to express portrait and landscape<br>respectively from the same compressed font<br>data. The size of the character may be scaled as<br>it is drawn. |
| SBIT<br>CBIT<br>TBIT<br>IBIT | The Bit group of instructions enable single pixels<br>anywhere in memory to be set, cleared, tested<br>or inverted.                                                                                          |
| INDEX                        | The INDEX instruction combines a multiply-add sequence into a single instruction. This provides a fast translation of an X-Y address to a pixel relative address.                                            |

# 2.0 Architectural Description

#### 2.1 REGISTER SET

The NS32CG16 CPU has 17 internal registers grouped according to functions as follows: 8 general purpose, 7 address, 1 processor status and 1 configuration. *Figure 2-1* shows the NS32CG16 internal registers.

| Address<br>$\leftarrow$ 32 Bits $\rightarrow$ | General Purpose<br>← 32 Bits → |
|-----------------------------------------------|--------------------------------|
| PC                                            | R0                             |
| SP0                                           | R1                             |
| SP1                                           | R2                             |
| FP                                            | R3                             |
| SB                                            | R4                             |
| INTBASE                                       | R5                             |
| MOD                                           | R6                             |
|                                               | R7                             |
| Processor Statu                               | s Configuration                |
| PSR                                           | CFG                            |
| FIGURE 2-1. NS                                | 32CG16 Internal Registers      |

#### 2.1.1 General Purpose Registers

There are eight registers (R0–R7) used for satisfying the high speed general storage requirements, such as holding temporary variables and addresses. The general purpose registers are free for any use by the programmer. They are 32 bits in length. If a general purpose register is specified for

an operand that is 8 or 16 bits long, only the low part of the register is used; the high part is not referenced or modified.

#### 2.1.2 Address Registers

The seven address registers are used by the processor to implement specific address functions. Except for the MOD register that is 16 bits wide, all the others are 32 bits. In the NS32CG16 only the lower 24 bits are implemented in the six 32-bit address registers. The top 8 bits are always zero. A description of the address registers follows.

**PC—Program Counter.** The PC register is a pointer to the first byte of the instruction currently being executed. The PC is used to reference memory in the program section.

SP0, SP1—Stack Pointers. The SP0 register points to the lowest address of the last item stored on the INTERRUPT STACK. This stack is normally used only by the operating system. It is used primarily for storing temporary data, and holding return information for operating system subroutines and interrupt and trap service routines. The SP1 register points to the lowest address of the last item stored on the USER STACK. This stack is used by normal user programs to hold temporary data and subroutine return information.

When a reference is made to the selected Stack Pointer (see PSR S-bit), the terms 'SP Register' or 'SP' are used. SP refers to either SP0 or SP1, depending on the setting of the S bit in the PSR register. If the S bit in the PSR is 0, SP refers to SP0. If the S bit in the PSR is 1 then SP refers to SP1.

Stacks in the Series 32000 family grow downward in memory. A Push operation pre-decrements the Stack Pointer by the operand length. A Pop operation post-increments the Stack Pointer by the operand length.

**FP—Frame Pointer.** The FP register is used by a procedure to access parameters and local variables on the stack. The FP register is set up on procedure entry with the ENTER instruction and restored on procedure termination with the EXIT instruction.

The frame pointer holds the address in memory occupied by the old contents of the frame pointer.

SB—Static Base. The SB register points to the global variables of a software module. This register is used to support relocatable global variables for software modules. The SB register holds the lowest address in memory occupied by the global variables of a module.

**INTBASE—Interrupt Base.** The INTBASE register holds the address of the dispatch table for interrupts and traps (Section 3.2.1).

**MOD—Module.** The MOD register holds the address of the module descriptor of the currently executing software module. The MOD register is 16 bits long, therefore the module table must be contained within the first 64 kbytes of memory.

#### 2.1.3 Processor Status Register

The Processor Status Register (PSR) holds status information for the microprocessor. The PSR is sixteen bits long, divided into two eight-bit halves. The low order eight bits are accessible to all programs, but the high order eight bits are accessible only to programs executing in Supervisor Mode.



- C The C bit indicates that a carry or borrow occurred after an addition or subtraction instruction. It can be used with the ADDC and SUBC instructions to perform multipleprecision integer arithmetic calculations. It may have a setting of 0 (no carry or borrow) or 1 (carry or borrow).
- T The T bit causes program tracing. If this bit is set to 1, a TRC trap is executed after every instruction (Section 3.7.6).
- L The L bit is altered by comparison instructions. In a comparison instruction the L bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as unsigned integers. Otherwise, it is set to "0". In Floating-Point comparisons, this bit is always cleared.
- K Reserved for use by the CPU.
- J Reserved for use by the CPU.
- F The F bit is a general condition flag, which is altered by many instructions (e.g., integer arithmetic instructions use it to indicate overflow).
- Z The Z bit is altered by comparison instructions. In a comparison instruction the Z bit is set to "1" if the second operand is equal to the first operand; otherwise it is set to "0".
- N The N bit is altered by comparison instructions. In a comparison instruction the N bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as signed integers. Otherwise, it is set to "0".
- U If the U bit is "1" no privileged instructions may be executed. If the U bit is "0" then all instructions may be executed. When U = 0 the processor is said to be in Supervisor Mode; when U = 1 the processor is said to be in User Mode. A User Mode program is restricted from executing certain instructions and accessing certain registers which could interfere with the operating system. For example, a User Mode program is prevented from changing the setting of the flag used to indicate its own privilege mode. A Supervisor Mode program is assumed to be a trusted part of the operating system, hence it has no such restrictions.
- S The S bit specifies whether the SP0 register or SP1 register is used as the Stack Pointer. The bit is automatically cleared on interrupts and traps. It may have a setting of 0 (use the SP0 register) or 1 (use the SP1 register).
- P The P bit prevents a TRC trap from occurring more than once for an instruction (Section 3.7.6). It may have a setting of 0 (no trace pending) or 1 (trace pending).
- I If I=1, then all interrupts will be accepted. If I=0, only the NMI interrupt is accepted. Trap enables are not affected by this bit.

# NS32CG16-10/NS32CG16-15

# 2.0 Architectural Description (Continued)

- B Reserved for use by the CPU. This bit is set to 1 during the execution of the EXTBLT instruction and causes the BPU signal to become active. Upon reset, B is set to zero and the BPU signal is set high.
- Note 1: When an Interrupt is acknowledged, the B, I, P, S and U bits are set to zero and the BPU signal is set high. A return from interrupt will restore the original values from the copy of the PSR register saved in the interrupt stack.
- Note 2: If BITBLT (BB) instructions are executed in an interrupt routine, the PSR bits J and K must be cleared first.

#### 2.1.4 Configuration Register

The Configuration Register (CFG) is 8 bits wide, of which four bits are implemented. The implemented bits are used to declare the presence of certain external devices and to select the clock scaling factor. CFG is programmed by the SETCFG instruction. The format of CFG is shown in *Figure 2-3*. The various control bits are described below.



FIGURE 2-3. Configuration Register (CFG)

- I Interrupt vectoring. This bit controls whether maskable interrupts are handled in nonvectored (I=0) or vectored (I=1) mode. Refer to Section 3.2.3 for more information.
- F Floating-point instruction set. This bit indicates whether a floating-point unit (FPU) is present to execute floatingpoint instructions. If this bit is 0 when the CPU executes a floating-point instruction, a Trap (UND) occurs. If this bit is 1, then the CPU transfers the instruction and any necessary operands to the FPU using the slave-processor protocol described in Section 3.1.4.1.
- M Clock scaling. This bit is used in conjuction with the C bit to select the clock scaling factor.
- C Clock scaling. Same as the M bit above. Refer to Section 3.2.1 on "Power Save Mode" for details.

#### 2.2 MEMORY ORGANIZATION

The main memory of the NS32CG16 is a uniform linear address space. Memory locations are numbered sequentially starting at zero and ending at  $2^{24} - 1$ . The number specifying a memory location is called an address. The contents of each memory location is a byte consisting of eight bits. Unless otherwise noted, diagrams in this document show data stored in memory with the lowest address on the right and the highest address on the left. Also, when data is shown vertically, the lowest address is at the top of a diagram and the highest address at the bottom of the diagram. When bits are numbered in a diagram, the least significant bit is given the number zero, and is shown at the right of the diagram. Bits are numbered in increasing significance and toward the left.



Byte at Address A

Two contiguous bytes are called a word. Except where noted, the least significant byte of a word is stored at the lower address, and the most significant byte of the word is stored at the next higher address. In memory, the address of a word is the address of its least significant byte, and a word may start at any address.



Two contiguous words are called a double-word. Except where noted, the least significant word of a double-word is stored at the lowest address and the most significant word of the double-word is stored at the address two higher. In memory, the address of a double-word is the address of its least significant byte, and a double-word may start at any address.

| 31 | 24 | 23       | 16  | 15        | 8    | 7   | 0 |
|----|----|----------|-----|-----------|------|-----|---|
| A- | -3 | A+2      |     | A+1       |      | A   |   |
| M  | SB | Double W | ord | at Addres | 35 A | LSE | 3 |

Although memory is addressed as bytes, it is actually organized as words. Therefore, words and double-words that are aligned to start at even addresses (multiples of two) are accessed more quickly than words and double-words that are not so aligned.

#### 2.2.1 Dedicated Tables

Two of the NS32CG16 dedicated registers (MOD and INT-BASE) serve as pointers to dedicated tables in memory.

The INTBASE register points to the Interrupt Dispatch and Cascade tables. These are described in Section 3.8.

The MOD register contains a pointer into the Module Table, whose entries are called Module Descriptors. A Module Descriptor contains four pointers, three of which are used by the NS32CG16. The MOD register contains the address of the Module Descriptor for the currently running module. It is automatically updated by the Call External Procedure instructions (CXP and CXPD).

The format of a Module Descriptor is shown in *Figure 2-4*. The Static Base entry contains the address of static data assigned to the running module. It is loaded into the CPU Static Base register by the CXP and CXPD instructions. The Program Base entry contains the address of the first byte of instruction code in the module. Since a module may have multiple entry points, the Program Base pointer serves only as a reference to find them.





The Link Table Address points to the Link Table for the currently running module. The Link Table provides the information needed for:

- Sharing variables between modules. Such variables are accessed through the Link Table via the External addressing mode.
- Transferring control from one module to another. This is done via the Call External Procedure (CXP) instruction.

The format of a Link Table is given in *Figure 2-5.* A Link Table Entry for an external variable contains the 32-bit address of that variable. An entry for an external procedure contains two 16-bit fields: Module and Offset. The Module field contains the new MOD register contents for the module being entered. The Offset field is an unsigned number giving the position of the entry point relative to the new module's Program Base pointer.

For further details of the functions of these tables, see the Series 32000 Instruction Set Reference Manual.



FIGURE 2-5. A Sample Link Table

#### 2.3 INSTRUCTION SET

#### 2.3.1 General Instruction Format

*Figure 2-6* shows the general format of a Series 32000 instruction. The Basic Instruction is one to three bytes long and contains the Opcode and up to two 5-bit General Addressing Mode ("Gen") fields. Following the Basic Instruction field is a set of optional extensions, which may appear depending on the instruction and the addressing modes selected.

Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose Register to use as the index, and which addressing mode calculation to perform before indexing. See *Figure 2-7*. Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Disp/Imm field may contain one of two displacements, or one immediate value. The size of a Displacement field is encoded within the top bits of that field, as shown in *Figure 2-8*, with the remaining bits interpreted as a signed (two's complement) value. The size of an immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most-significant byte first. Note that this is different from the memory representation of data (Section 2.2).

Some instructions require additional "implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition (Section 2.3.3).



FIGURE 2-7. Index Byte Format

#### 2.3.2 Addressing Modes

The NS32CG16 CPU generally accesses an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Addressing modes in the NS32CG16 are designed to optimally support high-level language accesses to variables. In nearly all cases, a variable access requires only one addressing mode, within the instruction that acts upon that variable. Extraneous data movement is therefore minimized.

NS32CG16 Addressing Modes fall into nine basic types:

**Register:** The operand is available in one of the eight General Purpose Registers. In certain Slave Processor instructions, an auxiliary set of eight registers may be referenced instead.

**Register Relative:** A General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the Effective Address of the operand in memory.



**Memory Space:** Identical to Register Relative above, except that the register used is one of the dedicated registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.

**Memory Relative:** A pointer variable is found within the memory space pointed to by the SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.



TL/EE/9424-6 FIGURE 2-8. Displacement Encodings

Immediate: The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written.

**Absolute:** The address of the operand is specified by a displacement field in the instruction.

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

Top of Stack: The currently-selected Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding into the total, yielding the final Effective Address of the operand.

Table 2-1 is a brief summary of the addressing modes. For a complete description of their actions, see the Series 32000 Instruction Set Reference Manual.

In addition to the general modes, Register-Indirect with auto-increment/decrement and warps or pitch are available on several of the graphics instructions.

#### TABLE 2-1. NS32CG16 Addressing Modes

| ENCODING                   | MODE                       | ASSEMBLER SYNTAX    | EFFECTIVE ADDRESS                                                                                                             |
|----------------------------|----------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Register                   | Begister 0                 | P0 F0               | Nana: Onerand is in the encelfied                                                                                             |
| 00000                      | Register U                 | RU OF FU            | None: Operand is in the specified                                                                                             |
| 00001                      | Register I                 |                     | register.                                                                                                                     |
| 00010                      | Register 2                 | R2 of F2            |                                                                                                                               |
| 00011                      | Register 3                 | R3 OF F3            |                                                                                                                               |
| 00100                      | Register 4                 | R4 OF F4            |                                                                                                                               |
| 00101                      | Register 5                 | R5 of F5            |                                                                                                                               |
| 00110                      | Register o                 | Ro or Fo            |                                                                                                                               |
| 00111<br>Degister Deletive | Register /                 | R6 of F7            |                                                                                                                               |
| Register Relative          | ,<br>Desister 0 relative   | dian (BO)           | Dian I Desister                                                                                                               |
| 01000                      | Register 1 relative        | disp(Rt)            | Disp + Register.                                                                                                              |
| 01001                      | Register 7 relative        | disp(R1)            |                                                                                                                               |
| 01010                      | Register 2 relative        | disp(R2)            |                                                                                                                               |
| 01011                      | Register 3 relative        | disp(R3)            |                                                                                                                               |
| 01100                      | Register 4 relative        | , disp(H4)          |                                                                                                                               |
| 01101                      | Register 5 relative        | disp(H5)            |                                                                                                                               |
| 01110                      | Register o relative        | disp(H6)            |                                                                                                                               |
| UIIII<br>Mamami Dalathia   | Register / relative        | disp(H7)            |                                                                                                                               |
| Memory Relative            | France and an and a lation |                     | Disco   Deinter Deinter found at                                                                                              |
| 10000                      | Frame memory relative      | disp2(disp1 (FP))   | Disp2 + Pointer; Pointer found at                                                                                             |
| 10001                      | Stack memory relative      | disp2(disp1 (SP))   | address Disp 1 + Register. "SP"                                                                                               |
| 10010                      | Static memory relative     | disp2(disp1 (SB))   | is either SPU of SP1, as selected in PSR.                                                                                     |
| Reserved                   |                            |                     |                                                                                                                               |
| 10011                      | (Reserved for Future Use)  |                     |                                                                                                                               |
| Immediate                  |                            |                     |                                                                                                                               |
| 10100                      | Immediate                  | value               | None: Operand is input from<br>instruction queue.                                                                             |
| Absolute                   |                            |                     |                                                                                                                               |
| 10101                      | Absolute                   | @disp               | Disp.                                                                                                                         |
| External                   |                            |                     |                                                                                                                               |
| 10110                      | External                   | EXT (disp1) + disp2 | Disp2 + Pointer; Pointer is found<br>at Link Table Entry number Disp1.                                                        |
| Top Of Stack               |                            |                     |                                                                                                                               |
| 10111                      | Top of stack               | TOS                 | Top of current stack, using either<br>User or Interrupt Stack Pointer,<br>as selected in PSR. Automatic<br>Push/Pop included. |
| Memory Space               |                            |                     |                                                                                                                               |
| 11000                      | Frame memory               | disp(FP)            | Disp + Register; "SP" is either                                                                                               |
| 11001                      | Stack memory               | disp(SP)            | SP0 or SP1, as selected in PSR.                                                                                               |
| 11010                      | Static memory              | disp(SB)            |                                                                                                                               |
| 11011                      | Program memory             | *+ disp             |                                                                                                                               |
| Scaled Index               |                            |                     |                                                                                                                               |
| 11100                      | Index, bytes               | mode[Rn:B]          | EA (mode) + Rn.                                                                                                               |
| 11101                      | Index, words               | mode[Rn:W]          | EA (mode) + $2 \times Rn$ .                                                                                                   |
| 11110                      | Index, double words        | mode[Rn:D]          | EA (mode) + $4 \times Rn$ .                                                                                                   |
| 11111                      | Index, quad words          | mode[Rn:Q]          | EA (mode) + 8 $	imes$ Rn.                                                                                                     |
|                            |                            |                     | "Mode" and "n" are contained<br>within the Index Byte.<br>EA (mode) denotes the effective<br>address generated using mode.    |

#### 2.3.3 Instruction Set Summary

Table 2-2 presents a brief description of the NS32CG16 instruction set. The Format column refers to the Instruction Format tables (Appendix A). The Instruction column gives the instruction as coded in assembly language, and the Description column provides a short description of the function provided by that instruction. Further details of the exact operations performed by each instruction may be found in the Series 32000 Instruction Set Reference Manual and the NS32CG16 Printer/Display Processor Programmer's Reference.

#### Notations:

f=Floating Point length suffix: F=Standard Floating L=Long Floating

# $\operatorname{gen}=\operatorname{General}$ operand. Any addressing mode can be specified.

 ${\sf short}{=}{\sf A}$  4-bit value encoded within the Basic Instruction (see Appendix A for encodings).

 $\mathsf{imm} = \mathsf{Implied}$  immediate operand. An 8-bit value appended after any addressing extensions.

 $disp\!=\!Displacement$  (addressing constant): 8, 16 or 32 bits. All three lengths legal.

reg=Any General Purpose Register: R0-R7.

areg = Any Processor Register: SP, SB, FP, INTBASE, MOD, PSR, US (bottom 8 PSR bits).

 $cond=Any \ condition \ code, \ encoded \ as \ a \ 4-bit \ field \ within the Basic Instruction (see Appendix A for encodings).$ 

#### TABLE 2-2. NS32CG16 Instruction Set Summary

| MOVES  |           |              |                                          |
|--------|-----------|--------------|------------------------------------------|
| Format | Operation | Operands     | Description                              |
| 4      | MOVi      | gen,gen      | Move a value.                            |
| 2      | MOVQi     | short,gen    | Extend and move a signed 4-bit constant. |
| 7      | MOVMi     | gen,gen,disp | Move multiple: disp bytes (1 to 16).     |
| 7      | MOVZBW    | gen,gen      | Move with zero extension.                |
| 7      | MOVZID    | gen,gen      | Move with zero extension.                |
| 7      | MOVXBW    | gen,gen      | Move with sign extension.                |
| 7      | MOVXiD    | gen,gen      | Move with sign extension.                |
| 4      | ADDR      | gen,gen      | Move effective address.                  |

| Format | Operation | Operands  | Description                   |
|--------|-----------|-----------|-------------------------------|
| 4      | ADDi      | gen,gen   | Add.                          |
| 2      | ADDQi     | short,gen | Add signed 4-bit constant.    |
| 4      | ADDCi     | gen,gen   | Add with carry.               |
| 4      | SUBi      | gen,gen   | Subtract.                     |
| 4      | SUBCi     | gen,gen   | Subtract with carry (borrow). |
| 6      | NEGi      | gen,gen   | Negate (2's complement).      |
| 6      | ABSi      | gen,gen   | Take absolute value.          |
| 7      | MULi      | gen,gen   | Multiply.                     |
| 7      | QUOi      | gen,gen   | Divide, rounding toward zero. |
| 7      | REMi      | gen,gen   | Remainder from QUO.           |
| 7      | DIVi      | gen,gen   | Divide, rounding down.        |
| 7      | MODi      | gen,gen   | Remainder from DIV (Modulus). |
| 7      | MEli      | gen,gen   | Multiply to extended integer. |
| 7      | DEli      | gen,gen   | Divide extended integer.      |

#### PACKED DECIMAL (BCD) ARITHMETIC

| Format | Operation | Operands |
|--------|-----------|----------|
| 6      | ADDPi     | gen,gen  |
| 6      | SUBPi     | gen,gen  |

Description

| Add | l packed.    |
|-----|--------------|
| Sub | tract packed |

#### TABLE 2-2. NS32CG16 Instruction Set Summary (Continued)

| INTEGER COMPA | RISON     |              |                                         |
|---------------|-----------|--------------|-----------------------------------------|
| Format        | Operation | Operands     | Description                             |
| 4             | CMPi      | gen,gen      | Compare.                                |
| 2             | CMPQi     | short,gen    | Compare to signed 4-bit constant.       |
| 7             | CMPMi     | gen,gen,disp | Compare multiple: disp bytes (1 to 16). |
| LOGICAL AND B | DOLEAN    |              |                                         |
| Format        | Operation | Operands     | Description                             |
| 4             | ANDi      | gen,gen      | Logical AND.                            |
| 4             | ORI       | gen,gen      | Logical OR.                             |
| 4             | BICi      | gen,gen      | Clear selected bits.                    |
| 4             | XORi      | gen,gen      | Logicał exclusive OR.                   |
| 6             | COMi      | den den      | Complement all bits.                    |

SHI

6

2

NOTi

Scondi

| FTS    |           |          |                                  |  |
|--------|-----------|----------|----------------------------------|--|
| Format | Operation | Operands | Description                      |  |
| 6      | LSHi      | gen,gen  | Logical shift, left or right.    |  |
| 6      | ASHi      | gen,gen  | Arithmetic shift, left or right. |  |
| 6      | ROTI      | gen,gen  | Rotate, left or right.           |  |

gen,gen

gen

#### **BIT FIELDS**

Bit fields are values in memory that are not aligned to byte boundaries. Examples are PACKED arrays and records used in Pascal. "Extract" instructions read and align a bit field. "Insert" instructions write a bit field from an aligned source. Operation Operands Format

| Format | Operation |
|--------|-----------|
| ARRAYS |           |
| 8      | CVTP      |
| 7      | INSSi     |
| 7      | EXTSi     |
| 8      | INSi      |
| 8      | EXTi      |
|        |           |

8

8

CHECKI

INDEXi

| gen,gen,imm,imm<br>gen,gen,imm,imm<br>reg,gen,gen |
|---------------------------------------------------|
| <b>Operands</b><br>reg,gen,gen                    |

reg,gen,gen,disp

reg,gen,gen,disp

Description . . . . . . . .

| Extract bit field (array oriented). |
|-------------------------------------|
| Insert bit field (array oriented).  |
| Extract bit field (short form).     |
| Insert bit field (short form).      |
| Convert to bit field pointer.       |

Boolean complement: LSB only.

Save condition code (cond) as a Boolean variable of size i.

#### Description

Index bounds check. Recursive indexing step for multiple-dimensional arrays. reg,gen,gen

#### TABLE 2-2. NS32CG16 Instruction Set Summary (Continued)

#### STRINGS

String instructions assign specific functions to the General Purpose Registers:

- R4 Comparison Value
- R3 Translation Table Pointer
- R2 String 2 Pointer
- R1 --- String 1 Pointer
- R0 Limit Count

Options on all string instructions are:B (Backward):Decrement string pointers after each<br/>step rather than incrementing.U (Until match):End instruction if String 1 entry matches<br/>R4.W (While match):End instruction if String 1 entry does not<br/>match R4.

All string instructions end when R0 decrements to zero.

| Format | Operation | Operands | Description                              |  |
|--------|-----------|----------|------------------------------------------|--|
| 5      | MOVSI     | options  | Move string 1 to string 2.               |  |
|        | MOVST     | options  | Move string, translating bytes.          |  |
| 5      | CMPSi     | options  | Compare string 1 to string 2.            |  |
|        | CMPST     | options  | Compare, translating string 1 bytes.     |  |
| 5      | SKPSi     | options  | Skip over string 1 entries.              |  |
|        | SKPST     | options  | Skip, translating bytes for until/while. |  |
|        |           |          |                                          |  |

#### JUMPS AND LINKAGE

| Format | Operation | Operands         | Description                                                 |
|--------|-----------|------------------|-------------------------------------------------------------|
| 3      | JUMP      | gen              | Jump.                                                       |
| 0      | BR        | disp             | Branch (PC Relative).                                       |
| 0      | Bcond     | disp             | Conditional branch.                                         |
| 3      | CASEi     | gen              | Multiway branch.                                            |
| 2      | ACBi      | short,gen,disp   | Add 4-bit constant and branch if non-zero.                  |
| 3      | JSR       | gen              | Jump to subroutine.                                         |
| 1      | BSR       | disp             | Branch to subroutine.                                       |
| 1      | CXP       | disp             | Call external procedure                                     |
| 3      | CXPD      | gen              | Call external procedure using descriptor.                   |
| 1      | SVC       |                  | Supervisor call.                                            |
| 1      | FLAG      |                  | Flag trap.                                                  |
| 1      | BPT       |                  | Breakpoint trap.                                            |
| 1      | ENTER     | [reg list], disp | Save registers and allocate stack frame (Enter Procedure).  |
| 1      | EXIT      | [reg list]       | Restore registers and reclaim stack frame (Exit Procedure). |
| 1      | RET       | disp             | Return from subroutine.                                     |
| 1      | RXP       | disp             | Return from external procedure call.                        |
| 1      | RETT      | disp             | Return from trap. (Privileged)                              |
| 1      | RETI      |                  | Return from interrupt. (Privileged)                         |

#### **CPU REGISTER MANIPULATION**

| Format | Operation | Operands      | Description                                                 |
|--------|-----------|---------------|-------------------------------------------------------------|
| 1      | SAVE      | [reg list]    | Save general purpose registers.                             |
| 1      | RESTORE   | [reg list]    | Restore general purpose registers.                          |
| 2      | LPRi      | areg,gen      | Load dedicated register. (Privileged if PSR or INTBASE)     |
| 2      | SPRi      | areg,gen      | Store dedicated register. (Privileged if PSR or INTBASE)    |
| 3      | ADJSPi    | gen           | Adjust stack pointer.                                       |
| 3      | BISPSRi   | gen           | Set selected bits in PSR. (Privileged if not Byte length)   |
| 3      | BICPSRi   | gen           | Clear selected bits in PSR. (Privileged if not Byte length) |
| 5      | SETCFG    | [option list] | Set configuration register. (Privileged)                    |
|        |           |               |                                                             |

#### TABLE 2-2. NS32CG16 Instruction Set Summary (Continued)

| FLOATING POINT          |                         |                        |                                                        |  |
|-------------------------|-------------------------|------------------------|--------------------------------------------------------|--|
| Format                  | Operation               | Operands               | Description                                            |  |
| 11                      | MOVf                    | gen,gen                | Move a floating point value.                           |  |
| 9                       | MOVLF                   | gen,gen                | Move and shorten a long value to standard.             |  |
| 9                       | MOVFL                   | gen.gen                | Move and lengthen a standard value to long.            |  |
| 9                       | MOVif                   | aen.aen                | Convert any integer to standard or long floating.      |  |
| 9                       | ROUNDfi                 | gen,gen                | Convert to integer by rounding.                        |  |
| 9                       | TRUNCfi                 | den den                | Convert to integer by truncating, toward zero          |  |
| 0                       | FLOOR                   | gon,gon                | Convert to largest integer less than or equal to value |  |
| 11                      |                         | gen,gen                | Add                                                    |  |
| 11                      |                         | gen,gen                | Auu.<br>Subtract                                       |  |
| 11                      | SUBI                    | gen,gen                | Subtract.                                              |  |
| 11                      | MULT                    | gen,gen                | Multiply.                                              |  |
| 11                      | DIVI                    | gen,gen                | Divide.                                                |  |
| 11                      | CMPt                    | gen,gen                | Compare.                                               |  |
| 11                      | NEGf                    | gen,gen                | Negate.                                                |  |
| 11                      | ABSf                    | gen,gen                | Take absolute value.                                   |  |
| 9                       | LFSR                    | gen                    | Load FSR.                                              |  |
| 9                       | SFSR                    | gen                    | Store FSR.                                             |  |
| 12                      | POLYf                   | gen,gen                | Polynomial Step.                                       |  |
| 12                      | DOTf                    | gen,gen                | Dot Product.                                           |  |
| 12                      | SCALBf                  | gen,gen                | Binary Scale.                                          |  |
| 12                      | LOGBf                   | aen.aen                | Binary Log.                                            |  |
| MISCELLANEOUS           |                         | 0,0                    | , .                                                    |  |
| Format                  | Operation               | Operands               | Description                                            |  |
| 4                       | NOP                     | -                      | No operation                                           |  |
| 1                       | WAIT                    |                        | Wait for interrupt                                     |  |
| 1                       |                         |                        | Wait for interrupt.                                    |  |
| 1                       | DIA                     |                        | broakpointing. Not for use in programming              |  |
|                         |                         |                        | breakpointing. Not for use in programming.             |  |
| GRAPHICS                | <b>.</b>                | <u> </u>               |                                                        |  |
| Format                  | Operation               | Operands               | Description                                            |  |
| 5                       | BBOR                    | options*               | Bit-aligned block transfer 'OR'.                       |  |
| 5                       | BBAND                   | options                | Bit-aligned block transfer 'AND'.                      |  |
| 5                       | BBFOR                   |                        | Bit-aligned block transfer fast 'OR'.                  |  |
| 5                       | BBXOR                   | options                | Bit-aligned block transfer 'XOR'.                      |  |
| 5                       | BBSTOD                  | options                | Bit-aligned block source to destination.               |  |
| 5                       | BITWT                   | •                      | Bit-aligned word transfer.                             |  |
| 5                       | EXTBLT                  | options                | External bit-aligned block transfer.                   |  |
| 5                       | MOVMPi                  | •                      | Move multiple pattern.                                 |  |
| 5                       | TBITS                   | options                | Test bit string.                                       |  |
| 5                       | SBITS                   |                        | Set bit string.                                        |  |
| 5                       | SBITPS                  |                        | Set bit perpendicular string                           |  |
| -                       |                         |                        |                                                        |  |
| BITS                    |                         |                        |                                                        |  |
| Format                  | Operation               | Operands               | Description                                            |  |
| 4                       | твіті                   | aen.aen                | Test bit.                                              |  |
| 6                       | SBITI                   | den den                | Test and set bit                                       |  |
| ă                       | SBITI                   | den den                | Test and set bit interlocked                           |  |
| 6                       | CBITI                   | gon,gon                | Test and clear bit                                     |  |
| 6                       | CBITI                   | gen,gen                | Test and clear bit interlocked                         |  |
| 6                       | IDIT:                   | gon,gon                | Test and invert hit                                    |  |
| 0                       |                         | gen,gen                | Find first sot bit                                     |  |
| o                       | 1731                    | gen,gen                | r ma mat set pit.                                      |  |
| *Note: Options are cont | rolled by fields of the | instruction, PSR statu | is bits, or dedicated register values.                 |  |
|                         |                         |                        |                                                        |  |
|                         |                         |                        |                                                        |  |

#### 2.0 Architectural Description (Continued) 2.4 GRAPHICS SUPPORT

The following sections provide a brief description of the NS32CG16 graphics support capabilities. Basic discussions on frame buffer addressing and BITBLT operations are also provided. More detailed information on the NS32CG16 graphics support instructions can be found in the NS32CG16 Printer/Display Processor Programmer's Reference.

#### 2.4.1 Frame Buffer Addressing

There are two basic addressing schemes for referencing pixels within the frame buffer: Linear and Cartesian (or x-y). Linear addressing associates a single number to each pixel representing the physical addressing associates two numbers to each pixel representing the x and y coordinates of the pixel relative to a point in the Cartesian space taken as the origin. The Cartesian space is generally defined as having the origin in the upper left. A movement to the right increases the x coordinate; a movement downward increases the y coordinate.

The correspondence between the location of a pixel in the Cartesian space and the physical (BIT) address in memory is shown in *Figure 2-9*. The origin of the Cartesian space (x=0, y=0) corresponds to the bit address 'ORG'. Incrementing the x coordinate increments the bit address by one. Incrementing the y coordinate increments the bit address by an amount representing the warp (or pitch) of the Cartesian space. Thus, the linear address of a pixel at location (x, y) in the Cartesian space can be found by the following expression.

ADDR = ORG + y \* WARP + x

Warp is the distance (in bits) in the physical memory space between two vertically adjacent bits in the Cartesian space. Example 1 below shows two NS32CG16 instruction sequences to set a single pixel given the x and y coordinates. Example 2 shows how to create a fat pixel by setting four adjacent bits in the Cartesian space.

Example 1: Set pixel at location (x, y) Setup: R0 x coordinate R1 y coordinate

Instruction Sequence 1:

| MULD  | WARP, R1 | ; | Y*WARP           |
|-------|----------|---|------------------|
| ADDD  | R0, R1   | ; | + X = BIT OFFSET |
| SBITD | R1, ORG  | ; | SET PIXEL        |

Instruction Sequence 2:

| INDEXD | R1, | (WARP-1), | RO | ; | Y*WA | RP + | - X |
|--------|-----|-----------|----|---|------|------|-----|
| SBITD  | Rl, | ORG       |    | ; | SET  | PIXE | L   |

**Example 2:** Create fat pixel by setting bits at locations (x, y), (x+1, y), (x, y+1) and (x+1, y+1).

Setup: R0 x coordinate R1 y coordinate

| Instructior<br>INDEXD<br>SBITD | n Sequence:<br>R1, (WARP-1), RO<br>41, ORG | ; BIT ADDRESS<br>; SET FIRST PIXEL |
|--------------------------------|--------------------------------------------|------------------------------------|
| ADDQD                          | l, Rl                                      | ; (X+1, Y)                         |
| SBITD                          | Rl, ORG                                    | ; SECOND PIXEL                     |
| ADDD                           | (WARP-1), R1                               | ; (X, Y+1)                         |
| SBITD                          | R1, ORG                                    | ; THIRD PIXEL                      |
| ADDQD                          | l, Rl                                      | ; (X+1, Y+1)                       |
| SBITD                          | Rl, ORG                                    | ; LAST PIXEL                       |



#### FIGURE 2-9. Correspondence between Linear and Cartesian Addressing

#### 2.4.2 BITBLT Fundamentals

BITBLT, BIT-aligned BLock Transfer, is a general operator that provides a mechanism to move an arbitrary size rectangle of an image from one part of the frame buffer to another. During the data transfer process a bitwise logical operation can be performed between the source and the destination data. BITBLT is also called Raster-Op: operations on rasters. It defines two rectangular areas, source and destination, and performs a logical operation (e.g., AND, OR, XOR) between these two areas and stores the result back to the destination. It can be expressed in simple notation as:

# Source op Destination $\rightarrow$ Destination op: AND, OR, XOR, etc.

#### 2.0 Architectural Description (Continued) 2.4.2.1 Frame Buffer Architecture

There are two basic types of frame buffer architectures: plane-oriented or pixel-oriented. BITBLT takes advantage of the plane-oriented frame buffer architecture's attribute of multiple, adjacent pixels-per-word, facilitating the movement of large blocks of data. The source and destination starting addresses are expressed as pixel addresses. The width and height of the block to be moved are expressed in terms of pixels and scan lines. The source block may start and end at any bit position of any word, and the same applies for the destination block.

#### 2.4.2.2 Bit Alignment

Before a logical operation can be performed between the source and the destination data, the source data must first be bit aligned to the destination data. In *Figure 2-10*, the source data needs to be shifted three bits to the right in order to align the first pixel (i.e., the pixel at the top left corner) in the source data block to the first pixel in the destination data block.

#### 2.4.2.3 Block Boundaries and Destination Masks

Each BITBLT destination scan line may start and end at any bit position in any data word. The neighboring bits (bits sharing the same word address with any words in the destination data block, but not a part of the BITBLT rectangle) of the BITBLT destination scan line must remain unchanged after the BITBLT operation. Due to the plane-oriented frame buffer architecture, all memory operations must be word-aligned. In order to preserve the neighboring bits surrounding the BITBLT destination block, both a left mask and a right mask are needed for all the leftmost and all the rightmost data words of the destination block. The left mask and the right mask both remain the same during a BITBLT operation.

The following example illustrates the bit alignment requirements. In this example, the memory data path is 16 bits wide. *Figure 2-10* shows a 32 pixel by 32 scan line frame buffer which is organized as a long bit stream which wraps around every two words (32 bits). The origin (top left corner) of the frame buffer starts from the lowest word in memory (word address 00 (hex)).

Each word in the memory contains 16 bits, D0-D15. The least significant bit of a memory word, D0, is defined as the first displayed pixel in a word. In this example, BITBLT addresses are expressed as pixel addresses relative to the origin of the frame buffer. The source block starting address is 021 (hex) (the second pixel in the third word). The destination block starting address is 204 (hex) (the fifth pixel in the 33rd word). The block width is 13 (hex), and the height is 06 (hex) (corresponding to 6 scan lines). The shift value is 3.





The left mask and the right mask are 0000,1111,1111,1111 and 1111,1111,0000,0000 respectively.

- Note 1: Zeros in either the left mask or the right mask indicate the destination bits which will not be modified.
- Note 2: The BB(function) and EXTBLT instructions use different set up parameters, and techniques.

#### 2.4.2.2 BITBLT Directions

A BITBLT operation moves a rectangular block of data in a frame buffer. The operation itself can be considered as a subroutine with two nested loops. The loops are preceeded by setup operations. In the outer loop the source and destination starting addresses are calculated, and the test for completion is performed. In the inner loop the actual data movement for a single scan line takes place. The length of the inner loop is the number of (aligned) words spanned by each scan line. The length of the outer loop is equal to the height (number of scan lines) of the block to be moved. A skeleton of the subroutine representing the BITBLT operation follows.

BITBLT: calculate BITBLT setup parameters; (once per BITBLT operation). such as width, height bit misalignment (shift number) left, right masks horizontal, vertical directions etc • OUTERLOOP: calculate source, dest addresses;

(once per scanline). INNERLOOP: move data, (logical operation) and increment addresses; (once per word).

| UNTIL        | done horizontally          |
|--------------|----------------------------|
| UNTIL        | done vertically            |
| RETURN       | (from BITBLT).             |
| Note: In the | NS32CG16 only the setup of |

Note: In the NS32CG16 only the setup operations must be done by the programmer. The inner and outer loops are automatically executed by the BITBLT instructions.

Each loop can be executed in one of two directions: the inner loop from left to right or right to left, the outer loop from top to bottom (down) or bottom to top (up).

The ability to move data starting from any corner of the BITBLT rectangle is necessary to avoid destroying the BITBLT source data as a result of destination writes when the source and destination are overlapped (i.e., when they share pixels). This situation is routinely encountered while panning or scrolling.

A determination of the correct execution directions of the BITBLT must be performed whenever the source and destination rectangles overlap. Any overlap will result in the destruction of source data (from a destination write) if the correct vertical direction is not used. Horizontal BITBLT direction is of concern only in certain cases of overlap, as will be explained below.

Figures 2-11(a) and (b) illustrate two cases of overlap. Here, the BITBLT rectangles are three pixels wide by five scan lines high; they overlap by a single pixel in (a) and a single column of pixels in (b). For purposes of illustration, the BITBLT is assumed to be carried out pixel-by-pixel. This convention does not affect the conclusions.

In Figure 2-11(a), if the BITBLT is performed in the UP direction (bottom-to-top) one of the transfers of the bottom scan line of the source will write to the circled pixel of the destination. Due to the overlap, this pixel is also part of the uppermost scan line of the source rectangle. Thus, data needed later is destroyed. Therefore, this BITBLT must be performed in the DOWN direction. Another example of this ocNS32CG16-10/NS32CG16-15

curs any time the screen is moved in a purely vertical direction, as in scrolling text. It should be noted that, in both of these cases, the choice of horizontal BITBLT direction may be made arbitrarily.

Figure 2-11(b) demonstrates a case in which the horizontal BITBLT direction may not be chosen arbitrarily. This is an instance of purely horizontal movement of data (panning). Because the movement from source to destination involves data within the same scan line, the incorrect direction of movement will overwrite data which will be needed later. In this example, the correct direction is from right to left.

#### 2.4.2.5 BITBLT Variations

The 'classical' definition of BITBLT, as described in ''Smalltalk-80 The Language and its Implementation'', by Adele Goldberg and David Robson, provides for three operands: source, destination and mask/texture. This third operand is commonly used in monochrome systems to incorporate a stipple pattern into an area. These stipple patterns provide the appearance of multiple shades of gray in single-bit-perpixel systems, in a manner similar to the 'halftone' process used in printing.

#### Texture op1 Source op2 Destination $\rightarrow$ Destination

While the NS32CG16 and the external BPU (if used) are essentially two-operand devices, three-operand BITBLT operations can be implemented quite flexibly and efficiently by performing the two operations serially.

#### 2.4.3 GRAPHICS SUPPORT INSTRUCTIONS

The NS32CG16 provides eleven instructions for supporting graphics oriented applications. These instructions are divided into three groups according to the operations they perform. General descriptions for each of them and the related formats are provided in the following sections.

#### 2.4.3.1 BITBLT (BIT-aligned BLock Transfer)

This group includes seven instructions. They are used to move characters and objects into the frame buffer which will be printed or displayed. One of the instructions works in conjunction with an external BITBLT Processing Unit (BPU) to maximize performance. The other six are executed by the NS32CG16.

#### **BiT-aligned BLock Transfer**

#### Syntax: BB(function) Options

- Setup: R0 base address, source data
  - R1 base address, destination data
  - R2 shift value
  - R3 height (in lines)
  - R4 first mask
  - R5 second mask
  - R6 source warp (adjusted)
  - R7 destination warp (adjusted)
  - 0(SP) width (in words)
- Function: AND, OR, XOR, FOR, STOD
- Options: IA Increasing Address (default option). When IA is selected, scan lines are transferred in the increasing BIT/BYTE order.
  - DA Decreasing Address.
  - S True Source (default option).
  - -S Inverted Source.

These five instructions perform standard BITBLT operations between source and destination blocks. The operations available include the following:

| BBAND:  | src  | AND | dst |
|---------|------|-----|-----|
|         | -src | AND | dst |
| BBOR:   | SIC  | OR  | dst |
|         | -src | OR  | dst |
| BBXOR:  | src  | XOR | dst |
|         | -src | XOR | dst |
| BBFOR:  | src  | OR  | dst |
| BBSTOD: | src  | то  | dst |
|         | -src | то  | dst |

- 'src' and '-src' stand for 'True Source' and 'Inverted Source' respectively; 'dst' stands for 'Destination'.
- Note 1: For speed reasons, the BB instructions require the masks to be specified with respect to the source block. In *Figure 2-10* masking was defined relative to the destination block.
- Note 2: The options -S and DA are not available for the BBFOR instruction.
- Note 3: BBFOR performs the same operation as BBOR with IA and S options.
- Note 4: IA and DA are mutually exclusive and so are S and -S.
- Note 5: The width is defined as the number of words of source data to read.
   Note 6: An odd number of bytes can be specified for the source warp. However, word alignment of source scan lines will result in faster execution.

The horizontal and vertical directions of the BITBLT operations performed by the above instructions, with the exception of BBFOR, are both programmable. The horizontal direction is controlled by the IA and DA options. The vertical direction is controlled by the sign of the source and destination warps. *Figure 2-12* and Table 2-3 show the format of the BB instructions and the encodings for the 'op' and 'i' fields.

| 23 16           | 15  |    | 8   | 7 |   |   |   |   |   |   | 0 |
|-----------------|-----|----|-----|---|---|---|---|---|---|---|---|
|                 | _   |    |     |   |   |   |   |   |   |   |   |
| 0 0 0 0 0 0 D X | S 0 | ор | II. | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |

• D is set when the DA option is selected

 $\bullet\ \overline{S}$  is set when the -S option is selected

• X is set for BBAND, and it is clear for all other BB instructions

#### FIGURE 2-12. BB Instructions Format

#### TABLE 2-3. 'op' and 'i' Field Encodings

| Instruction | Options | 'op' Field | 'l' Field |
|-------------|---------|------------|-----------|
| BBAND       | Yes     | 1010       | 11        |
| BBOR        | Yes     | 0110       | 01        |
| BBXOR       | Yes     | 1110       | 01        |
| BBFOR       | No      | 1100       | 01        |
| BBSTOD      | Yes     | 0100       | 01        |

#### BIT-aligned Word Transfer Syntax: BITWT

# Setup: R0

- R0 Base address, source word
- R1 Base address, destination double word R2 Shift value

The BITWT instruction performs a fast logical OR operation between a source word and a destination double word, stores the result into the destination double word and increments registers R0 and R1 by two. Before performing the OR operation, the source word is shifted left (i.e., in the direction of increasing bit numbers) by the value in register R2.

This instruction can be used within the inner loop of a block OR operation. Its use assumes that the source data is 'clean' and does not need masking. The BITWT format is shown in Figure 2-13.



#### **FIGURE 2-13. BITWT Instruction Format**

#### External BITBLT

#### Syntax: EXTBLT

Setup:

- RO base addresses, source data
- R1 base address, destination data
- R2 width (in bytes)
- RЗ height (in lines)
- R4 horizontal increment/decrement
- R5 temporary register (current width)
- R6 source warp (adjusted)
- R7 destination warp (adjusted)
- Note 1: R0 and R1 are updated after execution to point to the last source and destination addresses plus related warps. R2, R3 and R5 will be modified. R4, R6, and R7 are returned unchanged.
- Note 2: Source and destination pointers should point to word-aligned operands to maximize speed and minimize external interface logic.

This instruction performs an entire BITBLT operation in conjunction with an external BITBLT Processing Unit (BPU). The external BPU Control Register should be loaded by the software before the instruction is executed (refer to the DP8510 or DP8511 data sheets for more information on the BPU). The NS32CG16 generates a series of source read, destination read and destination write bus cycles until the entire data block has been transferred. The BITBLT operation can be performed in either horizontal direction. As controlled by the sign of the contents of register R4.

Depending on the relative alignment of the source and destination blocks, an extra source read may be required at the beginning of each scan line, to load the pipeline register in the external BPU. The L bit in the PSR register determines whether the extra source read is performed. If L is 1, no extra read is performed. The instructions CMPQB 2.1 or CMPQB 1,2 could be executed to provide the right setting for the L bit just before executing EXTBLT. Figure 2-14 shows the EXTBLT format. The bus activity for a simple BITBLT operation is shown in Figure 2-19.



#### FIGURE 2-14. EXTBLT Instruction Format

#### **B.3.2 Pattern Fill**

Only one instruction is in this group. It is usually used for clearing RAM and drawing patterns and lines.

#### Move Multiple Pattern

#### Syntax: MOVMPi

- base address of the destination Setup: R0
  - R1 pointer increment (in bytes)
  - R2 number of pattern moves
  - R3 source pattern
- Note: R1 and R3 are not modified by the instruction. R2 will always be returned as zero. R0 is modified to reflect the last address into which a pattern was written.

This instruction stores the pattern in register R3 into the destination area whose address is in register R0. The pattern count is specified in register R2. After each store operation the destination address is changed by the contents of register R1. This allows the pattern to be stored in rows, in columns, and in any direction, depending on the value and sign of R1. The MOVMPi instruction format is shown in Figure 2-15.

| 23              | 15 8   | 7       | 0 |
|-----------------|--------|---------|---|
| 0 0 0 0 0 0 0 0 | 000111 | 0000111 | 0 |

#### FIGURE 2-15, MOVMPI Instruction Format

#### **B.3.3 Data Compression, Expansion and Magnify**

The three instructions in this group can be used to compress data and restore data from compression. A compressed character set may require from 30% to 50% less memory space for its storage.

The compression ratio possible can be 50:1 or higher depending on the data and algorithm used. TBITS can also be used to find boundaries of an object. As a character is needed, the data is expanded and stored in a RAM buffer. The expand instructions (SBITS, SBITPS) can also function as line drawing instructions.

#### **Test Bit String**

#### Syntax: TBITS option

| Setup:  | R0     | base address, source (byte address)              |
|---------|--------|--------------------------------------------------|
|         | R1     | starting source bit offset                       |
|         | R2     | destination run length limited code              |
|         | R3     | maximum value run length limit                   |
|         | R4     | maximum source bit offset                        |
| Option: | 1      | count set bits until a clear bit is found        |
|         | 0      | count clear bits until a set bit is found        |
|         | D2 and | B4 are not modified by the instruction execution |

R0, R3 and R4 are not modified by the instruction execution. R1 reflects the new bit offset. R2 holds the result.

This instruction starts at the base address, adds a bit offset, and tests the bit for clear if "option" = 0 (and for set if "option" = 1). If clear (or set), the instruction increments to the next higher bit and tests for clear (or set). This testing for clear proceeds through memory until a set bit is found or until the maximum source bit offset or maximum run length value is reached. The total number of clear bits is stored in the destination as a run length value.

When TBITS finds a set bit and terminates, the bit offset is adjusted to reflect the current bit address. Offset is then ready for the next TBITS instruction with "option" = 0. After the instruction is executed, the F flag is set to the value of the bit previous to the bit currently being pointed to (i.e., the value of the bit on which the instruction completed execution). In the case of a starting bit offset exceeding the maximum bit offset (R1  $\geq$  R4), the F flag is set if the option was 1 and clear if the option was 0. The L flag is set when the desired bit is found, or if the run length equalled the maximum run length value and the bit was not found. It is cleared otherwise. Figure 2-16 shows the TBITS instruction format.



#### FIGURE 2-16, TBITS Instruction Format

Setup:

## 2.0 Architectural Description (Continued) Set Bit String Syntax: SBITS

R0 base address of the destination

- R1 starting bit offset (signed)
- R2 number of bits to set (unsigned)
- R3 address of string look-up table

Note: When the instruction terminates, the registers are returned unchanged.

SBITS sets a number of contiguous bits in memory to 1, and is typically used for data expansion operations. The instruction draws the number of ones specified by the value in R2, starting at the bit address provided by registers R0 and R1. In order to maximize speed and allow drawing of patterned lines, an external 1k byte lookup table is used. The lookup table is specified in the NS32CG16 Printer/Display Processor Programmer's Reference Supplement.

When SBITS begins executing, it compares the value in R2 with 25. If the value in R2 is less than or equal to 25, the F flag is cleared and the appropriate number of bits are set in memory. If R2 is greater than 25, the F flag is set and no other action is performed. This allows the software to use a faster algorithm to set longer strings of bits. *Figure 2-17* shows the SBITS instruction format.

| 23        | 15      | 8 7     | 0   |
|-----------|---------|---------|-----|
|           |         |         |     |
| 000000000 | 0011011 | 1000011 | 1 0 |

#### FIGURE 2-17. SBITS Instruction Format

#### Set BIT Perpendicular String Syntax: SBITPS

Setup:

- R0 base address, destination (byte address)
  - R1 starting bit offset
  - R2 number of bits to set
  - R3 destination warp (signed value, in bits)

Note: When the instruction terminates, the R0 and R3 registers are returned unchanged. R1 becomes the final bit offset. R2 is zero.

The SBITPS can be used to set a string of bits in any direction. This allows a font to be expanded with a 90 or 270 degree rotation, as may be required in a printer application. SBITPS sets a string of bits starting at the bit address specified in registers R0 and R1. The number of bits in the string is specified in R2. After the first bit is set, the destination warp is added to the bit address and the next bit is set. The process is repeated until all the bits have been set. A negative raster warp offset value leads to a 90 degree rotation. A positive raster warp value leads to a 270 degree rotation. If the R3 value is = (space warp + 1 or -1), then the result is a 45 degree line. If the R3 value is  $\pm 1$  or -1, a horizontal line results.

SBITS and SBITPS allow expansion on any 90 degree angle, giving portrait, landscape and mirror images from one font. *Figure 2-18* shows the SBITPS instruction format.





Note 4: Zero wait states are assumed throughout the BITBLT operation.

Note 5: The extra read is performed when the BPU pipeline register needs to be preloaded.

#### **B.3.3.1 Magnifying Compressed Data**

Restoring data is just one application of the SBITS and SBITPS instructions. Multiplying the "length" operand used by the SBITS and SBITPS instructions causes the resulting pattern to be wider, or a multiple of "length".

As the pattern of data is expanded, it can be magnified by 2x, 3x, 4x, ..., 10x and so on. This creates several sizes of the same style of character, or changes the size of a logo. A magnify in both dimensions X and Y can be accomplished by drawing a single line, then using the MOVS (Move String) or the BB instructions to duplicate the line, maintaining an equal aspect ratio.

More information on this subject is provided in the NS32CG16 Printer/Display Processor Programmer's Reference Supplement.

## 3.0 Functional Description

#### 3.1 POWER AND GROUNDING

The NS32CG16 requires a single 5-Volt power supply, applied on 5 pins. The logic voltage pin (V<sub>CCL</sub>) supplies the power to the on-chip logic. The buffer voltage pins VCCCTTL, VCCFCLK, VCCAD, and VCCIO supply the power to the on-chip output drivers.

Grounding connections are made on 6 pins. The Logic Ground Pin (VSSL) provides the ground connection to the on-chip logic. The buffer ground pins VSSFCLK, VSSNTSO, VSSHAD, VSSLAD, VSSIO are the ground pins for the onchip output drivers.

For optimal noise immunity, the power and ground pins should be connected to  $V_{CC}$  and ground planes respectively. If  $V_{CC}$  and ground planes are not used, single conductors should be run directly from each  $V_{CC}$  pin to a power point, and from each GND pin to a ground point. Daisy-chained connections should be avoided.

Decoupling capacitors should also be used to keep the noise level to a minimum. Standard 0.1  $\mu F$  ceramic capacitors can be used for this purpose. In addition, a 1.0  $\mu F$  tantalum capacitor should be connected between V<sub>CCL</sub> and ground. They should attach to V<sub>CC</sub>, V<sub>SS</sub> pairs as close as possible to the NS32CG16.

During prototype using wire-wrap or similar methods, the capacitors should be soldered directly to the power pins of the NS32CG16 socket, or as close as possible, with very short leads.

Recommended bypass for production in printed circuit boards:

| + 5     | Ground  | Capacitors          |
|---------|---------|---------------------|
| VCCL    | VSSL    | 0.1 μF Disk Ceramic |
|         |         | 1.0 µF Tantulum     |
| VCCIO   | VSSIO   | 0.1 μF              |
| VCCCTTL | VSSNTSO | 0.1 μF              |
| VCCAD   | VSSLAD  | 0.1 μF              |
| VCCAD   | VSSHAD  | None                |
| VCCFCLK | VSSFCLK | 0.1 μF              |

VCCL-VSSL bypass requires a very short lead length and low inductance on the 0.1  $\mu F$  capacitor.

#### **Design Notes**

When constructing a board using high frequency clocks with multiple lines switching, special care should be taken to

avoid resonances on signal lines. A separate power and ground layer is recommended. This is true when designing boards for the NS32CG16. Switching times of under 5 ns on some lines are possible. Resonant frequencies should be maintained well above the 200 MHz frequency range on signal paths by keeping traces short and inductance low. Loading capacitance at the end of a transmission line contributes to the resonant frequency and should be minimized if possible. Capacitors should be located as close as possible across each power and ground pair near the NS32CG16.

Power and ground connections are shown in Figure 3-1.



TL/EE/9424-7

FIGURE 3-1. Power and Ground Connections

#### 3.2 CLOCKING

The NS32CG16 provides an internal oscillator that interacts with an external clock source through two signals; OSCIN and OSCOUT.

Either an external single-phase clock signal or a crystal can be used as the clock source. If a single-phase clock source is used, only the connection on OSCIN is required; OSCOUT should be left unconnected or loaded with no more than 5 pF of stray capacitance. The voltage level requirements specified in Section 4.3 must also be met for proper operation.

When operation with a crystal is desired, a fundamental mode crystal should be used. In this case, special care should be taken to minimize stray capacitances and inductances, especially when operating at a crystal frequency of 30 MHz. The crystal, as well as the external RC components, should be placed in close proximity to the OSCIN and OSCOUT pins to keep the printed circuit trace lengths to an absolute minimum. *Figure 3-2* shows the external crystal interconnections. Table 3-1 provides the crystal characteristics and the values of the RC components, including stray capacitance, required for various frequencies.



FIGURE 3-2. Crystal Interconnections

#### **TABLE 3-1. External Oscillator Specifications**

#### Crystal Characteristics

| Туре                      | At-Cut                  |
|---------------------------|-------------------------|
| Tolerance                 | 0.005% at 25°C          |
| Stability                 | .0.01% from 0°C to 70°C |
| Resonance                 | Fundamental (parallel)  |
| Capacitance               |                         |
| Maximum Sories Resistance | 500                     |

R and C Values

| Frequency<br>(MHz) | R1<br>(kΩ) | <b>R2</b><br>(Ω) | C1<br>(pF) | C2<br>(pF) |
|--------------------|------------|------------------|------------|------------|
| 12                 | 470        | 120              | 20         | 20         |
| 16                 | 360        | 100              | 20         | 20         |
| 20                 | 270        | 75               | 20         | 20         |
| 25                 | 220        | 68               | 20         | 20         |
| 30                 | 180        | 51               | 20         | 20         |

#### 3.2.1 Power Save Mode

The NS32CG16 provides a power save feature that can be used to significantly reduce the power consumption at times when the computational demand decreases. The device uses the clock signal at the OSCIN pin to derive the internal clock as well as the external signals PHI1, PHI2, CTTL and FCLK. The frequency of all these clock signals is affected by the clock scaling factor. Scaling factors of 1, 2, 4 or 8 can be selected by properly setting the C and M bits in the CFG register. The power save mode should not be used to reduce the clock frequency below the minimum frequency required by the CPU.

Upon reset, both C and M are set to zero, thus maximum clock rate is selected.

Due to the fact that the C and M bits are programmed by the SETCFG instruction, the power save feature can only be controlled by programs running in supervisor mode.

The following table shows the C and M bit settings for the various scaling factors, and the resulting supply current for a crystal frequency of 30 MHz.

#### **Clock Scaling Factor vs Supply Current**

| с | м   | Scaling<br>Factor | CPU Clock<br>Frequency | Typical I <sub>CC</sub><br>at +5V |  |  |  |  |
|---|-----|-------------------|------------------------|-----------------------------------|--|--|--|--|
| 0 | . 0 | 1                 | 15 MHz                 | 140 mA                            |  |  |  |  |
| 0 | 1   | 2                 | 7.5 MHz                | 76 mA                             |  |  |  |  |
| 1 | 0   | 4                 | 3.75 MHz               | 42 mA                             |  |  |  |  |
| 1 | 1   | 8                 | 1.88 MHz               | 25 mA                             |  |  |  |  |

#### 3.3 RESETTING

The  $\overrightarrow{\text{RSTI}}$  input pin is used to reset the NS32CG16. The CPU samples  $\overrightarrow{\text{RSTI}}$  on the falling edge of CTTL.

Whenever a low level is detected, the CPU responds immediately. Any instruction being executed is terminated; any results that have not yet been written to memory are discarded; and any pending interrupts and traps are eliminated. The internal latch for the edge-sensitive  $\overline{\text{NMI}}$  signal is cleared.

On application of power,  $\overrightarrow{\text{RSTI}}$  must be held low for at least 50  $\mu$ s after V<sub>CC</sub> is stable. This is to ensure that all on-chip voltages are completely stable before operation. Whenever a Reset is applied, it must also remain active for not less than 64 CTTL cycles. See *Figures 3-3* and *3-4*.

While in the Reset state, the CPU drives the signals ADS, RD, WR, DBE, TSO, BPU, and DDIN inactive. AD0-AD15, A16-A23 and SPC are floated, and the state of all other output signals is undefined.

The internal CPU clock, PHI1, PHI2 and CTTL all run at half the frequency of the signal on the OSCIN pin. FCLK runs at the same frequency of OSCIN.

The HOLD signal must be kept inactive. After the RSTI signal is driven high, the CPU will stay in the reset condition for approximately 8 clock cycles and then it will begin execution at address 0.

The PSR is reset to 0. The CFG C and M bits are reset to 0. NMI is enabled to allow Non-Maskable Interrupts. The following conditions are present after reset due to the PSR being reset to 0:

Tracing is disabled.

Supervisor mode is enabled.

Supervisor stack space is used when the TOS addressing mode is indicated.

No trace traps are pending.

Only NMI is enabled. INT is not enabled.

BPU is inactive high.

The Clock Scaling Factor is set to 1, refer to Section 3.2.1.

Note that vector/non-vectored interrupts have not been selected. While interrupts are disabled, a SETCFG [I] instruction must be executed to declare the presence of the NS32202 if vectored interrupts are desired. If non-vectored interrupts are required, a SETCFG without the [I] must be executed.

The presence/absence of the NS32081 or NS32381 has also not been declared. If there is a Floating Point Unit, a SETCFG [F] instruction must be executed. If there is no floating point unit, a SETCFG without the [F] must be executed.

TL/EE/9424-67



#### FIGURE 3-2a. Recommended Reset Connections

In general, a SETCFG instruction must be executed in the reset routine, in order to properly configure the CPU. The options should be combined, and executed in a single instruction. For example, to declare vectored interrupts, a Floating Point unit installed, and full CPU clock rate, execute a SETCFG [F, I] instruction. To declare non-vectored interrupts, no FPU, and full CPU clock rate, execute a SETCFG [] instruction.



FIGURE 3-3. Power-On Reset Requirements



FIGURE 3-4. General Reset Timing

#### 3.4 BUS CYCLES

The CPU will perform a bus cycle for one of the following reasons:

- 1) To write or read data, to or from memory or peripheral devices. Peripheral input and output are memory-mapped in the Series 32000 family.
- To fetch instructions into the eight-byte instruction queue. This happens whenever the bus would otherwise be idle and the queue is not already full.
- To acknowledge an interrupt and allow external circuitry to provide a vector number, or to acknowledge completion of an interrupt service routine.
- 4) To transfer information to or from a Slave Processor.

In terms of bus timing, cases 1 through 3 above are identical. For timing specifications, see Section 4. The only external difference between them is the four-bit code placed on the Bus Status pins (ST0-ST3). Slave Processor cycles differ in that separate control signals are applied (Section 3.4.7).

#### 3.4.1 Bus Status

The NS32CG16 CPU presents four bits of Bus Status information on pins ST0-ST3. The various combinations on these pins indicate why the CPU is performing a bus cycle, or, if it is idle on the bus, then why it is idle.

The Bus Status pins are interpreted as a four-bit value, with ST0 the least significant bit. Their values decode as follows:

- 0000 The bus is idle because the CPU does not need to perform a bus access.
- 0001 The bus is idle because the CPU is executing the WAIT instruction.
- 0010 (Reserved for future use.)

- 0011 The bus is idle because the CPU is waiting for a Slave Processor to complete an instruction.
- 0100 Interrupt Acknowledge, Master. The CPU is performing a Read cycle to acknowledge an interrupt request. See Section 3.4.6.
- 0101 --- Interrupt Acknowledge, Cascaded.

The CPU is reading an interrupt vector to acknowledge a maskable interrupt request from a Cascaded Interrupt Control Unit.

0110 - End of Interrupt, Master.

The CPU is performing a Read cycle to indicate that it is executing a Return from Interrupt (RETI) instruction at the completion of an interrupt's service procedure.

0111 — End of Interrupt, Cascaded.

The CPU is performing a read cycle from a Cascaded Interrupt Control Unit to indicate that it is executing a Return from Interrupt (RETI) instruction at the completion of an interrupt's service procedure.

1000 — Sequential Instruction Fetch.

The CPU is reading the next sequential word from the instruction stream into the Instruction Queue. It will do so whenever the bus would otherwise be idle and the queue is not already full.

1001 — Non-Sequential Instruction Fetch.

The CPU is performing the first fetch of instruction code after the Instruction Queue is purged. This will occur as a result of any jump or branch, any interrupt or trap, or execution of certain instructions.

- 1010 Data Transfer. The CPU is reading or writing an operand of an instruction.
- 1011 --- Read RMW Operand.

The CPU is reading an operand which will subsequently be modified and rewritten. The write cycle of RMW will have a "write" status.

- 1100 Read for Effective Address Calculation. The CPU is reading information from memory in order to determine the Effective Address of an operand. This will occur whenever an instruction uses the Memory Relative or External addressing mode.
- 1101 Transfer Slave Processor Operand. The CPU is either transferring an instruction operand to or from a Slave Processor, or it is issuing the Operation Word of a Slave Processor instruction. See Section 3.9.1.
- 1110 Read Slave Processor Status. The CPU is reading a Status Word from a Slave Processor after the Slave Processor has signalled completion of an instruction.
- 1111— Broadcast Slave ID. The CPU is initiating the execution of a Slave Processor instruction by transferring the first byte of the instruction, which represents the slave processor indentification.

#### 3.4.2 Basic Read and Write Cycles

The sequence of events occurring during a CPU access to either memory or peripheral device is shown in *Figure 3-6* for a read cycle, and *Figure 3-7* for a write cycle.

The cases shown assume that the selected memory or peripheral device is capable of communicating with the CPU at full speed. If not, then cycle extension may be requested through CWAIT and/or WAIT1-2.

A full-speed bus cycle is performed in four cycles of the CTTL clock signal, labeled T1 through T4. Clock cycles not associated with a bus cycle are designated Ti (for "Idle").

During T1, the CPU applies an address on pins AD0-AD15 and A16-A23. It also provides a low-going pulse on the  $\overline{\text{ADS}}$  pin, which serves the dual purpose of informing external circuitry that a bus cycle is starting and of providing control to an external latch for demultiplexing Address bits 0-15 from the AD0-AD15 pins. See *Figure 3-5*. During this time also the status signals  $\overline{\text{DDIN}}$ , indicating the direction of the transfer, and  $\overline{\text{HBE}}$ , indicating whether the high byte (AD8-AD15) is to be referenced, become valid.

During T2 the CPU switches the Data Bus, AD0-AD15, to either accept or present data. Note that the signals A16-A23 remain valid, and need not be latched.



#### **FIGURE 3-5. Bus Connections**

TL/EE/9424-11



2



At this time the signals  $\overline{TSO}$  (Timing State Output),  $\overline{DBE}$  (Data Buffer Enable) and either  $\overline{RD}$  (Read Strobe) or  $\overline{WR}$  (Write Strobe) will also be activated.

The T3 state provides for access time requirements, and it occurs at least once in a bus cycle. At the end of T2, on the rising edge of CTTL, the  $\overrightarrow{CWAIT}$  and  $\overrightarrow{WAIT}1-2$  signals are sampled to determine whether the bus cycle will be extended. See Section 3.4.3.

If the CPU is performing a read cycle, the data bus (AD0-AD15) is sampled at the beginning of T4 on the rising edge of CTTL. Data must, however, be held a little longer to meet the data hold time requirements. The  $\overline{\text{RD}}$  signal is guaranteed not to go inactive before this time, so its rising edge can be safely used to disable the device providing the input data.

The T4 state finishes the bus cycle. At the beginning of T4, the  $\overline{RD}$  or  $\overline{WR}$ , and  $\overline{TSO}$  signals go inactive, and on the falling edge of CTTL,  $\overline{DBE}$  goes inactive, having provided for necessary data hold times. Data during Write cycles remains valid from the CPU throughout T4. Note that the Bus Status lines (ST0–ST3) change at the beginning of T4, anticipating the following bus cycle (if any).

#### 3.4.3 Cycle Extension

To allow sufficient access time for any speed of memory or peripheral device, the NS32CG16 provides for extension of a bus cycle. Any type of bus cycle except a Slave Processor cycle can be extended.

In *Figures 3-6* and *3-7*, note that during T3 all bus control signals from the CPU are flat. Therefore, a bus cycle can be cleanly extended by causing the T3 state to be repeated. This is the purpose of the WAIT1-2 and CWAIT input signals.

At the end of state T2, on the rising edge of CTTL,  $\overline{\text{WAIT}}$ 1–2 and  $\overline{\text{CWAIT}}$  are sampled.

If any of these signals are active, the bus cycle will be extended by at least one clock cycle. Thus, one or more additional T3 state (also called wait state) will be inserted after the next T-State. Any combination of the above signals can be activated at one time. However, the WAIT1-2 inputs are only sampled by the CPU at the end of state T2. They are ignored at all other times.

The WAIT1-2 inputs are binary weighted, and can be used to insert up to 3 wait states, according to the following table.

| WAIT2 | WAIT1 | Number of<br>Walt States |
|-------|-------|--------------------------|
| HIGH  | HIGH  | 0                        |
| HIGH  | LOW   | 1                        |
| LOW   | HIGH  | 2                        |
| LOW   | LOW   | 3                        |

CWAIT causes wait states to be inserted continuously as long as it is sampled active. It is normally used when the number of wait states to be inserted in the CPU bus cycle is not known in advance.

The following sequence shows the CPU response to the  $\overline{\text{WAIT1--2}}$  and  $\overline{\text{CWAIT}}$  inputs.

- 1. Start bus cycle.
- 2. Sample  $\overline{WAIT}1-2$  and  $\overline{CWAIT}$  at the end of state T2.
- 3. If the WAIT1-2 inputs are both inactive, then go to step 6.

- 4. Insert the number of wait states selected by WAIT1-2.
- 5. Sample CWAIT again.
- 6. If **CWAIT** is not active, then go to step 8.
- 7. Insert one wait state and then go to step 5.
- 8. Complete bus cycle.

Figure 3-8 shows a bus cycle extended by three wait states, two of which are due to WAIT2, and one is due to WAIT.

#### 3.4.4 Data Access Sequences

The 24-bit address provided by the NS32CG16 is a byte address; that is, it uniquely identifies one of up to 16,777,216 eight-bit memory locations. An important feature of the NS32CG16 is that the presence of a 16-bit data bus imposes no restrictions on data alignment; any data item, regardless of size, may be placed starting at any memory address. The NS32CG16 provides a special control signal, High Byte Enable (HBE), which facilitates individual byte addressing on a 16-bit bus.

Memory is organized as two eight-bit banks, each bank receiving the word address (A1-A23) in parallel. One bank, connected to Data Bus pins AD0-AD7, is enabled to respond to even byte addresses; i.e., when the least significant address bit (A0) is low. The other bank, connected to Data Bus pins AD8-AD15, is enabled when HBE is low. See *Figure 3-9.* 



FIGURE 3-9. Memory Interface

Any bus cycle falls into one of three categories: Even Byte Access, Odd Byte Access, and Even Word Access. All accesses to any data type are made up of sequences of these cycles. Table 3-2 gives the state of A0 and  $\overline{\text{HBE}}$  for each category.

| TA | BL | E 3- | 2. Bu | is Cy | cle C | atego | ories |
|----|----|------|-------|-------|-------|-------|-------|
|    |    |      |       | -     |       | -     |       |

| Category  | HBE | A0 |
|-----------|-----|----|
| Even Byte | 1   | 0  |
| Odd Byte  | 0   | 1  |
| Even Word | 0   | 0  |



Accesses of operands requiring more than one bus cycle are performed sequentially, with no idle T-States separating them. The number of bus cycles required to transfer an operand depends on its size and its alignment (i.e., whether it starts on an even byte address or an odd byte address). Table 3-3 lists the bus cycle performed for each situation. For the timing of A0 and HBE, see Section 3.4.2.

#### 3.4.4.1 Bit Accesses

The Bit Instructions perform byte accesses to the byte containing the designated bit. The Test and Set Bit instruction (SBIT), for example, reads a byte, alters it, and rewrites it, having changed the contents of one bit.

#### 3.4.4.2 Bit Field Accesses

An access to a Bit Field in memory always generates a Double-Word transfer at the address containing the least significant bit of the field. The Double Word is read by an Extract instruction; an Insert instruction reads a Double Word, modifies it, and rewrites it.

#### 3.4.4.3 Extending Multiply Accesses

The Multiply Extended Integer (MEI) instruction will return a result which is twice the size in bytes of the operand it reads. If the multiplicand is in memory, the most-significant half of the result is written first (at the higher address), then the least-significant half.

#### **3.4.5 Instruction Fetches**

Instructions for the NS32CG16 CPU are "prefetched"; that is, they are input before being needed into the next available entry of the eight-byte Instruction Queue. The CPU performs two types of Instruction Fetch cycles: Sequential and Non-Sequential. These can be distinguished from each other by their differing status combinations on pins ST0–ST3 (Section 3.4.1).

A Sequential Fetch will be performed by the CPU whenever the Data Bus would otherwise be idle and the Instruction Queue is not currently full. Sequential Fetches are always Even Word Read cycles (Table 3-2).

A Non-Sequential Fetch occurs as a result of any break in the normally sequential flow of a program. Any jump or branch instruction, a trap or an interrupt will cause the next Instruction Fetch cycle to be Non-Sequential. In addition, certain instructions flush the instruction queue, causing the next instruction fetch to display Non-Sequential status. Only the first bus cycle after a break displays Non-Sequential status, and that cycle is either an Even Word Read or an Odd Byte Read, depending on whether the destination address is even or odd.

#### 3.4.6 Interrupt Control Cycles

Activating the INT or NMI pin on the CPU will initiate one or more bus cycles whose purpose is interrupt control rather than the transfer of instructions or data. Execution of the Return from Interrupt instruction (RETI) will also cause Interrupt Control bus cycles. These differ from instruction or data transfers only in the status presented on pins STO-ST3. All Interrupt Control cycles are single-byte Read cycles.

Table 3-4 shows the Interrupt Control sequences associated with each interrupt and with the return from its service routine. For full details of the NS32CG16 interrupt structure, see Section 3.8.

|                                  |                                          |                                                                | TABLE 3-3                    | Access Sea    | uences     |                      |                      |
|----------------------------------|------------------------------------------|----------------------------------------------------------------|------------------------------|---------------|------------|----------------------|----------------------|
| Cycle                            | Туре                                     | Ad                                                             | dress                        | HBE           | A0         | High Bus             | Low Bus              |
|                                  |                                          |                                                                | A. Odd Wo                    | ord Access Se | quence     |                      |                      |
|                                  |                                          |                                                                |                              |               |            | BYTE 1               | BYTE 0               |
| 1<br>2                           | Odd Byte<br>Even Byt                     | e A<br>ar A⊣                                                   | -1                           | 0<br>1        | 1<br>0     | Byte 0<br>Don't Care | Don't Care<br>Byte 1 |
|                                  |                                          | В.                                                             | Even Double                  | -Word Acces   | s Sequence |                      |                      |
|                                  |                                          |                                                                |                              | BYTE 3        | BYTE 2     | BYTE 1               | BYTE 0               |
| 1                                | Even Wo                                  | rd A                                                           |                              | 0             | 0          | Byte 1               | Byte 0               |
| 2                                | Even Wo                                  | ord A-l                                                        | -2                           | 0             | 0          | Byte 3               | Byte 2               |
|                                  |                                          | C                                                              | . Odd Double                 | -Word Access  | s Sequence |                      |                      |
|                                  |                                          |                                                                |                              | BYTE 3        | BYTE 2     | BYTE 1               | BYTE 0               |
| 1                                | Odd Byte                                 | A A                                                            |                              | 0             | 1          | Byte 0               | Don't Care           |
| 2                                | Even Wa                                  | rd A-                                                          | - 1                          | 0             | 0          | Byte 2               | Byte 1               |
| 3                                | Even Byt                                 | e A-                                                           | -3                           | 1             | 0          | Don't Care           | Byte 3               |
|                                  |                                          | Ľ                                                              | ). Even Quad                 | Word Access   | Sequence   |                      |                      |
| BYTE 7                           | BYTE 6                                   | BYTE 5                                                         | BYTE 4                       | BYTE 3        | BYTE 2     | BYTE 1               | BYTE 0               |
| 1                                | Even Wo                                  | ord A                                                          |                              | 0             | 0          | Byte 1               | Byte 0               |
| 2                                | Even Wo                                  | ord A-I                                                        | -2                           | 0             | 0          | Byte 3               | Byte 2               |
| er bus cycle                     | es (instruction p                        | refetch or slave                                               | e) can occur h               | ere.          |            |                      |                      |
| 3                                | Even Wo                                  | rd A-                                                          | -4                           | 0             | 0          | Byte 5               | Byte 4               |
| 4                                | Even Wo                                  | ord A-                                                         | -6                           | 0             | U          | Byte 7               | Byte 6               |
|                                  |                                          |                                                                | E. Odd Quad-                 | Word Access   | Sequence   |                      |                      |
| BYTE 7                           | BYTE 6                                   | BYTE 5                                                         | BYTE 4                       | BYTE 3        | BYTE 2     | BYTE 1               | BYTE 0               |
| 1                                | Odd Byte                                 | a A                                                            |                              | 0             | 1          | Bvte 0               | Don't Care           |
|                                  | Even Wo                                  | rd A⊣                                                          | -1                           | õ             | 0          | Byte 2               | Byte 1               |
| 2                                | Even Byt                                 | e A-                                                           | -3                           | 1             | Ō          | Don't Care           | Byte 3               |
| 2<br>3                           | •                                        |                                                                |                              |               |            |                      | -                    |
| 2<br>3<br>er bus cycle           | es (instruction p                        | refetch or slave                                               | e) can occur h               | ere.          |            |                      |                      |
| 2<br>3<br>er bus cycle<br>4      | es (instruction p<br>Odd Byte            | refetch or slave<br>A -                                        | e) can occur h<br>- 4        | 0             | 1          | Byte 4               | Don't Care           |
| 2<br>3<br>er bus cycle<br>4<br>5 | es (instruction p<br>Odd Byte<br>Even Wo | refetch or slave<br>A -<br>A - A - A - A - A - A - A - A - A - | 9) can occur h<br>- 4<br>- 5 | 0<br>0<br>0   | 1<br>0     | Byte 4<br>Byte 6     | Don't Care<br>Byte 5 |

| 3.0 Fur                                                              |                                                          |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
|----------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------|----------------------------------|----------------------------------|----------------------------|------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| TABLE 3-4. Interrupt Sequences                                       |                                                          |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| Cycle                                                                | Status                                                   | Address                                      | DDIN                             | HBE                              | A0                         | High Bus                                                   | Low Bus                                                     |  |  |  |  |  |
| A. Non-Maskable Interrupt Control Sequence                           |                                                          |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| Interrunt                                                            | Acknowledge                                              |                                              |                                  |                                  | •                          | •                                                          |                                                             |  |  |  |  |  |
| 1                                                                    | 0100                                                     | FFFF00 <sub>16</sub>                         | 0                                | 1                                | 0                          | Don't Care                                                 | Don't Care                                                  |  |  |  |  |  |
| Interrupt I                                                          | Return                                                   |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| None: Pe                                                             | rformed throug                                           | gh Return from T                             | rap (RETT) i                     | instruction.                     |                            |                                                            |                                                             |  |  |  |  |  |
| B. Non-Vectored Interrupt Control Sequence                           |                                                          |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| Interrunt                                                            | Acknowledge                                              |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| 1                                                                    | 0100                                                     | FFFE00 <sub>16</sub>                         | 0                                | 1                                | 0                          | Don't Care                                                 | Don't Care                                                  |  |  |  |  |  |
| Interrupt I                                                          | Return                                                   |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| None: Pe                                                             | rformed throug                                           | gh Return from T                             | rap (RETT) i                     | instruction.                     |                            |                                                            |                                                             |  |  |  |  |  |
|                                                                      |                                                          | <i>C.</i> 1                                  | Vectored In                      | terrupt Sec                      | quence: N                  | lon-Cascaded                                               |                                                             |  |  |  |  |  |
| Interrupt /                                                          | Acknowledge                                              |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| 1                                                                    | 0100                                                     | FFFE00 <sub>16</sub>                         | 0                                | 1                                | 0                          | Don't Care                                                 | Vector:<br>Range: 0-127                                     |  |  |  |  |  |
| Interrupt                                                            | Return                                                   |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| 1                                                                    | 0110                                                     | FFFE00 <sub>16</sub>                         | 0                                | 1                                | 0                          | Don't Care                                                 | Vector: Same as<br>in Previous Int.                         |  |  |  |  |  |
|                                                                      |                                                          | 1                                            | D. Vectored                      | Interrupt S                      | Sequence                   | : Cascaded                                                 | Ack. Cycle                                                  |  |  |  |  |  |
| Interrupt /                                                          | Acknowledge                                              |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| 1                                                                    | 0100                                                     | FFFE00 <sub>16</sub>                         | 0                                | 1                                | 0                          | Don't Care                                                 | Cascade Index:<br>range 16 to 1                             |  |  |  |  |  |
| (The CPU                                                             | here uses the                                            | Cascade Index                                | to find the C                    | Cascade Ado                      | dress.)                    |                                                            |                                                             |  |  |  |  |  |
| 2 0101                                                               |                                                          | Cascade                                      | 0                                | 1 or                             | 0 or                       | Vector, range 0-25                                         | 5; on appropriate                                           |  |  |  |  |  |
|                                                                      |                                                          | Address                                      |                                  | 0*                               | 1*                         | half of Data Bus for                                       | even/odd address                                            |  |  |  |  |  |
| Interrupt I                                                          | Return                                                   |                                              |                                  |                                  |                            |                                                            |                                                             |  |  |  |  |  |
| 1                                                                    | 0110                                                     | FFFE00 <sub>16</sub>                         | 0                                | 1                                | 0                          | Don't Care                                                 | Cascade Index:<br>same as in<br>previous Int.<br>Ack. Cycle |  |  |  |  |  |
| (The CPU                                                             | here uses the                                            | Cascade Index                                | to find the C                    | Cascade Ade                      | dress.)                    |                                                            |                                                             |  |  |  |  |  |
| 2                                                                    | 0111                                                     | Cascade<br>Address                           | 0                                | 1 or<br>0*                       | 0 or<br>1*                 | Don't Care                                                 | Don't Care                                                  |  |  |  |  |  |
| <ul> <li>If the Casca<br/>If the addres<br/>may be in the</li> </ul> | ded ICU Address<br>ss is Odd (A0 is hi<br>ə range 0–255. | is Even (A0 is low),<br>igh), then the CPU a | then the CPU a<br>pplies HBE low | applies HBE hig<br>and reads the | gh and read:<br>vector num | s the vector number from bi<br>ber from bits 8–15 of the D | ts 0–7 of the Data Bus.<br>ata Bus. The vector number       |  |  |  |  |  |

2

NS32CG16-10/NS32CG16-15
## 3.4.7 Slave Processor Communication

The SPC pin is used as the data strobe for Slave Processor transfers. In a Slave Processor bus cycle, data is transferred on the Data Bus (AD0-AD15), and the status lines ST0-ST3 are monitored by the Slave Processor in order to determine the type of transfer being performed. SPC is bidirectional, but is driven by the CPU during all Slave Processor bus cycles. See Section 3.8 for full protocol sequences.



TL/EE/9424-16







# 3.4.7.2 Slave Operand Transfer Sequences

A Slave Processor operand is transferred in one or more Slave bus cycles. A Byte operand is transferred on the least-significant byte of the Data Bus (AD0-AD7), and a Word operand is transferred on the entire bus. A Double Word is transferred in a consecutive pair of bus cycles, least-significant word first. A Quad Word is transferred in two pairs of Slave cycles, with other bus cycles possibly occurring between them. The word order is from least-significant word to most-significant.

## 3.5 BUS ACCESS CONTROL

The NS32CG16 CPU has the capability of relinquishing its access to the bus upon request from a DMA controller or another CPU. This capability is implemented on the  $\overline{HOLD}$  (Hold Request) and  $\overline{HLDA}$  (Hold Acknowledge) pins. By as-



3.0 Functional Description (Continued) 3.4.7.1 Slave Processor Bus Cycles

A Slave Processor bus cycle always takes exactly two clock cycles, labeled T1 and T4 (see *Figures 3-11* and *3-12*). During a Read cycle SPC is active from the beginning of T1 to the beginning of T4, and the data is sampled at the end of T1. The Cycle Status pins lead the cycle by one clock period, and are sampled at the leading edge of SPC. During a Write cycle, the CPU applies data and activates SPC at T1, removing SPC at T4. The Slave Processor latches status on the leading edge.

The CPU does not pulse the Address Strobe  $\overline{(ADS)}$ , and no bus signals are generated. The direction of a transfer is determined by the sequence ("protocol") established by the instruction under execution; but the CPU indicates the direction on the  $\overline{DDIN}$  pin for hardware debugging purposes.

serting HOLD low, an external device requests access to the bus. On receipt of HLDA from the CPU, the device may perform bus cycles, as the CPU at this point has set ADO-AD15, A16-A23 and HBE to the TRI-STATE® condition and has switched ADS and DDIN to the input mode. The CPU now monitors ADS and DDIN from the external device to generate the relevant strobe signals (i.e., TSO, DBE, RD or WR). To return control of the bus to the CPU, the device sets HOLD inactive, and the CPU acknowledges return of the bus by setting HLDA inactive.

How quickly the CPU releases the bus depends on whether it is idle on the bus at the time the  $\overline{HOLD}$  request is made, as the CPU must always complete the current bus cycle. *Figure 3-13* shows the timing sequence when the CPU is idle. In this case, the CPU grants the bus during the immediately following clock cycle. *Figure 3-14* shows the sequence if the CPU is using the bus at the time that the HOLD request is made. If the request is made during or before the clock cycle shown (two clock cycles before T4), the CPU will release the bus during the clock cycle following T4. If the request occurs closer to T4, the CPU may already have decided to initiate another bus cycle. In that case it will not grant the bus until after the next T4 state. Note that this situation will also occur if the CPU is idle on the bus but has initiated a bus cycle internally.

- Note 1: During DMA cycles the WAIT1-2 signals should be kept inactive, unless they are also monitored by the DMA controller. If wait states are required, WAIT should be used.
- Note 2: The logic value of the status pins, ST0-ST3, is undefined during DMA activity.





### **3.6 INSTRUCTION STATUS**

In addition to the four bits of Bus Cycle status (ST0-ST3), the NS32CG16 CPU also presents Instruction Status information on three separate pins. These pins differ from STO-ST3 in that they are synchronous to the CPU's internal instruction execution section rather than to its bus interface section.

PFS (Program Flow Status) is pulsed low as each instruction begins execution. It is intended for debugging purposes.

U/S originates from the U bit of the Processor Status Register, and indicates whether the CPU is currently running in User or Supervisor mode. Although it is not synchronous to bus cycles, there are guarantees on its validity during any given bus cycle. See the Timing Specifications in Section 4.

ILO (Interlocked Operation) is activated during an SBITI (Set Bit, Interlocked) or CBITI (Clear Bit, Interlocked) instruction. It is made available to external bus arbitration circuitry in order to allow these instructions to implement the semaphore primitive operations for multi-processor communication and resource sharing. ILO is guaranteed to be active during the operand accesses performed by the interlocked instructions.

Note: The acknowledge of HOLD is on a cycle by cycle basis. Therefore, it is possible to have HLDA active when an interlocked operation is in progress. In this case, ILO remains low and the interlocked instruction continues only after HOLD is de-asserted.

## 3.7 EXCEPTION PROCESSING

Exceptions are special events that alter the sequence of instruction execution. The CPU recognizes two basic types of exceptions: interrupts and traps.

An interrupt occurs in response to an event signalled by activating the  $\overline{\text{NMI}}$  or  $\overline{\text{INT}}$  input signals. Interrupts are typically requested by peripheral devices that require the CPU's attention.

Traps occur as a result either of exceptional conditions (e.g., attempted division by zero) or of specific instructions whose purpose is to cause a trap to occur (e.g., supervisor call instruction).

When an exception is recognized, the CPU saves the PC, PSR and the MOD register contents on the interrupt stack and then it transfers control to an exception service procedure.

Details on the operations performed in the various cases by the CPU to enter and exit the exception service procedure are given in the following sections. It is to be noted that the reset operation is not treated here as an exception. Even though, like any exception, it alters the instruction execution sequence.

The reason being that the CPU handles reset in a significantly different way than it does for exceptions.

Refer to Section for details on the reset operation.

## 3.7.1 Exception Acknowledge Sequence

When an exception is recognized, the CPU goes through three major steps:

1) Adjustment of Registers.

Depending on the source of the exception, the CPU may restore and/or adjust the contents of the Program Counter (PC), the Processor Status Register (PSR) and the currently-selected Stack Pointer (SP). A copy of the PSR is made, and the PSR is then set to reflect Supervisor Mode and selection of the Interrupt Stack.

2) Vector Acquisition.

A Vector is either obtained from the Data Bus or is supplied by default.

3) Service Call.

The Vector is used as an index into the Interrupt Dispatch Table, whose base address is taken from the CPU Interrupt Base (INTBASE) Register. See *Figure 3-15*. A 32-bit External Procedure Descriptor is read from the table entry, and an External Procedure Call is performed using it. The MOD Register (16 bits) and Program Counter (32 bits) are pushed on the Interrupt Stack.



This process is illustrated in *Figure 3-16*, from the viewpoint of the programmer.

Details on the sequences of events in processing interrupts and traps are given in the following sections.



## 3.7.2 Returning from an Exception Service Procedure

To return control to an interrupted program, one of two instructions can be used: RETT (Return from Trap) and RETI (Return from Interrupt).

RETT is used to return from any trap or a non-maskable interrupt service procedure. Since some traps are often used deliberately as a call mechanism for supervisor mode procedures, RETT can also adjust the Stack Pointer (SP) to discard a specified number of bytes from the original stack as surplus parameter space.

RETI is used to return from a maskable interrupt service procedure. A difference of RETT, RETI also informs any external interrupt control units that interrupt service has completed. Since interrupts are generally asynchronous external events, RETI does not discard parameters from the stack.

Both of the above instructions always restore the PSR, MOD, PC and SB registers to their previous contents.

## 3.7.3 Maskable Interrupts

The  $\overline{INT}$  pin is a level-sensitive input. A continuous low level is allowed for generating multiple interrupt requests. The input is maskable, and is therefore enabled to generate interrupt requests only while the Processor Status Register I bit is set. The I bit is automatically cleared during service of an  $\overline{INT}$  or  $\overline{NM}$  request, and is restored to its original setting upon return from the interrupt service routine via the RETT or RETI instruction.

The  $\overline{INT}$  pin may be configured via the SETCFG instruction , as either Non-Vectored (CFG Register bit I=0) or Vectored (bit I=1).

### 3.7.3.1 Non-Vectored Mode

In the Non-Vectored mode, an interrupt request on the INT pin will cause an Interrupt Acknowledge bus cycle, but the CPU will ignore any value read from the bus and use instead a default vector of zero. This mode is useful for small systems in which hardware interrupt prioritization is unnecessary.





NS32CG16-10/NS32CG16-15

## 3.7.3.2 Vectored Mode: Non-Cascaded Case

In the Vectored mode, the CPU uses an Interrupt Control Unit (ICU) to prioritize up to 16 interrupt requests. Upon receipt of an interrupt request on the INT pin, the CPU performs an "Interrupt Acknowledge, Master" bus cycle reading a vector value from the low-order byte of the Data Bus. This vector is then used as an index into the Dispatch Table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return from Interrupt (RETI) instruction, which performs an End of Interrupt us cycle, informing the ICU that it may re-prioritize any interrupt returns the return to the the time to the the time to the the time to the the time th

quests still pending. The ICU provides the vector number again, which the CPU uses to determine whether it needs also to inform a Cascaded ICU.

In a system with only one ICU (16 levels of interrupt), the vectors provided must be in the range of 0 through 127; that is, they must be positive numbers in eight bits. By providing a negative vector number, an ICU flags the interrupt source as being a Cascaded ICU (see below).

#### 3.7.3.3 Vectored Mode: Cascaded Case

In order to allow up to 256 levels of interrupt, provision is made both in the CPU and in the NS32202 Interrupt Control

Unit (ICU) to transparently support cascading. *Figure 3-20* shows a typical cascaded configuration. Note that the Interrupt output from a Cascaded ICU goes to an Interrupt Request input of the Master ICU, which is the only ICU which drives the CPU  $\overline{\rm INT}$  pin.

In a system which uses cascading, two tasks must be performed upon initialization:

- For each Cascaded ICU in the system, the Mater ICU must be informed of the line number (0 to 15) on which it receives the cascaded requests.
- 2) A Cascade Table must be established in memory. The Cascade Table is located in a NEGATIVE direction from the location indicated by the CPU Interrupt Base (INT-BASE) Register. Its entries are 32-bit addresses, pointing to the Vector Registers of each of up to 16 Cascaded ICUs.

Figure 3-15 illustrates the position of the Cascade Table. To find the Cascade Table entry for a Cascaded ICU, take its Master ICU line number (0 to 15) and subtract 16 from it, giving an index in the range -16 to -1. Multiply this value by 4, and add the resulting negative number to the contents of the INTBASE Register. The 32-bit entry at this address must be set to the address of the Hardware Vector Register of the Cascaded ICU. This is referred to as the "Cascade Address."

Upon receipt of an interrupt request from a Cascaded ICU, the Master ICU interrupts the CPU and provides the neg-

ative Cascade Table index instead of a (positive) vector number. The CPU, seeing the negative value, uses it as an index into the Cascade Table and reads the Cascade Address from the referenced entry. Applying this address, the CPU performs an "Interrupt Acknowledge, Cascaded" bus cycle, reading the final vector value. This vector is interpreted by the CPU as an unsigned byte, and can therefore be in the range of 0 through 255.

In returning from a Cascaded interrupt, the service procedure executes the Return from Interrupt (RETI) instruction, as it would for any Maskable Interrupt. The CPU performs an "End of Interrupt, Master" bus cycle, whereupon the Master ICU again provides the negative Cascaded Table index. The CPU, seeing a negative value, uses it to find the corresponding Cascade Address from the Cascade Table. Applying this address, it performs an "End of Interrupt, Cascaded" bus cycle, informing the Cascaded ICU of the completion of the service routine. The byte read from the Cascaded ICU is discarded.

Note: If an interrupt must be masked off, the CPU can do so by setting the corresponding bit in the Interrupt Mask Register of the Interrupt Controller. However, if an interrupt is set pending during the CPU instruction that masks off that interrupt, the CPU may still perform an interrupt acknowledge cycle following that instruction since it might have sampled the INT line before the ICU deasserted it. This could cause the ICU to provide an invalid vector. To avoid this problem the above operation should be performed with the CPU interrupt disabled.

TL/EE/9424-26



FIGURE 3-19. Interrupt Control Unit Connections (16 Levels)



#### FIGURE 3-20. Cascaded Interrupt Control Unit Connections

## 3.7.4 Non-Maskable Interrupt

The Non-Maskable Interrupt is triggered whenever a falling edge is detected on the NMI pin. The CPU performs an "Interrupt Acknowledge, Master" bus cycle when processing of this interrupt actually begins. The Interrupt Acknowledge cycle differs from that provided for Maskable Interrupts in that the address presented is FFFF0016. The vector value used for the Non-Maskable Interrupt is taken as 1, regardless of the value read from the bus

The service procedure returns from the Non-Maskable Interrupt using the Return from Trap (RETT) instruction. No special bus cycles occur on return.

For the full sequence of events in processing the Non-Maskable Interrupt, see Section 3.7.7.1.

#### 3.7.5 Traps

Traps are processing exceptions that are generated as direct results of the execution of an instruction. The Return Address pushed by any trap except Trap (TRC) is the address of the first byte of the instruction during which the trap occurred. Traps do not disable interrupts, as they are not associated with external events. Traps recognized by NS32CG16 CPU are:

Trap (SLAVE): An exceptional condition was detected by the Floating Point Unit during the execution of a Slave Instruction. This trap is requested via the Status Word returned as part of the Slave Processor Protocol (Section 3.8.1).

NS32CG16-10/NS32CG16-15

Trap (ILL): Illegal operation. A privileged operation was attempted while the CPU was in User Mode (PSR bit U=1).

Trap (SVC): The Supervisor Call (SVC) instruction was executed.

**Trap (DVZ):** An attempt was made to divide an integer by zero. (The SLAVE trap is used for Floating Point division by zero.)

 $\ensuremath{\text{Trap}}$  (FLG): The FLAG instruction detected a "1" in the CPU PSR F bit.

Trap (BPT): The Breakpoint (BPT) instruction was executed.

Trap (TRC): The instruction just completed is being traced. See Section 3.7.6.

Trap (UND): An undefined opcode was encountered by the CPU.

### 3.7.6 Instruction Tracing

Instruction tracing is a feature that can be used during debugging to single-step through selected portions of a program. Tracing is enabled by setting the T-bit in the PSR Register. When enabled, the CPU generates a Trace Trap (TRC) after the execution of each instruction.

At the beginning of each instruction, the T bit is copied into the PSR P (Trace "Pending") bit. If the P bit is set at the end of an instruction, then the Trace Trap is activated. If any other trap or interrupt request is made during a traced instruction, its entire service procedure is allowed to complete before the Trace Trap occurs. Each interrupt and trap sequence handles the P bit for proper tracing, guaranteeing only one Trace Trap per instruction, and guaranteeing that the Return Address pushed during a Trace Trap is always the address of the next instruction to be traced.

Due to the fact that some instructions can clear the T and P bits in the PSR, in some cases a Trace Trap may not occur at the end of the instruction. This happens when one of the privileged instructions BICPSRW or LPRW PSR is executed.

In other cases, it is still possible to guarantee that a Trace Trap occurs at the end of the instruction, provided that special care is taken before returning from the Trace Trap Service Procedure. In case a BICPSRB instruction has been executed, the service procedure should make sure that the T bit in the PSR copy saved on the Interrupt Stack is set before executing the RETT instruction to return to the program begin traced. If the RETT or RETI instructions have to be traced, the Trace Trap Service Procedure should set the P and T bits in the PSR copy on the Interrupt Stack that is going to be restored in the execution of such instructions.

While debugging the NS32CG16 instructions which have interior loops (BBOR, BBXOR, BBAND, BBFOR, EXTBLT, MOVMP, SBITPS, TBITS), special care must be taken with the single-step trap. If an interrupt occurs during a singlestep of one of the graphics instructions, the interrupt will be serviced. Upon return from the interrupt service routine, the new NS32CG16 instruction will not be re-entered, due to a single-step trap. Both the NMI and INT interrupts will cause this behavior. Another single-step operation (S command in DBG16/MONCG) will resume from where the instruction was interrupted. There are no side effects from this early termination, and the instruction will complete normally.

For all other Series 32000 instructions, a single-step operation will complete the entire instruction before trapping back to the debugger. On the instructions mentioned above, several single-step commands may be required to complete the instruction, ONLY when interrupts are occurring.

There are some methods to give the appearance of singlestepping for these NS32CG16 instructions.

1. MON16/MONCG monitors the return from single-step trap vector, PC value. If the PC has not changed since the last single-step command was issued, the single-step operation is repeated. It is also advisable to ensure that one of the NS32CG16 instructions is being single-stepped, by inspecting the first byte of the address pointed to by the PC register. If it is 0x0E, then the instruction is an NS32CG16-specific instruction.

2. A breakpoint following the instruction would also trap after the instruction had completed.

Note: If instruction tracing is enabled while the WAIT instruction is executed, the Trap (TRC) occurs after the next interrupt, when the interrupt service procedure has returned.

#### 3.7.7 Priority Among Exceptions

The NS32CG16 CPU internally prioritizes simultaneous interrupt and trap requests as follows:

- 1) Traps other than Trace (Highest priority)
- Non-Maskable Interrupt
  Maskable Interrupts

4) Trace Trap

(Lowest priority)

### 3.7.8 Exception Acknowledge Sequences: Detail Flow

For purposes of the following detailed discussion of interrupt and trap acknowledge sequences, a single sequence called "Service" is defined in *Figure 3-21*. Upon detecting any interrupt request or trap condition, the CPU first performs a sequence dependent upon the type of interrupt or trap. This sequence will include pushing the Processor Status Register and establishing a Vector and a Return Address. The CPU then performs the Service sequence.

#### 3.7.8.1 Maskable/Non-Maskable Interrupt Sequence

This sequence is performed by the CPU when the  $\overline{\rm NMI}$  pin receives a falling edge, or the  $\overline{\rm INT}$  pin becomes active with the PSR I bit set. The interrupt sequence begins either at the next instruction boundary or, in the case of the String instructions, or Graphics instructions which have interior loops (BBOR, BBXOR, BBAND, BBFOR, EXTBLT, MOVMP, SBITPS, TBITS), at the next interruptible point during its execution. The graphics instructions are interruptible.

- 1. If a String instruction was interrupted and not yet completed:
  - a. Clear the Processor Status Register P bit.
  - b. Set "Return Address" to the address of the first byte of the interrupted instruction.

Otherwise, set "Return Address" to the address of the next instruction.

- 2. Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, T, P and I.
- 3. If the interrupt is Non-Maskable:
  - Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.1). Discard the byte read.
  - b. Set "Vector" to 1.
  - c. Go to Step 8.

- 4. If the interrupt is Non-Vectored:
  - a. Read a byte from address FFFE00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.1). Discard the byte read.
  - b. Set "Vector" to 0.
  - c. Go to Step 8.
- Here the interrupt is Vectored. Read "Byte" from address FFFE00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.1).
- 6. If "Byte" ≥ 0, then set "Vector" to "Byte" and go to Step 8.
- If "Byte" is in the range 16 through 1, then the interrupt source is Cascaded. (More negative values are reserved for future use.) Perform the following:
  - a. Read the 32-bit Cascade Address from memory. The address is calculated as INTBASE + 4\* Byte.
  - B. Read "Vector", applying the Cascade Address just read and Status Code 0101 (Interrupt Acknowledge, Cascaded: Section 3.4.1).
- 8. Push the PSR copy (from Step 2) onto the Interrupt Stack as a 16-bit value.
- 9. Perform Service (Vector, Return Address), Figure 3-21.

### Service (Vector, Return Address):

- 1) Read the 32-bit External Procedure Descriptor from the Interrupt Dispatch Table: address is Vector\*4+INTBASE Register contents.
- 2) Move the Module field of the Descriptor into the temporary MOD Register.
- Read the Program Base pointer from memory address MOD + 8, and add to it the Offset field from the Descriptor, placing the result in the Program Counter.
- 4) Read the new Static Base pointer from the memory address contained in MOD, placing it into the SB Register.
- 5) Flush Queue: Non-sequentially fetch first instruction of Interrupt Routine.
- Push MOD Register onto the Interrupt Stack as a 16-bit value. (The PSR has already been pushed as a 16-bit value.)
- 7) Push the Return Address onto the Interrupt Stack as a 32-bit quantity.
- 8) Copy temporary MOD Register to MOD Register.

## FIGURE 3-21. Service Sequence

Invoked during All Interrupt/Trap Sequences

### 3.7.8.2 Trap Sequence: Traps Other Than Trace

- Restore the currently selected Stack Pointer and the Processor Status Register to their original values at the start of the trapped instruction.
- 2) Set "Vector" to the value corresponding to the trap type.

| SLAVE: | Vector=3.  |
|--------|------------|
| ILL:   | Vector=4.  |
| SVC:   | Vector=5.  |
| DVZ:   | Vector=6.  |
| FLG:   | Vector=7.  |
| BPT:   | Vector=8.  |
| UND:   | Vector=10. |
|        |            |

- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, P and T.
- 4) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5) Set "Return Address" to the address of the first byte of the trapped instruction.
- 6) Perform Service (Vector, Return Address), Figure 3-21.

## 3.7.8.3 Trace Trap Sequence

- In the Processor Status Register (PSR), clear the P bit.
  Copy the PSR into a temporary register, then clear PSR bits S. U and T.
- Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 4) Set "Vector" to 9.
- 5) Set "Return Address" to the address of the next instruction.
- 6) Perform Service (Vector, Return Address), Figure 3-21.

## 3.8 SLAVE PROCESSOR INSTRUCTIONS

The NS32CG16 supports only one group of instructions, the floating point instruction set, as being executable by a slave processor. The floating point instruction set is validated by the F bit in the CFG register.

If a floating-point instruction is encountered and the F bit in the CFG register is not set, a Trap(UND) will result, without any slave processor communication attempted by the CPU. This allows software emulation in case an external floating point unit (FPU) is not used.

### 3.8.1 Slave Processor Protocol

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID Byte followed by an Operation Word. The ID Byte has three functions:

- 1) It identifies the instruction as being a Slave Processor instruction.
- 2) It specifies which Slave Processor will execute it.
- 3) It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in *Figure 3-22*. While applying Status Code 1111 (Broadcast ID, Section 3.4.1), the CPU transfers the ID Byte on the least-significant half of the Data Bus (AD0-AD7). All Slave Processors input this byte and decode it. The Slave Processor selected by the ID Byte is activated, and from this point the CPU is communicating only with it. If any other slave protocol was in progress (e.g., an aborted Slave instruction), this transfer cancels it.

The CPU next sends the Operation Word while applying Status Code 1101 (Transfer Slave Operand, Section 3.4.1). Upon receiving it, the Slave Processor decodes it, and at this point both the CPU and the Slave Processor are aware of the number of operands to be transferred and their sizes. The Operation Word is swapped on the Data Bus; that is, bits 0–7 appear on pins AD8–AD15 and bits 8–15 appear on pins AD0–AD7.

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the Slave Processor. To do so, it references any Addressing Mode extensions which may be appended to the Slave Processor instruction. Since the CPU is solely responsible for memory accesses, these extensions are not sent to the Slave Processor. The Status Code applied is 1101 (Transfer Slave Processor Operand, Section 3.4.1).

### Status Combinations: Send ID (ID): Code 1111 Xfer Operand (OP): Code 1101 Read Status (ST): Code 1110

| Step | Status | Action                                         |
|------|--------|------------------------------------------------|
| 1    | ID     | CPU Sends ID Byte.                             |
| 2    | OP     | CPU Sends Operation Word.                      |
| 3    | OP     | CPU Sends Required Operands.                   |
| 4    | —      | Slave Starts Execution. CPU Pre-<br>Fetches.   |
| 5    | _      | Slave Pulses SPC Low.                          |
| 6    | ST     | CPU Reads Status Word. (Trap? Alter<br>Flags?) |
| 7    | OP     | CPU Reads Results (If Any).                    |
|      |        |                                                |

#### FIGURE 3-22. Slave Processor Protocol

After the CPU has issued the last operand, the Slave Processor starts the actual execution of the instruction. Upon completion, it will signal the CPU by pulsing  $\overline{\text{SPC}}$  low.

While the Slave Processor is executing the instruction, the CPU is free to prefetch instructions into its queue. If it fills the queue before the Slave Processor finishes, the CPU will wait, applying Status Code 0011 (Waiting for Slave).

Upon receiving the pulse on SPC, the CPU uses SPC to read a Status Word from the Slave Processor, applying Status Code 1110 (Read Slave Status). This word has the format shown in *Figure 3-23*. If the Q bit ("Quit", Bit 0) is set, this indicates that an error was detected by the Slave Processor. The CPU will not continue the protocol, but will immediately trap through the Slave vector in the Interrupt Table. Certain Slave Processor instructions cause CPU PSR bits to be loaded from the Status Word.

The last step in the protocol is for the CPU to read a result, if any, and transfer it to the destination. The Read cycles from the Slave Processor are performed by the CPU while applying Status Code 1101 (Transfer Slave Operand).

### **3.8.2 Floating Point Instructions**

Table 3-5 gives the protocols followed for each Floating Point instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Appendix A.

|          | <b>.</b>  | TADLE 3-3. FI | oating Folint hist |           | <b>.</b>       |          |
|----------|-----------|---------------|--------------------|-----------|----------------|----------|
|          | Operand 1 | Operand 2     | Operand 1          | Operand 2 | Returned Value | PSR Bits |
| Mnemonic | Class     | Class         | Issued             | Issued    | Type and Dest. | Affected |
| ADDf     | read.f    | rmw.f         | f                  | f         | f to Op. 2     | none     |
| SUBf     | read.f    | rmw.f         | f                  | f         | f to Op. 2     | none     |
| MULf     | read.f    | rmw.f         | f                  | f         | f to Op. 2     | none     |
| DIVf     | read.f    | rmw.f         | f                  | f         | f to Op. 2     | none     |
| MOVf     | read.f    | write.f       | f                  | N/A       | f to Op. 2     | none     |
| ABSf     | read.f    | write.f       | f                  | N/A       | f to Op. 2     | none     |
| NEGf     | read.f    | write.f       | f                  | N/A       | f to Op. 2     | none     |
| CMPf     | read.f    | read.f        | f                  | f         | N/A            | N,Z,L    |
| FLOORfi  | read.f    | write.i       | f                  | N/A       | i to Op. 2     | none     |
| TRUNCfi  | read.f    | write.i       | f                  | N/A       | i to Op. 2     | none     |
| ROUNDfi  | read.f    | write.i       | f                  | N/A       | i to Op. 2     | none     |
| MOVFL    | read.F    | write.L       | F                  | N/A       | L to Op. 2     | none     |
| MOVLF    | read.L    | write.F       | L                  | N/A       | F to Op. 2     | none     |
| MOVif    | read.i    | write.f       | i                  | N/A       | f to Op. 2     | none     |
| LFSR     | read.D    | N/A           | D                  | N/A       | N/A            | none     |
| SFSR     | N/A       | write.D       | N/A                | N/A       | D to Op. 2     | none     |
| POLYf    | read.f    | read.f        | f                  | f         | f to F0        | none     |
| DOTf     | read.f    | read.f        | f                  | f         | f to F0        | none     |
| SCALBf   | read.f    | rmw.f         | f                  | f         | f to Op. 2     | none     |
| LOGBf    | read.f    | write.f       | f                  | N/A       | f to Op. 2     | none     |

## TABLE 3-5. Floating Point Instruction Protocols

Note:

D = Double Word

i = integer size (B,W,D) specified in mnemonic.

f = Floating Point type (F,L) specified in mnemonic.

N/A = Not Applicable to this instruction.

The Operand class columns give the Access Class for each general operand, defining how the addressing modes are interpreted (see Series 32000 Instruction Set Reference Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating Point Unit by the CPU, "D" indicates a 32-bit Double Word. "i" indicates that the instruction specifies an integer size for the operand (B=Byte, W=Word, D=Double Word). "f" indicates that the instruction specifies a Floating Point size for the operand (F=32bit Standard Floating, L=64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word (Figure 3-23).



TI /FF/9424-28

## FIGURE 3-23. Slave Processor Status Word Format

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified. This is because the Floating Point Registers are physically on the Floating Point Unit and are therefore available without CPU assistance.

## 4.0 Device Specifications

## 4.1 NS32CG16 PIN DESCRIPTIONS

The following is a brief description of all NS32CG16 pins. The descriptions reference portions of the Functional Description, Section 3.

Unless otherwise indicated, reserved pins should be left open.

Note: An asterisk next to the signal name indicates a TRI-STATE condition for that signal during HOLD acknowledge.

### 4.1.1 Supplies

VCCL Logic Power. +5V positive supply for on-chip logic.

VCCCTTL, Buffers Power.

VCCFCLK, +5V positive supplies for on-chip output VCCAD. buffers.

VCCIO

VSSL

Logic Ground. Ground reference for on-chip logic.

## VSSFCLK, Buffers Ground.

VSSNTSC, Ground reference for on-chip output buffers. VSSHAD,

VSSLAD.

VSSIO

## 4.1.2 Input Signals

#### RSTI **Reset Input.**

Schmitt triggered, asynchronous signal used to generate a CPU reset. See Section 3.3. Note:

The reset signal is a true asynchronous input. Therefore, no external synchronizing circuit is needed.

When RSTI changes right before the falling edge of CTTL, and meets the specified set-up time, it will be recognized on that falling edge. Otherwise it will be recognized on the falling edge of CTTL in the following clock cycle.

#### HOLD Hold Request.

When active, causes the CPU to release the bus for DMA or multiprocessing purposes. See Section 3.5.

Note

If the HOLD signal is generated asynchronously, its set up and hold times may be violated. In this case, it is recommended to synchronize it with CTTL to minimize the possibility of metastable states.

The CPU provides only one synchronization stage to minimize the HLDA latency. This is to avoid speed degradations in cases of heavy HOLD activity (i.e., DMA controller cycles interleaved with CPU cycles).

#### INT Interrupt.

A low level on this pin requests a maskable interrupt. INT must be kept asserted until the interrupt is acknowledged.

#### NMI Non-Maskable Interrupt.

A High-to-Low transition on this signal requests a non-maskable interrupt

#### CWAIT Continuous Wait.

Causes the CPU to insert continuous wait states if sampled low at the end of T2 and each following T-State. See Section 3.4.3.

## WAIT1-2 Two-Bit Wait State Inputs.

These inputs, collectively called WAIT1-2, allow from zero to three wait states to be specified. They are binary weighted. See Section 3.4.3.

Note: During a DMA cycle, WAIT1-2 should be kept inactive unless they are also monitored by the DMA Controller. Wait states, in this case, should be generated through CWAIT

#### OSCIN Crystal/External Clock Input.

Input from a crystal or an external clock source. See Section 3.2.

## 4.1.3 Output Signals

#### A16-A23 \*High-Order Address Bits.

These are the most significant 8 bits of the memory address bus.

#### HBE \*High Byte Enable. Status signal used to enable data transfers on the most significant byte of the data bus.

| ST0-3   | Status.<br>Bus cycle status code; ST0 is the least significant.<br>Encodings are:                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 0000Idle: CPU Inactive on Bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         | 0001—Idle: WAIT Instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         | 0010—(Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         | 0011-Idle: Waiting for Slave.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | 0100-Interrupt Acknowledge, Master,                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         | 0101—Interrupt Acknowledge, Cascaded.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | 0110—End of Interrupt, Master                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | 0111-End of Interrupt Cascaded                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         | 1000-Sequential Instruction Fetch                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | 1001-Non-Sequential Instruction Fetch                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | 1010-Data Transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | 1010-Data Hansion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         | 1101 Transfer Slave Operand                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | 1101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         | 1110-Head Slave Status Word.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         | 1111-Broadcast Slave ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0/5     | User / Supervisor.<br>User or Supervisor Mode status. High indicates                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <b></b> | Interlected Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | When active, indicates that an interlocked oper-<br>ation is being executed.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| HLDA    | Hold Acknowledge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | Activated by the CPU in response to the HOLD<br>input to indicate that the CPU has released the                                                                                                                                                                                                                                                                                                                                                                                                  |
| DEC     | Brogram Elow Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| -15     | A pulse on this signal indicates the beginning of execution of an instruction.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| BPU     | BPU Cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         | This signal is activated during a bus cycle to<br>enable an external BITBLT processing unit. The<br>EXTBLT instruction activates this signal.*                                                                                                                                                                                                                                                                                                                                                   |
| RSTO    | Reset Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | This signal becomes active when RSTI is low, initiating a system reset.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RD      | Read Strobe.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         | Activated during CPU or DMAC read cycles to<br>enable reading of data from memory or periph-<br>erals. See Section 3.4.2.                                                                                                                                                                                                                                                                                                                                                                        |
| WR      | Write Strobe.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | Activated during CPU or DMAC write cycles to                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         | enable writing of data to memory or peripherals.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         | *Note: BPU is low (Active) only during bus cycles involving<br>pre-fetching instructions and execution of EXTBLT<br>operands. It is recommended that BPU, ADS and<br>status lines (ST0-ST3) be used to qualify BPU bus<br>cycles. If a DMA circuit exists in the system, the<br>HLDA signal should be used to further qualify BPU<br>cycles. BPU may become active during T4 of a non-<br>BPU bus cycle, and may become inactive during T4<br>of a BPU how cycle. BPU more the qualified bus ADS |
|         | and status lines (STO-ST3) to be used as an exter-<br>nal gating signal.                                                                                                                                                                                                                                                                                                                                                                                                                         |

## TSO Timing State Output.

The falling edge of  $\overline{\text{TSO}}$  identifies the beginning of state T2 of a bus cycle. The rising edge identifies the beginning of state T4.

## DBE Data Buffers Enable.

Used to control external data buffers. It is active when the data buffers are to be enabled.

## OSCOUT Crystal Output.

This line is used as the return path for the crystal (if used). When an external clock source is used, OSCOUT should be left unconnected or loaded with no more than 5 pF of stray capacitance.

## FCLK Fast Clock.

This clock is derived from the clock waveform on OSCIN. Its frequency is either the same as OSCIN or is lower, depending upon the scale factor programmed into the CFG register. See Section 3.2.1.

## PHI1, PHI2 Two-Phase Clock.

These outputs provide a two-phase clock with frequency half that of FCLK. They can be used to clock the DP8510/DP8511 BPU. The trace lengths of PHI1 and PHI2 should be shorter than 4 inches (10 centimeters) when connected to the BPU.

## CTTL System Clock.

This clock is similar to PHI1 but has a much higher driving capability. The skew between its rising edge and PHI1 rising edge is kept to a minimum.

## 4.1.4 Input-Output Signals

## AD0-15 \*Address/Data Bus.

Multiplexed Address/Data information. Bit 0 is the least significant bit of each.

## SPC Slave Processor Control.

Used by the CPU as the data strobe output for slave processor transfers; used by a slave processor to acknowledge completion of a slave instruction. See Section 3.4.7.1.

## DDIN \*Data Direction.

Status signal indicating the direction of the data transfer during a bus cycle. During  $\overline{HOLD}$  acknowledge this signal becomes an input and determines the activation of  $\overline{RD}$  or  $\overline{WR}$ .

## ADS \*Address Strobe

Controls address latches; signals the beginning of a bus cycle. During HOLD acknowledge this signal becomes an input and the CPU monitors it to detect the beginning of a DMA cycle and generate the relevant strobe signals. When a DMA is used,  $\overline{\text{ADS}}$  should be pulled up to V<sub>CC</sub> through a 10 k $\Omega$  resistor.

## 4.2 ABSOLUTE MAXIMUM RATINGS

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias | 0°C to +70°C    |
|------------------------|-----------------|
| Storage Temperature    | -65°C to +150°C |

#### All Input or Output Voltages with Respect to GND

-0.5V to +7V

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under Electrical Characteristics.

| Symbol           | Parameter                                                         | Conditions                                                     | Min                 | Тур | Max                   | Units |
|------------------|-------------------------------------------------------------------|----------------------------------------------------------------|---------------------|-----|-----------------------|-------|
| VIH              | High Level Input Voltage                                          | (Note 4)                                                       | 2.0                 |     | V <sub>CC</sub> + 0.5 | v     |
| VIL              | Low Level Input Voltage                                           | (Note 3)                                                       | -0.5                |     | 0.8                   | v     |
| V <sub>T+</sub>  | RSTI Rising Threshold Voltage                                     | V <sub>CC</sub> = 5.0V (Note 5)                                | 2.5                 |     | 3.5                   | v     |
| V <sub>HYS</sub> | RSTI Hysteresis Voltage                                           | V <sub>CC</sub> = 5.0V (Note 5)                                | 0.8                 |     | 1.8                   | v     |
| V <sub>XL</sub>  | OSCIN Input Low Voltage                                           |                                                                |                     |     | 0.5                   | v     |
| V <sub>XH</sub>  | OSCIN Input High Voltage                                          |                                                                | 4.5                 |     |                       | v     |
| VOH              | High Level Output Voltage                                         | l <sub>OH</sub> = -400 μA (Note 6)                             | 2.4                 |     |                       | v     |
| VOL              | Low Level Output Voltage                                          | I <sub>OL</sub> = 4 mA (Note 6)                                |                     |     | 0.45                  | v     |
| liLS             | SPC Input Current (low)                                           | V <sub>IN</sub> = 0.4V, SPC in Input Mode                      | 0.05                |     | 1.0                   | mA    |
| - tj             | Input Load Current                                                | $0 \le V_{IN} \le V_{CC}$ , All Inputs except $\overline{SPC}$ | -20                 |     | 20                    | μΑ    |
| ΙL               | Leakage Current<br>Output and I/O Pins in<br>TRI-STATE Input Mode | $0.4 \le V_{OUT} \le V_{CC}$                                   | -20                 |     | 20                    | μΑ    |
| Icc              | Active Supply Current                                             | I <sub>OUT</sub> = 0, T <sub>A</sub> = 25°C (Note 2)           |                     | 140 | 200                   | mA    |
| VPH              | PHI1, 2 High Level Output Voltage                                 | $I_{OH} = -400 \mu A$                                          | 0.9 V <sub>CC</sub> |     |                       | V     |
| VPL              | PHI1, 2 Low Level Output Voltage                                  | $l_{OL} = 4 \text{ mA}$                                        |                     |     | 0.1 V <sub>CC</sub>   | V     |

Note 1: Care should be taken by designers to provide a minimum inductance path between the VSS pins and system ground in order to minimize noise.

Note 2: I<sub>CC</sub> is affected by the clock scaling factor selected by the C and M bits in the CFG register, see Section 3.2.1.

Note 3:  $V_{IL min}$  in the range of -0.5V to -1.5V, the pulse must be  $\leq$  20 ns, and the period between pulses  $\geq$  120 ns.

Note 4: V<sub>IH max</sub>—in the range of V<sub>CC</sub> + 0.5V to V<sub>CC</sub> + 2.0V, the pulse must be  $\leq$  25 ns, and the period between pulses  $\geq$  120 ns.

Note 5: Not 100% tested.

Note 6: All outputs except PHI1 and PHI2.





## 4.4 SWITCHING CHARACTERISTICS

#### 4.4.1 Definitions

All the timing specifications given in this section refer to 0.8V or 2.0V on the rising or falling edges of CTTL when the capacitive loading of CTTL is 100 pF, unless specifically stated otherwise. The timing specifications refer to 0.8 or 2.0V on the TTL output and input signals as illustrated in *Figures 4-2* and 4-3 unless specifically stated otherwise.



FIGURE 4-2. Timing Specification Standard (TTL Output Signals)

4.0 Device Specifications (Continued) ABBREVIATIONS: **4.4.2 DEVICE TESTING** L.E. - leading edge R.E. - rising edge TEST EQUIPMENT T.E. - trailing edge F.E. - falling edge PRECISION DIGITAL VOLTMETER 2.04 cπι 0.8V tsig11-PROGRAMMABLE SIGNAL CURRENT ⋘ SIG UNDER TEST 0.8V SOURCE/SINK CAPACITIVE <sup>t</sup>siG2h LOADING 2.07 SIG TL/EE/9424-65 TL/EE/9424-31 FIGURE 4.4. Test Loading Configuration FIGURE 4-3. Timing Specification Standard (TTL Input Signals) **TABLE 4-1. Test Loading Characteristics** High Level Input Load Low Level Capacitive High Level Low Level Signal Name **Output Voltage Output Voltage** Current Loading Input Voltage Input Voltage  $(I_{OH} = -400 \, \mu A)$  $(I_{OL} = 4 \, mA)$  $(0 \le V_{IN} \le V_{CC})$ HBE, ST0-3, U/S, 50 pF ILO, HLDA, PFS, BPU, RSTO, RD,  $2.0V \le V_{OH} \le V_{CC} + 0.5V$  $-0.5V \le V_{OL} \le 0.8V$ –20 μA≤lj≤20 μA  $2.0V \le V_{IH} \le V_{CC} + 0.5V$ ~0.5V≤V<sub>IL</sub>≤0.45V WR. TSO. DBE. FCLK, DDIN, ADS RSTI. HOLD. INT. 50 pF -20 μA≤II≤20 μA  $2.0V \le V_{IH} \le V_{CC} + 0.5V$  $-0.5V \le V_{|L} \le 0.8V$ NMI. CWAIT. WAIT1-2 OSCIN 50 pF -20 μA≤1<sub>I</sub>≤20 μA  $4.5V \le V_{IH} \le V_{CC} + 0.5V$ -0.5V≤V<sub>IL</sub>≤0.5V AD0-15, A16-23, 100 pF  $2.0V \le V_{OH} \le V_{CC} + 0.5V$  $-0.5V \le V_{OL} \le 0.8V$ −20 μA≤lı≤20 μA  $2.4V \le V_{IH} \le V_{CC} + 0.5V$ -0.5V≤V<sub>II</sub> ≤0.45V CTTL PHI1. PHI2 30 pF (Note 2) (Note 2) SPC 30 pF  $2.0V \le V_{OH} \le V_{CC} + 0.5V$  $-0.5V \le V_{OL} \le 0.8V$ 50 μA≤l<sub>i</sub>≤1.0 mA  $2.0V \le V_{IH} \le V_{CC} + 0.5V$ -0.5V≤V<sub>I1</sub> ≤0.4V OSCOUT see Table  $2.0V \le V_{OH} \le V_{CC} + 0.5V$ -0.5V≤V∩i ≤0.8V

NS32CG16-10/NS32CG16-15

Note 1: The maximum capacitive loading of OSCOUT is given in Table 3-1 when the NS32CG16's oscillator is driven with a crystal. If a single phase clock source is used, OSCOUT should be left unconnected or loaded with no more than 5 pF of stray capacitance.

Note 2: As stated in Table 4.4.3.

3-1

(Note 1)

## 4.4.3 Timing Tables

## 4.4.3.1 Output Signals: Internal Propagation Delays, NS32CG16-10 and NS32CG16-15

| Name                   | Figure | Description                                            | Reference/Conditions                                 | NS32C | NS32CG16-10 |      | NS32CG16-15<br>(Note 3) |                  |  |
|------------------------|--------|--------------------------------------------------------|------------------------------------------------------|-------|-------------|------|-------------------------|------------------|--|
|                        |        |                                                        |                                                      | Min   | Max         | Min  | Max                     |                  |  |
| tстр                   | 4-20   | CTTL Clock Period                                      | R.E., CTTL to Next R.E., CTTL                        | 100   | 1000        | 66   | 1000                    | ns               |  |
| tCTh                   | 4-20   | CTTL High Time<br>At 1.5V (Both Edges)<br>(see Note 1) | 25 pF–100 pF Capacitive Load                         | 0.40  | 0.57        | 0.46 | 0.58                    | <sup>t</sup> СТр |  |
| <sup>t</sup> стı       | 4-20   | CTTL Low Time                                          | At 0.8V<br>25 pF-100 pF Capacitive Load              | 0.42  | 0.56        | 0.40 | 0.53                    | tстр             |  |
| t <sub>CTr</sub>       | 4-20   | CTTL Rise Time                                         | 0.8V to 2.0V $V_{CC}$ on R.E., CTTL                  | 0     | 8           | 0    | 6                       | ns               |  |
| t <sub>CTf</sub>       | 4-20   | CTTL Fall Time                                         | 2.0V to 0.8V $V_{CC}$ on F.E., CTTL                  | 0     | 8           | 0    | 6                       | ns               |  |
| t <sub>CLw(1,2)</sub>  | 4-20   | PHI1, PHI2 Pulse Width                                 | At 2.0V on PHI1, PHI2<br>(Both Edges)                | 0.35  | 0.55        | 0.32 | 0.53                    | tстр             |  |
| tCLh                   | 4-20   | Clock High Time                                        | At 90% V <sub>CC</sub> on PHI1, PHI2<br>(Both Edges) | 0.22  | 0.50        | 0.28 | 0.50                    | tстр             |  |
| t <sub>nOVL(1,2)</sub> | 4-20   | PHI1, PHI2, Non-Overlap<br>Time                        | At 50% V <sub>CC</sub> on PHI1, PHI2                 | 2     |             | 2    |                         | ns               |  |
| t <sub>XFr</sub>       | 4-20   | OSCIN to FCLK<br>R.E. Delay                            | 80% V <sub>CC</sub> on R.E., OSCIN<br>to R.E., FCLK  | 2     | 29          | 2    | 25                      | ns               |  |
| t <sub>FCr</sub>       | 4-20   | FCLK to CTTL<br>R.E. Delay                             | R.E., FCLK to R.E., CTTL                             | -2    | 10          | -2   | 10                      | ns               |  |
| tFCf                   | 4-20   | FCLK to CTTL<br>F.E. Delay                             | R.E., FCLK to F.E., CTTL                             | -2    | 10          | -2   | 10                      | ns               |  |
| tPCr                   | 4-20   | CTTL and PHI1 Skew                                     | R.E., CTTL to R.E., PHI1                             | -4    | 4           | -4   | 4                       | ns               |  |
| t <sub>ALv</sub>       | 4-5    | Address Bits 0-15 Valid                                | after R.E., CTTL T1                                  |       | 40          | 4    | 30                      | ns               |  |
| t <sub>ALh</sub>       | 4-5    | Address Bits 0-15 Hold                                 | after R.E., CTTL T2                                  | 5     |             | 5    |                         | ns               |  |
| t <sub>AHv</sub>       | 4-5    | Address Bits 16-23 Valid                               | after R.E., CTTL T1                                  |       | 40          | 0    | 30                      | ns               |  |
| t <sub>AHh</sub>       | 4-5    | Address Bits 16-23 Hold                                | after R.E., CTTL Next T1 or Ti                       | 0     |             | 0    |                         | ns               |  |
| <sup>t</sup> ALfr      | 4-5    | Address Bits 0–15<br>floating (during read)            | after R.E., CTTL T2                                  | 5     | 38          | 5    | 28                      | ns               |  |
| t <sub>ALnfr</sub>     | 4-5    | AD0-AD15<br>Floating (Note 2)                          |                                                      | 4     | 36          | 4    | 26                      | ns               |  |

Note 1: Device testing is performed using the Test Loading Characteristics in Table 4.1. Additional timing data for CTTL with various capacitive loads is not 100% tested.

Note 2: t<sub>ALnfr</sub> is address bits 0-15 floating or not active after R.E. CTTL T1. This is only valid if the previous CPU cycle was a read (Figure 4.5). A previous write may have "data" active into T1 of the next cycle which then becomes "address" during T1.

Note 3: 15 MHz specifications are only guaranteed when  $t_{CTp} = 66$  ns.

| 4.0 E               | )evice     | Specifications (Cor                   | ntinued)                                       |         |                       |     |                      |       |
|---------------------|------------|---------------------------------------|------------------------------------------------|---------|-----------------------|-----|----------------------|-------|
| 4.4.3.1             | Output Sig | nals: Internal Propagation I          | Delays, NS32CG16-10 and NS3                    | 2CG16-1 | 5 (Continued)         |     |                      | _     |
| Name                | Flaure     | Description                           | Beference/Conditions                           | NS32    | NS32CG16-10           |     | CG16-15              | Unite |
|                     | rigure     | Description                           | Therefelice/ contaitions                       | Min     | Max                   | Min | Max                  | Units |
| tALf                | 4-7        | AD0-AD15 Floating<br>(Caused by HOLD) | after R.E., CTTL Ti                            |         | 25                    |     | 18                   | ns    |
| t <sub>AHf</sub>    | 4-7        | A16–A23 Floating                      | after R.E., CTTL Ti                            |         | 25                    |     | 18                   | ns    |
| <sup>t</sup> ALnf   | 4-5, 4-8   | Address Bits 0–15<br>Not Floating     | after R.E., CTTL T1                            | 4       | 36                    | 4   | 26                   | ns    |
| t <sub>AHnf</sub>   | 4-8        | Address Bits 16–23<br>Not Floating    | after R.E., CTTL T4                            | 4       | 36                    | 4   | 26                   | ns    |
| t <sub>Dv</sub>     | 4-6, 4-10  | Data Valid (Write Cycle)              | after R.E., CTTL T2 or T1                      |         | 50                    |     | 38                   | ns    |
| t <sub>Dh</sub>     | 4-6, 4-10  | Data Hold                             | after R.E., CTTL Next T1 or Ti                 | 0       |                       | 0   |                      | ns    |
| t <sub>ADSa</sub>   | 4-5        | ADS Signal Active                     | after R.E., CTTL T1                            | 5       | 35                    | 5   | 26                   | ns    |
| t <sub>ADSia</sub>  | 4-5        | ADS Signal Inactive                   | after F.E., CTTL T1                            | 5       | 35                    | 5   | 25                   | ns    |
| t <sub>ADSw</sub>   | 4-6        | ADS Pulse Width                       | at 15% V <sub>CC</sub> (Both Edges)            | 30      |                       | 25  |                      | ns    |
| t <sub>ADSf</sub>   | 4-7        | ADS Floating                          | after R.E., CTTL Ti                            |         | 55                    |     | 40                   | ns    |
| t <sub>ADSr</sub>   | 4-8        | ADS Return from Floating              | after R.E., CTTL Ti                            |         | 55                    |     | 40                   | ns    |
| tALADSs             | 4-6        | Address Bits 0-15 Setup               | before ADS T.E.                                | 25      |                       | 20  |                      | ns    |
| tAHADSs             | 4-6        | Address Bits 16-23 Setup              | before ADS T.E.                                | 25      |                       | 20  |                      | ns    |
| tALADSh             | 4-5        | Address Bits 0-15 Hold                | after ADS T.E.                                 | 12      |                       | 12  |                      | ns    |
| t <sub>HBEv</sub>   | 4-5        | HBE Signal Valid                      | after R.E., CTTL T1                            |         | 60                    |     | 38                   | ns    |
| t <sub>HBEh</sub>   | 4-5        | HBE Signal Hold                       | after R.E., CTTL Next T1 or Ti                 | 0       |                       | 0   |                      | ns    |
| t <sub>HBEf</sub>   | 4-7        | HBE Signal Floating                   | after R.E., CTTL Ti                            |         | 55                    |     | 40                   | ns    |
| t <sub>HBEr</sub>   | 4-8        | HBE Return from Floating              | after R.E., CTTL Ti                            |         | 55                    |     | 40                   | ns    |
| tDDINV              | 4-5        | DDIN Signal Valid                     | after R.E., CTTL T1                            |         | 65                    |     | 38                   | ns    |
| t <sub>DDINh</sub>  | 4-5        | DDIN Signal Hold                      | after R.E., CTTL Next T1 or Ti                 | 0       |                       | 0   |                      | ns    |
| tDDINf              | 4-7        | DDIN Floating                         | after R.E., CTTL Ti                            |         | 55                    |     | 40                   | ns    |
| t <sub>DDINr</sub>  | 4-8        | DDIN Return from Floating             | after R.E., CTTL Ti                            |         | 55                    |     | 40                   | ns    |
| tSPCa               | 4-10       | SPC Output Active                     | after R.E., CTTL T1                            |         | 35                    | 5   | 26                   | ns    |
| tSPCia              | 4-10       | SPC Output Inactive                   | after R.E., CTTL T4                            |         | 35                    | 5   | 26                   | ns    |
| tSPCnf              | 4-12       | SPC Output Non-Forcing<br>(Note 2)    | after F.E., CTTL T4                            |         | t <sub>CTp</sub> + 10 |     | t <sub>CTp</sub> + 8 | ns    |
| t <sub>HLDAa</sub>  | 4-7        | HLDA Signal Active                    | after R.E., CTTL Ti                            |         | 50                    |     | 26                   | ns    |
| t <sub>HLDAia</sub> | 4-8        | HLDA Signal Inactive                  | after R.E., CTTL Ti                            |         | 50                    |     | 26                   | ns    |
| t <sub>STv</sub>    | 4-5        | Status ST0-ST3 Valid                  | after R.E., CTTL T4<br>(before T1, see Note 1) |         | 45                    |     | 38                   | ns    |
| tSTh                | 4-5        | Status ST0-ST3 Hold                   | after R.E., CTTL T4                            | 0       |                       | 0   |                      | ns    |
| tBPUv               | 4-5        | BPU Signal Valid                      | after R.E., CTTL T4                            |         | 45                    |     | 30                   | ns    |
| tBPUh               | 4-5        | BPU Signal Hold                       | after R.E., CTTL T4                            | 5       |                       | 5   |                      | ns    |

Note 1: Every memory cycle starts with T4, during which Cycle Status is applied. If the CPU was idling, the sequence will be: "... Ti, T4, T1 ... ". If the CPU was not idling, the sequence will be: "... Ti, T4, T1 ... ".

Note 2: If the CPU is connected directly to the FPU and the CTTL loading is not violated, the CPU and FPU will function correctly together. The CPU and FPU connect directly without buffers. They should be located less than 4 inches (10 contimeters) apart. I<sub>SPCa</sub> and I<sub>SPCia</sub> will track each other on all CPU's and therefore it is not possible to have a minimum t<sub>SPCia</sub> and a maximum t<sub>SPCa</sub> value. The pulse width minimum, t<sub>SPCw</sub>, of the FPU will not be violated by the NS32CG16 when connected directly to the FPU.

## 4.4.3.1 Output Signals: Internal Propagation Delays, NS32CG16-10 and NS32CG16-15 (Continued)

| Nems                 | Figure   | Description                                                           | Deference (Oendiki                                      | NS32C | G16-10 | NS32C | G16-15 | Unite            |
|----------------------|----------|-----------------------------------------------------------------------|---------------------------------------------------------|-------|--------|-------|--------|------------------|
| Name                 | rigure   | Description                                                           | Reference/Conditions                                    | Min   | Max    | Min   | Max    | Units            |
| t <sub>TSOa</sub>    | 4-5      | TSO Signal Active                                                     | after R.E., CTTL T2                                     |       | 15     | 2     | 12     | ns               |
| t <sub>TSOia</sub>   | 4-5      | TSO Signal Inactive                                                   | after R.E., CTTL T4                                     |       | 15     | 0     | 10     | ns               |
| t <sub>RDa</sub>     | 4-5      | RD Signal Active                                                      | after R.E., CTTL T2                                     |       | 20     |       | 15     | ns               |
| t <sub>RDia</sub>    | 4-5      | <b>RD</b> Signal Inactive                                             | after R.E., CTTL T4                                     |       | 20     | 0     | 15     | ns               |
| t <sub>WRa</sub>     | 4-6      | WR Signal Active                                                      | after R.E., CTTL T2                                     |       | 20     |       | 15     | ns               |
| t <sub>WRia</sub>    | 4-6      | WR Signal Inactive                                                    | after R.E., CTTL T4                                     |       | 20     | 0     | 15     | ns               |
| t <sub>DBEa(R)</sub> | 4-5      | DBE Active (Read Cycle)                                               | after F.E., CTTL T2                                     |       | 21     |       | 15     | ns               |
| t <sub>DBEa(W)</sub> | 4-6      | DBE Active (Write Cycle)                                              | after R.E., CTTL T2                                     |       | 28     |       | 15     | ns               |
| t <sub>DBEia</sub>   | 4-5, 4-6 | DBE Inactive                                                          | after F.E., CTTL T4                                     |       | 23     |       | 15     | ns               |
| t <sub>USv</sub>     | 4-5      | U/S Signal Valid                                                      | after R.E., CTTL T4                                     |       | 40     |       | 30     | ns               |
| t <sub>USh</sub>     | 4-5      | U/S Signal Hold                                                       | after R.E., CTTL T4                                     | 5     |        | 5     |        | ns               |
| t <sub>PFSa</sub>    | 4-13     | PFS Signal Active                                                     | after F.E., CTTL                                        |       | 50     |       | 38     | ns               |
| t <sub>PFSia</sub>   | 4-13     | PFS Signal Inactive                                                   | after F.E., CTTL                                        |       | 50     |       | 38     | ns               |
| t <sub>PFSw</sub>    | 4-13     | PFS Pulse Width                                                       | at 15% V <sub>CC</sub> (Both Edges)                     | 70    |        | 45    |        | ns               |
| t <sub>NSPF</sub>    | 4-16     | Nonsequential Fetch<br>to Next PFS Clock Cycle                        | after R.E., CTTL T1                                     | 4     |        | 4     |        | tстр             |
| t <sub>PFNS</sub>    | 4-15     | PFS Clock Cycle to<br>Next Nonsequential Fetch                        | before R.E., CTTL T1                                    | 4     |        | 4     |        | tстр             |
| t <sub>LXPF</sub>    | 4-14     | Last Operand Transfer<br>of an Instruction to<br>Next PFS Clock Cycle | before R.E., CTTL T1 of<br>First Bus Cycle of Transfer  | 0     |        | 0     |        | t <sub>CTp</sub> |
| tiLOs                | 4-17     | ILO Signal Setup                                                      | before R.E., CTTL T1 of<br>First Interlocked Read Cycle | 30    |        | 30    |        | ns               |
| tilOh                | 4-18     | ILO Signal Hold                                                       | after R.E., CTTL T3 of Last<br>Interlocked Write Cycle  | 5     |        | 5     |        | ns               |
| t <sub>ILOa</sub>    | 4-19     | ILO Signal Active                                                     | after R.E., CTTL                                        |       | 55     |       | 35     | ns               |
| t <sub>ILOia</sub>   | 4-19     | ILO Signal Inactive                                                   | after R.E., CTTL                                        |       | 55     |       | 35     | ns               |
| t <sub>RSTOa</sub>   | 4-22     | RSTO Signal Active                                                    | after R.E., CTTL                                        |       | 21     |       | 15     | ns               |
| t <sub>RSTOia</sub>  | 4-22     | <b>RSTO</b> Signal Inactive                                           | after R.E., CTTL                                        |       | 21     |       | 15     | ns               |
| t <sub>RTOI</sub>    | 4-22     | Reset to Idle                                                         | after F.E. of RSTO                                      |       | 10     |       | 10     | t <sub>СТр</sub> |
| <sup>t</sup> RTOF    | 4-22     | Reset to Fetch                                                        | after R.E. of RSTO                                      |       | 8      |       | 8      | t <sub>CTp</sub> |

| 4.0                | Device       | Specifications (Con                 | ntinued)                           |       |        |       |        |                  |
|--------------------|--------------|-------------------------------------|------------------------------------|-------|--------|-------|--------|------------------|
| 4.4.3.             | 2 Input Sign | al Requirements: NS32CG1            | 6-10 and NS32CG16-15               |       |        |       |        |                  |
|                    | <b>F</b> 1   |                                     | D. (                               | NS32C | G16-10 | NS32C | G16-15 |                  |
| Name               | Figure       | Description                         | Heterence/Conditions               | Min   | Max    | Min   | Max    | Units            |
| t <sub>Xp</sub>    | 4-20         | OSCIN Clock Period                  | R.E., OSCIN to Next R.E., OSCIN    | 50    | 500    | 33    | 500    | ns               |
| t <sub>Xh</sub>    | 4-20         | OSCIN High Time<br>(External Clock) | at 4.2V (Both Edges)               | 16    |        | 11    |        | ns               |
| t <sub>XI</sub>    | 4-20         | OSCIN Low Time                      | at 1.0V (Both Edges)               | 16    |        | 11    | L      | ns               |
| t <sub>Dls</sub>   | 4-5, 4-11    | Data In Setup                       | before R.E., CTTL T4               | 18    |        | 15    |        | ns               |
| t <sub>Dlh</sub>   | 4-5, 4-11    | Data In Hold<br>(see Note 1)        | after R.E., CTTL T4                | 7     |        | 7     |        | ns               |
| t <sub>CWs</sub>   | 4-5, 4-6     | CWAIT Signal Setup                  | before R.E., CTTL T3 or T3(w)      | 20    |        | 20    |        | ns               |
| t <sub>CWh</sub>   | 4-5, 4-6     | CWAIT Signal Hold                   | after R.E., CTTL T3 or T3(w)       | 5     |        | 5     |        | ns               |
| t <sub>Ws</sub>    | 4-5, 4-6     | WAITn Signals Setup                 | before R.E., CTTL T3 or T3(w)      | 20    |        | 20    |        | ns               |
| t <sub>Wh</sub>    | 4-5, 4-6     | WAITn Signals Hold                  | after R.E., CTTL T3 or T3(w)       | 5     |        | 5     |        | ns               |
| t <sub>HLDs</sub>  | 4-7, 4-8     | HOLD Setup Time                     | before R.E., CTTL TX2 or Ti        | 30    |        | 22    |        | ns               |
| t <sub>HLDh</sub>  | 4-7, 4-8     | HOLD Hold Time                      | after R.E., CTTL Ti                | 0     |        | 0     |        | ns               |
| t <sub>PWR</sub>   | 4-21         | Power Stable to RSTI R.E.           | after V <sub>CC</sub> Reaches 4.5V | 50    |        | 33    |        | μs               |
| t <sub>RSTs</sub>  | 4-21, 4-22   | RSTI Signal Setup                   | before F.E., CTTL                  | 20    |        | 20    |        | ns               |
| t <sub>RSTw</sub>  | 4-22         | RSTI Pulse Width                    | at 0.8V (Both Edges)               | 64    |        | 64    |        | tстр             |
| tSPCh              | 4-12         | SPC Hold Time<br>(see Note 3)       | after R.E., CTTL                   | 0     |        | 0     |        | ns               |
| tiNTh              | 4-23         | INT Signal Hold                     | after Interrupt Acknowledge        |       | 8      |       | 8      | tстр             |
| t <sub>NMIw</sub>  | 4-24         | NMI Pulse Width                     | at 0.8V (Both Edges)               | 70    |        | 50    |        | ns               |
| tSPCd              | 4-12         | SPC Pulse Delay<br>from Slave       | after F.E., CTTL T4                | 2     |        | 2     |        | t <sub>СТр</sub> |
| t <sub>SPCs</sub>  | 4-12         | SPC Input Setup                     | before F.E., CTTL                  | 37    |        | 30    |        | ns               |
| t <sub>ADSs</sub>  | 4-9          | ADS Input Setup                     | before F.E., CTTL                  | 15    |        | 10    |        | ns               |
| t <sub>ADSh</sub>  | 4-9          | ADS Input Hold<br>(see Note 2)      | after F.E., CTTL T1                | 10    |        | 10    |        | ns               |
| t <sub>DDINs</sub> | 4-9          | DDIN Input Setup                    | before F.E., CTTL                  | 15    |        | 10    |        | ns               |
| tDDINh             | 4-9          | DDIN Input Hold                     | after R.E., CTTL T4                | 7     |        | 5     |        | ns               |

Note 1:  $t_{Dih}$  is always less than or equal to  $t_{RDia}$ .

Note 2: ADS must be deasserted before state T4 of the DMA controller cycle.

Note 3: Not tested, guaranteed by design.

4.4.4 TIMING DIAGRAMS





NS32CG16-10/NS32CG16-15

2





2-153



Note 1: ADS must be deactivated before state T4 of the DMA controller cycle.

NS32CG16-10/NS32CG16-15

Note 2: During a DMA cycle WAIT1-2 must be kept inactive unless they are monitored by the DMA Controller. A DMA cycle is similar to a CPU cycle. The NS32CG16 generates TSO, RD, WR and DBE. The DMAC drives the address/data lines HBE, ADS and DDIN.

Note 3: During a DMA cycle, if the ADS signal is pulsed in order to initiate a bus cycle, the HOLD signal must remain asserted until state T4 of the DMAC cycle.



2





2

NS32CG16-10/NS32CG16-15



| Annendix A: Instruction Formats                                                   |                 | n              |                 |              |
|-----------------------------------------------------------------------------------|-----------------|----------------|-----------------|--------------|
|                                                                                   | Continuetion b  |                | to a to a stand |              |
| i – Integer Tupe Field                                                            | Configuration t | ons in seiterg | Instruction:    | — <u> </u>   |
| R = 00 (Bitc)                                                                     |                 |                | С               | MFI          |
| B = 00 (Byte)                                                                     |                 |                | _               |              |
| w = 01  (word)                                                                    |                 |                | 7               |              |
|                                                                                   |                 |                | cor             | d 1010       |
| f = Floating Point Type Field                                                     |                 | _              | [i              |              |
| F = 1 (Std. Floating: 32 bits)                                                    |                 | Form           | nat O           |              |
| L = 0 (Long Floating: 64 bits)                                                    | Bcond           | (BR)           |                 |              |
| op = Operation Code                                                               |                 |                | 7               | 0            |
| Valid encodings shown with each format.                                           |                 |                | <u>-</u>        |              |
| gen, gen 1, gen 2= General Addressing Mode Field<br>See Sec. 2.3.2 for encodings. |                 |                | ор              | 0010         |
| reg = General Purpose Register Number                                             |                 | Form           | nat 1           |              |
| cond = Condition Code Field                                                       | BSB             | -0000          | ENTER           | 1000         |
| 0000 = EQual: Z = 1                                                               | RET             | -0001          | EXIT            | -1001        |
| 0001 = Not Equal: Z = 0                                                           | CXP             | -0010          | NOP             | -1010        |
| 0010 = Carry Set: C = 1                                                           | RXP             | -0011          | WAIT            | - 1011       |
| 0011 = Carry Clear; C = 0                                                         | RETT            | -0100          | DIA             | -1100        |
| 0100 = Higher: L = 1                                                              | RETI            | -0101          | FLAG            | -1101        |
| 0101 = Lower or Same: L = 0                                                       | SAVE            | -0110          | SVC             | -1110        |
| 0110 = Greater Than:  N = 1                                                       | RESTORE         | -0111          | BPT             | -1111        |
| 0111 = Less  or Equal:  N = 0                                                     |                 |                |                 |              |
| 1000 = Flag Set: F = 1                                                            |                 | 15             | 8 7             | 0            |
| 1001 = Flag Clear; F = 0                                                          |                 | Gen            | short           |              |
| 1010 = 10 wer: $1 = 0$ and $7 = 0$                                                |                 | gen            |                 |              |
| 1011 = Higher or Same:  I = 1  or  7 = 1                                          |                 | Form           | nat 2           |              |
| 1100 = Less Than: N = 0 and Z = 0                                                 |                 |                |                 |              |
| 1101 = Greater or Equal: N = 1 or Z = 1                                           | ADDQ            | -000           | ACB             | - 100        |
| 1110 = (l n conditionally True)                                                   | CMPQ            | -001           | MOVQ            | - 101        |
| 1111 = (l n conditionally False)                                                  | Scond           | -010           | LFA             | - 110        |
| short = Short Immediate value. May contain                                        | Scond           | 011            |                 |              |
| guick: Signed 4-bit value, in MOV/O, ADDO, CMPO                                   |                 | 15             | 0 7             | 0            |
| ACB.                                                                              |                 | <b>19</b>      | ┉┈              |              |
| cond: Condition Code (above), in Scond.                                           |                 | gen            | op 1            | 1 1 1 1 i    |
| areg: CPU Dedicated Register, in LPR, SPR.                                        |                 |                |                 |              |
| 0000 = UPSR                                                                       |                 | Form           | nat 3           |              |
| 0001 - 0111 = (Reserved)                                                          | CXPD            | -0000          | ADJSP           | - 1010       |
| 1000 = FP                                                                         | BICPSR          | -0010          | JSR             | -1100        |
| 1001 = SP                                                                         | JUMP            | -0100          | CASE            | -1110        |
| 1010 = SB                                                                         | BISPSR          | -0110          |                 |              |
| 1011 = (Reserved)                                                                 | Trap (UND) on   | XXX1, 1000     |                 |              |
| 1100 = (Reserved)                                                                 |                 |                |                 |              |
| 1101 = PSR                                                                        |                 | 15             | 8 7             | 0            |
| 1110 = INTBASE                                                                    |                 | an 1           |                 |              |
| 1111 = MOD                                                                        |                 | gen i          | gen z           |              |
| Options: in String Instructions                                                   |                 | Form           | nat 4           |              |
|                                                                                   |                 |                | SUP             | - 1000       |
|                                                                                   | CMP             |                |                 | - 1000       |
| T = Translated                                                                    | BIC             | -0001          |                 | - 1001       |
| B = Backward                                                                      | ADDC            |                | SUBC            | -1100        |
|                                                                                   |                 | ~              |                 |              |
| U/W = 00: None                                                                    | MOV             | -0101          | TBIT            | - 1101       |
| U/W = 00: None<br>01: While Match                                                 | MOV             | -0101<br>-0110 | TBIT<br>XOR     | 1101<br>1110 |

2





Note 1: Opcode not defined; CPU treats like MOVf. First operand has access class of read; second operand has access class of write; f-field selects 32-bit or 64-bit data.

Note 2: Opcode not defined; CPU treats like ADDf. First operand has access class of read; second operand has access class of read-modify-write. f-field selects 32-bit or 64-bit data.

Note 3: Opcode not defined; CPU treats like CMPI. First operand has access class of read; second operand has access class of read. f-field selects 32-bit or 64-bit data.



# Section 3 Slave Processors


| Section 3 Contents                                                  |      |
|---------------------------------------------------------------------|------|
| NS32381-15, NS32381-20, NS32381-25, NS32381-30 Floating-Point Units | 3-3  |
| NS32081-10, NS32081-15 Floating-Point Units                         | 3-32 |

# NS32381-15/NS32381-20

# National Semiconductor

# NS32381-15/NS32381-20/NS32381-25/NS32381-30 Floating-Point Unit

# **General Description**

The NS32381 is a second generation, CMOS, floating-point slave processor that is fully software compatible with its forerunner, the NS32081 FPU. The NS32381 FPU functions with National's Embedded System Processors™, the NS32GX32 and the NS32CG16, and with any Series 32000 CPU, from the NS32081 to the NS32532, in a tightly coupled slave configuration. The performance of the NS32381 has been increased over the NS32081 by architecture improvements, hardware enhancements, and higher clock frequencies. Key improvements include the addition of a 32-bit slave protocol, an early done algorithm to increase CPU/FPU parallelism, an expanded register set, an automatic power down feature, expanded math hardware, and additional instructions.

The NS32381 FPU contains eight 64-bit data registers and a Floating-Point Status Register (FSR). The FPU executes 20 instructions, and operates on both single and doubleprecision operands. Three separate processors in the NS32381 manipulate the mantissa, sign, and exponent.

The CPU and NS32381 FPU form a tightly coupled computer cluster, which appears to the user as a single processing unit. The CPU and FPU communication is handled automatically, and is user transparent. The FPU is fabricated with National's advanced double-metal CMOS process. It is available in a 68-pin Pin Grid Array (PGA) package or 68-pin Plastic package.

# **Features**

- Compatible with NS32008, NS32016, NS32C016, NS32032, NS32C032, NS32332, NS32532, NS32CG16 and NS32GX32 microprocessors
- Selectable 16-bit or 32-bit Slave Protocol
- Format compatible with IEEE Standard 754-1985 for binary floating point arithmetic
- Early done algorithm
- Single (32-bit) and double (64-bit) precision operations
- Eight on-chip (64-bit) data registers
- Automatic power down mode
- Full upward compatibility with existing 32000 software
- High speed double-metal CMOS design
- 68-pin PGA package
- 68-pin plastic package



# **Table of Contents**

# **1.0 PRODUCT INTRODUCTION**

1.1 IEEE Features Supported-Standard 754-1985

## 1.2 Operand Formats

- 1.2.1 Normalized Numbers
- 1.2.2 Zero
- 1.2.3 Reserved Operands
- 1.2.4 Integers
- 1.2.5 Memory Representations

# 2.0 ARCHITECTURAL DESCRIPTION

- 2.1 Programming Model
  - 2.1.1 Floating-Point Registers
  - 2.1.2 Floating-Point Status Register (FSR) 2.1.2.1 FSR Mode Control Fields 2.1.2.2 FSR Status Fields
    - 2.1.2.3 FSR Software Fields (SWF)
- 2.2 Instruction Set
- 2.3 Exceptions

## **3.0 FUNCTIONAL DESCRIPTION**

- 3.1 Power and Grounding
- 3.2 Automatic Power Down Mode
- 3.3 Clocking
- 3.4 Resetting
- 3.5 Bus Operation
  - 3.5.1 Bus Cycles
  - 3.5.2 Operand Transfer Sequences
- 3.6 Instruction Protocols
  - 3.6.1 General Protocol Sequence
  - 3.6.2 Early Done Algorithm
  - 3.6.3 Floating-Point Protocols

## 4.0 DEVICE SPECIFICATIONS

- 4.1 Pin Descriptions
  - 4.1.1 Supplies
  - 4.1.2 Input Signals
  - 4.1.3 Output Signals
  - 4.1.4 Input/Output Signals
- 4.2 Absolute Maximum Ratings
- 4.3 Electrical Characteristics
- 4.4 Switching Characteristics
  - 4.4.1 Definitions
  - 4.4.2 Timing Tables
    - 4.4.2.1 Output Signal Propagation Delays for all CPUs
    - 4.4.2.2 Output Signal Propagation Delays for the NS32008, NS32016, NS32032 CPUs
    - 4.4.2.3 Output Signal Propagation Delays for the 32-Bit Slave Protocol NS32332 CPU
    - 4.4.2.4 Output Signal Propagation Delays for the 32-Bit Slave Protocol NS32532 CPU
    - 4.4.2.5 Input Signal Requirements for all CPUs
    - 4.4.2.6 Input Signal Requirements for the NS32008, NS32016, NS32032 CPUs
    - 4.4.2.7 Input Signal Requirements for the 32-Bit Slave Protocol NS32332 CPU
    - 4.4.2.8 Input Signal Requirements for the 32-Bit Slave Protocol NS32532 CPU
    - 4.4.2.9 Clocking Requirements for all CPUs

## APPENDIX A: NS32381 PERFORMANCE ANALYSIS

# List of Illustrations

| FPU Block Diagram                                                        |
|--------------------------------------------------------------------------|
| Floating-Point Operand Formats                                           |
| Integer Format                                                           |
| Register Set                                                             |
| The Floating-Point Status Register                                       |
| Floating-Point Instruction Formats                                       |
| Recommended Supply Connections                                           |
| Power-On Reset Requirements                                              |
| General Reset Timing                                                     |
| System Connection Diagram with the NS32532 CPU                           |
| System Connection Diagram with the NS32332 CPU                           |
| System Connection Diagram with the NS32008, NS32016 or NS32032 CPU       |
| System Connection Diagram with the NS32CG16 CPU                          |
| Slave Processor Read Cycle (NS32008, NS32016, NS32032 and NS32332 CPUs)  |
| Slave Processor Read Cycle (NS32532 CPU)                                 |
| Slave Processor Write Cycle (NS32008, NS32016, NS32032 and NS32332 CPUs) |
| Slave Processor Write Cycle (NS32532 CPU)                                |
| ID and Opcode Format 16-Bit Slave Protocol                               |
| ID and Opcode Format 32-Bit Slave Protocol                               |
| FPU Status Word Format                                                   |
| 16-Bit General Slave Instruction Protocol: FPU Actions                   |
| 32-Bit General Slave Instruction Protocol: FPU Actions                   |
| 68-Pin PGA Package                                                       |
| Timing Specification Standard (Signal Valid After Clock Edge)            |
| Timing Specification Standard (Signal Valid Before Clock Edge)           |
| Clock Timing                                                             |
| Power-On Reset                                                           |
| Non-Power-On Reset                                                       |
| RST Release Timing                                                       |
| Read Cycle from FPU (NS32008, NS32016, NS32032 CPUs)                     |
| Write Cycle to FPU (NS32008, NS32016, NS32032 CPUs)         4-9          |
| Read Cycle from FPU (NS32332 CPU)         4-10                           |
| Write Cycle to FPU (NS32332 CPU)         4-11                            |
| SDN332 Timing (NS32332 CPU)                                              |
| SDN332 (TRAP) Timing (NS32332 CPU)                                       |
| Read Cycle from FPU (NS32532 CPU)                                        |
| Write Cycle from FPU (NS32532 CPU)         4-15                          |
| SDN532 Timing (NS32532 CPU)                                              |
| FSSR Timing (NS32532 CPU)                                                |
| SPC Pulse from FPU                                                       |

# List of Tables

| Sample F Fields                           | 1-1 |
|-------------------------------------------|-----|
| Sample E Fields                           | 1-2 |
| Normalized Number Ranges                  | 1-3 |
| 16-Bit General Slave Instruction Protocol |     |
| 32-Bit General Slave Instruction Protocol |     |
| Floating-Point Instruction Protocols      | 3-3 |
|                                           |     |

# **1.0 Product Introduction**

The NS32381 Floating-Point Unit (FPU) provides high speed floating-point operations for the Series 32000 family, and is fabricated using National high-speed CMOS technology. It operates as a slave processor for transparent expansion of the Series 32000 CPU's basic instruction set. The FPU can also be used with other microprocessors as a peripheral device by using additional TTL and CMOS interface logic. The NS32381 is compatible with the IEEE Floating-Point Formats.

## 1.1 IEEE FEATURES SUPPORTED-STANDARD 754-1985

- a) Basic floating-point number formats
- b) Add, subtract, multiply, divide and compare operations
- c) Conversions between different floating-point formats
- d) Conversions between floating-point and integer formats
- e) Round floating-point number to integer (round to nearest, round toward negative infinity and round toward zero, in double or single-precision)
- f) Exception signaling and handling (invalid operation, divide by zero, overflow, underflow and inexact)

#### **1.2 OPERAND FORMATS**

The N32381 FPU operates on two floating-point data types—single precision (32 bits) and double precision (64 bits). Floating-point instruction mnemonics use the suffix F (Floating) to select the single precision data type, and the suffix L (Long Floating) to select the double precision data type.

A floating-point number is divided into three fields, as shown in *Figure 1-2*.

The F field is the fractional portion of the represented number. In Normalized numbers (Section 1.2.1), the binary point is assumed to be immediately to the left of the most significant bit of the F field, with an implied 1 bit to the left of the binary point. Thus, the F field represents values in the range  $1.0 \le x \le 2.0$ .

## **TABLE 1-1. Sample F Fields**

| F Field | Binary Value | Decimai Value |
|---------|--------------|---------------|
| 0000    | 1.0000       | 1.000 0       |
| 0100    | 1.010 0      | 1.250 0       |
| 1000    | 1.100 0      | 1.500 0       |
| 1100    | 1.110 0      | 1.750 0       |
|         | <b>↑</b>     |               |

#### Implied Bit

The E field contains an unsigned number that gives the binary exponent of the represented number. The value in the E field is biased; that is, a constant bias value must be subtracted from the E field value in order to obtain the true exponent. The bias value is  $011 \dots 11_2$ , which is either 127 (single precision) or 1023 (double precision). Thus, the true exponent can be either positive or negative, as shown in Table 1-2.

## TABLE 1-2. Sample E Fields

| E Field | F Field | Represented Value          |
|---------|---------|----------------------------|
| 011 110 | 1000    | $1.5 \times 2^{-1} = 0.75$ |
| 011 111 | 1000    | $1.5 \times 2^0 = 1.50$    |
| 100000  | 1000    | 1.5×2 <sup>1</sup> = 3.00  |

Two values of the E field are not exponents. 11...11 signals a reserved operand (Section 1.2.3). 00...00 represents the number zero if the F field is also all zeroes, otherwise it signals a reserved operand.

The S bit indicates the sign of the operand. It is 0 for positive and 1 for negative. Floating-point numbers are in signmagnitude form, that is, only the S bit is complemented in order to change the sign of the represented number.

#### **1.2.1 Normalized Numbers**

Normalized numbers are numbers which can be expressed as floating-point operands, as described above, where the E field is neither all zeroes nor all ones.

The value of a Normalized number can be derived by the formula:

 $(-1)^{S} \times 2^{(E-Bias)} \times (1 + F)$ 

The range of Normalized numbers is given in Table 1-3.

## 1.2.2 Zero

There are two representations for zero—positive and negative. Positive zero has all-zero F and E fields, and the S bit is zero. Negative zero also has all-zero F and E fields, but its S bit is one.

# 1.2.3 Reserved Operands

The IEEE Standard for Binary Floating-Point Arithmetic provides for certain exceptional forms of floating-point operands. The NS32381 FPU treats these forms as reserved operands. The reserved operands are:

- · Positive and negative infinity
- Not-a-Number (NaN) values
- Denormalized numbers

Both Infinity and NaN values have all ones in their E fields. Denormalized numbers have all zeroes in their E fields and non-zero values in their F fields.

The NS32381 FPU causes an Invalid Operation trap (Section 2.1.2.2) if it receives a reserved operand, unless the operation is simply a move (without conversion). The FPU does not generate reserved operands as results.



## **TABLE 1-3. Normalized Number Ranges**

| Most Positive  | Single Precision<br>$2^{127} \times (2 - 2^{-23})$<br>= 3.40282346 × 10 <sup>38</sup>        | Double Precision<br>$2^{1023} \times (2 - 2^{-52})$<br>= 1.7976931348623157 × 10 <sup>308</sup>        |
|----------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Least Positive | 2−126<br>= 1.17549436 × 10 <sup>−38</sup>                                                    | 2−1022<br>= 2.2250738585072014 × 10 <sup>−308</sup>                                                    |
| Least Negative | −(2 <sup>−126</sup> )<br>= −1.17549436 × 10 <sup>−38</sup>                                   | -(2 <sup>-1022</sup> )<br>= -2.2250738585072014 × 10 <sup>-308</sup>                                   |
| Most Negative  | $\begin{array}{l} -2^{127} \times (2 - 2^{-23}) \\ = -3.40282346 \times 10^{38} \end{array}$ | $\begin{array}{l} -2^{1023} \times (2 - 2^{-52}) \\ = -1.7976931348623157 \times 10^{308} \end{array}$ |

Note: The values given are extended one full digit beyond their represented accuracy to help in generating rounding and conversion algorithms.

## 1.2.4 Integers

In addition to performing floating-point arithmetic, the NS32381 FPU performs conversions between integer and floating-point data types. Integers are accepted or generated by the FPU as two's complement values of byte (8 bits), word (16 bits) or double word (32 bits) length.

See Figure 1-3 for the Integer Format and Table 1-4 for the Integer Fields.



# **TABLE 1-4. Integer Fields**

| S | Value            | Name             |
|---|------------------|------------------|
| 0 | I                | Positive Integer |
| 1 | — 2 <sup>n</sup> | Negative Integer |

Note: n represents the number of bits in the word, 8 for byte, 16 for word and 32 for double-word.

## 1.2.5 Memory Representations

The NS32381 FPU does not directly access memory. However, it is cooperatively involved in the execution of a set of two-address instructions with its Series 32000 Family CPU. The CPU determines the representation of operands in memory.

In the Series 32000 family of CPUs, operands are stored in memory with the least significant byte at the lowest byte address. The only exception to this rule is the Immediate addressing mode, where the operand is held (within the instruction format) with the most significant byte at the lowest address.

# 2.0 Architectural Description

# 2.1 PROGRAMMING MODEL

The Series 32000 architecture includes nine registers that are implemented on the NS32381 Floating-Point Unit (FPU).

## 2.1.1 Floating-Point Registers

There are eight registers (L0-L7) on the NS32381 FPU for providing high-speed access to floating-point operands. Each is 64 bits long. A floating-point register is referenced whenever a floating-point instruction uses the Register addressing mode (Section 2.2.2) for a floating-point operand. All other Register mode usages (i.e., integer operands) refer to the General Purpose Registers (R0-R7) of the CPU, and the FPU transfers the operand as if it were in memory.

Note: These registers are all upward compatible with the 32-bit NS32081 registers, (F0-F7), such that when the Register addressing mode is specified for a double precision (64-bit) operand, a pair of 32-bit registers holds the operand. The programmer specifies the even register of the pair which contains the least significant half of the operand and the next consecutive register contains the most significant half.

# 2.1.2 Floating-Point Status Register (FSR)

The Floating-Point Status Register (FSR) selects operating modes and records any exceptional conditions encountered during execution of a floating-point operation. Figure 2-2 shows the format of the FSR.



# 2.0 Architectural Description (Continued)

# 2.1.2.1 FSR Mode Control Fields

The FSR mode control fields select FPU operation modes. The meanings of the FSR mode control bits are given below.

Rounding Mode (RM): Bits 7 and 8. This field selects the rounding method. Floating-point results are rounded whenever they cannot be exactly represented. The rounding modes are:

- 00 Round to nearest value. The value which is nearest to the exact result is returned. If the result is exactly halfway between the two nearest values the even value (LSB=0) is returned.
- 01 Round toward zero. The nearest value which is closer to zero or equal to the exact result is returned.
- 10 Round toward positive infinity. The nearest value which is greater than or equal to the exact result is returned.
- 11 Round toward negative infinity. The nearest value which is less than or equal to the exact result is returned.

Underflow Trap Enable (UEN): Bit 3. If this bit is set, the FPU requests a trap whenever a result is too small in absolute value to be represented as a normalized number. If it is not set, any underflow condition returns a result of exactly zero.

Inexact Result Trap Enable (IEN): Bit 5. If this bit is set, the FPU requests a trap whenever the result of an operation cannot be represented exactly in the operand format of the destination. If it is not set, the result is rounded according to the selected rounding mode.

## 2.1.2.2 FSR Status Fields

The FSR Status Fields record exceptional conditions encountered during floating-point data processing. The meanings of the FSR status bits are given below:

**Trap Type (TT):** bits 0-2. This 3-bit field records any exceptional condition detected by a floating-point instruction. The TT field is loaded with zero whenever any floating-point instruction except LFSR or SFSR completes without encountering an exceptional condition. It is also set to zero by a hardware reset or by writing zero into it with the Load FSR (LFSR) instruction. Underflow and Inexact Result are always reported in the TT field, regardless of the settings of the UEN and IEN bits.

- 000 No exceptional condition occurred.
- 001 Underflow. A non-zero floating-point result is too small in magnitude to be represented as a normalized floating-point number in the format of the destination operand. This condition is always reported in the TT field and UF bit, but causes a trap only if the UEN bit is set. If the UEN bit is not set, a result of Positive Zero is produced, and no trap occurs.

- 010 Overflow. A result (either floating-point or integer) of a floating-point instruction is too great in magnitude to be held in the format of the destination operand. Note that rounding, as well as calculations, can cause this condition.
- 011 Divide by zero. An attempt has been made to divide a non-zero floating-point number by zero. Dividing zero by zero is considered an Invalid Operation instead (below).
- 100 Illegal Instruction. Any instruction forms not included in the NS32381 Instruction Set are detected by the FPU as being illegal.
- 101 Invalid Operation. One of the floating-point operands of a floating-point instruction is a Reserved operand, or an attempt has been made to divide zero by zero using the DIVf instruction.
- 110 Inexact Result. The result (either floating-point or integer) of a floating-point instruction cannot be represented exactly in the format of the destination operand, and a rounding step must alter it to fit. This condition is always reported in the TT field and IF bit unless any other exceptional condition has occurred in the same instruction. In this case, the TT field always contains the code for the other exception and the IF bit is not altered. A trap is caused by this condition only if the IEN bit is set; otherwise the result is rounded and delivered, and no trap occurs.
- 111 (Reserved for future use.)

Underflow Flag (UF): Bit 4. This bit is set by the FPU whenever a result is too small in absolute value to be represented as a normalized number. Its function is not affected by the state of the UEN bit. The UF bit is cleared only by writing a zero into it with the Load FSR instruction or by a hardware reset.

Inexact Result Flag (IF): Bit 6. This bit is set by the FPU whenever the result of an operation must be rounded to fit within the destination format. The IF bit is set only if no other error has occurred. It is cleared only by writing a zero into it with the Load FSR instruction or by a hardware reset.

Register Modify Bit (RMB): Bit 16. This bit is set by the FPU whenever writing to a floating point data register. The RMB bit is cleared only by writing a zero with the LFSR instruction or by a hardware reset. This bit can be used in context switching to determine whether the FPU registers should be saved.

# 2.1.2.3 FSR Software Field (SWF)

Bits 9-15 of the FSR hold and display any information written to them (using the LFSR and SFSR instructions), but are not otherwise used by FPU hardware. They are reserved for use with NSC floating-point extension software.

# 2.0 Architectural Description (Continued)

# 2.2 INSTRUCTION SET

## 2.2.1 Floating-Point Instruction Set

This section describes the floating-point instructions executed by the FPU in conjunction with the CPU. These instructions form a subset of the Series 32000<sup>®</sup> instruction set and take 9, 11, and 12 encoding formats. A list of all the Series 32000 instructions as well as details on their formats and addressing modes can be found in the appropriate CPU data sheets.

Certain notations in the following instruction description tables serve to relate the assembly language form of each instruction to its binary format in *Figure 2-3*.





Format 12



## FIGURE 2-3. Floating-Point Instruction Formats

The Format column indicates which of the three formats in *Figure 2-3* represents each instruction.

The Op column indicates the binary pattern for the field called "op" in the applicable format.

The Instruction column gives the form of each instruction as it appears in assembly language. The form consists of an instruction mnemonic in upper case, with one or more suffixes (i or f) indicating data types, followed by a list of operands (gen1, gen2).

An i suffix on an instruction mnemonic indicates a choice of integer data types. This choice affects the binary pattern in the i field of the corresponding instruction format as follows:

| Suffix i | Data Type   | i Field |
|----------|-------------|---------|
| в        | Byte        | 00      |
| W        | Word        | 01      |
| D        | Double Word | 11      |

An f suffix on an instruction mnemonic indicates a choice of floating-point data types. This choice affects the setting of the f bit of the corresponding instruction format as follows:

| Suffix f | Data Type               | f Bit |
|----------|-------------------------|-------|
| F        | Single Precision        | 1     |
| L        | Double Precision (Long) | 0     |

An operand designation (gen1, gen2) indicates a choice of addressing mode expressions. This choice affects the binary pattern in the corresponding gen1 or gen2 field of the instruction format. Refer to Table 2-1 for the options available and their patterns.

Further details of the exact operations performed by each instruction are found in the Series 32000 Instruction Set Reference Manual.

## **Movement and Conversion**

The following instructions move the gen1 operand to the gen2 operand, leaving the gen1 operand intact.

| Format | Ор   | Instruction |            | Description                                                                                                     |
|--------|------|-------------|------------|-----------------------------------------------------------------------------------------------------------------|
| 11     | 0001 | MOVf        | gen1, gen2 | Move without<br>conversion                                                                                      |
| 9      | 010  | MOVLF       | gen1, gen2 | Move, converting<br>from double<br>precision to<br>single precision.                                            |
| 9      | 011  | MOVFL       | gen1, gen2 | Move, converting<br>from single<br>precision to<br>double<br>precision.                                         |
| 9      | 000  | MOVif       | gen1, gen2 | Move, converting<br>from any integer<br>type to any<br>floating-point<br>type.                                  |
| 9      | 100  | ROUNDfi     | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>nearest integer.                                          |
| 9      | 101  | TRUNCfi     | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>nearest integer<br>closer to zero.                        |
| 9      | 111  | FLOORfi     | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>largest integer<br>less than or<br>equal to its<br>value. |

Note: The MOVLF instruction f bit must be 1 and the i field must be 10. The MOVFL instruction f bit must be 0 and the i field must be 11.

## **Arithmetic Operations**

The following instructions perform floating-point arithmetic operations on the gen1 and gen2 operands, leaving the result in the gen2 operand.

Note: POLY and DOT use the additional third implied operand. POLY and DOT put their result to LO/FO register and not to GEN2.

| Format | Ор   | Instruction |            | Description                 |
|--------|------|-------------|------------|-----------------------------|
| 11     | 0000 | ADDf        | gen1, gen2 | Add gen1 to gen2.           |
| 11     | 0100 | SUBf        | gen1, gen2 | Subtract gen1<br>from gen2. |
| 11     | 1100 | MULf        | gen1, gen2 | Multiply gen2 by gen1.      |

#### 2.0 Architectural Description (Continued) Format Op Instruction Description 1000 DIVf gen1, gen2 Divide gen2 by gen1. 11 0101 NEGf 11 gen1, gen2 Move negative of gen1 to gen2. 1101 ABSf gen1, gen2 Move absolute value 11 of gen1 to gen2. 0100 SCALBf gen1, gen2 Move gen2\*2gen1 to (N) 12 gen2, for integral values of gen1 without computing 2gen1 (N) 12 0101 LOGBf gen1, gen2 Move the unbiased exponent of gen1 to gen2. 0011 DOTf gen1, gen2 Move (gen1\*gen2) (N) 12 + L0 to L0.(\*) (N) 12 0010 POLYf gen1, gen2 Move (L0\*gen1) + gen2 to L0.(\*)

Notes:

(N): Indicates NEW instruction.

(\*)The third impled operand used by these instructions can be either F0 or L0 depending on whether 'floating' or 'long' data type is specified in the opcode.

## Comparison

The Compare instruction compares two floating-point values, sending the result to the CPU PSR Z and N bits for use as condition codes. See *Figure 3-11*. The Z bit is set if the gen1 and gen2 operands are equal; it is cleared otherwise. The N bit is set if the gen1 operand is greater than the gen2 operand; it is cleared otherwise. The CPU PSR L bit is unconditionally cleared. Positive and negative zero are considered equal.

| Format Op |      | Ins  | struction  | Description  |
|-----------|------|------|------------|--------------|
| 11        | 0010 | CMPf | gen1, gen2 | Compare gen1 |
|           |      |      |            | to gen2.     |

## **Floating-Point Status Register Access**

The following instructions load and store the FSR as a 32bit integer.

| Format | Ор  | Instru | ction | Description |
|--------|-----|--------|-------|-------------|
| 9      | 001 | LFSR   | gen1  | Load FSR    |
| 9      | 110 | SFSR   | gen2  | Store FSR   |

Note: All instructions support all of the NS32000 family data formats (for external operands) and all addressing modes are supported.

# Rounding

The FPU supports all IEEE rounding options: Round toward nearest value or even significant if a tie. Round toward zero, Round toward positive infinity and Round toward negative infinity.

## 2.3 EXCEPTIONS

The FPU supports five types of exceptions: Invalid operation, Division by zero, Overflow, Underflow and Inexact Result. When an exception occurs, the FPU may or may not generate a trap depending upon the bit setting in the FSR Register. The user can disable the Inexact Result and the Underflow traps. If an undefined Floating-Point instruction is passed to the FPU an Illegal Instruction trap will occur. The user can't disable trap on Illegal Instruction.

Upon detecting an exceptional condition in executing a floating-point instruction, the FPU requests a TRAP by pulsing the SPC line for one clock cycle, pulsing the SDN332 line for two and a half clock cycles and pulsing the FSSR line for one clock cycle. (The user will connect the correct lines according to the CPU being used).

In addition, the FPU sets the Q bit in the status word register. The CPU responds by reading the status word register (refer to Section 3.6.1 for its format) while applying status h'E (transferring status word) on the status lines. A trapped instruction returns no result (even if the destination is FPU register) and does not affect the CPU PSR. The FPU records exceptional cause in the trap type (TT) field of the FSR. If an illegal opcode is detected, the FPU sets the TS bit in the slave processor status word register, indicating a trap (UND).

# 3.0 Functional Description

# 3.1 POWER AND GROUNDING

The NS32381 requires a single 5V power supply, applied on the V<sub>CC</sub> pins. These pins should be connected together by a power (V<sub>CC</sub>) plane on the printed circuit board. See *Figure 3-1*.

The grounding connections are made on the GND pins. These pins should be connected together by a ground (GND) plane on the printed circuit board. See *Figure 3-1*.





FIGURE 3-2. Power-On Reset Requirements

## 3.2 AUTOMATIC POWER DOWN MODE

The NS32381 supports a power down mode in which the device consumes only 10% of its original power at 30 MHz. The NS32381 enters the power down mode (internal clocks are stopped with phase two high) if it does not receive an SPC pulse from the CPU within 256 clocks.

The FPU exits the power down mode and returns to normal operation after it receives an SPC from the CPU. There is no extra delay caused by the FPU being in the power down mode.

## 3.3 CLOCKING

The NS32381 FPU requires a single-phase TTL clock input on its CLK pin (pin A8). Different Clock sources can be used to provide the CLK signal depending on the application. For example, it can come from the BCLK of the NS32532 CPU. It can also come from the CTTL pin of the NS32C201 Timing Control Unit, if it is required.

## 3.4 RESETTING

The  $\overline{RST}$  pin serves as a reset for on-chip logic. The FPU may be reset at any time by pulling the  $\overline{RST}$  pin low for at least 64 clock cycles. Upon detecting a reset, the FPU terminates instruction processing, resets its internal logic, and clears the FSR to all zeroes.

On application of power,  $\overrightarrow{\text{RST}}$  must be held low for at least 30  $\mu$ s after V<sub>CC</sub> is stable. This ensures that all on-chip voltages are completely stable before operation. See *Figures 3-2* and *3-3*.



FIGURE 3-3. General Reset Timing

## **3.5 BUS OPERATION**

Instructions and operands are passed to the NS32381 FPU with slave processor bus cycles. Each bus cycle transfers

either one byte (8 bits), one word (16 bits) or one double word (32 bits) to or from the FPU. During all bus cycles, the SPC line is driven by the CPU as an active low data strobe, and the FPU monitors pins STO-ST3 to keep track of the sequence (protocol) established for the instruction being executed. This is necessary in a virtual memory environment, allowing the FPU to retry an aborted instruction.

## 3.5.1 Bus Cycles

A bus cycle is initiated by the CPU, which asserts the proper status on (ST0-ST3) and pulses SPC low. The status lines are sampled by the FPU on the leading (falling) edge of the SPC pulse except for the 32532 CPU. When used with the 32532 CPU, the status lines are sampled on the rising edge of CLK in the T2 state. If the transfer is from the FPU (a slave processor read cycle), the FPU asserts data on the data bus for the duration of the SPC pulse. If the transfer is to the FPU (a slave processor write cycle), the FPU latches data from the data bus on the trailing (rising) edge of the SPC pulse. *Figures 3-5, 3-6, 3-7* and *3-8* illustrate these sequences.

The direction of the transfer and the role of the bidirectional SPC line are determined by the instruction protocol being performed. SPC is always driven by the CPU during slave processor bus cycles. Protocol sequences for each instruction are given in Section 3.6.

## 3.5.2 Operand Transfer Sequences

An operand is transferred in one or more bus cycles. For the 16-Bit Slave Protocol a 1-byte operand is transferred on the least significant byte of the data bus (D0–D7). A 2-byte operand is transferred on the entire bus. A 4-byte or 8-byte operand is transferred in consecutive bus cycles, least significant word first.

For the 32-Bit Slave Protocol a 4-byte operand is transferred on the entire data bus in a single bus cycle and an 8-byte operand is transferred in two consecutive bus cycles with the most significant byte transferred on data bits (D0– D7). The complete operand transfer of bytes B0–B7 where B0 is the least significant byte would appear on the data bus as B4, B5, B6, B7 followed by B0, B1, B2, B3 in the second bus cycle.



3-13

3



FIGURE 3-4d. System Connection Diagram with the NS32CG16 CPU

TL/EE/9157-41



3



# 3.0 Functional Description (Continued) 3.6 INSTRUCTION PROTOCOLS

## 3.6.1 General Protocol Sequences

The NS32381 supports both the 16-bit and 32-bit General Slave protocol sequences. See Tables 3-1, 3-2 and *Figures 3-12, 3-13* respectively.

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID byte followed by an Operation Word. See *Figure 3-9* for the ID and Opcode format 16-bit Slave Protocol and *Figure 3-10* for the ID and Opcode Format 32-bit Slave Protocol. The ID Byte has three functions:

1) It identifies the instruction to the CPU as being a Slave Processor instruction.

2) It specifies which Slave Processor will execute it.

3) It determines the format of the following Operation Word of the instruction.

Upon receiving a slave processor instruction, the CPU initiates a sequence outlined in either Table 3-1 or 3-2, depending on the PS0 and PS1, to allow for the 16-bit or 32-bit slave protocol. The NS32008, NS32016, NS32C016, NS32032, NS32C032 and NS32CG16 all communicate with the NS32381 using the 16-bit Slave Protocol. The NS32332, NS32532 and NS32GX32 CPUs communicate with the NS32381 using a 32-bit Slave Protocol; a different version is provided for each CPU.

| TABL | E 3-1. | 16-Bit | General | Slave | Instruction | Protocol |
|------|--------|--------|---------|-------|-------------|----------|
|      |        |        |         |       |             |          |

| Step                            | Status                                                            | Action                                                                                                                                                                                                                                                       |  |
|---------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1<br>2<br>3<br>4<br>5<br>6<br>7 | ID (1111)<br>OP (1101)<br>OP (1101)<br><br>ST (1110)<br>OP (1101) | CPU sends ID Byte<br>CPU sends Operation Word<br>CPU sends required operands (if any)<br>Slaves starts execution (CPU prefetches)<br>Slave pulses SPC low<br>CPU Reads Status Word<br>CPU Reads Result (if destination is<br>memory and if no TRAP occurred) |  |

## TABLE 3-2. 32-Bit General Slave Instruction Protocol

| Step | Status    | Action                                         |  |  |  |  |
|------|-----------|------------------------------------------------|--|--|--|--|
| 1    | ID (1111) | CPU sends ID and Operation Word                |  |  |  |  |
| 2    | OP (1101) | CPU sends required operands (if any)           |  |  |  |  |
| 3    |           | Slaves starts execution (CPU prefetches)       |  |  |  |  |
| 4    | _         | Slave signals DONE or TRAP or CMPf             |  |  |  |  |
| 5    | ST (1110) | CPU Reads Status Word (If TRAP was signaled    |  |  |  |  |
|      |           | or a CMPf instruction was executed)            |  |  |  |  |
| 6    | OP (1101) | CPU Reads Result (if destination is memory and |  |  |  |  |
|      |           | if no TRAP occurred)                           |  |  |  |  |

|          |                    |                    | ······································ |                     |                                        |                      |
|----------|--------------------|--------------------|----------------------------------------|---------------------|----------------------------------------|----------------------|
| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued                    | Operand 2<br>Issued | Returned Value<br>Type and Destination | PSR Bits<br>Affected |
| ADDf     | read.f             | rmw.f              | f                                      | f                   | f to Op. 2                             | none                 |
| SUBf     | read.f             | rmw.f              | f                                      | f f                 | f to Op. 2                             | none                 |
| MULf     | read.f             | rmw.f              | f                                      | f                   | f to Op. 2                             | none                 |
| DIVf     | read.f             | rmw.f              | f                                      | f                   | f to Op. 2                             | none                 |
| MOVf     | read.f             | write.f            | f                                      | N/A                 | f to Op. 2                             | none                 |
| ABSf     | read.f             | write.f            | f                                      | N/A                 | f to Op. 2                             | none                 |
| NEGf     | read.f             | write.f            | f                                      | N/A                 | f to Op. 2                             | none                 |
| CMPf     | read.f             | read.f             | f                                      | f                   | N/Å                                    | N,Z,L                |
| FLOORfi  | read.f             | write.i            | f                                      | N/A                 | i to Op. 2                             | none                 |
| TRUNCfi  | read.f             | write.i            | f                                      | N/A                 | i to Op. 2                             | none                 |
| ROUNDfi  | read.f             | write.i            | f                                      | N/A                 | i to Op. 2                             | none                 |
| MOVFL    | read.F             | write.L            | F                                      | N/A                 | L to Op. 2                             | none                 |
| MOVLF    | read.L             | write.F            | L                                      | N/A                 | F to Op. 2                             | none                 |
| MOVif    | read.i             | write.f            | i                                      | N/A                 | f to Op. 2                             | none                 |
| LFSR     | read.D             | N/A                | D                                      | N/A                 | N/A                                    | none                 |
| SFSR     | N/A                | write.D            | N/A                                    | N/A                 | D to Op. 2                             | none                 |
| SCALBf   | read.f             | rmw.f              | f                                      | f                   | f to Op.2                              | none                 |
| LOGBf    | read.f             | write.f            | f                                      | N/A                 | f to Op.2                              | none                 |
| DOTf     | read.f             | read.f             | f                                      | f                   | *f to F0/L0                            | none                 |
| POLYF    | read f             | read f             | f                                      | l f                 | *f to E0/L0                            | l none               |

**TABLE 3-3. Floating-Point Instruction Protocols** 

D = Double Word

i = Integer size (B, W, D) specified in mnemonic.

f = Floating-Point type (F, L) specified in mnemonic.

N/A = Not Applicable to this instruction.

\*The "returned value" can go to either F0 or L0 depending on the "f" bit in the opcode, i.e., whether "floating" or "long" data type is used.



For the 16-bit Slave Protocol the CPU applies Status Code 1111 (Broadcast ID), and sends the ID Byte on the least significant half of the Data Bus (D0–D7). The CPU next sends the Operation Word while applying Status Code 1101 (Transfer Slave Operand). The Operation Word is swapped on the Data Bus; that is, bits 0–7 appear on pins D8–D15, and bits 8–15 appear on pins D0–D7.

For the 32-bit Slave Protocol the CPU applies Status Code 1111 and sends the ID Byte (different ID for each format) in byte 3 (D24–D31) and the Operation Word in bytes 1 and 2 in a single double word transfer. The Operation Word is swapped such that OPCODE low appears on byte 2 (D16– D23) and OPCODE high appears on byte 1 (D8–D15). Byte 0 (D0–D7) is not used.

All Slave Processors input and decode the data from these transfers. The Slave Processor selected by the ID Byte is activated and from this point on the CPU is communicating with it only. If any other slave protocol is in progress (e.g., an aborted Slave instruction), this transfer cancels it. Both the CPU and FPU are aware of the number and size of the operands at this point.

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the FPU. To do so, it references any Addressing Mode extensions appended to the FPU instruction. Since the CPU is solely responsible for memory accesses, these extensions are not sent to the Slave Processor. The Status Code applied is 1101 (Transfer Slave Processor Operand).

After the CPU has issued the last operand, the FPU starts the actual execution of the instruction. A one clock cycle SPC pulse is used to indicate the completion of the instruc-

tion and for the CPU to continue with the 16-Bit Slave Protocol by reading the FPU's Status Word Register.

For the 32-bit Slave Protocol, upon completion of the instruction, the FPU will signal the CPU by pulsing either SDNXXX or FSSR (Force Slave Status Read).

A half clock cycle SDN332 pulse with a NS32332 CPU, or a one clock cycle SDN532 pulse with a NS32532 or NS32GX32 CPU, indicates a valid completion of the instruction and that there is no need for the CPU to read its Status Word Register.

But if there is a need for the CPU to read FPU's Status Word Register, a two and a half clock cycle SDN332 (from NS32332) or a one clock cycle FSSR pulse (from NS32532 or NS32GX32) will be issued instead.

In all cases for both the 16-Bit and 32-Bit Slave Protocols the CPU will use SPC to read the Status Word from the FPU, while applying status code (1110). This word has the format shown in *Figure 3-11*. If the Q bit ("Quit", Bit Q) is set, this indicates that an error (TRAP) has been detected by the FPU. The CPU will not continue the protocol, but will immediately trap through the Slave vector in the Interrupt Table. If the instruction being performed is CMPF (Section 2.2.3) and the Q bit is not set, the CPU loads Processor Status Register (PSR) bits N, Z and L from the corresponding bits in the FPU Status Word. The FPU always sets the L bit to zero.

The last step will be for the CPU to read the result, provided there are no errors and the results destination is in memory. Here again the CPU uses SPC to read the result from the FPU and transfer it to its destination. These Read cycles from the FPU are performed by the CPU while applying Status Code 1101 (Transfer Slave Operand).

| 31   |           |                                                            | 15                  |                                        | 7                         | 0                |
|------|-----------|------------------------------------------------------------|---------------------|----------------------------------------|---------------------------|------------------|
|      |           | ZERO                                                       | тѕ                  | ZERO                                   | NZO                       | 00100            |
| в    | it        |                                                            | Des                 | cription                               |                           |                  |
| (0)  | Q:        | Set to "1" if an F                                         | PU                  | TRAP (err                              | or) occ                   | urred.           |
|      |           | Cleared to '0" by                                          | av                  | alid CMPf.                             |                           |                  |
| (2)  | L:        | Cleared to "0" by                                          | y the               | FPU.                                   |                           |                  |
| (6)  | Z:        | Set to "1" if the s<br>the first operand<br>"0".           | secc<br>. Otł       | nd operar<br>herwise it i              | nd is ec<br>s clear       | ual to<br>ed to  |
| (7)  | N:        | Set to "1" if the s<br>the first operand<br>"0".           | secc<br>. Otł       | ond operar<br>nerwise it i             | nd is le<br>s clear       | ss than<br>ed to |
| (15) | TS:<br>Fl | Set to "1" if the<br>"0" if the TRAP i<br>GURE 3-11. FPU S | TRA<br>s (F<br>Stat | P is (UND<br>PU).<br>u <b>s Word I</b> | ) and c<br><b>Forma</b> t | leared to        |
|      | Fl        | GURE 3-11. FPU S                                           | Stat                | us Word I                              | Format                    | ł                |



NS32381-15/NS32381-20

3

# 3.0 Functional Description (Continued) 3.6.2 Early Done Algorithm

The NS32381 has the ability to modify the General Slave protocol sequences and to boost the performance of the FPU by 20% to 40%. This is called the Early Done Algorithm.

Early Done is defined by the fact that the destination of an instruction is an FPU register and that the instruction and range of operands cannot generate a TRAP (error). When these conditions are met the FPU will send a SDNXXX or SPC pulse after receiving all of the operands from the CPU and before executing the instruction. Hence this becomes an early done as compared to the General Slave Protocols.

In the case of the 16-bit Slave Protocol in which the CPU always reads the slave status word, the FPU will force all zeroes to be read. The CPU can then send the next instruction to the FPU and save the general protocol overhead. The FPU will start the new instruction immediately after finishing the previous instruction.

SFSR, CMPF and CMPL do not generate an Early Done.

# 3.6.3 Floating-Point Protocols

Table 3-3 gives the protocols followed for each floatingpoint instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see section 2.2.3.

The Operand Class columns give the Access Classes for each general operand, defining how the addressing modes are interpreted by the CPU (see Series 32000 Instruction Set Reference Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating-Point Unit by the CPU. "D" indicates a 32-bit Double Word. "I" indicates that the instruction specifies an integer size for the operand (B = Byte, W = Word, D = Double Word). "f" indicates that the instruction specifies a floating-point size for the operand (F = 32-bit Standard Floating, L = 64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the FPU Status Word (*Figure 3-11*).

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified, because the Floating-Point Registers are physically on the Floating-Point Unit and are therefore available without CPU assistance.

# **4.0 Device Specifications**

# 4.1 PIN DESCRIPTIONS

# 4.1.1 Supplies

The following is a brief description of all NS32381 pins.

- V<sub>CC</sub> Power: +5V positive supply.
- GND Ground: Ground reference for both on-chip logic and drivers connected to output pins.

# 4.1.2 Input Signals

CLK Clock: TTL-level clock signal.

- \*DDIN Data Direction In: Active Iow. Status signal indicating the direction of data transfers during a bus cycle.
- ST0-ST3 Status: Bus cycle status code from CPU. ST0 is the least significant and rightmost bit.
  - 1100— Reserved
  - 1101- Transferring Operation Word or Operand
  - 1110---- Reading Status Word
  - 1111- Broadcasting Slave ID
  - Note: The NS32332 generates four status lines and the NS32532 generates five. The user should connect the status lines as shown below:

| NS32381 | NS32332 | NS32532 |
|---------|---------|---------|
| ST0     | ST0     | ST0     |
| ST1     | ST1     | ST1     |
| ST2     | ST2     | ST2     |
| ST3     | ST3     | ST4     |

- RST Reset: Active low. Resets the last operation and clears the FSR register.
- NOE New Opcode Enable: Active high. This signal enables the new opcodes available in the NS32381.
- PS0, PS1 Protocol Select: Selects the slave protocol to be used. PS0 is the least significant and rightmost bit.
  - 00-Selects 16-bit protocol.
  - 01-Selects 32-bit protocol for NS32332.
  - 10—Reserved.
  - 11-Selects 32-bit protocol for NS32532.

## 4.1.3 Output Signals

- SDN332Slave Done 332: Active low. This signal is for<br/>use with the NS32332 CPU only. If held active<br/>for a half clock cycle and released this pin indi-<br/>cates the successful completion of a floating-<br/>point instruction by the FPU. Holding this pin<br/>active for two and a half clock cycles indicates<br/>TRAP or that the CMPf instruction has been ex-<br/>ecuted.
- SDN532 Slave Done 532: Active low. This signal is for use with the NS32532 CPU only. When active it indicates successful completion of a floatingpoint instruction by the FPU.
- FSSR Force Slave Status Read: Active low. This signal is for use with the NS32532 CPU only. When active it indicates TRAP or that the CMPf instruction has been executed.

# 4.1.4 Input/Output Signals

- \*D0-D31 Data Bus: These are the 32 signal lines which carry data between the NS32381 and the CPU.
- SPC
   Slave Processor Control: Active low. This is the data strobe signal for slave transfers. For the 32-bit protocol, SPC is only an input signal.

\*For the 16-bit Slave Protocol the upper sixteen data input signals (D16-D31) and DDIN should be left floating.

# 4.0 Device Specifications (Continued) Connection Diagrams



TL/EE/9157-18

**Bottom View** 

# Order Number NS32381





| Desc              | Pin |
|-------------------|-----|
| Vcc               | A2  |
| D1                | A3  |
| D0                | A4  |
| PS1 (Note 1)      | A5  |
| GND               | A6  |
| GND               | A7  |
| CLK               | A8  |
| RST               | A9  |
| Reserved (Note 2) | A10 |
| Reserved (Note 2) | B1  |
| D2                | B2  |
| D17               | B3  |
| D16               | B4  |
| PS0 (Note 1)      | B5  |
| GND               | B6  |
| NOE (Note 1)      | B7  |
| Reserved (Note 3) | B8  |
| Reserved (Note 2) | B9  |
| V <sub>CC</sub>   | B10 |
| D15               | B11 |
| D18               | C1  |
| D3                | C2  |
| D31               | C10 |
| D14               | C11 |
| D19               | D1  |
| V <sub>CC</sub>   | D2  |
| D30               | D10 |
| V <sub>CC</sub>   | D11 |
| D4                | E1  |
| D20               | E2  |
| D13               | E10 |
| D29               | E11 |
| Reserved (Note 3) | F1  |
| D5                | F2  |

| Desc              | Pin |
|-------------------|-----|
| D28               | F10 |
| GND               | F11 |
| GND               | G1  |
| D21               | G2  |
| D12               | G10 |
| D27               | G11 |
| D6                | H1  |
| D22               | H2  |
| D11               | H10 |
| SDN332            | H11 |
| D7                | J1  |
| D23               | J2  |
| SPC               | J10 |
| SDN532            | J11 |
| V <sub>CC</sub>   | K1  |
| D8                | K2  |
| GND               | КЗ  |
| D26               | K4  |
| GND               | K5  |
| Vcc               | K6  |
| Reserved (Note 3) | K7  |
| ST0               | K8  |
| ST1               | К9  |
| Reserved (Note 3) | K10 |
| GND               | K11 |
| D24               | L2  |
| D25               | L3  |
| D9                | L4  |
| D10               | L5  |
| DDIN              | L6  |
| Vcc               | L7  |
| ST2               | L8  |
| ST3               | L9  |
| FSSR              | L10 |

Note 1: CMOS input; never float.

Note 2: Pin should be grounded.

Note 3: Pin should be left floating.

3



# **4.2 ABSOLUTE MAXIMUM RATINGS**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Maximum Case Temperature | 95°C            |
|--------------------------|-----------------|
| Storage Temperature      | -65°C to +150°C |

All Input or Output Voltages with Respect to GND

ESD Rating

-0.5V to +7.0V

2000V (in human body model)

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under Electrical Characteristics.

# 4.3 ELECTRICAL CHARACTERISTICS $T_A = 0^{\circ}C$ to 70°C, $V_{CC} = 5V \pm 5\%$ , GND = 0V

| Symbol          | Parameter                                                            | Conditions                                    | Min   | Тур | Max                   | Units |
|-----------------|----------------------------------------------------------------------|-----------------------------------------------|-------|-----|-----------------------|-------|
| VIH             | High Level Input Voltage*                                            |                                               | 2.0   |     | V <sub>CC</sub> + 0.5 | v     |
| VIL             | Low Level Input Voltage*                                             |                                               | -0.5  |     | 0.8                   | v     |
| V <sub>OH</sub> | High Level Output Voltage                                            | $I_{OH} = -400 \mu A$                         | 2.4   |     |                       | v     |
| VOL             | Low Level Output Voltage                                             | $I_{OL} = 2 \text{ mA}$                       |       |     | 0.4                   | v     |
| lj              | Input Load Current*                                                  | $0 \le V_{IN} \le V_{CC}$                     | -10.0 |     | 10.0                  | μA    |
| VIH             | High Level Input Voltage<br>for PS0, PS1, NOE                        |                                               | 3.5   |     | V <sub>CC</sub> + 0.5 | v     |
| VIL             | Low Level Input Voltage for PS0, PS1, NOE                            |                                               | -0.5  |     | 1.5                   | v     |
| lı -            | Input Load Current<br>for PS0, PS1, NOE                              | $0 \le V_{IN} \le V_{CC}$                     | -100  |     | 100                   | μΑ    |
|                 | Leakage Current<br>(Output and I/O Pins<br>in TRI-STATE®/Input Mode) | 0.4 ≤ V <sub>OUT</sub> ≤ 2.4V                 | -20.0 |     | 20.0                  | μΑ    |
| Icc             | Active Supply Current                                                | $I_{OUT} = 0, T_A = 25^{\circ}C, V_{CC} = 5V$ |       |     | 300                   | mA    |
| lcc             | Power Down Current                                                   | $I_{OUT} = 0, T_A = 25^{\circ}C, V_{CC} = 5V$ |       |     | 60                    | mA    |

\*Except PS0, PS1, NOE and Reserved pins.

Note: PS0, PS1 NOE pins have to be connected to either GND or V<sub>CC</sub> (possible via resistor) as it is shown in Figure 3-4a, 3-4b, 3-4c, and 3-4d.

# 4.4 SWITCHING CHARACTERISTICS

## 4.4.1 Definitions

All the Timing Specifications given in this section refer to 0.8V and 2.0V on all the input and output signals as illustrated in Figures 4.3 and 4.4, unless specifically stated otherwise.





# 4.4.2 Timing Tables (Maximum times assume temperature range 0°C to 70°C)

# 4.4.2.1 Output Signal Propagation Delays for all CPUs (16-Bit Slave Protocol)

(Maximum times assume capacitive loading of 100 pF)

| Symbol                | Figure | Description                 | Reference/              | NS32                   | 381-15                 | NS32                   | 381-20                 | NS32                   | 381-25                 | Units |
|-----------------------|--------|-----------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------|
|                       |        |                             | Conditions              | Min                    | Max                    | Min                    | Max                    | Min                    | Max                    | Units |
| tSPCFw                | 4-18   | SPC Pulse Width<br>from FPU | At 0.8V<br>(Both Edges) | t <sub>CLKp</sub> – 10 | t <sub>CLKp</sub> + 10 | t <sub>CLKp</sub> – 10 | t <sub>CLKp</sub> + 10 | t <sub>CLKp</sub> – 10 | t <sub>CLKp</sub> + 10 | ns    |
| tSPCFa                | 4-18   | SPC Output Active           | After CLK R.E.          |                        | 17                     |                        | 17                     |                        | 15                     | ns    |
| tSPCFia               | 4-18   | SPC Output Inactive         | After CLK R.E.          |                        | 38                     |                        | 33                     |                        | 25                     | ns    |
| tSPCFf <sup>(1)</sup> | 4-18   | SPC Output Floating         | After CLK F.E.          |                        | 35                     |                        | 30                     |                        | 25                     | ns    |

# 4.4.2.2 Output Signal Propagation Delays for the NS32008, NS32016 and NS32032 CPUs Maximum times assumes capacitive loading of 100 pF

| Symbol              | Figure | Description         | Reference/<br>Conditions | NS32381-15 |     | NS32381-20 |     | NS32381-25 |     | Units |
|---------------------|--------|---------------------|--------------------------|------------|-----|------------|-----|------------|-----|-------|
|                     |        |                     |                          | Min        | Max | Min        | Max | Min        | Max |       |
| t <sub>Dv</sub>     | 4-8    | Data Valid (D0-D15) | After SPC L.E.           |            | 30  |            |     |            | 18  | ns    |
| t <sub>Df</sub> (1) | 4-8    | D0-D15 Floating     | After SPC T.E.           |            | 30  |            |     |            | 30  | ns    |

# 4.4.2.3 Output Signal Propagation Delays for the 32-Bit Slave Protocol NS32332 CPU

Maximum times assume capacitive loading of 100 pF unless otherwise specified

| Symbol                           | Figure   | Description                      | Reference/                            | NS32                                  | 381-15                     | Unito |
|----------------------------------|----------|----------------------------------|---------------------------------------|---------------------------------------|----------------------------|-------|
| Symbol                           | Figure   | Description                      | Conditions                            | Min                                   | Max                        | Units |
| t <sub>Dv</sub>                  | 4-10     | Data Valid                       | After SPC L.E.;<br>75 pF Cap. Loading |                                       | 25                         | ns    |
| t <sub>Dh</sub>                  | 4-10     | Data Hold                        | After SPC T.E.                        | 8                                     |                            | ns    |
| t <sub>Df</sub> (1)              | 4-10     | Data Floating                    | After SPC T.E.                        |                                       | 30                         | ns    |
| tSDNa                            | 4-12, 13 | Slave Done Active                | After CLK F.E.                        | 3                                     | 28                         | ns    |
| t <sub>SDNh</sub>                | 4-13     | Slave Done Hold                  | After CLK R.E.                        |                                       | 33                         | ns    |
| t <sub>SDNw</sub>                | 4-12     | Slave Done<br>Pulse Width        | At 0.8V<br>(Both Edges)               | <sup>1</sup> ⁄₂ t <sub>CLKp</sub> −10 | ½ t <sub>CLKp</sub> +10    | ns    |
| t <sub>SDNf</sub> <sup>(1)</sup> | 4-12, 13 | Slave Done Floating              | After CLK R. E.                       |                                       | 30                         | ns    |
| tSTRPw                           | 4-13     | Slave Done (TRAP)<br>Pulse Width | At 0.8V<br>(Both Edges)               | 21/2 t <sub>CLKp</sub> -10            | 21⁄2 t <sub>CLKp</sub> +10 | ns    |

Note 1: Not 100% tested.

4.4.2.4 Output Signal Propagation Delays for the 32-Bit Slave Protocol NS32532 CPU Maximum times assume capacitive loading of 50 pF

|                                   |        | Description                          | Reference/<br>Conditions |     |     | NS3 | 2381- |     |     |       |
|-----------------------------------|--------|--------------------------------------|--------------------------|-----|-----|-----|-------|-----|-----|-------|
| Symbol                            | Figure |                                      |                          | 20  |     | 25  |       | 30  |     | Units |
|                                   |        |                                      |                          | Min | Max | Min | Max   | Min | Max | 1     |
| t <sub>Dv</sub>                   | 4-14   | Data Valid                           | After SPC L.E.           |     | 35  |     | 35    |     | 35  | ns    |
| t <sub>Dh</sub>                   | 4-14   | Data Hold                            | After CLK R.E.           | 3   |     | 3   |       | 3   |     | ns    |
| t <sub>Df</sub> (1)               | 4-14   | Data Floating                        | After SPC T.E.           |     | 30  |     | 30    |     | 30  | ns    |
| t <sub>SDa</sub>                  | 4-16   | Slave Done Active                    | After CLK R.E.           |     | 35  |     | 25    |     | 20  | ns    |
| t <sub>SDh</sub>                  | 4-16   | Slave Done Hold                      | After CLK R.E.           | 2   | 33  | 2   | 25    | 2   | 20  | ns    |
| t <sub>SDf</sub> <sup>(1)</sup>   | 4-16   | Slave Done Floating                  | After CLK R. E.          |     | 30  |     | 30    |     | 30  | ns    |
| t <sub>FSSRa</sub>                | 4-17   | Forced Slave Status<br>Read Active   | After CLK R.E.           |     | 35  |     | 25    |     | 20  | ns    |
| t <sub>FSSRh</sub>                | 4-17   | Forced Slave Status<br>Read Hold     | After CLK R.E.           | 2   | 33  | 2   | 25    | 2   | 20  | ns    |
| t <sub>FSSRf</sub> <sup>(1)</sup> | 4-17   | Forced Slave Status<br>Read Floating | After CLK R.E.           |     | 30  |     | 30    |     | 30  | ns    |

# 4.4.2.5 Input Signal Requirements with all CPUs

| Symbol            | Figure | Description             | Reference/<br>Conditions | NS32381- |     |     |     |     |     |     |     |                   |
|-------------------|--------|-------------------------|--------------------------|----------|-----|-----|-----|-----|-----|-----|-----|-------------------|
|                   |        |                         |                          | 15       |     | 20  |     | 25  |     | 30  |     | Units             |
|                   |        |                         |                          | Min      | Max | Min | Max | Min | Max | Min | Max |                   |
| t <sub>PWR</sub>  | 4-5    | Power-On Reset Duration | After CLK R.E.           | 30       |     | 30  |     | 30  |     | 30  |     | μs                |
| t <sub>RSTw</sub> | 4-6    | Reset Pulse Width       | At 0.8V (Both Edges)     | 64       |     | 64  |     | 64  |     | 64  |     | t <sub>CLKp</sub> |
| t <sub>RSTs</sub> | 4-7    | Reset Setup Time        | Before CLK R.E.          | 10       |     | 14  |     | 12  |     | 11  |     | ns                |
| t <sub>RSTh</sub> | 4-7    | Reset Hold              | After CLK R.E.           | 0        |     | 0   |     | 0   |     | 0   |     | ns                |

# 4.4.2.6 Input Signal Requirements with the NS32008, NS32016, NS32032 CPUs

| Symbol          | Figure | Description                 | Reference/              | NS32381-15 |     | NS32381-20 |     | NS32381-25 |     | Unite |  |
|-----------------|--------|-----------------------------|-------------------------|------------|-----|------------|-----|------------|-----|-------|--|
| eybei           | Tigure |                             | Conditions              | Min        | Max | Min        | Max | Min        | Max |       |  |
| tss             | 4-8    | Status (ST0-ST1) Setup      | Before SPC L.E.         | 20         |     | 20         |     | 15         |     | ns    |  |
| t <sub>Sh</sub> | 4-8    | Status (ST0-ST1) Hold       | After SPC L.E.          | 20         |     | 20         |     | 17         |     | ns    |  |
| t <sub>Ds</sub> | 4-9    | Data Setup (D0-D15)         | Before SPC T.E.         | 25         |     | 20         |     | 15         |     | ns    |  |
| t <sub>Dh</sub> | 4-9    | Data Hold (D0-D15)          | After SPC T.E.          | 20         |     | 20         |     | 15         |     | ns    |  |
| tSPCw           | 4-8    | SPC Pulse Width<br>from CPU | At 0.8V<br>(Both Edges) | 35         |     | 35         |     | 28         |     | ns    |  |

Note 1: Not 100% tested.

4.4.2.7 Input Signal Requirements with the 32-Bit Slave Protocol NS32332 CPU

| Symbol           | Figure  | Description     | Reference/           | NS32 | Units |    |
|------------------|---------|-----------------|----------------------|------|-------|----|
| eye.             | i iguro | Becomption      | Conditions           | Min  | Max   |    |
| t <sub>STs</sub> | 4-11    | Status Setup    | Before SPC L.E.      | 20   |       | ns |
| t <sub>STh</sub> | 4-11    | Status Hold     | After SPC L.E.       | 20   |       | ns |
| t <sub>Ds</sub>  | 4-11    | Data Setup      | Before SPC T.E.      | 20   |       | ns |
| t <sub>Dh</sub>  | 4-11    | Data Hold       | After SPC T.E.       | 20   |       | ns |
| tSPCw            | 4-11    | SPC Pulse Width | At 0.8V (Both Edges) | 35   |       | ns |

# 4.4.2.8 Input Signal Requirements with the 32-Bit Slave Protocol NS32532 CPU

|                    |          | Description             |                          |     |     |     |     |     |     |       |
|--------------------|----------|-------------------------|--------------------------|-----|-----|-----|-----|-----|-----|-------|
| Symbol             | Figure   |                         | Reference/<br>Conditions | 20  |     | 25  |     | 30  |     | Units |
|                    |          |                         | Contaitions              | Min | Max | Min | Max | Min | Max |       |
| t <sub>STs</sub>   | 4-15     | Status Setup            | Before CLK (T2) R.E.     | 25  |     | 20  |     | 20  |     | ns    |
| t <sub>STh</sub>   | 4-15     | Status Hold             | After CLK (T2) R.E.      | 20  |     | 10  |     | 10  |     | ns    |
| t <sub>DDINs</sub> | 4-15     | Data Direction In Setup | Before SPC L.E.          | 0   |     | 0   |     | 0   |     | ns    |
| t <sub>DDINh</sub> | 4-15     | Data Direction In Hold  | After SPC T.E.           | 10  |     | 10  |     | 10  |     | ns    |
| t <sub>Ds</sub>    | 4-15     | Data Setup              | Before SPC T.E.          | 6   |     | 6   |     | 4   |     | ns    |
| t <sub>Dh</sub>    | 4-15     | Data Hold               | After SPC T.E.           | 20  |     | 10  |     | 10  |     | ns    |
| tSPCs              | 4-14, 15 | SPC Setup               | Before CLK R.E.          | 20  |     | 20  |     | 20  |     | ns    |
| tSPCh              | 4-14, 15 | SPC Hold                | After CLK R.E.           | 0   |     | 0   |     | 0   |     | ns    |

# 4.4.2.9 Clocking Requirements with all CPUs

|                                 |        |                 |                           | NS32381 |      |     |      |     |      |      |      |       |
|---------------------------------|--------|-----------------|---------------------------|---------|------|-----|------|-----|------|------|------|-------|
| Symbol                          | Figure | Description     | Reference/<br>Conditions  | 15      |      | 20  |      | 25  |      | 30   |      | Units |
|                                 |        |                 | oonanono                  | Min     | Max  | Min | Max  | Min | Max  | Min  | Max  |       |
| t <sub>CLKh</sub>               | 4-4    | Clock High Time | At 2.0 V (Both Edges)     | 25      | 1000 | 20  | 1000 | 16  | 1000 | 13   | 1000 | ns    |
| t <sub>CLKI</sub>               | 4-4    | Clock Low Time  | At 0.8V (Both Edges)      | 25      | DC   | 20  | DC   | 16  | DC   | 13   | DC   | ns    |
| t <sub>CTr</sub> <sup>(1)</sup> | 4-4    | Clock Rise Time | Between 0.8V and 2.0V     |         | 7    |     | 5    |     | 4    |      | 3    | ns    |
| t <sub>CTd</sub> (1)            | 4-4    | Clock Fall Time | Between 2.0V and 0.8V     |         | 7    |     | 5    |     | 4    |      | 3    | ns    |
| t <sub>CLKp</sub>               | 4-4    | Clock Period    | CLK R.E. to Next CLK R.E. | 66      | DC   | 50  | DC   | 40  | DC   | 33.3 | DC   | ns    |

Note 1: Not 100% tested.









# NS32381-15/NS32381-20

# Appendix A

# NS32381 PERFORMANCE ANALYSIS

The following performance numbers were taken from simulations using the 381 SIMPLE model. The timing terms have been designed to provide performance numbers which are CPU independent. Numbers were obtained from SIMPLE simulations, taking the average execution times using 'typical' operands.

Listed below are definitions of the timing terms:

- EXT (EXecution Time) This is the time from the last data sent to the FPU, until the early DONE is issued. (FPU Pipe is empty)
- EDD (Early Done Delta) This is the time from when the early DONE is issued until the execution of the next instruction may start.

Provided that the CPU can transfer the ID/OPCODE and any operands to the FPU during the EDD time, the average system execution time for an instruction (keeping the FPU pipe filled) is: EXT + EDD.

The system execution time for a single FPU instruction with FPU register destination and early done is: EXT plus the protocol time. (FPU pipe is initially empty)

| Instruction    | EXT* | EDD* | Total* |
|----------------|------|------|--------|
| LFSR any, reg  | 5    | 8    | 13     |
| MOVF any, reg  | 5    | 6    | 11     |
| MOVL any, reg  | 5    | 8    | 13     |
| MOVif any, reg | 5    | 45   | 50     |
| MOVFL any, reg | 9    | 6    | 15     |
| ADDF any, reg  | 11   | 31   | 42     |
| ADDL any, reg  | 11   | 31   | 42     |
| SUBF any, reg  | 11   | 31   | 42     |
| SUBL any, reg  | 11   | 31   | 42     |
| MULF any, reg  | 11   | 20   | 31     |
| MULL any, reg  | 11   | 27   | 38     |
| DIVF any, reg  | 11   | 45   | 56     |
| DIVL any, reg  | 11   | 59   | 70     |
| POLYF any, any | 15   | 46   | 61     |
| POLYL any, any | 15   | 53   | 68     |
| DOTF any, any  | 15   | 46   | 61     |
| DOTL any, any  | 15   | 53   | 68     |

\*Measured in the number of clock cycles.

# NS32381 PERFORMANCE ANALYSIS

The following instructions do not generate an early done. In this case, EXT is the time from the last data sent to the FPU, until the normal DONE is issued. (FPU Pipe is empty)

| Instru  | uction   | EXT |
|---------|----------|-----|
| SFSR    | reg, mem | 7   |
| MOVLF   | any, any | 18  |
| ROUNDfi | any, mem | 46  |
| FLOORfi | any, mem | 46  |
| TRUNCfi | any, mem | 46  |
| CMPF    | any, any | 17  |
| CMPL    | any, any | 17  |
| ABSf    | any, any | 9   |
| NEGf    | any, any | 9   |
| SCALBf  | any, any | 49  |
| LOGBf   | any, any | 36  |



# National Semiconductor

# NS32081-10/NS32081-15 Floating-Point Units

# **General Description**

The NS32081 Floating-Point Unit functions as a slave processor in National Semiconductor's Series 32000® microprocessor family. It provides a high-speed floating-point instruction set for any Series 32000 family CPU, while remaining architecturally consistent with the full two-address architecture and powerful addressing modes of the Series 32000 micro-processor family.

# **Features**

- Eight on-chip data registers
- 32-bit and 64-bit operations
- Supports proposed IEEE standard for binary floatingpoint arithmetic, Task P754
- Directly compatible with NS32016, NS32008 and NS32032 CPUs
- High-speed XMOS<sup>TM</sup> technology
- Single 5V supply.
- 24-pin dual in-line package

# **Block Diagram**



# **1.0 PRODUCT INTRODUCTION**

## 1.1 Operand Formats

- 1.1.1 Normalized Numbers
- 1.1.2 Zero
- 1.1.3 Reserved Operands
- 1.1.4 Integers
- 1.1.5 Memory Representations

# 2.0 ARCHITECTURAL DESCRIPTION

- 2.1 Programming Model
  - 2.1.1 Floating-Point Registers
  - 2.1.2 Floating-Point Status Register (FSR) 2.1.2.1 FSR Mode Control Fields 2.1.2.2 FSR Status Fields 2.1.2.3 FSR Software Field (SWF)
- 2.2 Instruction Set
  - 2.2.1 General Instruction Format
  - 2.2.2 Addressing Modes
  - 2.2.3 Floating-Point Instruction Set
- 2.3 Traps

# 3.0 FUNCTIONAL DESCRIPTION

- 3.1 Power and Grounding
- 3.2 Clocking
- 3.3 Resetting

# 3.0 FUNCTIONAL DESCRIPTION (Continued)

- 3.4 Bus Operation
  - 3.4.1 Bus Cycles
  - 3.4.2 Operand Transfer Sequences
- 3.5 Instruction Protocols
  - 3.5.1 General Protocol Sequence
  - 3.5.2 Floating-Point Protocols

# 4.0 DEVICE SPECIFICATIONS

- 4.1 Pin Descriptions
  - 4.1.1 Supplies
  - 4.1.2 Input Signals
  - 4.1.3 Input/Output Signals
- 4.2 Absolute Maximum Ratings
- 4.3 Electrical Characteristics
- 4.4 Switching Characteristics
  - 4.4.1 Definitions
  - 4.4.2 Timing Tables
    - 4.4.2.1 Output Signals: Internal Propagation Delays
    - 4.4.2.2 Input Signals Requirements
    - 4.4.2.3 Clocking Requirements
  - 4.4.3 Timing Diagrams

3

# **List of Illustrations**

| Floating-Point Operand Formats                                   |  |
|------------------------------------------------------------------|--|
| Register Set                                                     |  |
| The Floating-Point Status Register                               |  |
| General Instruction Format                                       |  |
| Index Byte Format                                                |  |
| Displacement Encodings                                           |  |
| Floating-Point Instruction Formats                               |  |
| Recommended Supply Connections                                   |  |
| Power-On Reset Requirements                                      |  |
| General Reset Timing                                             |  |
| System Connection Diagram                                        |  |
| Slave Processor Read Cycle                                       |  |
| Slave Processor Write Cycle                                      |  |
| FPU Protocol Status Word Format                                  |  |
| Dual-In-Line Package                                             |  |
| Timing Specification Standard (Signal Valid After Clock Edge)4-2 |  |
| Timing Specification Standard (Signal Valid Before Clock Edge)   |  |
| Clock Timing                                                     |  |
| Power-On-Reset                                                   |  |
| Non-Power-On-Reset                                               |  |
| Read Cycle From FPU                                              |  |
| Write Cycle To FPU         4-8                                   |  |
| SPC Pulse from FPU                                               |  |
| RST Release Timing                                               |  |

# List of Tables

| Sample F Fields                      | .1-1  |
|--------------------------------------|-------|
| Sample E Fields                      | .1-2  |
| Normalized Number Ranges             | . 1-3 |
| Series 32000 Family Addressing Modes | .2-1  |
| General Instruction Protocol         | .3-1  |
| Floating-Point Instruction Protocols | .3-2  |

# **1.0 Product Introduction**

The NS32081 Floating-Point Unit (FPU) provides high speed floating-point operations for the Series 32000 family, and is fabricated using National high-speed XMOS technology. It operates as a slave processor for transparent expansion of the Series 32000 CPU's basic instruction set. The FPU can also be used with other microprocessors as a peripheral device by using additional TTL interface logic. The NS32081 is compatible with the IEEE Floating-Point Formats by means of its hardware and software features.

## **1.1 OPERAND FORMATS**

The NS32081 FPU operates on two floating-point data types—single precision (32 bits) and double precision (64 bits). Floating-point instruction mnemonics use the suffix F (Floating) to select the single precision data type, and the suffix L (Long Floating) to select the double precision data type.

A floating-point number is divided into three fields, as shown in *Figure 1-1*.

The F field is the fractional portion of the represented number. In Normalized numbers (Section 1.1.1), the binary point is assumed to be immediately to the left of the most significant bit of the F field, with an implied 1 bit to the left of the binary point. Thus, the F field represents values in the range  $1.0 \le x \le 2.0$ .

#### TABLE 1-1. Sample F Fields

| F Field | Binary Value | Decimal Value |  |  |  |  |  |
|---------|--------------|---------------|--|--|--|--|--|
| 0000    | 1.000 0      | 1.000 0       |  |  |  |  |  |
| 0100    | 1.010 0      | 1.250 0       |  |  |  |  |  |
| 1000    | 1.100 0      | 1.500 0       |  |  |  |  |  |
| 1100    | 1.110 0      | 1.750 0       |  |  |  |  |  |
|         | 1            |               |  |  |  |  |  |
| Imp     | lied Bit     |               |  |  |  |  |  |

The E field contains an unsigned number that gives the binary exponent of the represented number. The value in the E field is biased; that is, a constant bias value must be subtracted from the E field value in order to obtain the true exponent. The bias value is  $011 \dots 11_2$ , which is either 127 (single precision) or 1023 (double precision). Thus, the true exponent can be either positive or negative, as shown in Table 1-2.

# TABLE 1-2. Sample E Fields

| E Field | F Field | Represented Value          |  |  |  |  |  |
|---------|---------|----------------------------|--|--|--|--|--|
| 011110  | 1000    | $1.5 \times 2^{-1} = 0.75$ |  |  |  |  |  |
| 011111  | 1000    | 1.5×2 <sup>0</sup> = 1.50  |  |  |  |  |  |
| 100000  | 1000    | $1.5 \times 2^1 = 3.00$    |  |  |  |  |  |

Two values of the E field are not exponents. 11...11 signals a reserved operand (Section 2.1.3). 00...00 represents the number zero if the F field is also all zeroes, otherwise it signals a reserved operand.

The S bit indicates the sign of the operand. It is 0 for positive and 1 for negative. Floating-point numbers are in signmagnitude form, that is, only the S bit is complemented in order to change the sign of the represented number.

## 1.1.1 Normalized Numbers

Normalized numbers are numbers which can be expressed as floating-point operands, as described above, where the E field is neither all zeroes nor all ones.

The value of a Normalized number can be derived by the formula:

 $(-1)^{S} \times 2^{(E-Bias)} \times (1 + F)$ 

The range of Normalized numbers is given in Table 1-3.

## 1.1.2 Zero

There are two representations for zero—positive and negative. Positive zero has all-zero F and E fields, and the S bit is zero. Negative zero also has all-zero F and E fields, but its S bit is one.

## 1.1.3 Reserved Operands

The proposed IEEE Standard for Binary Floating-Point Arithmetic (Task P754) provides for certain exceptional forms of floating-point operands. The NS32081 FPU treats these forms as reserved operands. The reserved operands are:

- Positive and negative infinity
- Not-a-Number (NaN) values
- Denormalized numbers

Both Infinity and NaN values have all ones in their E fields. Denormalized numbers have all zeroes in their E fields and non-zero values in their F fields.

The NS32081 FPU causes an Invalid Operation trap (Section 2.1.2.2) if it receives a reserved operand, unless the operation is simply a move (without conversion). The FPU does not generate reserved operands as results.





NS32081-10/NS32081-15

# **1.0 Product Introduction (Continued)**

#### **TABLE 1-3. Normalized Number Ranges**

| Most Positive  | Single Precision<br>$2^{127} \times (2 - 2^{-23})$<br>= 3.40282346 × 10 <sup>38</sup> | <b>Double Precision</b><br>$2^{1023} \times (2 - 2^{-52})$<br>= 1.7976931348623157 × 10 <sup>308</sup> |
|----------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Least Positive | 2 <sup>−126</sup><br>=1.17549436×10 <sup>−38</sup>                                    | 2−1022<br>=2.2250738585072014×10 <sup>-308</sup>                                                       |
| Least Negative | −(2 <sup>−126</sup> )<br>= −1.17549436×10 <sup>−38</sup>                              | −(2 <sup>−1022</sup> )<br>= −2.2250738585072014×10 <sup>−308</sup>                                     |
| Most Negative  | −2 <sup>127</sup> ×(2−2 <sup>−23</sup> )<br>= −3.40282346×10 <sup>38</sup>            | -2 <sup>1023</sup> ×(2−2 <sup>-52</sup> )<br>= -1.7976931348623157×10 <sup>308</sup>                   |

Note: The values given are extended one full digit beyond their represented accuracy to help in generating rounding and conversion algorithms.

#### 1.1.4 Integers

In addition to performing floating-point arithmetic, the NS32081 FPU performs conversions between integer and floating-point data types. Integers are accepted or generated by the FPU as two's complement values of byte (8 bits), word (16 bits) or double word (32 bits) length.

## 1.1.5 Memory Representations

The NS32081 FPU does not directly access memory. However, it is cooperatively involved in the execution of a set of two-address instructions with its Series 32000 Family CPU. The CPU determines the representation of operands in memory.

In the Series 32000 family of CPUs, operands are stored in memory with the least significant byte at the lowest byte address. The only exception to this rule is the Immediate addressing mode, where the operand is held (within the instruction format) with the most significant byte at the lowest address.

# 2.0 Architectural Description

# 2.1 PROGRAMMING MODEL

The Series 32000 architecture includes nine registers that are implemented on the NS32081 Floating-Point Unit (FPU).



## 2.1.1 Floating-Point Registers

There are eight registers (F0–F7) on the NS32081 FPU for providing high-speed access to floating-point operands. Each is 32 bits long. A floating-point register is referenced whenever a floating-point instruction uses the Register addressing mode (Section 2.2.2) for a floating-point operand. All other Register mode usages (i.e., integer operands) refer to the General Purpose Registers (R0–R7) of the CPU, and the FPU transfers the operand as if it were in memory. When the Register addressing mode is specified for a double precision (64-bit) operand, a pair of registers holds the operand. The programmer must specify the even register of the pair. The even register contains the least significant half of the operand and the next consecutive register contains the most significant half.

#### 2.1.2 Floating-Point Status Register (FSR)

The Floating-Point Status Register (FSR) selects operating modes and records any exceptional conditions encountered during execution of a floating-point operation. *Figure 2-2* shows the format of the FSR.

| 31 16    | 15  |  |  |  | 9 | 8 | 7  | 6   | 5  | 4   | 3  | 2   | 1    | 0    |   |
|----------|-----|--|--|--|---|---|----|-----|----|-----|----|-----|------|------|---|
| Reserved | SWF |  |  |  | R | M | 1F | IEN | UF | UEN |    | π   |      |      |   |
|          |     |  |  |  | - |   |    |     |    |     | TL | /EE | /523 | 34-5 | 5 |

#### FIGURE 2-2. The Floating-Point Status Register

#### 2.1.2.1 FSR Mode Control Fields

The FSR mode control fields select FPU operation modes. The meanings of the FSR mode control bits are given below.

Rounding Mode (RM): Bits 7 and 8. This field selects the rounding method. Floating-point results are rounded whenever they cannot be exactly represented. The rounding modes are:

- 00 Round to nearest value. The value which is nearest to the exact result is returned. If the result is exactly halfway between the two nearest values the even value (LSB=0) is returned.
- 01 Round toward zero. The nearest value which is closer to zero or equal to the exact result is returned.

# 2.0 Architectural Description (Continued)

- 10 Round toward positive infinity. The nearest value which is greater than or equal to the exact result is returned.
- 11 Round toward negative infinity. The nearest value which is less than or equal to the exact result is returned.

Underflow Trap Enable (UEN): Bit 3. If this bit is set, the FPU requests a trap whenever a result is too small in absolute value to be represented as a normalized number. If it is not set, any underflow condition returns a result of exactly zero.

Inexact Result Trap Enable (IEN): Bit 5. If this bit is set, the FPU requests a trap whenever the result of an operation cannot be represented exactly in the operand format of the destination. If it is not set, the result is rounded according to the selected rounding mode.

## 2.1.2.2 FSR Status Fields

The FSR Status Fields record exceptional conditions encountered during floating-point data processing. The meanings of the FSR status bits are given below:

**Trap Type (TT):** bits 0-2. This 3-bit field records any exceptional condition detected by a floating-point instruction. The TT field is loaded with zero whenever any floating-point instruction except LFSR or SFSR completes without encountering an exceptional condition. It is also set to zero by a hardware reset or by writing zero into it with the Load FSR (LFSR) instruction. Underflow and Inexact Result are always reported in the TT field, regardless of the settings of the UEN and IEN bits.

- 000 No exceptional condition occurred.
- 001 Underflow. A non-zero floating-point result is too small in magnitude to be represented as a normalized floating-point number in the format of the destination operand. This condition is always reported in the TT field and UF bit, but causes a trap only if the UEN bit is set. If the UEN bit is not set, a result of Positive Zero is produced, and no trap occurs.
- 010 Overflow. A result (either floating-point or integer) of a floating-point instruction is too great in magnitude to be held in the format of the destination operand. Note that rounding, as well as calculations, can cause this condition.
- 011 Divide by zero. An attempt has been made to divide a non-zero floating-point number by zero. Dividing zero by zero is considered an Invalid Operation instead (below).

100 Illegal Instruction. Two undefined floating-point instruction forms are detected by the FPU as being illegal. The binary formats causing this trap are:

## xxxxxxxxxx0011xx10111110

#### xxxxxxxxx1001xx10111110

- 101 Invalid Operation. One of the floating-point operands of a floating-point instruction is a Reserved operand, or an attempt has been made to divide zero by zero using the DIVf instruction.
- 110 Inexact Result. The result (either floating-point or integer) of a floating-point instruction cannot be represented exactly in the format of the destination operand, and a rounding step must alter it to fit. This condition is always reported in the TT field and IF bit unless any other exceptional condition has occurred in the same instruction. In this case, the TT field always contains the code for the other exception and the IF bit is not altered. A trap is caused by this condition only if the IEN bit is set; otherwise the result is rounded and delivered, and no trap occurs.
- 111 (Reserved for future use.)

Underflow Flag (UF): Bit 4. This bit is set by the FPU whenever a result is too small in absolute value to be represented as a normalized number. Its function is not affected by the state of the UEN bit. The UF bit is cleared only by writing a zero into it with the Load FSR instruction or by a hardware reset.

Inexact Result Flag (IF): Bit 6. This bit is set by the FPU whenever the result of an operation must be rounded to fit within the destination format. The IF bit is set only if no other error has occurred. It is cleared only by writing a zero into it with the Load FSR instruction or by a hardware reset.

## 2.1.2.3 FSR Software Field (SWF)

Bits 9-15 of the FSR hold and display any information written to them (using the LFSR and SFSR instructions), but are not otherwise used by FPU hardware. They are reserved for use with NSC floating-point extension software.

# 2.2 INSTRUCTION SET

# 2.2.1 General Instruction Format

Figure 2-3 shows the general format of an Series 32000 instruction. The Basic Instruction is one to three bytes long




# NS32081-10/NS32081-15

# 2.0 Architectural Description (Continued)

and contains the opcode and up to two 5-bit General Addressing Mode (Gen) fields. Following the Basic Instruction field is a set of optional extensions, which may appear depending on the instruction and the addressing modes selected.

The only form of extension issued to the NS32081 FPU is an Immediate operand. Other extensions are used only by the CPU to reference memory operands needed by the FPU.

Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose Register to use as the index, and which addressing mode calculation to perform before indexing. See *Figure 2-4*.

Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Disp/Imm field may contain one or two displacements, or one immediate value. The size of a Displacement field is encoded within the top bits of that field, as shown in *Figure 2-5*, with the remaining bits interpreted as a signed (two's complement) value. The size of an immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most significant byte first.

Some non-FPU instructions require additional, "implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition.

### 2.2.2 Addressing Modes

The Series 32000 Family CPUs generally access an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Addressing modes in the Series 32000 family are designed to optimally support high-level language accesses to variables. In nearly all cases, a variable access requires only one addressing mode within the instruction which acts upon that variable. Extraneous data movement is therefore minimized.

Series 32000 Addressing Modes fall into nine basic types:

**Register:** In floating-point instructions, these addressing modes refer to a Floating-Point Register (F0–F7) if the operand is of a floating-point type. Otherwise, a CPU General Purpose Register (R0–R7) is referenced. See Section 2.1.1.

**Register Relative:** A CPU General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the Effective Address of the operand in memory.



TL/EE/5234-7

FIGURE 2-4. Index Byte Format

Memory Space: Identical to Register Relative above, except that the register used is one of the dedicated CPU registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.

**Memory Relative:** A pointer variable is found within the memory space pointed to by the CPU SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.

**Immediate:** The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written. Floating-point operands as well as integer operands may be specified using Immediate mode.

**Absolute:** The address of the operand is specified by a Displacement field in the instruction.

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

Top of Stack: The currently-selected CPU Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding it into the total, yielding the final Effective Address of the operand.

The following table, Table 2-1, is a brief summary of the addressing modes. For a complete description of their actions, see the Series 32000 Instruction Set Reference Manual.



### 2.0 Architectural Description (Continued) TABLE 2-1. Series 32000 Family Addressing Modes Encoding Mode **Effective Address** Assembler Syntax REGISTER 00000 Register 0 R0 or F0 None: Operand is in the specified register. 00001 Register 1 R1 or F1 00010 Register 2 R2 or F2 00011 **Register 3** R3 or F3 00100 Register 4 R4 or F4 00101 Register 5 R5 or F5 00110 Register 6 R6 or F6 00111 **Register 7** R7 or F7 **REGISTER RELATIVE** 01000 **Register 0 relative** disp(R0) Disp + Register. 01001 Register 1 relative disp(R1) 01010 **Register 2 relative** disp(R2) disp(R3) 01011 **Register 3 relative** 01100 **Register 4 relative** disp(R4) 01101 **Register 5 relative** disp(R5) 01110 **Register 6 relative** disp(R6) 01111 Register 7 relative disp(R7) MEMORY SPACE 11000 Frame memory disp(FP) Disp + Register; "SP" is either 11001 SP0 or SP1, as selected in PSR. Stack memory disp(SP) 11010 Static memory disp(SB) 11011 Program memory \*+disp MEMORY RELATIVE 10000 Frame memory relative disp2(disp1(FP)) Disp2+Pointer: Pointer found at 10001 Stack memory relative disp2(disp1(SP)) address Disp1 + Register. "SP" is 10010 Static memory relative disp2(disp1(SB)) either SP0 or SP1, as selected in PSR. IMMEDIATE 10100 Immediate value None: Operand is issued from CPU instruction queue. ABSOLUTE 10101 Absolute @disp Disp. EXTERNAL 10110 External EXT (disp1) + disp2 Disp2+Pointer; Pointer is found at Link Table Entry number Disp1. TOP OF STACK 10111 Top of Stack TOS Top of current stack, using either User or Interrupt Stack Pointer. as selected in PSR. Automatic Push/Pop included. SCALED INDEX 11100 Index, bytes mode[Rn:B] Mode + Rn. 11101 Index, words mode[Rn:W] Mode + $2 \times Rn$ . 11110 Index, double words mode[Rn:D] Mode + $4 \times Rn$ . 11111 Index, quad words mode[Rn:Q] Mode + $8 \times Rn$ . "Mode" and "n" are contained within the Index Byte. 10011 (Reserved for Future Use)

# 2.0 Architectural Description (Continued) 2.2.3 Floating-Point Instruction Set

The NS32081 FPU instructions occupy formats 9 and 11 of the Series 32000 Family instruction set (*Figure 2-6*). A list of all Series 32000 family instruction formats is found in the applicable CPU data sheet.

Certain notations in the following instruction description tables serve to relate the assembly language form of each instruction to its binary format in *Figure 2-6*.

### Format 9



Format 11



### FIGURE 2-6. Floating-Point Instruction Formats

The Format column indicates which of the two formats in *Figure 2-6* represents each instruction.

The Op column indicates the binary pattern for the field called "op" in the applicable format.

The Instruction column gives the form of each instruction as it appears in assembly language. The form consists of an instruction mnemonic in upper case, with one or more suffixes (i or f) indicating data types, followed by a list of operands (gen1, gen2).

An i suffix on an instruction mnemonic indicates a choice of integer data types. This choice affects the binary pattern in the i field of the corresponding instruction format (*Figure 2-6*) as follows:

| Suffix i | Data Type   | i Field |
|----------|-------------|---------|
| в        | Byte        | 00      |
| w        | Word        | 01      |
| D        | Double Word | 11      |

An f suffix on an instruction mnemonic indicates a choice of floating-point data types. This choice affects the setting of the f bit of the corresponding instruction format (*Figure 2-6*) as follows:

| Suffix f | Data Type               | f Bit |
|----------|-------------------------|-------|
| F        | Single Precision        | 1     |
| L        | Double Precision (Long) | 0     |

An operand designation (gen1, gen2) indicates a choice of addressing mode expressions. This choice affects the binary pattern in the corresponding gen1 or gen2 field of the instruction format (*Figure 2-6*). Refer to Table 2-1 for the options available and their patterns.

Further details of the exact operations performed by each instruction are found in the Series 32000 Instruction Set Reference Manual.

### Movement and Conversion

The following instructions move the gen1 operand to the gen2 operand, leaving the gen1 operand intact.

| Format | Ор   | Inst    | truction   | Description                                                                                                     |  |  |  |
|--------|------|---------|------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| 11     | 0001 | MOVf    | gen1, gen2 | Move without<br>conversion                                                                                      |  |  |  |
| 9      | 010  | MOVLF   | gen1, gen2 | Move, converting<br>from double<br>precision to<br>single precision.                                            |  |  |  |
| 9      | 011  | MOVFL   | gen1, gen2 | Move, converting<br>from single<br>precision to<br>double<br>precision.                                         |  |  |  |
| 9      | 000  | MOVif   | gen1, gen2 | Move, converting<br>from any integer<br>type to any<br>floating-point<br>type.                                  |  |  |  |
| 9      | 100  | ROUNDfi | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>nearest integer.                                          |  |  |  |
| 9      | 101  | TRUNCfi | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>nearest integer<br>closer to zero.                        |  |  |  |
| 9      | 111  | FLOORfi | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>largest integer<br>less than or<br>equal to its<br>value. |  |  |  |

Note: The MOVLF instruction f bit must be 1 and the i field must be 10. The MOVFL instruction f bit must be 0 and the i field must be 11.

# Arithmetic Operations

The following instructions perform floating-point arithmetic operations on the gen1 and gen2 operands, leaving the result in the gen2 operand.

| Format | Ор   | Ins  | truction   | Description                                |
|--------|------|------|------------|--------------------------------------------|
| 11     | 0000 | ADDf | gen1, gen2 | Add gen1 to gen2.                          |
| 11     | 0100 | SUBf | gen1, gen2 | Subtract gen1<br>from gen2.                |
| 11     | 1100 | MULf | gen1, gen2 | Multiply gen2 by gen1.                     |
| 11     | 1000 | DIVf | gen1, gen2 | Divide gen2 by gen1.                       |
| 11     | 0101 | NEGf | gen1, gen2 | Move negative of<br>gen1 to gen2.          |
| 11     | 1101 | ABSf | gen1, gen2 | Move absolute<br>value of gen1 to<br>gen2. |

# Comparison

The Compare instruction compares two floating-point values, sending the result to the CPU PSR Z and N bits for use as condition codes. See *Figure 3-7*. The Z bit is set if the gen1 and gen2 operands are equal; it is cleared otherwise. The N bit is set if the gen1 operand is greater than the gen2 operand; it is cleared otherwise. The CPU PSR L bit is unconditionally cleared. Positive and negative zero are considered equal.

| Format Op |      | Ins  | struction  | Description  |
|-----------|------|------|------------|--------------|
| 11        | 0010 | CMPf | gen1, gen2 | Compare gen1 |
|           |      |      |            | to gen2.     |

# Floating-Point Status Register Access

The following instructions load and store the FSR as a 32-bit integer.

| Format | Ор  | Instru | ction | Description |
|--------|-----|--------|-------|-------------|
| 9      | 001 | LFSR   | gen1  | Load FSR    |
| 9      | 110 | SFSR   | gen2  | Store FSR   |

# 2.3 TRAPS

Upon detecting an exceptional condition in executing a floating-point instruction, the NS32081 FPU requests a trap by setting the Q bit of the status word transferred during the slave protocol (Section 3.5). The CPU responds by performing a trap using a default vector value of 3. See the Series 32000 Instruction Set Reference Manual and the applicable CPU data sheet for trap service details.

A trapped floating-point instruction returns no result, and does not affect the CPU Processor Status Register (PSR). The FPU displays the reason for the trap in the Trap Type (TT) field of the FSR (Section 2.1.2.2).

# **3.0 Functional Description**

# **3.1 POWER AND GROUNDING**

The NS32081 requires a single 5V power supply, applied on pin 24 (V\_{CC}). See DC Electrical Characteristics table.

Grounding connections are made on two pins. Logic Ground (GNDL, pin 12) is the common pin for on-chip logic, and Buffer Ground (GNDB, pin 13) is the common pin for the output drivers. For optimal noise immunity, it is recommended that GNDL be attached through a single conductor directly to GNDB, and that all other grounding connections be made only to GNDB, as shown below (*Figure 3-1*).



# 3.2 CLOCKING

The NS32081 FPU requires a single-phase TTL clock input on its CLK pin (pin 14). When the FPU is connected to a Series 32000 CPU, the CLK signal is provided from the CTTL pin of the NS32201 Timing Control Unit.

# 3.3 RESETTING

The RST pin serves as a reset for on-chip logic. The FPU may be reset at any time by pulling the RST pin low for at least 64 clock cycles. Upon detecting a reset, the FPU terminates instruction processing, resets its internal logic, and clears the FSR to all zeroes.

On application of power,  $\overrightarrow{\text{HST}}$  must be held low for at least 50  $\mu$ s after V<sub>CC</sub> is stable. This ensures that all on-chip voltages are completely stable before operation. See *Figures 3-2* and *3-3*.



# FIGURE 3-3. General Reset Timing

### 3.4 BUS OPERATION

Instructions and operands are passed to the NS32081 FPU with slave processor bus cycles. Each bus cycle transfers either one byte (8 bits) or one word (16 bits) to or from the FPU. During all bus cycles, the SPC line is driven by the CPU as an active low data strobe, and the FPU monitors





# 3.0 Functional Description (Continued)

pins ST0 and ST1 to keep track of the sequence (protocol) established for the instruction being executed. This is necessary in a virtual memory environment, allowing the FPU to retry an aborted instruction.

# 3.4.1 Bus Cycles

A bus cycle is initiated by the CPU, which asserts the proper status on ST0 and ST1 and pulses  $\overrightarrow{SPC}$  low. ST0 and ST1 are sampled by the FPU on the leading (falling) edge of the  $\overrightarrow{SPC}$  pulse. If the transfer is from the FPU (a slave processor read cycle), the FPU asserts data on the data bus for the duration of the  $\overrightarrow{SPC}$  pulse. If the transfer is to the FPU (a slave processor write cycle), the FPU latches data from the data bus on the trailing (rising) edge of the  $\overrightarrow{SPC}$  pulse. Figures 3-5 and 3-6 illustrate these sequences.

The direction of the transfer and the role of the bidirectional SPC line are determined by the instruction protocol being performed. SPC is always driven by the CPU during slave processor bus cycles. Protocol sequences for each instruction are given in Section 3.5.

# 3.4.2 Operand Transfer Sequences

An operand is transferred in one or more bus cycles. A 1byte operand is transferred on the least significant byte of the data bus (D0–D7). A 2-byte operand is transferred on the entire bus. A 4-byte or 8-byte operand is transferred in consecutive bus cycles, least significant word first.

# 3.5 INSTRUCTION PROTOCOLS

# 3.5.1 General Protocol Sequence

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID byte followed by an Operation Word. See Section 2.2.3 for FPU instruction encodings. The ID Byte has three functions:

1) It identifies the instruction to the CPU as being a Slave Processor instruction.

2) It specifies which Slave Processor will execute it.

3) It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in Table 3-2. While applying Status Code 11 (Broadcast ID. Table 3-1), the CPU transfers the ID Byte on the least significant half of the Data Bus (D0–D7). All Slave Processors input this byte and decode it. The Slave Processor selected by the ID Byte is activated, and from this point the CPU is communicating only with it. If any other slave protocol was in progress (e.g., an aborted Slave instruction), this transfer cancels it.

The CPU next sends the Operation Word while applying Status Code 01 (Transfer Slave Operand, Table 3-1). Upon receiving it, the FPU decodes it, and at this point both the CPU and the FPU are aware of the number of operands to be transferred and their sizes. The Operation Word is swapped on the Data Bus; that is, bits 0-7 appear on pins D8-D15, and bits 8-15 appear on pins D0-D7.



# NS32081-10/NS32081-15

# 3.0 Functional Description (Continued)

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the FPU. To do so, it references any Addressing Mode extensions appended to the FPU instruction. Since the CPU is solely responsible for memory accesses, these extensions are not sent to the Slave Processor. The Status Code applied is 01 (Transfer Slave Processor Operand, Table 3-1).

After the CPU has issued the last operand, the FPU starts the actual execution of the instruction. Upon completion, it will signal the CPU by pulsing SPC low. To allow for this, the CPU releases the SPC signal, causing it to float. SPC must be held high by an external pull-up resistor.

Upon receiving the pulse on  $\overline{SPC}$ , the CPU uses  $\overline{SPC}$  to read a Status Word from the FPU, applying Status Code 10. This word has the format shown in *Figure 3-7*. If the Q bit ("Quit", Bit 0) is set, this indicates that an error has been detected by the FPU. The CPU will not continue the protocol, but will immediately trap through the Slave vector in the Interrupt Table. If the instruction being performed is CMPf (Section 2.2.3) and the Q bit is not set, the CPU loads Processon Status Register (PSR) bits N, Z and L from the corresponding bits in the Status Word. The NS32081 FPU always sets the L bit to zero.



TL/EE/5234-18

FIGURE 3-7. FPU Protocol Status Word Format

The last step in the protocol is for the CPU to read a result, if any, and transfer it to the destination. The Read cycles from the FPU are performed by the CPU while applying Status Code 01 (Section 4.1.2).

# TABLE 3-1. General Instruction Protocol

| Step | Status | Action                       |
|------|--------|------------------------------|
| 1    | 11     | CPU sends ID Byte.           |
| 2    | 01     | CPU sends Operation Word.    |
| 3    | 01     | CPU sends required operands. |
| 4    | XX     | FPU starts execution.        |
| 5    | XX     | FPU pulses SPC low.          |
| 6    | 10     | CPU reads Status Word.       |
| 7    | 01     | CPU reads result (if any).   |

### 3.5.2 Floating-Point Protocols

Table 3-2 gives the protocols followed for each floatingpoint instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Section 2.2.3.

The Operand Class columns give the Access Classes for each general operand, defining how the addressing modes are interpreted by the CPU (see Series 32000 Instruction Set Reference Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating-Point Unit by the CPU. "D" indicates a 32-bit Double Word. "i" indicates that the instruction specifies an integer size for the operand (B = Byte, W = Word, D = Double Word). "f" indicates that the instruction specifies a floating-point size for the operand (F = 32-bit Standard Floating, L = 64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word (*Figure 3-7*).

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified, because the Floating-Point Registers are physically on the Floating-Point Unit and are therefore available without CPU assistance.

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value<br>Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|----------------------------------|----------------------|
| ADDf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| SUBf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| MULf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| DIVf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| MOVf     | read.f             | write.f            | f                   | N/A                 | f to Op. 2                       | none                 |
| ABSf     | read.f             | write.f            | f                   | N/A                 | f to Op. 2                       | none                 |
| NEGf     | read.f             | write.f            | f                   | N/A                 | f to Op. 2                       | none                 |
| CMPf     | read.f             | read.f             | f                   | f                   | N/A                              | N,Z,L                |
| FLOORfi  | read.f             | write.i            | f                   | N/A                 | i to Op. 2                       | none                 |
| TRUNCfi  | read.f             | write.i            | f                   | N/A                 | i to Op. 2                       | none                 |
| ROUNDfi  | read.f             | write.i            | f                   | N/A                 | i to Op. 2                       | none                 |
| MOVFL    | read.F             | write.L            | F                   | N/A                 | L to Op. 2                       | none                 |
| MOVLF    | read.L             | write.F            | L                   | N/A                 | F to Op. 2                       | none                 |
| MOVif    | read.i             | write.f            | i                   | N/A                 | f to Op. 2                       | none                 |
| LFSR     | read.D             | N/A                | D                   | N/A                 | N/A                              | none                 |
| SFSR     | N/A                | write.D            | N/A                 | N/A                 | D to Op. 2                       | none                 |

### **TABLE 3-2. Floating Point Instruction Protocols**

D = Double Word

i = Integer size (B, W, D) specified in mnemonic.

f = Floating-Point type (F, L) specified in mnemonic.

N/A = Not Applicable to this instruction.

# NS32081-10/NS32081-15

# 4.0 Device Specifications

# 4.1 PIN DESCRIPTIONS

The following are brief descriptions of all NS32081 FPU pins. The descriptions reference the relevant portions of the Functional Description, Section 3.



Top View FIGURE 4-1. Connection Diagram

# Order Number NS32081D-10 or NS32081D-15 See NS Package Number D24C

Order Number NS32081N-10 or NS32081N-15 See NS Package Number N24A

# 4.2 ABSOLUTE MAXIMUM RATINGS

| Temperature Under Bias       | 0°C to + 70°C   |
|------------------------------|-----------------|
| Storage Temperature          | -65°C to +150°C |
| All Input or Output Voltages |                 |
| with Respect to GND          | -0.5V to +7.0V  |
| Power Dissipation            | 1.5W            |

# 4.1.1 Supplies

**Power (V<sub>CC</sub>):** +5V positive supply. Section 3.1.

Logic Ground (GNDL): Ground reference for on-chip logic. Section 3.1.

Buffer Ground (GNDB): Ground reference for on-chip drivers connected to output pins. Section 3.1.

# 4.1.2 Input Signals

Clock (CLK): TTL-level clock signal.

Reset (RST): Active low. Initiates a Reset, Section 3.3.

Status (ST0, ST1): Input from CPU. ST0 is the least significant bit. Section 3.4 encodings are:

00-(Reserved)

01-Transferring Operation Word or Operand

10—Reading Status Word

11-Broadcasting Slave ID

# 4.1.3 input/Output Signals

Slave Processor Control (SPC): Active low. Driven by the CPU as the data strobe for bus transfers to and from the NS32081 FPU, Section 3.4. Driven by the FPU to signal completion of an operation, Section 3.5.1. Must be held high with an external pull-up resistor while floating.

**Data Bus (D0–D15):** 16-bit bus for data transfer. D0 is the least significant bit. Section 3.4.

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under Electrical Characteristics.

# 4.3 ELECTRICAL CHARACTERISTICS $T_A = 0^{\circ}C$ to 70°C, $V_{CC} = 5V \pm 5\%$ , GND = 0V

| Symbol          | Parameter                                                         | Conditions                                  | Min    | Тур | Max                   | Units |
|-----------------|-------------------------------------------------------------------|---------------------------------------------|--------|-----|-----------------------|-------|
| V <sub>IH</sub> | HIGH Level Input Voltage                                          |                                             | 2.0    |     | V <sub>CC</sub> + 0.5 | v     |
| VIL             | LOW Level Input Voltage                                           |                                             | -0.5   |     | 0.8                   | ٧     |
| V <sub>OH</sub> | HIGH Level Output Voltage                                         | l <sub>OH</sub> = −400 μA                   | 2.4    |     |                       | v     |
| V <sub>OL</sub> | LOW Level Output Voltage                                          | I <sub>OL</sub> = 4 mA                      |        |     | 0.45                  | V     |
| li              | Input Load Current                                                | $0 \le V_{IN} \le V_{CC}$                   | - 10.0 |     | 10.0                  | μA    |
| IL,             | Leakage Current<br>Output and I/O Pins in<br>TRI-STATE/Input Mode | 0.45 ≤ V <sub>IN</sub> ≤ 2.4V               | -20.0  |     | 20.0                  | μΑ    |
| Icc             | Active Supply Current                                             | I <sub>OUT</sub> = 0, T <sub>A</sub> = 25°C |        | 200 | 300                   | mA    |

# 4.0 Device Specifications (Continued)

# 4.4 SWITCHING CHARACTERISTICS

# 4.4.1 Definitions

All the Timing Specifications given in this section refer to 0.8V and 2.0V on all the input and output signals as illustrated in *Figures 4.2* and *4.3*, unless specifically stated otherwise.





# ABBREVIATIONS

L.E. — Leading Edge T.E. — Trailing Edge R.E. — Rising Edge F.E. — Falling Edge



URE 4-3. Timing Specification Stand: (Signal Valid Before Clock Edge)

3

# 4.0 Device Specifications (Continued)

# 4.4.2 Timing Tables

# 4.4.2.1 Output Signal Propagation Delays

Maximum times assume capacitive loading of 100 pF.

| Name Figure        | Florence |                                          | Reference/              | NS32081-10             |                        | NS32081-15             |                        | Unite |
|--------------------|----------|------------------------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------|-------|
|                    | Figure   | Description                              | Conditions              | Min                    | Max                    | Min                    | Max                    | Onits |
| t <sub>Dv</sub>    | 4-7      | Data Valid                               | After SPC L.E.          |                        | 45                     |                        | 30                     | ns    |
| t <sub>Df</sub>    | 4-7      | D <sub>0</sub> -D <sub>15</sub> Floating | After SPC T.E.          |                        | 50                     | 2                      | 35                     | ns    |
| t <sub>SPCFw</sub> | 4-9      | SPC Pulse Width<br>from FPU              | At 0.8V<br>(Both Edges) | t <sub>CLKp</sub> — 50 | t <sub>CLKp</sub> + 50 | t <sub>CLKp</sub> – 40 | t <sub>CLKp</sub> + 40 | ns    |
| tSPCFI             | 4-9      | SPC Output Active                        | After CLK R.E.          |                        | 55                     |                        | 38                     | ns    |
| tSPCFh             | 4-9      | SPC Output Inactive                      | After CLK R.E.          |                        | 55                     |                        | 38                     | ns    |
| tSPCFnf            | 4-9      | SPC Output<br>Nonforcing                 | After CLK F.E.          |                        | 45                     |                        | 35                     | ns    |

# 4.4.2.2 Input Signal Requirements

| Name              | Figure | Description                 | Reference/<br>Conditions              | Min | Max | Min | Max | Units             |
|-------------------|--------|-----------------------------|---------------------------------------|-----|-----|-----|-----|-------------------|
| t <sub>PWR</sub>  | 4-5    | Power Stable to RST R.E.    | After V <sub>CC</sub><br>Reaches 4.5V | 50  |     | 50  |     | μs                |
| t <sub>RSTw</sub> | 4-6    | RST Pulse Width             | At 0.8V<br>(Both Edges)               | 64  |     | 64  |     | t <sub>CLKp</sub> |
| t <sub>Ss</sub>   | 4-7    | Status (ST0-ST1)<br>Setup   | Before SPC L.E.                       | 50  |     | 33  |     | ns                |
| t <sub>Sh</sub>   | 4-7    | Status (ST0-ST1)<br>Hold    | After SPC L.E.                        | 40  |     | 35  |     | ns                |
| t <sub>Ds</sub>   | 4-8    | D0-D15 Setup Time           | Before SPC T.E.                       | 40  |     | 30  |     | ns                |
| t <sub>Dh</sub>   | 4-8    | D0-D15 Hold Time            | After SPC T.E.                        | 50  |     | 35  |     | ns                |
| tSPCw             | 4-7    | SPC Pulse Width<br>from CPU | At 0.8V<br>(Both Edges)               | 70  |     | 50  |     | ns                |
| tSPCs             | 4-7    | SPC Input Active            | Before CLK R.E.                       | 40  |     | 35  |     | ns                |
| tSPCh             | 4-7    | SPC Input Inactive          | After CLK R.E.                        | 0   |     | 0   |     | ns                |
| tRSTs             | 4-10   | RST Setup                   | Before CLK F.E.                       | 10  |     | 10  |     | ns                |
| t <sub>RSTh</sub> | 4-10   | RST R.E. Delay              | After CLK R.E.                        | 0   |     | 0   |     | ns                |

# 4.4.2.3 Clocking Requirements

| Name              | Figure | Description     | Reference/<br>Conditions     | Min | Max  | Min | Мах  | Units |
|-------------------|--------|-----------------|------------------------------|-----|------|-----|------|-------|
| <sup>t</sup> CLKh | 4-4    | Clock High Time | At 2.0V<br>(Both Edges)      | 42  | 1000 | 27  | 1000 | ns    |
| <sup>t</sup> CLKI | 4-4    | Clock Low Time  | At 0.8V<br>(Both Edges)      | 42  | 1000 | 27  | 1000 | ns    |
| <sup>t</sup> CLKp | 4-4    | Clock Period    | CLK R.E. to Next<br>CLK R.E. | 100 | 2000 | 66  |      | ns    |



3

# 4.0 Device Specifications (Continued)



FIGURE 4-9. SPC Pulse from FPU



TL/EE/5234-25 FIGURE 4-10. RST Release Timing

Note: The rising edge of RST must occur while CLK is high, as shown.



# Section 4 Peripherals



# **Section 4 Contents**

| NS32202-10 Interrupt Control Unit                                 | 4-3  |
|-------------------------------------------------------------------|------|
| NS32203-10 Direct Memory Access Controller                        | 4-28 |
| NS32CG821 microCMOS Programmable 1M Dynamic RAM Controller/Driver | 4-57 |
| HPC16083/HPC26083/HPC36083/HPC46083/HPC16003/HPC26003/HPC36003/   |      |
| HPC46003 High-Performance Microcontrollers                        | 4-58 |
| DP8510 BITBLT Processing Unit                                     | 4-59 |
| DP8511 BITBLT Processing Unit (BPU)                               | 4-60 |

# National Semiconductor

# NS32202-10 Interrupt Control Unit

# **General Description**

The NS32202 Interrupt Control Unit (ICU) is the interrupt controller for the Series 32000<sup>®</sup> microprocessor family. It is a support circuit that minimizes the software and real-time overhead required to handle multi-level, prioritized interrupts. A single NS32202 manages up to 16 interrupt sources, resolves interrupt priorities, and supplies a single-byte interrupt vector to the CPU.

The NS32202 can operate in either of two data bus modes: 16-bit or 8-bit. In the 16-bit mode, eight hardware and eight software interrupt positions are available. In the 8-bit mode, 16 hardware interrupt positions are available, 8 of which can be used as software interrupts. In this mode, up to 16 additional ICUs may be cascaded to handle a maximum of 256 interrupts.

Two 16-bit counters, which may be concatenated under program control into a single 32-bit counter, are also available for real-time applications.

# **Basic System Configuration**

# Features

- 16 maskable interrupt sources, cascadable to 256
- Programmable 8- or 16-bit data bus mode
- Edge or level triggering for each hardware interrupt with individually selectable polarities
- 8 software interrupts
- Fixed or rotating priority modes
- Two 16-bit, DC to 10 MHz counters, that may be concatenated into a single 32-bit counter
- Optional 8-bit I/O port available in 8-bit data bus mode
- High-speed XMOS<sup>TM</sup> technology
- Single, +5V supply
- 40-pin, dual in-line package



# **Table of Contents**

# **1.0 PRODUCT INTRODUCTION**

1.1 I/O Buffers

- 1.2 Read/Write Logic and Decoders
- 1.3 Timing and Control
- 1.4 Priority Control
- 1.5 Counters

# 2.0 FUNCTIONAL DESCRIPTION

- 2.1 Reset
- 2.2 Initialization
- 2.3 Vectored Interrupt Handling
  - 2.3.1 Non-Cascaded Operation 2.3.2 Cascade Operation
- 2.4 Internal ICU Operating Sequence
- 2.5 Interrupt Priority Modes
  - 2.5.1 Fixed Priority Mode
  - 2.5.2 Auto-Rotate Mode
  - 2.5.3 Special Mask Mode
  - 2.5.4 Polling Mode

# **3.0 ARCHITECTURAL DESCRIPTION**

- 3.1 HVCT Hardware Vector Register (R0)
  3.2 SVCT Software Vector Register (R1)
  3.3 ELTG Edge/Level Triggering Registers (R2, R3)
  3.4 TPL Triggering Polarity Registers (R4, R5)
  3.5 IPND Interrupt Pending Registers (R6, R7)
- 3.6 ISRV Interrupt In-Service Registers (R8, R9)
- 3.7 IMSK Interrupt Mask Registers (R10, R11) 3.8 CSRC - Cascaded Source Registers (R12, R13)

# 3.0 ARCHITECTURAL DESCRIPTION (Continued)

- 3.9 FPRT First Priority Registers (R14, R15)
- 3.10 MCTL Mode Control Register (R16)
- 3.11 OSCASN Output Clock Assignment (R17)
- 3.12 CIPTR Counter Interrupt Pointer Register (R18)
- 3.13 PDAT Port Dada Register (R19)
- 3.14 IPS Interrupt/Port Select Register (R20)
- 3.15 PDIR Port Direction Register (R21)
- 3.16 CCTL Counter Control Register (R22)
- 3.17 CICTL Counter Interrupt Control Register (R23)
- 3.18 LCSV/HCSV L-Counter Starting Value/H-Counter Starting Value Registers (R24, R25, R26, and R27)
- 3.19 LCCV/HCCV L-Counter Current Value/H-Counter Current Value Registers (R28, R29, R30, and R31)
- 3.20 Register Initialization

# 4.0 DEVICE SPECIFICATIONS

- 4.1 NS32202 Pin Descriptions
  - 4.1.1 Power Supply
  - 4.1.2 Input Signals
  - 4.1.3 Output Signals
  - 4.1.4 Input/Output Signals
- 4.2 Absolute Maximum Ratings
- 4.3 Electrical Characteristics
- 4.4 Switching Characteristics
  - 4.4.1 Definitions 4.4.1.1 Timing Tables 4.4.1.2 Timing Diagrams

# **List of Illustrations**

| NS32202 ICU Block Diagram                                                                                |
|----------------------------------------------------------------------------------------------------------|
| Counter Output Signals in Pulsed Form and Square Waveform for Three Different Initial Values             |
| Counter Configuration and Basic Operations                                                               |
| Interrupt Control Unit Connections in 16-Bit Bus Mode                                                    |
| Interrupt Control Unit Connections in 8-Bit Bus Mode                                                     |
| Cascaded Interrupt Control Unit Connections in 8-Bit Bus Mode2-3                                         |
| CPU Interrupt Acknowledge Sequence                                                                       |
| Interrupt Dispatch and Cascade Tables                                                                    |
| CPU Return from Interrupt Sequence2-6                                                                    |
| ICU Interrupt Acknowledge Sequence                                                                       |
| ICU Return from Interrupt Sequence                                                                       |
| ICU Internal Registers                                                                                   |
| HVCT Register Data Coding                                                                                |
| Recommended ICU's Initialization Sequence                                                                |
| NS32202 ICU Connection Diagram                                                                           |
| Timing Specification Standard                                                                            |
| READ/INTA Cycle                                                                                          |
| Write Cycle                                                                                              |
| Interrupt Timing in Edge Triggering Mode                                                                 |
| Interrupt Timing in Level Triggering Mode                                                                |
| External Interrupt-Sampling-Clock to be Provided at Pin COUT/SCIN When in Test Mode                      |
| Internal Interrupt-Sampling-Clock to be Provided at Pin COUT/SCIN                                        |
| Relationship Between Clock Input at Pin CLK and Counter Output Signals at Pins COUT/SCIN or G0/R0-G3/R6, |
| in Both Pulsed Form and Square Waveform                                                                  |
|                                                                                                          |

# **1.0 Product Introduction**

The NS32202 ICU functions as an overall manager in an interrupt-oriented system environment. Its many features and options permit the design of sophisticated interrupt systems.

Figure 1-1 shows the internal organization of the NS32202. As shown, the NS32202 is divided into five functional blocks. These are described in the following paragraphs:

# **1.1 I/O BUFFERS AND LATCHES**

The I/O Buffers and Latches block is the interface with the system data bus. It contains bidirectional buffers for the data I/O pins. It also contains registers and logic circuits that control the operation of pins G0/IR0,...,G7/IR14 when the ICU is in the 8-bit bus mode.

# 1.2 READ/WRITE LOGIC AND DECODERS

The Read/Write Logic and Decoders manage all internal and external data transfers for the ICU. These include Data, Control, and Status Transfers. This circuit accepts inputs from the CPU address and control buses. In turn, it issues commands to access the internal registers of the ICU.

### **1.3 TIMING AND CONTROL**

The Timing and Control Block contains status elements that select the ICU operating mode. It also contains state machines that generate all the necessary sequencing and control signals.

# **1.4 PRIORITY CONTROL**

The Priority Control Block contains 16 units, one for each interrupt position. These units provide the following functions.

- Sensing the various forms of hardware interrupt signals e.g. level (high/low) or edge (rising/falling)
- Resolving priorities and generating an interrupt request to the CPU
- Handling cascaded arrangements
- Enabling software interrupts
- Providing for an automatic return from interrupt
- Enabling the assignment of any interrupt position to the internal counters
- Providing for rearrangement of priorities by assigning the first priority to any interrupt position
- · Enabling automatic rotation of priorities

# **1.5 COUNTERS**

This block contains two 16-bit counters, called the H-counter and the L-counter. These are down counters that count from an initial value to zero. Both counters have a 16-bit register (designated HCSV and LCSV) for loading their restarting values. They also have registers containing the current count values (HCCV and LCCV). Both sets of registers are fully described in Section 3.



FIGURE 1-1. NS32202 ICU Block Diagram

# 1.0 Product Introduction (Continued)

The counters are under program control and can be used to generate interrupts. When the count reaches zero, either counter can generate an interrupt request to any of the 16 interrupt positions. The counter then reloads the start value from the appropriate registers and resumes counting. *Figure* 1-2 shows typical counter output signals available from the NS32202.

The maximum input clock frequency is 2.5 MHz.

A divide-by-four prescaler is also provided. When the prescaler is used, the input clock frequency can be up to 10 MHz.

When intervals longer than provided by a 16-bit counter are needed, the L- and H-counters can be concatenated to form a 32-bit counter. In this case, both counters are controlled by the H-counter control bits. Refer to the discussion of the Counter Control Register in Section 3 for additional information. *Figure 1-3* summarizes counter read/write operations.

# 2.0 Functional Description

### 2.1 RESET

The ICU is reset when a logic low signal is present on the RST pin. At reset, most internal ICU registers are affected, and the ICU becomes inactive.

### 2.2 INITIALIZATION

After reset, the CPU must initialize the NS32202 to establish its configuration. Proper initialization requires knowledge of the ICU register's formats. Therefore, a flowchart of a recommended initialization sequence is shown in (*Figure 3–3*) after the discussion of the ICU registers.

The operation sequence shown in *Figure 3–3* ensures that all counter output pins remain inactive until the counters are completely initialized.

# 2.3 VECTORED INTERRUPT HANDLING

For details on the operation of the vectored interrupt mode for a particular Series 32000 CPU, refer to the data sheet for





# 2.0 Functional Description (Continued)

that CPU. In this discussion, it is assumed that the NS32202 is working with a CPU in the vectored interrupt mode. Several ICU applications are discussed, including non-cascaded and cascaded operation. *Figures 2–1, 2–2,* and *2–3* show typical configurations of the ICU used with the NS32016 CPU.

A peripheral device issues an interrupt request by sending the proper signal to one of the NS32202 interrupt inputs. If the interrupt input is not masked, the ICU activates its Interrupt Output ( $\overline{INT}$ ) pin and generates an interrupt vector byte. The interrupt vector byte identifies the interrupt source in its four least significant bits. When the CPU detects a low level on its Interrupt Input pin, it performs one or two interrupt acknowledge cycles depending on whether the interrupt request is from the master ICU or a cascaded ICU. *Figure 2–4* shows a flowchart of a typical CPU Interrupt Acknowledge sequence.



FIGURE 1–3. Counter Configuration and Basic Operations

# 2.0 Functional Description (Continued)



FIGURE 2-1. Interrupt Control Unit Connections in 16-Bit Bus Mode



NOTE: In the 8-Bit Bus Mode the Master ICU Registers appear at even addresses (A0 = 0) since the ICU communicates with the least significant byte of the CPU data bus.



NS32202-10



4

# 2.0 Functional Description (Continued)



 Cond. A is true if current instruction is terminated or an interruptible point in a string instruction is reached.

TL/EE/5117-9



# 2.0 Functional Description (Continued)

In general, vectored interrupts are serviced by interrupt routines stored in system memory. The Dispatch Table stores up to 256 external procedure descriptors for the various service procedures. The CPU INTBASE register points to the top of the Dispatch Table. *Figure 2–5* shows the layout of the Dispatch Table. This figure also shows the layout of the Cascade Table, which is discussed with ICU cascaded operation.

2.3.1 Non-Cascaded Operation. Whenever an interrupt request from a peripheral device is issued directly to the master ICU, a non-cascaded interrupt request to the CPU results. In a system using a single NS32202, up to 16 interrupt requests can be prioritized. Upon receipt of an interrupt request on the INT pin, the CPU performs a Master Interrupt-Acknowledge bus cycle, reading a vector byte from address FFFE0016. This vector is then used as an index into the dispatch table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return-from-Interrupt (RET) instruction, which performs a Return-from-Interrupt bus cycle, informing the ICU that it may re-prioritize any interrupt requests still pending. Figure 2-6 shows a typical CPU RETI sequence. In a system with only one ICU, the vectors provided must be in the range of 0 through 127; this can be ensured by writing 0XXXXXXX into the SVCT register. By providing a negative vector value, the master ICU flags the interrupt source as a cascaded ICU (see below).

2.3.2 Cascaded Operation. In cascaded operation, one or more of the interrupt inputs of the master ICU are connected to the Interrupt Output pin of one or more cascaded ICUs. Up to 16 cascaded ICUs may be used, giving a system total of 256 interrupts.

Note: The number of cascaded ICUs is practically limited to 15 because the Dispatch Table for the NS32016 CPU is constructed with entries 1 through 15 either used for NMI and Trap descriptors, or reserved for future use. Interrupt position 0 of the master ICU should not be cascaded, so it can be vectored through Dispatch Table entry 0, reserved for non-vectored interrupts. In this case, the non-vectored Interrupt entry (entry 0) is also available for vectored interrupt operation, since the CPU is operating in the vectored interrupt mode.

The address of the master ICU should be FFFE00<sub>16</sub>. (\*) Cascaded ICUs can be located at any system address. A list of cascaded ICU addresses is maintained in the Cascade Table as a series of sixteen 32-bit entries.

(\*)Note: The CPU status corresponding to both, master interrupt acknowledge and return from interrupt bus cycles, as well as address bit A8, could be used to generate the chip select (CS) signal for accessing the master ICU during one of the above cycles. In this case the master ICU can reside at any system address. The only limitation is that the least significant 5 or 6 address bits (6 in the 8-bit bus mode) must be zero. The address bit A8 must be decoded to prevent an NMI bus cycle from reading the hardware vector register of the ICU. This could happen, since the NS32016 CPU performs a dummy read cycle from address FFFF00<sub>16</sub>, with the same status as a master INTA cycle, when a non-maskable-interrupt is acknowledged.







The master ICU maintains a list (in the CSRC register pair) of its interrupt positions that are cascaded. It also provides a 4-bit (hidden) counter (in-service counter) for each interrupt position to keep track of the number of interrupts being serviced in the cascade ICUs. When a cascaded interrupt input is active, the master ICU activates its interrupt output and the CPU responds with a Master Interrupt Acknowledge Cycle. However, instead of generating a positive interrupt vector, the master ICU generates a negative Cascade Table index.

The CPU interprets the negative number returned from the master ICU as an index into the Cascade Table. The Cascade Table is located in a negative direction from the Dispatch Table, and it contains the virtual addresses of the hardware vector registers for any cascaded NS32202s in the system. Thus, the Cascade Table index supplied by the master ICU identifies the cascaded ICU that requested the interrupt.

Once the cascaded ICU is identified, the CPU performs a Cascaded Interrupt Acknowledge cycle. During this cycle, the CPU reads the final vector value directly from the cascaded ICU, and uses it to access the Dispatch Table. Each

cascaded ICU, of course, has its own set of 16 unique interrupt vectors, one vector for each of its 16 interrupt positions.

The CPU interprets the vector value read during a Cascaded Interrupt Acknowledge cycle as an unsigned number. Thus, this vector can be in the range 0 through 255.

When a cascaded interrupt service routine completes its task, it must return control to the interrupted program with the same RETI instruction used in non-cascaded interrupt service routines. However, when the CPU performs a Master Return From Interrupt cycle, the CPU accesses the master ICU and reads the negative Cascade Table index identifying the cascaded ICU that originally received the interrupt request. Using the cascaded ICU address, the CPU now performs a Cascaded Return From Interrupt cycle, informing the cascaded ICU that the service routine is over. The byte provided by the cascaded ICU during this cycle is ignored.

### 2.4 INTERNAL ICU OPERATING SEQUENCE

The NS32202 ICU accepts two interrupt types, software and hardware.

Software interrupts are initiated when the CPU sets the proper bit in the Interrupt Pending (IPND) registers (R6, R7), located in the ICU. Bits are set and reset by writing the proper byte to either R6 or R7. Software interrupts can be masked, by setting the proper bit in the mask registers (R10, R11).

Hardware interrupts can be either internal or external to the ICU. Internal ICU hardware interrupts are initiated by the onchip counter outputs. External hardware interrupts are initiated by devices external to the ICU, that are connected to any of the ICU interrupt input pins.

Hardware interrupts can be masked by setting the proper bit in the mask registers (R10, R11). If the Freeze bit (FRZ), located in the Mode Control Register (MCTL), is set, all incoming hardware interrupts are inhibited from setting their corresponding bits in the IPND registers. This prevents the ICU from recognizing any hardware interrupts.

Once the ICU is initialized, it is enabled to accept interrupts. If an active interrupt is not masked, and has a higher priority than any interrupt currently being serviced, the ICU activates its Interrupt Output ( $\overline{INT}$ ). *Figure 2–7* is a flowchart showing the ICU interrupt acknowledge sequence.

The CPU responds to the active INT line by performing an Interrupt Acknowledge bus cycle. During this cycle, the ICU clears the IPND bit corresponding to the active interrupt position and sets the corresponding bit in the Interrupt In-Service Registers (ISRV). The 4-bit in-service counter in the master ICU is also incremented by one if the fixed priority mode is selected and the interrupt is from a cascaded ICU. The ISRV bit remains set until the CPU performs a RETI bus cycle and the 4-bit in-service counter is decremented to zero. *Figure 2–6* is a flowchart showing ICU operation during a RETI bus cycle.

When the ISRV bit is set, the  $\overline{\rm INT}$  output is disabled. This output remains inactive until a higher priority interrupt position becomes active, or the ISRV bit is cleared.

An exception to the above occurs in the master ICU when the fixed priority mode is selected, and the interrupt input is connected to the  $\overline{\rm INT}$  output of a cascaded ICU. In this case the ISRV bit does not inhibit an interrupt of the same priority.

This is to allow nesting of interrupts in a cascaded ICU.



NS32202-10

# 2.0 Functional Description (Continued)



# 2.0 Functional Description (Continued)

# 2.5 INTERRUPT PRIORITY MODES

The NS32202 ICU can operate in one of four interrupt priority modes: Fixed Priority; Auto-Rotate; Special Mask; and Polling. Each mode is described below.

### 2.5.1 Fixed Priority Mode

In the Fixed Priority Mode (also called Fully Nested Mode), each interrupt position is ranked in priority from 0 to 15, with 0 being the highest priority. In this mode, the processing of lower priority interrupts is nested with higher priority interrupts. Thus, while an interrupt is being serviced, any other interrupts of the same or lower priority are inhibited. The ICU does, however, recognize higher priority interrupt requests.

When the interrupt service routine executes its RETI instruction, the corresponding ISRV bit is cleared. This allows any lower priority interrupt request to be serviced by the CPU.

At reset, the default priority assignment gives interrupt IR0 priority 0 (highest priority), interrupt IR1 priority 1, and so forth. Interrupt IR15 is, of course, assigned priority 15, the lowest priority. The default priority assignment can be altered by writing an appropriate value into register FPRT (L) as explained in Section 3.9.

Note: When the ICU generates an interrupt request to the CPU for a higher priority interrupt while a lower priority interrupt is still being serviced by the CPU, the CPU responds to the interrupt request only if its internal interrupt enable flag is set. Normally, this flag is reset at the beginning of an interrupt acknowledge cycle and set during the RETI cycle. If the CPU is to respond to higher priority interrupts during any interrupt service routine, the service routine must set the internal CPU interrupt enable flag, as soon during the service routine as desired.

### 2.5.2 Auto-Rotate Mode

The Auto Rotate Mode is selected when the NTAR bit is set to 0, and is automatically entered after Reset. In this mode an interrupt source position is automatically assigned lowest priority after a request at that position has been serviced. Highest priority then passes to the next lower priority position. For example, when servicing of the interrupt request at position 3 is completed (ISRV bit 3 is cleared), interrupt position 3 is assigned lowest priority and position 4 assumes highest priority. The nesting of interrupts is inhibited, since the interrupt being serviced always has the highest priority.

This mode is used when the interrupting devices have to be assigned equal priority. A device requesting an interrupt, will have to wait, in the worst case, until each of the 15 other devices has been serviced at most once.

# 2.5.3 Special Mask Mode

The Special Mask Mode is used when it is necessary to dynamically alter the ICU priority structure while an interrupt is being serviced. For example, it may be desired in a particular interrupt service routine to enable lower priority interrupts during a part of the routine. To do so, the ICU must be programmed in fixed priority mode and the interrupt service routine must control its own in-service bit in the ISRV registers.

The bits of the ISRV registers are changed with either the Set Bit Interlocked or Clear Bit Interlocked instructions (SBI-TIW or CBITIW). The in-service bit is cleared to enable lower priority interrupts and set to disable them.

Note: For proper operation of the ICU, an interrupt service routine must set its ISRV bit before executing the RETI instruction. This prevents the RETI cycle from clearing the wrong ISRV bit.

### 2.5.4 Polling Mode

The Polling Mode gives complete control of interrupt priority to the system software. Either some or all of the interrupt positions can be assigned to the polling mode. To assign all interrupt positions to the polling mode, the CPU interrupt enable flag is reset. To assign only some of the interrupt positions to the polling mode, the desired interrupt positions are masked in the Interrupt Mask registers (IMSK). In either case, the polling operation consists of reading the Interrupt Pending (IPND) registers.

If necessary, the IPND read can be synchronized by setting the Freeze (FRZ) bit in the Mode Control register (MCTL). This prevents any change in the IPND registers during the read. The FRZ bit must be reset after the polling operation so the IPND contents can be updated. If an edge-triggered interrupt occurs while the IPND registers are frozen, the interrupt request is latched, and transferred to the IPND registers as soon as FRZ is reset.

The polling mode is useful when a single routine is used to service several interrupt levels.

# 3.0 Architectural Description

The NS32202 has thirty-two 8-bit registers that can be accessed either individually or in pairs. In 16-bit data bus mode, register pairs can be accessed with the CPU word or double-word reference instructions. *Figure* 3-1 shows the ICU internal registers. This figure summarizes the name, function, and offset address for each register.

Because some registers hold similar data, they are grouped into functional pairs and assigned a single name. However, if a single register in a pair is referenced, either an L or an H is appended to the register name. The letters are placed in parentheses and stand for the low order 8 bits (L) and the high order 8 bits (H). For example, register R6, part of the Interrupt Pending (IPND) register pair, is referred to individually as IPND(L).

The following paragraphs give detailed descriptions of the registers shown in Figure 3-1.

# 3.1 HVCT — HARDWARE VECTOR REGISTER (R0)

The HVCT register is a single register that contains the interrupt vector byte supplied to the CPU during an Interrupt Acknowledge (INTA) or Return From Interrupt (RETI) cycle. The HVCT bit map is shown below:

| 7 | 6 | 5 | 4 | З | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| В | В | В | В | V | V | V | v |

| REG. NUMBER AND<br>ADDRESS IN HEX. |                         | REG.<br>NAME | <b>REG. FUNCTION</b>      |
|------------------------------------|-------------------------|--------------|---------------------------|
|                                    | R0 (00 <sub>16</sub> )  | HVCT —       | HARDWARE VECTOR           |
|                                    | R1 (01 <sub>16</sub> )  | SVCT         | SOFTWARE VECTOR           |
| R3 (03 <sub>16</sub> )             | R2 (02 <sub>16</sub> )  | ELTG —       | EDGE/LEVEL TRIGGERING     |
| R5 (05 <sub>16</sub> )             | R4 (04 <sub>16</sub> )  | TPL —        | TRIGGERING POLARITY       |
| R7 (07 <sub>16</sub> )             | R6 (06 <sub>16</sub> )  | IPND —       | INTERRUPTS PENDING        |
| R9 (09 <sub>16</sub> )             | R8 (08 <sub>16</sub> )  | ISRV —       | INTERRUPTS IN-SERVICE     |
| R11 (0B <sub>16</sub> )            | R10 (0A <sub>16</sub> ) | IMSK —       | INTERRUPT MASK            |
| R13 (0D <sub>16</sub> )            | R12 (0C <sub>16</sub> ) | CSRC —       | CASCADED SOURCE           |
| R15 (0F <sub>16</sub> )            | R14 (0E <sub>16</sub> ) | FPRT —       | FIRST PRIORITY            |
|                                    | R16 (10 <sub>16</sub> ) | MCTL         | MODE CONTROL              |
|                                    | R17 (11 <sub>16</sub> ) | OCASN —      | OUTPUT CLOCK ASSIGNMENT   |
|                                    | R18 (12 <sub>16</sub> ) | CIPTR —      | COUNTER INTERRUPT POINTER |
|                                    | R19 (13 <sub>16</sub> ) | PDAT —       | PORT DATA                 |
|                                    | R20 (14 <sub>16</sub> ) | IPS —        | INTERRUPT/PORT SELECT     |
|                                    | R21 (15 <sub>16</sub> ) | PDIR —       | PORT DIRECTION            |
|                                    | R22 (16 <sub>16</sub> ) | CCTL -       | COUNTER CONTROL           |
|                                    | R23 (17 <sub>16</sub> ) | CICTL        | COUNTER INTERRUPT CONTROL |
| R25 (19 <sub>16</sub> )            | R24 (18 <sub>16</sub> ) | LCSV —       | L-COUNTER STARTING VALUE  |
| R27 (1B <sub>16</sub> )            | R26 (1A <sub>16</sub> ) | HCSV —       | H-COUNTER STARTING VALUE  |
| R29 (1D <sub>16</sub> )            | R28 (1C <sub>16</sub> ) | LCCV —       | L-COUNTER CURRENT VALUE   |
| R31 (1F <sub>16</sub> )            | R30 (1E <sub>16</sub> ) | HCCV —       | H-COUNTER CURRENT VALUE   |



The BBBB field is the bias which is programmed by writing BBBB0000<sub>2</sub> to the SVCT register (R1). The VVVV field identifies one of the 16 interrupt positions. The contents of the HVCT register provide various information to the CPU, as shown in *Figure 3–2*:

- Note 1: The ICU always interprets a read of the HVCT register as either an INTA or RETI cycle. Since these cycles cause internal changes to the ICU, normal programs must never read the ICU HVCT register.
- Note 2: If the HVCT register is read with ST1 = 0 (INTA cycle) and no unmasked interrupt is pending, the binary value BBBB1111 is returned and any pending edge-triggered interrupt in position 15 is cleared.

If the auto-rotate priority mode is selected, the FPRT register is also cleared, thus preventing any interrupt from being acknowledged. In this case a re-initialization of the FPRT register is required for the ICU to acknowledge interrupts again.

If a read of the HVCT register is performed with ST1 = 1 (RETI cycle), the binary value BBBB1111 is returned.

If the auto-rotate mode is selected, a priority rotation is also performed.

# 3.2 SVCT - SOFTWARE VECTOR REGISTER (R1)

The SVCT register is a copy of the HVCT register. It allows the programmer to read the contents of the HVCT register without initiating a INTA or RETI cycle in the ICU. It also allows a programmer to change the BBBB field of the HVCT register. The bit map of the SVCT register is the same as for the HVCT register.

During a write to SVCT, the four least significant bits are unaffected while the four most significant bits are written into both SVCT and HVCT (R1 and R0).

The SVCT register is updated dynamically by the ICU. The four least significant bits always contain the vector value that would be returned to the CPU if a INTA or RETI cycle were executed. Therefore, when reading the SVCT register, the state of the CPU ST1 pin is used to select either pending interrupt data or in-service interrupt data. For example, if the SVCT register is read with ST1 = 0 (as for an INTA cycle), the VVVV field contains the encoded value of the highest priority pending interrupt. On the other hand, if the SVCT register is read with ST1 = 1, the VVVV field contains the encoded value of the highest priority in-service interrupt.

Note: If the CPU ST1 output is connected directly to the ICU ST1 input, the vector read from SVCT is always the RETI vector. If both the INTA and RETI vectors are desired, additional logic must be added to drive the ICU ST1 input. A typical circuit is shown below. In this circuit, the state of the ICU ST1 input is controlled by both the CPU ST1 output and the selected address bit.



TL/EE/5117-14

### 3.3 ELTG — EDGE/LEVEL TRIGGERING REGISTERS (R2, R3)

The ELTG registers determine the input trigger mode for each of the 16 interrupt inputs. Each input is assigned a bit in this register pair. An interrupt input is level-triggered if its bit in ELTG is set to 1. The input is edge-triggered if its bit is cleared. At reset, all bits in ELTG are set to 1.

If odd-numbered interrupt positions must be used for software interrupts, the edge triggering mode must be selected and the corresponding interrupt inputs should be prevented from changing state.

### 3.4 TPL — TRIGGERING POLARITY REGISTERS (R4, R5)

The TPL registers determine the polarity of either the active level or the active edge for each of the 16 interrupt inputs. As with the ELTG registers, each input is assigned a bit. Possible triggering modes for the various combinations of ELTG and TPL bits are shown below.

| ELTG BIT | TPL BIT | TRIGGERING MODE |
|----------|---------|-----------------|
| 0        | 0       | Falling Edge    |
| 0        | 1       | Rising Edge     |
| 1        | 0       | Low Level       |
| 1        | 1       | High Level      |

Software interrupt positions are not affected by their TPL bits. At reset, all TPL bits are set to 0.

Note 1: If edged-triggered interrupts are to be handled, the TPL register should be programmed before the ELTG register.

> This prevents spurious interrupt requests from being generated during the ICU initialization from edge-triggered interrupt positions.

Note 2: Hardware interrupt inputs connected to cascaded ICUs must have their TPL bits set to 0.

### 3.5 IPND - INTERRUPT PENDING REGISTERS (R6, R7)

The IPND registers track interrupt requests that are pending but not yet serviced. Each interrupt position is assigned a bit in IPND. When an interrupt is pending, the corresponding bit in IPND is set. The IPND data are used by the ICU to generate interrupts to the CPU. These data are also used in polling operations.

|                                    | INTA CY                                                    | CLE (ST1=0)                                      | RETI CYCLE (ST1 = 1)<br>Highest priority in-service interrupt was from: |                                                                                                                                                      |  |
|------------------------------------|------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                    | Highest priority pend                                      | ling interrupt is from:                          |                                                                         |                                                                                                                                                      |  |
| RBBB                               | cascaded ICU                                               | any other source                                 | cascaded ICU                                                            | any other source                                                                                                                                     |  |
| 0000                               | 1111                                                       | programmed bias*                                 | 1111                                                                    | ervice interrupt was from:<br>any other source<br>programmed bias*<br>alue of the highest<br>ervice interrupt<br>ificant bit position as a Cascade T |  |
| vvvv                               | encoded value of the highest<br>priority pending interrupt |                                                  | encoded value of the highest<br>priority in-service interrupt           |                                                                                                                                                      |  |
| he Programmed<br>ndex indicator fo | bias for the master ICU must ranger a cascaded ICU.        | e from 0000 to 0111 <sub>2</sub> because the CPU | interprets a one in the most signifi                                    | cant bit position as a Cascade Tr                                                                                                                    |  |
|                                    |                                                            |                                                  |                                                                         |                                                                                                                                                      |  |

The IPND registers are also used for requesting software interrupts. This is done by writing specially formatted data bytes to either IPND(L) or IPND(H). The formats differ for registers R6 and R7. These formats are shown below:

IPND(L) (R6) - S0000PPP

IPND(H) (R7) - S0001PPP

Where: S = Set (S = 1) or Clear (S = 0)

PPP = is a binary number identifying one of eight bits

Note: The data read from either R6 or R7 are different from that written to the register because the ICU returns the register contents, rather than the formatted byte used to set the register bits.

The ICU automatically clears a set IPND bit when the pending interrupt request is serviced. All pending interrupts in a register can be cleared by writing the pattern 'X1XXXXXX' to it (X = don't care). To avoid conflicts with asynchronous hardware interrupt requests, the IPND registers should be frozen before pending interrupts are cleared. Refer to the Mode Control Register description for details on freezing the IPND registers.

At reset, all IPND bits are set to 0.

Note: The edge sensing mechanism used for hardware interrupts in the NS32202 ICU is a latching device that can be cleared only by acknowledging the interrupt or by changing the trigger mode to level sensing. Therefore, before clearing pending interrupts in the IPND registers, any edge-triggered interrupt inputs must first be switched to the level-triggered mode. This clears the edge-triggered interrupts; the remaining interrupts can then be cleared in the manner described above. This applies to clearing the interrupts mode. Edge-triggered interrupts can be set without changing the trigger mode.

### 3.6 ISRV — INTERRUPT IN-SERVICE REGISTERS (R8, R9)

The ISRV registers track interrupt requests that are currently being serviced. Each interrupt position is assigned a bit in ISRV. When an interrupt request is serviced by the ICU, its corresponding bit is set in the ISRV registers. Before generating an interrupt to the CPU, the ICU checks the ISRV registers to ensure that no higher priority interrupt is currently being serviced.

Each time the CPU executes an RETI instruction, the ICU clears the ISRV bit corresponding to the highest priority interrupt in service. The ISRV registers can also be written into by the CPU. This is done to implement the special mask priority mode.

At reset, the ISRV registers are set to 0.

Note: If the ICU initialization does not follow a hardware reset, the ISRV register should be cleared during initialization by writing zeroes into it.

# 3.7 IMSK --- INTERRUPT MASK REGISTERS (R10, R11)

Each NS32202 interrupt position can be individually masked. A masked interrupt source is not acknowledged by the ICU. The IMSK registers store a mask bit for each of the ICU interrupt positions. If an interrupt position's IMSK bit is set to 1, the position is masked.

The IMSK registers are controlled by the system software. At reset, all IMSK bits are set to 1, disabling all interrupts.

Note: If an interrupt must be masked off, the CPU can do so by setting the corresponding bit in the IMSK register. However, if an interrupt is set pending during the CPU instruction that masks off that interrupt, the CPU may still perform an interrupt acknowledge cycle following that instruction since it might have sampled the INT line before the ICU deasserted it. This could cause the ICU to provide an invalid vector. To avoid this problem, the above operation should be performed with the CPU interrupt disabled.

### 3.8 CSRC — CASCADED SOURCE REGISTERS (R12, R13)

The CSRC registers track any cascaded interrupt positions. Each interrupt position is assigned a bit in the CSRC registers. If an interrupt position's CSRC bit is set, that position is connected to the  $\overline{\text{INT}}$  output of another NS32202 ICU, i.e., it is a cascaded interrupt.

At reset, the CSRC registers are set to 0.

- Note 1: If any cascaded ICU is used, the CSRC register should be cleared during initialization (if the initialization does not follow a hardware reset) by writing zeroes into it. This should be done before setting the bits corresponding to the cascaded interrupt positions. This operation ensures that the 4-bit in-service counters (associated with each interrupt position to keep track of cascaded interrupts) always get cleared when the ICU is re-initialized.
- Note 2: Only the Master ICU should have any CSRC bits set. If CSRC bits are set in a cascaded ICU, incorrect operation results.

### 3.9 FPRT --- FIRST PRIORITY REGISTERS (R14, R15)

The FPRT registers track the ICU interrupt position that currently holds first priority. Only one bit of the FPRT registers is set at one time. The set bit indicates the interrupt position with first (highest) priority.

The FPRT registers are automatically updated when the ICU is in the auto-rotate mode. The first priority interrupt can be determined by reading the FPRT registers. This operation returns a 16-bit word with only one bit set. An interrupt position can be assigned first priority by writing a formatted data byte to the FPRT(L) register. The format is shown below:

| X F | F | F | F |
|-----|---|---|---|

Where: XXXX = Don't Care

FFFF = A binary number from 0 to 15 indicating the interrupt position assigned first priority.

Note: The byte above is written only to the FPRT(L) register. Any data written to FPRT(H) is ignored.

At reset the FFFF field is set to 0, thus giving interrupt position 0 first priority.

# 3.10 MCTL - MODE CONTROL REGISTER (R16)

The contents of the MCTL set the operating mode of the NS32202 ICU. The MCTL bit map is shown below.

7 6 5 4 3 2 1 0 CFRZ COUTD COUTM CLKM FRZ unused NTAR T1608

3.0 Architectural Description (Continued) CFRZ Determines whether or not the NS32202 counter readings are frozen. When frozen, the counters continue counting but the LCCV and HCCV registers are not updated. Reading of the true value of LCCV and HCCV is possible only while they are frozen. CFRZ = 0 = > LCCV and HCCV Not Frozen CFRZ = 1 = > LCCV and HCCV Frozen COUTD Determines whether the COUT/SCIN pin is an input or an output. COUT/SCIN should be used as an input only for testing purposes. In this case an external sampling clock must be provided otherwise hardware interrupts will not be recognized. COUTD = 0 => COUT/SCIN is Output COUTD = 1 => COUT/SCIN is Input COUTM When the COUT/SCIN pin is programmed as an output (COUTD=0), this bit determines whether the output signal is in pulsed form or in square wave form. COUTM = 0 => Square Wave Form COUTM = 1 = > Pulsed Form CLKM Used only in the 8-bit Bus Mode. This bit controls the clock wave form on any of the pins GO/IRO, ..., G3/IR6 programmed as counter output. CLKM = 0 => Square Wave Form CLKM = 1 = > Pulsed Form FRZ Freeze Bit. In order to allow a synchronous reading of the interrupt pending registers (IPND), their status may be frozen, causing the ICU to janore incoming requests. This is of special importance if a polling method is used. FRZ = 0 => IPND Not Frozen FRZ = 1 => IPND Frozen NTAR Determines whether the ICU is in the AUTO-ROTATE or FIXED Priority Mode. In AUTO-ROTATE mode, the interrupt source at the highest priority position, after being serviced, is assigned automatically lowest priority. In this mode, the interrupt in service always has highest priority and nesting of interrupts is therefore inhibited. NTAR = 0 => Auto-Rotate Mode NTAR = 1 => Fixed Mode T16N8 Controls the data bus mode of operation. T16N8 = 0 => 8-Bit Bus Mode T16N8 = 1 => 16-Bit Bus Mode At reset, all MCTL bits except COUTD, are reset to 0. COUTD is set to 1. 3.11 OCASN - OUTPUT CLOCK **ASSIGNMENT REGISTER (R17)** 

Used only in the 8-bit Bus Mode. The four least significant bits of this register control the output clock assignments on pins GO/IRO, ..., G3/IR6. If any of these bits is set to 1, the clock generated by either the H-Counter or the H+L-Counter will be output to the corresponding pin. The four most significant bits of OCASN are not used. At Reset the four least significant bits are set to 0.

Note: The interrupt sensing mechanism on pins G0/IR0, ..., G3/IR6 is not disabled when any of these pins is programmed as clock output. Thus, to avoid spurious interrupts, the corresponding bits In register IPS should also be set to zero.

### 3.12 CIPTR — COUNTER INTERRUPT POINTER REGISTER (R18)

The CIPTR register tracks the assignment of counter outputs to interrupt positions. A bit map of this register is shown below.

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| н | н | н | н | L | L | L | L |

| Where: | HHHH = | A 4-bit binary number identifying the |
|--------|--------|---------------------------------------|
|        |        | interrupt position assigned to the H- |
|        |        | Counter (or the H+L-counter if the    |
|        |        | counters are concatenated).           |

- LLLL = A 4-bit binary number identifying the interrupt position assigned to the L-counter.
- Note: Assignment of a counter output to an interrupt position also requires control bits to be set in the CICTL register. If a counter output is assigned to an interrupt position, external hardware interrupts at that position are ignored.

At reset, all bits in the CIPTR are set to 1. (This means both counters are assigned to interrupt position 15.)

### 3.13 PDAT - PORT DATA REGISTER (R19)

Used only in the 8-bit Bus Mode. This register is used to input or output data through any of the pins G0/ IR0, ...,G7/IR14 programmed as I/O ports by the IPS register. Any pin programmed as an output delivers the data written into PDAT. The input pins ignore it. Reading PDAT provides the logical value of all I/O pins, INPUT and OUT-PUT.

# 3.14 IPS — INTERRUPT/PORT SELECT REGISTER (R20)

Used only in the 8-bit Bus Mode. This register controls the function of the pins G0/IR0, ...,G7/IR14. Each of these pins is individually programmed as an I/O port, if the corresponding bit of IPS is 0; as an interrupt source, if the corresponding bit is 1. The assignment of the H-Counter output to G0/IR0, ...,G3/IR6 by means of reg. OCASN overrides the assignment to these pins as I/O ports or interrupt inputs.

At Reset, all the IPS bits are set to 1.

Note: Whenever a bit in the IPS register is set to zero, to program the corresponding pin as an I/O port, any pending interrupt on the corresponding interrupt position will be cleared.

# 3.15 PDIR — PORT DIRECTION REGISTER (R21)

Used only in the 8-bit Bus Mode. This register determines the direction of any of the pins G0/IR0,...,G7/IR14 programmed as I/O ports by the IPS register. A logic 1 indicates an input, while a logic 0 indicates an output.

At Reset, all the PDIR bits are set to 1.

# 3.16 CCTL --- COUNTER CONTROL REGISTER (R22)

The CCTL register controls the operating modes of the counters. A bit map of CCTL is shown below.

| 7    | 6     | 5                                       | 4                                        | 3                                              | 2                                            | 1                                            | 0                                    |
|------|-------|-----------------------------------------|------------------------------------------|------------------------------------------------|----------------------------------------------|----------------------------------------------|--------------------------------------|
| CCON | CFNPS | COUT1                                   | COUTO                                    | CRUNH                                          | CRUNL                                        | CDCRH                                        | CDCRL                                |
| ccc  | N     | Determ<br>dent or<br>counter<br>selecte | ines when<br>concate<br>(H+L-0<br>d, the | ether the<br>enated t<br>Counter)<br>bits corr | counter<br>o form a<br>. If a 32<br>respondi | s are inc<br>a single<br>-bit cou<br>ng to t | lepen-<br>32-bit<br>nter is<br>he H- |

| 3.0 Arc                                            | hitectural Description (Continue                                                                                                                                                                                                   | ed)                  |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
|                                                    | Counter will control the H+L-Counter, whi<br>the bits corresponding to the L-Counter are n<br>used.                                                                                                                                | ile<br>ot            |
|                                                    | CCON = 0 = > Two 16-bit Counters                                                                                                                                                                                                   |                      |
|                                                    | CCON = 1 => One 32-bit Counter                                                                                                                                                                                                     |                      |
| CFNPS                                              | Determines whether the external clock prescaled or not.                                                                                                                                                                            | is                   |
| •                                                  | CFNPS = <b>0</b> = > Clock  Prescaled  (divided  by                                                                                                                                                                                | 4)                   |
|                                                    | CFNPS = 1 = > Clock Not Prescaled.                                                                                                                                                                                                 |                      |
| COUT1 &                                            |                                                                                                                                                                                                                                    |                      |
| 0010                                               | COUT/SCIN, as detailed in the table below:                                                                                                                                                                                         | I7<br>JT<br>v-<br>or |
|                                                    | COUT1 COUT0 COUT/SCIN Output Signa                                                                                                                                                                                                 | i                    |
|                                                    | 0         0         Internal Sampling Oscillator           0         1         Zero Detect Of L-Counter           1         0         Zero Detect Of H-Counter                                                                     |                      |
|                                                    | 1 1 Zero Detect Of H+L-Counte                                                                                                                                                                                                      | r*]                  |
|                                                    | *If the H- and L-Counters are not concatenated a<br>COUT1/COUT0 are both 1, the COUT/SCIN pin is act<br>when either counter reaches zero.                                                                                          | nd<br>ive            |
| CRUNH                                              | Determines the state of either the H-Counter<br>the H+L-Counter, depending upon the state<br>of CCON.<br>CRUNH = $0 =>$ H-Counter or H+L-Count<br>Halted                                                                           | or<br>us<br>ær       |
|                                                    | CRUNH = 1 => H-Counter or H+L-Count<br>Running                                                                                                                                                                                     | er                   |
| CRUNL                                              | Effective only when $CCON = 0$ . This bit determines whether the L-Counter is running or had ed.                                                                                                                                   | ər-<br>lt-           |
|                                                    | CRUNL = 0 => L-Counter Halted                                                                                                                                                                                                      |                      |
|                                                    | CRUNL = 1 => L-counter Running                                                                                                                                                                                                     |                      |
| CDCHH                                              | Effective only when CRUNH =0 (Counter Ha<br>ed). This bit is the single cycle decrement si<br>nal for either the H-Counter or the $H+L$ -Cou<br>ter.                                                                               | llt-<br>ig-<br>in-   |
|                                                    | CDCRH = 0 => No Effect                                                                                                                                                                                                             |                      |
|                                                    | CDCRH = 1 => Decrement H-Counter<br>H+L-Counter                                                                                                                                                                                    | or                   |
| CDCRL                                              | Effective only when CRUNL = 0 and CCON<br>0. This bit is the single cycle decrement sign<br>for the L-Counter.                                                                                                                     | =<br>1al             |
|                                                    | CDCRL = 0 => No Effect                                                                                                                                                                                                             |                      |
|                                                    | CDCRL = 1 => Decrement L-Counter                                                                                                                                                                                                   |                      |
| Note: The bit<br>them, b<br>operation<br>Therefore | CDCRL and CDCRH are set when a logic 1 is written in<br><i>I</i> , they are automatically cleared after the end of the win<br>n. This is needed to accomplish the decrement operati-<br>re, these bits always contain 0 when read. | nto<br>rite<br>on.   |
| Reset doe:                                         | not affect the CCTL bits.                                                                                                                                                                                                          |                      |

NS32202-10

# 3.17 CICTL — COUNTER INTERRUPT CONTROL REGISTER (R23)

The CICTL register controls the counter interrupts and records counter interrupt status. Interrupts can be generated from either of the 16-bit counters. When the counters are concatenated, the interrupt control is through the H-Counter control bits. In this case the CIEL bit should be set to zero to avoid spurious interrupts from the L-Counter. A bit map of the CICTL register is shown following.

| the CIC                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TL regi                                                                                                                                                                                 | ster is a                              | shown fo                                      | llowing                        | •                               |                               |                                     |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------|--------------------------------|---------------------------------|-------------------------------|-------------------------------------|--|
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                                                                                                                       | 5                                      | 4                                             | 3                              | 2                               | 1                             | 0                                   |  |
| CERH                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CIRH                                                                                                                                                                                    | CIEH                                   | WENH                                          | CERL                           | CIRL                            | CIEL                          | WENL                                |  |
| CERH                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CERH H-Counter Error Flag. This bit is set (1) when a second interrupt request from the H-Counter (or H+L-Counter) occurs before the first request is acknowledged.                     |                                        |                                               |                                |                                 |                               |                                     |  |
| CIRH                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CIRH H-Counter Interrupt Request. It is set (1) when<br>an interrupt is pending from the H-Counter (or<br>H+L-Counter). It is automatically reset when<br>the interrupt is acknowledged |                                        |                                               |                                |                                 |                               |                                     |  |
| CIEH                                                                                                                                                                                                                                                                                                                                                                                                                                                            | H<br>H<br>at                                                                                                                                                                            | Counte<br>Counte<br>bled.              | er Interru<br>er (or H                        | pt Enat<br>+ L-Cou             | ole. Whe<br>Inter) in           | en it is<br>nterrup           | set, the<br>it is en-               |  |
| WENH                                                                                                                                                                                                                                                                                                                                                                                                                                                            | H<br>is<br>wi                                                                                                                                                                           | -Counte<br>set (1)<br>ritten.          | er Contro<br>, bits CE                        | I Write<br>RH, CII             | Enable<br>RH, and               | . Wher<br>d CIEH              | 1 WEHN<br>I can be                  |  |
| CERL                                                                                                                                                                                                                                                                                                                                                                                                                                                            | L-<br>se<br>oc                                                                                                                                                                          | Counte<br>econd i<br>ccurs b<br>iged.  | r Error F<br>nterrupt<br>before th            | lag. Thi<br>reques<br>ne first | s bit is<br>t from<br>reques    | set (1)<br>the L-<br>st is a  | when a<br>Counter<br>acknowl-       |  |
| CIRL                                                                                                                                                                                                                                                                                                                                                                                                                                                            | L-<br>ar<br>au<br>kr                                                                                                                                                                    | Counte<br>n interru<br>ntomationowledg | r Interrup<br>upt is per<br>cally res<br>ged. | pt Requ<br>nding fro<br>et whe | iest. It i<br>om the<br>n the i | is set (<br>L-Cour<br>nterrup | 1) when<br>nter. It is<br>ot is ac- |  |
| CIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                            | L-<br>th                                                                                                                                                                                | Counte<br>e L-Co                       | er Interru<br>unter inte                      | pt Enab<br>errupt is           | ole. Wh<br>enable               | en it is<br>ed.               | set (1),                            |  |
| WENL                                                                                                                                                                                                                                                                                                                                                                                                                                                            | L-<br>is<br>w                                                                                                                                                                           | Counte<br>set (1)<br>ritten.           | er Contro<br>), bits CE                       | 1 Write<br>ERL, CI             | Enable<br>RL, and               | . Whei<br>d CIEL              | n WENL<br>. can be                  |  |
| Note: Setting the write enable bits (WENH or WENL) and writing any of the<br>other CICTL bits are concurrent operations. That is, the ICU will ig-<br>nore any attempt to alter CICTL bits if the proper write enable bit is<br>not set in the data byte.                                                                                                                                                                                                       |                                                                                                                                                                                         |                                        |                                               |                                |                                 |                               |                                     |  |
| At reset, all CICTL bits are set to 0. However, if the counters<br>are running, the bits CIRL, CERL, CIRH and CERH may be<br>set again after the reset signal is removed.                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                         |                                        |                                               |                                |                                 |                               |                                     |  |
| 3.18 LCSV/HCSV — L-COUNTER STARTING VALUE/<br>H-COUNTER STARTING VALUE REGISTERS<br>(R24, R25, R26, AND R27)                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                         |                                        |                                               |                                |                                 |                               |                                     |  |
| The LCSV and HCSV registers store the start values for the L-Counter and H-Counter, respectively. Each time a counter reaches zero, the start value is automatically reloaded from either LCSV or HCSV, one clock cycle after zero count is reached. Loading LCSV or HCSV from the CPU must be synchronized to avoid writing the registers while the reloading of the counters is occurring. One method is to halt the counters while the registers are loaded. |                                                                                                                                                                                         |                                        |                                               |                                |                                 |                               |                                     |  |

When the 16-bit counters are concatenated, the LCSV and HCSV registers hold the 32-bit start count, with the least significant byte in R24 and the most significant byte in R27.

### 3.19 LCCV/HCCV — L-COUNTER CURRENT VALUE/ H-COUNTER CURRENT VALUE REGISTERS (R28, R29, R30, AND R31)

The LCCV and HCCV registers hold the current value of the counters. If the CFRZ bit in the MCTL register is reset (0), these registers are updated on each clock cycle with the current value of the counters. LCCV and HCCV can be read only when the counter readings are frozen (CFRZ bit in the



NS32202-10

# 3.0 Architectural

# Description (Continued)

MCTL register is 1). They can be written only when the counters are halted (CRUNL and/or CRUNH bits in the CCTL register are 0). This last feature allows new initial count values to be loaded immediately into the counters, and can be used during initialization to avoid long initial counts.

When the 16-bit counters are concatenated, the LCCV and HCCV registers hold the 32-bit current value, with the least significant byte in R28 and the most significant byte in R31.

### 3.20 REGISTER INITIALIZATION

Figure 3-3 shows a recommended initialization procedure for the ICU that sets up all the ICU registers for proper operation.

# 4.0 Device Specifications

# 4.1 NS32202 PIN DESCRIPTIONS

### 4.1.1 Power Supply

**Power (V<sub>CC</sub>):** +5V DC Supply **Ground (GND):** Power Supply Return

### 4.1.2 Input Signals

Reset (RST): Active low. This signal initializes the ICU. (The ICU initializes to the 8-bit bus mode.)

Chip Select (CS): Active low. This signal enables the ICU to respond to address, data, and control signals from the CPU. Addresses (A0 through A4): Address lines used to select the ICU internal registers for read/write operations.

**High Byte Enable (HBE):** Active low. Enables data transfers on the most-significant byte of the Data Bus. If the ICU is in the 8-bit Bus Mode, this signal is not used and should be connected to either GND or  $V_{CC}$ .

Read (RD): Active low. Enables data to be read from the ICU's internal registers.

Write (WR): Active low. Enables data to be written into the ICU's internal registers.

Status (ST1): Status signal from the CPU. When the Hardware Vector Register is read, this signal differentiates an INTA cycle from an RETI cycle. If ST1 = 0 the ICU initiates an INTA cycle. If ST1 = 1 an RETI cycle will result.

Interrupt Requests (IR1, IR3..., IR15): These eight inputs are used for hardware interrupts. Each may be individually triggered in one of four modes: Rising Edge, Falling Edge, Low Level, or High Level.

Counter Clock (CLK): External clock signal to drive the ICU internal counters.

### 4.1.3 Output Signals

Interrupt Output ( $\overline{INT}$ ): Active low. This signal indicates that an interrupt is pending.

### 4.1.4 Input/Output Signals

Data Bus 0-7 (D0 through D7): Eight low-order data bus lines used in both 8-bit and 16-bit bus modes.

General Purpose I/O Lines (G0/IR0, G1/IR2,...,G7/ IR14): These pins are the high-order data bits when the ICU is in the 16-bit bus mode. When the ICU is in the 8-bit bus mode, each of these can be individually assigned one of the following functions:

- Additional Hardware Interrupt Input (IR0 through IR14)
- General Purpose Data Input
- General Purpose Data Output
- Clock Output from H-Counter (Pins G0/IR0 through G3/IR6 only)

It should be noted that, for maximum flexibility in assigning interrupt priorities, the interrupt positions corresponding to pins G0/IR0,...,G7/IR14 and IR1,...,IR15 are interleaved.

Counter or Oscillator Output/Sampling Clock Input (COUT/SCIN): As an output, this pin provides either a clock signal generated by the ICU internal oscillator, or a zero detect signal from one or both of the ICU counters. As an input, it is used for an external clock, to override the internal oscillator used for interrupt sampling. This is done only for testing purposes.

# 4.0 Device Specifications (Continued)

# 4.2 ABSOLUTE MAXIMUM RATINGS

| Temperature Under Bias            | 0°C to +70°C    |
|-----------------------------------|-----------------|
| Storage Temperature               | -65°C to +150°C |
| All Input or Output Voltages with |                 |
| Respect to GND                    | -0.5V to +7.0V  |
| Power Dissipation                 | 1.5 Watt        |

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under Electrical Characteristics.

# 4.3 ELECTRICAL CHARACTERISTICS

 $T_A$  = 0° to 70°C,  $V_{CC}$  = +5V  $\pm$  5%, GND = 0V

| Symbol          | Parameter                                                        | Conditions                    | Min | Тур | Max  | Units |
|-----------------|------------------------------------------------------------------|-------------------------------|-----|-----|------|-------|
| VIL             | Input Low Voltage                                                |                               |     |     | 0.8  | V     |
| VIH             | Input High Voltage                                               |                               | 2.0 |     |      | V     |
| VOL             | Output Low Voltage                                               | $l_{OL} = 2 \text{ mA}$       |     |     | 0.45 | V     |
| V <sub>OH</sub> | Output High Voltage                                              | I <sub>OH</sub> = −400 μA     | 2.4 |     |      | v     |
| IL              | Leakage Current<br>(Output and I/O Pins in TRI-STATE/Input mode) | $0.4 \le V_{IN} \le V_{CC}$   | -20 |     | 20   | μΑ    |
|                 | Input Load Current                                               | $V_{in} = 0$ to $V_{CC}$      | -20 |     | 20   | μA    |
| Icc             | Power Supply Current                                             | $I_{out} = 0, T = 0^{\circ}C$ |     |     | 300  | mA    |

# **Connection Diagram**



FIGURE 4-1

4

# 4.0 Device Specifications (Continued)

# 4.4 SWITCHING CHARACTERISTICS

# 4.4.1 Definitions

All the timing specifications given in this section refer to 0.8V or 2.0V on the input and output signals as illustrated in *Figure 1*, unless specifically stated otherwise.



FIGURE 4-2. Timing Specification Standard

# 4.4.1.1 Timing Tables

# Abbreviations:

L.E.—leading edge T.E.—trailing edge

ng edge R.E.--ng edge F.E.---

R.E.—rising edge F.E.—falling edge

| Symbol               | Figure | Description          | Poforonae/Conditions    | NS32202-10 |     | Unito |
|----------------------|--------|----------------------|-------------------------|------------|-----|-------|
| Symbol               | Figure | Description          | Acielence/ Conditions   | Min        | Max | Onits |
| READ CYCL            | E      | •                    |                         |            |     |       |
| t <sub>AhRDia</sub>  | 4-3    | Address Hold Time    | After RD T.E.           | 10         |     | ns    |
| t <sub>AsRDa</sub>   | 4-3    | Address Setup Time   | Before RD L.E.          | 35         |     | ns    |
| tCShRDia             | 4-3    | CS Hold Time         | After RD T.E.           | 15         |     | ns    |
| t <sub>CSsRDa</sub>  | 4-3    | CS Setup Time        | Before RD L.E.          | 30         |     | ns    |
| t <sub>DhRDia</sub>  | 4-3    | Data Hold Time       | After RD T.E.           | 5          | 50  | ns    |
| t <sub>RDaDv</sub>   | 4-3    | Data Valid           | After RD L.E.           | -          | 150 | ns    |
| t <sub>RDw</sub>     | 4-3    | RD Pulse Width       | At 0.8V (Both Edges)    | 160        |     | ns    |
| tSsRDa               | 4-3    | ST1 Setup Time       | Before RD L.E.          | 35         |     | ns    |
| tShRDia              | 4-3    | ST1 Hold Time        | After RD T.E.           | -30        |     | ns    |
| WRITE CYC            | LE     |                      |                         |            |     |       |
| tAhWRia              | 4-4    | Address Hold Time    | After WR T.E.           | 10         |     | ns    |
| t <sub>AsWRa</sub>   | 4-4    | Address Setup Time   | Before WR L.E.          | 35         |     | ns    |
| t <sub>CShWRia</sub> | 4-4    | CS Hold Time         | After WR T.E.           | 15         |     | ns    |
| t <sub>CSsWRa</sub>  | 4-4    | CS Setup Time        | Before WR L.E.          | 30         |     | ns    |
| t <sub>DhWRia</sub>  | 4-4    | Data Hold Time       | After WR T.E.           | 10         |     | ns    |
| t <sub>DsWRia</sub>  | 4-4    | Data Setup Time      | Before WR T.E.          | 70         |     | ns    |
| twRiaPf              | 4-4    | Port Output Floating | After WR T.E. (To PDIR) | 1          | 200 | ns    |
| t <sub>WRiaPv</sub>  | 4-4    | Port Output Valid    | After WR T.E.           |            | 200 | ns    |
| twRw                 | 4-4    | WR Pulse Width       | At 0.8V (Both Edges)    | 160        |     | ns    |

| 4.0 | Device | Specifications (Continued) |  |
|-----|--------|----------------------------|--|
|-----|--------|----------------------------|--|

4.4.1.1 Timing Tables (Continued)

| Symbol Eig        | Figure | Description                                      | Beference/Conditions                    | NS32202-10 |     | Unite |
|-------------------|--------|--------------------------------------------------|-----------------------------------------|------------|-----|-------|
| Symbol            | rigure | Description                                      | Nelerence/ conditions                   | Min        | Max | Units |
| OTHER TI          | MINGS  |                                                  |                                         |            |     |       |
| tCOUTI            | 4-8    | Internal Sampling Clock<br>Low Time              | At 0.8V (Both Edges)                    | 50         |     | ns    |
| tCOUTp            | 4-8    | Internal Sampling Clock Period                   |                                         | 400        |     | ns    |
| tSCINh            | 4-7    | External Sampling Clock High Time                | At 2.0V (Both Edges)                    | 100        |     | ns    |
| tSCINI            | 4-7    | External Sampling Clock Low Time                 | At 0.8V (Both Edges)                    | 100        |     | ns    |
| tSCINp            | 4-7    | External Sampling Clock Period                   |                                         | 800        |     | ns    |
| tCh               | 4-9    | External Clock High Time<br>(Without Prescaler)  | At 2.0V (Both Edges)                    | 100        |     | ns    |
| t <sub>Chp</sub>  | 4-9    | External Clock High Time<br>(With Prescaler)     | At 2.0V (Both Edges)                    | 40         |     | ns    |
| tci               | 4-9    | External Clock Low Time<br>(Without Prescaler)   | At 0.8V (Both Edges)                    | 100        |     | ns    |
| t <sub>Clp</sub>  | 4-9    | External Clock Low Time<br>(With Prescaler)      | At 0.8V (Both Edges)                    | 40         |     | ns    |
| t <sub>Cy</sub>   | 4-9    | External Clock Period<br>(Without Prescaler)     |                                         | 400        |     | ns    |
| t <sub>Cyp</sub>  | 4-9    | External Clock Period<br>(With Prescaler)        |                                         | 100        |     | ns    |
| tGCOUTI           | 4-9    | Counter Output Transition Delay                  | After CLK F.E.                          |            | 300 | ns    |
| tCOUTW            | 4-9    | Counter Output Pulse<br>Width in Pulsed Form     | At 0.8V (Both Edges)                    | 50         |     | ns    |
| tACKIR            | 4-5    | Interrupt Request Delay                          | After Previous Interrupt<br>Acknowledge | 500        |     | ns    |
| tiRid             | 4-5    | INT Output Delay                                 | After Interrupt<br>Request Active       |            | 800 | ns    |
| t <sub>IRw</sub>  | 4-5    | Interrupt Request Pulse<br>Width in Edge Trigger | At 0.8V (Both Edges)                    | 50         |     | ns    |
| t <sub>RSTw</sub> |        | RST Pulse Width                                  | At 0.8V (Both Edges)                    | 400        |     | ns    |

4.4.1.2 Timing Diagrams



NS32202-10




## PRELIMINARY

# National Semiconductor

# NS32203-10 Direct Memory Access Controller

## **General Description**

The NS32203 Direct Memory Access Controller (DMAC) is a support chip for the Series 32000<sup>®</sup> microprocessor family designed to relieve the CPU of data transfers between memory and I/O devices. The device is capable of packing data received from 8-bit peripherals into 16-bit words to reduce system bus loading. It can operate in local and remote configurations. In the local configuration it is connected to the multiplexed Series 32000 bus and shares with the CPU, the bus control signals from the NS32201 Timing Control Unit (TCU). In the remote configuration, the DMAC, in conjunction with its own TCU, communicates with I/O devices and/or memory through a dedicated bus, enabling rapid transfers between memory and I/O devices. The DMAC provides 4 16-bit I/O channels which may be configured as two complementary pairs to support chaining.

## Features

- Direct or Indirect data transfers
- Memory to Memory, I/O to I/O or Memory to I/O transfers
- Remote or Local configurations
- 8-Bit or 16-Bit transfers
- Transfer rates up to 5 Megabytes per second
- Command Chaining on complementary channels
- Wide range of channel commands
- Search capability
- Interrupt Vector generation
- Simple interface with the Series 32000 Family of Microprocessors
- High Speed XMOS<sup>™</sup> Technology
- Single +5V Supply
- 48-Pin Dual-In-Line Package

## **Block Diagram**



## **Table of Contents**

#### 1.0 PRODUCT INTRODUCTION 2.0 FUNCTIONAL DESCRIPTION

#### 2.2 Data Transfer Operations 2.2.1 Indirect Data Transfers 2.2.2 Direct (FLYBY) Data Transfers 2.3 Local Configuration 2.4 Remote Configuration 2.5 Data Source (Destination) Attributes 2.6 Word Assembly/Disassembly 2.7 Auto Transfer 2.8 Search 2.9 Interrupts 2.10 Transfer Modes 2.11 Chaining 2.12 Channel Priorities **3.0 ARCHITECTURAL DESCRIPTION** 3.1 Global Registers 3.1.1 CONF - Configuration Register 3.1.2 HVCT - Hardware Vector Register 3.1.3 SVCT - Software Vector Register

3.1.4 STAT - Status Register

3.2.1 COM - Command Register 3.2.2 SRCH - Search Register

3.2 Control Registers

#### 3.0 ARCHITECTURAL DESCRIPTION (Continued) 3.3 Parameter Registers

3.3.1 SRC - Source Address Register 3.3.2 DST - Destination Address Register 3.3.3 LNGT - Block Length Register 4.0 DEVICE SPECIFICATIONS 4.1 NS32203 Pin Descriptions 4.1.1 Supplies 4.1.2 Input Signals 4.1.3 Output Signals 4.1.4 Input/Output Signals 4.2 Absolute Maximum Ratings 4.3 Electrical Characteristics 4.4 Switching Characteristics 4.4.1 Definitions 4.4.2 Timing Tables 4.4.2.1 Output Signals: Internal Propagation Delays 4.4.2.2 Input Signal Requirements 4.4.2.3 Clocking Requirements 4.4.3 Timing Diagrams Appendix A: Interfacing Suggestions

## List of Illustrations

| Power-on Reset Requirements                                    |
|----------------------------------------------------------------|
| General Reset Timing                                           |
| Recommended Reset Connections                                  |
| Indirect Read Cycle                                            |
| Indirect Write Cycle (Single Transfer Mode)                    |
| Direct Memory-To-I/O Data Transfer (Single Transfer Mode)2-6   |
| Direct I/O-To-Memory Data Transfer (Single Transfer Mode)      |
| NS32203 Interconnections                                       |
| Write to NS32203 Internal Registers                            |
| Read from NS32203 Internal Registers                           |
| NS 32203 Internal Registers                                    |
| NS32203 Connection Diagram                                     |
| Timing Specification Standard (Signal Valid After Clock Edge)  |
| Timing Specification Standard (Signal Valid Before Clock Edge) |
| Write to DMAC Registers                                        |
| Read From DMAC Registers                                       |
| Clock Timing                                                   |
| Indirect Write Cycle                                           |
| Indirect Read Cycle                                            |
| Direct I/O-To-Memory Transfer                                  |
| Direct Memory-To-I/O Transfer                                  |
| HOLD/HOLDA Sequence Start                                      |
| HOLD/HOLDA Sequence End                                        |
| Bus Request/Grant Sequence Start                               |
| Bus Request/Grant Sequence End                                 |
| Ready Sampling                                                 |
| REQn/ACtn Sequence (DMAC Initially Not Idle)                   |
| REQn/ACKn Sequence (DMAC Initially Idle)                       |
| Halted Cycle                                                   |
| Interrupt On Match/No Match                                    |
| Interrupt On Halt                                              |
| Power-on Reset                                                 |
| Non-Power-on Reset                                             |
| NS32203 Interconnections in Remote Configuration               |

# NS32203-10

## **1.0 Product Introduction**

The NS32203 Direct Memory Access Controller (DMAC) is specifically designed to minimize the time required for high speed data transfers in a Series 32000-based computer system. It includes a wide variety of options and operating modes to enhance data throughput and system optimization, and to allow dynamic reconfiguration under program control.

The NS32203 can operate in two basic system configurations: local and remote. In the local configuration, the DMAC and the CPU share the same bus (address, data and control) and only one of them can perform data transfers on the bus at any one time. In this configuration, the DMAC and the CPU also share a Timing Control Unit (TCU) and a single set of address latches. Since this configuration yields a minimum part-count system, it offers a good cost/performance trade-off in many situations.

The remote configuration is intended to minimize the CPU bus use. In this configuration, the NS32203 I/O devices and optional buffer memory have their own dedicated bus (remote bus) so that an I/O transfer may be performed without loading the CPU bus (local bus).

Communication between the dedicated bus and the CPU bus may be initiated at any time by either the CPU or the NS32203. The DMAC accesses the CPU bus whenever a data transfer to/from memory or any I/O device residing on this bus is to be performed. The CPU, in turn, accesses the dedicated bus for reading status data or for programming either the DMAC or its I/O devices.

The NS32203 internal organization consists of seven functional blocks as illustrated in the block diagram. Descriptions of these blocks are given below.

**DMA Channels.** The NS32203 provides four channels. Each channel accepts a request from a peripheral I/O device and informs it when data transfer cycles are about to begin. A set of registers is provided for each channel to control the type of operation for that channel.

Bus Interface Unit. The bus interface unit controls all data transfers between peripheral I/O devices and memory whenever the DMAC is in control of the bus. This unit also controls the transfer of data between the CPU and the DMAC internal registers.

Timing and Control Logic. This block generates all the sequencing and control signals necessary for the operation of the DMAC.

Priority Resolver. This block resolves contentions among channels requesting service simultaneously.

## 2.0 Functional Description

#### 2.1 RESETTING

The RST/HLT line serves both as a reset input for the onchip logic and as a DMAC HALT input. Resetting is accomplished by pulling RST/HLT low for at least 64 clock cycles. Upon detecting a Reset, the DMAC terminates any Data transfer in progress, resets its internal logic and enters an inactive state. On application of power, RST/HLT must be held low for at least 50 µs after V<sub>CC</sub> is stable. This is to ensure that all on-chip voltages are stable before operation. Whenever reset is applied, the rising edge must occur while the clock signal on the CLK pin is high (see Figure 2-1 and 2-2). The NS32201 TCU provides circuitry to meet the reset requirements. Figure 2-3 shows the recommended connections. The HALT function is accomplished when RST/HLT is activated for 1 or 2 clock cycles and then released. It can be used to stop any data transfer in progress in case of a bus error. As soon as HALT is acknowledged by the NS32203, the current transfer operation is terminated. See Figure 4-18.



FIGURE 2-1. Power-On Reset Requirements

TL/EE/8701-2



#### 2.2 DATA TRANSFER OPERATIONS

After the NS32203 has been initialized by software, it is ready to transfer blocks of data, containing up to 64 kbytes, between memory and I/O devices, without further intervention required of the CPU. Upon receiving a transfer request from an I/O device, the DMAC performs the following operations:

- 1) Acquires control of the bus
- 2) Acknowledge the requesting I/O device which is connected to the highest priority channel.
- Starts executing data transfer cycles according to the values stored into the control registers of the channel being serviced.
- Terminates data transfers and relinquishes control of the bus as soon as one of the programmed conditions is met.

Each channel can be programmed for indirect or direct data transfers. Detailed descriptions of these transfer types are provided in the following sub-sections.

#### 2.2.1 Indirect Data Transfers

In this mode of operation, each byte or word transfer between source and destination requires at least two bus cycles. The data is first read into the DMAC and subsequently it is written into the destination. The bus cycles in this case are similar to the CPU bus cycles when the MMU is not used. This mode is slower than the direct mode, but is the only one that allows some data manipulation like Byte Search or Word Assembly/Disassembly. *Figure 2-4* and 2-5 show the read and write cycle timing diagrams related to indirect data transfers. If a search operation is specified, extra clock cycles may be added following each read cycle.





TL/EE/8701-5



#### 2.2.2 Direct (Flyby) Data Transfers

This mode of operation allows a very high data transfer rate between source and destination. Each data byte or word to be transferred requires only a single bus cycle instead of two separate read and write cycles, which are typical of the indirect mode. The DMAC accomplishes direct data transfers by activating IORD, during memory write cycles, and IOWR, during memory read cycles.

An I/O device, in the direct mode, is usually enabled by the proper acknowledge signal (ACKn) from the DMAC. No search or word assembly/disassembly are possible during

direct data transfers. *Figures 2-6* and *2-7* show the timing diagrams of direct memory-to-I/O and I/O-to-memory transfers respectively.

- Note 1: In the direct mode each channel can control only one I/O device because the I/O device is hardwired to the ACKn output of the corresponding channel, in the indirect mode, a channel can control multiple devices as long as each device is selected through its own address rather than the ACKn output. However, the possibility of selecting a single I/O device by the ACKn output is maintained in the indirect mode as well.
- Note 2: Whenever the DMAC is either idle or is performing indirect transfers, it generates the IORD and IOWR signals as a replica of RD and WR. This simplifies the logic required to access I/O devices wired for direct data transfers.



TL/EE/8701-7

#### 2.3 LOCAL CONFIGURATION

As previously mentioned, in the local configuration the DMAC shares with CPU and MMU the multiplexed address/ data bus as well as the control signals from the NS32201 TCU. A typical local configuration is shown in *Figure 2-8*. The DMAC, in the local configuration, must gain control of the bus whenever a data transfer cycle is to be performed, even though it is directed to an I/O device and is related to an indirect data transfer. This causes the system to be quite sensitive to the volume of data handled by the DMAC. Thus, the overall system performance decreases as the volume of data increases. A possible solution to this problem is to use the remote configuration, described in the following section. A significant advantage of the local configuration is its simplicity.



FIGURE 2-7. Direct I/O-To-Memory Data Transfer (Single Transfer Mode)



Note 2: The data buffers should not be enabled during direct data transfers or CPU accesses to the DMAC registers.

4-36

NS32203-10

#### 2.4 REMOTE CONFIGURATION

The remote configuration is intended to minimize CPU Bus usage. In this configuration, the DMAC, buffer memory and I/O devices reside on a dedicated bus. Communication between the dedicated bus and the CPU bus is achieved by means of TRI-STATE buffers. Whenever the CPU needs to access the dedicated bus, it issues a bus request to the NS32203 by activating the BREQ signal. As the dedicated bus becomes idle, the DMAC pulls off the bus and acknowledges the CPU request by activating BGRT. This output is also used as a control signal for the interconnection logic of the buses.

The CPU can either be interrupted by  $\overline{BGRT}$  or it can poll  $\overline{BGRT}$  to determine when the dedicated bus can be accessed. The DMAC, in turn, before accessing the CPU bus, has to gain control of it. This is accomplished through the usual request-acknowledge mechanism performed by means of the HOLD and HLDA signals.

Figure A-1 in Appendix A shows an interconnection diagram of a basic remote configuration. Both TCUs are clocked by the same clock signal. They are synchronized during reset by the RWEN/SYNC signal so that their output clocks are in phase. Figures 2-9 and 2-10 show the timing diagrams for read and write accesses to the NS32203 internal registers.



#### 2.5 DATA SOURCE (DESTINATION) ATTRIBUTES

Two types of data source (destination) are recognized: I/O device and memory. If the source (destination) is an I/O device, its address register is not changed after a data transfer; if it is memory, its address register is either incremented or decremented after any data transfer, according to the value of the corresponding direction bit. In the remote configuration, any data source (destination) may reside either on the CPU bus or on the dedicated bus. If it resides on the dedicated bus, the NS32203 does not activate the HOLD request line when an access to the source (destination) is performed, unless a direct transfer with a data destination (source) residing on the CPU bus is required.

Data can be transferred in either 8 bit or 16 bit units. The DMAC always considers the memory to be 16 bits wide. Thus, if an 8 bit transfer is specified, address bit A0 will determine the byte of the data-bus where the transfer takes place. If A0 = 0, the transfer occurs on the low order byte. If A0 = 1, it occurs on the high order byte. Different transfer widths can be specified for source and destination. However, some limitations exist in specifying these transfer widths when certain operations must be performed. These limitations are explained below.

- If a transfer block has an odd number of bytes or is not word aligned, an 8 bit width for source and destination should be selected.
- 2) 16-bit I/O transfers can not be specified with 8 bit memory transfers.
- 3) Memory to memory transfers should have the same width.
- Note 1: If source and destination are both memory, DMAC transfers can only be performed in indirect mode.
- Note 2: If source and destination are both I/O devices and direct mode is being used, the source device is accessed by IORD and ACKn; the destination device is accessed by WR (from the NS22201) and CS (from the address decoder). This allows a one direction data transfer only from one I/O device (source) to another. If data is to be transferred in both directions in direct mode between two I/O device es, two channels must be used (one for each direction of transfer), and extra hardware is required to control the read and write signals to the two I/O devices.
- Note 3: When an 8-bit transfer is related to an I/O device, the other half of the 16-bit data bus is considered as DON'T CARE, and the HBE/ signal may be activated.

#### 2.6 WORD ASSEMBLY/DISASSEMBLY

This feature is automatically enabled when indirect transfers are selected, with data transferred between an 8-bit wide I/O device and a 16-bit I/O device or memory. For every 16bit I/O device or memory access, the DMAC accesses the 8-bit I/O device twice, assembling two data bytes into a 16bit word or breaking a 16-bit word into two data bytes, depending on the direction of transfer. The word assembly/disassembly feature allows a significant increase in the transfer speed and minimizes the CPU bus usage when the transfer occurs between an 8-bit I/O device or memory residing on the CPU bus. Word assembly/disassembly is not possible during direct data transfers.

Note: Requests from other channels are not acknowledged in the middle of a word assembly/disassembly. If this is unacceptable, 8 bit transfers should be specified for both source and destination.

#### **2.7 AUTO TRANSFER**

The NS32203 initiates a data transfer as a result of a request from an I/O device. In some cases a data transfer may be necessary without the corresponding request signal being asserted. This can happen, for example, when a block of data is to be moved from one memory region to another. In such cases, the auto transfer mode can be selected by setting an appropriate bit in the command register. The DMAC will initiate a data transfer regardless of the REQn signal for that channel.

Note: For proper operation, when auto transfer is required, the low order byte of the command register (containing the auto-transfer enable bit) should be written into after the other registers controlling the channel operation have been initialized.

#### 2.8 SEARCH

The NS32203 provides a search capability that can be used to detect the occurrence of a certain data pattern. The search is performed by comparing each data byte with the search register, in conjunction with the mask register. An appropriate bit in the command register indicates whether the search continues 'UNTIL' a match occurs, or 'WHILE' a match exists. The search operation does not necessarily involve a data transfer. The DMAC allows a block of data to be searched without requiring any data transfer between source and destination. When performing a search, the user can specify whether or not the matched byte will be transferred. If 'INCLUSIVE SEARCH' is specified (INC = 1), the matched byte will be transferred, and the channel parameters will be updated accordingly. In this case, if a 16 bit word has been read from the data source and the search condition is satisfied by the low order byte, then the high order byte is transferred as well. If 'EXCLUSIVE SEARCH' is specified (INC = 0), the transfer will terminate with the last byte before the search condition was satisfied, and the parameters will point to the last transferred byte.

Search is not possible during direct transfers.

#### 2.9 INTERRUPTS

The NS32203 provides interrupt circuitry that can be used to generate an interrupt whenever a data transfer is completed or a search condition is met. If an NS32202 ICU is used, the INT signal from the DMAC should be connected to an interrupt input of the ICU. When an interrupt occurs and the corresponding interrupt acknowledge (INTA) or return from interrupt (RETI) cycle is executed by the CPU, the NS32203 supplies its own vector as if it were a cascaded ICU. For such operation the virtual address of the interrupt vector register should be placed in the ICU cascade table, described in the NS32016 and NS32202 data sheets. See section 3.1.2.

#### 2.10 TRANSFER MODES

When the NS32203 is in the inactive state and a channel requests service, the DMAC gains control of the bus and enters the active state. It is in this state that the data transfer takes place in one of the following modes:

#### SINGLE TRANSFER MODE

In single transfer mode, the NS32203 makes a single byte or word transfer for each HOLD/HLDA handshake sequence.

In this case the request signal from the I/O device is edge sensitive, that is, a single transfer is performed each time a

falling edge on  $\overline{\text{REQn}}$  occurs. To perform multiple transfers, it is therefore necessary to temporarily deassert  $\overline{\text{REQn}}$  after each transfer is initiated. If auto transfer mode is selected, the bus is released between two transfers for at least one clock cycle.

#### **BURST (DEMAND) TRANSFER MODE**

In burst transfer mode the DMAC will continue making data transfers until  $\overline{REQn}$  goes inactive. Thus, the I/O device requesting service may suspend data transfer by bringing  $\overline{REQn}$  inactive. Service may be resumed by asserting  $\overline{REQn}$  again. If the auto transfer mode is selected, the DMAC will perform a single burst of data transfers until the end-transfer condition is reached.

- Note 1: In either of the transfer modes described above, data transfers can only occur as long as the byte count is not zero or a search condition is not met. Whenever any of these conditions occur, the NS32203 terminates the current operation and releases the bus for at least one clock cycle.
- Note 2: Whenever the DMAC releases HOLD, it waits for HLDA to go inactive for at least one clock cycle before reasserting HOLD again to continue the transfer operation.

#### 2.11 CHAINING

The NS32203 provides a chaining feature that allows the four DMAC channels to be regarded as two complementary pairs. Channels 0 and 1 form the first pair, while channels 2 and 3 form the second pair. Each pair is programmed independently by setting the corresponding bit in the configuration register. When two channels are complementary, only the even channel can perform transfer operations, while the odd one serves as temporary storage for the new control values and parameters loaded for the chaining operation. If an operation is being performed by the even channel of a pair and an end-condition is reached, the channel is not returned to the inactive state; rather, a new set of control values with or without parameters is loaded from the complementary channel and a new operation is started. During the reload operation the bus is released for at least two clock cycles. At the end of the second operation the channel returns to the inactive state, unless a new set of values has been loaded into the complementary channel by the CPU.

The chaining feature can be used to transfer blocks of data to/from non-contiguous memory segments. For example, the CPU can load channel 0 and 1 with control values and parameters for the first two blocks. After the operation for the first block is completed by channel 0, the control values and parameters stored in channel 1 are transferred to channel 0, during an update cycle, and a second operation is started. The CPU, being notified by an interrupt, can load channel 1 registers with control values and parameters for the third data block.

- Note 1: Whenever a reload operation occurs, the register values of the complementary channel are affected. Thus, the CPU must always load a new set of values into the complementary channel if another chaining operation is required.
- Note 2: When the chain option is selected, the CPU must be given the opportunity to acquire the bus for enough time between DMAC operations, in order for the complementary channel to be updated.

#### 2.12 CHANNEL PRIORITIES

The NS32203 has four I/O channels, each of which can be connected to an I/O device. Since no dependency exists between the different I/O devices, a priority level is assigned to each I/O channel, and a priority resolver is provided to resolve multiple requests activated simultaneously. The priority resolver checks the priorities on every cycle. If a channel is being serviced and a higher priority request is received, the channel operation is suspended and control passes to the higher priority channel, unless the lock bit for the lower priority channel is set. If the lock bit is set, that channel operation is continued until completion before control passes to the higher priority channel. The bus is always released for at least two clock cycles when control passes from one channel to another.

Two types of priority encodings are available as software selectable options.

The first is fixed priority which fixes the channels in priority order based on the decreasing values of their numbers. Channel 3 has the lowest priority, while channel 0 has the highest.

The second option is variable priority. The last channel that receives service becomes the lowest priority channel among all other channels with variable priority, while the channels which previously had lower priority will get their priorities increased. If variable priority is selected for all four channels, any I/O device requesting service is guaranteed to be acknowledged after no more than three higher priority services have occurred. This prevents any channel from monopolizing the system. Priority types can be intermixed for different channels.

As an example, let channels 0, 2 and 3 have variable priority and channel 1 fixed priority. Channel 2 receives service first, followed by channel 0. The priority levels among all channels will change as follows.

#### Priority Initial Order Next Order Final Order High 3 $ch 0 ACK \rightarrow ch 0$ ch 3

| пıgn | 3 |                   | CILU AUK | cn.u                    | cn.3           |
|------|---|-------------------|----------|-------------------------|----------------|
|      | 2 |                   | ch.1     | ch.1 ch.1 $\rightarrow$ | fixed priority |
|      | 1 | ACK $\rightarrow$ | ch.2     | ch.3                    | ch.2           |
| Low  | 0 |                   | ch.3     | ch.2                    | ch.0           |

Whenever the PT bit (priority type) in the command register is changed, the priority levels of all the channels are reset to the initial order. If only one channel has variable priority, then no change in priority will occur from the initial order.

Note: If the lock bit is not set, three idle states are inserted between the write cycle of a previous burst indirect transfer and the next read cycle.

## 3.0 Architectural Description

The NS32203 has 128 8-bit registers that can be addressed either individually or in pairs, using the 7 least significant bits of the address bus and the high byte enable signal  $\overline{HBE}$ . Seventy-one of these registers are reserved, while the rest are accessible by the CPU for read/write operations. *Figure 3-1* shows the NS32203 internal registers together with their address offsets. Detailed descriptions of these registers are given in the following sections.

#### **3.1 GLOBAL REGISTERS**

The global registers consist of one configuration, one status and two interrupt vector registers. They are shared by all channels, and they control the overall operation of the NS32203.

#### 3.1.1 CONF-Configuration Register

This register controls the hardware configuration of the NS32203 as well as the chaining feature.

| The CONF reg            | ister forma               | at is shown belo | w:                       |                    |                     | C0 = 0 =                 | > Channels                           | s not complement                      |
|-------------------------|---------------------------|------------------|--------------------------|--------------------|---------------------|--------------------------|--------------------------------------|---------------------------------------|
| 7 6                     | 5 4                       | 3 2              | 1 0                      | -                  |                     | C0 = 1 =                 | > Channel -                          | 1 complementary                       |
| CNF — Config<br>NS32    | uration                   | Bit. Determine   | es wheth<br>onfiguration | er the             | C1 —                | Chaining I<br>whether or | bit for chann<br>not channels        | els 2 and 3. Det<br>s 2 and 3 are com |
| CNF                     | = 0 = >                   | Local Configura  | tion                     |                    |                     | tary. $C1 = 0 =$         |                                      | not complement                        |
| CNF :                   | = 1 = >                   | Remote Configu   | uration                  |                    |                     | C1 = 1 =                 | > Channel 3                          | 3 complementary                       |
| C0 Chaini<br>wheth      | ng bit for<br>er or not c | channels 0 a     | are compl                | ermines<br>ementa- |                     |                          | nel 2                                |                                       |
| ry.                     |                           |                  |                          |                    | XXXXX-              | - Reserved.              | These bits s                         | hould be set to 0                     |
|                         |                           |                  |                          |                    | At reset            | CNF bit should           | its are reset t<br>never be set by t | O ZERO.<br>he software if the DM/     |
|                         |                           |                  |                          |                    | for I               | ocal configuration       | on, otherwise bus                    | s conflicts will result.              |
|                         | ſ                         | 23               | 16                       | 15                 | 8                   | 7                        | 0                                    |                                       |
| Channel 0               | Į -                       | COM(H)           | <u>(02<sub>16</sub>)</u> | COM(M)             | (01 <sub>16</sub> ) | COM(L)                   | (00 <sub>16</sub> )                  | Command                               |
| Control<br>Registers    |                           |                  |                          |                    |                     | SRCH                     | (04 <sub>16</sub> )                  | Search Patter                         |
|                         |                           |                  |                          | r                  |                     | MSK                      | (08 <sub>16</sub> )                  | Search Mask                           |
| Channel 0               |                           | SRC(H)           | (0E <sub>16</sub> )      | SRC(M)             | (0D <sub>16</sub> ) | SRC(L)                   | (0C <sub>16</sub> )                  | Source Addre                          |
| Parameter               | 1                         | DST(H)           | (12 <sub>16</sub> )      | DST(M)             | (11 <sub>16</sub> ) | DST(L)                   | (10 <sub>16</sub> )                  | Destination A                         |
| Registers               | Į                         |                  |                          | LNGT(H)            | (15 <sub>16</sub> ) | LNGT(L)                  | (14 <sub>16</sub> )                  | Block Length                          |
| Channel 1               |                           | COM(H)           | (22 <sub>16</sub> )      | COM(M)             | (21 <sub>16</sub> ) | COM(L)                   | (20 <sub>16</sub> )                  | Command                               |
| Control                 | 1                         |                  |                          |                    |                     | SRCH                     | (24 <sub>16</sub> )                  | Search Patter                         |
| Registers               | Į                         |                  |                          |                    |                     | MSK                      | (28 <sub>16</sub> )                  | Search Mask                           |
| ~                       |                           | SRC(H)           | (2E <sub>16</sub> )      | SRC(M)             | (2D <sub>16</sub> ) | SRC(L)                   | (2C <sub>16</sub> )                  | Source Addre                          |
| Channel 1<br>Parameter  | {                         | DST(H)           | (32 <sub>16</sub> )      | DST(M)             | (31 <sub>16</sub> ) | DST(L)                   | (30 <sub>16</sub> )                  | Destination A                         |
| Registers               | l                         |                  |                          | LNGT(H)            | (35 <sub>16</sub> ) | LNGT(L)                  | (34 <sub>16</sub> )                  | Block Length                          |
|                         | ſ                         | COM(H)           | (4216)                   |                    | (4116)              | COM(L)                   | (4016)                               | Command                               |
| Channel 2<br>Control    | {                         | L                |                          | <b></b>            |                     | SRCH                     | (4416)                               | Search Patter                         |
| Registers               | l                         |                  |                          |                    |                     | MSK                      | (4816)                               | Search Mask                           |
|                         | ſ                         | SRC(H)           | (4E16)                   | SRC(M)             | (4D16)              | SRC(L)                   | (4C16)                               | Source Addre                          |
| Channel 2<br>Parameters | {                         | DST(H)           | (5216)                   | DSC(M)             | 5116)               | DST(L)                   | (5016)                               | Destination A                         |
| Registers               | i l                       | <u> </u>         |                          | LNGT(H)            | (55 <sub>16</sub> ) | LNGT(L)                  | (5416)                               | Block Length                          |
|                         |                           | COM(H)           | (6216)                   |                    | (6116)              | COM(L)                   | (6016)                               | Command                               |
| Channel 3<br>Control    | {                         |                  |                          | <u> </u>           | (10)                | SRCH                     | (6416)                               | Search Patte                          |
| Registers               | l                         |                  |                          |                    |                     | MSK                      | (6816)                               | Search Mask                           |
|                         | [                         | SBC(H)           | (6E1e)                   | SBC(M)             | (6D16)              | SBC(L)                   | (6C1e)                               | Source Addre                          |
| Channel 3<br>Parameter  | {                         |                  | (721e)                   | DST(M)             | (711e)              |                          | (7016)                               | Destination A                         |
| Registers               | l                         |                  |                          |                    | (75+2)              |                          | (7416)                               | Block Length                          |
|                         | ,<br>(                    |                  |                          |                    | (, 916)             |                          | (70)                                 | Confirmation                          |
|                         |                           |                  |                          |                    |                     |                          | (/816)                               | Configuration                         |
| Global<br>Registers     | {                         |                  |                          |                    |                     | SVCT                     | (5016)                               | Software Vec                          |
| 109101010               |                           |                  |                          |                    |                     | HVCT                     | (7C <sub>16</sub> )                  | Hardware Ve                           |

# NS32203-10

## 3.0 Architectural Description (Continued)

#### 3.1.2 HVCT — Hardware Vector Register

This register contains the interrupt vector byte that is supplied to the CPU during an interrupt acknowledge (INTA) or return from interrupt (RETI) cycle. The HVCT register format is shown below.

| 7 | 6 | 5    | 4 | 3 | 2 | 1 | 0 |
|---|---|------|---|---|---|---|---|
|   |   | BIAS |   |   | Е | С | N |

- CN Channel number. Represents the number of the interrupting channel
- E Error code. Determines whether a normal operation completion or an error condition has occurred on the interrupting channel.
  - E = 0 = > Normal Operation Completion
  - E = 1 = > A second interrupt was generated by the same channel before the first interrupt was serviced.
- BIAS Programmable bias. This field is programmed by writing the pattern BBBBB000 into the HVCT register.

The NS32203 always interprets a read of the HVCT register as either an interrupt acknowledge (INTA) cycle or a return from interrupt (RETI) cycle. Since these cycles cause internal changes to the DMAC, normal programs should never read the HVCT register (see next section). The DMAC distinguishes an INTA cycle from a RETI cycle by the state of an internal flip-flop, called Interrupt Service Flip-Flop, that toggles every time the HVCT register is read. This flip-flop is cleared on reset or when the HVCT register is written into. When an interrupt is acknowledged by the CPU, the  $\overline{\rm INT}$ signal is deasserted unless another interrupt from a lower priority channel is pending. In this case the  $\overline{\rm INT}$  signal is deasserted when the acknowledge cycle for the second interrupt is performed.

For this reason, if the INT signal is connected to an interrupt input of the NS32202 ICU, the triggering mode of that interrupt position should be 'low level'.

Furthermore, if that ICU interrupt input is programmed for cascaded operation and nesting of interrupts from other devices connected to the ICU is to be allowed, then the ICU interrupt input connected to the DMAC should be masked off during the interrupt service routine, before the CPU interrupt is reenabled. This is because the DMAC does not provide interrupt nesting capability.

An interrupt from a certain channel can be acknowledged only after the return from interrupt from a previously acknowledged interrupt is performed.

#### 3.1.3 SVCT — Software Vector Register

The SVCT register is an image of the HVCT register. It is a read-only register used for diagnostics. It allows the programmer to read the interrupt vector without affecting the interrupt logic of the NS32203. The format of the SVCT register is the same as that of the HVCT register.

#### 3.1.4 STAT — Status Register

The status register contains status information of the NS32203, and can be used when the interrupts are not enabled. Each set bit is automatically cleared when a read operation is performed. The format of this register is shown in the following figure.

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| ME | СН | MN | тс |

channel #3 channel #2 channel #1 channel #0 The status of each channel is defined in a four-bit field as described below:

TC - Transfer Complete.

Indicates the completion of a channel operation, regardless of the state of the length register or whether a match/no match condition occurred.

MN - Match/No Match Bit.

This bit is set when a match/no match condition occurs.

CH — Channel Halted.

Set when a channel operation is halted by pulling the  $\overrightarrow{\text{RST}/\text{HLT}}$  pin.

- ME Multiple events. This bit is set when more than one of the above conditions have occurred.
- Note: If an interrupt is enabled, the corresponding bit in the status register is not cleared upon read, unless the interrupt is acknowledged.

#### **3.2 CONTROL REGISTERS**

Each of the four channels has three control registers, consisting of a 24-bit command register, an 8-bit search register and an 8-bit mask register.

#### 3.2.1 COM — Command Register

The command register controls the operation of the associated channel. It is divided into three separately addressable parts: COM(L), COM(M) and COM(H). The format of each part and bit functions are shown below.

COM(L) — Command Register (Low-Byte)

| _ | 7  | 6  | 5  | 4  | 3   | 2  | 1 0 | _ |
|---|----|----|----|----|-----|----|-----|---|
|   | AT | LK | РТ | UW | INC | DI | CC  |   |

- CC Command Code
  - CC = 00 = > Channel Disabled.
  - CC =01 =>Search
  - CC = 10 = > Data Transfer
  - CC = 11 = > Data Transfer and Search
- DI Direct/Indirect Transfers
  - DI =0 =>Indirect Transfers
  - DI = 1 = > Direct Transfers
- INC Inclusive/Exclusive Search
  - INC =0 => Exclusive Search
    - INC = 1 = > Inclusive Search
- UW Search type
  - UW =0 =>Search UNTIL
  - UW = 1 = > Search WHILE
- PT Priority type
  - PT = 0 = >Fixed
  - PT = 1 = > Variable
- LK Priority lock
  - LK =0 => Priority Unlocked
  - LK = 1 = > Priority Locked

## 3.0 Architectural Description (Continued)

AT - Auto transfer

AT =0 => Auto Transfer Disabled

AT = 1 = > Auto Transfer Enabled

At Reset, the CC bits in COM(L) are cleared, disabling the channel.

Note: The CC bits can be cleared by software during an indirect data transfer to stop the transfer. This, however, should not be done during direct data transfers. See section 3.3.3.

| COM(M) - Command | Register | (Middle-Byte) |
|------------------|----------|---------------|
|------------------|----------|---------------|

|      |      | and the second se |    |    |    | -  |
|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|
| DD D | W DL | DT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SD | SW | SL | ST |

ST — Source Type ST = 0 = >1/O Device

ST =1 =>Memory

- SL -- Source Location
  - (Effective only in the remote configuration)
    - SL = 0 = >Local
    - SL =1 =>Remote
- SW Source Width
  - SW = 0 = > 8 Bits
  - SW = 1 = > 16 Bits
- SD --- Source Direction SD = 0 =>Up
  - SD = 1 = >Down
- DT Destination Type DT =0 => I/O Device
  - SD =1 => Memory
- DL = 1 = > RemoteDW - Destination Width
  - DW = 0 = > 8 Bits
    - DW = 1 = > 16 Bits
- DD Destination Direction.
  - DD = 0 => UpDD = 1 => Down

#### COM(H) - Command Register (High-Byte)

|      |      |        |        |         | ····   | , ,         |    |   |  |
|------|------|--------|--------|---------|--------|-------------|----|---|--|
|      | 7    | 6      | 5      | 4       | 3      | 2           | 1  | 0 |  |
|      | HLI  | MNI    | TCI    | A٨      | /N     | ATC         | DM | Х |  |
| X -  | – Re | eserve | d. (Sh | ould b  | e set  | to 0)       |    |   |  |
| TM - | — Tr | ansfer | Mode   | I       |        |             |    |   |  |
|      | D    | 0 = N  | => S   | inale " | Franst | ie <b>r</b> |    |   |  |

- DM = 1 = > Burst Transfer
- ATC Action after Transfer Complete

ATC = 0 = > Disable Channel

ATC = 1 = > Load Control Values and Parameters from Complementary Channel and Continue

- AMN Action after Match/No Match
  - AMN = 00 = > Disable Channel

AMN = 01 = > Continue

- AMN = 10 => Load Control Values from Complementary Channel and Continue
- AMN = 11 = > Load Control Values and Parameters from Complementary Channel and Continue

TCI - Interrupt Mask on "Transfer Complete"

TCI = 0 = > No Interrupt

TCI = 1 = > Interrupt

- MNI --- Interrupt Mask on "Match/No Match"
  - MNI =0 => No Interrupt

MNI = 1 = > Interrupt

HLI — Interrupt Mask on "Channel Halted" HLI = 0 = > No Interrupt

HLI = 1 = > Interrupt

#### 3.2.2 SRCH - Search Register

This 8-bit register holds the value to be compared with the data transferred during the channel operation.

#### 3.2.3 MSK - Mask Register

The 8-bit mask register determines which bits of the transferred data are compared with corresponding search register bits. If a mask register bit is set to 0, the corresponding search register bit is ignored in the compare operation. At reset, all the MSK bits are set to 0.

#### **3.3 PARAMETER REGISTERS**

Each channel has three parameter registers, consisting of a 24-bit source address register, a 24-bit destination address register and a 16-bit block length register.

#### 3.3.1 SRC — Source Address Register

The source address register points to the physical address of the data source. When the data source is an I/O device, the register does not change during the transfer operation. When the data source is memory, the register is incremented or decremented by either one or two after each transfer.

#### 3.3.2 DST — Destination Address Register

The destination address register points to the physical address of the data destination. When the data destination is an I/O device, the register does not change during the transfer operation. When the data destination is memory, the register is incremented or decremented by either one or two after each transfer.

#### 3.3.3 LNGT — Block Length Register

The block length register holds the number of bytes in the block to be transferred. It is decremented by either one or two after each transfer.

Note: A direct data transfer can be stopped by writing zeroes into the LNGT register. The number of bytes transferred can be determined in this case, from the value of either the SRC or the DST register.

## 4.0 Device Specifications

#### 4.1. NS32203 PIN DESCRIPTIONS

The following is a brief description of all NS32203 pins. The descriptions reference portions of the Functional Description, Section 2.0.

## **Connection Diagram**



**Top View** 

FIGURE 4-1. NS32203 Dual-In-Line Package

#### Order Number NS32203D or NS32203N See NS Package Number D48A or N48A

#### 4.1.1 SUPPLIES

Power (V<sub>cc</sub>): +5V positive supply.

Ground (GND): Ground reference for on-chip logic.

#### 4.1.2 INPUT SIGNALS

Reset/Halt (RST/HLT): Active low. If held active for 1 or 2 clock cycles and released, this signal halts the DMAC operation on the active channel. If held longer, it resets the DMAC. Section 2.1. Chip Select (CS): When low, the device is selected, enabling CPU access to the DMAC internal registers.

Ready (RDY): Active high. When inactive, the DMA Controller extends the current bus cycle for synchronization with slow memory or peripherals. Upon detecting RDY active, the DMAC terminates the bus cycle.

Channel Request 0-3 (REQ0 - REQ3): Active low. These lines are used by peripheral devices to request DMAC service.

Bus Request (BREQ): Used only in the remote configuration. This signal, when asserted, forces the DMAC to stop transferring data and to release the bus. It must be activated by the CPU before any CPU access to the remote bus is performed. In the local configuration this signal should be connected to V<sub>CC</sub> via a 4.7k resistor. Section 2.4.

Hold Acknowledge (HLDA): Active low. When asserted, indicates that control of the system bus has been relinquished by the current bus master and the DMAC can take control of the bus.

**Clock (CLK):** Clock signal supplied by the CTTL output of the NS32201 TCU.

#### 4.1.3 OUTPUT SIGNALS

Address Bits 16-23 (A16-A23): Most significant 8 bits of the address bus.

Hold Request (HOLD): Active low. Used by the DMAC to request control of the system bus.

**Channel Acknowledge 0–3** (ACK0 - ACK3): These lines indicate that a channel is active. When a channel's request is honored, the corresponding acknowledge line is activated to notify the peripheral device that it has been selected for a transfer cycle. Section 2.2.2.

Bus Grant (BGRT): Used only in the remote configuration. This signal is used by the DMAC to inform the CPU that the remote bus has been relinquished by the DMAC and can be accessed by the CPU. Section 2.4.

**I/O Read (IORD):** Active low. Enables data to be read from a peripheral device. Section 2.2.2.

I/O Write (IOWR): Active low. Enables data to be written to a peripheral device. Section 2.2.2.

Interrupt (INT): Active low. Used to generate an interrupt request when a programmed condition has occurred. Section 2.9.

#### 4.1.4 INPUT/OUTPUT SIGNALS

Address/Data 0-15 (AD0-AD15): Multiplexed Address/ Data bus lines. Also used by the CPU to access the DMAC internal registers.

**High Byte Enable (HBE):** Active low. Enables data transfers on the most significant byte of the data bus.

 $\label{eq:Address} \textbf{Address Strobe} \ (\overline{\textbf{ADS}}) \textbf{:} \ Active \ low. \ Controls \ address \ latches and \ indicates \ the \ start \ of \ a \ bus \ cycle.$ 

Data Direction in (DDIN): Active low. Status signal indicating the direction of data flow in the current bus cycle.

#### **4.2 ABSOLUTE MAXIMUM RATINGS**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias            | 0°C to +70°C    |
|-----------------------------------|-----------------|
| Storage Temperature               | -65°C to +150°C |
| All Input or Output Voltages with |                 |
| Respect to GND                    | -0.5V to +7V    |
| Power Dissipation                 | 1.1 Watt        |

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under Electrical Characteristics.

#### 4.3 ELECTRICAL CHARACTERISTICS $T_A = 0$ to $+70^{\circ}$ C, $V_{CC} = 5V \pm 5\%$ , GND = 0V

| Symbol          | Parameter                                                      | Conditions                       | Min  | Тур | Max                   | Units |
|-----------------|----------------------------------------------------------------|----------------------------------|------|-----|-----------------------|-------|
| VIH             | High Level Input Voltage                                       |                                  | 2.0  |     | V <sub>CC</sub> + 0.5 | v     |
| VIL             | Low Level Input Voltage                                        |                                  | -0.5 |     | 0.8                   | v     |
| V <sub>OH</sub> | High Level Output Voltage                                      | I <sub>OH</sub> = -400 μA        | 2.4  |     |                       | v     |
| V <sub>OL</sub> | Low Level Output Voltage                                       | I <sub>OL</sub> = 2 mA           |      |     | 0.45                  | v     |
| ų               | input Load Current                                             | $0 < V_{IN} \le V_{CC}$          | -20  |     | 20                    | μΑ    |
| ۱L              | Leakage Current<br>Output and I/O Pins in TRI-STATE/Input Mode | $0.4 \le V_{IN} \le V_{CC}$      | -20  |     | 20                    | μΑ    |
| Icc             | Active Supply Current                                          | $I_{OUT} = 0, T_A = 25^{\circ}C$ |      | 180 | 300                   | mA    |

#### 4.4 SWITCHING CHARACTERISTICS

#### 4.4.1 Definitions

All the timing specifications given in this section refer to 0.8V and 2.0V on all the input and output signals as illustrated in Figures 4-2 and 4-3, unless specifically stated otherwise.



TL/EE/8701-13 FIGURE 4-2. Timing Specification Standard (Signal Valid after Clock Edge)

### ABBREVIATIONS:

L.E. - leading edge

R.E. - rising edge T.E. - trailing edge F.E. - falling edge





TL/EE/8701-14

**FIGURE 4-3. Timing Specification Standard** (Signal Valid before Clock Edge)

## 4.4.2 Timing Tables

#### 4.4.2.1 Output Signals: Internal Propagation Delays, NS32203-10 Maximum Times Assume Capacitive Loading of 100 pF.

| Name                | Figure          | Description                            | Reference/                  | NS32 | NS32203-10 |      |
|---------------------|-----------------|----------------------------------------|-----------------------------|------|------------|------|
| Namo                | Tiguio          | Description                            | Conditions                  | Min  | Max        | Onto |
| tALv                | 4-7             | Address Bits 0-15 Valid                | After R.E., CLK T1          |      | 50         | ns   |
| <sup>t</sup> ALh    | 4-9             | Address Bits 0-15<br>Hold Time         | After R.E., CLK T2          | 5    |            | ns   |
| t <sub>AHv</sub>    | 4-7             | Address Bits 16-23 Valid               | After R.E., CLK T1          | -    | 50         | ns   |
| <sup>t</sup> AHh    | 4-7             | Address Bits 16-23 Hold                | After R.E., CLK T1<br>or Ti | 5    |            | ns   |
| tALADSs             | 4-8             | Address Bits 0-15 Set Up               | Before ADS T.E.             | 25   |            | ns   |
| t <sub>AHADSs</sub> | 4-8             | Address Bits 16-23 Set Up              | Before ADS T.E.             | 25   |            | ns   |
| t <sub>ALADSh</sub> | 4-9             | Address Bits 0-15<br>Hold Time         | After ADS T.E.              | 15   |            | μs   |
| t <sub>ALf</sub>    | 4-8             | Address Bits 0-15 Floating             | After R.E., CLK T2          |      | 25         | ns   |
| t <sub>Dv</sub>     | 4-7             | Data Valid (Write Cycle)               | After R.E., CLK T2          |      | 50         | ns   |
| t <sub>Dh</sub>     | 4-7             | Data Hold (Write Cycle)                | After R.E., CLK T1<br>or Ti | 0    |            | ns   |
| t <sub>DOv</sub>    | 4-5             | Data Valid (Reading<br>DMAC Registers) | After R.E., CLK T3          |      | 50         |      |
| t <sub>DOh</sub>    | 4-5             | Data Hold (Reading<br>DMAC Registers)  | After R.E., CLK T4          | 10   |            |      |
| t <sub>HBEv</sub>   | 4-7             | HBE Signal Valid                       | After R.E., CLK T1          |      | 50         | ns   |
| t <sub>HBEh</sub>   | 4-7             | HBE Signal Hold                        | After R.E., CLK T1<br>or Ti | 0    |            | ns   |
| <sup>t</sup> DDINv  | 4-8             | DDIN Signal Valid                      | After R.E., CLK T1          |      | 65         | ns   |
| tDDINh              | 4-8             | DDIN Signal Hold                       | After R.E., CLK T1<br>or Ti | 0    |            | ns   |
| t <sub>ADSa</sub>   | 4-7             | ADS Signal Active                      | After R.E., CLK T1          |      | 35         | ns   |
| t <sub>ADSia</sub>  | 4-7             | ADS Signal Inactive                    | After R.E., CLK T1          |      | 40         | ns   |
| t <sub>ADSw</sub>   | 4-7             | ADS Pulse Width                        | at 0.8V<br>(Both Edges)     | 30   |            | ns   |
| t <sub>ALz</sub>    | 4-12. 4-13      | AD0-AD15 Floating                      | After R.E., CLK Ti          |      | 55         | ns   |
| t <sub>AHz</sub>    | 4-12, 4-13      | A16-A23 Floating                       | After R.E., CLK Ti          |      | 55         | ns   |
| tADSz               | 4-12, 4-13      | ADS Floating                           | After R.E., CLK Ti          |      | 55         | ns   |
| t <sub>HBEz</sub>   | 4-12, 4-13      | HBE Floating                           | After R.E., CLK Ti          |      | 55         | ns   |
| <sup>t</sup> DDINz  | 4-12, 4-13      | DDIN Floating                          | After R.E., CLK Ti          |      | 55         | ns   |
| tHLDa               | 4-11            | HOLD Signal Active                     | After R.E., CLK Ti          |      | 50         | ns   |
| <sup>t</sup> HLDia  | 4-12            | HOLD Signal Inactive                   | After R.E., CLK Ti<br>or T4 |      | 50         | ns   |
| tINTa               | 4-19, 4-21      | INT Signal Active                      | After R.E., CLK Ti          |      | 40         | ns   |
| tACKa               | 4-16, 4-17, 4-7 | ACKn Signal Active                     | After R.E., CLK T1          |      | 50         | ns   |
| tACKia              | 4-16, 4-17, 4-7 | ACKn Signal Inactive                   | After F.E., CLK T4          |      | 35         | ns   |

|                     | ice Specif | 4.0 Device Specifications (Continued)        |                          |  |  |  |
|---------------------|------------|----------------------------------------------|--------------------------|--|--|--|
| Name                | Figure     | Description                                  | Reference/<br>Conditions |  |  |  |
| t <sub>BGRTa</sub>  | 4-13       | BGRT Signal Active                           | After R.E., CLK          |  |  |  |
| tBGRTia             | 4-14       | BGRT Signal Inactive                         | After R.E., CLK          |  |  |  |
| t <sub>IORDa</sub>  | 4-8, 4-9   | IORD Active                                  | After R.E., CLK T2       |  |  |  |
| tIORDia             | 4-8        | IORD Inactive (During<br>Indirect Transfers) | After R.E., CLK T4       |  |  |  |
| t <sub>IORDia</sub> | 4-9        | IORD Inactive (During<br>Direct Transfers)   | After F.E., CLK T4       |  |  |  |

Direct Transfers)

IOWR Inactive (During

**IOWR** Active

4-7, 4-10

4-7

t<sub>IOWRa</sub>

t<sub>IOWRia</sub>

|                      |                   | Indirect Transfers)                                                |                                                                      |    | 40 | ns l |
|----------------------|-------------------|--------------------------------------------------------------------|----------------------------------------------------------------------|----|----|------|
| t <sub>iOWRdia</sub> | 4-10              | IOWR Inactive (During<br>Direct Transfers)                         | nactive (During After F.E., CLK T3<br>Transfers)                     |    | 40 | ns   |
| 4.4.2.2 Inpu         | ıt Signal Require | ments: NS32203-10                                                  | ·                                                                    |    |    |      |
| t <sub>PWR</sub>     | 4-22              | Power Stable to After V <sub>CC</sub> Reaches   RST/HLT R.E. 4.75V |                                                                      | 50 |    | μs   |
| t <sub>RSTw</sub>    | 4-23              | RST/HLT Pulse Width at 0.8V (Both Edges)<br>(Resetting the DMAC)   |                                                                      | 64 |    | tCp  |
| tRSTs                | 4-24              | RST/HLT Set Up Time Before F.E., CLK<br>(Resetting the DMAC)       |                                                                      | 15 |    | ns   |
| <sup>t</sup> HLTs    | 4-18              | RST/HLT Setup Time<br>(Halting a DMAC Transfer)                    | Before R.E., CLK T3                                                  | 25 |    | ns   |
| <sup>t</sup> HLTh    | 4-19              | RST/HLT Hold Time<br>(Halting a DMAC Transfer)                     | After R.E., CLK T4                                                   | 10 |    | ns   |
| t <sub>Dis</sub>     | 4-6               | Data in Setup Time                                                 | Before R.E., CLK T3                                                  | 15 |    | ns   |
| t <sub>Dlh</sub>     | 4-6               | Data in Hold                                                       | After R.E., CLK T4                                                   | 3  |    | ns   |
| t <sub>DIs</sub>     | 4-6               | Data in Setup Time<br>(Writing to DMAC Registers)                  | Data in Setup Time After R.E., CLK T3<br>(Writing to DMAC Registers) |    |    | ns   |
| tDih                 | 4-6               | Data in Hold<br>(Writing to DMAC Registers)                        | After R.E., CLK T4                                                   | 3  |    | ns   |
| t <sub>HLDAs</sub>   | 4-11, 4-12        | HOLDA Setup Time                                                   | Before R.E., CLK                                                     | 25 |    | ns   |
| t <sub>HLDAh</sub>   | 4-11              | HLDA Hold Time                                                     | After R.E., CLK                                                      | 10 |    | ns   |
| t <sub>RDYs</sub>    | 4-15              | RDY Setup Time                                                     | Before R.E.,<br>CLK T2 or T3                                         | 20 |    | ns   |
| t <sub>RDYh</sub>    | 4-15              | RDY Hold Time                                                      | After R.E., CLK T3                                                   | 5  |    | ns   |
| tREQs                | 4-16, 4-17        | REQn Setup Time                                                    | Before R.E., CLK                                                     | 50 |    | ns   |
| tREQh                | 4-16, 4-17        | REQn Hold Time                                                     | After R.E., CLK                                                      | 10 |    |      |
| tBREQs               | 4-13              | BREQ Setup Time                                                    | Before R.E., CLK                                                     | 25 |    | ns   |

After R.E., CLK T2

After R.E., CLK T4

NS32203-10

Max 65

65

40

40

40

40

40

Min

Units

ns

ns

ns

ns

ns

ns

ns

| Name                 | Figure | Description            | Reference/           | NS32203-10 |     | Linito |
|----------------------|--------|------------------------|----------------------|------------|-----|--------|
|                      |        |                        | Conditions           | Min        | Max |        |
| tBREQh               | 4-13   | BREQ Hold Time         | After R.E., CLK      | 10         |     | ns     |
| tALADSis             | 4-6    | Address Bits 0-5 Setup | Before ADS T.E.      | 20         |     | ns     |
| t <sub>ALADSih</sub> | 4-6    | Address Bits 0-5 Hold  | After ADS T.E.       | 20         |     | ns     |
| t <sub>HBEs</sub>    | 4-6    | HBE Setup Time         | Before R.E., CLK T1  | 10         |     | ns     |
| t <sub>HBEih</sub>   | 4-6    | HBE Hold Time          | After R.E., CLK T4   | 40         |     | ns     |
| t <sub>ADSs</sub>    | 4-6    | ADS L.E. Setup Time    | Before R.E., CLK T1  | 40         |     | ns     |
| t <sub>ADSiw</sub>   | 4-6    | ADS Pulse Width        | ADS L.E. to ADS T.E. |            |     | ns     |
| t <sub>CSs</sub>     | 4-6    | CS Setup Time          | Before R.E., CLK T1  | 15         |     | ns     |
| t <sub>CSh</sub>     | 4-6    | CS Hold Time           | After R.E., CLK T4   | 40         |     | ns     |
| t <sub>DDINs</sub>   | 4-6    | DDIN Setup Time        | Before R.E., CLK T2  | 30         |     | ns     |
| t <sub>DDINh</sub>   | 4-6    | DDIN Hold Time         | After R.E., CLK T4   | 40         |     | ns     |

### 4.4.2.3 Clocking Requirements: NS32203-10

| Name              | Figure | Description     | Reference/<br>Conditions      | NS32203-10 |     | Linite |
|-------------------|--------|-----------------|-------------------------------|------------|-----|--------|
|                   | riguic |                 |                               | Min        | Max | Cinta  |
| tCLKh             | 4-4    | Clock High Time | At 2.0V (Both Edges)          | 42         |     | ns     |
| t <sub>CLK1</sub> | 4-4    | Clock Low Time  | At 0.8V (Both Edges)          | 42         |     | ns     |
| tCLKp             | 4-4    | Clock Period    | R.E., CLK to Next<br>R.E. CLK | 100        |     | ns     |

4.4.3 Timing Diagrams

CLK 0.8V tCLKI

TL/EE/8701-17

FIGURE 4-4. Clock Timing

4







TL/EE/8701-15







NS32203-10





NS32203-10



TL/EE/8701-24



TL/EE/8701-25

Note 1: DMAC in remote configuration.

Note 2: If BREQ is asserted in the middle of a DMAC transfer, the transfer will always be completed.





4-54





FIGURE A-1. NS32203 Interconnections in Remote Configuration.

Note: This logic does not support direct (flyby) DMAC transfers.

NS32203-10

4-56

## PRELIMINARY

# National Semiconductor

## NS32CG821 microCMOS Programmable 1M Dynamic RAM Controller/Driver

## **General Description**

The NS32CG821 dynamic RAM controller provides a low cost, single chip interface between dynamic RAM and the NS32CG16. The NS32CG821 generates all the required access control signal timing for DRAMs. An on-chip refresh request clock is used to automatically refresh the DRAM array. Refreshes and accesses are arbitrated on chip. If necessary, a WAIT output inserts wait states into memory access cycles, including burst mode accesses. RAS low time during refreshes and RAS precharge time after refreshes and back to back accesses are guaranteed through the insertion of wait states. Separate on-chip precharge counters for each RAS output can be used for memory interleaving to avoid delayed back to back accesses because of precharge.

## Features

- Allows zero wait state operation
- On chip high precision delay line to guarantee critical DRAM access timing parameters
- microCMOS process for low power
- High capacitance drivers for RAS, CAS, WE and DRAM address on chip
- On chip support for page and static column DRAMs
- Byte enable signals on chip allow byte writing with no external logic
- Selection of controller speeds: 20 MHz and 25 MHz
- On board access refresh arbitration logic
- Direct interface to the NS32CG16 microprocessor
- 4 RAS and 4 CAS drivers (the RAS and CAS configuration is programmable)

| Control   | # of Pins<br>(PLCC) | # of Address<br>Outputs | Largest<br>DRAM<br>Possible | Direct Drive<br>Memory<br>Capacity |
|-----------|---------------------|-------------------------|-----------------------------|------------------------------------|
| NS32CG821 | 68                  | 10                      | 1 Mbit                      | 8 Mbytes                           |

## **Block Diagram**



## PRELIMINARY

# National Semiconductor

## HPC16083/HPC26083/HPC36083/HPC46083/ HPC16003/HPC26003/HPC36003/HPC46003 High-Performance microControllers

## **General Description**

The HPC16083 and HPC16003 are members of the HPC™ family of High Performance microControllers. Each member of the family has the same core CPU with a unique memory and I/O configuration to suit specific applications. The HPC16083 has 8k bytes of on-chip ROM. The HPC16003 has no on-chip ROM and is intended for use with external direct memory. Each part is fabricated in National's advanced microCMOS technology. This process combined with an advanced architecture provides fast, flexible I/O control, efficient data manipulation, and high speed computation.

The HPC devices are complete microcomputers on a single chip. All system timing, internal logic, ROM, RAM, and I/O are provided on the chip to produce a cost effective solution for high performance applications. On-chip functions such as UART, up to eight 16-bit timers with 4 input capture registers, vectored interrupts, WATCHDOGTM logic and MICRO-WIRE/PLUSTM provide a high level of system integration. The ability to address up to 64k bytes of external memory enables the HPC to be used in powerful applications typically performed by microprocessors and expensive peripheral chips. The term "HPC16083" is used throughout this datasheet to refer to the HPC16083 and HPC16003 devices unless otherwise specified.

The microCMOS process results in very low current drain and enables the user to select the optimum speed/power product for his system. The IDLE and HALT modes provide further current savings. The HPC is available in 68-pin PLCC, LCC, LDCC, PGA and 84-Pin TapePak® packages.

## Features

- HPC family—core features:
  - 16-bit architecture, both byte and word
  - 16-bit data bus, ALU, and registers
  - --- 64k bytes of external direct memory addressing
- -FAST-200 ns for fastest instruction when using
- 20.0 MHz clock, 134 ns at 30 MHz — High code efficiency—most instructions are single byte
- 16 x 16 multiply and 32 x 16 divide
- Eight vectored interrupt sources
- Four 16-bit timer/counters with 4 synchronous outputs and WATCHDOG logic
- MICROWIRE/PLUS serial I/O interface
- -- CMOS-very low power with two power save modes: IDLE and HALT
- UART—full duplex, programmable baud rate
- Four additional 16-bit timer/counters with pulse width modulated outputs
- Four input capture registers
- 52 general purpose I/O lines (memory mapped)
- 8k bytes of ROM, 256 bytes of RAM on chip
- ROMIess version available (HPC16003)
- Commercial (0°C to +70°C), industrial (-40°C to +85°C), automotive (-40°C to +105°C) and military (-55°C to +125°C) temperature ranges



# National Semiconductor

## **DP8510 BITBLT Processing Unit**

## **General Description**

The DP8510 BITBLT Processing Unit (BPU) is a high-performance microCMOS device designed for use in raster graphics applications. It implements, in high-speed pipelined logic, the data operations which are fundamental to BITBLT (BIT boundary Block Transfer) graphics: shifting, masking and bitwise logic operations. Under control of external hardware such as a state machine or a general-purpose microprocessor, it provides all necessary data path operations, easing the implementation of a wide variety of BITBLT systems. A number of input pins control the proper data flow in the BPU. A simple handshake scheme is used to interface the CPU, the BPU and the memory system.

The BPU has two modes, BITBLT and line drawing. The mode is set by the  $\overline{B}/L$  pin. The line-drawing mode can be treated as a special case BITBLT with height and width equal to one.

In order to perform a BITBLT operation, the BPU's control register must first be loaded with four parameters: the shift number, left and right masks and the function select code, a total of 16 bits. BITBLT can then proceed, as directed by an external processor or state machine. It is the responsibility of the controller to generate appropriate addresses for the BITBLT, to interface with the frame buffer's memory control circuitry, and to control the BPU itself.

## Features

- Supports all 16 classical BITBLT functions
- Pipelined data input for high system throughput
- Flexible architecture allows BPU to be used with a state machine or processor
- Multiple BPUs can be used for multiple bitplane/color applications
- Line drawing support
- Compatible with static or dynamic RAMs, including Video DRAMs
- Compatible with page mode, nibble mode and static column RAMs
- 32-bit to 16-bit barrel shifter
- 16-bit data port
- 16-word FIFO
- 16-bit logic operations
- 20 MHz operation
- Single +5 volt supply
- All inputs and outputs TTL-compatible
- Packaged in a 44-pin PCC (commercial) or 44-pin PGA (MIL)
- Single-bit pixel I/O port
- A member of National's Advanced Graphics Chip Set
- microCMOS technology

#### Block Diagram D00-15 PD0n CRE DLE PDLE DIL PIL CR SN LM BARREL FWR FIFO FRC PAO LME PA1 RME LOGIC PA2\_FWR PA3 FRD DOS MUX MUX DOF POF D00-15 PDOn TL/F/8672-22

# National Semiconductor

# DP8511 BITBLT Processing Unit (BPU)

## **General Description**

The DP8511 BITBLT Processing Unit (BPU), a member of National Semiconductor's Advanced Graphics Chip Set (AGCS), is a high performance microCMOS device intended for use in raster graphics applications. Specifically designed to complement the DP8500 Raster Graphics Processor (RGP), the BPU performs data operations that are elementary to BITBLT (BIT boundary Block Transfer) graphics: Shift, mask, and bitwise logical manipulation of memory. Under the control of the RGP, the BPU performs the necessary BITBLT data path operations at pipelined hardware speeds. A simple set of control lines interfaces the BPU to the RGP and to the system memory.

The BPU has two modes of operation: BITBLT and Line Drawing. BITBLT performs shift and logical operations on blocks of 16-bit data words. Line drawing performs similar operations on single-bit pixel data by utilizing a single bit pixel port (PDn). This port allows data read and read-modifywrite operations on single pixels across a number of bitplanes, giving access to pixel depth. The BPU provides both pixel level processing commonly used in image processing applications and extremely fast planar operations used most frequently in color graphics.

The BPU's operation is controlled by the values loaded to the Control Register (CR) and the Function Select Register (FSR). This dual register configuration of the DP8511 allows for high throughput in multi-plane systems that incorporate a BPU per plane. This performance advantage is achieved by allowing the flexibility of changing the FSR's contents independent of the CR, so that multiple bitplanes can be updated simultaneously while each BPU performs different logical operations on its own destination data.

#### Features

- Interfaces directly to the DP8500 Raster Graphics Processor or any general purpose controller
- 20 MHz operation
- Supports all 16 classical BITBLT functions
- Pipelined data input for high system throughput
- Provides performance independent of the number of bitplanes
- Line Drawing support
- Compatible with static, dynamic RAMs, and Video RAMs
- Compatible with page mode, nibble mode and static column RAMs
- 32-bit to 16-bit barrel shifter
- 16-bit data port, single bit pixel port
- 16-word FIFO
- 16-bit logic operations
- Single +5V supply
- All inputs and outputs TTL compatible
- 2 micron microCMOS technology
- Packaged in a 44-pin PCC (commercial) or 44-pin PGA (MIL)

## **Connection Diagrams**





Section 5 **Development Systems** and Software Tools


### **Section 5 Contents**

| NS32CG16 ISE Development Tool                                                   | 5-3  |
|---------------------------------------------------------------------------------|------|
| SYS32/30 PC-Add-In Development Package                                          | 5-10 |
| Series 32000 GENIX Native and Cross-Support (GNX) Development Tools (Version 3) | 5-16 |
| Series 32000 GNX-Version 3 C Optimizing Compiler                                | 5-21 |
| Series 32000 GNX-Version 3 Fortran 77 Optimizing Compiler                       | 5-25 |
| Series 32000 GNX-Version 3 Pascal Optimizing Compiler                           | 5-29 |

## NS32CG16 ISE

### National Semiconductor

### **NS32CG16 ISE Development Tool**



TL/EE/10334-4

- NS32CG16 emulator for software and hardware development and debugging
- 512 kbytes of mappable memory for emulation
- 15 MHz, 0 wait state access to emulation memory
- Sixteen definable events—match on address and data, no match on address and data and match on status conditions (address fetch, data read/write, slave cycle and interrupt acknowledge)
- Thirty-six software breakpoints using NS32CG16's BPT instruction

### **1.0 Product Overview**

The NS32CG16 ISE is a full featured emulator for the development of NS32CG16 based systems. The emulator works with SYS32/20 and SYS32/30 hosts. Up to 512 kbytes of memory may be mapped onto the target, allowing users to download their software into mapped (or emulation) memory. The emulator supports single stepping, 36 software breakpoints and 2 hardware breakpoints based on any of sixteen pre-

- Two hardware breakpoints based on events
- 2k deep, event triggered, real time, trace display in mnemonic and machine formats
- Execution time measurement with 1 μs resolution
- On screen menu for command selection
- FPU (Floating Point Unit) and BPU (Bit Aligned Block Transfer Processing Unit) support
- Software support via GNX<sup>TM</sup> tools
- Includes PC interface board and cable

defined events. Events may be defined as match on address & data, no match on address & data and match on status conditions (address fetch, data read/ write, slave cycle and interrupt acknowledge). A 2k deep real time trace may be triggered by any of the sixteen pre-defined events and displayed in mnemonic or machine formats. The emulator supports execution time measurement with a resolution of 1  $\mu$ s.

### 1.0. Product Overview (Continued)

The emulator connects to a high speed parallel interface board on the development system host. The emulator connects to the target system via a probe unit and target cable. An IC plug at the end of the target cable fits into the CPU socket on the target board. The probe unit contains an NS32CG16 microprocessor for emulation.

The emulator software resides in a DOS environment on the host. The emulator runs from a DOS environment on the host. An on-screen menu enables command selection.

Commands supported by the emulator include:

Program down-loading Assembly language debugging Symbolic access to program variables Modification of CPU registers and Memory locations FPU and BPU slave processor support Single stepping and software breakpoints Trace display

On-screen command prompting facility

Full software support is provided by National's GNX tools in the UNIX® environment of the SYS32/20 or SYS32/30 host. The object files produced by the compilation (or assembly) and linking process in the UNIX environment may be converted into DOS-format files and loaded into the emulator.

### 2.0 Description of Features

The NS32CG16 ISE consists of a main emulator unit, a probe unit with target cable and IC plug, an interface cable and PC interface board that resides on the host. *Figure 1* shows a pictorial view of the emulator.



### 2.0 Description of Features (Continued) 2.1 NS32CG16 ISE System Configuration

Figure 2 shows the NS32CG16 ISE system configuration.

### 2.2 Description of the System

The development system consists of the SYS32/20 or SYS32/30 host computer with the emulator interface board, the emulator and probe units and the IC plug (located at the end of the target cable) which fits into the CPU socket on the target board. The emulator SCSI interface board enables high speed parallel communication between the emulator and the host. The probe unit contains an NS32CG16 microprocessor for emulation.

The emulator unit consists of Controller, Memory, Trace and Breakpoint and Probe Interface boards. The Controller board communicates with the SCSI interface on the host and with all other boards in the emulator unit. The Probe Interface board communicates with the probe unit.

The Memory Board provides 512 kbytes of emulation memory, with 0-wait state access at 15 MHz. Sixteen memory partitions may be mapped in 4 kbyte blocks with write protection capability. 4 kbytes of the available memory is used by the emulator's monitor, and the remaining memory may be used for emulation.

The Trace and Breakpoint board supports trace and breakpoint capabilities. The 2k deep trace of address, data and status may be displayed in mnemonic or machine formats, and may be triggered by any of 16 predefined events. Two hardware breakpoints (based on any of the 16 predefined events) and 36 software breakpoints are supported.

Execution time measurement is accomplished with a resolution of 1  $\mu$ s, and may be measured between two instruction execution addresses or between the occurrence of any two of the 16 predefined events.

Sixteen events may be defined based on the following:

match on address and data no match on address and data match on status conditions (address fetch, data read/write, slave cycle and interrupt acknowledge)

In specifying the formats for the address and data, for example, any combination of 0s, 1s or Xs (don't cares) may be used. For example FFX0 or XXFF (in hexadecimal) are valid formats for specifying address and data.

All symbolic information in the source program is retained during debugging.

The emulator software resides in a DOS environment on the system host. The emulator runs from the DOS environment and may be invoked from the DOS directory in which the emulator software resides and commands may then be issued to control the operating mode of the emulator. An on-screen menu enables selection of commands with prompting facility. Commands are provided to download, execute and debug programs. The command structure supports symbolic access to program variables.

Software support is provided by National's GNX tools in the UNIX environment on the SYS32 host. A user program may be edited, compiled and linked in this environment to obtain an executable object file. The object file may then be converted into DOS-format and copied into the DOS environment, by using the **udcp** (UNIX to DOS copy) utility in the UNIX environment. This resulting DOS-format file may be directly loaded into emulation memory by emulator commands. The **ducp** (DOS to UNIX copy) utility may be used (in the UNIX environment) to convert files in the DOS-format (in the DOS environment) to UNIX-format (in the UNIX environment). Both **udcp** and **ducp** also support conversion of ASCII files.



5

## NS32CG16 ISE

### 2.0 Description of Features (Continued)

### 2.3 The Development Process

Figure 3 shows the development process in the different environments.



TL/EE/10334-3

**FIGURE 3. The Development Process** 

### 2.4 Command Summary

The following is a summary of the commands supported by the emulator.

### **CONFIGURATION COMMANDS**

### Mapping address Thru address Rom RAm TArget Locked

Maps 4 kbyte memory blocks in the specified address range as ROM, RAM, Target or Locked memory space. **MOnitor address** 

This command maps a single 4 kbyte memory block at specified address for use by the monitor.

### Interrupt Enable Disable Nmi Int

Enables or Disables the selected interrupt NMI or INT.

### DMa Enable Disable

Enables or Disables DMA transfers when the CPU is not accessing the bus.

### Break Enable Disable Monitor Rom write

Enables or Disables a break in program execution when an access to Monitor address space or a write to the ROM address space occurs.

### Load Coff Sform file Offset

Loads a specified file in COFF or Motorola S formats into memory at a specified offset from address 0.

### Store file From address Thru address

Stores the program data in the specified address range in memory into the specified file in Motorola S format. **Clear** 

Clears all the symbols used in the program.

### 2.0 Description of Features (Continued)

### 2.4 Command Summary (Continued)

The following is a summary of the commands supported by the emulator.

### **DISPLAY COMMANDS**

### **Display Configuration**

Displays the current configuration of the emulator.

### Display Register Format General Single Double

Displays CPU registers in the specified format.

### Display Memory address Format Byte Word Dword Qword Mnemonic Single Double

Displays memory contents starting at specified address in the specified format.

### Display Trace Trigger TOp Bottom line Mnemonic MAchine

Displays results of the trace with the specified display position and display format.

The display position may be specified at the Trigger point or the top of the trace or the bottom of the trace or a specified line number on the trace.

The display format may be specified to be in mnemonic or machine formats.

### **Display SWbreak**

Displays all the software breakpoints.

### Display Event

Displays all the pre-defined events.

### DATA MANIPULATION COMMANDS

### Register Format General Single Double

Specifies the display and change formats for register commands.

### MOdify reg To data

Modifies the specified register to the specified data.

### Memory address Format Byte Word Dword Qword Mnemonic Single DOuble

Specifies the display and change formats for memory commands.

### MOdify address Thru address To data

Modifies the memory locations in the specified address range to the specified data.

### EVENT SETUP COMMANDS

### Event

Initiates the event definition process.

### Add Address = | # address Data = | # data Status Off Fetch Data DRead DWrite Intack Slave

Adds an event with specified address match or nomatch, with specified data match or nomatch, and specified status conditions.

### Replace number Address = | # address Data

### = | # data Status Off | Fetch | Data | DRead | DWrite | Intack | Slave

Replaces the event with the specified event number with the new event defined with the specified address match or nomatch, with specified data match or nomatch, and specified status conditions.

### DELete All number

Deletes all currently defined events or the event with the specified event number.

### 2.0 Description of Features (Continued)

2.4 Command Summary (Continued)

The following is a summary of the commands supported by the emulator.

### SOFTWARE BREAKPOINT COMMANDS

### SWbreak

Initiates the setup of software breakpoints.

### Add address

Adds a software breakpoint at specified address.

### Replace number To address

Replaces the breakpoint address of a pre-defined breakpoint (referenced by the specified number) with the new specified address.

### DELete All number

Deletes all the pre-defined software breakpoints or the pre-defined breakpoint with the specified number.

### Set Enable Disable All number

Enables or disables the state of all pre-defined software breakpoints or the pre-defined software breakpoint (referenced by the specified number).

### PROGRAM EXECUTION COMMANDS

### RESet

Resets the CPU.

### Go From address Until address1|Event# Or address2|Event# Times number

Executes program from specified address until a match occurs on the specified address (address1) or on the specified event (hardware breakpoint #1), or until a match occurs on the specified address (address2) or on the specified event (hardware breakpoint #2). A specified number of times a specified match occurs may also be used to control program execution. If the hardware breakpoint conditions are omitted, then program execution breaks on the software breakpoints that may be set and enabled.

### Step From address

Executes one instruction from the specified address.

### Trace From address Trigger address1 Event# Or address2 Event#

Enables the trace from the specified address, with the trigger points being defined by address1 or a specified event or by address2 and a specified event.

### MEAsure From address Start address1|Event# End address2|Event#

Enables program execution from specified address with execution time being measured from specified start address1 or event until the specified end address2 or event.

### Quit

Forces a break in program execution and stops the CPU.

### EMULATOR CONTROL COMMANDS

### CANcel

Resets the emulator to its initial state at start-up.

### EXIT

Exits from the emulator environment to the DOS environment.

### DOS

Suspends temporarily to the DOS environment from the emulator environment.

### MAcro file

Executes command lines stored in the specified macro file in text format.

### **3.0 Specifications**

| Environment           | The NS32CG16 ISE is designed to op-<br>erate in a laboratory environment. The<br>emulator unit may be mounted horizon-<br>tally (flat) or vertically. |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature           | Operative: +15°C to +50°C<br>Storage: -40 °C to +60°C                                                                                                 |
| Humidity              | 10% to 90% relative, non-condensing                                                                                                                   |
| Altitude              | Operative 15000 feet                                                                                                                                  |
| Power<br>Requirements | NS32CG16 ISE requires a standard AC power outlet (125V AC).                                                                                           |

### 4.0 Ordering Information

NSS-ISE-CG16 NS32CG16 Emulator.

### National Semiconductor

### SYS32/30 PC Add-In Development Package



- 15 MHz NS32332/NS32382 Add-In board for an IBM<sup>®</sup> PC/AT<sup>®</sup> or compatible system
- 2-3 MIP system performance
- No wait-state, on-board memory in 4-, 8or 16-Mbyte configurations
- Operating system derived from AT&T's UNIX<sup>®</sup> System V Release 3
- Multi-user support
- GENIX<sup>™</sup> Native and Cross-Support (GNX<sup>™</sup>) language tools. Includes assembler, linker, libraries, debuggers

### **Product Overview**

The SYS32<sup>TM</sup>/30 is a complete, high-performance development package that converts an IBM PC/AT or compatible computer into a powerful multi-user system for developing applications that use National Semiconductor Embedded System Processors<sup>TM</sup> or Series 32000 microprocessor family components. The SYS32/30 add-in processor board containing the Series 32000 device cluster with the NS32332 microprocessor allows programs to run on a personal

computer at speeds greater than those of a VAX™ 11/780. The chip cluster on the processor board includes the NS32332 Central Processing Unit, NS32382 Memory Management Unit, NS32C201 Timing Control Unit and the NS32081 Floating-Point Unit. Along with the processor board, the SYS32/30 package contains the Opus5™ operating system which is derived from GENIX V.3, National Semiconductor's

TL/EE/9420-1

- Support for other Series 32000<sup>®</sup> development products:
  - SPLICE
  - National's Series 32000 Development Board family
  - --- Optimizing Compilers: C, FORTRAN 77, Pascal
- Easy-to-use DOS/UNIX interface

SYS32/30

### SYS32/30

5

### Product Overview (Continued)

port of AT&T's UNIX System V Release 3. Specially developed software is included to efficiently integrate the NS32332 processor board and the host PC/AT processor, allowing them to function as a complete UNIX computer system. National's Series 32000 GE-NIX Native and Cross-Support (GNX) language tools are included in the SYS32/30 package to provide stable and effective tools for software development. Optional compilers are available for FORTRAN 77, C, and Pascal.

### **Functional Description**

### 15 MHz ADD-IN PROCESSOR BOARD FOR AN IBM PC/AT OR COMPATIBLE SYSTEM

The SYS32/30 development package contains a processor board designed around the Series 32000 chip set. This chip set includes the NS32332 Central Processing Unit, NS32382 Memory Management Unit, NS32C201 Timing Control Unit, and the NS32081 Floating-Point Unit.

This processor board forms the high-performance center of the computer system with the host PC/AT processor. Peripherals are under the control of the PC/AT's microprocessor and are located either on the PC/AT motherboard or on other boards in the PC/AT chassis. The PC/AT handles all direct access to devices and serves as an integral dedicated I/O processor. The SYS32/30 processor board plugs into the PC/AT bus, uses the standard control and data signals, and appears to the PC/AT as 16 bytes in the PC/AT Input/Output (I/O) space. Communication between the PC/AT and the board is accomplished via this address space. This architecture allows the board to interface to the PC/AT in the same manner as any other PC/AT peripheral. The PC/AT processes I/O commands while the SYS32/30 processor board continues with regular operation. I/O is requested via interrupt to the PC/AT, which then performs the data transfer using Direct Memory Access (DMA). (See *Figure 1*).

The processor board requires two slots in the PC/AT motherboard and plugs into a single long 16-bit bus slot. The space of the second slot is needed to accommodate the piggybacked memory board attached to the processor board. No additional connections are required.

### 2-3 MIPS SYSTEM PERFORMANCE

The NS32332 CPU and associated devices operating at 15 MHz provide computing power greater than that of a VAX 11/780. Sustained performance for the NS32332 device cluster is 2-3 VAX MIPS (Million Instructions Per Second). An example of relative performance using the widely recognized Dhrystone benchmark is shown in *Figure 2*.



SYS32/30

### Functional Description (Continued)



Compiled with GNX Version 3 C Compiler VAX 11/780 Dhrystone Data Obtained from USENET

### ON-BOARD MEMORY CONFIGURATIONS OF 4, 8 OR 16 MBYTES

The processor board is configured with either 4, 8, or 16 Mbytes of zero wait-state physical memory. It is possible to upgrade the 4- or 8-Mbyte configuration to 16 Mbytes through the purchase of an optional 16-Mbyte memory card.

### **OPERATING SYSTEM**

The SYS32/30 operating system is derived from GENIX V.3, National Semiconductor's port of AT&T's UNIX System V Release 3.

The UNIX operating system is a powerful, multi-user, multitasking operating system that includes the following key features:

Demand-Paged Virtual Memory Hierarchical file system Source Code Control System (SCCS) UNIX to UNIX copy (uucp) "make" utility Menu-driven system administration

The UNIX operating system has a proven reputation as an effective and productive environment for efficient software development. UNIX allows multiple users to work simultaneously on the same computer and project. The Source Code Control System (SCCS) automatically tracks program revisions as development work progresses. The "make" software saves valuable time in regenerating complex software systems after changes are made. The *uucp* software allows users on different UNIX systems to communicate using electronic mail and to transfer files over dial-up or serial communications links. Menu-driven system administration is available for system setup, adding users, controlling communication lines, installing software packages, changing passwords, and other administrative functions.

### ADDITIONAL SUPPORT UTILITIES

Many of the popular utilities from the Berkeley 4.3 UNIX operating system, not contained in AT&T's UNIX System V Release 3, are supplied as part of the package. These utilities are listed in Table I.

| TABL | EI. | Bsd | 4.3 | Utilit | ies |
|------|-----|-----|-----|--------|-----|
|      |     |     |     |        |     |

| C Shell  | apply   | banner |
|----------|---------|--------|
| bsu      | chsh    | clear  |
| ctags    | expand  | factor |
| from     | head    | last   |
| leave    | more    | primes |
| scrpt    | strings | test   |
| unexpand | whereis | which  |

The Tools for Documenters package, derived from the AT&T Documenter's Workbench™ Utility, provides the Series 32000 programmer with the tools to prepare documentation. The major components of this package are shown in Table II.

|  | TABLE II. | Tools for | <b>Documenters</b> | Utilities |
|--|-----------|-----------|--------------------|-----------|
|--|-----------|-----------|--------------------|-----------|

| Name  | Description                                                              |
|-------|--------------------------------------------------------------------------|
| nroff | A text formatter for line printers                                       |
| troff | A text formatter for typesetters                                         |
| mm    | A macro package                                                          |
| mmt   | A macro package                                                          |
| eqn   | A troff preprocessor for typesetting<br>mathematics on a phototypesetter |
| neqn  | A troff preprocessor for typesetting<br>mathematics on a terminal        |
| tbl   | A preprocessor for formatting tables                                     |
| pic   | A preprocessor for graphic illustrations                                 |
| col   | A filter to nroff for processing multicolumn text output, as from tbl    |

### NETWORKING CAPABILITY

The SYS32/30 based development system configured to support networking using the TCP/IP protocol allows project development using multiple systems, including SYS32/30 based systems, VAX/VMS™ (using TCP/IP), SUN-3/SunOS™ and VAX/ULTRIX. The

### Functional Description (Continued)

compatibility design of the GNX language tools allows software modules developed on these networked systems to be linked together on a single system for execution as one program. Networking requires that additional hardware and software be installed in the system. Third party products that enable networking are listed in the SYS32/30 configuration guide.

### MANUALS

A complete manual set for the operating system and related software is included in the SYS32/30 package. This includes:

Installation instructions for the PC Add-in board Installation instructions for software UNIX System V.3 reference manuals and user guides GNX Language Tools Manuals Tools for Documenters Reference Manual

Berkeley Utilities Manual

### MULTI-USER SUPPORT

The SYS32/30 operating system is an interactive, multi-user, multitasking operating system. Many activities or jobs can be performed simultaneously when serial ports are added to the host system. These additional serial ports are used for terminals, printers, modems, I/O-to-development boards, I/O-to-target hardware, or for communication with National's SPLICE debugging tool. Information about third party products that provide additional serial ports is contained in the SYS32/30 configuration guide.

### **GNX LANGUAGE TOOLS**

The GENIX Native and Cross-Support (GNX) language tools allow the user to compile, assemble, and link user programs to create executable files. These files can then be executed and debugged on a Series 32000 development board, target system application hardware, or a 32000/UNIX-based system such as the SYS32/30.

The GNX language tools include the assembler, linker, debuggers, libraries, and the monitor software for all Series 32000 development boards in both PROM and source code form.

The Series 32000 GNX language tools are based on AT&T's Common Object File Format (COFF). Under COFF, object modules created by any of the GNX compilers or the GNX assembler may be linked to object modules of any other translator in the GNX tools. Optimizing compilers are available for C, FORTRAN 77, and Pascal.

The COFF file format also allows object modules that have been created by the GNX tools on other devel-

opment hosts (VAX/VMS or VAX/ULTRIX, for example) to be linked with modules created on the SYS32/30 system. This flexibility is most valuable where non-centralized software development is desired and the systems are able to transfer or share files via a common network. Information for configuring the SYS32/30 for integration into a network is contained in the configuration guide.

Compilers are available separately as optional software to allow individual selection of the application language. The C, FORTRAN 77 and Pascal compilers are the result of National's optimizing compiler project and reflect state-of-the-art compiler technology for optimizing execution speed. For additional details about the GNX tools consult the GNX tools data sheet.

### SUPPORT FOR AN INTEGRATED DEVELOPMENT ENVIRONMENT

The SYS32/30 contains the functionality and compatibility needed to utilize other tools available from National Semiconductor for developing and debugging Series 32000-based applications. These tools include the SPLICE software debugger, NS32GG16-ISE, the Series 32000 Development Board set, and National's Embedded System Processor evaluation boards for the NS32CG16 and NS32GX32 processors.

The NS32CG16 ISE is a full featured emulator for development of NS32CG16 based systems. Software is developed on the SYS32/30, then transferred to the DOS partition of the development system for download by the ISE.

The SPLICE development tool provides a communication link between a Series 32000 target and a development system host. This connection allows users to download and map their software onto target memory and then debug this software using National Semiconductor's GNX debugger. Consult the SPLICE data sheet for more information.

The GNX debugger also directly supports the Hewlett-Packard HP64772 NS32532/NS32GX32 in-system emulator. This combination provides powerful integrated support for high-level source debugging and insystem emulation of the NS32532 or NS32GX32 processors.

The Series 32000 development boards and Embedded System Processor evaluation boards used with the SYS32/30 are specifically designed to assist the user in evaluating and developing hardware and software for embedded systems and the Series 32000 family of CPUs.

### Functional Description (Continued)

### DOS/UNIX INTEGRATION

The SYS32/30 PC add-in development package allows easy transfer of data between DOS and the UNIX operating system. A system console user can switch between either operating system using only a few keystrokes. A shell interface allows DOS commands to be executed from the UNIX shell, UNIX commands to be executed from DOS, and files to be transferred between the UNIX and DOS partitions on the system disk. In addition, the user can suspend the SYS32/30 operation, enter DOS, run an application, and then return to the SYS32/30 environment.

### **Series 32000 Application Development**

The SYS32/30 with the PC/AT operates as a local host computer system for integrating application software into target prototype boards containing Series 32000 components. Programs can be written in assembly language or in a higher level language. Optional compilers are available for C, FORTRAN 77, and Pascal.

During compilation, the compilers generate assembly code which is assembled by the GNX assembler. (See

*Figure 3.*) The output of the assembler is an object file which can be linked to other object file and/or libraries, resulting in an executable file.

Since the SYS32/30 provides a Series 32000 native environment, the executable file may be run on the host SYS32/30 system or loaded into RAM on either a target system, an Embedded System Processor evaluation board or one of the Series 32000 development boards. The source-level software debuggers in the GNX tools provide powerful facilities for debugging software on the target system.

The GNX debugger is capable of downloading and controlling the execution of software on the target system. Executable monitor software is provided in PROMs in the SYS32/30 package for the Series 32000 development boards and the Embedded System Processor evaluation boards. Monitor software is also provided in source form in the GNX language tools so application designers can modify and port the monitor to suit the needs of their target system.

After debugging, the executable file created by linking can also be converted to PROM format using the GNX *nburn* utility.



### **Configuring a System**

The SYS32/30 PC Add-In package supports a variety of configurations. Based on developer needs, the final configuration may need extra serial I/O ports, and/or networking capability. A hard disk of sufficient size is also an important part of the configuration. A configuration guide that outlines available options and recommended products for configuring the SYS32/30 development system is available.

Host system elements required for SYS32/30 operation are:

- IBM PC/AT or compatible system
- Two full length slots in the motherboard
- 512 Kbytes of RAM
- PC-DOS 3.1 or later
- 1.2-Mbyte floppy disk drive
- Adequate hard disk storage (see the next section on disk size)
- Note: The SYS32/30 processor board actually plugs into a single slot. The second slot is required to accommodate the space taken by the piggybacked memory board attached to the NS32332 processor board.

The SYS32/30 PC/AT Add-In Development Package runs on an IBM PC/AT or compatible computer. If an IBM PC/AT is not used for the host system, it is important to remember that compatibility can vary between IBM PC/AT compatible systems. The SYS32/30 processor board may not be adequately supported by systems that lack full IBM PC/AT compatibility. The configuration guide available contains a list of IBM PC/AT compatible systems that have the required compatibility.

### HARD DISK CAPACITY

Several factors influence the size selected for a hard disk. Consideration should include the number of users for the system, space for user files, the size of the application to be developed, and extra software packages and compilers that must reside on the system.

For example, a 50-Mbyte hard disk is the minimum size recommended for a SYS32/30-based development environment. This provides sufficient space for a single-user account, the UNIX operating system and utilities, the GNX tools, compiler software, basic DOS software, and a moderate size application. Disk drives with even greater capacity than the minimum sizes indicated here should be considered for additional users or software and to provide for growth of the system.

When selecting hard disk drives or other peripheral devices, it is important that the device conform to the industry-standard for peripheral devices designed for use on the PC/AT bus.

### Basic Kits

The SYS32/30 Add-In Development package is available in three basic kits:

| NSS-SYS30-KIT1 | For IBM-AT and compatible systems                           |
|----------------|-------------------------------------------------------------|
|                | PC Add-In coprocessor board<br>with 4 Mbytes on-board memo- |
|                | UNIX System V.3 based operat-<br>ing system                 |
|                | GNX Language Tools                                          |
|                | Tools for Documenters                                       |
|                | Berkeley Utilities                                          |
|                | Installation instructions for the PC Add-In board           |
|                | Installation instructions for soft-<br>ware                 |
|                | UNIX System V.3 reference manuals and user guides           |
|                | GNX Language Tools Manuals                                  |
|                | Tools For Documenters Reference Manuals                     |
|                | Berkeley Utilities Manual                                   |
| NSS-SYS30-KIT2 | Same as KIT1 except with 8 Mbytes of on-board memory        |
| NSS-SYS30-KIT3 | Same as KIT1 except with 16 Mbytes of on-board memory       |

### MEMORY UPGRADE

To upgrade the memory size to 16 Mbytes after the purchase of KIT1 or KIT2, the following 16-Mbyte memory board must be purchased to replace the existing memory board:

NSS-SYS30-MEM16 16-Mbyte memory board.

### **Optional Software Packages**

(A prerequisite for use is the purchase of one of the above basic kits).

| NSW-C-3-BHBF3   | Optimizing C Compiler                  |
|-----------------|----------------------------------------|
| NSW-F77-3-BHBF3 | Optimizing FORTRAN 77 Compiler         |
| NSW-PAS-3-BHBF3 | Optimizing Pascal Compiler             |
| NSW-NET-BHBF3   | Networking software                    |
| NSP-SYS32/V3-MS | Additional operating system manual set |

### National Semiconductor

### Series 32000<sup>®</sup> GENIX<sup>™</sup> Native and Cross-Support (GNX) Development Tools (Version 3)



- Complete software development environment for Series 32000
- Supports software development on VAX™, Sun-3<sup>®</sup>, and SYS32™ development hosts
- Supports Common Object File Format (COFF)
- Includes versatile configuration definition utility

- Includes source code for board-level monitors
- Includes complete floating-point unit emulation software
- Supports optional C, FORTRAN 77, and Pascal optimizing compilers
- Supports SPLICE development tool

### Introduction

The Series 32000 GNX-Version 3 (GENIX Native and Cross-Support) development tools consist of assembler, linker, debuggers, monitors, basic I/O routines, libraries, optional high-level language compilers, and other tools to aid in the development of applications for the Series 32000 microprocessor family. The GNX tools allow users to compile, assemble, and link application programs to create executable files. These files can then be executed and debugged on Series 32000-based development hosts, such as the SYS32/20 and SYS32/30, or on a Series 32000-based target board. After debugging, the executable files can be convert

ed to binary/hexedecimal files suitable as input to PROM programmers for burning PROMs.

The Series 32000 GNX development tools are based on the Common Object File Format (COFF), as developed by AT&T and enhanced by National Semiconductor Corporation. This allows files developed on different hosts and in different high-level languages to be easily integrated.

### **Supported Development Hosts**

The Series 32000 GNX development tools are available hosted for cross-development on the VAX se-



**FIGURE 1. Sample Development Process** 

TABLE I. Commands for SYS32, VAX/UNIX. and VAX/VMS

| 01/000 |          |         |
|--------|----------|---------|
| SYS32  | VAX/UNIX | VAX/VMS |
| ar     | nar      | nar     |
| as     | nasm     | nasm    |
| cc     | nmcc     | nmcc    |
|        | ncmp     | ncmp    |
| dbg32  | dbg32    | dbg32   |
| f77    | nf77     | nf77    |
| gts    | gts      | gts     |
| ld     | nmeld    | nmeld   |
| lorder | nlorder  |         |
| monfix | monfix   | monfix  |
| nburn  | nburn    | nburn   |
| nm     | nnm      | nnm     |
| рс     | nmpc     | nmpc    |
| size   | nsize    | nsize   |
| strip  | nstrip   | nstrip  |

ries of computers, running the VMSTM, UNIX® (bsd), and ULTRIX operating systems and on a Sun-3 workstation running SunOSTM. Also supported are National Semiconductor's SYS32/20 and SYS32/30 development environments. Table I summarizes the GNX commands for each environment.

The SYS32/20 and SYS32/30 PC-Add-In Development Packages are complete, high-performance packages that convert an IBM-PC/AT™ or compatible computer into a powerful multi-user system for developing applications that use the Series 32000 family. The SYS32 systems are based on the Series 32000 processor family; the SYS32/20 includes an NS32032 Central Processing Unit, and the SYS32/30 is based on the NS32332 CPU. Both the SYS32/20 and SYS32/30 run a derivative of the AT&T System V.3 UNIX operating system. Because these host systems are themselves based on the Series 32000 processor family, application code can be debugged on the host system without down-loading to target hardware.

Figure 1 illustrates a typical development process.

5

### **Tools Components**

The GNX Development Tools comprise the following utilities and support libraries:

### Ar

This utility maintains groups of files combined into a single archive file. **Ar** is used to create and update library files as used by the GNX linker **Id**.

As

The GNX assembler, **as**, assembles Series 32000 assembly language source programs and generates relocatable object modules. Relocatable object modules must be linked to create executable load modules.

### DBG32

**DBG32** is an interactive symbolic debugger. It can be used for remote debugging in conjunction with a host and any target hardware that includes a Series 32000 GNX monitor. DBG32 allows source-level debugging and includes an easy-to-use on-line help facility.

### Floating-Point Enhancement and Emulation (FPEE) Library

When a floating-point unit (FPU) is not present, the floating-point enhancement and emulation (FPEE) library provides low-cost floating-point support by emulating the Series 32000 FPU instructions. When an FPU is present, FPEE enhances the FPU by providing additional functionality as recommended by Draft 10 of the ANSI/IEEE Task 754 Proposal for Binary Floating-Point Arithmetic (IEEE 754). FPEE meets the IEEE 754 standard for double-precision arithmetic.

The FPEE library is provided in source form and as a binary library suitable for its particular GNX tool-set environment. The source includes all support routines necessary to build the FPEE library. The FPEE library

can be configured to enhance/emulate either the NS32081 FPU or the NS32381 FPU.

### GNX Target Setup (GTS)

The GNX tools support the full line of Series 32000 central processing units and peripheral devices, based on user-defined parameters. The GNX Target Setup (GTS) utility allows users to easily define the characteristics of the target system at one time. This information is saved in a file on the host system, which is examined each time a GNX utility is invoked. These parameters are used to tailor the application code to characteristics of the particular hardware.

GTS operates both interactively and non-interactively and includes an easy-to-use interface and on-line help facility.

### Ld

The GNX linker, **Id**, creates executable files by combining object files, providing relocation, and resolving external references. The linker also processes symbolic debugging information. The linker includes a powerful directives language, which allows the user to precisely control the linking process.

### Lorder

**Lorder** finds ordering relations for object libraries. The input may be one or more object or library archive (see **ar**) files. The output of **lorder** can be processed to find an ordering of a library suitable for one-pass access by the linker.

### Math Libraries

The math libraries (libm.a and lib381m.a) contain standard math functions that support both the NS32081 and NS32381 floating-point units. These functions are highly optimized for the Series 32000 architecture.

Table II contains a list of the available math functions.

| acos     | exp       | fdrem   | fmod         | fpow       | log1p      |
|----------|-----------|---------|--------------|------------|------------|
| acosh    | exp2      | fexp    | fneg         | fpstrpvctr | log2       |
| asin     | expm1     | fexp2   | fp-gmathenv  | frelation  | neg        |
| asinh    | fabs      | fexpm1  | fp—getexptn  | frem       | nextdouble |
| atan     | facos     | ffabs   | fp—getround  | frint      | nextfloat  |
| atan2    | facosh    | ffinite | fp—gettrap   | fsin       | pi         |
| atanh    | fasin     | ffloor  | fp-procentry | fsinh      | pow        |
| bessel   | fasinh    | ffmod   | fp-procexit  | fsqrt      | randomx    |
| cabs     | fatan     | fhypot  | fp-smathenv  | ftan       | relation   |
| cbrt     | fcabs     | finf    | fp—setexptn  | ftan2      | rem        |
| ceil     | fcbrt     | finite  | fpsetround   | ftanh      | rint       |
| compound | fceil     | flog    | fpsettrap    | gamma      | sin        |
| copysign | fcompound | flog10  | fp-testrap   | hypot      | sinh       |
| COS      | fcopysign | flog1p  | fptstexptn   | inf        | sqrt       |
| cosh     | fcos      | flog2   | fpgtrpvctrv  | log        | tan        |
| drem     | fcosh     | floor   | fpi          | log10      | tanh       |
|          |           |         |              |            |            |

TABLE II. Available Math Functions

Note: All math library functions are provided in single and double precision versions.

### Tools Components (Continued)

### Monitors

Mon16, mon32, mon332, mon332b, mon532 and mon32GX are PROM-based firmware monitors for use on a Series 32000-based development board. The monitors allow the user to load, execute, and debug development board programs with the **dbg32** debugger running on a host computer system. The monitors also provide run-time services, such as physical I/O, interrupt handling, and error handling in the form of supervisor calls.

Source to each monitor is provided so that it may be modified, assembled, linked, and installed on other Series-32000 based target boards.

### Monfix

**Monfix** is a utility that creates a Series 32000 bootstrap program by modifying a Series 32000 GNX executable file.

### Nburn

**Nburn** loads the specified bytes of a file to an EPROM burner in one of several user-specified formats, including ASCII-HEX and S-record.

### Nm

The  $\mathbf{nm}$  utility displays the symbol table of a Series 32000 GNX object file.

### Size

The **size** utility displays size information for each section and optional header information of a Series 32000 GNX object file.

### Strip

The **strip** utility strips symbol and line number information from a Series 32000 GNX object file.

### **Optional Compilers**

A substantial amount of application code is developed in a high-level language; therefore, the speed and efficiency of the application are functions not only of processor speed, but also of quality of code generated by the high-level language compiler. An inefficient compiler can extract a significant performance penalty. Likewise, a significant performance improvement can be achieved for a much lower cost in software rather than hardware. For this reason. National Semiconductor has developed a line of optimizing compilers that generate extremely efficient code for the Series 32000 architecture.

Each of the optimizing compilers includes the state-ofthe-art GNX optimizer, based on advanced optimization theory developed over the past 15 years. In addition, because all GNX-Version 3 optimizing compilers use a standard calling sequence, internal intermediate representation, and object file format, mixed-language programming is greatly simplified, aiding in the porting of existing applications to the Series 32000 architecture.

### C Optimizing Compiler

The GNX-Version 3 C Optimizing Compiler fully implements the C programming language, as defined in *The C Programming Language* by B. Kernighan and D. Ritchie. The C Optimizing Compiler is also compatible with the UNIX System V C compiler, derived from the portable C compiler (pcc). Several features of the draft ANSI C standard (X3J11) are supported.

### FORTRAN 77 Optimizing Compiler

The GNX-Version 3 FORTRAN 77 Optimizing Compiler fully implements the FORTRAN 77 programming language, as defined by the American Standard publication *Programming Language FORTRAN (ANSI X3.9-1978)*. In addition, a command-line option is provided that forces the compiler to accept as input only programs that adhere to the FORTRAN 66 standard.

### Pascal Optimizing Compiler

The GNX-Version 3 Pascal Optimizing Compiler fully implements the Pascal programming language, as defined by the International Standards Organization (ISO) standard **ISO dp7185 level 1**. Several useful extensions to the Pascal language are supported. A command-line option is provided that forces the compiler to accept as input only programs that adhere to the ISO standard.

### **SPLICE Support**

The GNX development tools enable the use of the SPLICE development tool, which can be used to debug software/hardware on a Series 32000 target. SPLICE provides a communication link between a Series 32000 target and a development system host that allows users to down-load and map their software onto target memory and debug this software using the dbg32 debugger. The monitor resident on the SPLICE communicates with dbg32 on the development host.

### Source Products

The GNX development tools, as well as the optional optimizing compilers, are available in source form for use in porting to other potential development environments. Source code is provided on a VAX/UNIX bsd tape. Contact Series 32000 Marketing for more information regarding GNX source availability.

### Licensing

All binary versions of the Series 32000 GNX development tools require the execution of National Semiconductor's binary user agreement. Because the GNX development tools contain AT&T proprietary code, a System V source license is prerequisite for obtaining a source version of the GNX tools. Contact Series 32000 Marketing for more information regarding specific licensing issues.

### **Customer Support**

National Semiconductor offers a full 90-day warranty period. Extended warranty provisions can be arranged by calling National Semiconductor's Technical Support Engineering Center at the toll-free number listed below.

National Semiconductor's Technical Support Engineering Center has highly trained technical specialists available to assist customers over the telephone with any product-related technical problems.

For more information, please call (800) 759-0105 (in the United States and Canada). Outside North America, please contact your local National Semiconductor office.

### **Ordering Information**

Supported Host Environments and Order Codes: **SYS32/20:** 

NSW-ASM-3-BHAF3 (included with SYS32/20 kit) SYS32/30:

NSW-ASM-3-BHBF3 (included with SYS32/30 kit) VAX/VMS:

NSW-ASM-3-BRVM

### VAX/ULTRIX (UNIX bsd): NSW-ASM-3-BRVX

### Micro VAX/VMS: NSW-ASM-3-BCVM

### Micro VAX/ULTRIX:

NSW-ASM-3-BCVX Sun-3:

NSW-ASM-3-BCSX

Each software package is delivered with one copy of each appropriate manual. Additional manual sets may be ordered using the following order codes:

### NSP-ASM-NX3-MS:

Manual set included with NSW-ASM-3-BHAF3 and NSW-ASM-3-BHBF3

### NSP-ASM-X3-MS:

Manual set included with NSW-ASM-3-BRVX, NSW-ASM-3-BCVX, and NSW-ASM-3-BCSX

### NSP-ASM-M3-MS:

Manual set included with NSW-ASM-3-BRVM and NSW-ASM-3-BCVM

### NSP-C-V3-M:

Manual set delivered with Optimizing C compiler (all hosts)

### NSP-F77-V3-M:

Manual set delivered with Optimizing FORTRAN 77 compiler (all hosts)

### NSP-PAS-V3-M:

Manual set delivered with Optimizing Pascal compiler (all hosts)

For further information regarding National Semiconductor's software development tools and development hosts, please refer to the following datasheets:

GNX-Version 3 C Optimizing Compiler

GNX-Version 3 FORTRAN 77 Optimizing Compiler GNX-Version 3 Pascal Optimizing Compiler SYS32/20 PC-Add-In Development Package SYS32/30 PC-Add-In Development Package SPLICE Development Tool

### 2 National Semiconductor PRELIMINARY Series 32000<sup>®</sup> GNX-Version 3 **C** Optimizing Compiler Assembly Code С Optimizer IR3 Code Generator TL/EE/10363-1 Generates high-quality code for the Supports mixed-language programming Series 32000 architecture ■ Includes a complete run-time C library Implements the C Language as defined and highly optimized math library by B. Kernighan and D. Ritchie in The C Incorporates many draft-proposed ANSI Programming Language C standard (X3J11) features ■ Compiles under UNIX®, ULTRIX™, and

 Uses state-of-the-art optimization techniques

### **1.0 Introduction**

A substantial amount of application code is developed in a high-level language. Therefore, the speed and efficiency of the application are functions not only of processor speed, but also of quality of code generated by the high-level language compiler. An inefficient compiler can extract a significant performance penalty. Likewise, a significant performance improvement can be achieved for much lower cost in software rather than hardware. For this reason, National Semiconductor has developed a line of optimizing compilers that generate extremely efficient code for the Series 32000 architecture.

### 1.1 Product Overview

The Series 32000 GNX-Version 3 C Optimizing Compiler is a member of National Semiconductor's optimizing compiler family, which also includes compilers that support the Pascal and FORTRAN 77 programming languages. Because all three optimizing compilers use a standard calling sequence, internal intermediate representation, and object file format, mixed-language programming is greatly simplified. The ability to use mixed-language programming simplifies the porting of pre-existing applications and code reuse. A detailed discussion of mixed-language programming is presented in the *GNX-Version 3 C Optimizing Compiler Reference Manual.* 

The C Optimizing Compiler fully implements the C Language, as defined by B. Kernighan and D. Ritchie.

The C Optimizing Compiler is also compatible with the UNIX System V C compiler, derived from the fully portable C compiler (pcc). Several features of the draft ANSI C standard (X3J11) are supported.

VMS<sup>™</sup> operating systems

Series 32000 GNX-Version 3 C Optimizing Compiler

The input to the C Optimizing Compiler is a C language source program. The output, controlled by command-line options, is either a Series 32000 executable module, a Series 32000 object module, or Series 32000 assembly code.

### 1.2 Native and Cross-Support

The GNX-Version 3 C Optimizing Compiler is available hosted as a cross-support compiler on the VAXTM series of computers, running the VMS, UNIX (bsd), and ULTRIX operating systems and on a Sun-3<sup>®</sup> workstation running SunOSTM. Also supported are National Semiconductor's SYS32TM/20 and SYS32/30 development environments.

### **1.3 GNX Development Tools**

The GNX-Version 3 C Optimizing Compiler is an integral component of the GNX Cross-Development tool set. The GNX-Version 3 Assembler Package includes the Series 32000 assembler, the GNX linker, debuggers, libraries, and development board monitors. The GNX-Version 3 Assembler Package is a prerequisite for the GNX-Version 3 C Optimizing Compiler. See the *GNX-Version 3 Development Tools Datasheet* for more information on the GNX Tools.

5-21

### 1.0 Introduction (Continued)

The SYS32/20 and SYS32/30 PC-Add-In Development Packages are complete, high-performance packages that convert an IBM®-PCTM/AT or compatible computer into a powerful multi-user system for developing applications that use the Series 32000 family. The SYS32 systems are based on the Series 32000 processor family; the SYS32/20 includes an NS32032 Central Processing Unit, and the SYS32/30 is based on the NS32332 CPU. Both the SYS32/20 and SYS32/30 run a derivative of the UNIX System V.3 operating system. Because these host systems are themselves based on the Series 32000 processor family, application code can be debugged on the host system without down-loading to target hardware.

### 2.0 Compiler Structure

The C Optimizing Compiler is a modular language processor consisting of five separate programs: the driver, the macro preprocessor (cpp), the parser (front end), the optimizer, and the code generator.

### 2.1 The Driver

The driver is a program that parses and interprets the command line and, in turn, sequentially calls each of the other programs, based on its input and the command-line options invoked. Under the UNIX operating system, the assembler and linker are also automatically invoked by the driver as required; under VMS, the assembler is invoked by the driver, and linking is done at the command line.

### 2.2 The Macro Preprocessor (cpp)

The macro preprocessor is the standard C preprocessor, known as cpp. The macro preprocessor's input is the C source program with preprocessor macros; its output is processed C code, with all preprocessor commands expanded and transformed as necessary. The macro preprocessor can be used to define constants, insert text from another file, or conditionally include or exclude source code from compilation based on a testable condition.

### 2.3 The C Language Parser (front end)

The front end of the C Optimizing Compiler is derived from the UNIX portable C compiler (pcc), with bug fixes and extensions included. The front end's input is C source code; its output is an intermediate representation that can be passed either to the optimizer or the code generator.

Among the extensions implemented in the front end are:

- Unsigned constants
- · Enumerated types
- Improved structure manipulation; structures can be assigned, passed as parameters to functions, and returned by functions. Structure and union member names can be reused in other structures and unions in the same module. No limit is imposed on the size of structures.

- · Void data type
- · Signed and unsigned bitfields
- Volatile type; variables can be declared as type volatile to make them inaccessible to the optimizer. This is useful for mapping to external devices.
- Const keyword

The void, volatile, and const extensions conform to **ANSI C** standard (X3J11) features.

The output of the front end is a proprietary intermediate representation that can be either used as input to the optional optimizer phase or passed directly to the code generator. This intermediate language, known as **IR32**, is an attributed tree-structured representation. IR32 is completely high-level language independent; all of the GNX optimizing compilers produce the same internal representation. This allows a common back end to be shared by all GNX optimizing compilers.

### 2.4 The Optimizer

The state-of-the-art GNX optimizer is based on advanced optimization theory developed over the past 15 years. Depending on the compiler and application code characteristics, the GNX optimizer improves code performance from 15 to 200 percent beyond that of other compilers.

The GNX-Version 3 C optimizer is the most innovative component of the GNX Optimizing Compilers. The optimizer's input is an IR32 intermediate representation file; its output is an optimized IR32 file. The optimization pass is optional.

Unlike many other optimizers that are local in nature, optimizations are performed across the whole program by using sophisticated global-data-flow analysis.

The optimization process can be thought of as a fivestep sequence. The sequence of optimizations has been carefully chosen to ensure that each optimization is performed to maximum effect and to provide more opportunities for later optimizations. These steps are as follows:

### Step One—Local Optimizations

The source program is read-in one procedure at a time. A procedure is then partitioned into basic blocks: sequences of code that have branches only at entry or exit. Optimizations performed at this stage include:

- Value Propagation—replacing variables with their most recent values
- Constant Folding—evaluating expressions that consist solely of constants
- Redundant Assignment Elimination—eliminating assignments that are not used or that are reassigned prior to use

### 2.0 Compiler Structure (Continued)

The relationships between the various optimizations are illustrated as follows:

The program Sequence a = 4:if (a\*8 < 0) b = 15: else b = 20: ... code which uses b but not a ... is translated by the compiler front end into the following intermediate code a ← 4 if  $(a*8 \ge 0)$  goto Ll b ← 15 goto L2 L1: b ← 20 L2: ... which is transformed by "value propagation" into a ← 4 if (4\*8 >= 0) goto Ll b ← 15 goto L2 L1:  $b \leftarrow 20$ L2: ... which after "constant folding" becomes a ← 4 if (true) goto Ll b ← 15 goto L2 Ll: b ← 20 L2: ... "dead code removal" results in a ← 4 goto Ll L1: b ← 20 L2: ... which is transformed by another "flow optimization" into a ← 4 b ← 20 . . . Since there is no further use of a, a  $\leftarrow$  4 is a "redundant assignment:" b ← 20 . . .

### Step Two—Flow Optimizations

A flow graph is constructed. Each basic block is a node in the graph, with "arrows" drawn to represent

program flow. Optimizations performed at this stage include:

- Branch Elimination—branches to branches are removed. Code may be reordered to eliminate branches.
- Dead Code Removal—code that will never be executed is removed.

The following diagram is an example of a flow graph:



TL/EE/10363-2

### Step Three—Global-Data-Flow Analysis

Global-data-flow analysis is a process that identifies desirable global code transformations that can speed code execution. Since studies have shown that most programs spend 90 percent or more of their time in loops, particular attention is paid to transformations that allow loops to execute faster. This involves several techniques:

- Fully Redundant Expression Elimination—Expressions that are computed twice on the same path are instead computed only once, with the result saved, usually in a register.
- Partially Redundant Expression Elimination—If a path exists that contains a computation and a path exists that does not contain a computation, the computation is placed in each path. This makes the expression fully redundant, allowing it to be eliminated.
- Loop Invariant Code Motion—Values that are computed repeatedly inside of a loop are instead computed outside the loop and the result saved.
- Strength Reduction—Complex instructions are replaced by simpler substitutes (i.e., multiplications may be replaced with a sequence of additions).
- Induction Variable Elimination—Variables that maintain a fixed relation to other variables are replaced.

### Step Four—Register Allocation

Register allocation is the process of placing variables in registers rather than main memory, allowing much faster access times. Proper allocation of registers can lead to significant improvement in execution speed. Most optimizing compilers attempt register allocation for local variables, to avoid problems caused by "aliasing," or referring to a variable in more than one way. By using a sophisticated algorithm, the GNX-Version 3 C Optimizing Compiler considers nearly all variables as candidates for register allocations.

### 2.0 Compiler Structure (Continued)

The algorithm used by the optimizer is called the **coloring algorithm**, derived from graph theory. The "live range" of each variable is constructed. The live range is the program path along which a variable has a value; assignment to a variable generally starts a new live range, which terminates with the last use of that value. Two variables that do not have intersecting live ranges can share a register. More frequently used variables are given priority for register allocation. In this way, maximum usage can be made of the registers. Other optimizations performed at this stage are:

- Allocation Of Safe And Scratch Registers—By convention, registers R0 through R2 and F0 through F3 are considered "scratch" registers; their values are not retained across procedure calls. Usage of these registers can reduce overhead of procedure calls.
- Register Parameter Allocation—For static routines, parameters are passed in registers whenever possible.

### Step Five-Code Rewrite

Code is rewritten in IR32 to be passed to the code generator. Code is reorganized where necessary to increase performance.

### 2.5 The Code Generator

The code generator's input is an IR32 file; its output is assembly code that can be assembled by the GNX assembler into an object module.

The code generator matches expression trees with optimal code sequences. Several "peephole" optimizations are performed by the code generator: further reduction of arithmetic identities, stack and frame alignments, and strength reductions.

In addition, the target CPU and FPU are taken into consideration when code is produced. Sequences of code are chosen based on the characteristics of the

target processor specified by the user. This further increases code efficiency.

### 3.0 Ordering Information

Supported Host Environments and Order Codes:

| SYS32/20:                              | MicroVAX/VMS:                    |
|----------------------------------------|----------------------------------|
| NSW-C-3-BHAF3                          | NSW-C-3-BCVM                     |
| SYS32/30:<br>NSW-C-3-BHBF3             | MicroVAX/ULTRIX:<br>NSW-C-3-BCVX |
| VAX/VMS:<br>NSW-C-3-BRVM               | Sun-3:<br>NSW-C-3-BCSX           |
| VAX/ULTRIX (UNIX bsd):<br>NSW-C-3-BRVX |                                  |

GNX-Version 3 Assembler and Cross-Development tools (required for use with the Optimizing C Compiler):

| SYS32/30:        | NSW-ASM-3-BHAF3 (pr<br>ed with SYS32/20 system | rovid-<br>n) |
|------------------|------------------------------------------------|--------------|
| SYS32/30:        | NSW-ASM-3-BHBF3 (pr<br>ed with SYS32/30 system | rovid-<br>n) |
| VAX/VMS:         | NSW-ASM-3-BRVM                                 |              |
| VAX/ULTRIX       |                                                |              |
| (UNIX bsd:)      | NSW-ASM-3-BRVX                                 |              |
| MicroVAX/VMS:    | NSW-ASM-3-BCVM                                 |              |
| MicroVAX/ULTRIX: | NSW-ASM-3-BCVX                                 |              |
| Sun-3:           | NSW-ASM-3-BCSX                                 |              |

For further information regarding National Semiconductor's software development tools and development hosts, please refer to the following datasheets:

GNX-Version 3 Development Tools GNX-Version 3 FORTRAN 77 Compiler GNX-Version 3 Pascal Compiler SYS32/20 PC-Add-In-Development Package SYS32/30 PC-Add-In-Development Package

### PRELIMINARY

# Series 32000 GNX-Version 3 FORTRAN 77 Optimizing Compiler



Series 32000 architecture

2 National Semiconductor

- Implements the FORTRAN 77 Language as described by the American Standard publication Programming Language FORTRAN (ANSI X3.9-1978)
- Uses state-of-the-art optimization techniques

### 1.0 Introduction

A substantial amount of application code is developed in a high-level language. Therefore, the speed and efficiency of the application are functions not only of processor speed, but also of quality of code generated by the high-level language compiler. An inefficient compiler can extract a significant performance penalty. Likewise, a significant performance improvement can be achieved for much lower cost in software rather than hardware. For this reason, National Semiconductor has developed a line of optimizing compilers that generate extremely efficient code for the Series 32000 architecture.

### **1.1 Product Overview**

The Series 32000 GNX-Version 3 FORTRAN 77 Optimizing Compiler is a member of National Semiconductor's optimizing compiler family, which also includes compilers that support the C and Pascal programming languages. Because all three optimizing compilers use a standard calling sequence, internal intermediate representation, and object file format, mixed-language programming is greatly simplified. The ability to use mixed-language programming simplifies the porting of pre-existing applications and code reuse. A detailed discussion of mixed-language programming is presented in the GNX-Version 3 FORTRAN 77 Optimizing Compiler Reference Manual.

The FORTRAN 77 Optimizing Compiler fully implements the FORTRAN 77 programming language, as defined by the American Standard publication Programming Language FORTRAN (ANSI X3.9-1978). In addition, a command-line option is provided that forces the compiler to accept as input only programs that adhere to the FORTRAN 66 standard.

function and I/O libraries

VMS<sup>™</sup> operating systems

standard FORTRAN 77

Implements many extensions to

■ Compiles under UNIX<sup>®</sup>, ULTRIX<sup>™</sup>, and

The input to the FORTRAN 77 Optimizing Compiler is a FORTRAN 77 language source program. The output, controlled by command-line options, is either a Series 32000 executable module, a Series 32000 object module, or Series 32000 assembly code.

### 1.2 Native and Cross-support

The GNX-Version 3 FORTRAN 77 Optimizing Compiler is available hosted as a cross-support compiler on the VAX™ series of computers, running the VMS, UNIX (bsd), and ULTRIX operating systems. Also supported are National Semiconductor's SYS32™/20 and SYS32/30 development environments.

### **1.3 GNX Development Tools**

The GNX-Version 3 FORTRAN 77 Optimizing Compiler is an integral component of the GNX Cross-development tool set. The GNX-Version 3 Assembler Package includes the Series 32000 assembler, the GNX linker, debuggers, libraries, and development board monitors. The GNX-Version 3 Assembler Package is a prerequisite for the GNX-Version 3 FORTRAN 77 Optimizing Compiler. See the GNX-Version 3 Development Tools Datasheet for more information on the GNX Tools.

### 1.0 Introduction (Continued)

The SYS32/20 and SYS32/30 PC-Add-In Development Packages are complete, high-performance packages that convert an IBM®-PCTM/AT or compatible computer into a powerful multi-user system for developing applications that use the Series 32000 family. The SYS32 systems are based on the Series 32000 processor family; the SYS32/20 includes an NS32032 Central Processing Unit, and the SYS32/30 is based on the NS32332 CPU. Both the SYS32/20 and SYS32/30 run a derivative of the UNIX System V.3 operating system. Because these host systems are themselves based on the Series 32000 processor family, application code can be debugged on the host system without down-loading to target hardware.

### 2.0 Compiler Structure

The FORTRAN 77 Optimizing Compiler is a modular language processor consisting of five separate programs: the driver, the macro preprocessor (cpp), the parser (front end), the optimizer, and the code generator.

### 2.1 The Driver

The driver is a program that parses and interprets the command line and, in turn, sequentially calls each of the other programs, based on its input and the command-line options invoked. Under the UNIX operating system, the assembler and linker are also automatically invoked by the driver as required; under VMS, the assembler is invoked by the driver, and linking is done at the command line.

### 2.2 The Macro Preprocessor (cpp)

The macro preprocessor is the standard C-language preprocessor, known as **cpp**. Preprocessing is an optional step and is performed only if macros are defined in the FORTRAN 77 source code. The macro preprocessor's input is the FORTRAN 77 program with preprocessor macros; its output is processed FORTRAN 77 code, with all preprocessor commands expanded and transformed as necessary. The macro preprocessor can be used to define constants, insert text from another file, or conditionally include or exclude source code from compilation based on a testable condition.

### 2.3 FORTRAN 77 Language Parser (front end)

The FORTRAN 77 language parser, known as **f77\_fe**, takes as input a FORTRAN 77 program. The output is an intermediate representation that can be passed either to the optimizer or the code generator. Several extensions to standard FORTRAN are implemented in the FORTRAN 77 language parser.

Among the extensions implemented in the front end are:

- Double Complex data type; each datum is represented by a pair of double-precision real variables.
- Short Integer data type; declarations of type integer\*2 are accepted

- · Hollerith (nh) notation
- Variable-length program lines
- unlimited identifier length and underscores in identifier names
- non-integer constants (binary, octal, and hexadecimal)
- recursion; procedures may call themselves directly or through a chain of other procedures
- Note: A command-line option is provided that will force the compiler to accept only code that conforms to the FORTRAN 77 (or FORTRAN 66) standard (ANSI X3.9-1978).

The output of the front end is a proprietary intermediate representation that can be either used as input to the optional optimizer phase or passed directly to the code generator. This intermediate language, known as **IR32**, is an attributed tree-structured representation. IR32 is completely high-level language independent; all of the GNX optimizing compilers produce the same internal representation. This allows a common back end to be shared by all GNX optimizing compilers.

### 2.4 The Optimizer

The state-of-the-art GNX optimizer is based on advanced optimization theory developed over the past 15 years. Depending on the compiler and application code characteristics, the GNX optimizer improves code performance from 15 to 200 percent beyond that of other compilers.

The GNX-Version 3 FORTRAN 77 optimizer is the most innovative component of the GNX Optimizing Compilers. The optimizer's input is an IR32 intermediate representation file; its output is an optimized IR32 file. The optimization pass is optional.

Unlike many other optimizers that are local in nature, optimizations are performed across the whole program by using sophisticated global-data-flow analysis.

The optimization process can be throught of as a fivestep sequence. The sequence of optimizations has been carefully chosen to ensure that each optimization is performed to maximum effect and to provide more opportunities for later optimizations. These steps are as follows:

### Step One-Local Optimizations

The source program is read-in one procedure at a time. A procedure is then partitioned into **basic blocks**: sequences of code that have branches only at entry or exit. Optimizations performed at this stage include:

- Value Propagation—replacing variables with their most recent values
- Constant Folding—evaluating expressions that consist solely of constants
- Redundant Assignment Elimination—eliminating assignments that are not used or that are reassigned prior to use

### 2.0 Compiler Structure (Continued)

The relationships between the various optimizations are illustrated as follows:

The program Sequence a = 4IF (a \* 8 .LT. 0) THEN b = 15ELSE b = 20ENDIF ... code which uses b but not a ... is translated by the Compiler front end into the following intermediate code  $a \leftarrow 4$ if (a \* 8 > = 0) goto L1 b ← 15 aoto L2 L1: b ← 20 L2: ... which is transformed by "value propagation" into a ← 4 if (4 \* 8 > = 0) goto L1 b ← 15 goto L2 L1: b  $\leftarrow$  20 L2: ... which after "constant folding" becomes a ← 4 if (true) goto L1 b ← 15 goto L2 L1: b ← 20 L2: ... "dead code removal" results in a ← 4 goto L1 L1: b ← 20 L2: ... which is transformed by another "flow optimization" into a ← 4 b ← 20 Since there is no further use of a, a  $\leftarrow$  4 is a "redundant assignment:" b ← 20 . . .

### Step Two—Flow Optimizations

A flow graph is constructed. Each basic block is a node in the graph, with "arrows" drawn to represent

program flow. Optimizations performed at this stage include:

- Branch elimination—branches to branches are removed. Code may be reordered to eliminate branches.
- Dead code removal—code that will never be executed is removed.

The following diagram is an example of a flow graph:



TL/EE/10362-2

### Step Three—Global-Data-Flow Analysis

Global-data-flow analysis is a process that identifies desirable global code transformations that can speed code execution. Since studies have shown that most programs spend 90 percent or more of their time in loops, particular attention is paid to transformations that allow loops to execute faster. This involves several techniques:

- Fully redundant expression elimination—Expressions that are computed twice on the same path are instead computed only once, with the result saved, usually in a register.
- Partially redundant expression elimination—If a path exists that contains a computation and a path exists that does not contain a computation, the computation is placed in each path. This makes the expression fully redundant, allowing it to be eliminated.
- Loop invariant code motion—Values that are computed repeatedly inside of a loop are instead computed outside the loop and the result saved.
- Strength reduction—Complex instructions are replaced by simpler substitutes (i.e., multiplications may be replaced with a sequence of additions).
- Induction variable elimination—Variables that maintain a fixed relation to other variables are replaced.

### Step Four—Register Allocation

Register allocation is the process of placing variables in registers rather than main memory, allowing much faster access times. Proper allocation of registers can lead to significant improvement in execution speed. Most optimizing compilers attempt register allocation for local variables, to avoid problems caused by "aliasing," or referring to a variable in more than one way. By using a sophisticated algorithm, the GNX-Version 3 FORTRAN 77 Optimizing Compiler considers nearly all variables as candidates for register allocations.

### 2.0 Compiler Structure (Continued)

The algorithm used by the optimizer is called the **coloring algorithm**, derived from graph theory. The "live range" of each variable is constructed. The live range is the program path along which a variable has a value; assignment to a variable generally starts a new live range, which terminates with the last use of that value. Two variables that do not have intersecting live ranges can share a register. More frequently used variables are given priority for register allocation. In this way, maximum usage can be made of the registers. Other optimizations performed at this stage are:

- Allocation of safe and scratch registers—By convention, registers R0 through R2 and F0 through F3 are considered "scratch" registers; their values are not retained across procedure calls. Usage of these registers can reduce overhead of procedure calls.
- Register Parameter Allocation—for static routines, parameters are passed in registers whenever possible.

### Step Five-Code Rewrite

Code is rewritten in IR32 to be passed to the code generator. Code is reorganized where necessary to increase performance.

### 2.5 The Code Generator

The code generator's input is an IR32 file; its output is assembly code that can be assembled by the GNX assembler into an object module.

The code generator matches expression trees with optimal code sequences. Several "peephole" optimizations are performed by the code generator: further reduction of arithmetic identities, stack and frame alignments, and strength reductions.

In addition, the target CPU and FPU are taken into consideration when code is produced. Sequences of code are chosen based on the characteristics of the target processor specified by the user. This further increases code efficiency.

### 3.0 Ordering Information

Supported Host Environments and Order Codes:

| SYS32/20:       | VAX/ULTRIX (UNIX bsd): |
|-----------------|------------------------|
| NSW-F77-3-BHAF3 | NSW-F77-3-BRVX         |
| SYS32/30:       | Micro VAX/VMS:         |
| NSW-F77-3-BHBF3 | NSW-F77-3-BCVM         |
| VAX/VMS:        | Micro VAX/ULTRIX:      |
| NSW-F77-3-BRVM  | NSW-F77-3-BCVX         |

GNX-Version 3 Assembler and Cross-development tools (required for use with the Optimizing FORTRAN 77 Compiler):

| NSW-ASM-3-BHAF3<br>(provided with SYS32/20<br>system) |
|-------------------------------------------------------|
| NSW-ASM-3-BHBF3<br>(provided with SYS32/30<br>system) |
| NSW-ASM-3-BRVM                                        |
| NSW-ASM-3-BRVX                                        |
| NSW-ASM-3-BCVM                                        |
| NSW-ASM-3-BCVX                                        |
|                                                       |

For further information regarding National Semiconductor's software development tools and development hosts, please refer to the following datasheets:

GNX-Version 3 Development Tools GNX-Version 3 C Compiler GNX-Version 3 Pascal Compiler SYS32/20 PC-Add-In-Development Package SYS32/30 PC-Add-In-Development Package



■ Compiles under UNIX<sup>®</sup>, ULTRIX<sup>™</sup> and VMS<sup>™</sup> operating systems

### **1.0 Introduction**

techniques

A substantial amount of application code is developed in a high-level language. Therefore, the speed and efficiency of the application are functions not only of processor speed, but also of quality of code generated by the high-level language compiler. An inefficient compiler can extract a significant performance penalty. Likewise, a significant performance improvement can be achieved for much lower cost in software rather than hardware. For this reason, National Semiconductor has developed a line of optimizing compilers that generate extremely efficient code for the Series 32000 architecture.

Uses state-of-the-art optimization

### 1.1 Product Overview

The Series 32000 GNX-Version 3 Pascal Optimizing Compiler is a member of National Semiconductor's optimizing compiler family, which also includes compilers that support the C and FORTRAN 77 programming languages. Because all three optimizing compilers use a standard calling sequence, internal intermediate representation, and object file format, mixed-language programming is greatly simplified. The ability to use mixed-language programming simplifies the porting of pre-existing applications and code reuse. A detailed discussion of mixed-language programming is presented in the *GNX-Version 3 Pascal Optimizing Compiler Reference Manual.*  The Pascal Optimizing Compiler fully implements the Pascal programming language, as defined by the International Standards Organization (ISO) standard **ISO dp7185 level 1**, with several useful extensions to the compiler extensions found in the University of California, Berkeley Pascal compiler (**pc**). In addition, a command-line option is provided that forces the compiler to accept as input only programs that adhere to the ISO standard.

The input to the Pascal Optimizing Compiler is a Pascal language source program. The output, controlled by command-line options, is either a Series 32000 executable module, a Series 32000 object module, or Series 32000 assembly code.

### **1.2 Native and Cross-Support**

The GNX-Version 3 Pascal Optimizing Compiler is available hosted as a cross-support compiler on the VAX<sup>TM</sup> series of computers, running the VMS, UNIX (bsd), and ULTRIX operating systems. Also supported are National Semiconductor's SYS32<sup>TM</sup>/20 and SYS32/30 development environments.

### **1.3 GNX Development Tools**

The GNX-Version 3 Pascal Optimizing Compiler is an integral component of the GNX Cross-development tool set. The GNX-Version 3 Assembler Package includes the Series 32000 assembler, the GNX linker,

Series 32000 GNX-Version 3 Pascal Optimizing Compiler

### 1.0 Introduction (Continued)

debuggers, libraries, and development board monitors. The GNX-Version 3 Assembler Package is a prerequisite for the GNX-Version 3 Pascal Optimizing Compiler. See the *GNX-Version 3 Development Tools Datasheet* for more information on the GNX Tools.

The SYS32/20 and SYS32/30 PC-Add-In Development Packages are complete, high-performance packages that convert an IBM-PCTM/AT or compatible computer into a powerful multi-user system for developing applications that use the *Series 32000* family. The SYS32 systems are based on the *Series 32000* processor family; the SYS32/20 includes an NS32032 Central Processing Unit, and the SYS32/30 is based on the NS32332 CPU. Both the SYS32/20 and SYS32/30 run a derivative of the UNIX System V.3 operating system. Because these host systems are themselves based on the *Series 32000* processor family, application code can be debugged on the host system without down-loading to target hardware.

### 2.0 Compiler Structure

The Pascal Optimizing Compiler is a modular language processor consisting of five separate programs: the driver, the macro preprocessor (cpp), the parser (front end), the optimizer, and the code generator.

### 2.1 The Driver

The driver is a program that parses and interprets the command line and, in turn, sequentially calls each of the other programs, based on its input and the command-line options invoked. Under the UNIX operating system, the assembler and linker are also automatically invoked by the driver as required; under VMS, the assembler is invoked by the driver, and linking is done at the command line.

### 2.2 The Macro Preprocessor (cpp)

The macro preprocessor is the standard C-language preprocessor, known as **cpp**. Preprocessing is an optional step and is performed only if macros are defined in the Pascal source code. The macro preprocessor's input is the Pascal program with preprocessor macros; its output is processed Pascal code, with all preprocessor commands expanded and transformed as necessary. The macro preprocessor can be used to define constants, insert text from another file, or conditionally include or exclude source code from compilation based on a testable condition.

### 2.3 The Pascal Language Parser (front end)

The Pascal language parser, known as **pas\_fe**, takes as input a Pascal program. The output is an intermediate representation that can be passed either to the optimizer or the code generator. Conformant array parameters, as defined in the ISO level 1 Standard, are fully supported. Several extensions to standard Pascal are implemented in the Pascal language parser. Among the extensions implemented in the front end are:

- Separate compilation; programs can be divided into a number of files that can be compiled separately
- Longreal data type; double-precision (64-bit) floating point values
- · String padding of constant strings with blanks
- Conversions of pointers to integers and vice versa
- Unlimited identifier length and underscores in identifier names
- Non-integer constants (binary, octal, and hexadecimal)
- Constant expressions; constants can be defined in terms of mathematical expressions
- predefined argc and argv functions; allows application programs to easily accept and process command-line arguments
- Note: A command-line option is provided that will force the compiler to accept only code that conforms to the ISO Pascal standard *ISO dp7185 level 1.*

The output of the front end is a proprietary intermediate representation that can be either used as input to the optional optimizer phase or passed directly to the code generator. This intermediate language, known as **IR32**, is an attributed tree-structured representation. IR32 is completely high-level language independent; all of the GNX optimizing compilers produce the same internal representation. This allows a common back end to be shared by all GNX optimizing compilers.

### 2.4 The Optimizer

The state-of-the-art GNX optimizer is based on advanced optimization theory developed over the past 15 years. Depending on the compiler and application code characteristics, the GNX optimizer improves code performance from 15 to 200 percent beyond that of other compilers.

The GNX-Version 3 Pascal optimizer is the most innovative component of the GNX Optimizing Compilers. The optimizer's input is an IR32 intermediate representation file; its output is an optimized IR32 file. The optimization pass is optional.

Unlike many other optimizers that are local in nature, optimizations are performed across the whole program by using sophisticated global-data-flow analysis.

The optimization process can be thought of as a fivestep sequence. The sequence of optimizations has been carefully chosen to ensure that each optimize is performed to maximum effect and to provide more opportunities for later optimizations. These steps are as follows:

### Step One-Local Optimizations

The source program is read-in one procedure at a time. A procedure is then partitioned into **basic blocks**: sequences of code that have branches only

## Series 32000 GNX-Version 3 Pascal Optimizing Compile

### 2.0 Compiler Structure (Continued)

at entry or exit. Optimizations performed at this stage include:

- Value Propagation—replacing variables with their most recent values
- Constant Folding—evaluating expressions that consist solely of constants
- Redundant Assignment Elimination—eliminating assignments that are not used or that are reassigned prior to use

### Step Two—Flow Optimizations

A flow graph is constructed. Each basic block is a node in the graph, with "arrows" drawn to represent program flow. Optimizations performed at this stage include:

- Branch elimination—branches to branches are removed. Code may be reordered to eliminate branches.
- Dead code removal—code that will never be executed is removed.

The following diagram is an example of a flow graph:



### TL/EE/10365-2

### Step Three-Global-Data-Flow Analysis

Global-data-flow analysis is a process that identifies desirable global code transformations that can speed code execution. Since studies have shown that most programs spend 90 percent or more of their time in loops, particular attention is paid to transformations that allow loops to execute faster. This involves several techniques:

- Fully redundant expression elimination—Expressions that are computed twice on the same path are instead computed only once, with the result saved, usually in a register.
- Partially redundant expression elimination—If a path exists that contains a computation and a path exists that does not contain a computation, the computation is placed in each path. This makes the expression fully redundant, allowing it to be eliminated.
- Loop invariant code motion—Values that are computed repeatedly inside of a loop are instead computed outside the loop and the result saved.
- Strength reduction—Complex instructions are replaced by simpler substitutes (i.e., multiplications may be replaced with a sequence of additions).
- Induction variable elimination—Variables that maintain a fixed relation to other variables are replaced.

The relationship between the various optimizations are illustrated as follows:

The program sequence

a := 4; if (a \* 8 < 0) then b := 15; b := 20;

... code which uses b but not a ...

is translated by the Compiler front end into the following intermediate code

```
a \leftarrow 4
if (a * 8 > = 0) goto L1
b \leftarrow 15
goto L2
L1: b \leftarrow 20
L2: ...
```

which is transformed by "value propagation" into

$$a \leftarrow 4$$
  
if (4 \* 8 > = 0) goto L1

goto L2

L1: b ← 20

L2: . . .

which after "constant folding" becomes

a ← 4 if (true) goto L1

- b ← 15
- goto L2
- L1: b ← 20

L2: . . .

"dead code removal" results in

a ← 4 goto L1

L1: b ← 20 L2: . . .

which is transformed by another "flow optimization" into

a ← 4

b ← 20

Since there is no further use of a, a  $\leftarrow$  4 is a "redundant assignment:"

b ← 20 ...

### Step Four—Register Allocation

Register allocation is the process of placing variables in registers rather than main memory, allowing much faster access times. Proper allocation of registers can lead to significant improvement in execution speed. Most optimizing compilers attempt register allocation for local variables, to avoid problems caused by "aliasing," or referring to a variable in more than one way. By using a sophisticated algorithm, the GNX-Version 3 Pascal Optimizing Compiler considers nearly all variables as candidates for register allocations.

### 2.0 Compiler Structure (Continued)

The algorithm used by the optimizer is called the coloring algorithm, derived from graph theory. The "live range" of each variable is constructed. The live range is the program path along which a variable has a value; assignment to a variable generally starts a new live range, which terminates with the last use of that value. Two variables that do not have intersecting live ranges can share a register. More frequently used variables are given priority for register allocation. In this way, maximum usage can be made of the registers. Other optimizations performed at this stage are:

- Allocation of safe and scratch registers-By convention, registers R0 through R2 and F0 through F3 are considered "scratch" registers; their values are not retained across procedure calls. Usage of these registers can reduce overhead of procedure calls.
- Register Parameter Allocation-For static routines, parameters are passed in registers whenever possible.

### Step-Five—Code Rewrite

Code is rewritten in IR32 to be passed to the code generator. Code is reorganized where necessary to increase performance.

### 2.5 The Code Generator

The code generator's input is an IR32 file; its output is assembly code that can be assembled by the GNX assembler into an object module.

The code generator matches expression trees with optimal code sequences. Several "peephole" optimizations are performed by the code generator: further reduction of arithmetic identities, stack and frame alignments, and strength reductions.

In addition, the target CPU and FPU are taken into consideration when code is produced. Sequences of code are chosen based on the characteristics of the target processor specified by the user. This further increases code efficiency.

### 3.0 Ordering Information

Supported Host Environments and Order Codes: SYS32/20:

NSW-PAS-3-BHAF3

SYS32/30: NSW-PAS-3-BHBF3

VAX/VMS: NSW-PAS-3-BRVM

VAX/ULTRIX (UNIX bsd): NSW-PAS-3-BRVX

Micro VAX/VMS: NSW-PAS-3-BCVM

Micro VAX/ULTRIX: NSW-PAS-3-BCVX

GNX-Version 3 Assembler and Cross-development tools (required for use with the Optimizing Pascal Compiler):

| SYS32/20: | NSW-ASM-3-BHAF3<br>with SYS32/20 syster | (provided<br>n) |
|-----------|-----------------------------------------|-----------------|
| SYS32/30: | NSW-ASM-3-BHBF3<br>with SYS32/30 system | (provided<br>ກ) |
| VAX/VMS:  | NSW-ASM-3-BRVM                          |                 |
|           |                                         |                 |

ν (UNIX bsd): MicroVAX/VMS:

NSW-ASM-3-BRVX NSW-ASM-3-BCVM MicroVAX/ULTRIX: NSW-ASM-3-BCVX

For further information regarding National Semiconductor's software development tools and development hosts, please refer to the following datasheets:

**GNX-Version 3 Development Tools** 

GNX-Version 3 C Compiler

**GNX-Version 3 FORTRAN 77 Compiler** SYS32/20 PC-Add-In Development Package

SYS32/30 PC-Add-In Development Package



Section 6 Physical Dimensions/ Appendices



### **Section 6 Contents**

| Glossary of Terms   | 6-3  |
|---------------------|------|
| Physical Dimensions | 6-10 |
| Bookshelf           |      |
| Distributors        |      |

### Glossary

In our efforts to be concise and precise, we often invent new words or acronyms to use as shorthand representations of "things" that require much longer names if the jargon is not used. Being humans, we then become very impressed with our ability to exclude those not in "the know" and another "in" group is formed. This glossary has been developed to help bridge this language gap. We know it will help. We hope you will use it.

Abort—The first step of recovery when an instruction or its operand(s) is not available in main memory. An Abort is initiated by the Memory Management Unit (MMU) and handled by the CPU.

Absolute Address—An address that is permanently assigned to a fixed location in main memory. In assembly code, a pattern of characters that identifies a fixed storage location.

Access Time-The time interval between when a request for information is made and the instant this information is available.

Access Class—The five Series 32000 access classes are memory read, memory write, memory read-modify-write, memory address, and register address. The access class informs the Series 32000 CPU how to interpret a reference to a general operand. Each instruction assigns an access class to each of it two operands, which in turn fully defines the action of any addressing mode in referencing that operand.

Accumulator-A register which stores the result of an ALU operation.

Ada—A high level language designed for the Department of Defense. It gives preference to full English words. It is meant to be the standard military language.

Address—An expression, usually numerical, which designates a specific location in a storage or memory device.

Address-Data Register—A register which may contain either address or data, sometimes referred to as a general-purpose register.

Address Strobe-Control signal used to tell external devices when the address is valid on the external address bus.

Address Translation—The process by which a logical address emanating from the CPU is transformed into a physical address to main memory. This is performed by the Memory Management Unit (MMU) in Series 32000 systems. Logical address to Physical address mapping is established by the operating system when it brings pages into main memory.

Addressing Mode—The manner in which an operand is accessed. Series 32000 CPUs have nine addressing modes: Register, Register Relative, Memory Relative, Immediate, Absolute, External, Top-of Stack, Memory Space, and Scaled Indexing.

Algorithm—A set of procedures to which a given result is obtained.

Alignment—The issue of whether an instruction must begin on a byte, double byte, or quad byte address boundary.

ALU-Arithmetic Logic Unit. A computational subsystem which performs the arithmetic and logical operations of a digital system.

Array—A structured data type consisting of a number of elements, all of the same data type, such that each data element can be individually identified by an integer index. Arrays represent a basic storage data type used in all high-level languages.

ASCII—(American National Standard Code for Information Interchange, 1968). This standard code uses a character set generally coded as 7-bit characters (8-bits when using parity check). Originally defined to allow human readable information to be passed to a terminal, it is used for information interchange among data processing systems, communication systems, and associated equipment. The ASCII set consists of alphabetic, numeric, and control characters. Synonymous with USASCII.

Assemble—To prepare a machine language program (also called machine code or object code) from a symbolic language program by substituting absolute operation codes for symbolic operation codes and absolute or relocatable addresses for symbolic addresses. Machine code is a series of ones and zeros which a computer "understands".

Assembler—This program changes the programmer's source program (written in English assembly language and understandable to the programmer) to the 1's and 0's that the machine "understands". In particular, the Assembler converts assembly language to machine code. This machine code output is called the OBJECT file.

Assembly Language—A step up in the language chain. This is a set of instructions which is made up of alpha numeric characters which, with study, are understandable to the programmer. Different type of machines have different assembly languages, so the assembly language programmer must learn a different set of instructions each time s/he changes machine.

Associative Cache—A dual storage area where each data entry has an associated "tag" entry. The tags are simultaneously compared to the input value (a logical address) in the case of the MMU, and if a matching tag is found, the associated data entry is output. An associative cache is present within the MMU in Series 32000 systems to provide logical-to-physical address translation.

Asynchronous Device—A device in which the speed of operation is not related to any frequency in the system to which it is connected.

**BASIC**—This acronym stands for Beginner's All-purpose Symbolic Instruction Code. BASIC is one of the most "English like" of the high level languages and is usually the first programming language learned.

Baud Rate-Data transfer rate. For most serial transmission protocols, this is synonymous with bits-per-second (bps).

**BCD**—Binary Coded Decimal. A binary numbering system for coding decimal numbers. A 4-bit grouping provides a binary value range from 0000 to 1001, and codes the decimal digits "0" through "9". To count to 9 requires a single 4-bit grouping; to count to 99 takes two groupings of 4 bits; to count to 999 takes three groupings of 4 bits, etc.

Benchmark-In terms of computers, this refers to a software program designed to perform some task which will demonstrate the relative processing speed of one computer versus another.

### **Glossary** (Continued)

Bit-An abbreviation of "binary digit". It is a unit of information represented by either a one or a zero.

Bit Field—A group of bits addressable as a single entity. A bit field is fully specified by the location of its least significant bit and its length in bits. In Series 32000 systems, bit fields may be from one to 32 bits in length.

Branch-A nonsequential flow in a software instruction stream.

Breakpoint—A place in a routine specified by an instruction, instruction digit, or other condition, where the software program flow will be interrupted by external intervention or by a monitor routine.

Buffer—An isolating circuit used to avoid reaction of a driven circuit on the corresponding driver circuit. Buffers also supply increased current drive capacity.

Bus-A group of conductors used for transmitting signals or power.

Bus Cycle—The time necessary to complete one transfer of information requiring the use of external address, data and control buses.

### Byte-Eight bits.

Byte Enable—BEO to BE3. CPU control signals which activate memory banks, each bank providing one byte of data per address.

C—A highly structured high level language developed by Bell Laboratories to optimize the size and efficiency of the program. This language has gained much popularity because it allows the programmer to get close to the hardware (low level) as well as being a high level language. Before C, the programmer who had to address the hardware had to use assembly language or machine code.

### Cache-See Associative Cache.

Cache Hit—In the MMU, logical-to-physical address translation takes place via the associative cache. For this to happen, the addressed page must be resident in physical memory such that a logical address tag is present in the MMU's translation cache.

Cache Miss—When a logical address is presented to the MMU, and no physical address translation entry is found in the MMU's associative cache.

Cascaded—Stringing together of units to expand the operation of the unit. Interrupt Control Units present in a Series 32000 system which are in addition the Master ICU are referred to as "cascaded" ICUs; i.e., interrupts cascade from a second-level ICU through the master ICU to the CPU.

Clock-A device that generates a periodic signal used for synchronization.

**Clock Cycle**—After making a low-to-high transition, the clock will have completed one cycle when it is about to make another low-to-high transition. This time is equal to 1/f where f = the clock frequency.

**COBOL**—This acronym stands for "Common Business Oriented Language". It is a language especially good for bookkeeping and accounting.

**COFF-COMMON OBJECT FILE FORMAT** is a standard way of constructing files developed by AT&T for the express purpose of making all files similar. This will help reduce the situation where large files developed by one organization won't run on another organization's equipment simply because the software interfaces are different. It provides a great potential for savings in both time and money.

**Compile**—To take a program written in a High-Level Language such as C, Pascal, or FORTRAN and convert it into an objectcode format which can be loaded into a computer's main memory. During compilation, symbolic HLL statements, called source code, are converted into one or more machine instructions which the CPU "understands". A compiler also calls the assemble function.

**Compiler**—The program that converts from Source to Machine Code. The conversion is from a particular high level language to machine code. For example, the C compiler will convert a C source program written by a programmer to machine code. This machine code output is in the same format as that of the assembler and is also called an OBJECT file.

CPU—Central Processing Unit. The portion of a computer system that contains the arithmetic logic unit, register file, and other control oriented subsystems. It performs arithmetic operations, controls instruction processing, and provides timing signals and other housekeeping operations.

Cross Support—The alternative to using a "Native" development like SYS32 to develop your programs is to use Cross Support software. "Native" means that the CPU in the development system is the same as the CPU in the system being developed. Cross support software is all of the necessary programs for development that operate on one CPU, but generate code for another CPU. Use of the VAX to generate Series 32000 code is a good example of cross support.

**Demand-Paged Virtual Memory**—A virtual memory method in which memory is divided into blocks of equal size which are referred to as pages. These pages are then moved back and forth between main memory and secondary storage as required by the CPU. Demand paging reduces the problem of memory fragmentation which results in unused memory space.

Dispatch Table—In Series 32000 systems, this is an area of memory which contains interrupt descriptors for all possible hardware interrupts and software traps. The interrupt descriptor directs the CPU to the module descriptor for the procedure which is designed to handle that particular interrupt.

Displacement—A numerical offset from a known point of reference. Displacements are used in programming to facilitate position independent code, such that a given program can be loaded anywhere in memory. In Series 32000 processors, a displacement is contained in the instruction itself.

### Glossary (Continued)

DMA—Direct Memory Access. A method that uses a small processor (DMA Controller) whose sole task is that of controlling input-output or data movement. With DMA, data is moved into or out of the system without CPU intervention once the DMA controller has been initialized by the CPU and activated.

**Double-Precision**—With reference to 32000 floating-point arithmetic, a double-precision number has a 52-bit fraction field, 11-bit exponent field and a sign bit (64-bits total).

Double Word-Two words, i.e., 32 bits.

Editor—A program which allows a person to write and modify text. This program can be as complicated as the situation requires, from the very simple line editor to the most complicated word processor. Letters, numbers and unprintable control characters are stored in memory so that they can be recalled for modification or printing. The programmer uses this device to enter the program into the computer. At this stage, the program is recognizable to both the programmer and the computer as lines of English text. This English version of the program is known as the SOURCE.

Emulate—To imitate one system with another, such that the imitating system accepts the same data, executes the same programs, and achieves the same results as the imitated system.

**Exception**—An occurrence which must be resolved through CPU intervention. An exception results in the suspension of normal program flow. In Series 32000 systems, exceptions occur as a result of a hardware reset, interrupt or software traps. Execution of floating-point instructions may also result in occurrences which must be resolved through CPU intervention.

Exponent—In scientific notation, a numeral that indicates the power to which the base is raised.

EXEC2-NSC's Real Time Executive for Series 32000.

FIFO—First-in first-out. A FIFO device is one from which data can be read out only in the same order as it was entered, but not necessarily at the same rate.

Floating-Point—A method by which computers deal with numbers having a fractional component. In general, it pertains to a system in which the location of the decimal/binary point does not remain fixed with respect to one end of numerical expressions, but is regularly recalculated. The location of the point is usually given by expressing a power of the base.

FORTRAN-A high level language written for the scientific community. It makes heavy use of algebraic expressions and arithmetic statements.

FP—Frame Pointer. CPU register which points to a dynamically allocated data area created at the beginning of a procedure by the ENTER instruction.

FPU—Floating-Point Unit is a slave processor in Series 32000 systems which implements in hardware all calculations needed to support floating-point arithmetic, which otherwise would have to be implemented in software. The NS32081 FPU provides high-speed floating point instructions for single (32-bit) and double (64-bit) precision. Supports IEEE standard for binary floating point arithmetic. Compatible with NS32032, NS32C032, NS32C016, NS32C016 and NS32008 CPUs.

Fragmented—The term used to describe the presence of small, unused blocks of memory. The problem is especially common in segmented memory systems, and results in inefficient use of memory storage.

Frame-A block of memory on the stack that provides local storage for parameters in the current procedure.

GENIX—The NSC version of the UNIX operating system, ported to work with the Series 32000. It also has all of the necessary utilities added so that program development can be accomplished.

Hardware—Physical equipment, e.g., mechanical, magnetic, electrical, or electronic devices, as opposed to the software programs or method in which the hardware is used.

High Level Languages—These are languages which are not dependent on the type of computer on which they run. A program written in a high level language will generally run on any computer for which there is a compiler for that language. This feature makes high level languages "Portable", i.e., the same program will run on many different types of computers. A HLL requires a compiler or interpreter that translates each HLL statement into a series of machine language instructions for a particular machine.

ICU—Interrupt Control Unit. A memory-mapped microprocessor support chip in Series 32000 systems which handles external interrupts as well as additional software traps. The ICU provides a vector to the CPU to identify the servicing software procedure.

Indexing—In computers, a method of address modification that is by means of index registers.

Index Register—A register whose contents may be added to or subtracted from the operand address.

Indirect Addressing—Programming method where the initial address is the storage location of a word which is the actual address. This indirect address is the location of the data to be operated upon.

Instruction—A statement that specifies an operation and the values or locations of its operands, i.e., it tells the CPU what to do and to what.

Instruction Cycle—The period of time during which a programmed system executes a particular instruction.

Instruction Fetch-The action of accessing the next instruction from memory, often overlapped by its partial execution.

Instruction Queue—With Series 32000 CPUs, this is a small area of RAM organized as a FIFO buffer which stores prefetched instructions until the CPU is ready to execute them.

Interpreter—A program which translates HLL statements into machine instructions at run time, i.e., while the program is executing, and is co-resident with the user program.
Interrupt—To signal the CPU to stop a software program in such a way that it can be resumed and branch to another section of code. Interrupts can be caused by events external or internal to the CPU, and by either software or hardware.

INTBASE—Interrupt Base Register. In the Series 32000, a 32-bit CPU register which holds the address of the dispatch table containing addresses for interrupts and traps.

**ISE**—In-System Emulator. A computer system which imitates the operation of another in terms of software execution. In microprocessor system development, the ISE takes the place of the microprocessor by means of a connector at the end of an umbilical cable. Not only does the ISE perform all the functions of the microprocessor, but it also allows the engineer to debug his system by setting breakpoints on various conditions, permits tracing of program flow, and provides substitution memory which may be used in place of actual target system memory.

**ISV**—Independent Software Vendor. A vendor, independent from National Semiconductor, who ports or develops software for Series 32000 components. They in turn sell this software to our customers who are designing Series 32000 based products.

Kernel—This is the name given to the core of the operating system. Other programs are added to the kernel to provide the features of the operating system. The kernel provides control and synchronization.

Language—A set of characters and symbols and the rules for using them. In our context, it is the "English like" format of the instructions which are understood by both the programmer and the computer.

Library—High level languages as well as assembly language contain many routines which are used over and over again. To prevent the programmer from having to write the routine every time it is needed, these routines are stored in libraries to be referenced each time they are needed. These libraries are also OBJECT files.

Linear Address Space—An address space where addresses start at location zero and proceed in a linear fashion (i.e., with no holes or breaks) to the upper limit imposed by the total number of bits in a logical address.

Link Base—In the Series 32000, Module Descriptor entry which points to a table in memory containing entries which reference variables or entry points in Modules external to the one presently executing.

Linker—Large programs are generally broken down to component parts and farmed out to several programmers. Each one of these parts is called a MODULE. Each programmer will develop the module using either high level or assembly language, then "assemble" assembly language modules or "compile" high level language modules. A programmer tells the linker how to connect these modules to make the program run. The linker makes these connections, resolves all questions about data needed by one module, but contained in another, finds all library routines, and cleans up any other loose ends. The output from the linker is called BINARY file and is the file that will run on the computer.

Logical Address Space—The range of addresses which a programmer can assign in a software program. This range is determined by the length of the computer's address registers.

LSB-Least Significant Bit. The bit in a string of bits representing the lowest value.

Machine Code—The code that a computer recognizes. Specifies internal register files and operations that directly control the computer's internal hardware.

Machine Language—The ones and zeros which are "understood" by the machine. This is often called "Binary Code." The programmer must be able to understand the bit patterns to be able to decipher the language. Each machine has a unique machine language.

Main Memory—The program and data storage area in a computer system which is physically addressed by the microprocessor or MMU address lines.

Mantissa-In a floating-point number, this is the fractional component.

Mapping—The process whereby the operating system assigns physical addresses in main memory to the logical addresses assigned by the software.

Memory-Mapped—Referring to peripheral hardware devices which are addressed as if they were part of the computer's memory space. They are accessed in the same manner as main memory, i.e., through memory read/write operations.

Microcode—A sequence of primitive instructions that control the internal hardware of a computer. Their execution is initiated by the decoding of a software instruction. Microcode is maintained in special storage and often used in place of hardwired logic.

Microcomputer—A computer system whose Central Processing Unit is a Microprocessor. Generally refers to a board-level product.

Minicomputer—A "box-level" computer with system capabilities generally between that of a microcomputer and a mainframe. MMU—Memory Management Unit. This is a slave processor in Series 32000 which aids in the implementation of demand-paged virtual memory. It provides logical to physical address translation and initiates an instruction abort to the CPU when a desired memory location is not in main memory.

MOD-Mod Register. In the Series 32000, a 16-bit CPU register which holds the address of the Module Descriptor of the currently executing software module.

Module-An independent subprogram that performs a specific function and is usually part of a task, i.e., part of a larger program.

Module Descriptor—In the Series 32000, a set of four 32-bit entries found in main memory. Three are currently defined and point to the static data area, link table, and first instruction of the module it describes. The fourth is reserved.

**Modularity**—A software concept which provides a means of overcoming natural human limitations for dealing with programming complexity by specifying the subdivision of large and complex programming tasks into smaller and simpler subprograms, or modules, each of which performs some well-defined portion of the complete processing task.

MSB-Most Significant Bit. The bit in a string of bits representing the highest value.

NET—Short for NETWORK and describes a number of computers connected to each other via phone or high speed links. A net is convenient for exchanging common information in the form of "mail" as well as for data exchange.

NMI-Nonmaskable Interrupt. A hardware interrupt which cannot be disabled by software. It is generally the highest priority interrupt.

**Object Code**—Output from a compiler or assembler which is itself executable machine code (or is suitable for processing to produce executable machine code).

Operand-In a computer, a datum which is processed by the CPU. It is referenced by the address part of an instruction.

**Operating System**—A collection of integrated service routines used by the computer to control the sequence of programs. The operating system consists of software which controls the execution of computer programs and which may provide storage assignment, input/output control, scheduling, data management, accounting, debugging, editing, and related services. Their sophistication varies from small monitor systems, like those used on boards, to the large, complex systems used on main frames.

**Operating System Mode**—In this mode, the CPU can execute all instructions in the instruction set, access all bits in the Processor Status Register, and access any memory location available to the processor.

Operator-In the description of an instruction, it is the action to be performed on operands.

Page Fault—A hardware generated trap used to tell the operating system to bring the missing page in from secondary storage.

Page Swap—The exchange of a page of software in secondary storage with another page located in main memory. The operating system supervises this operation, which is executed by the CPU and involves external devices such as disk and DMA controllers.

Page Table—A 1K-byte area in main memory containing 256 entries which describe the location and attributes of all pointer tables, i.e., a list of pointer table addresses.

Peripheral—A device which is part of the computer system and operates under the supervision of the CPU. Peripheral devices are often physically separated from the CPU.

Pascal—A high level language designed originally to teach structured programming. It has become popular in the software community and has been expanded to be a versatile language in industry.

Physical Address-The address presented to main memory, either by the CPU or MMU.

Pointer Table—A 512-byte page located either in main memory or secondary storage containing 128 entries. Each entry describes an individual page of the software program. Each page of the software program may reside in main memory or in secondary storage.

Pop-To read a datum from the top of a stack.

**PORT**—To port an operating system is to cause that particular operating system to operate with a defined hardware package. GENIX is the NSC version of UNIX which has been ported to SYS32. The operating system for other Series 32000 based systems will differ in some degree from SYS32 and the NSC GENIX binary will not operate. It is now necessary to modify GENIX to fit the situation caused by the new hardware. The GENIX SOURCE is used because this is the program that is most readily understood by the programmer. The source is changed, compiled, and linked to get a new binary for that particular machine.

Primitive Data Type—A data type which can be directly manipulated by the hardware. With Series 32000, these are integers, floating-point numbers, Booleans, BCD digits, and bit fields.

Procedure—A subprogram which performs a particular function required by a module, i.e., by a larger program; an ordered set of instructions that have a general or frequent use.

Process—A task.

Program Base—Module Descriptor entry which points to the first instruction in the module being described.

Program Counter-CPU register which specifies the logical address of the currently executing instruction.

Protection—The process of restricting a software program's access to certain portions of memory using hardware mechanisms. Typically done at the operating system and page level.

PSR—Processor Status Register. A 16-bit register on Series 32000 CPU's which contains bits used by the software to make decisions and determine program flow.

Push-to write a datum to the top of a stack.

Quad word—Four words, i.e., 64 bits.

Queue—A First-In-First-Out data storage area, in which the data may be removed at a rate different from that at which it was stored.

Real Time—The actual time in human terms, related to a process. In a UNIX system, real time is total elapsed time, CPU time is the percent of time a process is actually in the CPU. Sys time is the time spent in system mode, and user time is the time spent in user mode.

Real Time Operating Systems—An operating system which operates with a known and predictable response time limit, so that it can control a physical event.

Record—A structured data type with multiple elements, each of which may be of a different data type, e.g., strings, arrays, bytes, etc.

Register-A temporary storage location, usually in the CPU, which holds digital data.

Relative Address—The number that specifies the difference between the base address and the absolute address.

Relocatable—In reference to software programs, this is code which can be loaded into any location in main memory without affecting the operation of the program.

Return Address—The address to which a subroutine call, interrupt or trap subroutine will return after it is finished executing. Routine—A procedure.

**Royalty**—Royalty is money paid to the inventor for each item of product sold. A good analogy to use is the music business. Any time a song is used, the songwriter is paid a royalty. Think of UNIX as a song and GENIX or SYSTEM V as special arrangements. For each shipment of GENIX or SYSTEM V, the customer pays a royalty to NSC who, in turn, pays a royalty to AT&T.

SB-In the Series 32000 Static Base Register. Points to the start of the static data area for the currently executing module.

Secondary Storage—This is generally slow-access, nonvolatile memory such as a hard-disk which is used to store the pages of software programs not currently needed by the CPU.

Segmented Address Space—Term used to describe the division of allocatable memory space into blocks of segments of variable size.

Setup Time—The minimum amount of time that data must be present at an input to ensure data acceptance when the device is clocked.

Slave Processor—A processor which cooperates with the main microprocessor in executing certain instructions from the instruction stream. A slave processor generally accelerates certain functions which increases overall system throughput. Examples of slave processors are the FPU and MMU of Series 32000.

Software—Programs or data structures that execute instructions or cause instructions to be executed and that will cause the computer to do work.

**Software License**—NSC does not sell software. Rather, we license the right to use our software. A software license is required for all Series 32000 software. We use the license to protect NSC's interests and to assist in honoring our commitment to AT&T. The license is also the vehicle which we use to track customers so that updates can be issued in a timely manner.

**Software Q/A**—It is the charter of the Quality Assurance people to ensure that when a software product reaches the customer that it is "bug" free. In the real world, it is impossible to test every combination of functions, so some bugs do get through. The Q/A engineer develops test programs which rigorously test the product prior to its introduction to the market place.

SP1—In the Series 32000, User Stack Pointer. Points to the top of the User Stack and is selected for all stack operations while in User Mode.

SP0—In the Series 32000, Interrupt Stack Pointer. Points to the top of the interrupt stack. It is used by the operating system whenever an interrupt or trap occurs.

Stack—A one-dimensional data structure in which values are entered and removed one datum at a time from a location called the Top-of-Stack. To the programmer, it appears as a block of memory and a variable called the Stack Pointer (which points to the top of the stack).

Stack Pointer—CPU register which points to the top of a stack.

Static Base Register—A 32-bit CPU register which points to the beginning of the static data area for the currently executing module.

String—An array of integers, all of the same length. The integers may be bytes, words, or double words. The integers may be interpreted in various ways (see ASCII).

Subroutine—A self-contained program which is part of a procedure.

Symmetry—A computer architecture is said to be symmetrical when any instruction can specify any operand length (byte, word or double word) and make use of any address-data register or memory location while using any addressing mode.

Synchronous-Refers to two or more things made to happen in a system at the same time, by means of a common clock signal.

Tag—A label appended to some data entry used in a look-up process whereby the desired datum can be identified by its tag. Task—The highest-level subdivision of a user software program. The largest program entity that a computer's hardware directly deals with.

TCU—Timing Control Unit. A device used to provide system clocks, bus control signals and bus cycle extension capability for Series 32000.

Trap-An internally generated interrupt request caused as a direct and immediate result of the encounter of an event.

T-State—One clock period. If the system clock frequency is 10 MHz, one T-State will take 100 ns to complete. Operations internal and external to the CPU are synchronized to the beginning and middle of the T-States. There are four T-States in a normal Series 32000 CPU bus cycle.

UNIXTM—An operating system developed at Bell Laboratories in the early 1970s. Software programs that run under UNIX are written in the high-level language C, making them highly portable. UNIX systems do not distinguish user programs from operating system programs in either capability or usage, and they allow users to route the output of one program directly into the input of another. This operating is unique and is becoming very popular in the microcomputer world.

**USENET**—A net to which UNIX systems in the United States connect. Some systems in Europe and Australia also use this net for the purpose of passing information.

User-A software program. The total set of tasks (instructions) that accomplish a desired result. Tasks are managed by the operating system.

User Mode—Machine state in which the executing procedure has limited use of the instruction set and limited access to memory and the PSR.

uucp-Software which allows UNIX computers to pass information to other UNIX systems.

Variable—A parameter that can assume any of a given set of values.

Vector—Byte provided by the ICU (Interrupt Control Unit) which tells the CPU where within the Descriptor table the descriptor is located for the interrupt it has just requested.

Virtual Address—Address generated by the user to the available address space which is translated by the computer and operating system to a physical address of available memory.

Virtual Memory—The storage space that may be regarded as addressable main storage by the system. The operating system maps Virtual addresses into physical (main memory) addresses. The size of virtual memory is limited by the method of memory management employed and by the amount of secondary storage available, not by the actual number of main storage locations, so that the user does not have to worry about real memory size or allocation.

VMS—This is the operating system designed by Digital Equipment Corporation for their VAX series of computers. The original Series 32000 software was developed on a VAX which was being controlled by the VMS Operating System.

Walt-State—An additional clock period added to a CPU memory cycle which gives an external memory device additional time to provide the CPU with data. Also used by bus arbitration circuitry to hold the CPU in an idle state until access to a shared resource is gained.

Winchester-Small, hard-disk media commonly found in personal computers.

Word—A character string or bit string considered as the primary data entity. For historical reasons, a word is a group of 16 bits in Series 32000 systems.

# National Semiconductor

All dimensions are in inches (millimeters)



**Physical Dimensions** 



6



6-12

# **Physical Dimensions**



6-13

6

# National Semiconductor

# **Bookshelf of Technical Support Information**

National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.

This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.

Please contact your local National sales office for possible complimentary copies. A listing of sales offices follows this bookshelf.

We are interested in your comments on our technical literature and your suggestions for improvement.

Please send them to:

Technical Communications Dept. M/S 16300 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090

# ALS/AS LOGIC DATABOOK-1987

Introduction to Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky

# ASIC DESIGN MANUAL/GATE ARRAYS & STANDARD CELLS-1987

SSI/MSI Functions • Peripheral Functions • LSI/VLSI Functions • Design Guidelines • Packaging

# **CMOS LOGIC DATABOOK—1988**

CMOS AC Switching Test Circuits and Timing Waveforms • CMOS Application Notes • MM54HC/MM74HC MM54HCT/MM74HCT • CD4XXX • MM54CXXX/MM74CXXX • Surface Mount

# DATA ACQUISITION LINEAR DEVICES—1989

Active Filters • Analog Switches/Multiplexers • Analog-to-Digital Converters • Digital-to-Analog Converters Sample and Hold • Temperature Sensors • Voltage Regulators • Surface Mount

# DATA COMMUNICATION/LAN/UART DATABOOK-1989

LAN IEEE 802.3 • High Speed Serial/IBM Data Communications • ISDN Components • UARTs Modems • Transmission Line Drivers/Receivers

# DISCRETE SEMICONDUCTOR PRODUCTS DATABOOK-1989

Selection Guide and Cross Reference Guides • Diodes • Bipolar NPN Transistors Bipolar PNP Transistors • JFET Transistors • Surface Mount Products • Pro-Electron Series Consumer Series • Power Components • Transistor Datasheets • Process Characteristics

# **DRAM MANAGEMENT HANDBOOK-1989**

Dynamic Memory Control • Error Detection and Correction • Microprocessor Applications for the DP8408A/09A/17/18/19/28/29 • Microprocessor Applications for the DP8420A/21A/22A Microprocessor Applications for the NS32CG821

# EMBEDDED SYSTEM PROCESSOR DATABOOK-1989

# F100K DATABOOK-1989

Family Overview • F100K Datasheets • 11C Datasheets • 10K and 100K Memory Datasheets Design Guide • Circuit Basics • Logic Design • Transmission Line Concepts • System Considerations Power Distribution and Thermal Considerations • Testing Techniques • Quality Assurance and Reliability

# FACT™ ADVANCED CMOS LOGIC DATABOOK—1989

Description and Family Characteristics • Ratings, Specifications and Waveforms Design Considerations • 54AC/74ACXXX • 54ACT/74ACTXXX

# FAST® ADVANCED SCHOTTKY TTL LOGIC DATABOOK-Rev. 1-1988

Circuit Characteristics • Ratings, Specifications and Waveforms • Design Considerations • 54F/74FXXX

# FAST® APPLICATIONS HANDBOOK—REPRINT

### **Reprint of 1987 Fairchild FAST Applications Handbook**

Contains application information on the FAST family: Introduction • Multiplexers • Decoders • Encoders Operators • FIFOs • Counters • TTL Small Scale Integration • Line Driving and System Design FAST Characteristics and Testing • Packaging Characteristics • Index

# **GENERAL PURPOSE LINEAR DEVICES DATABOOK—1989**

Continuous Voltage Regulators • Switching Voltage Regulators • Operational Amplifiers • Buffers • Voltage Comparators Instrumentation Amplifiers • Surface Mount

# **GRAPHICS HANDBOOK**—1989

Advanced Graphics Chipset • DP8500 Development Tools • Application Notes

# **INTERFACE DATABOOK—1988**

Transmission Line Drivers/Receivers • Bus Transceivers • Peripheral Power Drivers • Display Drivers Memory Support • Microprocessor Support • Level Translators and Buffers • Frequency Synthesis • Hi-Rel Interface

# LINEAR APPLICATIONS HANDBOOK-1986

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.

Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

# LS/S/TTL DATABOOK—1989

**Contains former Fairchild Products** 

Introduction to Bipolar Logic • Low Power Schottky • Schottky • TTL • TTL-Low Power

# MASS STORAGE HANDBOOK-1989

Rigid Disk Pulse Detectors • Rigid Disk Data Separators/Synchronizers and ENDECs Rigid Disk Data Controller • SCSI Bus Interface Circuits • Floppy Disk Controllers • Disk Drive Interface Circuits Rigid Disk Preamplifiers and Servo Control Circuits • Rigid Disk Microcontroller Circuits • Disk Interface Design Guide

# **MEMORY DATABOOK—1988**

PROMs, EPROMs, EEPROMs • Flash EPROMs and EEPROMs • TTL I/O SRAMs ECL I/O SRAMs • ECL I/O Memory Modules

# **MICROCONTROLLER DATABOOK—1989**

COP400 Family • COP800 Family • COPS Applications • HPC Family • HPC Applications MICROWIRE and MICROWIRE/PLUS Peripherals • Microcontroller Development Tools

# **MICROPROCESSOR DATABOOK-1989**

# **PROGRAMMABLE LOGIC DATABOOK & DESIGN MANUAL—1989**

Product Line Overview • Datasheets • Designing with PLDs • PLD Design Methodology • PLD Design Development Tools Fabrication of Programmable Logic • Application Examples

# **REAL TIME CLOCK HANDBOOK—1989**

Real Time Clocks and Timer Clock Peripherals • Application Notes

# **RELIABILITY HANDBOOK—1986**

Reliability and the Die • Internal Construction • Finished Package • MIL-STD-883 • MIL-M-38510 The Specification Development Process • Reliability and the Hybrid Device • VLSI/VHSIC Devices Radiation Environment • Electrostatic Discharge • Discrete Device • Standardization Quality Assurance and Reliability Engineering • Reliability and Documentation • Commercial Grade Device European Reliability Programs • Reliability and the Cost of Semiconductor Ownership Reliability Testing at National Semiconductor • The Total Military/Aerospace Standardization Program 883B/RETSTM Products • MILS/RETSTM Products • 883/RETSTM Hybrids • MIL-M-38510 Class B Products Radiation Hardened Technology • Wafer Fabrication • Semiconductor Assembly and Packaging Semiconductor Packages • Glossary of Terms • Key Government Agencies • AN/ Numbers and Acronyms Bibliography • MIL-M-38510 and DESC Drawing Cross Listing

# SPECIAL PURPOSE LINEAR DEVICES DATABOOK-1989

Audio Circuits • Radio Circuits • Video Circuits • Motion Control Circuits • Special Function Circuits Surface Mount

# **TELECOMMUNICATIONS—1987**

Line Card Components • Integrated Services Digital Network Components • Modems Analog Telephone Components • Application Notes

# NATIONAL SEMICONDUCTOR CORPORATION DISTRIBUTORS

### ALABAMA

Huntsville Arrow Electronics (205) 837-6955 **Bell Industries** (205) 837-1074 Hamilton/Avnet (205) 837-7210 Pioneer Technology (205) 837-9300 ARIZONA Chandler Hamilton/Avnet (602) 231-5100 Phoenix Arrow Electronics (602) 437-0750 Tempe Anthem Electronics (602) 966-6600 Bell Industries (602) 966-7800 CALIFORNIA Agora Hills Zeus Components (818) 889-3838 Anaheim Time Electronics (714) 934-0911 Chatsworth Anthem Electronics (818) 700-1000 Arrow Electronics (818) 701-7500 Hamilton Electro Sales (818) 700-6500 Time Electronics (818) 998-7200 Costa Mesa Avnet Electronics (714) 754-6050 Hamilton Electro Sales (714) 641-4159 Garden Grove **Bell Industries** (714) 895-7801 Gardena **Bell Industries** (213) 515-1800 Hamilton/Avnet (213) 217-6751 Irvine Anthem Electronics (714) 768-4444 Ontario Hamilton/Avnet (714) 989-4602 Rocklin Anthem Electronics (916) 624-9744 Bell Industries (916) 652-0414 Sacramento Hamilton/Avnet (916) 925-2216 San Diego Anthem Electronics (619) 453-9005 Arrow Electronics (619) 565-4800 Hamilton/Avnet (619) 571-7510 Time Electronics (619) 586-1331 San Jose Anthem Electronics (408) 453-1200 Pioneer Technology (408) 954-9100 Zeus Components (408) 998-5121

Sunnvvate Arrow Electronics (408) 745-6600 Bell Industries (408) 734-8570 Hamilton/Avnet (408) 743-3355 Time Electronics (408) 734-9888 Thousand Oaks **Bell Industries** (805) 499-6821 Torrance Time Electronics (213) 320-0880 Tustin Arrow Electronics (714) 838-5422 Yorba Linda Zeus Components (714) 921-9000 COLORADO Englewood Anthem Electronics (303) 790-4500 Arrow Electronics (303) 790-4444 Hamilton/Avnet (303) 799-7800 Wheatridge **Bell Industries** (303) 424-1985 CONNECTICUT Cheshire Time Electronics (203) 271-3200 Danbury Hamilton/Avnet (203) 797-2800 Meriden Anthem Electronics (203) 237-2282 Norwalk Pioneer Standard (203) 853-1515 Wallingford Arrow Electronics (203) 265-7741 FLORIDA Altamonte Springs **Bell Industries** (407) 339-0078 Pioneer Technology (407) 834-9090 Clearwater Pioneer Technology (813) 536-0445 Deerfield Reach Arrow Electronics (305) 429-8200 Bell Industries (305) 421-1997 Pioneer Technology (305) 428-8877 Fort Lauderdale Hamilton/Avnet (305) 971-2900 Lake Mary Arrow Electronics (407) 333-9300 Largo Bell Industries (813) 541-4434 Oviedo Zeus Components (407) 365-3000 St. Petersburg Hamilton/Avnet (813) 576-3930 Winter Park Hamilton/Avnet (407) 628-3888

GEORGIA Norcross Arrow Electronics (404) 449-8252 Bell Industries (404) 662-0923 Hamilton/Avnet (404) 447-7500 Pioneer Technology (404) 448-1711 ILLINOIS Addison Pioneer Electronics (312) 437-9680 Bensenville Hamilton/Avnet (312) 860-7780 Elk Grove Village Anthem Electronics (312) 640-6066 Bell Industries (312) 640-1910 Itasca Arrow Electronics (312) 250-0500 Urbana **Bell Industries** (217) 328-1077 Wood Dale Time Electronics (312) 350-0610 INDIANA Carmel Hamilton/Avnet (317) 844-9333 Fort Wayne **Bell Industries** (219) 423-3422 Indianapolis Advent Electronics Inc. (317) 872-4910 Arrow Electronics (317) 243-9353 Bell Industries (317) 634-8200 Pioneer Standard (317) 849-7300 IOWA Cedar Rapids Advent Electronics (319) 363-0221 Arrow Electronics (319) 395-7230 Bell Industries (319) 395-0730 Hamilton/Avnet (319) 362-4757 KANSAS I eneva Arrow Electronics (913) 541-9542 Hamilton/Avnet (913) 888-8900 Pioneer Standard (913) 492-0500 MARYLAND Columbia Anthem Electronics (301) 995-6640 Arrow Electronics (301) 995-0003 Hamilton/Avnet (301) 995-3500 Time Electronics (301) 964-3090 Zeus Components (301) 997-1118 Gaithersburg Pioneer Technology (301) 921-0660

### MASSACHUSETTS

Andover Bell Industries (508) 474-8880 Lexington Pioneer Standard (617) 861-9200 Zeus Components (617) 863-8800 Norwood Gerber Electronics (617) 769-6000 Peabody Hamilton/Avnet (508) 531-7430 Time Electronics (508) 532-6200 Wilmington Anthem Electronics (508) 657-5170 Arrow Electronics (508) 658-0900 MICHIGAN Ann Arbor Arrow Electronics (313) 971-8220 Bell Industries (313) 971-9093 Grand Rapids Arrow Electronics (616) 243-0912 Hamilton/Avnet (616) 243-8805 Pioneer Standard (616) 698-1800 Livonia Pioneer Standard (313) 525-1800 Novi Hamilton/Avnet (313) 347-4720 Wyoming R. M. Electronics, Inc. (616) 531-9300 MINNESOTA Eden Prairie Anthem Electronics (612) 944-5454 Pioneer Standard (612) 944-3355 Edina Arrow Electronics (612) 830-1800 Minnetonka Hamilton/Avnet (612) 932-0600 MISSOURI Chesterfield Hamilton/Avnet (314) 537-1600 St. Louis Arrow Electronics (314) 567-6888 Time Electronics (314) 391-6444 NEW HAMPSHIRE Hudson **Bell Industries** (603) 882-1133 Manchester Arrow Electronics (603) 668-6968 Hamilton/Avnet (603) 624-9400

## NATIONAL SEMICONDUCTOR CORPORATION DISTRIBUTORS (Continued)

NEW JERSEY Cherry Hill Hamilton/Avnet (609) 424-0100 Fairfield Anthem Electronics (201) 227-7960 Hamilton/Avnet (201) 575-3390 Mariton Arrow Electronics (609) 596-8000 Parsippany Arrow Electronics (201) 538-0900 Pine Brook Nu Horizons Electronics (201) 882-8300 Pioneer Standard (201) 575-3510 Time Electronics (201) 882-4611 NEW MEXICO Albuquerque Alliance Electronics Inc. (505) 292-3360 Arrow Electronics (505) 243-4566 Bell Industries (505) 292-2700 Hamilton/Avnet (505) 765-1500 NEW YORK Amityville Nu Horizons Electronics (516) 226-6000 Binghamton Pioneer (607) 722-9300 Buffalo Summit Electronics (716) 887-2800 Fairport Pioneer Standard (716) 381-7070 Time Electronics (716) 383-8853 Hauppauge Anthem Electronics (516) 273-1660 Arrow Electronics (516) 231-1000 Hamilton/Avnet (516) 434-7413 Time Electronics (516) 273-0100 Port Chester Zeus Components (914) 937-7400 Rochester Arrow Electronics (716) 427-0300 Hamilton/Avnet (716) 475-9130 Summit Electronics (716) 334-8110 **Bonkonkoma** Zeus Components (516) 737-4500 Syracuse . Hamilton/Avnet (315) 437-2641 Time Electronics (315) 432-0355 Westbury Hamilton/Avnet Export Div. (516) 997-6868 Woodbury Pioneer Electronics (516) 921-8700

NORTH CAROLINA Charlotte Pioneer Technology (704) 527-8188 Time Electronics (704) 522-7600 Durham Pioneer Technology (919) 544-5400 Raleigh Arrow Electronics (919) 876-3132 Hamilton/Avnet (919) 878-0810 Winston-Salem Arrow Electronics (919) 725-8711 оню Centerville Arrow Electronics (513) 435-5563 Bell Industries (513) 435-8660 Bell Industries-Military (513) 434-8231 Cleveland Pioneer (216) 587-3600 Davton Hamilton/Avnet (513) 439-6700 Pioneer Standard (513) 236-9900 Zeus Components (914) 937-7400 Solon Arrow Electronics (216) 248-3990 Hamilton/Avnet (216) 831-3500 Westerville Hamilton/Avnet (614) 882-7004 OKLAHOMA Tuisa Arrow Electronics (918) 252-7537 Hamilton/Avnet (918) 252-7297 Radio Inc. (918) 587-9123 OREGON Beaverton Almac-Stroum Electronics (503) 629-8090 Anthem Electronics (503) 643-1114 Arrow Electronics (503) 645-6456 Hamilton/Avnet (503) 627-0201 Lake Oswego **Bell Industries** (503) 635-6500 PENNSYLVANIA Horsham Anthem Electropics (215) 443-5150 Pioneer Technology (215) 674-4000 King of Prussia Time Electronics (215) 337-0900 Monroeville Arrow Electronics (412) 856-7000

Pittsburgh Hamilton/Avnet (412) 281-4150 Pioneer (412) 782-2300 TEXAS Austin Arrow Electronics (512) 835-4180 Hamilton/Avnet (512) 837-8911 Pioneer Standard (512) 835-4000 Time Electronics (512) 399-3051 Carroliton Arrow Electronics (214) 380-6464 Time Electronics (214) 241-7441 Dallas Hamilton/Avnet (214) 404-9906 Pioneer Standard (214) 386-7300 Houston Arrow Electronics (713) 530-4700 Pioneer Standard (713) 988-5555 Richardson Anthem Electronics (214) 238-7100 Zeus Components (214) 783-7010 Stafford Hamilton/Avnet (713) 240-7733 UTAH Midvale **Bell Industries** (801) 255-9611 Salt Lake City Anthem Electronics (801) 973-8555 Arrow Electronics (801) 973-6913 Hamilton/Avnet (801) 972-4300 West Valley Time Electronics (801) 973-8181 WASHINGTON Bellevue Almac-Stroum Electronics (206) 643-9992 Bothell Anthem Electronics (206) 483-1700 Kent Arrow Electronics (206) 575-4420 Bedmond Hamilton/Avnet (206) 881-6697

WISCONSIN Brookfield Arrow Electronics (414) 792-0150 Mequon Taylor Electric (414) 241-4321 Waukesha **Bell Industries** (414) 547-8879 Hamilton/Avnet (414) 784-4516 CANADA WESTERN PROVINCES Burnaby Hamilton/Avnet (604) 437-6667 Semad Electronics (604) 420-9889 Calgary Hamilton/Avnet (403) 250-9380 Semad Electronics (403) 252-5664 Zentronics (403) 272-1021 Edmonton Zentronics (403) 468-9306 Richmond Zentronics (604) 273-5575 Saskatoon Zentronics (306) 955-2207 Winnipeg Zentronics (204) 694-1957 EASTERN PROVINCES Brampton Zentronics (416) 451-9600 Mississauga Hamilton/Avnet (416) 677-7432 Nepean Hamilton/Avnet (613) 226-1700 Zentronics (613) 226-8840 Ottawa Semad Electronics (613) 727-8325 Pointe Claire Semad Electronics (514) 694-0860 St. Laurent Hamilton/Avnet (514) 335-1000 Zentronics (514) 737-9700 Willowdale ElectroSonic Inc. (416) 494-1666

# SALES OFFICES

ALABAMA Huntsville (205) 721-9367 ARIZONA Tempe (602) 966-4563 CALIFORNIA Inglewood (213) 645-4226 Roseville (916) 786-5577 San Diego (619) 587-0666 Santa Clara (408) 562-5900 Tustin (714) 259-8880 Woodland Hills (818) 888-2602 COLORADO Boulder (303) 440-3400 Colorado Springs (303) 578-3319 Englewood (303) 790-8090 CONNECTICUT Hamden (203) 288-1560 FLORIDA Boca Raton (407) 997-8133 Orlando (305) 629-1720 St. Petersburg (813) 577-1380 GEORGIA Norcross (404) 441-2740 ILLINOIS Schaumburg (312) 397-8777 INDIANA Carmel (317) 843-7160 Fort Wayne (219) 484-0722 IOWA Cedar Rapids (319) 395-0090 KANSAS Overland Park (913) 451-4402 MARYLAND Hanover (301) 796-8900 MASSACHUSETTS Burlington (617) 273-3170

MICHIGAN Grand Rapids (616) 940-0588 W. Bloomfield (313) 855-0166 MINNESOTA Bloomington (612) 854-8200 NEW JERSEY Paramus (201) 599-0955 NEW MEXICO Albuquerque (505) 884-5601 NEW YORK Fairport (716) 223-7700 Liverpool (315) 451-9091 Melville (516) 351-1000 Wappinger Falls (914) 298-0680 NORTH CAROLINA Cary (919) 481-4311 OHIO Dayton (513) 435-6886 Dublin (614) 766-3679 Independence (216) 524-5577

ONTARIO Mississauga (416) 678-2920 Nepean (613) 596-0411 OREGON Portland (503) 639-5442 PENNSYLVANIA Horsham (215) 672-6767 PUERTO RICO Rio Piedras (809) 758-9211 QUEBEC Lachine (514) 636-8525 TEXAS Austin (512) 346-3990 Houston (713) 771-3547 Richardson (214) 234-3811 UTAH Salt Lake City (801) 322-4747 WASHINGTON Bellevue (206) 453-9944 WISCONSIN Brookfield (414) 782-1818



stels a Stales)leistelsteleitet. Diesta. inite state antable apatettas Cifates, Cias statetas sistetas ingle delates and the second s (1944)- (12-(1)) (18(1))(26(1)

# SAVES OFFICES (community)

### 12664331212074(0)27213 0)77(0)33

STATISTICS CONTRACTS decisioner flerskelde i has scala transfahligaja dare Alexand Interference of Alexand and approximately the र्देधितितः।»द्यत्तालिकृत्वित्तेत्वनः 107+12 [+.].] # 46 [... the street three some states in a charadair dhafan dhe eriefer stille stilleter ste sterken ng daaroo seesadaa the states of the cost of the state of the TEREPENSION OF THE STREET fieldinkhingshieldings (1) ·\$\*:(1)\$(\*\*\*\*\*\*\*(1)\$)\$)\$|\$)\$+(#); Wester Chairsonales . 1950 (81959-104.5) (84950 12010-121-1214 differentiation and the second se anniellen Weithine afereites efeigen aufer aufeleie 1144 (471-164) (471-24 110(0) - 111110771 tal (IT 18) stands se 3.9600.053400e0.000460/330000 Accession 100 and the story state : faire and (11)- (04000000)(000) 120/01-011002 thistophis der et Die Arthe Stones in ₽(starietsta) ha tha da da o 1946-144, 1995 The Understand

AND PLANDED CONTRACT OF SET taleftetene fittereter aus altere fielene infeftieren erefehreigigigteter mit the topid: Mehielerit: Atta T += Prictor - ++ + Tr(=) ++ + T(+)+(++++)+ na o geogenationala travial distants weiten an statilisen Gritten of Bergfer 41.11.11 analysis (exclusion at each of the 2+1+1+23.42/23#20+77(+j.)#1+ a de la composition de la comp teo, ana steatacte. 110104 044851 2006 (01 - 66) 987 98 ARTER STREETED BEEF apielles thissee as a distribute the second states 1. Blittleindrain il: W the and defendency market ters and the esteries at the 64. 163 (04) a (44),44(40) The loss a serie, H 3ED(005) 3040(40140(404)-0031-040 Annama species and A 10.0764 mar the termination trained to the state ડીલોચારને આ આ આ આ માટે છે. કોર્ટ afer steite Stable Courses 4. Bitter Same ifener

AND STATESTICE AND STATESTICS dileicfer Officiale. 16-10 11.0 (114 -406)-4000 march deres. 小时间和雪茄间间和间间用印刷 Aits Alexia efferies fields at 18 Consideration after Annald the Mathian Manual N/10#45]\$2.1114 14. (HOSK)+ 202 tailas i refesso i film denomenances and the loss ferniefeliefeliefeleineret erfen fri titte 247 Conversion Conversion ⊒u);stei na ikinakodo ki 1216-1-146-142 destinantle Alle de Maria tol: Mattelafelelek ter in sensiti sense da 110(04-11)1046 maa kaseleessaal ee aftereta રાહ્યાનના વ્યક્તિભાવના નામના નામના 44. Survey of State of and Sector Sugar Straighter. 143.870 A29 (Spipele frab unstaten eftigek the second define

404660433006060606 Stoleton (toletogentie) space and address 4\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* i den gegennen an eineren den einer TO C BRITISH indra - anatara - beketara ita, t can in canada da الما أجراب أوار بالأربية المراجع والمراجع المراجع المراجع rauste and and be rates the there are the property the Millionation 64.04 Andreast Stratestation en all feines damen anfehe the are enderwedge 心想到他们都是我们用时间的时间可以把那些 14(4) after austreinen einen beiten Stenanden für eine State for the set Same rite Tel destrictions taltas tie befann 常用的国际中国的国际和中国中国 141741 finite in the little e. e. seat the second second the many crist there is at a the Stational Code Table Nuberal Constant Sector the (it) as the rest Auror ander dietegt some energy outin สารเกมสารแหน่งสารสารสาร Sector States Adde atten an Biger affaite fangeregterer × quebber. States Acres 641-448 ing gauge apply plates in ordered appeting at TOTAL PARAM ANDREY the real develop-

Spinelar

10 (11) treeste

nation derive



### National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: (408) 721-5000

# SALES OFFICES (Continued)

### INTERNATIONAL OFFICES

TWX: (910) 339-9240

Electronica NSC de Mexico SA Juventino Rosas No. 118-2 Col Guadalupe Inn Mexico, 01020 D.F. Mexico Tel: 52-5-524-9402

### National Semicondutores Do Brasil Ltda.

Av. Brig. Fana Lima, 1383 6.0 Andor-Conj. 62 01451 Sao Paulo, SP, Brasil Tel: (55/11) 212-5066 Fax: (55/11) 211-1181 NSBR BF

### National Semiconductor GmbH

Industriestrasse 10 D-8080 Furstenfeldbruc West Germany Tel: (0-81-41) 103-0 Telex: 527-649

# National Semiconductor (UK) Ltd.

The Maple, Kembrey Park Swindon, Wiltshire SN2 6UT United Kingdom Tel; (07-93) 61-41-41 Telex: 444-674 Fax: (07-93) 69-75-22

### National Semiconductor Benelux

Vorstlaan 100 B-1170 Brussels Belgium Tel: (02) 6-61-06-80 Telex: 61007

### National Semiconductor (UK) Ltd. Bingager 4A, 3

Ringager 4A, 3 DK-2605 Brondby Denmark Tel: (02) 43-32-11 Telex: 15-179 Fax: (02) 43-31-11

### National Semiconductor S.A. Centre d'Affaires-La Boursidiere Bătiment Champagne, B.P. 90 Route Nationale 186 F-92357 Le Plessis Robinson

Tel: (1) 40-94-88-88 Telex: 631065 Fax: (1) 40-<u>94-88-11</u>

### National Semiconductor (UK) Ltd.

Unit 2A Clonskeagh Square Clonskeagh Road Dublin 14 fel: (01) 69-55-89

Telex: 91047 Fax: (01) 69-55-89 National Semiconductor S.p.A. Strada 7, Palazzo R/3 20089 Rozzano

Milanofiori Italy

### National Semiconductor S.p.A. Via del Cararaggio, 107 00147 Rome Italy

Tel: (06) 5-13-48-80 Fax: (06) 5-13-79-47

### National Semiconductor (UK) Ltd. P.O. Box 29

N-1321 Stabekk Norway Tel: (2) 12-53-70 Fax: (2) 12-53-75

### National Semiconductor AB Box 2016

Stensatravagen 13 S-12702 Skarholmen Sweden Tel: (08) 970190 Telex: 10731

# National Semiconductor

28036 Madrid Spain Tel: (01) 733-2958

### Telex: 46133 <u>National Semiconductor</u>

Switzerland

### Postfach 567 Ch-8304 Wallisellen-Zuric Switzerland Tel: (01) 830-2727 Telex: 828-444

National Semiconductor

Kauppakartanonkatu 7 A2 SF-00930 Helsinki Finland Tel: (90) 33-80-33 Telex: 126116

### National Semiconductor Postbus 90

1380 AB Weesp The Netherlands Tel: (0-29-40) 3-04-48 Telex: 10-956 Fax: (0-29-40) 3-04-30

# National Semiconductor Japan

Sanseido Bidg. 5F Sanseido Bidg. 5F Shinjuku-ku Tokyo 160 Japan Tel: 3-299-7001 Fax: 3-299-7000

### National Semiconductor

Hong Kong Ltd. Suite 513, 5th Floor, Chinachem Golden Plaza, 77 Mody Road, Tsimshatsui East Kowloon, Hong Kong Tel 3-7231290 Telex: 52996 NSSEA HX Fax: 3-3112536

### National Semiconductor

(Australia) PTY, Ltd. 1st Floor, 441 St. Kilda Melbourne, 3004 Victory, Australia Tel: (03) 267-5000 Fax: 61-3-2677458

### National Semiconductor (PTE), Ltd.

200 Cantonment Ro Southpoint<sup>®</sup> Singapore 0208 Tel: 2252226 Telex: RS 33877

### National Semiconductor (Far East) Ltd.

Taiwan Branch

P O. Box 68-332 Taipei , 7th Floor, Nan Shan Life Bidg 302 Min Chuan East Road, Taipei, Taiwan R.O.C. Tel: (86) 02-501-7227 Telex: 22837 NSTW Cable: NSTW TAIPEI

### National Semiconductor (Far East) Ltd.

### Korea Branch

13th Floor. Dai Han Life Insurance 63 Building. 60, Yoido-dong, Youngdeungpo-ku. Seoul, Korea 150-763 Tel: (02) 784-8051/3, 785-0696/8 Telex: 24942 NSPKLO Fax: (02) 784-8054