#### SP0256 Instruction Set

- Revised: 23-Sep-2000, J. Zbiciak
- Reverse Engineered by Joe Zbiciak and Frank Palazzolo.

#### Introduction

The SP-0256 Speech Processor is an extension to the General Instruments SP-0250 speech processor. The SP-0250 Speech Processor is a 12-pole IIR filter / LPC-based speech generator. It is constructed from a single two-pole filter stage and some control circuitry that multiplexes filter coefficients and samples to achieve a 12-pole filter. It provides a pitch and noise generator for exciting the filter, thus providing all of the necessary equipment for LPC-based speech synthesis.

The original SP-0250 was suitable for generating synthetic voice, but it requires significant attention from the host microprocessor as it consumed speech data. Also, the speech data itself tended to occupy quite a bit of space. The SP-0256 addresses these issues by adding a small microsequencer to the device which is responsible for updating speech core's LPC coefficients. It additionally provides a rudimentary but effective form of compression, as words and phrases could be constructed from small subroutines, and individual filter updates could be restricted to a subset of the total parameter set, encoding only the significant bits.

#### **Architecture**

The SP-0256 consists of the following elements:

- A digital filter core, containing:
  - A periodic impulse and white-noise generator,
  - A 12-pole IIR filter,
  - Twelve 8-bit filter coefficient registers,
  - One 6-bit repeat register,
  - One 8-bit pitch register,
  - One 8-bit amplitude register,
  - Two 8-bit interpolation registers, one for pitch, one for amplitude, and
  - One 8-bit to 10-bit translation ROM for expanding filter coefficients. (This ROM is not accessible from the sequencer.)
- A small microsequencer, containing:
  - One 16-bit program counter,
  - A single-level program stack,
  - An 8-bit "command address" register,
  - A 2-bit MODE register,
  - A 2-bit repeat prefix,

• Control logic for interpreting an instruction stream.

This diagram gives a rough overview of the SP-0256's architecture:



The digital filter contains all of the pieces necessary to generate the actual speech sounds. The impulse generator and IIR filter model the vocal tract by shaping the periodic impulses in a similar manner to how the human vocal tract shapes sound. This core operates largely independently of the microsequencer, except that it relies on the microsequencer to receive parameter updates, and it notifies the microsequencer when it completes an utterance.

The microsequencer is a simple machine which focuses soley on copying parameters from its input to the filter parameter registers in the filter core. It can zero, replace or delta-update the existing values of the filter registers. It is also capable of branching and jumping to subroutines. The sequencer is not Turing complete, in that it is not capable of conditional flow.

In order to control the filter core, the microsequencer can address 17 different registers in the filter core. Those registers are:

| Register  | Size   | Purpose                                                                                                                                                       |  |
|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Repeat    | 6 bits | Repeat counter                                                                                                                                                |  |
| Pitch     | 8 bits | Pitch period. A period of 0 generates white noise for <i>unvoiced</i> sounds.                                                                                 |  |
| Amplitude | 8 bits | Speech amplitude, in floating-point format. It is divided into two fields the 3 MSBs provide the <i>exponent</i> and the 5 LSBs provide the <i>mantissa</i> . |  |
| в0        | 8 bits | Filter coefficients                                                                                                                                           |  |

| F0                         | 8 bits |                                                            |
|----------------------------|--------|------------------------------------------------------------|
| B1                         | 8 bits |                                                            |
| F1                         | 8 bits |                                                            |
| B2                         | 8 bits |                                                            |
| F2                         | 8 bits |                                                            |
| В3                         | 8 bits |                                                            |
| F3                         | 8 bits |                                                            |
| В4                         | 8 bits |                                                            |
| F4                         | 8 bits |                                                            |
| B5                         | 8 bits |                                                            |
| F5                         | 8 bits |                                                            |
| Pitch<br>Interpolation     | 8 bits | Delta update value applied to pitch after each period.     |
| Amplitude<br>Interpolation | 8 bits | Delta update value applied to amplitude after each period. |

Additionally, the microsequencer has a couple registers of its own. These registers primarily control how the microsequencer behaves.

| Register         | Size    | Purpose                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE             | 2 bits  | Controls the format of data which follows various instructions. In some cases, it also controls whether certain filter coefficients are zeroed or left unmodified. The exact meaning of MODE varies by instruction. MODE is <i>sticky</i> , meaning that once it is set, it retains its value until it is explicitly changed by Opcode 1000 (SETMODE) or the sequencer halts. |
| REPEAT<br>PREFIX | 2 bits  | The parameter load instructions can provide a four bit repeat value to the filter core. This register optionally extends that four bit value by providing two more significant bits in the 2 MSBs. By setting the repeat prefix with Opcode 1000 (SETMODE), the program can specify repeat values up to \$3F (63). This register is not sticky.                               |
| PAGE             | 4 bits  | The PAGE register acts as a prefix, providing the upper four address bits for every JMP and JSR instruction. The PAGE register can hold any binary value from 0001 to 1111, and is set by the SETPAGE instruction. It is not possible to load it with 0000. It powers up to the value 0001, and it retains its value across JMP/JSR instructions as well as sequencer halts.  |
| PC               | 16 bits | This is the program counter. This counter tracks the address of the <i>byte</i> that is currently being processed. A copy of the program counter is kept in every Speech ROM that is attached to the SP0256, so that the program counter is only broadcast on <u>JMP</u> or <u>JSR</u> .                                                                                      |
| STACK            | 16 bits | This is where the program counter is saved when performing a JSR. The STACK has room for exactly one address, so nested subroutines are not possible. It holds the address of the <i>byte</i> following the JSR instruction.                                                                                                                                                  |

|         | <br>This holds address of the most recent command from the host CPU. Addresses are loaded into this register via external pins and the ALD control line. When the   |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COMMAND | microsequencer is halted (or is about to halt), it watches for an address in this register. When a new command address is available, it copies these bits to bits 1 |
|         | through 8 of the program counter. Bits 0, 9 through 11, and 13 through 15 are forced to zero. Bit 12 is forced to 1 so that code executes out of page \$1.          |

This diagram gives a conceptual overview of how the microsequencer interfaces to the rest of the machine.



## General Notes Regarding the SP-0256 Instruction Set

The microsequencer's instruction set can be divided into three primary categories:

- Speech parameter updates (replacement or delta-update),
- Control transfer (JMP, JSR and RTS), and
- Microsequencer mode/state updates (SETMODE and SETPAGE).

Speech parameter updates are generally followed by a data block whose format depends on the particular instruction issued. Most of these instructions only update a subset of the total speech parameter set, and often they update only the most significant bits of the registers they modify. The data blocks themselves are a variable number of bits, and are *not* constrained to byte boundaries.

The instruction stream itself is processed as a sequence of bits, not bytes, and so instructions and their data blocks can start on any bit boundary. Ordinarily, there are no gaps between instructions, and so the machine largely behaves as a bit-aligned machine. Control transfer instructions introduce *alignment points*, as all addresses in the system are byte addresses, and so all branch targets (including the returnbranch target for RTS) are on byte boundaries. It is customary to pad the data stream with 0s at alignment points (eg. after JSR instructions).

The instruction reference below shows the exact data formats that each instruction requires. Note that the data format for an instruction varies according to the current MODE setting, and so the machine provides a large variety of data formats.

#### Other important things to note are:

- On instructions that accept a repeat count, a repeat count of **zero** causes the instruction to **not execute**, which means that **no data block follows the instruction** in that case. (My disassembler currently does **not** handle this case.) (**This part may be in error. Conflicting documentation suggests there's more going on here than we worked out.)**
- As a matter of convention in this document, bits are packed into bytes left-to-right, with the leftmost bit going in the MSB of the first byte, and the LSB of the first byte being logically adjacent to the MSB of the second byte. This is likely backwards from how the hardware looks at it, but it is the most natural for a human interpreting the data, as it reads from left-to-right.
- Most bit fields, except those which specify branch targets, are bit reversed, meaning the left-most bit is the LSB.
- Bit fields narrower than 8 bits are *MSB justified* unless specified otherwise, meaning that the least significant bits are the ones that are missing. These LSBs are filled with zeros.
- When updating filter coefficients with a delta-update, the microsequencer performs plain 2s-complement arithmetic on the 8-bit value in the coefficient register file. No attention is paid to the format of the register.

| Key for opcode formats below |                                                                                                                                                                                     |  |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Field                        | Description                                                                                                                                                                         |  |  |  |  |
| ААААААА                      | Amplitude bits. The 3 rightmost bits are the exponent. The exponent determines what power of 2 is applied to the lower 5 bits.                                                      |  |  |  |  |
| PPPPPPPP                     | Pitch period. When set to 0, the impulse switches to random noise. For timing purposes, noise and silence have an effective period equivalent to period==64.                        |  |  |  |  |
| BBBBBBBS                     | B coefficient data. The 'S' is the sign bit, if present. If there is no 'S' on a given field, the sign is assumed to be 0.                                                          |  |  |  |  |
| FFFFFFS                      | F coefficient data.                                                                                                                                                                 |  |  |  |  |
| RRRR                         | Repeat bits. On Opcode 1000 (SETMODE), the repeat bits go to the two MSBs of the repeat count for the <i>next</i> instruction. On all other instructions, the repeat bits go to the |  |  |  |  |

|                              | four LSBs of the repeat count for the <i>current</i> instruction.                                                                                                                                                                               |  |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ММ                           | Mode bits. These are set by Opcode 1000 (SETMODE), and they control the data format for a number of other instructions.                                                                                                                         |  |  |  |  |
| LLLLLLL                      | Byte address for a branch target. Branch targets are 16 bits long. The JMP/JSR instruction provides the lower 12 bits, and the PAGE register provides the upper 4 bits. The PAGE register is modified via the SETPAGE instruction, Opcode 0000. |  |  |  |  |
| aaaaa                        | Amplitude delta. (unsigned)                                                                                                                                                                                                                     |  |  |  |  |
| ррррр                        | Pitch delta. (unsigned)                                                                                                                                                                                                                         |  |  |  |  |
| aaas                         | Amplitude delta. (2s complement)                                                                                                                                                                                                                |  |  |  |  |
| Pitch delta. (2s complement) |                                                                                                                                                                                                                                                 |  |  |  |  |
| bbbs fffs                    | os fffs Filter coefficient deltas. (2s complement)                                                                                                                                                                                              |  |  |  |  |

For reference, each 2nd order filter section looks like so. Note that "1/Z" represents a single unit delay. Altogether, there are 6 such stages, yielding a 12 pole filter. The exact ordering of the stages with respect to the coefficient data formats appears to be straightforward, with the lowest-numbered coefficient pair used in the earliest filter stage, etc.



#### **Instruction Set Quick Reference**

| Opcode |     | e | Mnemonic | Description |                                                                            |  |  |  |
|--------|-----|---|----------|-------------|----------------------------------------------------------------------------|--|--|--|
| 0 0    | ) ( | 0 | 0        | RTS/SETPAGE | Return OR set the PAGE register                                            |  |  |  |
| 0 0    | ) ( | 0 | 1        | LOADALL     | Load All Parameters                                                        |  |  |  |
| 0 0    | ) 1 | 1 | 0        | LOAD_2      | Load Pitch, Amplitude, Coefficient, and Interpolation Regsisters           |  |  |  |
| 0 0    | ) 1 | 1 | 1        | SETMSB_3    | Load Pitch, Amplitude, MSBs of 3 Coefficients, and Interpolation Registers |  |  |  |
| 0 1    | L ( | 0 | 0        | LOAD_4      | Load Pitch, Amplitude, Coefficients (2 or 3 stages)                        |  |  |  |
| 0 1    | L C | 0 | 1        | SETMSB_5    | Load Pitch, Amplitude, and MSBs of 3 Coefficients                          |  |  |  |
| 0 1    | L 1 | 1 | 0        | SETMSB_6    | Load Amplitude and MSBs of 2 or 3 Coefficients                             |  |  |  |
| 0 1    | l 1 | 1 | 1        | JMP         | Jump to 12-bit PAGE-relative Address                                       |  |  |  |

| 1 0 0 0 | SETMODE  | Set the Mode bits and Repeat MSBs                     |  |  |  |
|---------|----------|-------------------------------------------------------|--|--|--|
| 1 0 0 1 | DELTA_9  | Delta update Amplitude, Pitch and 5 or 6 Coefficients |  |  |  |
| 1 0 1 0 | SETMSB_A | Load Amplitude and MSBs of 3 Coefficients             |  |  |  |
| 1 0 1 1 | JSR      | Jump to Subroutine (12-bit PAGE-Relative Address)     |  |  |  |
| 1 1 0 0 | LOAD_C   | Load Pitch, Amplitude, Coefficients (5 or 6 stages)   |  |  |  |
| 1 1 0 1 | DELTA_D  | Delta update Amplitude, Pitch and 2 or 3 Coefficients |  |  |  |
| 1 1 1 0 | LOAD_E   | Load Pitch, Amplitude                                 |  |  |  |
| 1 1 1 1 | PAUSE    | Silent pause                                          |  |  |  |

# **Individual Instruction Descriptions**

| OPCODE<br>0000                                                                                                                                                                                                                                                                                                                                                                  | RTS /<br>SETPAGE                                                                                                                              | Return or set the PAGE register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Format                                                                                                                                                                                                                                                                                                                                                                          | LLLL 0000                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                 | es, it juliennes! It's a floor wax! It's a dessert topping! It's two instructions                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| When LLLL is non-zero, this instruction sets the PAGE register to the LLLL. The PAGE register determines which 4K page (eg. the upper for address for) the next JMP or JSR will jump to. (Note that address lo appear to ignore PAGE, and set the four MSBs to \$1000. They do not PAGE register, so subsequent JMP/JSR instructions will jump relative current value in PAGE.) |                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Action                                                                                                                                                                                                                                                                                                                                                                          | values for<br>no code<br>speech of<br>speech of<br>letting the<br>wraparo                                                                     | DEF REGISTER RETAGE IS ENCOUNTERED. Valid FOR PAGE are in the range \$1\$F. The RESROM starts at address \$1000, and exists below that address. Therefore, the microsequencer can address lata over the address range \$1000 through \$FFFF, for a total of 60K of lata. (Up to 64K may be possible by jumping to a location near \$FFFF and the address wrap around. At this time, the exact behavior of an address und is unknown, and may be dependent on the behavior of both the quencer and the attached speech ROMs.) |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                 | LLL is zero, this opcode causes the microsequencer to pop the PC stack PC, and resume execution there. The contents of the stack are replaced |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

with \$0000 (or some other flag which represents an *empty stack*). If the address that was popped was itself \$0000 (eg. an *empty stack*), execution **halts**, pending a new address write via ALD. (Of course, if an address was previously written via ALD and is pending, control transfers to that address immediately.)

#### [Ref] [Top]

| OPCODE 0001                 | LOADALL                                                                                                                                                                                                                                                                                | Load All Parameters                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Format                      | RRRR 0001 [data]                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Data<br>Formats,<br>by MODE | MODE x0                                                                                                                                                                                                                                                                                | AAAAAAA PPPPPPP BBBBBBB FFFFFFF (coeff pair 0) BBBBBBBB FFFFFFF (coeff pair 1) BBBBBBBB FFFFFFF (coeff pair 2) BBBBBBBB FFFFFFF (coeff pair 3) BBBBBBBB FFFFFFF (coeff pair 4) BBBBBBB FFFFFFF (coeff pair 5)  AAAAAAA PPPPPPPP BBBBBBB FFFFFFF (coeff pair 0) BBBBBBB FFFFFFF (coeff pair 1) BBBBBBB FFFFFFF (coeff pair 2) BBBBBBB FFFFFFF (coeff pair 3) |  |  |  |  |  |
|                             |                                                                                                                                                                                                                                                                                        | BBBBBBBS FFFFFFFS (coeff pair 4) BBBBBBBS FFFFFFFS (coeff pair 5) aaaaaaas ppppppps (pitch and amplitude interpolation)                                                                                                                                                                                                                                     |  |  |  |  |  |
| Action                      | Action Loads amplitude, pitch, and all coefficient pairs at full 8-bit precision.  • The pitch and amplitude deltas that are available in Mode 01 and 11 are apprevery pitch period, not just once. Wraparound may occur. If the Pitch goes the periodic excitation switches to noise. |                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Notes                       |                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |

| OPCODE LOAD_2 LOAD_2 Load Pitch, Amplitude, Coefficients, and Interpolation regist |         |                                                |                                                |                                                                                       |  |
|------------------------------------------------------------------------------------|---------|------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------|--|
| Format RRRR 0010 [data]                                                            |         |                                                |                                                |                                                                                       |  |
| Data<br>Formats,<br>by MODE                                                        | MODE 00 | AAAAAA<br>BBB<br>BBB<br>BBB<br>BBBB<br>BBBBBBS | PPPPPPPP<br>FFFFS<br>FFFFS<br>FFFFFS<br>FFFFFS | <pre>(coeff pair 0) (coeff pair 1) (coeff pair 2) (coeff pair 3) (coeff pair 4)</pre> |  |

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         | aaaaa                                                              | ppppp                                               | (Interpolation register LSBs)                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MODE 01 | AAAAAA<br>BBB<br>BBB<br>BBB<br>BBBB<br>BBBBBBS<br>BBBBBBS<br>aaaaa | PPPPPPPPPPFFFFFFFFFFFFFFFFFFFFFFFFFFFF              | <pre>(coeff pair 0) (coeff pair 1) (coeff pair 2) (coeff pair 3) (coeff pair 4) (coeff pair 5) (Interpolation register LSBs)</pre> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MODE 10 | AAAAAA<br>BBBBBB<br>BBBBBB<br>BBBBBB<br>BBBBBB<br>BBBBBB           | PPPPPPPPFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF              | <pre>(coeff pair 0) (coeff pair 1) (coeff pair 2) (coeff pair 3) (coeff pair 4) (Interpolation register LSBs)</pre>                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MODE 11 | 1                                                                  | PPPPPPPPFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF              | <pre>(coeff pair 0) (coeff pair 1) (coeff pair 2) (coeff pair 3) (coeff pair 4) (coeff pair 5) (Interpolation register LSBs)</pre> |
| Loads new amplitude and pitch parameters. Also loads a set of new filter consetting the unspecified coefficients to zero. The exact combination and precoefficients that are loaded is determined by which prefix is used. Opcode 1 (SETMODE) provides the prefix bits.  • For all Modes, the Sign bit for B0, B1, B2 and B3 (the B coeffs for parameters).  • For all Modes, the Sign bit for B0, B1, B2 and B3 (the B coeffs for parameters).  • This opcode is identical to Opcode 1100 (LOAD_C), except that it also values into the Amplitude and Pitch Interpolation Registers. |         |                                                                    | zero. The exact combination and precision of filter |                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |                                                                    | ode 1100 (LOAD_C), except that it also loads new    |                                                                                                                                    |

| OPCODE 0011 | SETMSB_3     | Load Pitch, Amplitude, MSBs of 3 Coefficients, and Interpolation Registers. |  |
|-------------|--------------|-----------------------------------------------------------------------------|--|
| Format      | RRRR 0011 [a | 0011 [data]                                                                 |  |

| Data<br>Formats,<br>by MODE | MODE 0x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AAAAAA<br>FFFFS<br>FFFFS<br>FFFFS<br>aaaaa    | ppppp | (New F0 MSBs) (New F1 MSBs) (New F2 MSBs) (Interpolation register LSBs) |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------|-------------------------------------------------------------------------|--|
|                             | MODE 1x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AAAAAA<br>FFFFFS<br>FFFFFS<br>FFFFFS<br>aaaaa | ppppp | (New F0 MSBs) (New F1 MSBs) (New F2 MSBs) (Interpolation register LSBs) |  |
| Action                      | Loads new amplitude. Also updates the MSBs of a set of new filter coefficients. The Mode prefix bits controls the update process as noted below. Opcode 1000 (SETMODE) provides the prefix bits.                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |       |                                                                         |  |
| Notes                       | <ul> <li>When Mode is 00 or 10, the parameter load sets the 5 or 6 MSBs of f0, f1, and f2 from the data provided. F5 and B5 are set to all 0s. All other coefficient bits are unaffected.</li> <li>When Mode is 01 or 11, the parameter load sets the 5 or 6 MSBs of f0, f1, and f2 from the data provided. F5 and B5 are not modified. All other coefficient bits are unaffected.</li> <li>This opcode is identical to Opcodes 0101 (SETMSB_5) and 1010 (SETMSB_A), except that is also includes the Interpolation Registers, and like Opcode 1010 (SETMSB_A), it does not set the Pitch Registers.</li> </ul> |                                               |       |                                                                         |  |

#### [<u>Ref</u>] [<u>Top</u>]

| OPCODE 0100                 | LOAD_4       | Load Pitch, Amplitude, Coefficients (2 or 3 stages) |                                           |                                           | s (2 or 3 stages) |
|-----------------------------|--------------|-----------------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------|
| Format                      | RRRR 0100 [d | rr 0100 <i>[data]</i>                               |                                           |                                           |                   |
|                             | MODE 00      | AAAAAA<br>BBBB<br>BBBBBBS                           | PPPPPPPP<br>FFFFFS<br>FFFFFS              | (coeff pair                               | ,                 |
| Data<br>Formats,<br>by MODE | MODE 01      | AAAAAA<br>BBBB<br>BBBBBBS<br>BBBBBBBS               | PPPPPPPP<br>FFFFFS<br>FFFFFFS<br>FFFFFFFS | (coeff pair<br>(coeff pair<br>(coeff pair | · 4)              |
|                             | MODE 10      | AAAAAA<br>BBBBBB<br>BBBBBBBS                        | PPPPPPPP<br>FFFFFFS<br>FFFFFFFS           | (coeff pair                               | ,                 |

|        | MODE 11                                                                                        |                             | PPPPPPPP<br>FFFFFFS<br>FFFFFFFS<br>FFFFFFFS | (coeff pair<br>(coeff pair<br>(coeff pair | 4)                                                                                                |
|--------|------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------|
| Action | setting the uns                                                                                | pecified co<br>at are loade | efficients to (d is determine               | ). The exact con                          | Is a set of new filter coefficients, mbination and precision of filter refix is used. Opcode 1000 |
| Notes  | • For all modes, the Sign bit for B0 (the B coefficient for pair 0) has an implied value of 0. |                             |                                             |                                           |                                                                                                   |

| OPCODE 0101      | SETMSB_5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Load Pitch, Amplitude, and MSBs of 3 Coefficients                               |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|
| Format           | RRRR 0101 [d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | lata]                                                                           |  |  |  |
| Data<br>Formats, | MODE 0x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | AAAAAA PPPPPPPPP FFFFS (New F0 MSBs) FFFFS (New F1 MSBs) FFFFS (New F2 MSBs)    |  |  |  |
| by MODE          | MODE 1x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | AAAAAA PPPPPPPPP FFFFFS (New F0 MSBs) FFFFFS (New F1 MSBs) FFFFFS (New F2 MSBs) |  |  |  |
| Action           | Loads new amplitude and pitch parameters. Also updates the MSBs of a set of new filter coefficients. The Mode prefix bits controls the update process as noted below. Opcode 1000 (SETMODE) provides the prefix bits.                                                                                                                                                                                                                                                                                                                                                    |                                                                                 |  |  |  |
| Notes            | <ul> <li>When Mode is 00 or 10, the parameter load sets the 5 or 6 MSBs of F0, F1, and F2 from the data provided. F5 and B5 are set to all 0s. All other coefficient bits are unaffected.</li> <li>When Mode is 01 or 11, the parameter load sets the 5 or 6 MSBs of F0, F1, and F2 from the data provided. F5 and B5 are not modified. All other coefficient bits are unaffected.</li> <li>This opcode is identical to Opcodes 0011 (SETMSB_3) and 1010 (SETMSB_A), only Pitch is modified, and unlike Opcode 0011, the interpolation registers are not set.</li> </ul> |                                                                                 |  |  |  |

| OPCODE 0110      | SETMSB_6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Load Amplitude and MSBs of 2 or 3 Coeffcients                                     |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| Format           | RRRR 0110 [d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RRRR 0110 [data]                                                                  |  |  |  |  |  |
|                  | MODE 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AAAAAA FFFFFS (New F3 6 MSBs) FFFFFS (New F4 6 MSBs)                              |  |  |  |  |  |
| Data<br>Formats, | MODE 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AAAAAA  FFFFFS (New F3 6 MSBs)  FFFFFFS (New F4 6 MSBs)  FFFFFFFS (New F5 8 MSBs) |  |  |  |  |  |
| by MODE          | MODE 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AAAAAA FFFFFFS (New F3 7 MSBs) FFFFFFFS (New F4 8 MSBs)                           |  |  |  |  |  |
|                  | MODE 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AAAAAA FFFFFFS (New F3 7 MSBs) FFFFFFFS (New F4 8 MSBs) FFFFFFFS (New F5 8 MSBs)  |  |  |  |  |  |
| Action           | Loads new amplitude and pitch parameters. Also updates the MSBs of a set of new filter coefficients. The MODE prefix bits controls the update process as noted below. Opcode 1000 (SETMODE) provides the prefix bits.                                                                                                                                                                                                                                                                        |                                                                                   |  |  |  |  |  |
| Notes            | <ul> <li>For Mode 00 and 10, coefficients B5 and F5 are set to zero.</li> <li>For Mode 01 and 11, coefficient F5 is set from the last 8 bits of the data provided, and B5 is not modified.</li> <li>For Mode 00 and 01, the 6 MSBs of F3 and F4 are set from the first 12 bits provided. The other bits of F3 and F4 are not modified.</li> <li>For Mode 10 and 11, the 7 MSBs of F3 and the 8 MSBs of F4 are set from the first 12 bits provided. The LSB of F3 is not modified.</li> </ul> |                                                                                   |  |  |  |  |  |

| OPCODE<br>0111 | ЈМР                                       | JMP Jump to 12-bit расе-Relative Address                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|----------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Format         | LLLL 0111 LL                              | LLLL 0111 LLLLLLL                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Action         | by the PAGE re LLLLLLL, who come from the | np to the specified 12-bit address relative to the 4K page number specified egister. That is, the JMP instruction jumps to the location PAGE LLLL ere the upper four bits come from the PAGE register and the lower 12 bits JMP instruction.  The PAGE register defaults to the value 0001 (\$1). The PAGE register may |  |  |  |  |  |

| OPCODE<br>1000 | SETMODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Set the MODE bits and Repeat MSBs                                                                                                                              |  |  |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Format         | RRMM 1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RRMM 1000                                                                                                                                                      |  |  |  |  |  |
| Action         | Serves as a prefix to many other instructions. The upper two bits of the immediate constant are loaded into the upper two bits of the 6-bit repeat register. These two bits combine with the four LSBs that are provided by most parameter-load instructions to provide longer repetition periods.  The two MM bits select the data format / coefficient count for many of the parameter load instructions.  This opcode is known to have <i>no</i> effect on JMP/JSR instructions and JMP/JSR instructions have no effect on it. |                                                                                                                                                                |  |  |  |  |  |
| Notes          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | • The MM mode bits are <i>sticky</i> , meaning that they stay in effect until the next Opcode 1000 (SETMODE) instruction. The RR repeat bits are not, however. |  |  |  |  |  |

| OPCODE 1001                 | DELTA_9      | Delta update Amplitude, Pitch and 5 or 6 Coefficients |                                  |                                                                                                                                                                                 |
|-----------------------------|--------------|-------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Format                      | RRRR 1001 [c | lata]                                                 |                                  |                                                                                                                                                                                 |
|                             | MODE 00      | aaas<br>bbs<br>bbs<br>bbs<br>bbs<br>bbs               | pppps ffs ffs ffs fffs fffs fffs | (Amplitude 6 MSBs, Pitch LSBs.) (B0 4 MSBs, F0 5 MSBs.) (B1 4 MSBs, F1 5 MSBs.) (B2 4 MSBs, F2 5 MSBs.) (B3 5 MSBs, F3 6 MSBs.) (B4 6 MSBs, F4 6 MSBs.)                         |
| Data<br>Formats,<br>by MODE | MODE 01      | aaas<br>bbs<br>bbs<br>bbs<br>bbs<br>bbbs              | pppps ffs ffs ffs fffs fffs fffs | (Amplitude 6 MSBs, Pitch LSBs.) (B0 4 MSBs, F0 5 MSBs.) (B1 4 MSBs, F1 5 MSBs.) (B2 4 MSBs, F2 5 MSBs.) (B3 5 MSBs, F3 6 MSBs.) (B4 6 MSBs, F4 6 MSBs.) (B5 8 MSBs, F5 8 MSBs.) |
|                             | MODE 10      | aaas<br>bbbs<br>bbbs                                  | pppps<br>fffs<br>fffs            | (Amplitude 6 MSBs, Pitch LSBs.) (B0 7 MSBs, F0 6 MSBs.) (B1 7 MSBs, F1 6 MSBs.)                                                                                                 |

|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | bbbs<br>bbbs                                 | fffs<br>ffffs<br>ffffs                 | (B2 7 MSBs, F2 6 MSBs.) (B3 7 MSBs, F3 7 MSBs.) (B4 8 MSBs, F4 8 MSBs.)                                                                                                         |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | MODE 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | aaas<br>bbbs<br>bbbs<br>bbbs<br>bbbs<br>bbbs | pppps fffs fffs fffs ffffs ffffs ffffs | (Amplitude 6 MSBs, Pitch LSBs.) (B0 7 MSBs, F0 6 MSBs.) (B1 7 MSBs, F1 6 MSBs.) (B2 7 MSBs, F2 6 MSBs.) (B3 7 MSBs, F3 7 MSBs.) (B4 8 MSBs, F4 8 MSBs.) (B5 8 MSBs, F5 8 MSBs.) |
| Action | coefficients. T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The 2s con                                   | plement up                             | all 2s complement numbers to a series of dates for the various filter coefficients only update unaffected. The exact bits which are updated are                                 |
| Notes  | <ul> <li>The delta update is applied exactly once, as long as the repeat count is at least 1. If the repeat count is greater than 1, the updated value is held through the repeat period, but the delta update is not reapplied.</li> <li>The delta updates are applied to the 8-bit encoded forms of the coefficients, not the 10-bit decoded forms.</li> <li>Normal 2s complement arithmetic is performed, and no protection is provided against overflow. Adding 1 to the largest value for a bit field wraps around to the smallest value for that bitfield.</li> <li>The update to the amplitude register is a normal 2s complement update to the <i>entire</i> register. This means that any carry/borrow from the mantissa will change the value of the exponent. The update doesn't know anything about the format of that register.</li> </ul> |                                              |                                        |                                                                                                                                                                                 |

| OPCODE<br>1010      | SETMSB_A     | Load Amplitude and MSBs of 3 Coefficients                                |  |  |  |  |  |
|---------------------|--------------|--------------------------------------------------------------------------|--|--|--|--|--|
| Format              | RRRR 1010 [d | RRRR 1010 [data]                                                         |  |  |  |  |  |
| Data                | MODE 0x      | AAAAAA  FFFFS (New F0 MSBs)  FFFFS (New F1 MSBs)  FFFFS (New F2 MSBs)    |  |  |  |  |  |
| Formats,<br>by MODE | MODE 1x      | AAAAAA  FFFFFS (New F0 MSBs)  FFFFFS (New F1 MSBs)  FFFFFS (New F2 MSBs) |  |  |  |  |  |

| Action | Loads new amplitude. Also updates the MSBs of a set of new filter coefficients. The MODE prefix bits controls the update process as noted below. Opcode 1000 (SETMODE) provides the prefix bits.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Notes  | <ul> <li>When MODE is 00 or 10, the parameter load sets the 5 or 6 MSBs of F0, F1, and F2 from the data provided. F5 and B5 are set to all 0s. All other coefficient bits are unaffected.</li> <li>When MODE is 01 or 11, the parameter load sets the 5 or 6 MSBs of F0, F1, and F2 from the data provided. F5 and B5 are not modified. All other coefficient bits are unaffected.</li> <li>This opcode is identical to Opcodes 0011 (SETMSB_3) and 0101 (SETMSB_5), except that Pitch is not modified, and the Interpolation Registers are not set.</li> </ul> |  |  |  |

| OPCODE<br>1011                                                                                                                                                                                                                                                               | JSR                                                                                                                                                                                                                                                                                                                                                                                     | Jump to Subroutine (12-bit PAGE-Relative Address) |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|--|
| Format                                                                                                                                                                                                                                                                       | LLLL 1011 LLLLLLL                                                                                                                                                                                                                                                                                                                                                                       |                                                   |  |  |  |
| Action                                                                                                                                                                                                                                                                       | Performs a jump to the specified 12-bit address relative to the 4K page number specified by the PAGE register. That is, the JMP instruction jumps to the location PAGE LLLL LLLLLLL, where the upper four bits come from the PAGE register and the lower 12 bits come from the JSR instruction.  At power-up, the PAGE register defaults to the value 0001 (\$1). The PAGE register may |                                                   |  |  |  |
| be set using the SETPAGE instruction, Opcode <u>0000</u> .  This variant pushes the byte-aligned return address onto the PC stack. The pre contents of the PC stack are lost, as the PC stack is only one entry deep. To ret next instruction, use Opcode <u>0000</u> (RTS). |                                                                                                                                                                                                                                                                                                                                                                                         |                                                   |  |  |  |

| OPCODE<br>1100 | LOAD_C           | Load Pitch, Amplitude, Coefficients (5 or 6 stages) |  |  |  |
|----------------|------------------|-----------------------------------------------------|--|--|--|
| Format         | RRRR 1100 [data] |                                                     |  |  |  |

|               |                                                                                                                                                                                    | AAAAAA           | PPPPPPP           |            |        |                                    |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------|--------|------------------------------------|--|
|               |                                                                                                                                                                                    | BBB              | FFFFS             | (coeff     | pair   | 0)                                 |  |
|               |                                                                                                                                                                                    | BBB              | FFFFS             | (coeff     | _      | ,                                  |  |
|               | MODE 00                                                                                                                                                                            | BBB              | FFFFS             | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBBB             | FFFFFS            | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBBBBBS          | FFFFFS            | (coeff     | pair   | 4)                                 |  |
|               |                                                                                                                                                                                    | AAAAAA           | PPPPPPP           |            |        |                                    |  |
|               |                                                                                                                                                                                    | BBB              | FFFFS             | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBB              | FFFFS             | (coeff     | -      | •                                  |  |
|               | MODE 01                                                                                                                                                                            | BBB              | FFFFS             | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBBB<br>BBBBBBS  | FFFFFS            | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | l                | FFFFFFFS          | (coeff     | -      | •                                  |  |
| Data Formats, |                                                                                                                                                                                    |                  |                   | (00011     | P      | ,                                  |  |
| by MODE       |                                                                                                                                                                                    | AAAAA            | PPPPPPP           |            |        |                                    |  |
|               |                                                                                                                                                                                    | BBBBBB           | FFFFFS            | (coeff     |        |                                    |  |
|               | MODE 10                                                                                                                                                                            | BBBBBB           | FFFFFS            | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBBBBB<br>BBBBBB | FFFFFS<br>FFFFFFS | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | l                | FFFFFFFS          | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    |                  |                   | `          |        | <i>,</i>                           |  |
|               |                                                                                                                                                                                    | АААААА           | PPPPPPP           |            |        |                                    |  |
|               |                                                                                                                                                                                    | BBBBBB           | FFFFFS            | (coeff     |        |                                    |  |
|               | MODE 11                                                                                                                                                                            | BBBBBB<br>BBBBBB | FFFFFS<br>FFFFFS  | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBBBBB           | FFFFFFS           | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBBBBBB          | FFFFFFS           | (coeff     |        |                                    |  |
|               |                                                                                                                                                                                    | BBBBBBBS         | FFFFFFFS          | (coeff     | pair   | 5)                                 |  |
|               | Loads new am                                                                                                                                                                       | plitude and      | pitch parame      | eters. Als | o load | s a set of new filter coefficients |  |
| Action        | Loads new amplitude and pitch parameters. Also loads a set of new filter coefficients, setting the unspecified coefficients to zero. The exact combination and precision of filter |                  |                   |            |        |                                    |  |
|               | coefficients that are loaded is determined by which prefix is used. Opcode 1000                                                                                                    |                  |                   |            |        |                                    |  |
|               | (SETMODE) provides the prefix bits.                                                                                                                                                |                  |                   |            |        |                                    |  |
|               | , , , , , , , , , , , , , , , , , , ,                                                                                                                                              |                  |                   | 1 '        |        | 1 - 41 D - 65 1 4 5                |  |
| Notes         | • For all values of MODE, the Sign bit for B0, B1, B2 and B3 (the B coefficients for                                                                                               |                  |                   |            |        |                                    |  |
| notes         | pair 0 thru pair 3) has an implied value of 0.                                                                                                                                     |                  |                   |            |        |                                    |  |
|               |                                                                                                                                                                                    |                  |                   |            |        |                                    |  |

| OPCODE<br>1101 | DELTA_D          | Delta update Amplitude, Pitch and 2 or 3 Coefficients |  |  |  |
|----------------|------------------|-------------------------------------------------------|--|--|--|
| Format         | RRRR 1101 [data] |                                                       |  |  |  |

| Data<br>Formats,<br>by MODE | MODE 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | aaas<br>bbs<br>bbbs            | pppps<br>fffs<br>fffs            | (Amplitude 6 MSBs, Pitch LSBs.) (B3 5 MSBs, F3 6 MSBs.) (B4 7 MSBs, F4 6 MSBs.)                         |  |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------|--|
|                             | MODE 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | aaas<br>bbs<br>bbbs<br>bbbs    | pppps<br>fffs<br>fffs<br>ffffs   | (Amplitude 6 MSBs, Pitch LSBs.) (B3 5 MSBs, F3 6 MSBs.) (B4 7 MSBs, F4 6 MSBs.) (B5 8 MSBs, F5 8 MSBs.) |  |
|                             | MODE 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | aaas<br>bbbs<br>bbbbs          | pppps<br>ffffs<br>ffffs          | (Amplitude 6 MSBs, Pitch LSBs.) (B3 7 MSBs, F3 7 MSBs.) (B4 8 MSBs, F4 8 MSBs.)                         |  |
|                             | MODE 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | aaas<br>bbbs<br>bbbbs<br>bbbbs | pppps<br>ffffs<br>ffffs<br>ffffs | (Amplitude 6 MSBs, Pitch LSBs.) (B3 7 MSBs, F3 7 MSBs.) (B4 8 MSBs, F4 8 MSBs.) (B5 8 MSBs, F5 8 MSBs.) |  |
| Action                      | Performs a delta update, adding small 2s complement numbers to a series of coefficients. The 2s complement updates for the various filter coefficients only update some of the MSBs the LSBs are unaffected. The exact bits which are updated are noted above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                |                                  |                                                                                                         |  |
| Notes                       | <ul> <li>The delta update is applied exactly once, as long as the repeat count is at least 1. If the repeat count is greater than 1, the updated value is held through the repeat period, but the delta update is not reapplied.</li> <li>The delta updates are applied to the 8-bit encoded forms of the coefficients, not the 10-bit decoded forms.</li> <li>Normal 2s complement arithmetic is performed, and no protection is provided against overflow. Adding 1 to the largest value for a bit field wraps around to the smallest value for that bitfield.</li> <li>The update to the amplitude register is a normal 2s complement update to the <i>entire</i> register. This means that any carry/borrow from the mantissa will change the value of the exponent. The update doesn't know anything about the format of that register.</li> </ul> |                                |                                  |                                                                                                         |  |

| OPCODE<br>1110 | LOAD_E                                                                                                                                                                                                    | Load Pitch, Amplitude |  |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|--|
| Format         | RRRR 1110 AAAAAA PPPPPPPP                                                                                                                                                                                 |                       |  |  |  |  |
| Action         | Loads new amplitude and pitch parameters. Data format does not seem to be affected by the Opcode 1000 (SETMODE) prefix, although the repeat count may be extended using the Opcode 1000 (SETMODE) prefix. |                       |  |  |  |  |

| OPCODE<br>1111 | PAUSE                                                                                                                                                                                       | Silent Pause |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--|
| Format         | RRRR 1111                                                                                                                                                                                   |              |  |  |  |  |
| Action         | Provides a silent pause of varying length. The length of the pause is given by the 4-bit immediate constant RRRR. The pause duration can be extended with the Opcode 1000 (SETMODE) prefix. |              |  |  |  |  |
| Notes          | • The pause behaves identially to a pitch with Amplitude == 0 and Period == 64. All coefficients are cleared, as well.                                                                      |              |  |  |  |  |

\$Id: sp0256\_instr\_set.html,v 1.1 2000/09/28 00:05:49 im14u2c Exp \$